blob: 88b7d96c46a4d5432f5a478fc14717369aa05af9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjälä27ba3912016-02-15 22:54:40 +02001993static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
1994 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
1996 switch (fb_modifier) {
1997 case DRM_FORMAT_MOD_NONE:
1998 return cpp;
1999 case I915_FORMAT_MOD_X_TILED:
2000 if (IS_GEN2(dev_priv))
2001 return 128;
2002 else
2003 return 512;
2004 case I915_FORMAT_MOD_Y_TILED:
2005 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2006 return 128;
2007 else
2008 return 512;
2009 case I915_FORMAT_MOD_Yf_TILED:
2010 switch (cpp) {
2011 case 1:
2012 return 64;
2013 case 2:
2014 case 4:
2015 return 128;
2016 case 8:
2017 case 16:
2018 return 256;
2019 default:
2020 MISSING_CASE(cpp);
2021 return cpp;
2022 }
2023 break;
2024 default:
2025 MISSING_CASE(fb_modifier);
2026 return cpp;
2027 }
2028}
2029
Ville Syrjälä832be822016-01-12 21:08:33 +02002030unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2031 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002032{
Ville Syrjälä832be822016-01-12 21:08:33 +02002033 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2034 return 1;
2035 else
2036 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002037 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002038}
2039
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002040/* Return the tile dimensions in pixel units */
2041static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2042 unsigned int *tile_width,
2043 unsigned int *tile_height,
2044 uint64_t fb_modifier,
2045 unsigned int cpp)
2046{
2047 unsigned int tile_width_bytes =
2048 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2049
2050 *tile_width = tile_width_bytes / cpp;
2051 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2052}
2053
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002054unsigned int
2055intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002056 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002057{
Ville Syrjälä832be822016-01-12 21:08:33 +02002058 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2059 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjälä603525d2016-01-12 21:08:37 +02002100static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2101 uint64_t fb_modifier)
2102{
2103 switch (fb_modifier) {
2104 case DRM_FORMAT_MOD_NONE:
2105 return intel_linear_alignment(dev_priv);
2106 case I915_FORMAT_MOD_X_TILED:
2107 if (INTEL_INFO(dev_priv)->gen >= 9)
2108 return 256 * 1024;
2109 return 0;
2110 case I915_FORMAT_MOD_Y_TILED:
2111 case I915_FORMAT_MOD_Yf_TILED:
2112 return 1 * 1024 * 1024;
2113 default:
2114 MISSING_CASE(fb_modifier);
2115 return 0;
2116 }
2117}
2118
Chris Wilson058d88c2016-08-15 10:49:06 +01002119struct i915_vma *
2120intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002121{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002122 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002123 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002124 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002125 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002126 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128
Matt Roperebcdd392014-07-09 16:22:11 -07002129 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2130
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002131 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002132
Ville Syrjälä3465c582016-02-15 22:54:43 +02002133 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002134
Chris Wilson693db182013-03-05 14:52:39 +00002135 /* Note that the w/a also requires 64 PTE of padding following the
2136 * bo. We currently fill all unused PTE with the shadow page and so
2137 * we should always have valid PTE following the scanout preventing
2138 * the VT-d warning.
2139 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002140 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002141 alignment = 256 * 1024;
2142
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002143 /*
2144 * Global gtt pte registers are special registers which actually forward
2145 * writes to a chunk of system memory. Which means that there is no risk
2146 * that the register values disappear as soon as we call
2147 * intel_runtime_pm_put(), so it is correct to wrap only the
2148 * pin/unpin/fence and not more.
2149 */
2150 intel_runtime_pm_get(dev_priv);
2151
Chris Wilson058d88c2016-08-15 10:49:06 +01002152 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002153 if (IS_ERR(vma))
2154 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002155
Chris Wilson05a20d02016-08-18 17:16:55 +01002156 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002157 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2158 * fence, whereas 965+ only requires a fence if using
2159 * framebuffer compression. For simplicity, we always, when
2160 * possible, install a fence as the cost is not that onerous.
2161 *
2162 * If we fail to fence the tiled scanout, then either the
2163 * modeset will reject the change (which is highly unlikely as
2164 * the affected systems, all but one, do not have unmappable
2165 * space) or we will not be able to enable full powersaving
2166 * techniques (also likely not to apply due to various limits
2167 * FBC and the like impose on the size of the buffer, which
2168 * presumably we violated anyway with this unmappable buffer).
2169 * Anyway, it is presumably better to stumble onwards with
2170 * something and try to run the system in a "less than optimal"
2171 * mode that matches the user configuration.
2172 */
2173 if (i915_vma_get_fence(vma) == 0)
2174 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002175 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002176
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002177 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002178err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002179 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002180 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181}
2182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002184{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002185 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002186
Chris Wilson49ef5292016-08-18 17:17:00 +01002187 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002188 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190}
2191
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002192static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2193 unsigned int rotation)
2194{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002195 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002196 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2197 else
2198 return fb->pitches[plane];
2199}
2200
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002201/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002202 * Convert the x/y offsets into a linear offset.
2203 * Only valid with 0/180 degree rotation, which is fine since linear
2204 * offset is only used with linear buffers on pre-hsw and tiled buffers
2205 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2206 */
2207u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002208 const struct intel_plane_state *state,
2209 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002210{
Ville Syrjälä29490562016-01-20 18:02:50 +02002211 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002212 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002213 unsigned int pitch = fb->pitches[plane];
2214
2215 return y * pitch + x * cpp;
2216}
2217
2218/*
2219 * Add the x/y offsets derived from fb->offsets[] to the user
2220 * specified plane src x/y offsets. The resulting x/y offsets
2221 * specify the start of scanout from the beginning of the gtt mapping.
2222 */
2223void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002224 const struct intel_plane_state *state,
2225 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226
2227{
Ville Syrjälä29490562016-01-20 18:02:50 +02002228 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2229 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002230
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002231 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232 *x += intel_fb->rotated[plane].x;
2233 *y += intel_fb->rotated[plane].y;
2234 } else {
2235 *x += intel_fb->normal[plane].x;
2236 *y += intel_fb->normal[plane].y;
2237 }
2238}
2239
2240/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002241 * Input tile dimensions and pitch must already be
2242 * rotated to match x and y, and in pixel units.
2243 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002244static u32 _intel_adjust_tile_offset(int *x, int *y,
2245 unsigned int tile_width,
2246 unsigned int tile_height,
2247 unsigned int tile_size,
2248 unsigned int pitch_tiles,
2249 u32 old_offset,
2250 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002251{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002252 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253 unsigned int tiles;
2254
2255 WARN_ON(old_offset & (tile_size - 1));
2256 WARN_ON(new_offset & (tile_size - 1));
2257 WARN_ON(new_offset > old_offset);
2258
2259 tiles = (old_offset - new_offset) / tile_size;
2260
2261 *y += tiles / pitch_tiles * tile_height;
2262 *x += tiles % pitch_tiles * tile_width;
2263
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002264 /* minimize x in case it got needlessly big */
2265 *y += *x / pitch_pixels * tile_height;
2266 *x %= pitch_pixels;
2267
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002268 return new_offset;
2269}
2270
2271/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002272 * Adjust the tile offset by moving the difference into
2273 * the x/y offsets.
2274 */
2275static u32 intel_adjust_tile_offset(int *x, int *y,
2276 const struct intel_plane_state *state, int plane,
2277 u32 old_offset, u32 new_offset)
2278{
2279 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2280 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002281 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002282 unsigned int rotation = state->base.rotation;
2283 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2284
2285 WARN_ON(new_offset > old_offset);
2286
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002287 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int tile_size, tile_width, tile_height;
2289 unsigned int pitch_tiles;
2290
2291 tile_size = intel_tile_size(dev_priv);
2292 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002295 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002296 pitch_tiles = pitch / tile_height;
2297 swap(tile_width, tile_height);
2298 } else {
2299 pitch_tiles = pitch / (tile_width * cpp);
2300 }
2301
2302 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2303 tile_size, pitch_tiles,
2304 old_offset, new_offset);
2305 } else {
2306 old_offset += *y * pitch + *x * cpp;
2307
2308 *y = (old_offset - new_offset) / pitch;
2309 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2310 }
2311
2312 return new_offset;
2313}
2314
2315/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002316 * Computes the linear offset to the base tile and adjusts
2317 * x, y. bytes per pixel is assumed to be a power-of-two.
2318 *
2319 * In the 90/270 rotated case, x and y are assumed
2320 * to be already rotated to match the rotated GTT view, and
2321 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002322 *
2323 * This function is used when computing the derived information
2324 * under intel_framebuffer, so using any of that information
2325 * here is not allowed. Anything under drm_framebuffer can be
2326 * used. This is why the user has to pass in the pitch since it
2327 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002328 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002329static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2330 int *x, int *y,
2331 const struct drm_framebuffer *fb, int plane,
2332 unsigned int pitch,
2333 unsigned int rotation,
2334 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002336 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002337 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002338 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002339
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340 if (alignment)
2341 alignment--;
2342
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002343 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002344 unsigned int tile_size, tile_width, tile_height;
2345 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002346
Ville Syrjäläd8433102016-01-12 21:08:35 +02002347 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002348 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2349 fb_modifier, cpp);
2350
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002351 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002352 pitch_tiles = pitch / tile_height;
2353 swap(tile_width, tile_height);
2354 } else {
2355 pitch_tiles = pitch / (tile_width * cpp);
2356 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002357
Ville Syrjäläd8433102016-01-12 21:08:35 +02002358 tile_rows = *y / tile_height;
2359 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002360
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002361 tiles = *x / tile_width;
2362 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002363
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002364 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2365 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002366
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002367 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2368 tile_size, pitch_tiles,
2369 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002370 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002371 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002372 offset_aligned = offset & ~alignment;
2373
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002374 *y = (offset & alignment) / pitch;
2375 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002376 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002377
2378 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002379}
2380
Ville Syrjälä6687c902015-09-15 13:16:41 +03002381u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002382 const struct intel_plane_state *state,
2383 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002384{
Ville Syrjälä29490562016-01-20 18:02:50 +02002385 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2386 const struct drm_framebuffer *fb = state->base.fb;
2387 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002388 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002389 u32 alignment;
2390
2391 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002392 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002393 alignment = 4096;
2394 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002395 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002396
2397 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2398 rotation, alignment);
2399}
2400
2401/* Convert the fb->offset[] linear offset into x/y offsets */
2402static void intel_fb_offset_to_xy(int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane)
2404{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002405 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002406 unsigned int pitch = fb->pitches[plane];
2407 u32 linear_offset = fb->offsets[plane];
2408
2409 *y = linear_offset / pitch;
2410 *x = linear_offset % pitch / cpp;
2411}
2412
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002413static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2414{
2415 switch (fb_modifier) {
2416 case I915_FORMAT_MOD_X_TILED:
2417 return I915_TILING_X;
2418 case I915_FORMAT_MOD_Y_TILED:
2419 return I915_TILING_Y;
2420 default:
2421 return I915_TILING_NONE;
2422 }
2423}
2424
Ville Syrjälä6687c902015-09-15 13:16:41 +03002425static int
2426intel_fill_fb_info(struct drm_i915_private *dev_priv,
2427 struct drm_framebuffer *fb)
2428{
2429 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2430 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2431 u32 gtt_offset_rotated = 0;
2432 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002433 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002434 unsigned int tile_size = intel_tile_size(dev_priv);
2435
2436 for (i = 0; i < num_planes; i++) {
2437 unsigned int width, height;
2438 unsigned int cpp, size;
2439 u32 offset;
2440 int x, y;
2441
Ville Syrjälä353c8592016-12-14 23:30:57 +02002442 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002443 width = drm_framebuffer_plane_width(fb->width, fb, i);
2444 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002445
2446 intel_fb_offset_to_xy(&x, &y, fb, i);
2447
2448 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002449 * The fence (if used) is aligned to the start of the object
2450 * so having the framebuffer wrap around across the edge of the
2451 * fenced region doesn't really work. We have no API to configure
2452 * the fence start offset within the object (nor could we probably
2453 * on gen2/3). So it's just easier if we just require that the
2454 * fb layout agrees with the fence layout. We already check that the
2455 * fb stride matches the fence stride elsewhere.
2456 */
2457 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2458 (x + width) * cpp > fb->pitches[i]) {
2459 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2460 i, fb->offsets[i]);
2461 return -EINVAL;
2462 }
2463
2464 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002465 * First pixel of the framebuffer from
2466 * the start of the normal gtt mapping.
2467 */
2468 intel_fb->normal[i].x = x;
2469 intel_fb->normal[i].y = y;
2470
2471 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2472 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002473 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002474 offset /= tile_size;
2475
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002476 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002477 unsigned int tile_width, tile_height;
2478 unsigned int pitch_tiles;
2479 struct drm_rect r;
2480
2481 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002482 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002483
2484 rot_info->plane[i].offset = offset;
2485 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2486 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2487 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2488
2489 intel_fb->rotated[i].pitch =
2490 rot_info->plane[i].height * tile_height;
2491
2492 /* how many tiles does this plane need */
2493 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2494 /*
2495 * If the plane isn't horizontally tile aligned,
2496 * we need one more tile.
2497 */
2498 if (x != 0)
2499 size++;
2500
2501 /* rotate the x/y offsets to match the GTT view */
2502 r.x1 = x;
2503 r.y1 = y;
2504 r.x2 = x + width;
2505 r.y2 = y + height;
2506 drm_rect_rotate(&r,
2507 rot_info->plane[i].width * tile_width,
2508 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002509 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002510 x = r.x1;
2511 y = r.y1;
2512
2513 /* rotate the tile dimensions to match the GTT view */
2514 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2515 swap(tile_width, tile_height);
2516
2517 /*
2518 * We only keep the x/y offsets, so push all of the
2519 * gtt offset into the x/y offsets.
2520 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002521 _intel_adjust_tile_offset(&x, &y,
2522 tile_width, tile_height,
2523 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002524 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002525
2526 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2527
2528 /*
2529 * First pixel of the framebuffer from
2530 * the start of the rotated gtt mapping.
2531 */
2532 intel_fb->rotated[i].x = x;
2533 intel_fb->rotated[i].y = y;
2534 } else {
2535 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2536 x * cpp, tile_size);
2537 }
2538
2539 /* how many tiles in total needed in the bo */
2540 max_size = max(max_size, offset + size);
2541 }
2542
2543 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2544 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2545 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2546 return -EINVAL;
2547 }
2548
2549 return 0;
2550}
2551
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002552static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553{
2554 switch (format) {
2555 case DISPPLANE_8BPP:
2556 return DRM_FORMAT_C8;
2557 case DISPPLANE_BGRX555:
2558 return DRM_FORMAT_XRGB1555;
2559 case DISPPLANE_BGRX565:
2560 return DRM_FORMAT_RGB565;
2561 default:
2562 case DISPPLANE_BGRX888:
2563 return DRM_FORMAT_XRGB8888;
2564 case DISPPLANE_RGBX888:
2565 return DRM_FORMAT_XBGR8888;
2566 case DISPPLANE_BGRX101010:
2567 return DRM_FORMAT_XRGB2101010;
2568 case DISPPLANE_RGBX101010:
2569 return DRM_FORMAT_XBGR2101010;
2570 }
2571}
2572
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002573static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2574{
2575 switch (format) {
2576 case PLANE_CTL_FORMAT_RGB_565:
2577 return DRM_FORMAT_RGB565;
2578 default:
2579 case PLANE_CTL_FORMAT_XRGB_8888:
2580 if (rgb_order) {
2581 if (alpha)
2582 return DRM_FORMAT_ABGR8888;
2583 else
2584 return DRM_FORMAT_XBGR8888;
2585 } else {
2586 if (alpha)
2587 return DRM_FORMAT_ARGB8888;
2588 else
2589 return DRM_FORMAT_XRGB8888;
2590 }
2591 case PLANE_CTL_FORMAT_XRGB_2101010:
2592 if (rgb_order)
2593 return DRM_FORMAT_XBGR2101010;
2594 else
2595 return DRM_FORMAT_XRGB2101010;
2596 }
2597}
2598
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002599static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002600intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2601 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002602{
2603 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002604 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002605 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002606 struct drm_i915_gem_object *obj = NULL;
2607 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002608 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002609 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2610 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2611 PAGE_SIZE);
2612
2613 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002614
Chris Wilsonff2652e2014-03-10 08:07:02 +00002615 if (plane_config->size == 0)
2616 return false;
2617
Paulo Zanoni3badb492015-09-23 12:52:23 -03002618 /* If the FB is too big, just don't use it since fbdev is not very
2619 * important and we should probably use that space with FBC or other
2620 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002621 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002622 return false;
2623
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002624 mutex_lock(&dev->struct_mutex);
2625
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002626 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002627 base_aligned,
2628 base_aligned,
2629 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002630 if (!obj) {
2631 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002633 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002634
Chris Wilson3e510a82016-08-05 10:14:23 +01002635 if (plane_config->tiling == I915_TILING_X)
2636 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002638 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002639 mode_cmd.width = fb->width;
2640 mode_cmd.height = fb->height;
2641 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002642 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002643 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002644
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002645 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002646 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647 DRM_DEBUG_KMS("intel fb init failed\n");
2648 goto out_unref_obj;
2649 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002650
Jesse Barnes46f297f2014-03-07 08:57:48 -08002651 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002652
Daniel Vetterf6936e22015-03-26 12:17:05 +01002653 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002654 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002655
2656out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002657 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002659 return false;
2660}
2661
Daniel Vetter5a21b662016-05-24 17:13:53 +02002662/* Update plane->state->fb to match plane->fb after driver-internal updates */
2663static void
2664update_state_fb(struct drm_plane *plane)
2665{
2666 if (plane->fb == plane->state->fb)
2667 return;
2668
2669 if (plane->state->fb)
2670 drm_framebuffer_unreference(plane->state->fb);
2671 plane->state->fb = plane->fb;
2672 if (plane->state->fb)
2673 drm_framebuffer_reference(plane->state->fb);
2674}
2675
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002676static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002677intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2678 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002679{
2680 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002681 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002682 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002683 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002684 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002685 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002686 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2687 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002688 struct intel_plane_state *intel_state =
2689 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002690 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002691
Damien Lespiau2d140302015-02-05 17:22:18 +00002692 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002693 return;
2694
Daniel Vetterf6936e22015-03-26 12:17:05 +01002695 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002696 fb = &plane_config->fb->base;
2697 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002698 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699
Damien Lespiau2d140302015-02-05 17:22:18 +00002700 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002701
2702 /*
2703 * Failed to alloc the obj, check to see if we should share
2704 * an fb with another CRTC instead
2705 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002706 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002707 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708
2709 if (c == &intel_crtc->base)
2710 continue;
2711
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002712 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 continue;
2714
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002715 state = to_intel_plane_state(c->primary->state);
2716 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002717 continue;
2718
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002719 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2720 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002721 drm_framebuffer_reference(fb);
2722 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723 }
2724 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002725
Matt Roper200757f2015-12-03 11:37:36 -08002726 /*
2727 * We've failed to reconstruct the BIOS FB. Current display state
2728 * indicates that the primary plane is visible, but has a NULL FB,
2729 * which will lead to problems later if we don't fix it up. The
2730 * simplest solution is to just disable the primary plane now and
2731 * pretend the BIOS never had it enabled.
2732 */
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01002733 plane_state->visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002734 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002735 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002736 intel_plane->disable_plane(primary, &intel_crtc->base);
2737
Daniel Vetter88595ac2015-03-26 12:42:24 +01002738 return;
2739
2740valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002741 mutex_lock(&dev->struct_mutex);
2742 intel_state->vma =
2743 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2744 mutex_unlock(&dev->struct_mutex);
2745 if (IS_ERR(intel_state->vma)) {
2746 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2747 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2748
2749 intel_state->vma = NULL;
2750 drm_framebuffer_unreference(fb);
2751 return;
2752 }
2753
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002754 plane_state->src_x = 0;
2755 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002756 plane_state->src_w = fb->width << 16;
2757 plane_state->src_h = fb->height << 16;
2758
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002759 plane_state->crtc_x = 0;
2760 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002761 plane_state->crtc_w = fb->width;
2762 plane_state->crtc_h = fb->height;
2763
Rob Clark1638d302016-11-05 11:08:08 -04002764 intel_state->base.src = drm_plane_state_src(plane_state);
2765 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002766
Daniel Vetter88595ac2015-03-26 12:42:24 +01002767 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002768 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002769 dev_priv->preserve_bios_swizzle = true;
2770
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002771 drm_framebuffer_reference(fb);
2772 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002773 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002774 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002775 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2776 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002777}
2778
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002779static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2780 unsigned int rotation)
2781{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002782 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002783
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002784 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002785 case DRM_FORMAT_MOD_NONE:
2786 case I915_FORMAT_MOD_X_TILED:
2787 switch (cpp) {
2788 case 8:
2789 return 4096;
2790 case 4:
2791 case 2:
2792 case 1:
2793 return 8192;
2794 default:
2795 MISSING_CASE(cpp);
2796 break;
2797 }
2798 break;
2799 case I915_FORMAT_MOD_Y_TILED:
2800 case I915_FORMAT_MOD_Yf_TILED:
2801 switch (cpp) {
2802 case 8:
2803 return 2048;
2804 case 4:
2805 return 4096;
2806 case 2:
2807 case 1:
2808 return 8192;
2809 default:
2810 MISSING_CASE(cpp);
2811 break;
2812 }
2813 break;
2814 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002815 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002816 }
2817
2818 return 2048;
2819}
2820
2821static int skl_check_main_surface(struct intel_plane_state *plane_state)
2822{
2823 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2824 const struct drm_framebuffer *fb = plane_state->base.fb;
2825 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002826 int x = plane_state->base.src.x1 >> 16;
2827 int y = plane_state->base.src.y1 >> 16;
2828 int w = drm_rect_width(&plane_state->base.src) >> 16;
2829 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002830 int max_width = skl_max_plane_width(fb, 0, rotation);
2831 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002832 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002833
2834 if (w > max_width || h > max_height) {
2835 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2836 w, h, max_width, max_height);
2837 return -EINVAL;
2838 }
2839
2840 intel_add_fb_offsets(&x, &y, plane_state, 0);
2841 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2842
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002843 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844
2845 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002846 * AUX surface offset is specified as the distance from the
2847 * main surface offset, and it must be non-negative. Make
2848 * sure that is what we will get.
2849 */
2850 if (offset > aux_offset)
2851 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2852 offset, aux_offset & ~(alignment - 1));
2853
2854 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002855 * When using an X-tiled surface, the plane blows up
2856 * if the x offset + width exceed the stride.
2857 *
2858 * TODO: linear and Y-tiled seem fine, Yf untested,
2859 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002860 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002861 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002862
2863 while ((x + w) * cpp > fb->pitches[0]) {
2864 if (offset == 0) {
2865 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2866 return -EINVAL;
2867 }
2868
2869 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2870 offset, offset - alignment);
2871 }
2872 }
2873
2874 plane_state->main.offset = offset;
2875 plane_state->main.x = x;
2876 plane_state->main.y = y;
2877
2878 return 0;
2879}
2880
Ville Syrjälä8d970652016-01-28 16:30:28 +02002881static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2882{
2883 const struct drm_framebuffer *fb = plane_state->base.fb;
2884 unsigned int rotation = plane_state->base.rotation;
2885 int max_width = skl_max_plane_width(fb, 1, rotation);
2886 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002887 int x = plane_state->base.src.x1 >> 17;
2888 int y = plane_state->base.src.y1 >> 17;
2889 int w = drm_rect_width(&plane_state->base.src) >> 17;
2890 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002891 u32 offset;
2892
2893 intel_add_fb_offsets(&x, &y, plane_state, 1);
2894 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2895
2896 /* FIXME not quite sure how/if these apply to the chroma plane */
2897 if (w > max_width || h > max_height) {
2898 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2899 w, h, max_width, max_height);
2900 return -EINVAL;
2901 }
2902
2903 plane_state->aux.offset = offset;
2904 plane_state->aux.x = x;
2905 plane_state->aux.y = y;
2906
2907 return 0;
2908}
2909
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002910int skl_check_plane_surface(struct intel_plane_state *plane_state)
2911{
2912 const struct drm_framebuffer *fb = plane_state->base.fb;
2913 unsigned int rotation = plane_state->base.rotation;
2914 int ret;
2915
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002916 if (!plane_state->base.visible)
2917 return 0;
2918
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002919 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002920 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002921 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002922 fb->width << 16, fb->height << 16,
2923 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002924
Ville Syrjälä8d970652016-01-28 16:30:28 +02002925 /*
2926 * Handle the AUX surface first since
2927 * the main surface setup depends on it.
2928 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002929 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002930 ret = skl_check_nv12_aux_surface(plane_state);
2931 if (ret)
2932 return ret;
2933 } else {
2934 plane_state->aux.offset = ~0xfff;
2935 plane_state->aux.x = 0;
2936 plane_state->aux.y = 0;
2937 }
2938
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002939 ret = skl_check_main_surface(plane_state);
2940 if (ret)
2941 return ret;
2942
2943 return 0;
2944}
2945
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002946static void i9xx_update_primary_plane(struct drm_plane *primary,
2947 const struct intel_crtc_state *crtc_state,
2948 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002949{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002950 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2952 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002953 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002954 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002955 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002956 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002957 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002958 int x = plane_state->base.src.x1 >> 16;
2959 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002960
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002961 dspcntr = DISPPLANE_GAMMA_ENABLE;
2962
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002963 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002964
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002965 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002966 if (intel_crtc->pipe == PIPE_B)
2967 dspcntr |= DISPPLANE_SEL_PIPE_B;
2968
2969 /* pipesrc and dspsize control the size that is scaled from,
2970 * which should always be the user's requested size.
2971 */
2972 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002973 ((crtc_state->pipe_src_h - 1) << 16) |
2974 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002975 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002976 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002977 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002978 ((crtc_state->pipe_src_h - 1) << 16) |
2979 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002980 I915_WRITE(PRIMPOS(plane), 0);
2981 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002982 }
2983
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002984 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002985 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002986 dspcntr |= DISPPLANE_8BPP;
2987 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002988 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002989 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002990 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002991 case DRM_FORMAT_RGB565:
2992 dspcntr |= DISPPLANE_BGRX565;
2993 break;
2994 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002995 dspcntr |= DISPPLANE_BGRX888;
2996 break;
2997 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002998 dspcntr |= DISPPLANE_RGBX888;
2999 break;
3000 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003001 dspcntr |= DISPPLANE_BGRX101010;
3002 break;
3003 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003005 break;
3006 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003007 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003008 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003010 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003011 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003012 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003013
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003014 if (rotation & DRM_ROTATE_180)
3015 dspcntr |= DISPPLANE_ROTATE_180;
3016
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003017 if (rotation & DRM_REFLECT_X)
3018 dspcntr |= DISPPLANE_MIRROR;
3019
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003020 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003021 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3022
Ville Syrjälä29490562016-01-20 18:02:50 +02003023 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003024
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003025 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003026 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003027 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003028
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003029 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003030 x += crtc_state->pipe_src_w - 1;
3031 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003032 } else if (rotation & DRM_REFLECT_X) {
3033 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303034 }
3035
Ville Syrjälä29490562016-01-20 18:02:50 +02003036 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003038 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003039 intel_crtc->dspaddr_offset = linear_offset;
3040
Paulo Zanoni2db33662015-09-14 15:20:03 -03003041 intel_crtc->adjusted_x = x;
3042 intel_crtc->adjusted_y = y;
3043
Sonika Jindal48404c12014-08-22 14:06:04 +05303044 I915_WRITE(reg, dspcntr);
3045
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003046 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003047 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003048 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003049 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003050 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003052 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003053 } else {
3054 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003055 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003056 intel_crtc->dspaddr_offset);
3057 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003059}
3060
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003061static void i9xx_disable_primary_plane(struct drm_plane *primary,
3062 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003063{
3064 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003065 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003067 int plane = intel_crtc->plane;
3068
3069 I915_WRITE(DSPCNTR(plane), 0);
3070 if (INTEL_INFO(dev_priv)->gen >= 4)
3071 I915_WRITE(DSPSURF(plane), 0);
3072 else
3073 I915_WRITE(DSPADDR(plane), 0);
3074 POSTING_READ(DSPCNTR(plane));
3075}
3076
3077static void ironlake_update_primary_plane(struct drm_plane *primary,
3078 const struct intel_crtc_state *crtc_state,
3079 const struct intel_plane_state *plane_state)
3080{
3081 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003082 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3084 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003085 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003086 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003087 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003088 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003089 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003090 int x = plane_state->base.src.x1 >> 16;
3091 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003092
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003093 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003094 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003095
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003096 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003097 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3098
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003099 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003100 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003101 dspcntr |= DISPPLANE_8BPP;
3102 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003103 case DRM_FORMAT_RGB565:
3104 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003105 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003106 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003107 dspcntr |= DISPPLANE_BGRX888;
3108 break;
3109 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003110 dspcntr |= DISPPLANE_RGBX888;
3111 break;
3112 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003113 dspcntr |= DISPPLANE_BGRX101010;
3114 break;
3115 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003116 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 break;
3118 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003119 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003120 }
3121
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003122 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003123 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003124
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003125 if (rotation & DRM_ROTATE_180)
3126 dspcntr |= DISPPLANE_ROTATE_180;
3127
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003128 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003129 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003130
Ville Syrjälä29490562016-01-20 18:02:50 +02003131 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003132
Daniel Vetterc2c75132012-07-05 12:17:30 +02003133 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003134 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003135
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003136 /* HSW+ does this automagically in hardware */
3137 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3138 rotation & DRM_ROTATE_180) {
3139 x += crtc_state->pipe_src_w - 1;
3140 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303141 }
3142
Ville Syrjälä29490562016-01-20 18:02:50 +02003143 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003144
Paulo Zanoni2db33662015-09-14 15:20:03 -03003145 intel_crtc->adjusted_x = x;
3146 intel_crtc->adjusted_y = y;
3147
Sonika Jindal48404c12014-08-22 14:06:04 +05303148 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003149
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003150 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003151 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003152 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003153 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003154 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003155 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3156 } else {
3157 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3158 I915_WRITE(DSPLINOFF(plane), linear_offset);
3159 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003161}
3162
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003163u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3164 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003165{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003166 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3167 return 64;
3168 } else {
3169 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003170
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003171 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003172 }
3173}
3174
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003175static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3176{
3177 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003178 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003179
3180 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3181 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3182 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003183}
3184
Chandra Kondurua1b22782015-04-07 15:28:45 -07003185/*
3186 * This function detaches (aka. unbinds) unused scalers in hardware
3187 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003188static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003189{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003190 struct intel_crtc_scaler_state *scaler_state;
3191 int i;
3192
Chandra Kondurua1b22782015-04-07 15:28:45 -07003193 scaler_state = &intel_crtc->config->scaler_state;
3194
3195 /* loop through and disable scalers that aren't in use */
3196 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003197 if (!scaler_state->scalers[i].in_use)
3198 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003199 }
3200}
3201
Ville Syrjäläd2196772016-01-28 18:33:11 +02003202u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3203 unsigned int rotation)
3204{
3205 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3206 u32 stride = intel_fb_pitch(fb, plane, rotation);
3207
3208 /*
3209 * The stride is either expressed as a multiple of 64 bytes chunks for
3210 * linear buffers or in number of tiles for tiled buffers.
3211 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003212 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003213 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003214
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003215 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003216 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003217 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003218 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003219 }
3220
3221 return stride;
3222}
3223
Chandra Konduru6156a452015-04-27 13:48:39 -07003224u32 skl_plane_ctl_format(uint32_t pixel_format)
3225{
Chandra Konduru6156a452015-04-27 13:48:39 -07003226 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003227 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003228 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003229 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003230 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003234 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003235 /*
3236 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3237 * to be already pre-multiplied. We need to add a knob (or a different
3238 * DRM_FORMAT) for user-space to configure that.
3239 */
3240 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003243 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003244 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003245 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003247 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003249 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003250 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003251 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003253 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003254 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003255 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003256 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003257 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003258 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003259 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003261
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003262 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003263}
3264
3265u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3266{
Chandra Konduru6156a452015-04-27 13:48:39 -07003267 switch (fb_modifier) {
3268 case DRM_FORMAT_MOD_NONE:
3269 break;
3270 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003271 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003275 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 default:
3277 MISSING_CASE(fb_modifier);
3278 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003279
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003280 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003281}
3282
3283u32 skl_plane_ctl_rotation(unsigned int rotation)
3284{
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003286 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003287 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303288 /*
3289 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3290 * while i915 HW rotation is clockwise, thats why this swapping.
3291 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003292 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303293 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003294 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003296 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303297 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 default:
3299 MISSING_CASE(rotation);
3300 }
3301
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003302 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003303}
3304
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003305static void skylake_update_primary_plane(struct drm_plane *plane,
3306 const struct intel_crtc_state *crtc_state,
3307 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003308{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003309 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003310 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3312 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003313 enum plane_id plane_id = to_intel_plane(plane)->id;
3314 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003315 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003316 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003317 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003318 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003319 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003320 int src_x = plane_state->main.x;
3321 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003322 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3323 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3324 int dst_x = plane_state->base.dst.x1;
3325 int dst_y = plane_state->base.dst.y1;
3326 int dst_w = drm_rect_width(&plane_state->base.dst);
3327 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003328
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003329 plane_ctl = PLANE_CTL_ENABLE;
3330
3331 if (IS_GEMINILAKE(dev_priv)) {
3332 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3333 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3334 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3335 } else {
3336 plane_ctl |=
3337 PLANE_CTL_PIPE_GAMMA_ENABLE |
3338 PLANE_CTL_PIPE_CSC_ENABLE |
3339 PLANE_CTL_PLANE_GAMMA_DISABLE;
3340 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003341
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003342 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003343 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003344 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003345
Ville Syrjälä6687c902015-09-15 13:16:41 +03003346 /* Sizes are 0 based */
3347 src_w--;
3348 src_h--;
3349 dst_w--;
3350 dst_h--;
3351
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003352 intel_crtc->dspaddr_offset = surf_addr;
3353
Ville Syrjälä6687c902015-09-15 13:16:41 +03003354 intel_crtc->adjusted_x = src_x;
3355 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003356
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003357 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3358 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3359 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3360 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003361
3362 if (scaler_id >= 0) {
3363 uint32_t ps_ctrl = 0;
3364
3365 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003366 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003367 crtc_state->scaler_state.scalers[scaler_id].mode;
3368 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3369 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3370 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3371 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003372 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003373 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003374 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003375 }
3376
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003377 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003378 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003379
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003380 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381}
3382
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383static void skylake_disable_primary_plane(struct drm_plane *primary,
3384 struct drm_crtc *crtc)
3385{
3386 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003387 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003388 enum plane_id plane_id = to_intel_plane(primary)->id;
3389 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003390
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003391 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3392 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3393 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003394}
3395
Jesse Barnes17638cd2011-06-24 12:19:23 -07003396/* Assume fb object is pinned & idle & fenced and just update base pointers */
3397static int
3398intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3399 int x, int y, enum mode_set_atomic state)
3400{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003401 /* Support for kgdboc is disabled, this needs a major rework. */
3402 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003403
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003404 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003405}
3406
Daniel Vetter5a21b662016-05-24 17:13:53 +02003407static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3408{
3409 struct intel_crtc *crtc;
3410
Chris Wilson91c8a322016-07-05 10:40:23 +01003411 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003412 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3413}
3414
Ville Syrjälä75147472014-11-24 18:28:11 +02003415static void intel_update_primary_planes(struct drm_device *dev)
3416{
Ville Syrjälä75147472014-11-24 18:28:11 +02003417 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003418
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003419 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003420 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003421 struct intel_plane_state *plane_state =
3422 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003423
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003424 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003425 plane->update_plane(&plane->base,
3426 to_intel_crtc_state(crtc->state),
3427 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003428 }
3429}
3430
Maarten Lankhorst73974892016-08-05 23:28:27 +03003431static int
3432__intel_display_resume(struct drm_device *dev,
3433 struct drm_atomic_state *state)
3434{
3435 struct drm_crtc_state *crtc_state;
3436 struct drm_crtc *crtc;
3437 int i, ret;
3438
3439 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003440 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003441
3442 if (!state)
3443 return 0;
3444
3445 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3446 /*
3447 * Force recalculation even if we restore
3448 * current state. With fast modeset this may not result
3449 * in a modeset when the state is compatible.
3450 */
3451 crtc_state->mode_changed = true;
3452 }
3453
3454 /* ignore any reset values/BIOS leftovers in the WM registers */
3455 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3456
3457 ret = drm_atomic_commit(state);
3458
3459 WARN_ON(ret == -EDEADLK);
3460 return ret;
3461}
3462
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003463static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3464{
Ville Syrjäläae981042016-08-05 23:28:30 +03003465 return intel_has_gpu_reset(dev_priv) &&
3466 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003467}
3468
Chris Wilsonc0336662016-05-06 15:40:21 +01003469void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003470{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003471 struct drm_device *dev = &dev_priv->drm;
3472 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3473 struct drm_atomic_state *state;
3474 int ret;
3475
Maarten Lankhorst73974892016-08-05 23:28:27 +03003476 /*
3477 * Need mode_config.mutex so that we don't
3478 * trample ongoing ->detect() and whatnot.
3479 */
3480 mutex_lock(&dev->mode_config.mutex);
3481 drm_modeset_acquire_init(ctx, 0);
3482 while (1) {
3483 ret = drm_modeset_lock_all_ctx(dev, ctx);
3484 if (ret != -EDEADLK)
3485 break;
3486
3487 drm_modeset_backoff(ctx);
3488 }
3489
3490 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003491 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003492 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003493 return;
3494
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003495 /*
3496 * Disabling the crtcs gracefully seems nicer. Also the
3497 * g33 docs say we should at least disable all the planes.
3498 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003499 state = drm_atomic_helper_duplicate_state(dev, ctx);
3500 if (IS_ERR(state)) {
3501 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003503 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003504 }
3505
3506 ret = drm_atomic_helper_disable_all(dev, ctx);
3507 if (ret) {
3508 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003509 drm_atomic_state_put(state);
3510 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003511 }
3512
3513 dev_priv->modeset_restore_state = state;
3514 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003515}
3516
Chris Wilsonc0336662016-05-06 15:40:21 +01003517void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003518{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003519 struct drm_device *dev = &dev_priv->drm;
3520 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3521 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3522 int ret;
3523
Daniel Vetter5a21b662016-05-24 17:13:53 +02003524 /*
3525 * Flips in the rings will be nuked by the reset,
3526 * so complete all pending flips so that user space
3527 * will get its events and not get stuck.
3528 */
3529 intel_complete_page_flips(dev_priv);
3530
Maarten Lankhorst73974892016-08-05 23:28:27 +03003531 dev_priv->modeset_restore_state = NULL;
3532
Ville Syrjälä75147472014-11-24 18:28:11 +02003533 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003534 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003535 if (!state) {
3536 /*
3537 * Flips in the rings have been nuked by the reset,
3538 * so update the base address of all primary
3539 * planes to the the last fb to make sure we're
3540 * showing the correct fb after a reset.
3541 *
3542 * FIXME: Atomic will make this obsolete since we won't schedule
3543 * CS-based flips (which might get lost in gpu resets) any more.
3544 */
3545 intel_update_primary_planes(dev);
3546 } else {
3547 ret = __intel_display_resume(dev, state);
3548 if (ret)
3549 DRM_ERROR("Restoring old state failed with %i\n", ret);
3550 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003551 } else {
3552 /*
3553 * The display has been reset as well,
3554 * so need a full re-initialization.
3555 */
3556 intel_runtime_pm_disable_interrupts(dev_priv);
3557 intel_runtime_pm_enable_interrupts(dev_priv);
3558
Imre Deak51f59202016-09-14 13:04:13 +03003559 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003560 intel_modeset_init_hw(dev);
3561
3562 spin_lock_irq(&dev_priv->irq_lock);
3563 if (dev_priv->display.hpd_irq_setup)
3564 dev_priv->display.hpd_irq_setup(dev_priv);
3565 spin_unlock_irq(&dev_priv->irq_lock);
3566
3567 ret = __intel_display_resume(dev, state);
3568 if (ret)
3569 DRM_ERROR("Restoring old state failed with %i\n", ret);
3570
3571 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003572 }
3573
Chris Wilson08536952016-10-14 13:18:18 +01003574 if (state)
3575 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003576 drm_modeset_drop_locks(ctx);
3577 drm_modeset_acquire_fini(ctx);
3578 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003579}
3580
Chris Wilson8af29b02016-09-09 14:11:47 +01003581static bool abort_flip_on_reset(struct intel_crtc *crtc)
3582{
3583 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3584
3585 if (i915_reset_in_progress(error))
3586 return true;
3587
3588 if (crtc->reset_count != i915_reset_count(error))
3589 return true;
3590
3591 return false;
3592}
3593
Chris Wilson7d5e3792014-03-04 13:15:08 +00003594static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3595{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003596 struct drm_device *dev = crtc->dev;
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003598 bool pending;
3599
Chris Wilson8af29b02016-09-09 14:11:47 +01003600 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003601 return false;
3602
3603 spin_lock_irq(&dev->event_lock);
3604 pending = to_intel_crtc(crtc)->flip_work != NULL;
3605 spin_unlock_irq(&dev->event_lock);
3606
3607 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003608}
3609
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003610static void intel_update_pipe_config(struct intel_crtc *crtc,
3611 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003612{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003613 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003614 struct intel_crtc_state *pipe_config =
3615 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003616
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003617 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3618 crtc->base.mode = crtc->base.state->mode;
3619
3620 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3621 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3622 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003623
3624 /*
3625 * Update pipe size and adjust fitter if needed: the reason for this is
3626 * that in compute_mode_changes we check the native mode (not the pfit
3627 * mode) to see if we can flip rather than do a full mode set. In the
3628 * fastboot case, we'll flip, but if we don't update the pipesrc and
3629 * pfit state, we'll end up with a big fb scanned out into the wrong
3630 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003631 */
3632
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003633 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003634 ((pipe_config->pipe_src_w - 1) << 16) |
3635 (pipe_config->pipe_src_h - 1));
3636
3637 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003638 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003639 skl_detach_scalers(crtc);
3640
3641 if (pipe_config->pch_pfit.enabled)
3642 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003643 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003644 if (pipe_config->pch_pfit.enabled)
3645 ironlake_pfit_enable(crtc);
3646 else if (old_crtc_state->pch_pfit.enabled)
3647 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003648 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003649}
3650
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003651static void intel_fdi_normal_train(struct drm_crtc *crtc)
3652{
3653 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003654 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3656 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003657 i915_reg_t reg;
3658 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003659
3660 /* enable normal train */
3661 reg = FDI_TX_CTL(pipe);
3662 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003663 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3665 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003666 } else {
3667 temp &= ~FDI_LINK_TRAIN_NONE;
3668 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003670 I915_WRITE(reg, temp);
3671
3672 reg = FDI_RX_CTL(pipe);
3673 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003674 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003675 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3676 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3677 } else {
3678 temp &= ~FDI_LINK_TRAIN_NONE;
3679 temp |= FDI_LINK_TRAIN_NONE;
3680 }
3681 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3682
3683 /* wait one idle pattern time */
3684 POSTING_READ(reg);
3685 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003686
3687 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003688 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003689 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3690 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003691}
3692
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003693/* The FDI link training functions for ILK/Ibexpeak. */
3694static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3695{
3696 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003697 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3699 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 i915_reg_t reg;
3701 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003702
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003703 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003704 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003705
Adam Jacksone1a44742010-06-25 15:32:14 -04003706 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3707 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003708 reg = FDI_RX_IMR(pipe);
3709 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003710 temp &= ~FDI_RX_SYMBOL_LOCK;
3711 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003712 I915_WRITE(reg, temp);
3713 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003714 udelay(150);
3715
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003716 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003719 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003720 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003721 temp &= ~FDI_LINK_TRAIN_NONE;
3722 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003723 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003724
Chris Wilson5eddb702010-09-11 13:48:45 +01003725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003727 temp &= ~FDI_LINK_TRAIN_NONE;
3728 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3730
3731 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003732 udelay(150);
3733
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003734 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003735 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3736 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3737 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003738
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003740 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003741 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003742 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3743
3744 if ((temp & FDI_RX_BIT_LOCK)) {
3745 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003746 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003747 break;
3748 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003749 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003750 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003752
3753 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003754 reg = FDI_TX_CTL(pipe);
3755 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756 temp &= ~FDI_LINK_TRAIN_NONE;
3757 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003759
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 reg = FDI_RX_CTL(pipe);
3761 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 I915_WRITE(reg, temp);
3765
3766 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767 udelay(150);
3768
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003770 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3773
3774 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 DRM_DEBUG_KMS("FDI train 2 done.\n");
3777 break;
3778 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003780 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782
3783 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003784
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785}
3786
Akshay Joshi0206e352011-08-16 15:34:10 -04003787static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3789 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3790 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3791 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3792};
3793
3794/* The FDI link training functions for SNB/Cougarpoint. */
3795static void gen6_fdi_link_train(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003798 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003801 i915_reg_t reg;
3802 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803
Adam Jacksone1a44742010-06-25 15:32:14 -04003804 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3805 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 reg = FDI_RX_IMR(pipe);
3807 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003808 temp &= ~FDI_RX_SYMBOL_LOCK;
3809 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 I915_WRITE(reg, temp);
3811
3812 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003813 udelay(150);
3814
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003818 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003819 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3823 /* SNB-B */
3824 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826
Daniel Vetterd74cf322012-10-26 10:58:13 +02003827 I915_WRITE(FDI_RX_MISC(pipe),
3828 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3829
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003832 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3840
3841 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 udelay(150);
3843
Akshay Joshi0206e352011-08-16 15:34:10 -04003844 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 reg = FDI_TX_CTL(pipe);
3846 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3848 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003849 I915_WRITE(reg, temp);
3850
3851 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852 udelay(500);
3853
Sean Paulfa37d392012-03-02 12:53:39 -05003854 for (retry = 0; retry < 5; retry++) {
3855 reg = FDI_RX_IIR(pipe);
3856 temp = I915_READ(reg);
3857 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3858 if (temp & FDI_RX_BIT_LOCK) {
3859 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3860 DRM_DEBUG_KMS("FDI train 1 done.\n");
3861 break;
3862 }
3863 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 }
Sean Paulfa37d392012-03-02 12:53:39 -05003865 if (retry < 5)
3866 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 }
3868 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870
3871 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 reg = FDI_TX_CTL(pipe);
3873 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874 temp &= ~FDI_LINK_TRAIN_NONE;
3875 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003876 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3878 /* SNB-B */
3879 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3880 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882
Chris Wilson5eddb702010-09-11 13:48:45 +01003883 reg = FDI_RX_CTL(pipe);
3884 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003885 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3887 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3888 } else {
3889 temp &= ~FDI_LINK_TRAIN_NONE;
3890 temp |= FDI_LINK_TRAIN_PATTERN_2;
3891 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 I915_WRITE(reg, temp);
3893
3894 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 udelay(150);
3896
Akshay Joshi0206e352011-08-16 15:34:10 -04003897 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003898 reg = FDI_TX_CTL(pipe);
3899 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3901 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 I915_WRITE(reg, temp);
3903
3904 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 udelay(500);
3906
Sean Paulfa37d392012-03-02 12:53:39 -05003907 for (retry = 0; retry < 5; retry++) {
3908 reg = FDI_RX_IIR(pipe);
3909 temp = I915_READ(reg);
3910 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3911 if (temp & FDI_RX_SYMBOL_LOCK) {
3912 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3913 DRM_DEBUG_KMS("FDI train 2 done.\n");
3914 break;
3915 }
3916 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 }
Sean Paulfa37d392012-03-02 12:53:39 -05003918 if (retry < 5)
3919 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920 }
3921 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923
3924 DRM_DEBUG_KMS("FDI train done.\n");
3925}
3926
Jesse Barnes357555c2011-04-28 15:09:55 -07003927/* Manual link training for Ivy Bridge A0 parts */
3928static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3929{
3930 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003931 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3933 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003934 i915_reg_t reg;
3935 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003936
3937 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3938 for train result */
3939 reg = FDI_RX_IMR(pipe);
3940 temp = I915_READ(reg);
3941 temp &= ~FDI_RX_SYMBOL_LOCK;
3942 temp &= ~FDI_RX_BIT_LOCK;
3943 I915_WRITE(reg, temp);
3944
3945 POSTING_READ(reg);
3946 udelay(150);
3947
Daniel Vetter01a415f2012-10-27 15:58:40 +02003948 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3949 I915_READ(FDI_RX_IIR(pipe)));
3950
Jesse Barnes139ccd32013-08-19 11:04:55 -07003951 /* Try each vswing and preemphasis setting twice before moving on */
3952 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3953 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003954 reg = FDI_TX_CTL(pipe);
3955 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003956 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3957 temp &= ~FDI_TX_ENABLE;
3958 I915_WRITE(reg, temp);
3959
3960 reg = FDI_RX_CTL(pipe);
3961 temp = I915_READ(reg);
3962 temp &= ~FDI_LINK_TRAIN_AUTO;
3963 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3964 temp &= ~FDI_RX_ENABLE;
3965 I915_WRITE(reg, temp);
3966
3967 /* enable CPU FDI TX and PCH FDI RX */
3968 reg = FDI_TX_CTL(pipe);
3969 temp = I915_READ(reg);
3970 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003971 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003972 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003973 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003974 temp |= snb_b_fdi_train_param[j/2];
3975 temp |= FDI_COMPOSITE_SYNC;
3976 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3977
3978 I915_WRITE(FDI_RX_MISC(pipe),
3979 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3980
3981 reg = FDI_RX_CTL(pipe);
3982 temp = I915_READ(reg);
3983 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3984 temp |= FDI_COMPOSITE_SYNC;
3985 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3986
3987 POSTING_READ(reg);
3988 udelay(1); /* should be 0.5us */
3989
3990 for (i = 0; i < 4; i++) {
3991 reg = FDI_RX_IIR(pipe);
3992 temp = I915_READ(reg);
3993 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3994
3995 if (temp & FDI_RX_BIT_LOCK ||
3996 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3997 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3998 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3999 i);
4000 break;
4001 }
4002 udelay(1); /* should be 0.5us */
4003 }
4004 if (i == 4) {
4005 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4006 continue;
4007 }
4008
4009 /* Train 2 */
4010 reg = FDI_TX_CTL(pipe);
4011 temp = I915_READ(reg);
4012 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4013 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4014 I915_WRITE(reg, temp);
4015
4016 reg = FDI_RX_CTL(pipe);
4017 temp = I915_READ(reg);
4018 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4019 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004020 I915_WRITE(reg, temp);
4021
4022 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004023 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004024
Jesse Barnes139ccd32013-08-19 11:04:55 -07004025 for (i = 0; i < 4; i++) {
4026 reg = FDI_RX_IIR(pipe);
4027 temp = I915_READ(reg);
4028 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004029
Jesse Barnes139ccd32013-08-19 11:04:55 -07004030 if (temp & FDI_RX_SYMBOL_LOCK ||
4031 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4032 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4033 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4034 i);
4035 goto train_done;
4036 }
4037 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 if (i == 4)
4040 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004041 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004042
Jesse Barnes139ccd32013-08-19 11:04:55 -07004043train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004044 DRM_DEBUG_KMS("FDI train done.\n");
4045}
4046
Daniel Vetter88cefb62012-08-12 19:27:14 +02004047static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004048{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004049 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004050 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004051 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004052 i915_reg_t reg;
4053 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004054
Jesse Barnes0e23b992010-09-10 11:10:00 -07004055 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004056 reg = FDI_RX_CTL(pipe);
4057 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004058 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004061 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4062
4063 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004064 udelay(200);
4065
4066 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004067 temp = I915_READ(reg);
4068 I915_WRITE(reg, temp | FDI_PCDCLK);
4069
4070 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004071 udelay(200);
4072
Paulo Zanoni20749732012-11-23 15:30:38 -02004073 /* Enable CPU FDI TX PLL, always on for Ironlake */
4074 reg = FDI_TX_CTL(pipe);
4075 temp = I915_READ(reg);
4076 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4077 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004078
Paulo Zanoni20749732012-11-23 15:30:38 -02004079 POSTING_READ(reg);
4080 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004081 }
4082}
4083
Daniel Vetter88cefb62012-08-12 19:27:14 +02004084static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4085{
4086 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004087 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004088 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089 i915_reg_t reg;
4090 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004091
4092 /* Switch from PCDclk to Rawclk */
4093 reg = FDI_RX_CTL(pipe);
4094 temp = I915_READ(reg);
4095 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4096
4097 /* Disable CPU FDI TX PLL */
4098 reg = FDI_TX_CTL(pipe);
4099 temp = I915_READ(reg);
4100 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4101
4102 POSTING_READ(reg);
4103 udelay(100);
4104
4105 reg = FDI_RX_CTL(pipe);
4106 temp = I915_READ(reg);
4107 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4108
4109 /* Wait for the clocks to turn off. */
4110 POSTING_READ(reg);
4111 udelay(100);
4112}
4113
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004114static void ironlake_fdi_disable(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004117 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120 i915_reg_t reg;
4121 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004122
4123 /* disable CPU FDI tx and PCH FDI rx */
4124 reg = FDI_TX_CTL(pipe);
4125 temp = I915_READ(reg);
4126 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4127 POSTING_READ(reg);
4128
4129 reg = FDI_RX_CTL(pipe);
4130 temp = I915_READ(reg);
4131 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004132 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004133 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4134
4135 POSTING_READ(reg);
4136 udelay(100);
4137
4138 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004139 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004140 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004141
4142 /* still set train pattern 1 */
4143 reg = FDI_TX_CTL(pipe);
4144 temp = I915_READ(reg);
4145 temp &= ~FDI_LINK_TRAIN_NONE;
4146 temp |= FDI_LINK_TRAIN_PATTERN_1;
4147 I915_WRITE(reg, temp);
4148
4149 reg = FDI_RX_CTL(pipe);
4150 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004151 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004152 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4153 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4154 } else {
4155 temp &= ~FDI_LINK_TRAIN_NONE;
4156 temp |= FDI_LINK_TRAIN_PATTERN_1;
4157 }
4158 /* BPC in FDI rx is consistent with that in PIPECONF */
4159 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004160 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004161 I915_WRITE(reg, temp);
4162
4163 POSTING_READ(reg);
4164 udelay(100);
4165}
4166
Chris Wilson49d73912016-11-29 09:50:08 +00004167bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004168{
4169 struct intel_crtc *crtc;
4170
4171 /* Note that we don't need to be called with mode_config.lock here
4172 * as our list of CRTC objects is static for the lifetime of the
4173 * device and so cannot disappear as we iterate. Similarly, we can
4174 * happily treat the predicates as racy, atomic checks as userspace
4175 * cannot claim and pin a new fb without at least acquring the
4176 * struct_mutex and so serialising with us.
4177 */
Chris Wilson49d73912016-11-29 09:50:08 +00004178 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004179 if (atomic_read(&crtc->unpin_work_count) == 0)
4180 continue;
4181
Daniel Vetter5a21b662016-05-24 17:13:53 +02004182 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004183 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004184
4185 return true;
4186 }
4187
4188 return false;
4189}
4190
Daniel Vetter5a21b662016-05-24 17:13:53 +02004191static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004192{
4193 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004194 struct intel_flip_work *work = intel_crtc->flip_work;
4195
4196 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004197
4198 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004199 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004200
4201 drm_crtc_vblank_put(&intel_crtc->base);
4202
Daniel Vetter5a21b662016-05-24 17:13:53 +02004203 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004204 trace_i915_flip_complete(intel_crtc->plane,
4205 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004206
4207 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004208}
4209
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004210static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004211{
Chris Wilson0f911282012-04-17 10:05:38 +01004212 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004213 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004214 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004215
Daniel Vetter2c10d572012-12-20 21:24:07 +01004216 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004217
4218 ret = wait_event_interruptible_timeout(
4219 dev_priv->pending_flip_queue,
4220 !intel_crtc_has_pending_flip(crtc),
4221 60*HZ);
4222
4223 if (ret < 0)
4224 return ret;
4225
Daniel Vetter5a21b662016-05-24 17:13:53 +02004226 if (ret == 0) {
4227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4228 struct intel_flip_work *work;
4229
4230 spin_lock_irq(&dev->event_lock);
4231 work = intel_crtc->flip_work;
4232 if (work && !is_mmio_work(work)) {
4233 WARN_ONCE(1, "Removing stuck page flip\n");
4234 page_flip_completed(intel_crtc);
4235 }
4236 spin_unlock_irq(&dev->event_lock);
4237 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004238
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004239 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004240}
4241
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004242void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004243{
4244 u32 temp;
4245
4246 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4247
4248 mutex_lock(&dev_priv->sb_lock);
4249
4250 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4251 temp |= SBI_SSCCTL_DISABLE;
4252 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4253
4254 mutex_unlock(&dev_priv->sb_lock);
4255}
4256
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004257/* Program iCLKIP clock to the desired frequency */
4258static void lpt_program_iclkip(struct drm_crtc *crtc)
4259{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004260 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004261 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004262 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4263 u32 temp;
4264
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004265 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004266
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004267 /* The iCLK virtual clock root frequency is in MHz,
4268 * but the adjusted_mode->crtc_clock in in KHz. To get the
4269 * divisors, it is necessary to divide one by another, so we
4270 * convert the virtual clock precision to KHz here for higher
4271 * precision.
4272 */
4273 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004274 u32 iclk_virtual_root_freq = 172800 * 1000;
4275 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004276 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004277
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004278 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4279 clock << auxdiv);
4280 divsel = (desired_divisor / iclk_pi_range) - 2;
4281 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004282
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004283 /*
4284 * Near 20MHz is a corner case which is
4285 * out of range for the 7-bit divisor
4286 */
4287 if (divsel <= 0x7f)
4288 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004289 }
4290
4291 /* This should not happen with any sane values */
4292 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4293 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4294 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4295 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4296
4297 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004298 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004299 auxdiv,
4300 divsel,
4301 phasedir,
4302 phaseinc);
4303
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004304 mutex_lock(&dev_priv->sb_lock);
4305
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004306 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004307 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004308 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4309 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4310 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4311 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4312 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4313 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004314 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004315
4316 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004317 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4319 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004320 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004321
4322 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004323 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004325 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004327 mutex_unlock(&dev_priv->sb_lock);
4328
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329 /* Wait for initialization time */
4330 udelay(24);
4331
4332 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4333}
4334
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004335int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4336{
4337 u32 divsel, phaseinc, auxdiv;
4338 u32 iclk_virtual_root_freq = 172800 * 1000;
4339 u32 iclk_pi_range = 64;
4340 u32 desired_divisor;
4341 u32 temp;
4342
4343 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4344 return 0;
4345
4346 mutex_lock(&dev_priv->sb_lock);
4347
4348 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4349 if (temp & SBI_SSCCTL_DISABLE) {
4350 mutex_unlock(&dev_priv->sb_lock);
4351 return 0;
4352 }
4353
4354 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4355 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4356 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4357 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4358 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4359
4360 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4361 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4362 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4363
4364 mutex_unlock(&dev_priv->sb_lock);
4365
4366 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4367
4368 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4369 desired_divisor << auxdiv);
4370}
4371
Daniel Vetter275f01b22013-05-03 11:49:47 +02004372static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4373 enum pipe pch_transcoder)
4374{
4375 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004376 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004377 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004378
4379 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4380 I915_READ(HTOTAL(cpu_transcoder)));
4381 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4382 I915_READ(HBLANK(cpu_transcoder)));
4383 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4384 I915_READ(HSYNC(cpu_transcoder)));
4385
4386 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4387 I915_READ(VTOTAL(cpu_transcoder)));
4388 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4389 I915_READ(VBLANK(cpu_transcoder)));
4390 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4391 I915_READ(VSYNC(cpu_transcoder)));
4392 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4393 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4394}
4395
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004396static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004398 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004399 uint32_t temp;
4400
4401 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004402 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004403 return;
4404
4405 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4406 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4407
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004408 temp &= ~FDI_BC_BIFURCATION_SELECT;
4409 if (enable)
4410 temp |= FDI_BC_BIFURCATION_SELECT;
4411
4412 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004413 I915_WRITE(SOUTH_CHICKEN1, temp);
4414 POSTING_READ(SOUTH_CHICKEN1);
4415}
4416
4417static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4418{
4419 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004420
4421 switch (intel_crtc->pipe) {
4422 case PIPE_A:
4423 break;
4424 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004425 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004426 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004427 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004428 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004429
4430 break;
4431 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004432 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004433
4434 break;
4435 default:
4436 BUG();
4437 }
4438}
4439
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004440/* Return which DP Port should be selected for Transcoder DP control */
4441static enum port
4442intel_trans_dp_port_sel(struct drm_crtc *crtc)
4443{
4444 struct drm_device *dev = crtc->dev;
4445 struct intel_encoder *encoder;
4446
4447 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004448 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004449 encoder->type == INTEL_OUTPUT_EDP)
4450 return enc_to_dig_port(&encoder->base)->port;
4451 }
4452
4453 return -1;
4454}
4455
Jesse Barnesf67a5592011-01-05 10:31:48 -08004456/*
4457 * Enable PCH resources required for PCH ports:
4458 * - PCH PLLs
4459 * - FDI training & RX/TX
4460 * - update transcoder timings
4461 * - DP transcoding bits
4462 * - transcoder
4463 */
4464static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004465{
4466 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004467 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4469 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004470 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004471
Daniel Vetterab9412b2013-05-03 11:49:46 +02004472 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004473
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004474 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4476
Daniel Vettercd986ab2012-10-26 10:58:12 +02004477 /* Write the TU size bits before fdi link training, so that error
4478 * detection works. */
4479 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4480 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4481
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004482 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004483 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004484
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004485 /* We need to program the right clock selection before writing the pixel
4486 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004487 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004488 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004489
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004490 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004491 temp |= TRANS_DPLL_ENABLE(pipe);
4492 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004493 if (intel_crtc->config->shared_dpll ==
4494 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004495 temp |= sel;
4496 else
4497 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004498 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004499 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004500
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004501 /* XXX: pch pll's can be enabled any time before we enable the PCH
4502 * transcoder, and we actually should do this to not upset any PCH
4503 * transcoder that already use the clock when we share it.
4504 *
4505 * Note that enable_shared_dpll tries to do the right thing, but
4506 * get_shared_dpll unconditionally resets the pll - we need that to have
4507 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004508 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004509
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004510 /* set transcoder timing, panel must allow it */
4511 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004512 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004514 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004515
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004516 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004517 if (HAS_PCH_CPT(dev_priv) &&
4518 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004519 const struct drm_display_mode *adjusted_mode =
4520 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004521 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004522 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004523 temp = I915_READ(reg);
4524 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004525 TRANS_DP_SYNC_MASK |
4526 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004527 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004528 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004529
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004530 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004531 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004532 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004533 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534
4535 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004536 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004537 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004538 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004539 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004542 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004543 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004544 break;
4545 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004546 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 }
4548
Chris Wilson5eddb702010-09-11 13:48:45 +01004549 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 }
4551
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004552 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004553}
4554
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004555static void lpt_pch_enable(struct drm_crtc *crtc)
4556{
4557 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004558 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004561
Daniel Vetterab9412b2013-05-03 11:49:46 +02004562 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004563
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004564 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004565
Paulo Zanoni0540e482012-10-31 18:12:40 -02004566 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004567 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004568
Paulo Zanoni937bb612012-10-31 18:12:47 -02004569 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004570}
4571
Daniel Vettera1520312013-05-03 11:49:50 +02004572static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004573{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004574 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004575 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004576 u32 temp;
4577
4578 temp = I915_READ(dslreg);
4579 udelay(500);
4580 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004581 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004582 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004583 }
4584}
4585
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004586static int
4587skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4588 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4589 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004590{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004591 struct intel_crtc_scaler_state *scaler_state =
4592 &crtc_state->scaler_state;
4593 struct intel_crtc *intel_crtc =
4594 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004595 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004596
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004597 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004598 (src_h != dst_w || src_w != dst_h):
4599 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004600
4601 /*
4602 * if plane is being disabled or scaler is no more required or force detach
4603 * - free scaler binded to this plane/crtc
4604 * - in order to do this, update crtc->scaler_usage
4605 *
4606 * Here scaler state in crtc_state is set free so that
4607 * scaler can be assigned to other user. Actual register
4608 * update to free the scaler is done in plane/panel-fit programming.
4609 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4610 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004611 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004612 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004613 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004614 scaler_state->scalers[*scaler_id].in_use = 0;
4615
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004616 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4617 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4618 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004619 scaler_state->scaler_users);
4620 *scaler_id = -1;
4621 }
4622 return 0;
4623 }
4624
4625 /* range checks */
4626 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4627 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4628
4629 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4630 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004631 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004632 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004633 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004634 return -EINVAL;
4635 }
4636
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004637 /* mark this plane as a scaler user in crtc_state */
4638 scaler_state->scaler_users |= (1 << scaler_user);
4639 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4640 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4641 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4642 scaler_state->scaler_users);
4643
4644 return 0;
4645}
4646
4647/**
4648 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4649 *
4650 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004651 *
4652 * Return
4653 * 0 - scaler_usage updated successfully
4654 * error - requested scaling cannot be supported or other error condition
4655 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004656int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004657{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004658 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004659
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004660 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004661 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004663 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664}
4665
4666/**
4667 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4668 *
4669 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004670 * @plane_state: atomic plane state to update
4671 *
4672 * Return
4673 * 0 - scaler_usage updated successfully
4674 * error - requested scaling cannot be supported or other error condition
4675 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004676static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4677 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678{
4679
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004680 struct intel_plane *intel_plane =
4681 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 struct drm_framebuffer *fb = plane_state->base.fb;
4683 int ret;
4684
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004685 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687 ret = skl_update_scaler(crtc_state, force_detach,
4688 drm_plane_index(&intel_plane->base),
4689 &plane_state->scaler_id,
4690 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004691 drm_rect_width(&plane_state->base.src) >> 16,
4692 drm_rect_height(&plane_state->base.src) >> 16,
4693 drm_rect_width(&plane_state->base.dst),
4694 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695
4696 if (ret || plane_state->scaler_id < 0)
4697 return ret;
4698
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004700 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004701 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4702 intel_plane->base.base.id,
4703 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004704 return -EINVAL;
4705 }
4706
4707 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004708 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004709 case DRM_FORMAT_RGB565:
4710 case DRM_FORMAT_XBGR8888:
4711 case DRM_FORMAT_XRGB8888:
4712 case DRM_FORMAT_ABGR8888:
4713 case DRM_FORMAT_ARGB8888:
4714 case DRM_FORMAT_XRGB2101010:
4715 case DRM_FORMAT_XBGR2101010:
4716 case DRM_FORMAT_YUYV:
4717 case DRM_FORMAT_YVYU:
4718 case DRM_FORMAT_UYVY:
4719 case DRM_FORMAT_VYUY:
4720 break;
4721 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004722 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4723 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004724 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004725 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004726 }
4727
Chandra Kondurua1b22782015-04-07 15:28:45 -07004728 return 0;
4729}
4730
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004731static void skylake_scaler_disable(struct intel_crtc *crtc)
4732{
4733 int i;
4734
4735 for (i = 0; i < crtc->num_scalers; i++)
4736 skl_detach_scaler(crtc, i);
4737}
4738
4739static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004740{
4741 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004742 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004743 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004744 struct intel_crtc_scaler_state *scaler_state =
4745 &crtc->config->scaler_state;
4746
4747 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4748
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004749 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 int id;
4751
4752 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4753 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4754 return;
4755 }
4756
4757 id = scaler_state->scaler_id;
4758 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4759 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4760 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4761 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4762
4763 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004764 }
4765}
4766
Jesse Barnesb074cec2013-04-25 12:55:02 -07004767static void ironlake_pfit_enable(struct intel_crtc *crtc)
4768{
4769 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004770 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004771 int pipe = crtc->pipe;
4772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004773 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004774 /* Force use of hard-coded filter coefficients
4775 * as some pre-programmed values are broken,
4776 * e.g. x201.
4777 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004778 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004779 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4780 PF_PIPE_SEL_IVB(pipe));
4781 else
4782 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004783 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4784 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004785 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004786}
4787
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004788void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004789{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004790 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004791 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004792
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004793 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004794 return;
4795
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004796 /*
4797 * We can only enable IPS after we enable a plane and wait for a vblank
4798 * This function is called from post_plane_update, which is run after
4799 * a vblank wait.
4800 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004801
Paulo Zanonid77e4532013-09-24 13:52:55 -03004802 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004803 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004804 mutex_lock(&dev_priv->rps.hw_lock);
4805 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4806 mutex_unlock(&dev_priv->rps.hw_lock);
4807 /* Quoting Art Runyan: "its not safe to expect any particular
4808 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004809 * mailbox." Moreover, the mailbox may return a bogus state,
4810 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004811 */
4812 } else {
4813 I915_WRITE(IPS_CTL, IPS_ENABLE);
4814 /* The bit only becomes 1 in the next vblank, so this wait here
4815 * is essentially intel_wait_for_vblank. If we don't have this
4816 * and don't wait for vblanks until the end of crtc_enable, then
4817 * the HW state readout code will complain that the expected
4818 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004819 if (intel_wait_for_register(dev_priv,
4820 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4821 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004822 DRM_ERROR("Timed out waiting for IPS enable\n");
4823 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004824}
4825
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004826void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004827{
4828 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004829 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004832 return;
4833
4834 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004835 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004836 mutex_lock(&dev_priv->rps.hw_lock);
4837 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4838 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004839 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004840 if (intel_wait_for_register(dev_priv,
4841 IPS_CTL, IPS_ENABLE, 0,
4842 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004843 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004844 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004845 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004846 POSTING_READ(IPS_CTL);
4847 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004848
4849 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004850 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004851}
4852
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004853static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004854{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004855 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004856 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004857 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004858
4859 mutex_lock(&dev->struct_mutex);
4860 dev_priv->mm.interruptible = false;
4861 (void) intel_overlay_switch_off(intel_crtc->overlay);
4862 dev_priv->mm.interruptible = true;
4863 mutex_unlock(&dev->struct_mutex);
4864 }
4865
4866 /* Let userspace switch the overlay on again. In most cases userspace
4867 * has to recompute where to put it anyway.
4868 */
4869}
4870
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004871/**
4872 * intel_post_enable_primary - Perform operations after enabling primary plane
4873 * @crtc: the CRTC whose primary plane was just enabled
4874 *
4875 * Performs potentially sleeping operations that must be done after the primary
4876 * plane is enabled, such as updating FBC and IPS. Note that this may be
4877 * called due to an explicit primary plane update, or due to an implicit
4878 * re-enable that is caused when a sprite plane is updated to no longer
4879 * completely hide the primary plane.
4880 */
4881static void
4882intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004883{
4884 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004885 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4887 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004888
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004889 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004890 * FIXME IPS should be fine as long as one plane is
4891 * enabled, but in practice it seems to have problems
4892 * when going from primary only to sprite only and vice
4893 * versa.
4894 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004895 hsw_enable_ips(intel_crtc);
4896
Daniel Vetterf99d7062014-06-19 16:01:59 +02004897 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004898 * Gen2 reports pipe underruns whenever all planes are disabled.
4899 * So don't enable underrun reporting before at least some planes
4900 * are enabled.
4901 * FIXME: Need to fix the logic to work when we turn off all planes
4902 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004903 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004904 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004905 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4906
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004907 /* Underruns don't always raise interrupts, so check manually. */
4908 intel_check_cpu_fifo_underruns(dev_priv);
4909 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004910}
4911
Ville Syrjälä2622a082016-03-09 19:07:26 +02004912/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004913static void
4914intel_pre_disable_primary(struct drm_crtc *crtc)
4915{
4916 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004917 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4919 int pipe = intel_crtc->pipe;
4920
4921 /*
4922 * Gen2 reports pipe underruns whenever all planes are disabled.
4923 * So diasble underrun reporting before all the planes get disabled.
4924 * FIXME: Need to fix the logic to work when we turn off all planes
4925 * but leave the pipe running.
4926 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004927 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004928 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4929
4930 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004931 * FIXME IPS should be fine as long as one plane is
4932 * enabled, but in practice it seems to have problems
4933 * when going from primary only to sprite only and vice
4934 * versa.
4935 */
4936 hsw_disable_ips(intel_crtc);
4937}
4938
4939/* FIXME get rid of this and use pre_plane_update */
4940static void
4941intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4942{
4943 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4946 int pipe = intel_crtc->pipe;
4947
4948 intel_pre_disable_primary(crtc);
4949
4950 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004951 * Vblank time updates from the shadow to live plane control register
4952 * are blocked if the memory self-refresh mode is active at that
4953 * moment. So to make sure the plane gets truly disabled, disable
4954 * first the self-refresh mode. The self-refresh enable bit in turn
4955 * will be checked/applied by the HW only at the next frame start
4956 * event which is after the vblank start event, so we need to have a
4957 * wait-for-vblank between disabling the plane and the pipe.
4958 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004959 if (HAS_GMCH_DISPLAY(dev_priv) &&
4960 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004961 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004962}
4963
Daniel Vetter5a21b662016-05-24 17:13:53 +02004964static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4965{
4966 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4967 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4968 struct intel_crtc_state *pipe_config =
4969 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004970 struct drm_plane *primary = crtc->base.primary;
4971 struct drm_plane_state *old_pri_state =
4972 drm_atomic_get_existing_plane_state(old_state, primary);
4973
Chris Wilson5748b6a2016-08-04 16:32:38 +01004974 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004975
4976 crtc->wm.cxsr_allowed = true;
4977
4978 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004979 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004980
4981 if (old_pri_state) {
4982 struct intel_plane_state *primary_state =
4983 to_intel_plane_state(primary->state);
4984 struct intel_plane_state *old_primary_state =
4985 to_intel_plane_state(old_pri_state);
4986
4987 intel_fbc_post_update(crtc);
4988
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004989 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004990 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004991 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992 intel_post_enable_primary(&crtc->base);
4993 }
4994}
4995
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004996static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004997{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004998 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004999 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005000 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005001 struct intel_crtc_state *pipe_config =
5002 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005003 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5004 struct drm_plane *primary = crtc->base.primary;
5005 struct drm_plane_state *old_pri_state =
5006 drm_atomic_get_existing_plane_state(old_state, primary);
5007 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005008 struct intel_atomic_state *old_intel_state =
5009 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005010
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005011 if (old_pri_state) {
5012 struct intel_plane_state *primary_state =
5013 to_intel_plane_state(primary->state);
5014 struct intel_plane_state *old_primary_state =
5015 to_intel_plane_state(old_pri_state);
5016
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005017 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005018
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005019 if (old_primary_state->base.visible &&
5020 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005021 intel_pre_disable_primary(&crtc->base);
5022 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005023
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005024 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005025 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005026
Ville Syrjälä2622a082016-03-09 19:07:26 +02005027 /*
5028 * Vblank time updates from the shadow to live plane control register
5029 * are blocked if the memory self-refresh mode is active at that
5030 * moment. So to make sure the plane gets truly disabled, disable
5031 * first the self-refresh mode. The self-refresh enable bit in turn
5032 * will be checked/applied by the HW only at the next frame start
5033 * event which is after the vblank start event, so we need to have a
5034 * wait-for-vblank between disabling the plane and the pipe.
5035 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005036 if (old_crtc_state->base.active &&
5037 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005038 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005039 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005040
Matt Ropered4a6a72016-02-23 17:20:13 -08005041 /*
5042 * IVB workaround: must disable low power watermarks for at least
5043 * one frame before enabling scaling. LP watermarks can be re-enabled
5044 * when scaling is disabled.
5045 *
5046 * WaCxSRDisabledForSpriteScaling:ivb
5047 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005048 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005049 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005050
5051 /*
5052 * If we're doing a modeset, we're done. No need to do any pre-vblank
5053 * watermark programming here.
5054 */
5055 if (needs_modeset(&pipe_config->base))
5056 return;
5057
5058 /*
5059 * For platforms that support atomic watermarks, program the
5060 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5061 * will be the intermediate values that are safe for both pre- and
5062 * post- vblank; when vblank happens, the 'active' values will be set
5063 * to the final 'target' values and we'll do this again to get the
5064 * optimal watermarks. For gen9+ platforms, the values we program here
5065 * will be the final target values which will get automatically latched
5066 * at vblank time; no further programming will be necessary.
5067 *
5068 * If a platform hasn't been transitioned to atomic watermarks yet,
5069 * we'll continue to update watermarks the old way, if flags tell
5070 * us to.
5071 */
5072 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005073 dev_priv->display.initial_watermarks(old_intel_state,
5074 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005075 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005076 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005077}
5078
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005079static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005080{
5081 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005083 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005084 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005085
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005086 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005087
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005088 drm_for_each_plane_mask(p, dev, plane_mask)
5089 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005090
Daniel Vetterf99d7062014-06-19 16:01:59 +02005091 /*
5092 * FIXME: Once we grow proper nuclear flip support out of this we need
5093 * to compute the mask of flip planes precisely. For the time being
5094 * consider this a flip to a NULL plane.
5095 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005096 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005097}
5098
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005099static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005100 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005101 struct drm_atomic_state *old_state)
5102{
5103 struct drm_connector_state *old_conn_state;
5104 struct drm_connector *conn;
5105 int i;
5106
5107 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5108 struct drm_connector_state *conn_state = conn->state;
5109 struct intel_encoder *encoder =
5110 to_intel_encoder(conn_state->best_encoder);
5111
5112 if (conn_state->crtc != crtc)
5113 continue;
5114
5115 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005116 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005117 }
5118}
5119
5120static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005121 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005122 struct drm_atomic_state *old_state)
5123{
5124 struct drm_connector_state *old_conn_state;
5125 struct drm_connector *conn;
5126 int i;
5127
5128 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5129 struct drm_connector_state *conn_state = conn->state;
5130 struct intel_encoder *encoder =
5131 to_intel_encoder(conn_state->best_encoder);
5132
5133 if (conn_state->crtc != crtc)
5134 continue;
5135
5136 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005137 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005138 }
5139}
5140
5141static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005142 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 struct drm_atomic_state *old_state)
5144{
5145 struct drm_connector_state *old_conn_state;
5146 struct drm_connector *conn;
5147 int i;
5148
5149 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5150 struct drm_connector_state *conn_state = conn->state;
5151 struct intel_encoder *encoder =
5152 to_intel_encoder(conn_state->best_encoder);
5153
5154 if (conn_state->crtc != crtc)
5155 continue;
5156
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005157 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005158 intel_opregion_notify_encoder(encoder, true);
5159 }
5160}
5161
5162static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005163 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005164 struct drm_atomic_state *old_state)
5165{
5166 struct drm_connector_state *old_conn_state;
5167 struct drm_connector *conn;
5168 int i;
5169
5170 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5171 struct intel_encoder *encoder =
5172 to_intel_encoder(old_conn_state->best_encoder);
5173
5174 if (old_conn_state->crtc != crtc)
5175 continue;
5176
5177 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005178 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 }
5180}
5181
5182static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005183 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005184 struct drm_atomic_state *old_state)
5185{
5186 struct drm_connector_state *old_conn_state;
5187 struct drm_connector *conn;
5188 int i;
5189
5190 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5191 struct intel_encoder *encoder =
5192 to_intel_encoder(old_conn_state->best_encoder);
5193
5194 if (old_conn_state->crtc != crtc)
5195 continue;
5196
5197 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005198 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 }
5200}
5201
5202static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005203 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005204 struct drm_atomic_state *old_state)
5205{
5206 struct drm_connector_state *old_conn_state;
5207 struct drm_connector *conn;
5208 int i;
5209
5210 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5211 struct intel_encoder *encoder =
5212 to_intel_encoder(old_conn_state->best_encoder);
5213
5214 if (old_conn_state->crtc != crtc)
5215 continue;
5216
5217 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005218 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 }
5220}
5221
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005222static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5223 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005224{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005225 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005226 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005227 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005230 struct intel_atomic_state *old_intel_state =
5231 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005232
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005233 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005234 return;
5235
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005236 /*
5237 * Sometimes spurious CPU pipe underruns happen during FDI
5238 * training, at least with VGA+HDMI cloning. Suppress them.
5239 *
5240 * On ILK we get an occasional spurious CPU pipe underruns
5241 * between eDP port A enable and vdd enable. Also PCH port
5242 * enable seems to result in the occasional CPU pipe underrun.
5243 *
5244 * Spurious PCH underruns also occur during PCH enabling.
5245 */
5246 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5247 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005248 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005249 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5250
5251 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005252 intel_prepare_shared_dpll(intel_crtc);
5253
Ville Syrjälä37a56502016-06-22 21:57:04 +03005254 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305255 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005256
5257 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005258 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005260 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005261 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005262 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005263 }
5264
5265 ironlake_set_pipeconf(crtc);
5266
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005268
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005269 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005270
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005271 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005272 /* Note: FDI PLL enabling _must_ be done before we enable the
5273 * cpu pipes, hence this is separate from all the other fdi/pch
5274 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005275 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005276 } else {
5277 assert_fdi_tx_disabled(dev_priv, pipe);
5278 assert_fdi_rx_disabled(dev_priv, pipe);
5279 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280
Jesse Barnesb074cec2013-04-25 12:55:02 -07005281 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005282
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005283 /*
5284 * On ILK+ LUT must be loaded before the pipe is running but with
5285 * clocks enabled
5286 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005287 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005288
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005289 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005290 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005291 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005292
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005293 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005294 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005295
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005296 assert_vblank_disabled(crtc);
5297 drm_crtc_vblank_on(crtc);
5298
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005299 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005300
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005301 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005302 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005303
5304 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5305 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005306 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005307 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005308 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005309}
5310
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005311/* IPS only exists on ULT machines and is tied to pipe A. */
5312static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5313{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005314 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005315}
5316
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005317static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5318 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005319{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005320 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005321 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005323 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005324 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005325 struct intel_atomic_state *old_intel_state =
5326 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005327
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005328 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005329 return;
5330
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005331 if (intel_crtc->config->has_pch_encoder)
5332 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5333 false);
5334
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005335 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005336
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005337 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005338 intel_enable_shared_dpll(intel_crtc);
5339
Ville Syrjälä37a56502016-06-22 21:57:04 +03005340 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305341 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005342
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005343 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005344 intel_set_pipe_timings(intel_crtc);
5345
Jani Nikulabc58be62016-03-18 17:05:39 +02005346 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005347
Jani Nikula4d1de972016-03-18 17:05:42 +02005348 if (cpu_transcoder != TRANSCODER_EDP &&
5349 !transcoder_is_dsi(cpu_transcoder)) {
5350 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005351 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005352 }
5353
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005354 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005355 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005356 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005357 }
5358
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005359 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005360 haswell_set_pipeconf(crtc);
5361
Jani Nikula391bf042016-03-18 17:05:40 +02005362 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005363
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005364 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005365
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005366 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005367
Daniel Vetter6b698512015-11-28 11:05:39 +01005368 if (intel_crtc->config->has_pch_encoder)
5369 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5370 else
5371 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5372
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005373 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005374
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005375 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005376 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005377
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005378 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305379 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005380
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005381 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005382 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005383 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005384 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385
5386 /*
5387 * On ILK+ LUT must be loaded before the pipe is running but with
5388 * clocks enabled
5389 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005390 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005391
Paulo Zanoni1f544382012-10-24 11:32:00 -02005392 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005393 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305394 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005395
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005396 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005397 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005398
5399 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005400 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005401 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005402
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005403 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005404 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405
Ville Syrjälä00370712016-11-14 19:44:06 +02005406 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005407 intel_ddi_set_vc_payload_alloc(crtc, true);
5408
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005409 assert_vblank_disabled(crtc);
5410 drm_crtc_vblank_on(crtc);
5411
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005412 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005413
Daniel Vetter6b698512015-11-28 11:05:39 +01005414 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005415 intel_wait_for_vblank(dev_priv, pipe);
5416 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005417 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005418 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5419 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005420 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005421
Paulo Zanonie4916942013-09-20 16:21:19 -03005422 /* If we change the relative order between pipe/planes enabling, we need
5423 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005424 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005425 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005426 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5427 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005428 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005429}
5430
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005431static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005432{
5433 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005434 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005435 int pipe = crtc->pipe;
5436
5437 /* To avoid upsetting the power well on haswell only disable the pfit if
5438 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005439 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005440 I915_WRITE(PF_CTL(pipe), 0);
5441 I915_WRITE(PF_WIN_POS(pipe), 0);
5442 I915_WRITE(PF_WIN_SZ(pipe), 0);
5443 }
5444}
5445
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005446static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5447 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005448{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005449 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005450 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005451 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5453 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005454
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005455 /*
5456 * Sometimes spurious CPU pipe underruns happen when the
5457 * pipe is already disabled, but FDI RX/TX is still enabled.
5458 * Happens at least with VGA+HDMI cloning. Suppress them.
5459 */
5460 if (intel_crtc->config->has_pch_encoder) {
5461 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005462 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005463 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005464
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005465 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005466
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005467 drm_crtc_vblank_off(crtc);
5468 assert_vblank_disabled(crtc);
5469
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005470 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005471
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005472 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005473
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005474 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005475 ironlake_fdi_disable(crtc);
5476
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005477 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005479 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005480 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005481
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005482 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005483 i915_reg_t reg;
5484 u32 temp;
5485
Daniel Vetterd925c592013-06-05 13:34:04 +02005486 /* disable TRANS_DP_CTL */
5487 reg = TRANS_DP_CTL(pipe);
5488 temp = I915_READ(reg);
5489 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5490 TRANS_DP_PORT_SEL_MASK);
5491 temp |= TRANS_DP_PORT_SEL_NONE;
5492 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005493
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 /* disable DPLL_SEL */
5495 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005496 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005497 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005498 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005499
Daniel Vetterd925c592013-06-05 13:34:04 +02005500 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005501 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005502
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005503 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005504 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005505}
5506
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005507static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5508 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005509{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005510 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005511 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005513 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005514
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005515 if (intel_crtc->config->has_pch_encoder)
5516 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5517 false);
5518
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005519 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005520
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005521 drm_crtc_vblank_off(crtc);
5522 assert_vblank_disabled(crtc);
5523
Jani Nikula4d1de972016-03-18 17:05:42 +02005524 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005525 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005526 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005527
Ville Syrjälä00370712016-11-14 19:44:06 +02005528 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005529 intel_ddi_set_vc_payload_alloc(crtc, false);
5530
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005531 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305532 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005534 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005535 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005536 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005537 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005539 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305540 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005541
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005542 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005543
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005544 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005545 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5546 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005547}
5548
Jesse Barnes2dd24552013-04-25 12:55:01 -07005549static void i9xx_pfit_enable(struct intel_crtc *crtc)
5550{
5551 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005552 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005553 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005554
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005555 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005556 return;
5557
Daniel Vetterc0b03412013-05-28 12:05:54 +02005558 /*
5559 * The panel fitter should only be adjusted whilst the pipe is disabled,
5560 * according to register description and PRM.
5561 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005562 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5563 assert_pipe_disabled(dev_priv, crtc->pipe);
5564
Jesse Barnesb074cec2013-04-25 12:55:02 -07005565 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5566 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005567
5568 /* Border color in case we don't scale up to the full screen. Black by
5569 * default, change to something else for debugging. */
5570 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005571}
5572
Dave Airlied05410f2014-06-05 13:22:59 +10005573static enum intel_display_power_domain port_to_power_domain(enum port port)
5574{
5575 switch (port) {
5576 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005577 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005578 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005579 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005580 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005581 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005582 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005583 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005584 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005585 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005586 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005587 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005588 return POWER_DOMAIN_PORT_OTHER;
5589 }
5590}
5591
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005592static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5593{
5594 switch (port) {
5595 case PORT_A:
5596 return POWER_DOMAIN_AUX_A;
5597 case PORT_B:
5598 return POWER_DOMAIN_AUX_B;
5599 case PORT_C:
5600 return POWER_DOMAIN_AUX_C;
5601 case PORT_D:
5602 return POWER_DOMAIN_AUX_D;
5603 case PORT_E:
5604 /* FIXME: Check VBT for actual wiring of PORT E */
5605 return POWER_DOMAIN_AUX_D;
5606 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005607 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005608 return POWER_DOMAIN_AUX_A;
5609 }
5610}
5611
Imre Deak319be8a2014-03-04 19:22:57 +02005612enum intel_display_power_domain
5613intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005614{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005615 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005616 struct intel_digital_port *intel_dig_port;
5617
5618 switch (intel_encoder->type) {
5619 case INTEL_OUTPUT_UNKNOWN:
5620 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005621 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005622 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005623 case INTEL_OUTPUT_HDMI:
5624 case INTEL_OUTPUT_EDP:
5625 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005626 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005627 case INTEL_OUTPUT_DP_MST:
5628 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5629 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005630 case INTEL_OUTPUT_ANALOG:
5631 return POWER_DOMAIN_PORT_CRT;
5632 case INTEL_OUTPUT_DSI:
5633 return POWER_DOMAIN_PORT_DSI;
5634 default:
5635 return POWER_DOMAIN_PORT_OTHER;
5636 }
5637}
5638
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005639enum intel_display_power_domain
5640intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5641{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005642 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005643 struct intel_digital_port *intel_dig_port;
5644
5645 switch (intel_encoder->type) {
5646 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005647 case INTEL_OUTPUT_HDMI:
5648 /*
5649 * Only DDI platforms should ever use these output types.
5650 * We can get here after the HDMI detect code has already set
5651 * the type of the shared encoder. Since we can't be sure
5652 * what's the status of the given connectors, play safe and
5653 * run the DP detection too.
5654 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005655 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005656 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005657 case INTEL_OUTPUT_EDP:
5658 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5659 return port_to_aux_power_domain(intel_dig_port->port);
5660 case INTEL_OUTPUT_DP_MST:
5661 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5662 return port_to_aux_power_domain(intel_dig_port->port);
5663 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005664 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005665 return POWER_DOMAIN_AUX_A;
5666 }
5667}
5668
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005669static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5670 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005671{
5672 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005673 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005674 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5676 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005677 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005678 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005679
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005680 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005681 return 0;
5682
Imre Deak77d22dc2014-03-05 16:20:52 +02005683 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5684 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005685 if (crtc_state->pch_pfit.enabled ||
5686 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005687 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005688
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005689 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5690 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5691
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005692 mask |= BIT_ULL(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005693 }
Imre Deak319be8a2014-03-04 19:22:57 +02005694
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005695 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5696 mask |= BIT(POWER_DOMAIN_AUDIO);
5697
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005698 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005699 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005700
Imre Deak77d22dc2014-03-05 16:20:52 +02005701 return mask;
5702}
5703
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005704static unsigned long
5705modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5706 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005707{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005708 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5710 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005711 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005712
5713 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005714 intel_crtc->enabled_power_domains = new_domains =
5715 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005716
Daniel Vetter5a21b662016-05-24 17:13:53 +02005717 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005718
5719 for_each_power_domain(domain, domains)
5720 intel_display_power_get(dev_priv, domain);
5721
Daniel Vetter5a21b662016-05-24 17:13:53 +02005722 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005723}
5724
5725static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005726 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005727{
5728 enum intel_display_power_domain domain;
5729
5730 for_each_power_domain(domain, domains)
5731 intel_display_power_put(dev_priv, domain);
5732}
5733
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005734static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5735 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005737 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005739 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005741 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005743 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005744 return;
5745
Ville Syrjälä37a56502016-06-22 21:57:04 +03005746 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305747 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005748
5749 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005750 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005751
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005752 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005753 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005754
5755 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5756 I915_WRITE(CHV_CANVAS(pipe), 0);
5757 }
5758
Daniel Vetter5b18e572014-04-24 23:55:06 +02005759 i9xx_set_pipeconf(intel_crtc);
5760
Jesse Barnes89b667f2013-04-18 14:51:36 -07005761 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005762
Daniel Vettera72e4c92014-09-30 10:56:47 +02005763 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005764
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005765 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005766
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005767 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005768 chv_prepare_pll(intel_crtc, intel_crtc->config);
5769 chv_enable_pll(intel_crtc, intel_crtc->config);
5770 } else {
5771 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5772 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005773 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005774
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005775 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776
Jesse Barnes2dd24552013-04-25 12:55:01 -07005777 i9xx_pfit_enable(intel_crtc);
5778
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005779 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005780
Ville Syrjälä432081b2016-10-31 22:37:03 +02005781 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005782 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005783
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005784 assert_vblank_disabled(crtc);
5785 drm_crtc_vblank_on(crtc);
5786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005787 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005788}
5789
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005790static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5791{
5792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005793 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005795 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5796 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005797}
5798
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005799static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5800 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005801{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005802 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005803 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005804 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005806 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005807
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005808 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005809 return;
5810
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005811 i9xx_set_pll_dividers(intel_crtc);
5812
Ville Syrjälä37a56502016-06-22 21:57:04 +03005813 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305814 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005815
5816 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005817 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005818
Daniel Vetter5b18e572014-04-24 23:55:06 +02005819 i9xx_set_pipeconf(intel_crtc);
5820
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005821 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005822
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005823 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005824 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005825
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005826 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005827
Daniel Vetterf6736a12013-06-05 13:34:30 +02005828 i9xx_enable_pll(intel_crtc);
5829
Jesse Barnes2dd24552013-04-25 12:55:01 -07005830 i9xx_pfit_enable(intel_crtc);
5831
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005832 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005833
Ville Syrjälä432081b2016-10-31 22:37:03 +02005834 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005835 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005836
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005837 assert_vblank_disabled(crtc);
5838 drm_crtc_vblank_on(crtc);
5839
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005840 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005841}
5842
Daniel Vetter87476d62013-04-11 16:29:06 +02005843static void i9xx_pfit_disable(struct intel_crtc *crtc)
5844{
5845 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005846 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005848 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005849 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005850
5851 assert_pipe_disabled(dev_priv, crtc->pipe);
5852
Daniel Vetter328d8e82013-05-08 10:36:31 +02005853 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5854 I915_READ(PFIT_CONTROL));
5855 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005856}
5857
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005858static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5859 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005860{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005861 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005862 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005863 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5865 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005866
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005867 /*
5868 * On gen2 planes are double buffered but the pipe isn't, so we must
5869 * wait for planes to fully turn off before disabling the pipe.
5870 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005871 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005872 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005873
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005874 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005875
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005876 drm_crtc_vblank_off(crtc);
5877 assert_vblank_disabled(crtc);
5878
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005879 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005880
Daniel Vetter87476d62013-04-11 16:29:06 +02005881 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005882
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005883 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005884
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005885 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005886 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005887 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005888 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005889 vlv_disable_pll(dev_priv, pipe);
5890 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005891 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005892 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005893
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005894 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005895
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005896 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005897 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005898}
5899
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005900static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005901{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005902 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005904 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005905 enum intel_display_power_domain domain;
5906 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005907 struct drm_atomic_state *state;
5908 struct intel_crtc_state *crtc_state;
5909 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005910
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005911 if (!intel_crtc->active)
5912 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005913
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005914 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005915 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005916
Ville Syrjälä2622a082016-03-09 19:07:26 +02005917 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005918
5919 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005920 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005921 }
5922
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005923 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005924 if (!state) {
5925 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5926 crtc->base.id, crtc->name);
5927 return;
5928 }
5929
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005930 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5931
5932 /* Everything's already locked, -EDEADLK can't happen. */
5933 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5934 ret = drm_atomic_add_affected_connectors(state, crtc);
5935
5936 WARN_ON(IS_ERR(crtc_state) || ret);
5937
5938 dev_priv->display.crtc_disable(crtc_state, state);
5939
Chris Wilson08536952016-10-14 13:18:18 +01005940 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005941
Ville Syrjälä78108b72016-05-27 20:59:19 +03005942 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5943 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005944
5945 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5946 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005947 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005948 crtc->enabled = false;
5949 crtc->state->connector_mask = 0;
5950 crtc->state->encoder_mask = 0;
5951
5952 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5953 encoder->base.crtc = NULL;
5954
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005955 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005956 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005957 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005958
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005959 domains = intel_crtc->enabled_power_domains;
5960 for_each_power_domain(domain, domains)
5961 intel_display_power_put(dev_priv, domain);
5962 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005963
5964 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5965 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005966}
5967
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005968/*
5969 * turn all crtc's off, but do not adjust state
5970 * This has to be paired with a call to intel_modeset_setup_hw_state.
5971 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005972int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005973{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005974 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005975 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005976 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005977
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005978 state = drm_atomic_helper_suspend(dev);
5979 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005980 if (ret)
5981 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005982 else
5983 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005984 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005985}
5986
Chris Wilsonea5b2132010-08-04 13:50:23 +01005987void intel_encoder_destroy(struct drm_encoder *encoder)
5988{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005989 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005990
Chris Wilsonea5b2132010-08-04 13:50:23 +01005991 drm_encoder_cleanup(encoder);
5992 kfree(intel_encoder);
5993}
5994
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005995/* Cross check the actual hw state with our own modeset state tracking (and it's
5996 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005997static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005998{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005999 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006000
6001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6002 connector->base.base.id,
6003 connector->base.name);
6004
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006005 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006006 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006007 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006008
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006009 I915_STATE_WARN(!crtc,
6010 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006011
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006012 if (!crtc)
6013 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006014
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006015 I915_STATE_WARN(!crtc->state->active,
6016 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006017
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006018 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006019 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006020
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006021 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006022 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006023
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006024 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006025 "attached encoder crtc differs from connector crtc\n");
6026 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006027 I915_STATE_WARN(crtc && crtc->state->active,
6028 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006029 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006030 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006031 }
6032}
6033
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006034int intel_connector_init(struct intel_connector *connector)
6035{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006036 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006037
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006038 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006039 return -ENOMEM;
6040
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006041 return 0;
6042}
6043
6044struct intel_connector *intel_connector_alloc(void)
6045{
6046 struct intel_connector *connector;
6047
6048 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6049 if (!connector)
6050 return NULL;
6051
6052 if (intel_connector_init(connector) < 0) {
6053 kfree(connector);
6054 return NULL;
6055 }
6056
6057 return connector;
6058}
6059
Daniel Vetterf0947c32012-07-02 13:10:34 +02006060/* Simple connector->get_hw_state implementation for encoders that support only
6061 * one connector and no cloning and hence the encoder state determines the state
6062 * of the connector. */
6063bool intel_connector_get_hw_state(struct intel_connector *connector)
6064{
Daniel Vetter24929352012-07-02 20:28:59 +02006065 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006066 struct intel_encoder *encoder = connector->encoder;
6067
6068 return encoder->get_hw_state(encoder, &pipe);
6069}
6070
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006072{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006073 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6074 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006075
6076 return 0;
6077}
6078
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006079static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006080 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006082 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006083 struct drm_atomic_state *state = pipe_config->base.state;
6084 struct intel_crtc *other_crtc;
6085 struct intel_crtc_state *other_crtc_state;
6086
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006087 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6088 pipe_name(pipe), pipe_config->fdi_lanes);
6089 if (pipe_config->fdi_lanes > 4) {
6090 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6091 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006092 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006093 }
6094
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006095 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006096 if (pipe_config->fdi_lanes > 2) {
6097 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6098 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006099 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006100 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006101 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006102 }
6103 }
6104
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006105 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006106 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006107
6108 /* Ivybridge 3 pipe is really complicated */
6109 switch (pipe) {
6110 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006111 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006112 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006113 if (pipe_config->fdi_lanes <= 2)
6114 return 0;
6115
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006116 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006117 other_crtc_state =
6118 intel_atomic_get_crtc_state(state, other_crtc);
6119 if (IS_ERR(other_crtc_state))
6120 return PTR_ERR(other_crtc_state);
6121
6122 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006123 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6124 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006125 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006126 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006127 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006128 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006129 if (pipe_config->fdi_lanes > 2) {
6130 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6131 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006132 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006133 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006134
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006135 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006136 other_crtc_state =
6137 intel_atomic_get_crtc_state(state, other_crtc);
6138 if (IS_ERR(other_crtc_state))
6139 return PTR_ERR(other_crtc_state);
6140
6141 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006142 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006143 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006144 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006145 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006146 default:
6147 BUG();
6148 }
6149}
6150
Daniel Vettere29c22c2013-02-21 00:00:16 +01006151#define RETRY 1
6152static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006153 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006154{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006155 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006156 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006157 int lane, link_bw, fdi_dotclock, ret;
6158 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006159
Daniel Vettere29c22c2013-02-21 00:00:16 +01006160retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006161 /* FDI is a binary signal running at ~2.7GHz, encoding
6162 * each output octet as 10 bits. The actual frequency
6163 * is stored as a divider into a 100MHz clock, and the
6164 * mode pixel clock is stored in units of 1KHz.
6165 * Hence the bw of each lane in terms of the mode signal
6166 * is:
6167 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006168 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006169
Damien Lespiau241bfc32013-09-25 16:45:37 +01006170 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006171
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006172 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006173 pipe_config->pipe_bpp);
6174
6175 pipe_config->fdi_lanes = lane;
6176
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006177 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006178 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006179
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006180 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006181 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006182 pipe_config->pipe_bpp -= 2*3;
6183 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6184 pipe_config->pipe_bpp);
6185 needs_recompute = true;
6186 pipe_config->bw_constrained = true;
6187
6188 goto retry;
6189 }
6190
6191 if (needs_recompute)
6192 return RETRY;
6193
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006194 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006195}
6196
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006197static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6198 struct intel_crtc_state *pipe_config)
6199{
6200 if (pipe_config->pipe_bpp > 24)
6201 return false;
6202
6203 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006204 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006205 return true;
6206
6207 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006208 * We compare against max which means we must take
6209 * the increased cdclk requirement into account when
6210 * calculating the new cdclk.
6211 *
6212 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006213 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006214 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006215 dev_priv->max_cdclk_freq * 95 / 100;
6216}
6217
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006218static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006219 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006220{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006221 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006222 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006223
Jani Nikulad330a952014-01-21 11:24:25 +02006224 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006225 hsw_crtc_supports_ips(crtc) &&
6226 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006227}
6228
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006229static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6230{
6231 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6232
6233 /* GDG double wide on either pipe, otherwise pipe A only */
6234 return INTEL_INFO(dev_priv)->gen < 4 &&
6235 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6236}
6237
Ville Syrjäläceb99322017-01-20 20:22:05 +02006238static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6239{
6240 uint32_t pixel_rate;
6241
6242 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6243
6244 /*
6245 * We only use IF-ID interlacing. If we ever use
6246 * PF-ID we'll need to adjust the pixel_rate here.
6247 */
6248
6249 if (pipe_config->pch_pfit.enabled) {
6250 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6251 uint32_t pfit_size = pipe_config->pch_pfit.size;
6252
6253 pipe_w = pipe_config->pipe_src_w;
6254 pipe_h = pipe_config->pipe_src_h;
6255
6256 pfit_w = (pfit_size >> 16) & 0xFFFF;
6257 pfit_h = pfit_size & 0xFFFF;
6258 if (pipe_w < pfit_w)
6259 pipe_w = pfit_w;
6260 if (pipe_h < pfit_h)
6261 pipe_h = pfit_h;
6262
6263 if (WARN_ON(!pfit_w || !pfit_h))
6264 return pixel_rate;
6265
6266 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6267 pfit_w * pfit_h);
6268 }
6269
6270 return pixel_rate;
6271}
6272
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006273static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6274{
6275 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6276
6277 if (HAS_GMCH_DISPLAY(dev_priv))
6278 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6279 crtc_state->pixel_rate =
6280 crtc_state->base.adjusted_mode.crtc_clock;
6281 else
6282 crtc_state->pixel_rate =
6283 ilk_pipe_pixel_rate(crtc_state);
6284}
6285
Daniel Vettera43f6e02013-06-07 23:10:32 +02006286static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006287 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006288{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006289 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006291 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006292 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006293
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006294 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006295 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006296
6297 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006298 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006299 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006300 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006301 if (intel_crtc_supports_double_wide(crtc) &&
6302 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006303 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006304 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006305 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006306 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006307
Ville Syrjäläf3261152016-05-24 21:34:18 +03006308 if (adjusted_mode->crtc_clock > clock_limit) {
6309 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6310 adjusted_mode->crtc_clock, clock_limit,
6311 yesno(pipe_config->double_wide));
6312 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006313 }
Chris Wilson89749352010-09-12 18:25:19 +01006314
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006315 /*
6316 * Pipe horizontal size must be even in:
6317 * - DVO ganged mode
6318 * - LVDS dual channel mode
6319 * - Double wide pipe
6320 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006321 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006322 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6323 pipe_config->pipe_src_w &= ~1;
6324
Damien Lespiau8693a822013-05-03 18:48:11 +01006325 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6326 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006327 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006328 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006329 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006330 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006331
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006332 intel_crtc_compute_pixel_rate(pipe_config);
6333
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006334 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006335 hsw_compute_ips_config(crtc, pipe_config);
6336
Daniel Vetter877d48d2013-04-19 11:24:43 +02006337 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006338 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006339
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006340 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006341}
6342
Zhenyu Wang2c072452009-06-05 15:38:42 +08006343static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006344intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006345{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006346 while (*num > DATA_LINK_M_N_MASK ||
6347 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006348 *num >>= 1;
6349 *den >>= 1;
6350 }
6351}
6352
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006353static void compute_m_n(unsigned int m, unsigned int n,
6354 uint32_t *ret_m, uint32_t *ret_n)
6355{
6356 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6357 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6358 intel_reduce_m_n_ratio(ret_m, ret_n);
6359}
6360
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006361void
6362intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6363 int pixel_clock, int link_clock,
6364 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006365{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006366 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006367
6368 compute_m_n(bits_per_pixel * pixel_clock,
6369 link_clock * nlanes * 8,
6370 &m_n->gmch_m, &m_n->gmch_n);
6371
6372 compute_m_n(pixel_clock, link_clock,
6373 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006374}
6375
Chris Wilsona7615032011-01-12 17:04:08 +00006376static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6377{
Jani Nikulad330a952014-01-21 11:24:25 +02006378 if (i915.panel_use_ssc >= 0)
6379 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006380 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006381 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006382}
6383
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006384static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006385{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006386 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006387}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006388
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006389static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6390{
6391 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006392}
6393
Daniel Vetterf47709a2013-03-28 10:42:02 +01006394static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006395 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006396 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006397{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006398 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006399 u32 fp, fp2 = 0;
6400
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006401 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006402 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006403 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006404 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006405 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006406 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006407 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006408 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006409 }
6410
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006411 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006412
Daniel Vetterf47709a2013-03-28 10:42:02 +01006413 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006414 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006415 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006416 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006417 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006418 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006419 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006420 }
6421}
6422
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006423static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6424 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006425{
6426 u32 reg_val;
6427
6428 /*
6429 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6430 * and set it to a reasonable value instead.
6431 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006432 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006433 reg_val &= 0xffffff00;
6434 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006436
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006437 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006438 reg_val &= 0x8cffffff;
6439 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006440 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006441
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006442 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006443 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006445
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006446 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006447 reg_val &= 0x00ffffff;
6448 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006449 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006450}
6451
Daniel Vetterb5518422013-05-03 11:49:48 +02006452static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6453 struct intel_link_m_n *m_n)
6454{
6455 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006456 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006457 int pipe = crtc->pipe;
6458
Daniel Vettere3b95f12013-05-03 11:49:49 +02006459 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6460 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6461 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6462 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006463}
6464
6465static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006466 struct intel_link_m_n *m_n,
6467 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006468{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006469 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006470 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006471 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006472
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006473 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006474 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6475 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6476 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6477 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006478 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6479 * for gen < 8) and if DRRS is supported (to make sure the
6480 * registers are not unnecessarily accessed).
6481 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006482 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6483 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006484 I915_WRITE(PIPE_DATA_M2(transcoder),
6485 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6486 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6487 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6488 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6489 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006490 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006491 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6492 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6493 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6494 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006495 }
6496}
6497
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306498void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006499{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306500 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6501
6502 if (m_n == M1_N1) {
6503 dp_m_n = &crtc->config->dp_m_n;
6504 dp_m2_n2 = &crtc->config->dp_m2_n2;
6505 } else if (m_n == M2_N2) {
6506
6507 /*
6508 * M2_N2 registers are not supported. Hence m2_n2 divider value
6509 * needs to be programmed into M1_N1.
6510 */
6511 dp_m_n = &crtc->config->dp_m2_n2;
6512 } else {
6513 DRM_ERROR("Unsupported divider value\n");
6514 return;
6515 }
6516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006517 if (crtc->config->has_pch_encoder)
6518 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006519 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306520 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006521}
6522
Daniel Vetter251ac862015-06-18 10:30:24 +02006523static void vlv_compute_dpll(struct intel_crtc *crtc,
6524 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006525{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006526 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006527 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006528 if (crtc->pipe != PIPE_A)
6529 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006530
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006531 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006532 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006533 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6534 DPLL_EXT_BUFFER_ENABLE_VLV;
6535
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006536 pipe_config->dpll_hw_state.dpll_md =
6537 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6538}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006539
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006540static void chv_compute_dpll(struct intel_crtc *crtc,
6541 struct intel_crtc_state *pipe_config)
6542{
6543 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006544 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006545 if (crtc->pipe != PIPE_A)
6546 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6547
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006548 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006549 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006550 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6551
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006552 pipe_config->dpll_hw_state.dpll_md =
6553 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006554}
6555
Ville Syrjäläd288f652014-10-28 13:20:22 +02006556static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006557 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006558{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006559 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006560 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006561 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006562 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006563 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006564 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006565
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006566 /* Enable Refclk */
6567 I915_WRITE(DPLL(pipe),
6568 pipe_config->dpll_hw_state.dpll &
6569 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6570
6571 /* No need to actually set up the DPLL with DSI */
6572 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6573 return;
6574
Ville Syrjäläa5805162015-05-26 20:42:30 +03006575 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006576
Ville Syrjäläd288f652014-10-28 13:20:22 +02006577 bestn = pipe_config->dpll.n;
6578 bestm1 = pipe_config->dpll.m1;
6579 bestm2 = pipe_config->dpll.m2;
6580 bestp1 = pipe_config->dpll.p1;
6581 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006582
Jesse Barnes89b667f2013-04-18 14:51:36 -07006583 /* See eDP HDMI DPIO driver vbios notes doc */
6584
6585 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006586 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006587 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006588
6589 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006591
6592 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006593 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006594 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596
6597 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006598 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006599
6600 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006601 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6602 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6603 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006604 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006605
6606 /*
6607 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6608 * but we don't support that).
6609 * Note: don't use the DAC post divider as it seems unstable.
6610 */
6611 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006613
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006614 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006616
Jesse Barnes89b667f2013-04-18 14:51:36 -07006617 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006618 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006619 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6620 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006622 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006623 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006625 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006626
Ville Syrjälä37a56502016-06-22 21:57:04 +03006627 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006628 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006629 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006631 0x0df40000);
6632 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006633 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006634 0x0df70000);
6635 } else { /* HDMI or VGA */
6636 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006637 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006638 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006639 0x0df70000);
6640 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006642 0x0df40000);
6643 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006644
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006645 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006646 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006647 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006648 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006650
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006652 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006653}
6654
Ville Syrjäläd288f652014-10-28 13:20:22 +02006655static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006656 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006657{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006660 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006661 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306662 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006663 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306664 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306665 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006666
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006667 /* Enable Refclk and SSC */
6668 I915_WRITE(DPLL(pipe),
6669 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6670
6671 /* No need to actually set up the DPLL with DSI */
6672 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6673 return;
6674
Ville Syrjäläd288f652014-10-28 13:20:22 +02006675 bestn = pipe_config->dpll.n;
6676 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6677 bestm1 = pipe_config->dpll.m1;
6678 bestm2 = pipe_config->dpll.m2 >> 22;
6679 bestp1 = pipe_config->dpll.p1;
6680 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306681 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306682 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306683 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006684
Ville Syrjäläa5805162015-05-26 20:42:30 +03006685 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006686
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006687 /* p1 and p2 divider */
6688 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6689 5 << DPIO_CHV_S1_DIV_SHIFT |
6690 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6691 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6692 1 << DPIO_CHV_K_DIV_SHIFT);
6693
6694 /* Feedback post-divider - m2 */
6695 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6696
6697 /* Feedback refclk divider - n and m1 */
6698 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6699 DPIO_CHV_M1_DIV_BY_2 |
6700 1 << DPIO_CHV_N_DIV_SHIFT);
6701
6702 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006703 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006704
6705 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306706 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6707 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6708 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6709 if (bestm2_frac)
6710 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006712
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306713 /* Program digital lock detect threshold */
6714 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6715 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6716 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6717 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6718 if (!bestm2_frac)
6719 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6720 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6721
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006722 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306723 if (vco == 5400000) {
6724 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6725 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6726 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6727 tribuf_calcntr = 0x9;
6728 } else if (vco <= 6200000) {
6729 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6730 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6731 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6732 tribuf_calcntr = 0x9;
6733 } else if (vco <= 6480000) {
6734 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6735 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6736 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6737 tribuf_calcntr = 0x8;
6738 } else {
6739 /* Not supported. Apply the same limits as in the max case */
6740 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6741 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6742 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6743 tribuf_calcntr = 0;
6744 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006745 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6746
Ville Syrjälä968040b2015-03-11 22:52:08 +02006747 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306748 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6749 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6750 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6751
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006752 /* AFC Recal */
6753 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6754 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6755 DPIO_AFC_RECAL);
6756
Ville Syrjäläa5805162015-05-26 20:42:30 +03006757 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006758}
6759
Ville Syrjäläd288f652014-10-28 13:20:22 +02006760/**
6761 * vlv_force_pll_on - forcibly enable just the PLL
6762 * @dev_priv: i915 private structure
6763 * @pipe: pipe PLL to enable
6764 * @dpll: PLL configuration
6765 *
6766 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6767 * in cases where we need the PLL enabled even when @pipe is not going to
6768 * be enabled.
6769 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006770int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006771 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006772{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006773 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006774 struct intel_crtc_state *pipe_config;
6775
6776 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6777 if (!pipe_config)
6778 return -ENOMEM;
6779
6780 pipe_config->base.crtc = &crtc->base;
6781 pipe_config->pixel_multiplier = 1;
6782 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006783
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006784 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006785 chv_compute_dpll(crtc, pipe_config);
6786 chv_prepare_pll(crtc, pipe_config);
6787 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006788 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006789 vlv_compute_dpll(crtc, pipe_config);
6790 vlv_prepare_pll(crtc, pipe_config);
6791 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006792 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006793
6794 kfree(pipe_config);
6795
6796 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006797}
6798
6799/**
6800 * vlv_force_pll_off - forcibly disable just the PLL
6801 * @dev_priv: i915 private structure
6802 * @pipe: pipe PLL to disable
6803 *
6804 * Disable the PLL for @pipe. To be used in cases where we need
6805 * the PLL enabled even when @pipe is not going to be enabled.
6806 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006807void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006808{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006809 if (IS_CHERRYVIEW(dev_priv))
6810 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006811 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006812 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006813}
6814
Daniel Vetter251ac862015-06-18 10:30:24 +02006815static void i9xx_compute_dpll(struct intel_crtc *crtc,
6816 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006817 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006818{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006819 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006820 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006821 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006822
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006823 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306824
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006825 dpll = DPLL_VGA_MODE_DIS;
6826
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006827 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006828 dpll |= DPLLB_MODE_LVDS;
6829 else
6830 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006831
Jani Nikula73f67aa2016-12-07 22:48:09 +02006832 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6833 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006834 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006835 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006836 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006837
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006838 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6839 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006840 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006841
Ville Syrjälä37a56502016-06-22 21:57:04 +03006842 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006843 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006844
6845 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006846 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6848 else {
6849 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006850 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006851 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6852 }
6853 switch (clock->p2) {
6854 case 5:
6855 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6856 break;
6857 case 7:
6858 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6859 break;
6860 case 10:
6861 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6862 break;
6863 case 14:
6864 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6865 break;
6866 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006867 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006868 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6869
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006870 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006871 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006872 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006873 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006874 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6875 else
6876 dpll |= PLL_REF_INPUT_DREFCLK;
6877
6878 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006879 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006880
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006881 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006882 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006883 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006884 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006885 }
6886}
6887
Daniel Vetter251ac862015-06-18 10:30:24 +02006888static void i8xx_compute_dpll(struct intel_crtc *crtc,
6889 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006890 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006891{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006892 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006893 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006894 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006895 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006896
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006897 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306898
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006899 dpll = DPLL_VGA_MODE_DIS;
6900
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006901 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006902 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6903 } else {
6904 if (clock->p1 == 2)
6905 dpll |= PLL_P1_DIVIDE_BY_TWO;
6906 else
6907 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6908 if (clock->p2 == 4)
6909 dpll |= PLL_P2_DIVIDE_BY_4;
6910 }
6911
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006912 if (!IS_I830(dev_priv) &&
6913 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006914 dpll |= DPLL_DVO_2X_MODE;
6915
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006916 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006917 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006918 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6919 else
6920 dpll |= PLL_REF_INPUT_DREFCLK;
6921
6922 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006923 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006924}
6925
Daniel Vetter8a654f32013-06-01 17:16:22 +02006926static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006927{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006928 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006929 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006930 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006931 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006932 uint32_t crtc_vtotal, crtc_vblank_end;
6933 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006934
6935 /* We need to be careful not to changed the adjusted mode, for otherwise
6936 * the hw state checker will get angry at the mismatch. */
6937 crtc_vtotal = adjusted_mode->crtc_vtotal;
6938 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006939
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006940 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006941 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006942 crtc_vtotal -= 1;
6943 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006944
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006945 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006946 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6947 else
6948 vsyncshift = adjusted_mode->crtc_hsync_start -
6949 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006950 if (vsyncshift < 0)
6951 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006952 }
6953
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006954 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006955 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006956
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006957 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006958 (adjusted_mode->crtc_hdisplay - 1) |
6959 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006960 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006961 (adjusted_mode->crtc_hblank_start - 1) |
6962 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006963 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006964 (adjusted_mode->crtc_hsync_start - 1) |
6965 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6966
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006967 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006968 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006969 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006970 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006971 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006972 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006973 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006974 (adjusted_mode->crtc_vsync_start - 1) |
6975 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6976
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006977 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6978 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6979 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6980 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006981 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006982 (pipe == PIPE_B || pipe == PIPE_C))
6983 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6984
Jani Nikulabc58be62016-03-18 17:05:39 +02006985}
6986
6987static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6988{
6989 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006990 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006991 enum pipe pipe = intel_crtc->pipe;
6992
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006993 /* pipesrc controls the size that is scaled from, which should
6994 * always be the user's requested size.
6995 */
6996 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006997 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6998 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006999}
7000
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007001static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007002 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007003{
7004 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007005 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007006 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7007 uint32_t tmp;
7008
7009 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007010 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7011 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007012 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007013 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7014 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007015 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007016 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7017 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007018
7019 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007020 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7021 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007022 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007023 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7024 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007025 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007026 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7027 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007028
7029 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007030 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7031 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7032 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007033 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007034}
7035
7036static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7037 struct intel_crtc_state *pipe_config)
7038{
7039 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007040 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007041 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007042
7043 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007044 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7045 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7046
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007047 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7048 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007049}
7050
Daniel Vetterf6a83282014-02-11 15:28:57 -08007051void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007052 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007053{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007054 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7055 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7056 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7057 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007058
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007059 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7060 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7061 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7062 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007063
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007064 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007065 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007066
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007067 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007068
7069 mode->hsync = drm_mode_hsync(mode);
7070 mode->vrefresh = drm_mode_vrefresh(mode);
7071 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007072}
7073
Daniel Vetter84b046f2013-02-19 18:48:54 +01007074static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7075{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007076 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007077 uint32_t pipeconf;
7078
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007079 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007080
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007081 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7082 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7083 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007085 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007086 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007087
Daniel Vetterff9ce462013-04-24 14:57:17 +02007088 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007089 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7090 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007091 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007092 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007093 pipeconf |= PIPECONF_DITHER_EN |
7094 PIPECONF_DITHER_TYPE_SP;
7095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007096 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007097 case 18:
7098 pipeconf |= PIPECONF_6BPC;
7099 break;
7100 case 24:
7101 pipeconf |= PIPECONF_8BPC;
7102 break;
7103 case 30:
7104 pipeconf |= PIPECONF_10BPC;
7105 break;
7106 default:
7107 /* Case prevented by intel_choose_pipe_bpp_dither. */
7108 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007109 }
7110 }
7111
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007112 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007113 if (intel_crtc->lowfreq_avail) {
7114 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7115 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7116 } else {
7117 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007118 }
7119 }
7120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007121 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007122 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007123 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007124 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7125 else
7126 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7127 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007128 pipeconf |= PIPECONF_PROGRESSIVE;
7129
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007130 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007131 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007132 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007133
Daniel Vetter84b046f2013-02-19 18:48:54 +01007134 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7135 POSTING_READ(PIPECONF(intel_crtc->pipe));
7136}
7137
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007138static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7139 struct intel_crtc_state *crtc_state)
7140{
7141 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007142 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007143 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007144 int refclk = 48000;
7145
7146 memset(&crtc_state->dpll_hw_state, 0,
7147 sizeof(crtc_state->dpll_hw_state));
7148
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007150 if (intel_panel_use_ssc(dev_priv)) {
7151 refclk = dev_priv->vbt.lvds_ssc_freq;
7152 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7153 }
7154
7155 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007156 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007157 limit = &intel_limits_i8xx_dvo;
7158 } else {
7159 limit = &intel_limits_i8xx_dac;
7160 }
7161
7162 if (!crtc_state->clock_set &&
7163 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7164 refclk, NULL, &crtc_state->dpll)) {
7165 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7166 return -EINVAL;
7167 }
7168
7169 i8xx_compute_dpll(crtc, crtc_state, NULL);
7170
7171 return 0;
7172}
7173
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007174static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7175 struct intel_crtc_state *crtc_state)
7176{
7177 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007178 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007179 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007180 int refclk = 96000;
7181
7182 memset(&crtc_state->dpll_hw_state, 0,
7183 sizeof(crtc_state->dpll_hw_state));
7184
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007185 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007186 if (intel_panel_use_ssc(dev_priv)) {
7187 refclk = dev_priv->vbt.lvds_ssc_freq;
7188 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7189 }
7190
7191 if (intel_is_dual_link_lvds(dev))
7192 limit = &intel_limits_g4x_dual_channel_lvds;
7193 else
7194 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007195 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7196 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007197 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007198 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007199 limit = &intel_limits_g4x_sdvo;
7200 } else {
7201 /* The option is for other outputs */
7202 limit = &intel_limits_i9xx_sdvo;
7203 }
7204
7205 if (!crtc_state->clock_set &&
7206 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7207 refclk, NULL, &crtc_state->dpll)) {
7208 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7209 return -EINVAL;
7210 }
7211
7212 i9xx_compute_dpll(crtc, crtc_state, NULL);
7213
7214 return 0;
7215}
7216
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007217static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7218 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007219{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007220 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007221 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007222 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007223 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007224
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007225 memset(&crtc_state->dpll_hw_state, 0,
7226 sizeof(crtc_state->dpll_hw_state));
7227
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007229 if (intel_panel_use_ssc(dev_priv)) {
7230 refclk = dev_priv->vbt.lvds_ssc_freq;
7231 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7232 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007233
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007234 limit = &intel_limits_pineview_lvds;
7235 } else {
7236 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007237 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007238
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007239 if (!crtc_state->clock_set &&
7240 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7241 refclk, NULL, &crtc_state->dpll)) {
7242 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7243 return -EINVAL;
7244 }
7245
7246 i9xx_compute_dpll(crtc, crtc_state, NULL);
7247
7248 return 0;
7249}
7250
7251static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7252 struct intel_crtc_state *crtc_state)
7253{
7254 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007255 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007256 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007257 int refclk = 96000;
7258
7259 memset(&crtc_state->dpll_hw_state, 0,
7260 sizeof(crtc_state->dpll_hw_state));
7261
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007262 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007263 if (intel_panel_use_ssc(dev_priv)) {
7264 refclk = dev_priv->vbt.lvds_ssc_freq;
7265 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007266 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007267
7268 limit = &intel_limits_i9xx_lvds;
7269 } else {
7270 limit = &intel_limits_i9xx_sdvo;
7271 }
7272
7273 if (!crtc_state->clock_set &&
7274 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7275 refclk, NULL, &crtc_state->dpll)) {
7276 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7277 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007278 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007279
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007280 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007281
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007282 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007283}
7284
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007285static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7286 struct intel_crtc_state *crtc_state)
7287{
7288 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007289 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007290
7291 memset(&crtc_state->dpll_hw_state, 0,
7292 sizeof(crtc_state->dpll_hw_state));
7293
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007294 if (!crtc_state->clock_set &&
7295 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7296 refclk, NULL, &crtc_state->dpll)) {
7297 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7298 return -EINVAL;
7299 }
7300
7301 chv_compute_dpll(crtc, crtc_state);
7302
7303 return 0;
7304}
7305
7306static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7307 struct intel_crtc_state *crtc_state)
7308{
7309 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007310 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007311
7312 memset(&crtc_state->dpll_hw_state, 0,
7313 sizeof(crtc_state->dpll_hw_state));
7314
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007315 if (!crtc_state->clock_set &&
7316 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7317 refclk, NULL, &crtc_state->dpll)) {
7318 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7319 return -EINVAL;
7320 }
7321
7322 vlv_compute_dpll(crtc, crtc_state);
7323
7324 return 0;
7325}
7326
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007327static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007328 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007329{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007330 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007331 uint32_t tmp;
7332
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007333 if (INTEL_GEN(dev_priv) <= 3 &&
7334 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007335 return;
7336
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007337 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007338 if (!(tmp & PFIT_ENABLE))
7339 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007340
Daniel Vetter06922822013-07-11 13:35:40 +02007341 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007342 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007343 if (crtc->pipe != PIPE_B)
7344 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007345 } else {
7346 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7347 return;
7348 }
7349
Daniel Vetter06922822013-07-11 13:35:40 +02007350 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007351 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007352}
7353
Jesse Barnesacbec812013-09-20 11:29:32 -07007354static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007355 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007356{
7357 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007358 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007359 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007360 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007361 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007362 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007363
Ville Syrjäläb5219732016-03-15 16:40:01 +02007364 /* In case of DSI, DPLL will not be used */
7365 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307366 return;
7367
Ville Syrjäläa5805162015-05-26 20:42:30 +03007368 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007369 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007370 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007371
7372 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7373 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7374 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7375 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7376 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7377
Imre Deakdccbea32015-06-22 23:35:51 +03007378 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007379}
7380
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007381static void
7382i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7383 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007384{
7385 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007386 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007387 u32 val, base, offset;
7388 int pipe = crtc->pipe, plane = crtc->plane;
7389 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007390 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007391 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007392 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007393
Damien Lespiau42a7b082015-02-05 19:35:13 +00007394 val = I915_READ(DSPCNTR(plane));
7395 if (!(val & DISPLAY_PLANE_ENABLE))
7396 return;
7397
Damien Lespiaud9806c92015-01-21 14:07:19 +00007398 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007399 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007400 DRM_DEBUG_KMS("failed to alloc fb\n");
7401 return;
7402 }
7403
Damien Lespiau1b842c82015-01-21 13:50:54 +00007404 fb = &intel_fb->base;
7405
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007406 fb->dev = dev;
7407
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007408 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007409 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007410 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007411 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007412 }
7413 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007414
7415 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007416 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007417 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007418
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007419 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007420 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007421 offset = I915_READ(DSPTILEOFF(plane));
7422 else
7423 offset = I915_READ(DSPLINOFF(plane));
7424 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7425 } else {
7426 base = I915_READ(DSPADDR(plane));
7427 }
7428 plane_config->base = base;
7429
7430 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007431 fb->width = ((val >> 16) & 0xfff) + 1;
7432 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007433
7434 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007435 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007436
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007437 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02007438 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007439 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007440
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007441 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007442
Damien Lespiau2844a922015-01-20 12:51:48 +00007443 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7444 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007445 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007446 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007447
Damien Lespiau2d140302015-02-05 17:22:18 +00007448 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007449}
7450
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007451static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007452 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007453{
7454 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007455 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007456 int pipe = pipe_config->cpu_transcoder;
7457 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007458 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007459 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007460 int refclk = 100000;
7461
Ville Syrjäläb5219732016-03-15 16:40:01 +02007462 /* In case of DSI, DPLL will not be used */
7463 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7464 return;
7465
Ville Syrjäläa5805162015-05-26 20:42:30 +03007466 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007467 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7468 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7469 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7470 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007471 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007472 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007473
7474 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007475 clock.m2 = (pll_dw0 & 0xff) << 22;
7476 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7477 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007478 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7479 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7480 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7481
Imre Deakdccbea32015-06-22 23:35:51 +03007482 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007483}
7484
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007485static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007486 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007487{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007488 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007489 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007490 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007491 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007492
Imre Deak17290502016-02-12 18:55:11 +02007493 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7494 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007495 return false;
7496
Daniel Vettere143a212013-07-04 12:01:15 +02007497 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007498 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007499
Imre Deak17290502016-02-12 18:55:11 +02007500 ret = false;
7501
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007502 tmp = I915_READ(PIPECONF(crtc->pipe));
7503 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007504 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007505
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007506 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7507 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007508 switch (tmp & PIPECONF_BPC_MASK) {
7509 case PIPECONF_6BPC:
7510 pipe_config->pipe_bpp = 18;
7511 break;
7512 case PIPECONF_8BPC:
7513 pipe_config->pipe_bpp = 24;
7514 break;
7515 case PIPECONF_10BPC:
7516 pipe_config->pipe_bpp = 30;
7517 break;
7518 default:
7519 break;
7520 }
7521 }
7522
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007523 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007524 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007525 pipe_config->limited_color_range = true;
7526
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007527 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007528 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7529
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007530 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007531 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007532
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007533 i9xx_get_pfit_config(crtc, pipe_config);
7534
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007535 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007536 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007537 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007538 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7539 else
7540 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007541 pipe_config->pixel_multiplier =
7542 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7543 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007544 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007545 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007546 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007547 tmp = I915_READ(DPLL(crtc->pipe));
7548 pipe_config->pixel_multiplier =
7549 ((tmp & SDVO_MULTIPLIER_MASK)
7550 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7551 } else {
7552 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7553 * port and will be fixed up in the encoder->get_config
7554 * function. */
7555 pipe_config->pixel_multiplier = 1;
7556 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007557 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007558 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007559 /*
7560 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7561 * on 830. Filter it out here so that we don't
7562 * report errors due to that.
7563 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007564 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007565 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7566
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007567 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7568 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007569 } else {
7570 /* Mask out read-only status bits. */
7571 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7572 DPLL_PORTC_READY_MASK |
7573 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007574 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007575
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007576 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007577 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007578 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007579 vlv_crtc_clock_get(crtc, pipe_config);
7580 else
7581 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007582
Ville Syrjälä0f646142015-08-26 19:39:18 +03007583 /*
7584 * Normally the dotclock is filled in by the encoder .get_config()
7585 * but in case the pipe is enabled w/o any ports we need a sane
7586 * default.
7587 */
7588 pipe_config->base.adjusted_mode.crtc_clock =
7589 pipe_config->port_clock / pipe_config->pixel_multiplier;
7590
Imre Deak17290502016-02-12 18:55:11 +02007591 ret = true;
7592
7593out:
7594 intel_display_power_put(dev_priv, power_domain);
7595
7596 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007597}
7598
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007599static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007600{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007601 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007602 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007603 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007604 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007605 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007606 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007607 bool has_ck505 = false;
7608 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007609 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007610
7611 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007612 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007613 switch (encoder->type) {
7614 case INTEL_OUTPUT_LVDS:
7615 has_panel = true;
7616 has_lvds = true;
7617 break;
7618 case INTEL_OUTPUT_EDP:
7619 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007620 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007621 has_cpu_edp = true;
7622 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007623 default:
7624 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007625 }
7626 }
7627
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007628 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007629 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007630 can_ssc = has_ck505;
7631 } else {
7632 has_ck505 = false;
7633 can_ssc = true;
7634 }
7635
Lyude1c1a24d2016-06-14 11:04:09 -04007636 /* Check if any DPLLs are using the SSC source */
7637 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7638 u32 temp = I915_READ(PCH_DPLL(i));
7639
7640 if (!(temp & DPLL_VCO_ENABLE))
7641 continue;
7642
7643 if ((temp & PLL_REF_INPUT_MASK) ==
7644 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7645 using_ssc_source = true;
7646 break;
7647 }
7648 }
7649
7650 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7651 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007652
7653 /* Ironlake: try to setup display ref clock before DPLL
7654 * enabling. This is only under driver's control after
7655 * PCH B stepping, previous chipset stepping should be
7656 * ignoring this setting.
7657 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007658 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007659
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007660 /* As we must carefully and slowly disable/enable each source in turn,
7661 * compute the final state we want first and check if we need to
7662 * make any changes at all.
7663 */
7664 final = val;
7665 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007666 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007667 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007668 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007669 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7670
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007671 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007672 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007673 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007674
Keith Packard199e5d72011-09-22 12:01:57 -07007675 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007676 final |= DREF_SSC_SOURCE_ENABLE;
7677
7678 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7679 final |= DREF_SSC1_ENABLE;
7680
7681 if (has_cpu_edp) {
7682 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7683 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7684 else
7685 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7686 } else
7687 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007688 } else if (using_ssc_source) {
7689 final |= DREF_SSC_SOURCE_ENABLE;
7690 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007691 }
7692
7693 if (final == val)
7694 return;
7695
7696 /* Always enable nonspread source */
7697 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7698
7699 if (has_ck505)
7700 val |= DREF_NONSPREAD_CK505_ENABLE;
7701 else
7702 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7703
7704 if (has_panel) {
7705 val &= ~DREF_SSC_SOURCE_MASK;
7706 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007707
Keith Packard199e5d72011-09-22 12:01:57 -07007708 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007709 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007710 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007711 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007712 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007713 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007714
7715 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007716 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007717 POSTING_READ(PCH_DREF_CONTROL);
7718 udelay(200);
7719
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007720 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007721
7722 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007723 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007724 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007725 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007726 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007727 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007728 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007729 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007730 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007731
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007732 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007733 POSTING_READ(PCH_DREF_CONTROL);
7734 udelay(200);
7735 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007736 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007737
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007738 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007739
7740 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007741 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007742
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007743 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007744 POSTING_READ(PCH_DREF_CONTROL);
7745 udelay(200);
7746
Lyude1c1a24d2016-06-14 11:04:09 -04007747 if (!using_ssc_source) {
7748 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007749
Lyude1c1a24d2016-06-14 11:04:09 -04007750 /* Turn off the SSC source */
7751 val &= ~DREF_SSC_SOURCE_MASK;
7752 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007753
Lyude1c1a24d2016-06-14 11:04:09 -04007754 /* Turn off SSC1 */
7755 val &= ~DREF_SSC1_ENABLE;
7756
7757 I915_WRITE(PCH_DREF_CONTROL, val);
7758 POSTING_READ(PCH_DREF_CONTROL);
7759 udelay(200);
7760 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007761 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007762
7763 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007764}
7765
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007766static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007767{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007768 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007769
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007770 tmp = I915_READ(SOUTH_CHICKEN2);
7771 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7772 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007773
Imre Deakcf3598c2016-06-28 13:37:31 +03007774 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7775 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007776 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007777
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007778 tmp = I915_READ(SOUTH_CHICKEN2);
7779 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7780 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007781
Imre Deakcf3598c2016-06-28 13:37:31 +03007782 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7783 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007784 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007785}
7786
7787/* WaMPhyProgramming:hsw */
7788static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7789{
7790 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007791
7792 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7793 tmp &= ~(0xFF << 24);
7794 tmp |= (0x12 << 24);
7795 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7796
Paulo Zanonidde86e22012-12-01 12:04:25 -02007797 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7798 tmp |= (1 << 11);
7799 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7800
7801 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7802 tmp |= (1 << 11);
7803 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7804
Paulo Zanonidde86e22012-12-01 12:04:25 -02007805 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7806 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7807 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7808
7809 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7810 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7811 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7812
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007813 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7814 tmp &= ~(7 << 13);
7815 tmp |= (5 << 13);
7816 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007817
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007818 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7819 tmp &= ~(7 << 13);
7820 tmp |= (5 << 13);
7821 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007822
7823 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7824 tmp &= ~0xFF;
7825 tmp |= 0x1C;
7826 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7827
7828 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7829 tmp &= ~0xFF;
7830 tmp |= 0x1C;
7831 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7832
7833 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7834 tmp &= ~(0xFF << 16);
7835 tmp |= (0x1C << 16);
7836 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7837
7838 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7839 tmp &= ~(0xFF << 16);
7840 tmp |= (0x1C << 16);
7841 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7842
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007843 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7844 tmp |= (1 << 27);
7845 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007846
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007847 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7848 tmp |= (1 << 27);
7849 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007850
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007851 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7852 tmp &= ~(0xF << 28);
7853 tmp |= (4 << 28);
7854 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007855
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007856 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7857 tmp &= ~(0xF << 28);
7858 tmp |= (4 << 28);
7859 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007860}
7861
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007862/* Implements 3 different sequences from BSpec chapter "Display iCLK
7863 * Programming" based on the parameters passed:
7864 * - Sequence to enable CLKOUT_DP
7865 * - Sequence to enable CLKOUT_DP without spread
7866 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7867 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007868static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7869 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007870{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007871 uint32_t reg, tmp;
7872
7873 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7874 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007875 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7876 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007877 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007878
Ville Syrjäläa5805162015-05-26 20:42:30 +03007879 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007880
7881 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7882 tmp &= ~SBI_SSCCTL_DISABLE;
7883 tmp |= SBI_SSCCTL_PATHALT;
7884 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7885
7886 udelay(24);
7887
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007888 if (with_spread) {
7889 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7890 tmp &= ~SBI_SSCCTL_PATHALT;
7891 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007892
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007893 if (with_fdi) {
7894 lpt_reset_fdi_mphy(dev_priv);
7895 lpt_program_fdi_mphy(dev_priv);
7896 }
7897 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007898
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007899 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007900 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7901 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7902 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007903
Ville Syrjäläa5805162015-05-26 20:42:30 +03007904 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007905}
7906
Paulo Zanoni47701c32013-07-23 11:19:25 -03007907/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007908static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007909{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007910 uint32_t reg, tmp;
7911
Ville Syrjäläa5805162015-05-26 20:42:30 +03007912 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007913
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007914 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007915 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7916 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7917 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7918
7919 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7920 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7921 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7922 tmp |= SBI_SSCCTL_PATHALT;
7923 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7924 udelay(32);
7925 }
7926 tmp |= SBI_SSCCTL_DISABLE;
7927 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7928 }
7929
Ville Syrjäläa5805162015-05-26 20:42:30 +03007930 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007931}
7932
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007933#define BEND_IDX(steps) ((50 + (steps)) / 5)
7934
7935static const uint16_t sscdivintphase[] = {
7936 [BEND_IDX( 50)] = 0x3B23,
7937 [BEND_IDX( 45)] = 0x3B23,
7938 [BEND_IDX( 40)] = 0x3C23,
7939 [BEND_IDX( 35)] = 0x3C23,
7940 [BEND_IDX( 30)] = 0x3D23,
7941 [BEND_IDX( 25)] = 0x3D23,
7942 [BEND_IDX( 20)] = 0x3E23,
7943 [BEND_IDX( 15)] = 0x3E23,
7944 [BEND_IDX( 10)] = 0x3F23,
7945 [BEND_IDX( 5)] = 0x3F23,
7946 [BEND_IDX( 0)] = 0x0025,
7947 [BEND_IDX( -5)] = 0x0025,
7948 [BEND_IDX(-10)] = 0x0125,
7949 [BEND_IDX(-15)] = 0x0125,
7950 [BEND_IDX(-20)] = 0x0225,
7951 [BEND_IDX(-25)] = 0x0225,
7952 [BEND_IDX(-30)] = 0x0325,
7953 [BEND_IDX(-35)] = 0x0325,
7954 [BEND_IDX(-40)] = 0x0425,
7955 [BEND_IDX(-45)] = 0x0425,
7956 [BEND_IDX(-50)] = 0x0525,
7957};
7958
7959/*
7960 * Bend CLKOUT_DP
7961 * steps -50 to 50 inclusive, in steps of 5
7962 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7963 * change in clock period = -(steps / 10) * 5.787 ps
7964 */
7965static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7966{
7967 uint32_t tmp;
7968 int idx = BEND_IDX(steps);
7969
7970 if (WARN_ON(steps % 5 != 0))
7971 return;
7972
7973 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7974 return;
7975
7976 mutex_lock(&dev_priv->sb_lock);
7977
7978 if (steps % 10 != 0)
7979 tmp = 0xAAAAAAAB;
7980 else
7981 tmp = 0x00000000;
7982 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7983
7984 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7985 tmp &= 0xffff0000;
7986 tmp |= sscdivintphase[idx];
7987 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7988
7989 mutex_unlock(&dev_priv->sb_lock);
7990}
7991
7992#undef BEND_IDX
7993
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007994static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007995{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007996 struct intel_encoder *encoder;
7997 bool has_vga = false;
7998
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007999 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008000 switch (encoder->type) {
8001 case INTEL_OUTPUT_ANALOG:
8002 has_vga = true;
8003 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008004 default:
8005 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008006 }
8007 }
8008
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008009 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008010 lpt_bend_clkout_dp(dev_priv, 0);
8011 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008012 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008013 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008014 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008015}
8016
Paulo Zanonidde86e22012-12-01 12:04:25 -02008017/*
8018 * Initialize reference clocks when the driver loads
8019 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008020void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008021{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008022 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008023 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008024 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008025 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008026}
8027
Daniel Vetter6ff93602013-04-19 11:24:36 +02008028static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008029{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008030 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8032 int pipe = intel_crtc->pipe;
8033 uint32_t val;
8034
Daniel Vetter78114072013-06-13 00:54:57 +02008035 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008036
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008037 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008038 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008039 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008040 break;
8041 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008042 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008043 break;
8044 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008045 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008046 break;
8047 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008048 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008049 break;
8050 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008051 /* Case prevented by intel_choose_pipe_bpp_dither. */
8052 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008053 }
8054
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008055 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008056 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008058 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008059 val |= PIPECONF_INTERLACED_ILK;
8060 else
8061 val |= PIPECONF_PROGRESSIVE;
8062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008063 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008064 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008065
Paulo Zanonic8203562012-09-12 10:06:29 -03008066 I915_WRITE(PIPECONF(pipe), val);
8067 POSTING_READ(PIPECONF(pipe));
8068}
8069
Daniel Vetter6ff93602013-04-19 11:24:36 +02008070static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008071{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008072 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008074 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008075 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008076
Jani Nikula391bf042016-03-18 17:05:40 +02008077 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008078 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008080 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008081 val |= PIPECONF_INTERLACED_ILK;
8082 else
8083 val |= PIPECONF_PROGRESSIVE;
8084
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008085 I915_WRITE(PIPECONF(cpu_transcoder), val);
8086 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008087}
8088
Jani Nikula391bf042016-03-18 17:05:40 +02008089static void haswell_set_pipemisc(struct drm_crtc *crtc)
8090{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008091 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8093
8094 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8095 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008097 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008098 case 18:
8099 val |= PIPEMISC_DITHER_6_BPC;
8100 break;
8101 case 24:
8102 val |= PIPEMISC_DITHER_8_BPC;
8103 break;
8104 case 30:
8105 val |= PIPEMISC_DITHER_10_BPC;
8106 break;
8107 case 36:
8108 val |= PIPEMISC_DITHER_12_BPC;
8109 break;
8110 default:
8111 /* Case prevented by pipe_config_set_bpp. */
8112 BUG();
8113 }
8114
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008115 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008116 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8117
Jani Nikula391bf042016-03-18 17:05:40 +02008118 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008119 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008120}
8121
Paulo Zanonid4b19312012-11-29 11:29:32 -02008122int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8123{
8124 /*
8125 * Account for spread spectrum to avoid
8126 * oversubscribing the link. Max center spread
8127 * is 2.5%; use 5% for safety's sake.
8128 */
8129 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008130 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008131}
8132
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008133static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008134{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008135 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008136}
8137
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008138static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8139 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008140 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008141{
8142 struct drm_crtc *crtc = &intel_crtc->base;
8143 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008144 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008145 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008146 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147
Chris Wilsonc1858122010-12-03 21:35:48 +00008148 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008149 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008150 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008151 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008152 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008153 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008154 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008155 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008156 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008157
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008158 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008159
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008160 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8161 fp |= FP_CB_TUNE;
8162
8163 if (reduced_clock) {
8164 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8165
8166 if (reduced_clock->m < factor * reduced_clock->n)
8167 fp2 |= FP_CB_TUNE;
8168 } else {
8169 fp2 = fp;
8170 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008171
Chris Wilson5eddb702010-09-11 13:48:45 +01008172 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008173
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008174 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008175 dpll |= DPLLB_MODE_LVDS;
8176 else
8177 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008178
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008179 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008180 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008181
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008182 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8183 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008184 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008185
Ville Syrjälä37a56502016-06-22 21:57:04 +03008186 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008187 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008188
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008189 /*
8190 * The high speed IO clock is only really required for
8191 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8192 * possible to share the DPLL between CRT and HDMI. Enabling
8193 * the clock needlessly does no real harm, except use up a
8194 * bit of power potentially.
8195 *
8196 * We'll limit this to IVB with 3 pipes, since it has only two
8197 * DPLLs and so DPLL sharing is the only way to get three pipes
8198 * driving PCH ports at the same time. On SNB we could do this,
8199 * and potentially avoid enabling the second DPLL, but it's not
8200 * clear if it''s a win or loss power wise. No point in doing
8201 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8202 */
8203 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8204 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8205 dpll |= DPLL_SDVO_HIGH_SPEED;
8206
Eric Anholta07d6782011-03-30 13:01:08 -07008207 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008209 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008211
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008212 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008213 case 5:
8214 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8215 break;
8216 case 7:
8217 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8218 break;
8219 case 10:
8220 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8221 break;
8222 case 14:
8223 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8224 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008225 }
8226
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8228 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008229 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 else
8231 dpll |= PLL_REF_INPUT_DREFCLK;
8232
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008233 dpll |= DPLL_VCO_ENABLE;
8234
8235 crtc_state->dpll_hw_state.dpll = dpll;
8236 crtc_state->dpll_hw_state.fp0 = fp;
8237 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008238}
8239
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008240static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8241 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008242{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008243 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008244 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008245 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008246 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008247 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008248 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008249 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008250
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008251 memset(&crtc_state->dpll_hw_state, 0,
8252 sizeof(crtc_state->dpll_hw_state));
8253
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008254 crtc->lowfreq_avail = false;
8255
8256 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8257 if (!crtc_state->has_pch_encoder)
8258 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008259
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008260 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008261 if (intel_panel_use_ssc(dev_priv)) {
8262 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8263 dev_priv->vbt.lvds_ssc_freq);
8264 refclk = dev_priv->vbt.lvds_ssc_freq;
8265 }
8266
8267 if (intel_is_dual_link_lvds(dev)) {
8268 if (refclk == 100000)
8269 limit = &intel_limits_ironlake_dual_lvds_100m;
8270 else
8271 limit = &intel_limits_ironlake_dual_lvds;
8272 } else {
8273 if (refclk == 100000)
8274 limit = &intel_limits_ironlake_single_lvds_100m;
8275 else
8276 limit = &intel_limits_ironlake_single_lvds;
8277 }
8278 } else {
8279 limit = &intel_limits_ironlake_dac;
8280 }
8281
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008282 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008283 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8284 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008285 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8286 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008287 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008288
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008289 ironlake_compute_dpll(crtc, crtc_state,
8290 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008291
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008292 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8293 if (pll == NULL) {
8294 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8295 pipe_name(crtc->pipe));
8296 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008297 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008298
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008299 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008300 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008301 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008302
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008303 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008304}
8305
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008306static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8307 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008308{
8309 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008310 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008311 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008312
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008313 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8314 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8315 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8316 & ~TU_SIZE_MASK;
8317 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8318 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8319 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8320}
8321
8322static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8323 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008324 struct intel_link_m_n *m_n,
8325 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008326{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008327 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008328 enum pipe pipe = crtc->pipe;
8329
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008330 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008331 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8332 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8333 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8334 & ~TU_SIZE_MASK;
8335 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8336 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8337 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008338 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8339 * gen < 8) and if DRRS is supported (to make sure the
8340 * registers are not unnecessarily read).
8341 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008342 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008343 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008344 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8345 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8346 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8347 & ~TU_SIZE_MASK;
8348 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8349 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8350 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8351 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008352 } else {
8353 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8354 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8355 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8356 & ~TU_SIZE_MASK;
8357 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8358 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8359 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8360 }
8361}
8362
8363void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008364 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008365{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008366 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008367 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8368 else
8369 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008370 &pipe_config->dp_m_n,
8371 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008372}
8373
Daniel Vetter72419202013-04-04 13:28:53 +02008374static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008375 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008376{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008377 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008378 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008379}
8380
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008381static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008382 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008383{
8384 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008385 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008386 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8387 uint32_t ps_ctrl = 0;
8388 int id = -1;
8389 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008390
Chandra Kondurua1b22782015-04-07 15:28:45 -07008391 /* find scaler attached to this pipe */
8392 for (i = 0; i < crtc->num_scalers; i++) {
8393 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8394 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8395 id = i;
8396 pipe_config->pch_pfit.enabled = true;
8397 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8398 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8399 break;
8400 }
8401 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008402
Chandra Kondurua1b22782015-04-07 15:28:45 -07008403 scaler_state->scaler_id = id;
8404 if (id >= 0) {
8405 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8406 } else {
8407 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008408 }
8409}
8410
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008411static void
8412skylake_get_initial_plane_config(struct intel_crtc *crtc,
8413 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008414{
8415 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008416 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008417 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008418 int pipe = crtc->pipe;
8419 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008420 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008421 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008422 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008423
Damien Lespiaud9806c92015-01-21 14:07:19 +00008424 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008425 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426 DRM_DEBUG_KMS("failed to alloc fb\n");
8427 return;
8428 }
8429
Damien Lespiau1b842c82015-01-21 13:50:54 +00008430 fb = &intel_fb->base;
8431
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008432 fb->dev = dev;
8433
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008434 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008435 if (!(val & PLANE_CTL_ENABLE))
8436 goto error;
8437
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008438 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8439 fourcc = skl_format_to_fourcc(pixel_format,
8440 val & PLANE_CTL_ORDER_RGBX,
8441 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008442 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008443
Damien Lespiau40f46282015-02-27 11:15:21 +00008444 tiling = val & PLANE_CTL_TILED_MASK;
8445 switch (tiling) {
8446 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008447 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008448 break;
8449 case PLANE_CTL_TILED_X:
8450 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008451 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008452 break;
8453 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008454 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008455 break;
8456 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008457 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008458 break;
8459 default:
8460 MISSING_CASE(tiling);
8461 goto error;
8462 }
8463
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008464 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8465 plane_config->base = base;
8466
8467 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8468
8469 val = I915_READ(PLANE_SIZE(pipe, 0));
8470 fb->height = ((val >> 16) & 0xfff) + 1;
8471 fb->width = ((val >> 0) & 0x1fff) + 1;
8472
8473 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008474 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008475 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008476 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8477
8478 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008479 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008480 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008481
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008482 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008483
8484 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8485 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008486 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008487 plane_config->size);
8488
Damien Lespiau2d140302015-02-05 17:22:18 +00008489 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008490 return;
8491
8492error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008493 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008494}
8495
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008496static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008497 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008498{
8499 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008500 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008501 uint32_t tmp;
8502
8503 tmp = I915_READ(PF_CTL(crtc->pipe));
8504
8505 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008506 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008507 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8508 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008509
8510 /* We currently do not free assignements of panel fitters on
8511 * ivb/hsw (since we don't use the higher upscaling modes which
8512 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008513 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008514 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8515 PF_PIPE_SEL_IVB(crtc->pipe));
8516 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008518}
8519
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008520static void
8521ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8522 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008523{
8524 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008525 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008526 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008527 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008528 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008529 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008530 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008531 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008532
Damien Lespiau42a7b082015-02-05 19:35:13 +00008533 val = I915_READ(DSPCNTR(pipe));
8534 if (!(val & DISPLAY_PLANE_ENABLE))
8535 return;
8536
Damien Lespiaud9806c92015-01-21 14:07:19 +00008537 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008538 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008539 DRM_DEBUG_KMS("failed to alloc fb\n");
8540 return;
8541 }
8542
Damien Lespiau1b842c82015-01-21 13:50:54 +00008543 fb = &intel_fb->base;
8544
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008545 fb->dev = dev;
8546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008547 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008548 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008549 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008550 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008551 }
8552 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008553
8554 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008555 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008556 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008557
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008558 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008559 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008560 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008561 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008562 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008563 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008564 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008565 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008566 }
8567 plane_config->base = base;
8568
8569 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008570 fb->width = ((val >> 16) & 0xfff) + 1;
8571 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008572
8573 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008574 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008575
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008576 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008577 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008578 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008579
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008580 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008581
Damien Lespiau2844a922015-01-20 12:51:48 +00008582 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8583 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008584 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008585 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008586
Damien Lespiau2d140302015-02-05 17:22:18 +00008587 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008588}
8589
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008590static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008591 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008592{
8593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008594 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008595 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008596 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008597 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008598
Imre Deak17290502016-02-12 18:55:11 +02008599 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008601 return false;
8602
Daniel Vettere143a212013-07-04 12:01:15 +02008603 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008604 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008605
Imre Deak17290502016-02-12 18:55:11 +02008606 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008607 tmp = I915_READ(PIPECONF(crtc->pipe));
8608 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008609 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008610
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008611 switch (tmp & PIPECONF_BPC_MASK) {
8612 case PIPECONF_6BPC:
8613 pipe_config->pipe_bpp = 18;
8614 break;
8615 case PIPECONF_8BPC:
8616 pipe_config->pipe_bpp = 24;
8617 break;
8618 case PIPECONF_10BPC:
8619 pipe_config->pipe_bpp = 30;
8620 break;
8621 case PIPECONF_12BPC:
8622 pipe_config->pipe_bpp = 36;
8623 break;
8624 default:
8625 break;
8626 }
8627
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008628 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8629 pipe_config->limited_color_range = true;
8630
Daniel Vetterab9412b2013-05-03 11:49:46 +02008631 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008632 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008633 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008634
Daniel Vetter88adfff2013-03-28 10:42:01 +01008635 pipe_config->has_pch_encoder = true;
8636
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008637 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8638 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8639 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008640
8641 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008642
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008643 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008644 /*
8645 * The pipe->pch transcoder and pch transcoder->pll
8646 * mapping is fixed.
8647 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008648 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008649 } else {
8650 tmp = I915_READ(PCH_DPLL_SEL);
8651 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008652 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008653 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008654 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008655 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008656
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008657 pipe_config->shared_dpll =
8658 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8659 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008660
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008661 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8662 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008663
8664 tmp = pipe_config->dpll_hw_state.dpll;
8665 pipe_config->pixel_multiplier =
8666 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8667 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008668
8669 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008670 } else {
8671 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008672 }
8673
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008674 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008675 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008676
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008677 ironlake_get_pfit_config(crtc, pipe_config);
8678
Imre Deak17290502016-02-12 18:55:11 +02008679 ret = true;
8680
8681out:
8682 intel_display_power_put(dev_priv, power_domain);
8683
8684 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008685}
8686
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008687static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8688{
Chris Wilson91c8a322016-07-05 10:40:23 +01008689 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008690 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008691
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008692 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008693 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008694 pipe_name(crtc->pipe));
8695
Rob Clarke2c719b2014-12-15 13:56:32 -05008696 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8697 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008698 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8699 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008700 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008701 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008702 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008703 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008704 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008705 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008706 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008707 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008708 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008709 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008710 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008711
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008712 /*
8713 * In theory we can still leave IRQs enabled, as long as only the HPD
8714 * interrupts remain enabled. We used to check for that, but since it's
8715 * gen-specific and since we only disable LCPLL after we fully disable
8716 * the interrupts, the check below should be enough.
8717 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008718 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008719}
8720
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008721static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8722{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008723 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008724 return I915_READ(D_COMP_HSW);
8725 else
8726 return I915_READ(D_COMP_BDW);
8727}
8728
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008729static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8730{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008731 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008732 mutex_lock(&dev_priv->rps.hw_lock);
8733 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8734 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008735 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008736 mutex_unlock(&dev_priv->rps.hw_lock);
8737 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008738 I915_WRITE(D_COMP_BDW, val);
8739 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008740 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008741}
8742
8743/*
8744 * This function implements pieces of two sequences from BSpec:
8745 * - Sequence for display software to disable LCPLL
8746 * - Sequence for display software to allow package C8+
8747 * The steps implemented here are just the steps that actually touch the LCPLL
8748 * register. Callers should take care of disabling all the display engine
8749 * functions, doing the mode unset, fixing interrupts, etc.
8750 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008751static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8752 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008753{
8754 uint32_t val;
8755
8756 assert_can_disable_lcpll(dev_priv);
8757
8758 val = I915_READ(LCPLL_CTL);
8759
8760 if (switch_to_fclk) {
8761 val |= LCPLL_CD_SOURCE_FCLK;
8762 I915_WRITE(LCPLL_CTL, val);
8763
Imre Deakf53dd632016-06-28 13:37:32 +03008764 if (wait_for_us(I915_READ(LCPLL_CTL) &
8765 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008766 DRM_ERROR("Switching to FCLK failed\n");
8767
8768 val = I915_READ(LCPLL_CTL);
8769 }
8770
8771 val |= LCPLL_PLL_DISABLE;
8772 I915_WRITE(LCPLL_CTL, val);
8773 POSTING_READ(LCPLL_CTL);
8774
Chris Wilson24d84412016-06-30 15:33:07 +01008775 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008776 DRM_ERROR("LCPLL still locked\n");
8777
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008778 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008780 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781 ndelay(100);
8782
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008783 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8784 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008785 DRM_ERROR("D_COMP RCOMP still in progress\n");
8786
8787 if (allow_power_down) {
8788 val = I915_READ(LCPLL_CTL);
8789 val |= LCPLL_POWER_DOWN_ALLOW;
8790 I915_WRITE(LCPLL_CTL, val);
8791 POSTING_READ(LCPLL_CTL);
8792 }
8793}
8794
8795/*
8796 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8797 * source.
8798 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008799static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008800{
8801 uint32_t val;
8802
8803 val = I915_READ(LCPLL_CTL);
8804
8805 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8806 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8807 return;
8808
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008809 /*
8810 * Make sure we're not on PC8 state before disabling PC8, otherwise
8811 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008812 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008813 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008814
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008815 if (val & LCPLL_POWER_DOWN_ALLOW) {
8816 val &= ~LCPLL_POWER_DOWN_ALLOW;
8817 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008818 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008819 }
8820
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008821 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008822 val |= D_COMP_COMP_FORCE;
8823 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008824 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008825
8826 val = I915_READ(LCPLL_CTL);
8827 val &= ~LCPLL_PLL_DISABLE;
8828 I915_WRITE(LCPLL_CTL, val);
8829
Chris Wilson93220c02016-06-30 15:33:08 +01008830 if (intel_wait_for_register(dev_priv,
8831 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8832 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008833 DRM_ERROR("LCPLL not locked yet\n");
8834
8835 if (val & LCPLL_CD_SOURCE_FCLK) {
8836 val = I915_READ(LCPLL_CTL);
8837 val &= ~LCPLL_CD_SOURCE_FCLK;
8838 I915_WRITE(LCPLL_CTL, val);
8839
Imre Deakf53dd632016-06-28 13:37:32 +03008840 if (wait_for_us((I915_READ(LCPLL_CTL) &
8841 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008842 DRM_ERROR("Switching back to LCPLL failed\n");
8843 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008844
Mika Kuoppala59bad942015-01-16 11:34:40 +02008845 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008846 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008847}
8848
Paulo Zanoni765dab672014-03-07 20:08:18 -03008849/*
8850 * Package states C8 and deeper are really deep PC states that can only be
8851 * reached when all the devices on the system allow it, so even if the graphics
8852 * device allows PC8+, it doesn't mean the system will actually get to these
8853 * states. Our driver only allows PC8+ when going into runtime PM.
8854 *
8855 * The requirements for PC8+ are that all the outputs are disabled, the power
8856 * well is disabled and most interrupts are disabled, and these are also
8857 * requirements for runtime PM. When these conditions are met, we manually do
8858 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8859 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8860 * hang the machine.
8861 *
8862 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8863 * the state of some registers, so when we come back from PC8+ we need to
8864 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8865 * need to take care of the registers kept by RC6. Notice that this happens even
8866 * if we don't put the device in PCI D3 state (which is what currently happens
8867 * because of the runtime PM support).
8868 *
8869 * For more, read "Display Sequences for Package C8" on the hardware
8870 * documentation.
8871 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008872void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008873{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008874 uint32_t val;
8875
Paulo Zanonic67a4702013-08-19 13:18:09 -03008876 DRM_DEBUG_KMS("Enabling package C8+\n");
8877
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008878 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008879 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8880 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8881 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8882 }
8883
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008884 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008885 hsw_disable_lcpll(dev_priv, true, true);
8886}
8887
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008888void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008889{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008890 uint32_t val;
8891
Paulo Zanonic67a4702013-08-19 13:18:09 -03008892 DRM_DEBUG_KMS("Disabling package C8+\n");
8893
8894 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008895 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008896
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008897 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008898 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8899 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8900 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8901 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008902}
8903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008904static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8905 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008906{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008907 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008908 if (!intel_ddi_pll_select(crtc, crtc_state))
8909 return -EINVAL;
8910 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008911
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008912 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008913
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008914 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008915}
8916
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308917static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8918 enum port port,
8919 struct intel_crtc_state *pipe_config)
8920{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921 enum intel_dpll_id id;
8922
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308923 switch (port) {
8924 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008925 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308926 break;
8927 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008928 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308929 break;
8930 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008931 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308932 break;
8933 default:
8934 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008935 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308936 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008937
8938 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308939}
8940
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008941static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8942 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008943 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008944{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008945 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008946 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008947
8948 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008949 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008950
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008951 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008952 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008953
8954 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008955}
8956
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008957static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8958 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008959 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008960{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008961 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008962 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008963
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008964 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008965 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008966 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008967 break;
8968 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008969 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008970 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008971 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008972 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008973 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008974 case PORT_CLK_SEL_LCPLL_810:
8975 id = DPLL_ID_LCPLL_810;
8976 break;
8977 case PORT_CLK_SEL_LCPLL_1350:
8978 id = DPLL_ID_LCPLL_1350;
8979 break;
8980 case PORT_CLK_SEL_LCPLL_2700:
8981 id = DPLL_ID_LCPLL_2700;
8982 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008983 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008984 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008985 /* fall through */
8986 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008987 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008988 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008989
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008991}
8992
Jani Nikulacf304292016-03-18 17:05:41 +02008993static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8994 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008995 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008996{
8997 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008998 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008999 enum intel_display_power_domain power_domain;
9000 u32 tmp;
9001
Imre Deakd9a7bc62016-05-12 16:18:50 +03009002 /*
9003 * The pipe->transcoder mapping is fixed with the exception of the eDP
9004 * transcoder handled below.
9005 */
Jani Nikulacf304292016-03-18 17:05:41 +02009006 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9007
9008 /*
9009 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9010 * consistency and less surprising code; it's in always on power).
9011 */
9012 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9013 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9014 enum pipe trans_edp_pipe;
9015 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9016 default:
9017 WARN(1, "unknown pipe linked to edp transcoder\n");
9018 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9019 case TRANS_DDI_EDP_INPUT_A_ON:
9020 trans_edp_pipe = PIPE_A;
9021 break;
9022 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9023 trans_edp_pipe = PIPE_B;
9024 break;
9025 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9026 trans_edp_pipe = PIPE_C;
9027 break;
9028 }
9029
9030 if (trans_edp_pipe == crtc->pipe)
9031 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9032 }
9033
9034 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9035 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9036 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009037 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009038
9039 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9040
9041 return tmp & PIPECONF_ENABLE;
9042}
9043
Jani Nikula4d1de972016-03-18 17:05:42 +02009044static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9045 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009046 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009047{
9048 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009049 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009050 enum intel_display_power_domain power_domain;
9051 enum port port;
9052 enum transcoder cpu_transcoder;
9053 u32 tmp;
9054
Jani Nikula4d1de972016-03-18 17:05:42 +02009055 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9056 if (port == PORT_A)
9057 cpu_transcoder = TRANSCODER_DSI_A;
9058 else
9059 cpu_transcoder = TRANSCODER_DSI_C;
9060
9061 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9062 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9063 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009064 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009065
Imre Deakdb18b6a2016-03-24 12:41:40 +02009066 /*
9067 * The PLL needs to be enabled with a valid divider
9068 * configuration, otherwise accessing DSI registers will hang
9069 * the machine. See BSpec North Display Engine
9070 * registers/MIPI[BXT]. We can break out here early, since we
9071 * need the same DSI PLL to be enabled for both DSI ports.
9072 */
9073 if (!intel_dsi_pll_is_enabled(dev_priv))
9074 break;
9075
Jani Nikula4d1de972016-03-18 17:05:42 +02009076 /* XXX: this works for video mode only */
9077 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9078 if (!(tmp & DPI_ENABLE))
9079 continue;
9080
9081 tmp = I915_READ(MIPI_CTRL(port));
9082 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9083 continue;
9084
9085 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009086 break;
9087 }
9088
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009089 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009090}
9091
Daniel Vetter26804af2014-06-25 22:01:55 +03009092static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009093 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009094{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009095 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009096 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009097 enum port port;
9098 uint32_t tmp;
9099
9100 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9101
9102 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9103
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009104 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009105 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009106 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309107 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009108 else
9109 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009110
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009111 pll = pipe_config->shared_dpll;
9112 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009113 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9114 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009115 }
9116
Daniel Vetter26804af2014-06-25 22:01:55 +03009117 /*
9118 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9119 * DDI E. So just check whether this pipe is wired to DDI E and whether
9120 * the PCH transcoder is on.
9121 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009122 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009123 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009124 pipe_config->has_pch_encoder = true;
9125
9126 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9127 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9128 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9129
9130 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9131 }
9132}
9133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009134static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009135 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009136{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009137 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009138 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009139 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009140 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009141
Imre Deak17290502016-02-12 18:55:11 +02009142 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9143 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009144 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009145 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009147 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009148
Jani Nikulacf304292016-03-18 17:05:41 +02009149 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009150
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009151 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009152 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9153 WARN_ON(active);
9154 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009155 }
9156
Jani Nikulacf304292016-03-18 17:05:41 +02009157 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009158 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009160 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009161 haswell_get_ddi_port_state(crtc, pipe_config);
9162 intel_get_pipe_timings(crtc, pipe_config);
9163 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009164
Jani Nikulabc58be62016-03-18 17:05:39 +02009165 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009166
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009167 pipe_config->gamma_mode =
9168 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9169
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009170 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309171 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009172
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009173 pipe_config->scaler_state.scaler_id = -1;
9174 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9175 }
9176
Imre Deak17290502016-02-12 18:55:11 +02009177 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9178 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009179 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009180 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009181 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009182 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009183 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009184 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009185
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009186 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009187 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9188 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009189
Jani Nikula4d1de972016-03-18 17:05:42 +02009190 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9191 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009192 pipe_config->pixel_multiplier =
9193 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9194 } else {
9195 pipe_config->pixel_multiplier = 1;
9196 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009197
Imre Deak17290502016-02-12 18:55:11 +02009198out:
9199 for_each_power_domain(power_domain, power_domain_mask)
9200 intel_display_power_put(dev_priv, power_domain);
9201
Jani Nikulacf304292016-03-18 17:05:41 +02009202 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009203}
9204
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009205static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9206 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009207{
9208 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009209 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009211 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009212
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009213 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009214 unsigned int width = plane_state->base.crtc_w;
9215 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009216 unsigned int stride = roundup_pow_of_two(width) * 4;
9217
9218 switch (stride) {
9219 default:
9220 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9221 width, stride);
9222 stride = 256;
9223 /* fallthrough */
9224 case 256:
9225 case 512:
9226 case 1024:
9227 case 2048:
9228 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009229 }
9230
Ville Syrjälädc41c152014-08-13 11:57:05 +03009231 cntl |= CURSOR_ENABLE |
9232 CURSOR_GAMMA_ENABLE |
9233 CURSOR_FORMAT_ARGB |
9234 CURSOR_STRIDE(stride);
9235
9236 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009237 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009238
Ville Syrjälädc41c152014-08-13 11:57:05 +03009239 if (intel_crtc->cursor_cntl != 0 &&
9240 (intel_crtc->cursor_base != base ||
9241 intel_crtc->cursor_size != size ||
9242 intel_crtc->cursor_cntl != cntl)) {
9243 /* On these chipsets we can only modify the base/size/stride
9244 * whilst the cursor is disabled.
9245 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009246 I915_WRITE(CURCNTR(PIPE_A), 0);
9247 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009248 intel_crtc->cursor_cntl = 0;
9249 }
9250
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009251 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009252 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009253 intel_crtc->cursor_base = base;
9254 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009255
9256 if (intel_crtc->cursor_size != size) {
9257 I915_WRITE(CURSIZE, size);
9258 intel_crtc->cursor_size = size;
9259 }
9260
Chris Wilson4b0e3332014-05-30 16:35:26 +03009261 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009262 I915_WRITE(CURCNTR(PIPE_A), cntl);
9263 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009264 intel_crtc->cursor_cntl = cntl;
9265 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009266}
9267
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009268static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9269 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009270{
9271 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009272 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9274 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009275 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009276
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009277 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009278 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009279 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309280 case 64:
9281 cntl |= CURSOR_MODE_64_ARGB_AX;
9282 break;
9283 case 128:
9284 cntl |= CURSOR_MODE_128_ARGB_AX;
9285 break;
9286 case 256:
9287 cntl |= CURSOR_MODE_256_ARGB_AX;
9288 break;
9289 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009290 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309291 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009292 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009293 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009294
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009295 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009296 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009297
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009298 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009299 cntl |= CURSOR_ROTATE_180;
9300 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009301
Chris Wilson4b0e3332014-05-30 16:35:26 +03009302 if (intel_crtc->cursor_cntl != cntl) {
9303 I915_WRITE(CURCNTR(pipe), cntl);
9304 POSTING_READ(CURCNTR(pipe));
9305 intel_crtc->cursor_cntl = cntl;
9306 }
9307
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009308 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009309 I915_WRITE(CURBASE(pipe), base);
9310 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009311
9312 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009313}
9314
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009315/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009316static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009317 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009318{
9319 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009320 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9322 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009323 u32 base = intel_crtc->cursor_addr;
9324 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009325
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009326 if (plane_state) {
9327 int x = plane_state->base.crtc_x;
9328 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009329
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009330 if (x < 0) {
9331 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9332 x = -x;
9333 }
9334 pos |= x << CURSOR_X_SHIFT;
9335
9336 if (y < 0) {
9337 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9338 y = -y;
9339 }
9340 pos |= y << CURSOR_Y_SHIFT;
9341
9342 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009343 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009344 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009345 base += (plane_state->base.crtc_h *
9346 plane_state->base.crtc_w - 1) * 4;
9347 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009348 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009349
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009350 I915_WRITE(CURPOS(pipe), pos);
9351
Jani Nikula2a307c22016-11-30 17:43:04 +02009352 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009353 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009354 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009355 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009356}
9357
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009358static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009359 uint32_t width, uint32_t height)
9360{
9361 if (width == 0 || height == 0)
9362 return false;
9363
9364 /*
9365 * 845g/865g are special in that they are only limited by
9366 * the width of their cursors, the height is arbitrary up to
9367 * the precision of the register. Everything else requires
9368 * square cursors, limited to a few power-of-two sizes.
9369 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009370 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009371 if ((width & 63) != 0)
9372 return false;
9373
Jani Nikula2a307c22016-11-30 17:43:04 +02009374 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009375 return false;
9376
9377 if (height > 1023)
9378 return false;
9379 } else {
9380 switch (width | height) {
9381 case 256:
9382 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009383 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009384 return false;
9385 case 64:
9386 break;
9387 default:
9388 return false;
9389 }
9390 }
9391
9392 return true;
9393}
9394
Jesse Barnes79e53942008-11-07 14:24:08 -08009395/* VESA 640x480x72Hz mode to set on the pipe */
9396static struct drm_display_mode load_detect_mode = {
9397 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9398 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9399};
9400
Daniel Vettera8bb6812014-02-10 18:00:39 +01009401struct drm_framebuffer *
9402__intel_framebuffer_create(struct drm_device *dev,
9403 struct drm_mode_fb_cmd2 *mode_cmd,
9404 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009405{
9406 struct intel_framebuffer *intel_fb;
9407 int ret;
9408
9409 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009410 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009411 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009412
9413 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009414 if (ret)
9415 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009416
9417 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009418
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009419err:
9420 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009421 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009422}
9423
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009424static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009425intel_framebuffer_create(struct drm_device *dev,
9426 struct drm_mode_fb_cmd2 *mode_cmd,
9427 struct drm_i915_gem_object *obj)
9428{
9429 struct drm_framebuffer *fb;
9430 int ret;
9431
9432 ret = i915_mutex_lock_interruptible(dev);
9433 if (ret)
9434 return ERR_PTR(ret);
9435 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9436 mutex_unlock(&dev->struct_mutex);
9437
9438 return fb;
9439}
9440
Chris Wilsond2dff872011-04-19 08:36:26 +01009441static u32
9442intel_framebuffer_pitch_for_width(int width, int bpp)
9443{
9444 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9445 return ALIGN(pitch, 64);
9446}
9447
9448static u32
9449intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9450{
9451 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009452 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009453}
9454
9455static struct drm_framebuffer *
9456intel_framebuffer_create_for_mode(struct drm_device *dev,
9457 struct drm_display_mode *mode,
9458 int depth, int bpp)
9459{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009460 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009461 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009462 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009463
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009464 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009465 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009466 if (IS_ERR(obj))
9467 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009468
9469 mode_cmd.width = mode->hdisplay;
9470 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009471 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9472 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009473 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009474
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009475 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
9476 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009477 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009478
9479 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009480}
9481
9482static struct drm_framebuffer *
9483mode_fits_in_fbdev(struct drm_device *dev,
9484 struct drm_display_mode *mode)
9485{
Daniel Vetter06957262015-08-10 13:34:08 +02009486#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009488 struct drm_i915_gem_object *obj;
9489 struct drm_framebuffer *fb;
9490
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009491 if (!dev_priv->fbdev)
9492 return NULL;
9493
9494 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009495 return NULL;
9496
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009497 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009498 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009499
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009500 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009501 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009502 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009503 return NULL;
9504
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009505 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009506 return NULL;
9507
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009508 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009509 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009510#else
9511 return NULL;
9512#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009513}
9514
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009515static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9516 struct drm_crtc *crtc,
9517 struct drm_display_mode *mode,
9518 struct drm_framebuffer *fb,
9519 int x, int y)
9520{
9521 struct drm_plane_state *plane_state;
9522 int hdisplay, vdisplay;
9523 int ret;
9524
9525 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9526 if (IS_ERR(plane_state))
9527 return PTR_ERR(plane_state);
9528
9529 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009530 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009531 else
9532 hdisplay = vdisplay = 0;
9533
9534 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9535 if (ret)
9536 return ret;
9537 drm_atomic_set_fb_for_plane(plane_state, fb);
9538 plane_state->crtc_x = 0;
9539 plane_state->crtc_y = 0;
9540 plane_state->crtc_w = hdisplay;
9541 plane_state->crtc_h = vdisplay;
9542 plane_state->src_x = x << 16;
9543 plane_state->src_y = y << 16;
9544 plane_state->src_w = hdisplay << 16;
9545 plane_state->src_h = vdisplay << 16;
9546
9547 return 0;
9548}
9549
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009550bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009551 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009552 struct intel_load_detect_pipe *old,
9553 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009554{
9555 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009556 struct intel_encoder *intel_encoder =
9557 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009558 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009559 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009560 struct drm_crtc *crtc = NULL;
9561 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009562 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009563 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009564 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009565 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009566 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009567 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009568 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009569
Chris Wilsond2dff872011-04-19 08:36:26 +01009570 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009571 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009572 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009573
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009574 old->restore_state = NULL;
9575
Rob Clark51fd3712013-11-19 12:10:12 -05009576retry:
9577 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9578 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009579 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009580
Jesse Barnes79e53942008-11-07 14:24:08 -08009581 /*
9582 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009583 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009584 * - if the connector already has an assigned crtc, use it (but make
9585 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009586 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009587 * - try to find the first unused crtc that can drive this connector,
9588 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009589 */
9590
9591 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009592 if (connector->state->crtc) {
9593 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009594
Rob Clark51fd3712013-11-19 12:10:12 -05009595 ret = drm_modeset_lock(&crtc->mutex, ctx);
9596 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009597 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009598
9599 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009600 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009601 }
9602
9603 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009604 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009605 i++;
9606 if (!(encoder->possible_crtcs & (1 << i)))
9607 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009608
9609 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9610 if (ret)
9611 goto fail;
9612
9613 if (possible_crtc->state->enable) {
9614 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009615 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009616 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009617
9618 crtc = possible_crtc;
9619 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009620 }
9621
9622 /*
9623 * If we didn't find an unused CRTC, don't use any.
9624 */
9625 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009626 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009627 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009628 }
9629
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009630found:
9631 intel_crtc = to_intel_crtc(crtc);
9632
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009633 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9634 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009635 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009636
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009637 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009638 restore_state = drm_atomic_state_alloc(dev);
9639 if (!state || !restore_state) {
9640 ret = -ENOMEM;
9641 goto fail;
9642 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009643
9644 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009645 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009646
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009647 connector_state = drm_atomic_get_connector_state(state, connector);
9648 if (IS_ERR(connector_state)) {
9649 ret = PTR_ERR(connector_state);
9650 goto fail;
9651 }
9652
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009653 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9654 if (ret)
9655 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009656
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009657 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9658 if (IS_ERR(crtc_state)) {
9659 ret = PTR_ERR(crtc_state);
9660 goto fail;
9661 }
9662
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009663 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009664
Chris Wilson64927112011-04-20 07:25:26 +01009665 if (!mode)
9666 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009667
Chris Wilsond2dff872011-04-19 08:36:26 +01009668 /* We need a framebuffer large enough to accommodate all accesses
9669 * that the plane may generate whilst we perform load detection.
9670 * We can not rely on the fbcon either being present (we get called
9671 * during its initialisation to detect all boot displays, or it may
9672 * not even exist) or that it is large enough to satisfy the
9673 * requested mode.
9674 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009675 fb = mode_fits_in_fbdev(dev, mode);
9676 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009677 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009678 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009679 } else
9680 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009681 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009682 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009683 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009684 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009685
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009686 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9687 if (ret)
9688 goto fail;
9689
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009690 drm_framebuffer_unreference(fb);
9691
9692 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9693 if (ret)
9694 goto fail;
9695
9696 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9697 if (!ret)
9698 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9699 if (!ret)
9700 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9701 if (ret) {
9702 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9703 goto fail;
9704 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009705
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009706 ret = drm_atomic_commit(state);
9707 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009708 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009709 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009710 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009711
9712 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009713 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009714
Jesse Barnes79e53942008-11-07 14:24:08 -08009715 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009716 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009717 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009718
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009719fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009720 if (state) {
9721 drm_atomic_state_put(state);
9722 state = NULL;
9723 }
9724 if (restore_state) {
9725 drm_atomic_state_put(restore_state);
9726 restore_state = NULL;
9727 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009728
Rob Clark51fd3712013-11-19 12:10:12 -05009729 if (ret == -EDEADLK) {
9730 drm_modeset_backoff(ctx);
9731 goto retry;
9732 }
9733
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009734 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009735}
9736
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009737void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009738 struct intel_load_detect_pipe *old,
9739 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009740{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009741 struct intel_encoder *intel_encoder =
9742 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009743 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009744 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009745 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009746
Chris Wilsond2dff872011-04-19 08:36:26 +01009747 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009748 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009749 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009750
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009751 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009752 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009753
9754 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +01009755 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009756 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009757 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009758}
9759
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009760static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009761 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009762{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009763 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009764 u32 dpll = pipe_config->dpll_hw_state.dpll;
9765
9766 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009767 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009768 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009769 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009770 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009771 return 96000;
9772 else
9773 return 48000;
9774}
9775
Jesse Barnes79e53942008-11-07 14:24:08 -08009776/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009777static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009778 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009779{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009781 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009782 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009783 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009784 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009785 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009786 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009787 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009788
9789 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009790 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009792 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009793
9794 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009795 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009796 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9797 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009798 } else {
9799 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9800 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9801 }
9802
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009803 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009804 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009805 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9806 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009807 else
9808 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 DPLL_FPA01_P1_POST_DIV_SHIFT);
9810
9811 switch (dpll & DPLL_MODE_MASK) {
9812 case DPLLB_MODE_DAC_SERIAL:
9813 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9814 5 : 10;
9815 break;
9816 case DPLLB_MODE_LVDS:
9817 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9818 7 : 14;
9819 break;
9820 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009821 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009822 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009823 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009824 }
9825
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009826 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009827 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009828 else
Imre Deakdccbea32015-06-22 23:35:51 +03009829 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009830 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009831 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009832 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009833
9834 if (is_lvds) {
9835 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9836 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009837
9838 if (lvds & LVDS_CLKB_POWER_UP)
9839 clock.p2 = 7;
9840 else
9841 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009842 } else {
9843 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9844 clock.p1 = 2;
9845 else {
9846 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9847 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9848 }
9849 if (dpll & PLL_P2_DIVIDE_BY_4)
9850 clock.p2 = 4;
9851 else
9852 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009853 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009854
Imre Deakdccbea32015-06-22 23:35:51 +03009855 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009856 }
9857
Ville Syrjälä18442d02013-09-13 16:00:08 +03009858 /*
9859 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009860 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009861 * encoder's get_config() function.
9862 */
Imre Deakdccbea32015-06-22 23:35:51 +03009863 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009864}
9865
Ville Syrjälä6878da02013-09-13 15:59:11 +03009866int intel_dotclock_calculate(int link_freq,
9867 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009868{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009869 /*
9870 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009871 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009872 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009873 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009874 *
9875 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009876 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009877 */
9878
Ville Syrjälä6878da02013-09-13 15:59:11 +03009879 if (!m_n->link_n)
9880 return 0;
9881
9882 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9883}
9884
Ville Syrjälä18442d02013-09-13 16:00:08 +03009885static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009886 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009887{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009888 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009889
9890 /* read out port_clock from the DPLL */
9891 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009892
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009893 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009894 * In case there is an active pipe without active ports,
9895 * we may need some idea for the dotclock anyway.
9896 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009897 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009898 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009899 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009900 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009901}
9902
9903/** Returns the currently programmed mode of the given pipe. */
9904struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9905 struct drm_crtc *crtc)
9906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009907 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009909 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009910 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009911 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009912 int htot = I915_READ(HTOTAL(cpu_transcoder));
9913 int hsync = I915_READ(HSYNC(cpu_transcoder));
9914 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9915 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009916 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009917
9918 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9919 if (!mode)
9920 return NULL;
9921
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009922 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9923 if (!pipe_config) {
9924 kfree(mode);
9925 return NULL;
9926 }
9927
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009928 /*
9929 * Construct a pipe_config sufficient for getting the clock info
9930 * back out of crtc_clock_get.
9931 *
9932 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9933 * to use a real value here instead.
9934 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009935 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9936 pipe_config->pixel_multiplier = 1;
9937 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9938 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9939 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9940 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009941
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009942 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009943 mode->hdisplay = (htot & 0xffff) + 1;
9944 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9945 mode->hsync_start = (hsync & 0xffff) + 1;
9946 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9947 mode->vdisplay = (vtot & 0xffff) + 1;
9948 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9949 mode->vsync_start = (vsync & 0xffff) + 1;
9950 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9951
9952 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009953
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009954 kfree(pipe_config);
9955
Jesse Barnes79e53942008-11-07 14:24:08 -08009956 return mode;
9957}
9958
9959static void intel_crtc_destroy(struct drm_crtc *crtc)
9960{
9961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009962 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009963 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009964
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009965 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009966 work = intel_crtc->flip_work;
9967 intel_crtc->flip_work = NULL;
9968 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009969
Daniel Vetter5a21b662016-05-24 17:13:53 +02009970 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009971 cancel_work_sync(&work->mmio_work);
9972 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009973 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009974 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009975
9976 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009977
Jesse Barnes79e53942008-11-07 14:24:08 -08009978 kfree(intel_crtc);
9979}
9980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009981static void intel_unpin_work_fn(struct work_struct *__work)
9982{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009983 struct intel_flip_work *work =
9984 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009985 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9986 struct drm_device *dev = crtc->base.dev;
9987 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009988
Daniel Vetter5a21b662016-05-24 17:13:53 +02009989 if (is_mmio_work(work))
9990 flush_work(&work->mmio_work);
9991
9992 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009993 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009994 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009995 mutex_unlock(&dev->struct_mutex);
9996
Chris Wilsone8a261e2016-07-20 13:31:49 +01009997 i915_gem_request_put(work->flip_queued_req);
9998
Chris Wilson5748b6a2016-08-04 16:32:38 +01009999 intel_frontbuffer_flip_complete(to_i915(dev),
10000 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010001 intel_fbc_post_update(crtc);
10002 drm_framebuffer_unreference(work->old_fb);
10003
10004 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10005 atomic_dec(&crtc->unpin_work_count);
10006
10007 kfree(work);
10008}
10009
10010/* Is 'a' after or equal to 'b'? */
10011static bool g4x_flip_count_after_eq(u32 a, u32 b)
10012{
10013 return !((a - b) & 0x80000000);
10014}
10015
10016static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10017 struct intel_flip_work *work)
10018{
10019 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010020 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010021
Chris Wilson8af29b02016-09-09 14:11:47 +010010022 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010023 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010024
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010025 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010026 * The relevant registers doen't exist on pre-ctg.
10027 * As the flip done interrupt doesn't trigger for mmio
10028 * flips on gmch platforms, a flip count check isn't
10029 * really needed there. But since ctg has the registers,
10030 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010031 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010032 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010033 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010034
Daniel Vetter5a21b662016-05-24 17:13:53 +020010035 /*
10036 * BDW signals flip done immediately if the plane
10037 * is disabled, even if the plane enable is already
10038 * armed to occur at the next vblank :(
10039 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010040
Daniel Vetter5a21b662016-05-24 17:13:53 +020010041 /*
10042 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10043 * used the same base address. In that case the mmio flip might
10044 * have completed, but the CS hasn't even executed the flip yet.
10045 *
10046 * A flip count check isn't enough as the CS might have updated
10047 * the base address just after start of vblank, but before we
10048 * managed to process the interrupt. This means we'd complete the
10049 * CS flip too soon.
10050 *
10051 * Combining both checks should get us a good enough result. It may
10052 * still happen that the CS flip has been executed, but has not
10053 * yet actually completed. But in case the base address is the same
10054 * anyway, we don't really care.
10055 */
10056 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10057 crtc->flip_work->gtt_offset &&
10058 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10059 crtc->flip_work->flip_count);
10060}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010061
Daniel Vetter5a21b662016-05-24 17:13:53 +020010062static bool
10063__pageflip_finished_mmio(struct intel_crtc *crtc,
10064 struct intel_flip_work *work)
10065{
10066 /*
10067 * MMIO work completes when vblank is different from
10068 * flip_queued_vblank.
10069 *
10070 * Reset counter value doesn't matter, this is handled by
10071 * i915_wait_request finishing early, so no need to handle
10072 * reset here.
10073 */
10074 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010075}
10076
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010077
10078static bool pageflip_finished(struct intel_crtc *crtc,
10079 struct intel_flip_work *work)
10080{
10081 if (!atomic_read(&work->pending))
10082 return false;
10083
10084 smp_rmb();
10085
Daniel Vetter5a21b662016-05-24 17:13:53 +020010086 if (is_mmio_work(work))
10087 return __pageflip_finished_mmio(crtc, work);
10088 else
10089 return __pageflip_finished_cs(crtc, work);
10090}
10091
10092void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10093{
Chris Wilson91c8a322016-07-05 10:40:23 +010010094 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010095 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010096 struct intel_flip_work *work;
10097 unsigned long flags;
10098
10099 /* Ignore early vblank irqs */
10100 if (!crtc)
10101 return;
10102
Daniel Vetterf3260382014-09-15 14:55:23 +020010103 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010104 * This is called both by irq handlers and the reset code (to complete
10105 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010106 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010107 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010108 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010109
10110 if (work != NULL &&
10111 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010112 pageflip_finished(crtc, work))
10113 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010114
10115 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010116}
10117
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010118void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010119{
Chris Wilson91c8a322016-07-05 10:40:23 +010010120 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010121 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010122 struct intel_flip_work *work;
10123 unsigned long flags;
10124
10125 /* Ignore early vblank irqs */
10126 if (!crtc)
10127 return;
10128
10129 /*
10130 * This is called both by irq handlers and the reset code (to complete
10131 * lost pageflips) so needs the full irqsave spinlocks.
10132 */
10133 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010134 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010135
Daniel Vetter5a21b662016-05-24 17:13:53 +020010136 if (work != NULL &&
10137 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010138 pageflip_finished(crtc, work))
10139 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010140
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010141 spin_unlock_irqrestore(&dev->event_lock, flags);
10142}
10143
Daniel Vetter5a21b662016-05-24 17:13:53 +020010144static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10145 struct intel_flip_work *work)
10146{
10147 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10148
10149 /* Ensure that the work item is consistent when activating it ... */
10150 smp_mb__before_atomic();
10151 atomic_set(&work->pending, 1);
10152}
10153
10154static int intel_gen2_queue_flip(struct drm_device *dev,
10155 struct drm_crtc *crtc,
10156 struct drm_framebuffer *fb,
10157 struct drm_i915_gem_object *obj,
10158 struct drm_i915_gem_request *req,
10159 uint32_t flags)
10160{
Chris Wilson7e37f882016-08-02 22:50:21 +010010161 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10163 u32 flip_mask;
10164 int ret;
10165
10166 ret = intel_ring_begin(req, 6);
10167 if (ret)
10168 return ret;
10169
10170 /* Can't queue multiple flips, so wait for the previous
10171 * one to finish before executing the next.
10172 */
10173 if (intel_crtc->plane)
10174 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10175 else
10176 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010177 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10178 intel_ring_emit(ring, MI_NOOP);
10179 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010180 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010010181 intel_ring_emit(ring, fb->pitches[0]);
10182 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10183 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010184
10185 return 0;
10186}
10187
10188static int intel_gen3_queue_flip(struct drm_device *dev,
10189 struct drm_crtc *crtc,
10190 struct drm_framebuffer *fb,
10191 struct drm_i915_gem_object *obj,
10192 struct drm_i915_gem_request *req,
10193 uint32_t flags)
10194{
Chris Wilson7e37f882016-08-02 22:50:21 +010010195 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10197 u32 flip_mask;
10198 int ret;
10199
10200 ret = intel_ring_begin(req, 6);
10201 if (ret)
10202 return ret;
10203
10204 if (intel_crtc->plane)
10205 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10206 else
10207 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010208 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10209 intel_ring_emit(ring, MI_NOOP);
10210 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010211 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010010212 intel_ring_emit(ring, fb->pitches[0]);
10213 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10214 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010215
10216 return 0;
10217}
10218
10219static int intel_gen4_queue_flip(struct drm_device *dev,
10220 struct drm_crtc *crtc,
10221 struct drm_framebuffer *fb,
10222 struct drm_i915_gem_object *obj,
10223 struct drm_i915_gem_request *req,
10224 uint32_t flags)
10225{
Chris Wilson7e37f882016-08-02 22:50:21 +010010226 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010227 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10229 uint32_t pf, pipesrc;
10230 int ret;
10231
10232 ret = intel_ring_begin(req, 4);
10233 if (ret)
10234 return ret;
10235
10236 /* i965+ uses the linear or tiled offsets from the
10237 * Display Registers (which do not change across a page-flip)
10238 * so we need only reprogram the base address.
10239 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010240 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010241 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010010242 intel_ring_emit(ring, fb->pitches[0]);
10243 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010244 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020010245
10246 /* XXX Enabling the panel-fitter across page-flip is so far
10247 * untested on non-native modes, so ignore it for now.
10248 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10249 */
10250 pf = 0;
10251 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010252 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010253
10254 return 0;
10255}
10256
10257static int intel_gen6_queue_flip(struct drm_device *dev,
10258 struct drm_crtc *crtc,
10259 struct drm_framebuffer *fb,
10260 struct drm_i915_gem_object *obj,
10261 struct drm_i915_gem_request *req,
10262 uint32_t flags)
10263{
Chris Wilson7e37f882016-08-02 22:50:21 +010010264 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010265 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10267 uint32_t pf, pipesrc;
10268 int ret;
10269
10270 ret = intel_ring_begin(req, 4);
10271 if (ret)
10272 return ret;
10273
Chris Wilsonb5321f32016-08-02 22:50:18 +010010274 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010276 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010277 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010010278 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010279
10280 /* Contrary to the suggestions in the documentation,
10281 * "Enable Panel Fitter" does not seem to be required when page
10282 * flipping with a non-native mode, and worse causes a normal
10283 * modeset to fail.
10284 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10285 */
10286 pf = 0;
10287 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010288 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010289
10290 return 0;
10291}
10292
10293static int intel_gen7_queue_flip(struct drm_device *dev,
10294 struct drm_crtc *crtc,
10295 struct drm_framebuffer *fb,
10296 struct drm_i915_gem_object *obj,
10297 struct drm_i915_gem_request *req,
10298 uint32_t flags)
10299{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010300 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010010301 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10303 uint32_t plane_bit = 0;
10304 int len, ret;
10305
10306 switch (intel_crtc->plane) {
10307 case PLANE_A:
10308 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10309 break;
10310 case PLANE_B:
10311 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10312 break;
10313 case PLANE_C:
10314 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10315 break;
10316 default:
10317 WARN_ONCE(1, "unknown plane in flip command\n");
10318 return -ENODEV;
10319 }
10320
10321 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010322 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010323 len += 6;
10324 /*
10325 * On Gen 8, SRM is now taking an extra dword to accommodate
10326 * 48bits addresses, and we need a NOOP for the batch size to
10327 * stay even.
10328 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010329 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010330 len += 2;
10331 }
10332
10333 /*
10334 * BSpec MI_DISPLAY_FLIP for IVB:
10335 * "The full packet must be contained within the same cache line."
10336 *
10337 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10338 * cacheline, if we ever start emitting more commands before
10339 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10340 * then do the cacheline alignment, and finally emit the
10341 * MI_DISPLAY_FLIP.
10342 */
10343 ret = intel_ring_cacheline_align(req);
10344 if (ret)
10345 return ret;
10346
10347 ret = intel_ring_begin(req, len);
10348 if (ret)
10349 return ret;
10350
10351 /* Unmask the flip-done completion message. Note that the bspec says that
10352 * we should do this for both the BCS and RCS, and that we must not unmask
10353 * more than one flip event at any time (or ensure that one flip message
10354 * can be sent by waiting for flip-done prior to queueing new flips).
10355 * Experimentation says that BCS works despite DERRMR masking all
10356 * flip-done completion events and that unmasking all planes at once
10357 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10358 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10359 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010360 if (req->engine->id == RCS) {
10361 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10362 intel_ring_emit_reg(ring, DERRMR);
10363 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010364 DERRMR_PIPEB_PRI_FLIP_DONE |
10365 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010366 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010010367 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010368 MI_SRM_LRM_GLOBAL_GTT);
10369 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010010370 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020010371 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010010372 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010010373 intel_ring_emit(ring,
10374 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010375 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010010376 intel_ring_emit(ring, 0);
10377 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010378 }
10379 }
10380
Chris Wilsonb5321f32016-08-02 22:50:18 +010010381 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010382 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010383 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010010384 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10385 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020010386
10387 return 0;
10388}
10389
10390static bool use_mmio_flip(struct intel_engine_cs *engine,
10391 struct drm_i915_gem_object *obj)
10392{
10393 /*
10394 * This is not being used for older platforms, because
10395 * non-availability of flip done interrupt forces us to use
10396 * CS flips. Older platforms derive flip done using some clever
10397 * tricks involving the flip_pending status bits and vblank irqs.
10398 * So using MMIO flips there would disrupt this mechanism.
10399 */
10400
10401 if (engine == NULL)
10402 return true;
10403
10404 if (INTEL_GEN(engine->i915) < 5)
10405 return false;
10406
10407 if (i915.use_mmio_flip < 0)
10408 return false;
10409 else if (i915.use_mmio_flip > 0)
10410 return true;
10411 else if (i915.enable_execlists)
10412 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010413
Chris Wilsond07f0e52016-10-28 13:58:44 +010010414 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010415}
10416
10417static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10418 unsigned int rotation,
10419 struct intel_flip_work *work)
10420{
10421 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010422 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010423 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10424 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010425 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010426
10427 ctl = I915_READ(PLANE_CTL(pipe, 0));
10428 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010429 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010430 case DRM_FORMAT_MOD_NONE:
10431 break;
10432 case I915_FORMAT_MOD_X_TILED:
10433 ctl |= PLANE_CTL_TILED_X;
10434 break;
10435 case I915_FORMAT_MOD_Y_TILED:
10436 ctl |= PLANE_CTL_TILED_Y;
10437 break;
10438 case I915_FORMAT_MOD_Yf_TILED:
10439 ctl |= PLANE_CTL_TILED_YF;
10440 break;
10441 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010442 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010443 }
10444
10445 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010446 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10447 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10448 */
10449 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10450 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10451
10452 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10453 POSTING_READ(PLANE_SURF(pipe, 0));
10454}
10455
10456static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10457 struct intel_flip_work *work)
10458{
10459 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010460 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010461 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010462 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10463 u32 dspcntr;
10464
10465 dspcntr = I915_READ(reg);
10466
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010467 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010468 dspcntr |= DISPPLANE_TILED;
10469 else
10470 dspcntr &= ~DISPPLANE_TILED;
10471
10472 I915_WRITE(reg, dspcntr);
10473
10474 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10475 POSTING_READ(DSPSURF(intel_crtc->plane));
10476}
10477
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010478static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010479{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010480 struct intel_flip_work *work =
10481 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010482 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10484 struct intel_framebuffer *intel_fb =
10485 to_intel_framebuffer(crtc->base.primary->fb);
10486 struct drm_i915_gem_object *obj = intel_fb->obj;
10487
Chris Wilsond07f0e52016-10-28 13:58:44 +010010488 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010489
10490 intel_pipe_update_start(crtc);
10491
10492 if (INTEL_GEN(dev_priv) >= 9)
10493 skl_do_mmio_flip(crtc, work->rotation, work);
10494 else
10495 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10496 ilk_do_mmio_flip(crtc, work);
10497
10498 intel_pipe_update_end(crtc, work);
10499}
10500
10501static int intel_default_queue_flip(struct drm_device *dev,
10502 struct drm_crtc *crtc,
10503 struct drm_framebuffer *fb,
10504 struct drm_i915_gem_object *obj,
10505 struct drm_i915_gem_request *req,
10506 uint32_t flags)
10507{
10508 return -ENODEV;
10509}
10510
10511static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10512 struct intel_crtc *intel_crtc,
10513 struct intel_flip_work *work)
10514{
10515 u32 addr, vblank;
10516
10517 if (!atomic_read(&work->pending))
10518 return false;
10519
10520 smp_rmb();
10521
10522 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10523 if (work->flip_ready_vblank == 0) {
10524 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010525 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010526 return false;
10527
10528 work->flip_ready_vblank = vblank;
10529 }
10530
10531 if (vblank - work->flip_ready_vblank < 3)
10532 return false;
10533
10534 /* Potential stall - if we see that the flip has happened,
10535 * assume a missed interrupt. */
10536 if (INTEL_GEN(dev_priv) >= 4)
10537 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10538 else
10539 addr = I915_READ(DSPADDR(intel_crtc->plane));
10540
10541 /* There is a potential issue here with a false positive after a flip
10542 * to the same address. We could address this by checking for a
10543 * non-incrementing frame counter.
10544 */
10545 return addr == work->gtt_offset;
10546}
10547
10548void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10549{
Chris Wilson91c8a322016-07-05 10:40:23 +010010550 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010551 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010552 struct intel_flip_work *work;
10553
10554 WARN_ON(!in_interrupt());
10555
10556 if (crtc == NULL)
10557 return;
10558
10559 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010560 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010561
10562 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010563 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010564 WARN_ONCE(1,
10565 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010566 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10567 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010568 work = NULL;
10569 }
10570
10571 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010572 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010573 intel_queue_rps_boost_for_request(work->flip_queued_req);
10574 spin_unlock(&dev->event_lock);
10575}
10576
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010577__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010578static int intel_crtc_page_flip(struct drm_crtc *crtc,
10579 struct drm_framebuffer *fb,
10580 struct drm_pending_vblank_event *event,
10581 uint32_t page_flip_flags)
10582{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010583 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010584 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010585 struct drm_framebuffer *old_fb = crtc->primary->fb;
10586 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10588 struct drm_plane *primary = crtc->primary;
10589 enum pipe pipe = intel_crtc->pipe;
10590 struct intel_flip_work *work;
10591 struct intel_engine_cs *engine;
10592 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010593 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010594 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010595 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010596
Daniel Vetter5a21b662016-05-24 17:13:53 +020010597 /*
10598 * drm_mode_page_flip_ioctl() should already catch this, but double
10599 * check to be safe. In the future we may enable pageflipping from
10600 * a disabled primary plane.
10601 */
10602 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10603 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010604
Daniel Vetter5a21b662016-05-24 17:13:53 +020010605 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010606 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010607 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010608
Daniel Vetter5a21b662016-05-24 17:13:53 +020010609 /*
10610 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10611 * Note that pitch changes could also affect these register.
10612 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010613 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010614 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10615 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10616 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010617
Daniel Vetter5a21b662016-05-24 17:13:53 +020010618 if (i915_terminally_wedged(&dev_priv->gpu_error))
10619 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010620
Daniel Vetter5a21b662016-05-24 17:13:53 +020010621 work = kzalloc(sizeof(*work), GFP_KERNEL);
10622 if (work == NULL)
10623 return -ENOMEM;
10624
10625 work->event = event;
10626 work->crtc = crtc;
10627 work->old_fb = old_fb;
10628 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010629
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010630 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010631 if (ret)
10632 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010633
Daniel Vetter5a21b662016-05-24 17:13:53 +020010634 /* We borrow the event spin lock for protecting flip_work */
10635 spin_lock_irq(&dev->event_lock);
10636 if (intel_crtc->flip_work) {
10637 /* Before declaring the flip queue wedged, check if
10638 * the hardware completed the operation behind our backs.
10639 */
10640 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10641 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10642 page_flip_completed(intel_crtc);
10643 } else {
10644 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10645 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010646
Daniel Vetter5a21b662016-05-24 17:13:53 +020010647 drm_crtc_vblank_put(crtc);
10648 kfree(work);
10649 return -EBUSY;
10650 }
10651 }
10652 intel_crtc->flip_work = work;
10653 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010654
Daniel Vetter5a21b662016-05-24 17:13:53 +020010655 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10656 flush_workqueue(dev_priv->wq);
10657
10658 /* Reference the objects for the scheduled work. */
10659 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010660
10661 crtc->primary->fb = fb;
10662 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010663
Chris Wilson25dc5562016-07-20 13:31:52 +010010664 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665
10666 ret = i915_mutex_lock_interruptible(dev);
10667 if (ret)
10668 goto cleanup;
10669
Chris Wilson8af29b02016-09-09 14:11:47 +010010670 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10671 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010672 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010673 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010674 }
10675
10676 atomic_inc(&intel_crtc->unpin_work_count);
10677
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010678 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010679 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10680
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010681 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010682 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010683 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010684 /* vlv: DISPLAY_FLIP fails to change tiling */
10685 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010686 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010687 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010688 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010689 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010690 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010691 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010692 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010693 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010694 }
10695
10696 mmio_flip = use_mmio_flip(engine, obj);
10697
Chris Wilson058d88c2016-08-15 10:49:06 +010010698 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10699 if (IS_ERR(vma)) {
10700 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010701 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010702 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010703
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010704 work->old_vma = to_intel_plane_state(primary->state)->vma;
10705 to_intel_plane_state(primary->state)->vma = vma;
10706
10707 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010708 work->rotation = crtc->primary->state->rotation;
10709
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010710 /*
10711 * There's the potential that the next frame will not be compatible with
10712 * FBC, so we want to call pre_update() before the actual page flip.
10713 * The problem is that pre_update() caches some information about the fb
10714 * object, so we want to do this only after the object is pinned. Let's
10715 * be on the safe side and do this immediately before scheduling the
10716 * flip.
10717 */
10718 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10719 to_intel_plane_state(primary->state));
10720
Daniel Vetter5a21b662016-05-24 17:13:53 +020010721 if (mmio_flip) {
10722 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010723 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010724 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010725 request = i915_gem_request_alloc(engine,
10726 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010727 if (IS_ERR(request)) {
10728 ret = PTR_ERR(request);
10729 goto cleanup_unpin;
10730 }
10731
Chris Wilsona2bc4692016-09-09 14:11:56 +010010732 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010733 if (ret)
10734 goto cleanup_request;
10735
Daniel Vetter5a21b662016-05-24 17:13:53 +020010736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10737 page_flip_flags);
10738 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010739 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010740
10741 intel_mark_page_flip_active(intel_crtc, work);
10742
Chris Wilson8e637172016-08-02 22:50:26 +010010743 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010744 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010745 }
10746
Chris Wilson92117f02016-11-28 14:36:48 +000010747 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010748 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10749 to_intel_plane(primary)->frontbuffer_bit);
10750 mutex_unlock(&dev->struct_mutex);
10751
Chris Wilson5748b6a2016-08-04 16:32:38 +010010752 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010753 to_intel_plane(primary)->frontbuffer_bit);
10754
10755 trace_i915_flip_request(intel_crtc->plane, obj);
10756
10757 return 0;
10758
Chris Wilson8e637172016-08-02 22:50:26 +010010759cleanup_request:
10760 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010761cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010762 to_intel_plane_state(primary->state)->vma = work->old_vma;
10763 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010764cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010765 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010766unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010767 mutex_unlock(&dev->struct_mutex);
10768cleanup:
10769 crtc->primary->fb = old_fb;
10770 update_state_fb(crtc->primary);
10771
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010772 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010773 drm_framebuffer_unreference(work->old_fb);
10774
10775 spin_lock_irq(&dev->event_lock);
10776 intel_crtc->flip_work = NULL;
10777 spin_unlock_irq(&dev->event_lock);
10778
10779 drm_crtc_vblank_put(crtc);
10780free_work:
10781 kfree(work);
10782
10783 if (ret == -EIO) {
10784 struct drm_atomic_state *state;
10785 struct drm_plane_state *plane_state;
10786
10787out_hang:
10788 state = drm_atomic_state_alloc(dev);
10789 if (!state)
10790 return -ENOMEM;
10791 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10792
10793retry:
10794 plane_state = drm_atomic_get_plane_state(state, primary);
10795 ret = PTR_ERR_OR_ZERO(plane_state);
10796 if (!ret) {
10797 drm_atomic_set_fb_for_plane(plane_state, fb);
10798
10799 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10800 if (!ret)
10801 ret = drm_atomic_commit(state);
10802 }
10803
10804 if (ret == -EDEADLK) {
10805 drm_modeset_backoff(state->acquire_ctx);
10806 drm_atomic_state_clear(state);
10807 goto retry;
10808 }
10809
Chris Wilson08536952016-10-14 13:18:18 +010010810 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010811
10812 if (ret == 0 && event) {
10813 spin_lock_irq(&dev->event_lock);
10814 drm_crtc_send_vblank_event(crtc, event);
10815 spin_unlock_irq(&dev->event_lock);
10816 }
10817 }
10818 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010819}
10820
Daniel Vetter5a21b662016-05-24 17:13:53 +020010821
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010822/**
10823 * intel_wm_need_update - Check whether watermarks need updating
10824 * @plane: drm plane
10825 * @state: new plane state
10826 *
10827 * Check current plane state versus the new one to determine whether
10828 * watermarks need to be recalculated.
10829 *
10830 * Returns true or false.
10831 */
10832static bool intel_wm_need_update(struct drm_plane *plane,
10833 struct drm_plane_state *state)
10834{
Matt Roperd21fbe82015-09-24 15:53:12 -070010835 struct intel_plane_state *new = to_intel_plane_state(state);
10836 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10837
10838 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010839 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010840 return true;
10841
10842 if (!cur->base.fb || !new->base.fb)
10843 return false;
10844
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010845 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010846 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010847 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10848 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10849 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10850 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010851 return true;
10852
10853 return false;
10854}
10855
Matt Roperd21fbe82015-09-24 15:53:12 -070010856static bool needs_scaling(struct intel_plane_state *state)
10857{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010858 int src_w = drm_rect_width(&state->base.src) >> 16;
10859 int src_h = drm_rect_height(&state->base.src) >> 16;
10860 int dst_w = drm_rect_width(&state->base.dst);
10861 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010862
10863 return (src_w != dst_w || src_h != dst_h);
10864}
10865
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010866int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10867 struct drm_plane_state *plane_state)
10868{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010869 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010870 struct drm_crtc *crtc = crtc_state->crtc;
10871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10872 struct drm_plane *plane = plane_state->plane;
10873 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010874 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010875 struct intel_plane_state *old_plane_state =
10876 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010877 bool mode_changed = needs_modeset(crtc_state);
10878 bool was_crtc_enabled = crtc->state->active;
10879 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010880 bool turn_off, turn_on, visible, was_visible;
10881 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010882 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010883
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010010884 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010885 ret = skl_update_scaler_plane(
10886 to_intel_crtc_state(crtc_state),
10887 to_intel_plane_state(plane_state));
10888 if (ret)
10889 return ret;
10890 }
10891
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010892 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010893 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010894
10895 if (!was_crtc_enabled && WARN_ON(was_visible))
10896 was_visible = false;
10897
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010898 /*
10899 * Visibility is calculated as if the crtc was on, but
10900 * after scaler setup everything depends on it being off
10901 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010902 *
10903 * FIXME this is wrong for watermarks. Watermarks should also
10904 * be computed as if the pipe would be active. Perhaps move
10905 * per-plane wm computation to the .check_plane() hook, and
10906 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010907 */
10908 if (!is_crtc_enabled)
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010909 plane_state->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010910
10911 if (!was_visible && !visible)
10912 return 0;
10913
Maarten Lankhorste8861672016-02-24 11:24:26 +010010914 if (fb != old_plane_state->base.fb)
10915 pipe_config->fb_changed = true;
10916
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010917 turn_off = was_visible && (!visible || mode_changed);
10918 turn_on = visible && (!was_visible || mode_changed);
10919
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010920 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030010921 intel_crtc->base.base.id,
10922 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010923 plane->base.id, plane->name,
10924 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010925
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010926 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
10927 plane->base.id, plane->name,
10928 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010929 turn_off, turn_on, mode_changed);
10930
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010931 if (turn_on) {
10932 pipe_config->update_wm_pre = true;
10933
10934 /* must disable cxsr around plane enable/disable */
10935 if (plane->type != DRM_PLANE_TYPE_CURSOR)
10936 pipe_config->disable_cxsr = true;
10937 } else if (turn_off) {
10938 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010939
Ville Syrjälä852eb002015-06-24 22:00:07 +030010940 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010010941 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010942 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030010943 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010944 /* FIXME bollocks */
10945 pipe_config->update_wm_pre = true;
10946 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030010947 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010948
Matt Ropered4a6a72016-02-23 17:20:13 -080010949 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010950 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010951 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080010952 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
10953
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010954 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010010955 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010956
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010957 /*
10958 * WaCxSRDisabledForSpriteScaling:ivb
10959 *
10960 * cstate->update_wm was already set above, so this flag will
10961 * take effect when we commit and program watermarks.
10962 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010963 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010964 needs_scaling(to_intel_plane_state(plane_state)) &&
10965 !needs_scaling(old_plane_state))
10966 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010967
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010968 return 0;
10969}
10970
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010971static bool encoders_cloneable(const struct intel_encoder *a,
10972 const struct intel_encoder *b)
10973{
10974 /* masks could be asymmetric, so check both ways */
10975 return a == b || (a->cloneable & (1 << b->type) &&
10976 b->cloneable & (1 << a->type));
10977}
10978
10979static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10980 struct intel_crtc *crtc,
10981 struct intel_encoder *encoder)
10982{
10983 struct intel_encoder *source_encoder;
10984 struct drm_connector *connector;
10985 struct drm_connector_state *connector_state;
10986 int i;
10987
10988 for_each_connector_in_state(state, connector, connector_state, i) {
10989 if (connector_state->crtc != &crtc->base)
10990 continue;
10991
10992 source_encoder =
10993 to_intel_encoder(connector_state->best_encoder);
10994 if (!encoders_cloneable(encoder, source_encoder))
10995 return false;
10996 }
10997
10998 return true;
10999}
11000
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011001static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11002 struct drm_crtc_state *crtc_state)
11003{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011004 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011005 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011007 struct intel_crtc_state *pipe_config =
11008 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011009 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011010 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011011 bool mode_changed = needs_modeset(crtc_state);
11012
Ville Syrjälä852eb002015-06-24 22:00:07 +030011013 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011014 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011015
Maarten Lankhorstad421372015-06-15 12:33:42 +020011016 if (mode_changed && crtc_state->enable &&
11017 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011018 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011019 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11020 pipe_config);
11021 if (ret)
11022 return ret;
11023 }
11024
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011025 if (crtc_state->color_mgmt_changed) {
11026 ret = intel_color_check(crtc, crtc_state);
11027 if (ret)
11028 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011029
11030 /*
11031 * Changing color management on Intel hardware is
11032 * handled as part of planes update.
11033 */
11034 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011035 }
11036
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011037 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011038 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011039 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011040 if (ret) {
11041 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011042 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011043 }
11044 }
11045
11046 if (dev_priv->display.compute_intermediate_wm &&
11047 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11048 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11049 return 0;
11050
11051 /*
11052 * Calculate 'intermediate' watermarks that satisfy both the
11053 * old state and the new state. We can program these
11054 * immediately.
11055 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011056 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011057 intel_crtc,
11058 pipe_config);
11059 if (ret) {
11060 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11061 return ret;
11062 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011063 } else if (dev_priv->display.compute_intermediate_wm) {
11064 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11065 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011066 }
11067
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011068 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011069 if (mode_changed)
11070 ret = skl_update_scaler_crtc(pipe_config);
11071
11072 if (!ret)
11073 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11074 pipe_config);
11075 }
11076
11077 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011078}
11079
Jani Nikula65b38e02015-04-13 11:26:56 +030011080static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011081 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011082 .atomic_begin = intel_begin_crtc_commit,
11083 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011084 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011085};
11086
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011087static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11088{
11089 struct intel_connector *connector;
11090
11091 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011092 if (connector->base.state->crtc)
11093 drm_connector_unreference(&connector->base);
11094
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011095 if (connector->base.encoder) {
11096 connector->base.state->best_encoder =
11097 connector->base.encoder;
11098 connector->base.state->crtc =
11099 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011100
11101 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011102 } else {
11103 connector->base.state->best_encoder = NULL;
11104 connector->base.state->crtc = NULL;
11105 }
11106 }
11107}
11108
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011109static void
Robin Schroereba905b2014-05-18 02:24:50 +020011110connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011111 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011112{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011113 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011114 int bpp = pipe_config->pipe_bpp;
11115
11116 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011117 connector->base.base.id,
11118 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011119
11120 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011121 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011122 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011123 bpp, info->bpc * 3);
11124 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011125 }
11126
Mario Kleiner196f9542016-07-06 12:05:45 +020011127 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011128 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011129 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11130 bpp);
11131 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011132 }
11133}
11134
11135static int
11136compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011137 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011138{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011139 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011140 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011141 struct drm_connector *connector;
11142 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011143 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011144
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011145 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11146 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011147 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011148 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011149 bpp = 12*3;
11150 else
11151 bpp = 8*3;
11152
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011153
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011154 pipe_config->pipe_bpp = bpp;
11155
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011156 state = pipe_config->base.state;
11157
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011158 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011159 for_each_connector_in_state(state, connector, connector_state, i) {
11160 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011161 continue;
11162
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011163 connected_sink_compute_bpp(to_intel_connector(connector),
11164 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011165 }
11166
11167 return bpp;
11168}
11169
Daniel Vetter644db712013-09-19 14:53:58 +020011170static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11171{
11172 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11173 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011174 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011175 mode->crtc_hdisplay, mode->crtc_hsync_start,
11176 mode->crtc_hsync_end, mode->crtc_htotal,
11177 mode->crtc_vdisplay, mode->crtc_vsync_start,
11178 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11179}
11180
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011181static inline void
11182intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011183 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011184{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011185 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11186 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011187 m_n->gmch_m, m_n->gmch_n,
11188 m_n->link_m, m_n->link_n, m_n->tu);
11189}
11190
Daniel Vetterc0b03412013-05-28 12:05:54 +020011191static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011192 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011193 const char *context)
11194{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011195 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011196 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011197 struct drm_plane *plane;
11198 struct intel_plane *intel_plane;
11199 struct intel_plane_state *state;
11200 struct drm_framebuffer *fb;
11201
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011202 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11203 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011204
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011205 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11206 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011207 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011208
11209 if (pipe_config->has_pch_encoder)
11210 intel_dump_m_n_config(pipe_config, "fdi",
11211 pipe_config->fdi_lanes,
11212 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011213
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011214 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011215 intel_dump_m_n_config(pipe_config, "dp m_n",
11216 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011217 if (pipe_config->has_drrs)
11218 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11219 pipe_config->lane_count,
11220 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011221 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011222
Daniel Vetter55072d12014-11-20 16:10:28 +010011223 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011224 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011225
Daniel Vetterc0b03412013-05-28 12:05:54 +020011226 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011227 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011228 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011229 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11230 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011231 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011232 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011233 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11234 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011235
11236 if (INTEL_GEN(dev_priv) >= 9)
11237 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11238 crtc->num_scalers,
11239 pipe_config->scaler_state.scaler_users,
11240 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011241
11242 if (HAS_GMCH_DISPLAY(dev_priv))
11243 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11244 pipe_config->gmch_pfit.control,
11245 pipe_config->gmch_pfit.pgm_ratios,
11246 pipe_config->gmch_pfit.lvds_border_bits);
11247 else
11248 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11249 pipe_config->pch_pfit.pos,
11250 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011251 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011252
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011253 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11254 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011255
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011256 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011257
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011258 DRM_DEBUG_KMS("planes on this crtc\n");
11259 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011260 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011261 intel_plane = to_intel_plane(plane);
11262 if (intel_plane->pipe != crtc->pipe)
11263 continue;
11264
11265 state = to_intel_plane_state(plane->state);
11266 fb = state->base.fb;
11267 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011268 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11269 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011270 continue;
11271 }
11272
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011273 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11274 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011275 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011276 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011277 if (INTEL_GEN(dev_priv) >= 9)
11278 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11279 state->scaler_id,
11280 state->base.src.x1 >> 16,
11281 state->base.src.y1 >> 16,
11282 drm_rect_width(&state->base.src) >> 16,
11283 drm_rect_height(&state->base.src) >> 16,
11284 state->base.dst.x1, state->base.dst.y1,
11285 drm_rect_width(&state->base.dst),
11286 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011287 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011288}
11289
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011290static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011291{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011292 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011293 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011294 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011295 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011296
11297 /*
11298 * Walk the connector list instead of the encoder
11299 * list to detect the problem on ddi platforms
11300 * where there's just one encoder per digital port.
11301 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011302 drm_for_each_connector(connector, dev) {
11303 struct drm_connector_state *connector_state;
11304 struct intel_encoder *encoder;
11305
11306 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11307 if (!connector_state)
11308 connector_state = connector->state;
11309
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011310 if (!connector_state->best_encoder)
11311 continue;
11312
11313 encoder = to_intel_encoder(connector_state->best_encoder);
11314
11315 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011316
11317 switch (encoder->type) {
11318 unsigned int port_mask;
11319 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011320 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011321 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011322 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011323 case INTEL_OUTPUT_HDMI:
11324 case INTEL_OUTPUT_EDP:
11325 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11326
11327 /* the same port mustn't appear more than once */
11328 if (used_ports & port_mask)
11329 return false;
11330
11331 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011332 break;
11333 case INTEL_OUTPUT_DP_MST:
11334 used_mst_ports |=
11335 1 << enc_to_mst(&encoder->base)->primary->port;
11336 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011337 default:
11338 break;
11339 }
11340 }
11341
Ville Syrjälä477321e2016-07-28 17:50:40 +030011342 /* can't mix MST and SST/HDMI on the same port */
11343 if (used_ports & used_mst_ports)
11344 return false;
11345
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011346 return true;
11347}
11348
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011349static void
11350clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11351{
11352 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011353 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011354 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011355 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011356 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011357
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011358 /* FIXME: before the switch to atomic started, a new pipe_config was
11359 * kzalloc'd. Code that depends on any field being zero should be
11360 * fixed, so that the crtc_state can be safely duplicated. For now,
11361 * only fields that are know to not cause problems are preserved. */
11362
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011363 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011364 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011365 shared_dpll = crtc_state->shared_dpll;
11366 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011367 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011368
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011369 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011370
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011371 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011372 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011373 crtc_state->shared_dpll = shared_dpll;
11374 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011375 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011376}
11377
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011378static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011379intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011380 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011381{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011382 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011383 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011384 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011385 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011386 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011387 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011388 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011389
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011390 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011391
Daniel Vettere143a212013-07-04 12:01:15 +020011392 pipe_config->cpu_transcoder =
11393 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011394
Imre Deak2960bc92013-07-30 13:36:32 +030011395 /*
11396 * Sanitize sync polarity flags based on requested ones. If neither
11397 * positive or negative polarity is requested, treat this as meaning
11398 * negative polarity.
11399 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011400 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011401 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011402 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011404 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011405 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011406 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011407
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011408 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11409 pipe_config);
11410 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011411 goto fail;
11412
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011413 /*
11414 * Determine the real pipe dimensions. Note that stereo modes can
11415 * increase the actual pipe size due to the frame doubling and
11416 * insertion of additional space for blanks between the frame. This
11417 * is stored in the crtc timings. We use the requested mode to do this
11418 * computation to clearly distinguish it from the adjusted mode, which
11419 * can be changed by the connectors in the below retry loop.
11420 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011421 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011422 &pipe_config->pipe_src_w,
11423 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011424
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011425 for_each_connector_in_state(state, connector, connector_state, i) {
11426 if (connector_state->crtc != crtc)
11427 continue;
11428
11429 encoder = to_intel_encoder(connector_state->best_encoder);
11430
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011431 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11432 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11433 goto fail;
11434 }
11435
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011436 /*
11437 * Determine output_types before calling the .compute_config()
11438 * hooks so that the hooks can use this information safely.
11439 */
11440 pipe_config->output_types |= 1 << encoder->type;
11441 }
11442
Daniel Vettere29c22c2013-02-21 00:00:16 +010011443encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011444 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011445 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011446 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011447
Daniel Vetter135c81b2013-07-21 21:37:09 +020011448 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011449 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11450 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011451
Daniel Vetter7758a112012-07-08 19:40:39 +020011452 /* Pass our mode to the connectors and the CRTC to give them a chance to
11453 * adjust it according to limitations or connector properties, and also
11454 * a chance to reject the mode entirely.
11455 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011456 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011457 if (connector_state->crtc != crtc)
11458 continue;
11459
11460 encoder = to_intel_encoder(connector_state->best_encoder);
11461
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011462 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011463 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011464 goto fail;
11465 }
11466 }
11467
Daniel Vetterff9a6752013-06-01 17:16:21 +020011468 /* Set default port clock if not overwritten by the encoder. Needs to be
11469 * done afterwards in case the encoder adjusts the mode. */
11470 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011471 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011472 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011473
Daniel Vettera43f6e02013-06-07 23:10:32 +020011474 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011475 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011476 DRM_DEBUG_KMS("CRTC fixup failed\n");
11477 goto fail;
11478 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011479
11480 if (ret == RETRY) {
11481 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11482 ret = -EINVAL;
11483 goto fail;
11484 }
11485
11486 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11487 retry = false;
11488 goto encoder_retry;
11489 }
11490
Daniel Vettere8fa4272015-08-12 11:43:34 +020011491 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011492 * only enable it on 6bpc panels and when its not a compliance
11493 * test requesting 6bpc video pattern.
11494 */
11495 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11496 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011497 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011498 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011499
Daniel Vetter7758a112012-07-08 19:40:39 +020011500fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011501 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011502}
11503
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011504static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011505intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011506{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011507 struct drm_crtc *crtc;
11508 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011509 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011510
Ville Syrjälä76688512014-01-10 11:28:06 +020011511 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011512 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011513 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011514
11515 /* Update hwmode for vblank functions */
11516 if (crtc->state->active)
11517 crtc->hwmode = crtc->state->adjusted_mode;
11518 else
11519 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011520
11521 /*
11522 * Update legacy state to satisfy fbc code. This can
11523 * be removed when fbc uses the atomic state.
11524 */
11525 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11526 struct drm_plane_state *plane_state = crtc->primary->state;
11527
11528 crtc->primary->fb = plane_state->fb;
11529 crtc->x = plane_state->src_x >> 16;
11530 crtc->y = plane_state->src_y >> 16;
11531 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011532 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011533}
11534
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011535static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011536{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011537 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011538
11539 if (clock1 == clock2)
11540 return true;
11541
11542 if (!clock1 || !clock2)
11543 return false;
11544
11545 diff = abs(clock1 - clock2);
11546
11547 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11548 return true;
11549
11550 return false;
11551}
11552
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011553static bool
11554intel_compare_m_n(unsigned int m, unsigned int n,
11555 unsigned int m2, unsigned int n2,
11556 bool exact)
11557{
11558 if (m == m2 && n == n2)
11559 return true;
11560
11561 if (exact || !m || !n || !m2 || !n2)
11562 return false;
11563
11564 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11565
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011566 if (n > n2) {
11567 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011568 m2 <<= 1;
11569 n2 <<= 1;
11570 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011571 } else if (n < n2) {
11572 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011573 m <<= 1;
11574 n <<= 1;
11575 }
11576 }
11577
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011578 if (n != n2)
11579 return false;
11580
11581 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011582}
11583
11584static bool
11585intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11586 struct intel_link_m_n *m2_n2,
11587 bool adjust)
11588{
11589 if (m_n->tu == m2_n2->tu &&
11590 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11591 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11592 intel_compare_m_n(m_n->link_m, m_n->link_n,
11593 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11594 if (adjust)
11595 *m2_n2 = *m_n;
11596
11597 return true;
11598 }
11599
11600 return false;
11601}
11602
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011603static void __printf(3, 4)
11604pipe_config_err(bool adjust, const char *name, const char *format, ...)
11605{
11606 char *level;
11607 unsigned int category;
11608 struct va_format vaf;
11609 va_list args;
11610
11611 if (adjust) {
11612 level = KERN_DEBUG;
11613 category = DRM_UT_KMS;
11614 } else {
11615 level = KERN_ERR;
11616 category = DRM_UT_NONE;
11617 }
11618
11619 va_start(args, format);
11620 vaf.fmt = format;
11621 vaf.va = &args;
11622
11623 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11624
11625 va_end(args);
11626}
11627
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011628static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011629intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011630 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011631 struct intel_crtc_state *pipe_config,
11632 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011633{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011634 bool ret = true;
11635
Daniel Vetter66e985c2013-06-05 13:34:20 +020011636#define PIPE_CONF_CHECK_X(name) \
11637 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011638 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011639 "(expected 0x%08x, found 0x%08x)\n", \
11640 current_config->name, \
11641 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011642 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011643 }
11644
Daniel Vetter08a24032013-04-19 11:25:34 +020011645#define PIPE_CONF_CHECK_I(name) \
11646 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011647 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011648 "(expected %i, found %i)\n", \
11649 current_config->name, \
11650 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011651 ret = false; \
11652 }
11653
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011654#define PIPE_CONF_CHECK_P(name) \
11655 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011656 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011657 "(expected %p, found %p)\n", \
11658 current_config->name, \
11659 pipe_config->name); \
11660 ret = false; \
11661 }
11662
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011663#define PIPE_CONF_CHECK_M_N(name) \
11664 if (!intel_compare_link_m_n(&current_config->name, \
11665 &pipe_config->name,\
11666 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011667 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011668 "(expected tu %i gmch %i/%i link %i/%i, " \
11669 "found tu %i, gmch %i/%i link %i/%i)\n", \
11670 current_config->name.tu, \
11671 current_config->name.gmch_m, \
11672 current_config->name.gmch_n, \
11673 current_config->name.link_m, \
11674 current_config->name.link_n, \
11675 pipe_config->name.tu, \
11676 pipe_config->name.gmch_m, \
11677 pipe_config->name.gmch_n, \
11678 pipe_config->name.link_m, \
11679 pipe_config->name.link_n); \
11680 ret = false; \
11681 }
11682
Daniel Vetter55c561a2016-03-30 11:34:36 +020011683/* This is required for BDW+ where there is only one set of registers for
11684 * switching between high and low RR.
11685 * This macro can be used whenever a comparison has to be made between one
11686 * hw state and multiple sw state variables.
11687 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011688#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11689 if (!intel_compare_link_m_n(&current_config->name, \
11690 &pipe_config->name, adjust) && \
11691 !intel_compare_link_m_n(&current_config->alt_name, \
11692 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011693 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011694 "(expected tu %i gmch %i/%i link %i/%i, " \
11695 "or tu %i gmch %i/%i link %i/%i, " \
11696 "found tu %i, gmch %i/%i link %i/%i)\n", \
11697 current_config->name.tu, \
11698 current_config->name.gmch_m, \
11699 current_config->name.gmch_n, \
11700 current_config->name.link_m, \
11701 current_config->name.link_n, \
11702 current_config->alt_name.tu, \
11703 current_config->alt_name.gmch_m, \
11704 current_config->alt_name.gmch_n, \
11705 current_config->alt_name.link_m, \
11706 current_config->alt_name.link_n, \
11707 pipe_config->name.tu, \
11708 pipe_config->name.gmch_m, \
11709 pipe_config->name.gmch_n, \
11710 pipe_config->name.link_m, \
11711 pipe_config->name.link_n); \
11712 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011713 }
11714
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011715#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11716 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011717 pipe_config_err(adjust, __stringify(name), \
11718 "(%x) (expected %i, found %i)\n", \
11719 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011720 current_config->name & (mask), \
11721 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011722 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011723 }
11724
Ville Syrjälä5e550652013-09-06 23:29:07 +030011725#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11726 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011727 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011728 "(expected %i, found %i)\n", \
11729 current_config->name, \
11730 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011731 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011732 }
11733
Daniel Vetterbb760062013-06-06 14:55:52 +020011734#define PIPE_CONF_QUIRK(quirk) \
11735 ((current_config->quirks | pipe_config->quirks) & (quirk))
11736
Daniel Vettereccb1402013-05-22 00:50:22 +020011737 PIPE_CONF_CHECK_I(cpu_transcoder);
11738
Daniel Vetter08a24032013-04-19 11:25:34 +020011739 PIPE_CONF_CHECK_I(has_pch_encoder);
11740 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011741 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011742
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011743 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011744 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011745
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011746 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011747 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011748
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011749 if (current_config->has_drrs)
11750 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11751 } else
11752 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011753
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011754 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011755
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011756 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11757 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11758 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11759 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11760 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11761 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011762
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011763 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11764 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11765 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11766 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11767 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11768 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011769
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011770 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011771 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011772 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011773 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011774 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011775 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011776
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011777 PIPE_CONF_CHECK_I(has_audio);
11778
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011779 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011780 DRM_MODE_FLAG_INTERLACE);
11781
Daniel Vetterbb760062013-06-06 14:55:52 +020011782 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011783 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011784 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011785 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011786 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011787 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011788 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011789 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011790 DRM_MODE_FLAG_NVSYNC);
11791 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011792
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011793 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011794 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011795 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011796 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011797 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011798
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011799 if (!adjust) {
11800 PIPE_CONF_CHECK_I(pipe_src_w);
11801 PIPE_CONF_CHECK_I(pipe_src_h);
11802
11803 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11804 if (current_config->pch_pfit.enabled) {
11805 PIPE_CONF_CHECK_X(pch_pfit.pos);
11806 PIPE_CONF_CHECK_X(pch_pfit.size);
11807 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011808
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011809 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011810 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011811 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011812
Jesse Barnese59150d2014-01-07 13:30:45 -080011813 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011814 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011815 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011816
Ville Syrjälä282740f2013-09-04 18:30:03 +030011817 PIPE_CONF_CHECK_I(double_wide);
11818
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011819 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011820 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011821 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011822 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11823 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011824 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011825 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011826 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11827 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11828 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011829
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011830 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11831 PIPE_CONF_CHECK_X(dsi_pll.div);
11832
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011833 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011834 PIPE_CONF_CHECK_I(pipe_bpp);
11835
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011836 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011837 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011838
Daniel Vetter66e985c2013-06-05 13:34:20 +020011839#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011840#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011841#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011842#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011843#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011844#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011845
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011846 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011847}
11848
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011849static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11850 const struct intel_crtc_state *pipe_config)
11851{
11852 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011853 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011854 &pipe_config->fdi_m_n);
11855 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11856
11857 /*
11858 * FDI already provided one idea for the dotclock.
11859 * Yell if the encoder disagrees.
11860 */
11861 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11862 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11863 fdi_dotclock, dotclock);
11864 }
11865}
11866
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011867static void verify_wm_state(struct drm_crtc *crtc,
11868 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011869{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011870 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011871 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011872 struct skl_pipe_wm hw_wm, *sw_wm;
11873 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11874 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11876 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011877 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011878
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011879 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011880 return;
11881
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011882 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011883 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011884
Damien Lespiau08db6652014-11-04 17:06:52 +000011885 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11886 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11887
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011888 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011889 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011890 hw_plane_wm = &hw_wm.planes[plane];
11891 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011892
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011893 /* Watermarks */
11894 for (level = 0; level <= max_level; level++) {
11895 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11896 &sw_plane_wm->wm[level]))
11897 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011898
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011899 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11900 pipe_name(pipe), plane + 1, level,
11901 sw_plane_wm->wm[level].plane_en,
11902 sw_plane_wm->wm[level].plane_res_b,
11903 sw_plane_wm->wm[level].plane_res_l,
11904 hw_plane_wm->wm[level].plane_en,
11905 hw_plane_wm->wm[level].plane_res_b,
11906 hw_plane_wm->wm[level].plane_res_l);
11907 }
11908
11909 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11910 &sw_plane_wm->trans_wm)) {
11911 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11912 pipe_name(pipe), plane + 1,
11913 sw_plane_wm->trans_wm.plane_en,
11914 sw_plane_wm->trans_wm.plane_res_b,
11915 sw_plane_wm->trans_wm.plane_res_l,
11916 hw_plane_wm->trans_wm.plane_en,
11917 hw_plane_wm->trans_wm.plane_res_b,
11918 hw_plane_wm->trans_wm.plane_res_l);
11919 }
11920
11921 /* DDB */
11922 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11923 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11924
11925 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011926 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011927 pipe_name(pipe), plane + 1,
11928 sw_ddb_entry->start, sw_ddb_entry->end,
11929 hw_ddb_entry->start, hw_ddb_entry->end);
11930 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011931 }
11932
Lyude27082492016-08-24 07:48:10 +020011933 /*
11934 * cursor
11935 * If the cursor plane isn't active, we may not have updated it's ddb
11936 * allocation. In that case since the ddb allocation will be updated
11937 * once the plane becomes visible, we can skip this check
11938 */
11939 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011940 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11941 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011942
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011943 /* Watermarks */
11944 for (level = 0; level <= max_level; level++) {
11945 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11946 &sw_plane_wm->wm[level]))
11947 continue;
11948
11949 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11950 pipe_name(pipe), level,
11951 sw_plane_wm->wm[level].plane_en,
11952 sw_plane_wm->wm[level].plane_res_b,
11953 sw_plane_wm->wm[level].plane_res_l,
11954 hw_plane_wm->wm[level].plane_en,
11955 hw_plane_wm->wm[level].plane_res_b,
11956 hw_plane_wm->wm[level].plane_res_l);
11957 }
11958
11959 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11960 &sw_plane_wm->trans_wm)) {
11961 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11962 pipe_name(pipe),
11963 sw_plane_wm->trans_wm.plane_en,
11964 sw_plane_wm->trans_wm.plane_res_b,
11965 sw_plane_wm->trans_wm.plane_res_l,
11966 hw_plane_wm->trans_wm.plane_en,
11967 hw_plane_wm->trans_wm.plane_res_b,
11968 hw_plane_wm->trans_wm.plane_res_l);
11969 }
11970
11971 /* DDB */
11972 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11973 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11974
11975 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011976 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011977 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011978 sw_ddb_entry->start, sw_ddb_entry->end,
11979 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011980 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011981 }
11982}
11983
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011984static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011985verify_connector_state(struct drm_device *dev,
11986 struct drm_atomic_state *state,
11987 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011988{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011989 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011990 struct drm_connector_state *old_conn_state;
11991 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011992
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011993 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011994 struct drm_encoder *encoder = connector->encoder;
11995 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011996
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011997 if (state->crtc != crtc)
11998 continue;
11999
Daniel Vetter5a21b662016-05-24 17:13:53 +020012000 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012001
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012002 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012003 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012004 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012005}
12006
12007static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012008verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012009{
12010 struct intel_encoder *encoder;
12011 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012012
Damien Lespiaub2784e12014-08-05 11:29:37 +010012013 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012014 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012015 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012016
12017 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12018 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012019 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012020
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012021 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012022 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012023 continue;
12024 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012025
12026 I915_STATE_WARN(connector->base.state->crtc !=
12027 encoder->base.crtc,
12028 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012029 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012030
Rob Clarke2c719b2014-12-15 13:56:32 -050012031 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012032 "encoder's enabled state mismatch "
12033 "(expected %i, found %i)\n",
12034 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012035
12036 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012037 bool active;
12038
12039 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012040 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012041 "encoder detached but still enabled on pipe %c.\n",
12042 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012043 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012044 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012045}
12046
12047static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012048verify_crtc_state(struct drm_crtc *crtc,
12049 struct drm_crtc_state *old_crtc_state,
12050 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012051{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012052 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012053 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012054 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12056 struct intel_crtc_state *pipe_config, *sw_config;
12057 struct drm_atomic_state *old_state;
12058 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012059
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012060 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012061 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012062 pipe_config = to_intel_crtc_state(old_crtc_state);
12063 memset(pipe_config, 0, sizeof(*pipe_config));
12064 pipe_config->base.crtc = crtc;
12065 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012066
Ville Syrjälä78108b72016-05-27 20:59:19 +030012067 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012069 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012070
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012071 /* hw state is inconsistent with the pipe quirk */
12072 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12073 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12074 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012075
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012076 I915_STATE_WARN(new_crtc_state->active != active,
12077 "crtc active state doesn't match with hw state "
12078 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012079
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012080 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12081 "transitional active state does not match atomic hw state "
12082 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012083
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012084 for_each_encoder_on_crtc(dev, crtc, encoder) {
12085 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012086
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012087 active = encoder->get_hw_state(encoder, &pipe);
12088 I915_STATE_WARN(active != new_crtc_state->active,
12089 "[ENCODER:%i] active %i with crtc active %i\n",
12090 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012091
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012092 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12093 "Encoder connected to wrong pipe %c\n",
12094 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012095
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012096 if (active) {
12097 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012098 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012099 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012100 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012101
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012102 intel_crtc_compute_pixel_rate(pipe_config);
12103
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012104 if (!new_crtc_state->active)
12105 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012106
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012107 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012108
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012109 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012110 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012111 pipe_config, false)) {
12112 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12113 intel_dump_pipe_config(intel_crtc, pipe_config,
12114 "[hw state]");
12115 intel_dump_pipe_config(intel_crtc, sw_config,
12116 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012117 }
12118}
12119
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012120static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012121verify_single_dpll_state(struct drm_i915_private *dev_priv,
12122 struct intel_shared_dpll *pll,
12123 struct drm_crtc *crtc,
12124 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012125{
12126 struct intel_dpll_hw_state dpll_hw_state;
12127 unsigned crtc_mask;
12128 bool active;
12129
12130 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12131
12132 DRM_DEBUG_KMS("%s\n", pll->name);
12133
12134 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12135
12136 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12137 I915_STATE_WARN(!pll->on && pll->active_mask,
12138 "pll in active use but not on in sw tracking\n");
12139 I915_STATE_WARN(pll->on && !pll->active_mask,
12140 "pll is on but not used by any active crtc\n");
12141 I915_STATE_WARN(pll->on != active,
12142 "pll on state mismatch (expected %i, found %i)\n",
12143 pll->on, active);
12144 }
12145
12146 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012147 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012148 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012149 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012150
12151 return;
12152 }
12153
12154 crtc_mask = 1 << drm_crtc_index(crtc);
12155
12156 if (new_state->active)
12157 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12158 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12159 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12160 else
12161 I915_STATE_WARN(pll->active_mask & crtc_mask,
12162 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12163 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12164
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012165 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012166 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012167 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012168
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012169 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012170 &dpll_hw_state,
12171 sizeof(dpll_hw_state)),
12172 "pll hw state mismatch\n");
12173}
12174
12175static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012176verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12177 struct drm_crtc_state *old_crtc_state,
12178 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012179{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012180 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012181 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12182 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12183
12184 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012185 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012186
12187 if (old_state->shared_dpll &&
12188 old_state->shared_dpll != new_state->shared_dpll) {
12189 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12190 struct intel_shared_dpll *pll = old_state->shared_dpll;
12191
12192 I915_STATE_WARN(pll->active_mask & crtc_mask,
12193 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12194 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012195 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012196 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12197 pipe_name(drm_crtc_index(crtc)));
12198 }
12199}
12200
12201static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012202intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012203 struct drm_atomic_state *state,
12204 struct drm_crtc_state *old_state,
12205 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012206{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012207 if (!needs_modeset(new_state) &&
12208 !to_intel_crtc_state(new_state)->update_pipe)
12209 return;
12210
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012211 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012212 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012213 verify_crtc_state(crtc, old_state, new_state);
12214 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012215}
12216
12217static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012218verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012219{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012221 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012222
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012223 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012224 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012225}
Daniel Vetter53589012013-06-05 13:34:16 +020012226
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012227static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012228intel_modeset_verify_disabled(struct drm_device *dev,
12229 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012230{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012231 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012232 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012233 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012234}
12235
Ville Syrjälä80715b22014-05-15 20:23:23 +030012236static void update_scanline_offset(struct intel_crtc *crtc)
12237{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012239
12240 /*
12241 * The scanline counter increments at the leading edge of hsync.
12242 *
12243 * On most platforms it starts counting from vtotal-1 on the
12244 * first active line. That means the scanline counter value is
12245 * always one less than what we would expect. Ie. just after
12246 * start of vblank, which also occurs at start of hsync (on the
12247 * last active line), the scanline counter will read vblank_start-1.
12248 *
12249 * On gen2 the scanline counter starts counting from 1 instead
12250 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12251 * to keep the value positive), instead of adding one.
12252 *
12253 * On HSW+ the behaviour of the scanline counter depends on the output
12254 * type. For DP ports it behaves like most other platforms, but on HDMI
12255 * there's an extra 1 line difference. So we need to add two instead of
12256 * one to the value.
12257 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012258 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012259 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012260 int vtotal;
12261
Ville Syrjälä124abe02015-09-08 13:40:45 +030012262 vtotal = adjusted_mode->crtc_vtotal;
12263 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012264 vtotal /= 2;
12265
12266 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012267 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012268 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012269 crtc->scanline_offset = 2;
12270 } else
12271 crtc->scanline_offset = 1;
12272}
12273
Maarten Lankhorstad421372015-06-15 12:33:42 +020012274static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012275{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012276 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012277 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012278 struct drm_crtc *crtc;
12279 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012280 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012281
12282 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012283 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012284
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012285 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012287 struct intel_shared_dpll *old_dpll =
12288 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012289
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012290 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012291 continue;
12292
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012293 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012294
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012295 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012296 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012297
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012298 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012299 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012300}
12301
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012302/*
12303 * This implements the workaround described in the "notes" section of the mode
12304 * set sequence documentation. When going from no pipes or single pipe to
12305 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12306 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12307 */
12308static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12309{
12310 struct drm_crtc_state *crtc_state;
12311 struct intel_crtc *intel_crtc;
12312 struct drm_crtc *crtc;
12313 struct intel_crtc_state *first_crtc_state = NULL;
12314 struct intel_crtc_state *other_crtc_state = NULL;
12315 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12316 int i;
12317
12318 /* look at all crtc's that are going to be enabled in during modeset */
12319 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12320 intel_crtc = to_intel_crtc(crtc);
12321
12322 if (!crtc_state->active || !needs_modeset(crtc_state))
12323 continue;
12324
12325 if (first_crtc_state) {
12326 other_crtc_state = to_intel_crtc_state(crtc_state);
12327 break;
12328 } else {
12329 first_crtc_state = to_intel_crtc_state(crtc_state);
12330 first_pipe = intel_crtc->pipe;
12331 }
12332 }
12333
12334 /* No workaround needed? */
12335 if (!first_crtc_state)
12336 return 0;
12337
12338 /* w/a possibly needed, check how many crtc's are already enabled. */
12339 for_each_intel_crtc(state->dev, intel_crtc) {
12340 struct intel_crtc_state *pipe_config;
12341
12342 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12343 if (IS_ERR(pipe_config))
12344 return PTR_ERR(pipe_config);
12345
12346 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12347
12348 if (!pipe_config->base.active ||
12349 needs_modeset(&pipe_config->base))
12350 continue;
12351
12352 /* 2 or more enabled crtcs means no need for w/a */
12353 if (enabled_pipe != INVALID_PIPE)
12354 return 0;
12355
12356 enabled_pipe = intel_crtc->pipe;
12357 }
12358
12359 if (enabled_pipe != INVALID_PIPE)
12360 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12361 else if (other_crtc_state)
12362 other_crtc_state->hsw_workaround_pipe = first_pipe;
12363
12364 return 0;
12365}
12366
Ville Syrjälä8d965612016-11-14 18:35:10 +020012367static int intel_lock_all_pipes(struct drm_atomic_state *state)
12368{
12369 struct drm_crtc *crtc;
12370
12371 /* Add all pipes to the state */
12372 for_each_crtc(state->dev, crtc) {
12373 struct drm_crtc_state *crtc_state;
12374
12375 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12376 if (IS_ERR(crtc_state))
12377 return PTR_ERR(crtc_state);
12378 }
12379
12380 return 0;
12381}
12382
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012383static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12384{
12385 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012386
Ville Syrjälä8d965612016-11-14 18:35:10 +020012387 /*
12388 * Add all pipes to the state, and force
12389 * a modeset on all the active ones.
12390 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012391 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012392 struct drm_crtc_state *crtc_state;
12393 int ret;
12394
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012395 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12396 if (IS_ERR(crtc_state))
12397 return PTR_ERR(crtc_state);
12398
12399 if (!crtc_state->active || needs_modeset(crtc_state))
12400 continue;
12401
12402 crtc_state->mode_changed = true;
12403
12404 ret = drm_atomic_add_affected_connectors(state, crtc);
12405 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012406 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012407
12408 ret = drm_atomic_add_affected_planes(state, crtc);
12409 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012410 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012411 }
12412
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012413 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012414}
12415
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012416static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012417{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012418 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012419 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012420 struct drm_crtc *crtc;
12421 struct drm_crtc_state *crtc_state;
12422 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012423
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012424 if (!check_digital_port_conflicts(state)) {
12425 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12426 return -EINVAL;
12427 }
12428
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012429 intel_state->modeset = true;
12430 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012431 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12432 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012433
12434 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12435 if (crtc_state->active)
12436 intel_state->active_crtcs |= 1 << i;
12437 else
12438 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012439
12440 if (crtc_state->active != crtc->state->active)
12441 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012442 }
12443
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012444 /*
12445 * See if the config requires any additional preparation, e.g.
12446 * to adjust global state with pipes off. We need to do this
12447 * here so we can get the modeset_pipe updated config for the new
12448 * mode set on this crtc. For other crtcs we need to use the
12449 * adjusted_mode bits in the crtc directly.
12450 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012451 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012452 ret = dev_priv->display.modeset_calc_cdclk(state);
12453 if (ret < 0)
12454 return ret;
12455
Ville Syrjälä8d965612016-11-14 18:35:10 +020012456 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012457 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012458 * holding all the crtc locks, even if we don't end up
12459 * touching the hardware
12460 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012461 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12462 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012463 ret = intel_lock_all_pipes(state);
12464 if (ret < 0)
12465 return ret;
12466 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012467
Ville Syrjälä8d965612016-11-14 18:35:10 +020012468 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012469 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12470 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012471 ret = intel_modeset_all_pipes(state);
12472 if (ret < 0)
12473 return ret;
12474 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012475
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012476 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12477 intel_state->cdclk.logical.cdclk,
12478 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012479 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012480 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012481 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012482
Maarten Lankhorstad421372015-06-15 12:33:42 +020012483 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012484
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012485 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012486 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012487
Maarten Lankhorstad421372015-06-15 12:33:42 +020012488 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012489}
12490
Matt Roperaa363132015-09-24 15:53:18 -070012491/*
12492 * Handle calculation of various watermark data at the end of the atomic check
12493 * phase. The code here should be run after the per-crtc and per-plane 'check'
12494 * handlers to ensure that all derived state has been updated.
12495 */
Matt Roper55994c22016-05-12 07:06:08 -070012496static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012497{
12498 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012499 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012500
12501 /* Is there platform-specific watermark information to calculate? */
12502 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012503 return dev_priv->display.compute_global_watermarks(state);
12504
12505 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012506}
12507
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012508/**
12509 * intel_atomic_check - validate state object
12510 * @dev: drm device
12511 * @state: state to validate
12512 */
12513static int intel_atomic_check(struct drm_device *dev,
12514 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012515{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012516 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012517 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012518 struct drm_crtc *crtc;
12519 struct drm_crtc_state *crtc_state;
12520 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012521 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012522
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012523 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012524 if (ret)
12525 return ret;
12526
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012527 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012528 struct intel_crtc_state *pipe_config =
12529 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012530
12531 /* Catch I915_MODE_FLAG_INHERITED */
12532 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12533 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012534
Daniel Vetter26495482015-07-15 14:15:52 +020012535 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012536 continue;
12537
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012538 if (!crtc_state->enable) {
12539 any_ms = true;
12540 continue;
12541 }
12542
Daniel Vetter26495482015-07-15 14:15:52 +020012543 /* FIXME: For only active_changed we shouldn't need to do any
12544 * state recomputation at all. */
12545
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012546 ret = drm_atomic_add_affected_connectors(state, crtc);
12547 if (ret)
12548 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012549
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012550 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012551 if (ret) {
12552 intel_dump_pipe_config(to_intel_crtc(crtc),
12553 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012554 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012555 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012556
Jani Nikula73831232015-11-19 10:26:30 +020012557 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012558 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012559 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012560 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012561 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012562 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012563 }
12564
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012565 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012566 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012567
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012568 ret = drm_atomic_add_affected_planes(state, crtc);
12569 if (ret)
12570 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012571
Daniel Vetter26495482015-07-15 14:15:52 +020012572 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12573 needs_modeset(crtc_state) ?
12574 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012575 }
12576
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012577 if (any_ms) {
12578 ret = intel_modeset_checks(state);
12579
12580 if (ret)
12581 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012582 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012583 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012584 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012585
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012586 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012587 if (ret)
12588 return ret;
12589
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012590 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012591 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012592}
12593
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012594static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012595 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012596{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012597 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012598 struct drm_crtc_state *crtc_state;
12599 struct drm_crtc *crtc;
12600 int i, ret;
12601
Daniel Vetter5a21b662016-05-24 17:13:53 +020012602 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12603 if (state->legacy_cursor_update)
12604 continue;
12605
12606 ret = intel_crtc_wait_for_pending_flips(crtc);
12607 if (ret)
12608 return ret;
12609
12610 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12611 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012612 }
12613
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012614 ret = mutex_lock_interruptible(&dev->struct_mutex);
12615 if (ret)
12616 return ret;
12617
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012618 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012619 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012620
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012621 return ret;
12622}
12623
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012624u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12625{
12626 struct drm_device *dev = crtc->base.dev;
12627
12628 if (!dev->max_vblank_count)
12629 return drm_accurate_vblank_count(&crtc->base);
12630
12631 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12632}
12633
Daniel Vetter5a21b662016-05-24 17:13:53 +020012634static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12635 struct drm_i915_private *dev_priv,
12636 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012637{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012638 unsigned last_vblank_count[I915_MAX_PIPES];
12639 enum pipe pipe;
12640 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012641
Daniel Vetter5a21b662016-05-24 17:13:53 +020012642 if (!crtc_mask)
12643 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012644
Daniel Vetter5a21b662016-05-24 17:13:53 +020012645 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012646 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12647 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012648
Daniel Vetter5a21b662016-05-24 17:13:53 +020012649 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012650 continue;
12651
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012652 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012653 if (WARN_ON(ret != 0)) {
12654 crtc_mask &= ~(1 << pipe);
12655 continue;
12656 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012657
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012658 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012659 }
12660
12661 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012662 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12663 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012664 long lret;
12665
12666 if (!((1 << pipe) & crtc_mask))
12667 continue;
12668
12669 lret = wait_event_timeout(dev->vblank[pipe].queue,
12670 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012671 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012672 msecs_to_jiffies(50));
12673
12674 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12675
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012676 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012677 }
12678}
12679
Daniel Vetter5a21b662016-05-24 17:13:53 +020012680static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012681{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012682 /* fb updated, need to unpin old fb */
12683 if (crtc_state->fb_changed)
12684 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012685
Daniel Vetter5a21b662016-05-24 17:13:53 +020012686 /* wm changes, need vblank before final wm's */
12687 if (crtc_state->update_wm_post)
12688 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012689
Daniel Vetter5a21b662016-05-24 17:13:53 +020012690 /*
12691 * cxsr is re-enabled after vblank.
12692 * This is already handled by crtc_state->update_wm_post,
12693 * but added for clarity.
12694 */
12695 if (crtc_state->disable_cxsr)
12696 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012697
Daniel Vetter5a21b662016-05-24 17:13:53 +020012698 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012699}
12700
Lyude896e5bb2016-08-24 07:48:09 +020012701static void intel_update_crtc(struct drm_crtc *crtc,
12702 struct drm_atomic_state *state,
12703 struct drm_crtc_state *old_crtc_state,
12704 unsigned int *crtc_vblank_mask)
12705{
12706 struct drm_device *dev = crtc->dev;
12707 struct drm_i915_private *dev_priv = to_i915(dev);
12708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12709 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
12710 bool modeset = needs_modeset(crtc->state);
12711
12712 if (modeset) {
12713 update_scanline_offset(intel_crtc);
12714 dev_priv->display.crtc_enable(pipe_config, state);
12715 } else {
12716 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
12717 }
12718
12719 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12720 intel_fbc_enable(
12721 intel_crtc, pipe_config,
12722 to_intel_plane_state(crtc->primary->state));
12723 }
12724
12725 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12726
12727 if (needs_vblank_wait(pipe_config))
12728 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12729}
12730
12731static void intel_update_crtcs(struct drm_atomic_state *state,
12732 unsigned int *crtc_vblank_mask)
12733{
12734 struct drm_crtc *crtc;
12735 struct drm_crtc_state *old_crtc_state;
12736 int i;
12737
12738 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12739 if (!crtc->state->active)
12740 continue;
12741
12742 intel_update_crtc(crtc, state, old_crtc_state,
12743 crtc_vblank_mask);
12744 }
12745}
12746
Lyude27082492016-08-24 07:48:10 +020012747static void skl_update_crtcs(struct drm_atomic_state *state,
12748 unsigned int *crtc_vblank_mask)
12749{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012750 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012751 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12752 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012753 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020012754 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012755 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012756 unsigned int updated = 0;
12757 bool progress;
12758 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012759 int i;
12760
12761 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12762
12763 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
12764 /* ignore allocations for crtc's that have been turned off. */
12765 if (crtc->state->active)
12766 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012767
12768 /*
12769 * Whenever the number of active pipes changes, we need to make sure we
12770 * update the pipes in the right order so that their ddb allocations
12771 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12772 * cause pipe underruns and other bad stuff.
12773 */
12774 do {
Lyude27082492016-08-24 07:48:10 +020012775 progress = false;
12776
12777 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12778 bool vbl_wait = false;
12779 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012780
12781 intel_crtc = to_intel_crtc(crtc);
12782 cstate = to_intel_crtc_state(crtc->state);
12783 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012784
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012785 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012786 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012787
12788 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012789 continue;
12790
12791 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012792 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012793
12794 /*
12795 * If this is an already active pipe, it's DDB changed,
12796 * and this isn't the last pipe that needs updating
12797 * then we need to wait for a vblank to pass for the
12798 * new ddb allocation to take effect.
12799 */
Lyudece0ba282016-09-15 10:46:35 -040012800 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012801 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020012802 !crtc->state->active_changed &&
12803 intel_state->wm_results.dirty_pipes != updated)
12804 vbl_wait = true;
12805
12806 intel_update_crtc(crtc, state, old_crtc_state,
12807 crtc_vblank_mask);
12808
12809 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012810 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012811
12812 progress = true;
12813 }
12814 } while (progress);
12815}
12816
Chris Wilsonba318c62017-02-02 20:47:41 +000012817static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12818{
12819 struct intel_atomic_state *state, *next;
12820 struct llist_node *freed;
12821
12822 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12823 llist_for_each_entry_safe(state, next, freed, freed)
12824 drm_atomic_state_put(&state->base);
12825}
12826
12827static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12828{
12829 struct drm_i915_private *dev_priv =
12830 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12831
12832 intel_atomic_helper_free_state(dev_priv);
12833}
12834
Daniel Vetter94f05022016-06-14 18:01:00 +020012835static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012836{
Daniel Vetter94f05022016-06-14 18:01:00 +020012837 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012838 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012839 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012840 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012841 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012842 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012843 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012844 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012845 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012846 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012847
Daniel Vetterea0000f2016-06-13 16:13:46 +020012848 drm_atomic_helper_wait_for_dependencies(state);
12849
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012850 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012851 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012852
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012853 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12855
Daniel Vetter5a21b662016-05-24 17:13:53 +020012856 if (needs_modeset(crtc->state) ||
12857 to_intel_crtc_state(crtc->state)->update_pipe) {
12858 hw_check = true;
12859
12860 put_domains[to_intel_crtc(crtc)->pipe] =
12861 modeset_get_crtc_power_domains(crtc,
12862 to_intel_crtc_state(crtc->state));
12863 }
12864
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012865 if (!needs_modeset(crtc->state))
12866 continue;
12867
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012868 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012869
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012870 if (old_crtc_state->active) {
12871 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012872 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012873 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012874 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012875 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012876
12877 /*
12878 * Underruns don't always raise
12879 * interrupts, so check manually.
12880 */
12881 intel_check_cpu_fifo_underruns(dev_priv);
12882 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012883
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012884 if (!crtc->state->active) {
12885 /*
12886 * Make sure we don't call initial_watermarks
12887 * for ILK-style watermark updates.
12888 */
12889 if (dev_priv->display.atomic_update_watermarks)
12890 dev_priv->display.initial_watermarks(intel_state,
12891 to_intel_crtc_state(crtc->state));
12892 else
12893 intel_update_watermarks(intel_crtc);
12894 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012895 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012896 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012897
Daniel Vetterea9d7582012-07-10 10:42:52 +020012898 /* Only after disabling all output pipelines that will be changed can we
12899 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012900 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012901
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012902 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012903 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012904
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012905 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012906
Lyude656d1b82016-08-17 15:55:54 -040012907 /*
12908 * SKL workaround: bspec recommends we disable the SAGV when we
12909 * have more then one pipe enabled
12910 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012911 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012912 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012913
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012914 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012915 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012916
Lyude896e5bb2016-08-24 07:48:09 +020012917 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012918 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020012919 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012920
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012921 /* Complete events for now disable pipes here. */
12922 if (modeset && !crtc->state->active && crtc->state->event) {
12923 spin_lock_irq(&dev->event_lock);
12924 drm_crtc_send_vblank_event(crtc, crtc->state->event);
12925 spin_unlock_irq(&dev->event_lock);
12926
12927 crtc->state->event = NULL;
12928 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012929 }
12930
Lyude896e5bb2016-08-24 07:48:09 +020012931 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12932 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12933
Daniel Vetter94f05022016-06-14 18:01:00 +020012934 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12935 * already, but still need the state for the delayed optimization. To
12936 * fix this:
12937 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12938 * - schedule that vblank worker _before_ calling hw_done
12939 * - at the start of commit_tail, cancel it _synchrously
12940 * - switch over to the vblank wait helper in the core after that since
12941 * we don't need out special handling any more.
12942 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012943 if (!state->legacy_cursor_update)
12944 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12945
12946 /*
12947 * Now that the vblank has passed, we can go ahead and program the
12948 * optimal watermarks on platforms that need two-step watermark
12949 * programming.
12950 *
12951 * TODO: Move this (and other cleanup) to an async worker eventually.
12952 */
12953 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12954 intel_cstate = to_intel_crtc_state(crtc->state);
12955
12956 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012957 dev_priv->display.optimize_watermarks(intel_state,
12958 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012959 }
12960
12961 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12962 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12963
12964 if (put_domains[i])
12965 modeset_put_power_domains(dev_priv, put_domains[i]);
12966
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012967 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012968 }
12969
Paulo Zanoni56feca92016-09-22 18:00:28 -030012970 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012971 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012972
Daniel Vetter94f05022016-06-14 18:01:00 +020012973 drm_atomic_helper_commit_hw_done(state);
12974
Daniel Vetter5a21b662016-05-24 17:13:53 +020012975 if (intel_state->modeset)
12976 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12977
12978 mutex_lock(&dev->struct_mutex);
12979 drm_atomic_helper_cleanup_planes(dev, state);
12980 mutex_unlock(&dev->struct_mutex);
12981
Daniel Vetterea0000f2016-06-13 16:13:46 +020012982 drm_atomic_helper_commit_cleanup_done(state);
12983
Chris Wilson08536952016-10-14 13:18:18 +010012984 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012985
Mika Kuoppala75714942015-12-16 09:26:48 +020012986 /* As one of the primary mmio accessors, KMS has a high likelihood
12987 * of triggering bugs in unclaimed access. After we finish
12988 * modesetting, see if an error has been flagged, and if so
12989 * enable debugging for the next modeset - and hope we catch
12990 * the culprit.
12991 *
12992 * XXX note that we assume display power is on at this point.
12993 * This might hold true now but we need to add pm helper to check
12994 * unclaimed only when the hardware is on, as atomic commits
12995 * can happen also when the device is completely off.
12996 */
12997 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012998
12999 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013000}
13001
13002static void intel_atomic_commit_work(struct work_struct *work)
13003{
Chris Wilsonc004a902016-10-28 13:58:45 +010013004 struct drm_atomic_state *state =
13005 container_of(work, struct drm_atomic_state, commit_work);
13006
Daniel Vetter94f05022016-06-14 18:01:00 +020013007 intel_atomic_commit_tail(state);
13008}
13009
Chris Wilsonc004a902016-10-28 13:58:45 +010013010static int __i915_sw_fence_call
13011intel_atomic_commit_ready(struct i915_sw_fence *fence,
13012 enum i915_sw_fence_notify notify)
13013{
13014 struct intel_atomic_state *state =
13015 container_of(fence, struct intel_atomic_state, commit_ready);
13016
13017 switch (notify) {
13018 case FENCE_COMPLETE:
13019 if (state->base.commit_work.func)
13020 queue_work(system_unbound_wq, &state->base.commit_work);
13021 break;
13022
13023 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013024 {
13025 struct intel_atomic_helper *helper =
13026 &to_i915(state->base.dev)->atomic_helper;
13027
13028 if (llist_add(&state->freed, &helper->free_list))
13029 schedule_work(&helper->free_work);
13030 break;
13031 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013032 }
13033
13034 return NOTIFY_DONE;
13035}
13036
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013037static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13038{
13039 struct drm_plane_state *old_plane_state;
13040 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013041 int i;
13042
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013043 for_each_plane_in_state(state, plane, old_plane_state, i)
13044 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
13045 intel_fb_obj(plane->state->fb),
13046 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013047}
13048
Daniel Vetter94f05022016-06-14 18:01:00 +020013049/**
13050 * intel_atomic_commit - commit validated state object
13051 * @dev: DRM device
13052 * @state: the top-level driver state object
13053 * @nonblock: nonblocking commit
13054 *
13055 * This function commits a top-level state object that has been validated
13056 * with drm_atomic_helper_check().
13057 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013058 * RETURNS
13059 * Zero for success or -errno.
13060 */
13061static int intel_atomic_commit(struct drm_device *dev,
13062 struct drm_atomic_state *state,
13063 bool nonblock)
13064{
13065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013066 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013067 int ret = 0;
13068
Daniel Vetter94f05022016-06-14 18:01:00 +020013069 ret = drm_atomic_helper_setup_commit(state, nonblock);
13070 if (ret)
13071 return ret;
13072
Chris Wilsonc004a902016-10-28 13:58:45 +010013073 drm_atomic_state_get(state);
13074 i915_sw_fence_init(&intel_state->commit_ready,
13075 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013076
Chris Wilsond07f0e52016-10-28 13:58:44 +010013077 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013078 if (ret) {
13079 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013080 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013081 return ret;
13082 }
13083
13084 drm_atomic_helper_swap_state(state, true);
13085 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013086 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013087 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013088
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013089 if (intel_state->modeset) {
13090 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13091 sizeof(intel_state->min_pixclk));
13092 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013093 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13094 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013095 }
13096
Chris Wilson08536952016-10-14 13:18:18 +010013097 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013098 INIT_WORK(&state->commit_work,
13099 nonblock ? intel_atomic_commit_work : NULL);
13100
13101 i915_sw_fence_commit(&intel_state->commit_ready);
13102 if (!nonblock) {
13103 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013104 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013105 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013106
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013107 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013108}
13109
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013110void intel_crtc_restore_mode(struct drm_crtc *crtc)
13111{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013112 struct drm_device *dev = crtc->dev;
13113 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013114 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013115 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013116
13117 state = drm_atomic_state_alloc(dev);
13118 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013119 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13120 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013121 return;
13122 }
13123
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013124 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013125
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013126retry:
13127 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13128 ret = PTR_ERR_OR_ZERO(crtc_state);
13129 if (!ret) {
13130 if (!crtc_state->active)
13131 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013132
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013133 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013134 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013135 }
13136
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013137 if (ret == -EDEADLK) {
13138 drm_atomic_state_clear(state);
13139 drm_modeset_backoff(state->acquire_ctx);
13140 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013141 }
13142
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013143out:
Chris Wilson08536952016-10-14 13:18:18 +010013144 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013145}
13146
Bob Paauwea8784872016-07-15 14:59:02 +010013147/*
13148 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13149 * drm_atomic_helper_legacy_gamma_set() directly.
13150 */
13151static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13152 u16 *red, u16 *green, u16 *blue,
13153 uint32_t size)
13154{
13155 struct drm_device *dev = crtc->dev;
13156 struct drm_mode_config *config = &dev->mode_config;
13157 struct drm_crtc_state *state;
13158 int ret;
13159
13160 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13161 if (ret)
13162 return ret;
13163
13164 /*
13165 * Make sure we update the legacy properties so this works when
13166 * atomic is not enabled.
13167 */
13168
13169 state = crtc->state;
13170
13171 drm_object_property_set_value(&crtc->base,
13172 config->degamma_lut_property,
13173 (state->degamma_lut) ?
13174 state->degamma_lut->base.id : 0);
13175
13176 drm_object_property_set_value(&crtc->base,
13177 config->ctm_property,
13178 (state->ctm) ?
13179 state->ctm->base.id : 0);
13180
13181 drm_object_property_set_value(&crtc->base,
13182 config->gamma_lut_property,
13183 (state->gamma_lut) ?
13184 state->gamma_lut->base.id : 0);
13185
13186 return 0;
13187}
13188
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013189static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013190 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013191 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013192 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013193 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013194 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013195 .atomic_duplicate_state = intel_crtc_duplicate_state,
13196 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013197 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013198};
13199
Matt Roper6beb8c232014-12-01 15:40:14 -080013200/**
13201 * intel_prepare_plane_fb - Prepare fb for usage on plane
13202 * @plane: drm plane to prepare for
13203 * @fb: framebuffer to prepare for presentation
13204 *
13205 * Prepares a framebuffer for usage on a display plane. Generally this
13206 * involves pinning the underlying object and updating the frontbuffer tracking
13207 * bits. Some older platforms need special physical address handling for
13208 * cursor planes.
13209 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013210 * Must be called with struct_mutex held.
13211 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013212 * Returns 0 on success, negative error code on failure.
13213 */
13214int
13215intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013216 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013217{
Chris Wilsonc004a902016-10-28 13:58:45 +010013218 struct intel_atomic_state *intel_state =
13219 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013220 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013221 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013222 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013223 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013224 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013225
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013226 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013227 return 0;
13228
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013229 if (old_obj) {
13230 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013231 drm_atomic_get_existing_crtc_state(new_state->state,
13232 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013233
13234 /* Big Hammer, we also need to ensure that any pending
13235 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13236 * current scanout is retired before unpinning the old
13237 * framebuffer. Note that we rely on userspace rendering
13238 * into the buffer attached to the pipe they are waiting
13239 * on. If not, userspace generates a GPU hang with IPEHR
13240 * point to the MI_WAIT_FOR_EVENT.
13241 *
13242 * This should only fail upon a hung GPU, in which case we
13243 * can safely continue.
13244 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013245 if (needs_modeset(crtc_state)) {
13246 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13247 old_obj->resv, NULL,
13248 false, 0,
13249 GFP_KERNEL);
13250 if (ret < 0)
13251 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013252 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013253 }
13254
Chris Wilsonc004a902016-10-28 13:58:45 +010013255 if (new_state->fence) { /* explicit fencing */
13256 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13257 new_state->fence,
13258 I915_FENCE_TIMEOUT,
13259 GFP_KERNEL);
13260 if (ret < 0)
13261 return ret;
13262 }
13263
Chris Wilsonc37efb92016-06-17 08:28:47 +010013264 if (!obj)
13265 return 0;
13266
Chris Wilsonc004a902016-10-28 13:58:45 +010013267 if (!new_state->fence) { /* implicit fencing */
13268 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13269 obj->resv, NULL,
13270 false, I915_FENCE_TIMEOUT,
13271 GFP_KERNEL);
13272 if (ret < 0)
13273 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013274
13275 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013276 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013277
Chris Wilsonc37efb92016-06-17 08:28:47 +010013278 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013279 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013280 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080013281 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010013282 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080013283 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010013284 return ret;
13285 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013286 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010013287 struct i915_vma *vma;
13288
13289 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010013290 if (IS_ERR(vma)) {
13291 DRM_DEBUG_KMS("failed to pin object\n");
13292 return PTR_ERR(vma);
13293 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013294
13295 to_intel_plane_state(new_state)->vma = vma;
Matt Roper6beb8c232014-12-01 15:40:14 -080013296 }
13297
Chris Wilsond07f0e52016-10-28 13:58:44 +010013298 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013299}
13300
Matt Roper38f3ce32014-12-02 07:45:25 -080013301/**
13302 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13303 * @plane: drm plane to clean up for
13304 * @fb: old framebuffer that was on plane
13305 *
13306 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013307 *
13308 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013309 */
13310void
13311intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013312 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013313{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013314 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013315
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013316 /* Should only be called after a successful intel_prepare_plane_fb()! */
13317 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13318 if (vma)
13319 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013320}
13321
Chandra Konduru6156a452015-04-27 13:48:39 -070013322int
13323skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13324{
13325 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070013326 int crtc_clock, cdclk;
13327
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013328 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013329 return DRM_PLANE_HELPER_NO_SCALING;
13330
Chandra Konduru6156a452015-04-27 13:48:39 -070013331 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013332 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013333
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013334 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013335 return DRM_PLANE_HELPER_NO_SCALING;
13336
13337 /*
13338 * skl max scale is lower of:
13339 * close to 3 but not 3, -1 is for that purpose
13340 * or
13341 * cdclk/crtc_clock
13342 */
13343 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13344
13345 return max_scale;
13346}
13347
Matt Roper465c1202014-05-29 08:06:54 -070013348static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013349intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013350 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013351 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013352{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013353 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013354 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013355 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013356 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13357 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013358 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013359
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013360 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013361 /* use scaler when colorkey is not required */
13362 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13363 min_scale = 1;
13364 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13365 }
Sonika Jindald8106362015-04-10 14:37:28 +053013366 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013367 }
Sonika Jindald8106362015-04-10 14:37:28 +053013368
Daniel Vettercc926382016-08-15 10:41:47 +020013369 ret = drm_plane_helper_check_state(&state->base,
13370 &state->clip,
13371 min_scale, max_scale,
13372 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013373 if (ret)
13374 return ret;
13375
Daniel Vettercc926382016-08-15 10:41:47 +020013376 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013377 return 0;
13378
13379 if (INTEL_GEN(dev_priv) >= 9) {
13380 ret = skl_check_plane_surface(state);
13381 if (ret)
13382 return ret;
13383 }
13384
13385 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013386}
13387
Daniel Vetter5a21b662016-05-24 17:13:53 +020013388static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13389 struct drm_crtc_state *old_crtc_state)
13390{
13391 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013392 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013394 struct intel_crtc_state *intel_cstate =
13395 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013396 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013397 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013398 struct intel_atomic_state *old_intel_state =
13399 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013400 bool modeset = needs_modeset(crtc->state);
13401
13402 /* Perform vblank evasion around commit operation */
13403 intel_pipe_update_start(intel_crtc);
13404
13405 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013406 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013407
13408 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13409 intel_color_set_csc(crtc->state);
13410 intel_color_load_luts(crtc->state);
13411 }
13412
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013413 if (intel_cstate->update_pipe)
13414 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13415 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013416 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013417
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013418out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013419 if (dev_priv->display.atomic_update_watermarks)
13420 dev_priv->display.atomic_update_watermarks(old_intel_state,
13421 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013422}
13423
13424static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13425 struct drm_crtc_state *old_crtc_state)
13426{
13427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13428
13429 intel_pipe_update_end(intel_crtc, NULL);
13430}
13431
Matt Ropercf4c7c12014-12-04 10:27:42 -080013432/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013433 * intel_plane_destroy - destroy a plane
13434 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013435 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013436 * Common destruction function for all types of planes (primary, cursor,
13437 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013438 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013439void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013440{
Matt Roper465c1202014-05-29 08:06:54 -070013441 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013442 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013443}
13444
Matt Roper65a3fea2015-01-21 16:35:42 -080013445const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013446 .update_plane = drm_atomic_helper_update_plane,
13447 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013448 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013449 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013450 .atomic_get_property = intel_plane_atomic_get_property,
13451 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013452 .atomic_duplicate_state = intel_plane_duplicate_state,
13453 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013454};
13455
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013456static int
13457intel_legacy_cursor_update(struct drm_plane *plane,
13458 struct drm_crtc *crtc,
13459 struct drm_framebuffer *fb,
13460 int crtc_x, int crtc_y,
13461 unsigned int crtc_w, unsigned int crtc_h,
13462 uint32_t src_x, uint32_t src_y,
13463 uint32_t src_w, uint32_t src_h)
13464{
13465 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13466 int ret;
13467 struct drm_plane_state *old_plane_state, *new_plane_state;
13468 struct intel_plane *intel_plane = to_intel_plane(plane);
13469 struct drm_framebuffer *old_fb;
13470 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013471 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013472
13473 /*
13474 * When crtc is inactive or there is a modeset pending,
13475 * wait for it to complete in the slowpath
13476 */
13477 if (!crtc_state->active || needs_modeset(crtc_state) ||
13478 to_intel_crtc_state(crtc_state)->update_pipe)
13479 goto slow;
13480
13481 old_plane_state = plane->state;
13482
13483 /*
13484 * If any parameters change that may affect watermarks,
13485 * take the slowpath. Only changing fb or position should be
13486 * in the fastpath.
13487 */
13488 if (old_plane_state->crtc != crtc ||
13489 old_plane_state->src_w != src_w ||
13490 old_plane_state->src_h != src_h ||
13491 old_plane_state->crtc_w != crtc_w ||
13492 old_plane_state->crtc_h != crtc_h ||
13493 !old_plane_state->visible ||
13494 old_plane_state->fb->modifier != fb->modifier)
13495 goto slow;
13496
13497 new_plane_state = intel_plane_duplicate_state(plane);
13498 if (!new_plane_state)
13499 return -ENOMEM;
13500
13501 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13502
13503 new_plane_state->src_x = src_x;
13504 new_plane_state->src_y = src_y;
13505 new_plane_state->src_w = src_w;
13506 new_plane_state->src_h = src_h;
13507 new_plane_state->crtc_x = crtc_x;
13508 new_plane_state->crtc_y = crtc_y;
13509 new_plane_state->crtc_w = crtc_w;
13510 new_plane_state->crtc_h = crtc_h;
13511
13512 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13513 to_intel_plane_state(new_plane_state));
13514 if (ret)
13515 goto out_free;
13516
13517 /* Visibility changed, must take slowpath. */
13518 if (!new_plane_state->visible)
13519 goto slow_free;
13520
13521 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13522 if (ret)
13523 goto out_free;
13524
13525 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13526 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13527
13528 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13529 if (ret) {
13530 DRM_DEBUG_KMS("failed to attach phys object\n");
13531 goto out_unlock;
13532 }
13533 } else {
13534 struct i915_vma *vma;
13535
13536 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13537 if (IS_ERR(vma)) {
13538 DRM_DEBUG_KMS("failed to pin object\n");
13539
13540 ret = PTR_ERR(vma);
13541 goto out_unlock;
13542 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013543
13544 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013545 }
13546
13547 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013548 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013549
13550 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13551 intel_plane->frontbuffer_bit);
13552
13553 /* Swap plane state */
13554 new_plane_state->fence = old_plane_state->fence;
13555 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13556 new_plane_state->fence = NULL;
13557 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013558 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013559
13560 intel_plane->update_plane(plane,
13561 to_intel_crtc_state(crtc->state),
13562 to_intel_plane_state(plane->state));
13563
13564 intel_cleanup_plane_fb(plane, new_plane_state);
13565
13566out_unlock:
13567 mutex_unlock(&dev_priv->drm.struct_mutex);
13568out_free:
13569 intel_plane_destroy_state(plane, new_plane_state);
13570 return ret;
13571
13572slow_free:
13573 intel_plane_destroy_state(plane, new_plane_state);
13574slow:
13575 return drm_atomic_helper_update_plane(plane, crtc, fb,
13576 crtc_x, crtc_y, crtc_w, crtc_h,
13577 src_x, src_y, src_w, src_h);
13578}
13579
13580static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13581 .update_plane = intel_legacy_cursor_update,
13582 .disable_plane = drm_atomic_helper_disable_plane,
13583 .destroy = intel_plane_destroy,
13584 .set_property = drm_atomic_helper_plane_set_property,
13585 .atomic_get_property = intel_plane_atomic_get_property,
13586 .atomic_set_property = intel_plane_atomic_set_property,
13587 .atomic_duplicate_state = intel_plane_duplicate_state,
13588 .atomic_destroy_state = intel_plane_destroy_state,
13589};
13590
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013591static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013592intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013593{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013594 struct intel_plane *primary = NULL;
13595 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013596 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013597 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013598 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013599 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013600
13601 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013602 if (!primary) {
13603 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013604 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013605 }
Matt Roper465c1202014-05-29 08:06:54 -070013606
Matt Roper8e7d6882015-01-21 16:35:41 -080013607 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013608 if (!state) {
13609 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013610 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013611 }
13612
Matt Roper8e7d6882015-01-21 16:35:41 -080013613 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013614
Matt Roper465c1202014-05-29 08:06:54 -070013615 primary->can_scale = false;
13616 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013617 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013618 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013619 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013620 }
Matt Roper465c1202014-05-29 08:06:54 -070013621 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013622 /*
13623 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13624 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13625 */
13626 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13627 primary->plane = (enum plane) !pipe;
13628 else
13629 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013630 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013631 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013632 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013633
Ville Syrjälä580503c2016-10-31 22:37:00 +020013634 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013635 intel_primary_formats = skl_primary_formats;
13636 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013637
13638 primary->update_plane = skylake_update_primary_plane;
13639 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013640 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013641 intel_primary_formats = i965_primary_formats;
13642 num_formats = ARRAY_SIZE(i965_primary_formats);
13643
13644 primary->update_plane = ironlake_update_primary_plane;
13645 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013646 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013647 intel_primary_formats = i965_primary_formats;
13648 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013649
13650 primary->update_plane = i9xx_update_primary_plane;
13651 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013652 } else {
13653 intel_primary_formats = i8xx_primary_formats;
13654 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013655
13656 primary->update_plane = i9xx_update_primary_plane;
13657 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013658 }
13659
Ville Syrjälä580503c2016-10-31 22:37:00 +020013660 if (INTEL_GEN(dev_priv) >= 9)
13661 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13662 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013663 intel_primary_formats, num_formats,
13664 DRM_PLANE_TYPE_PRIMARY,
13665 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013666 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013667 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13668 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013669 intel_primary_formats, num_formats,
13670 DRM_PLANE_TYPE_PRIMARY,
13671 "primary %c", pipe_name(pipe));
13672 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013673 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13674 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013675 intel_primary_formats, num_formats,
13676 DRM_PLANE_TYPE_PRIMARY,
13677 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013678 if (ret)
13679 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013680
Dave Airlie5481e272016-10-25 16:36:13 +100013681 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013682 supported_rotations =
13683 DRM_ROTATE_0 | DRM_ROTATE_90 |
13684 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013685 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13686 supported_rotations =
13687 DRM_ROTATE_0 | DRM_ROTATE_180 |
13688 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013689 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013690 supported_rotations =
13691 DRM_ROTATE_0 | DRM_ROTATE_180;
13692 } else {
13693 supported_rotations = DRM_ROTATE_0;
13694 }
13695
Dave Airlie5481e272016-10-25 16:36:13 +100013696 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013697 drm_plane_create_rotation_property(&primary->base,
13698 DRM_ROTATE_0,
13699 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013700
Matt Roperea2c67b2014-12-23 10:41:52 -080013701 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13702
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013703 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013704
13705fail:
13706 kfree(state);
13707 kfree(primary);
13708
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013709 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013710}
13711
Matt Roper3d7d6512014-06-10 08:28:13 -070013712static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013713intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013714 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013715 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013716{
Matt Roper2b875c22014-12-01 15:40:13 -080013717 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013718 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013719 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013720 unsigned stride;
13721 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013722
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013723 ret = drm_plane_helper_check_state(&state->base,
13724 &state->clip,
13725 DRM_PLANE_HELPER_NO_SCALING,
13726 DRM_PLANE_HELPER_NO_SCALING,
13727 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013728 if (ret)
13729 return ret;
13730
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013731 /* if we want to turn off the cursor ignore width and height */
13732 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013733 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013734
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013735 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013736 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13737 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013738 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13739 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013740 return -EINVAL;
13741 }
13742
Matt Roperea2c67b2014-12-23 10:41:52 -080013743 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13744 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013745 DRM_DEBUG_KMS("buffer is too small\n");
13746 return -ENOMEM;
13747 }
13748
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013749 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013750 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013751 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013752 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013753
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013754 /*
13755 * There's something wrong with the cursor on CHV pipe C.
13756 * If it straddles the left edge of the screen then
13757 * moving it away from the edge or disabling it often
13758 * results in a pipe underrun, and often that can lead to
13759 * dead pipe (constant underrun reported, and it scans
13760 * out just a solid color). To recover from that, the
13761 * display power well must be turned off and on again.
13762 * Refuse the put the cursor into that compromised position.
13763 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013764 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013765 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013766 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13767 return -EINVAL;
13768 }
13769
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013770 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013771}
13772
Matt Roperf4a2cf22014-12-01 15:40:12 -080013773static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013774intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013775 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013776{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13778
13779 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013780 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013781}
13782
13783static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013784intel_update_cursor_plane(struct drm_plane *plane,
13785 const struct intel_crtc_state *crtc_state,
13786 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013787{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013788 struct drm_crtc *crtc = crtc_state->base.crtc;
13789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013790 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013791 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013792 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013793
Matt Roperf4a2cf22014-12-01 15:40:12 -080013794 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013795 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013796 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013797 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013798 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013799 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013800
Gustavo Padovana912f122014-12-01 15:40:10 -080013801 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013802 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013803}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013804
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013805static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013806intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013807{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013808 struct intel_plane *cursor = NULL;
13809 struct intel_plane_state *state = NULL;
13810 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013811
13812 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013813 if (!cursor) {
13814 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013815 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013816 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013817
Matt Roper8e7d6882015-01-21 16:35:41 -080013818 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013819 if (!state) {
13820 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013821 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013822 }
13823
Matt Roper8e7d6882015-01-21 16:35:41 -080013824 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013825
Matt Roper3d7d6512014-06-10 08:28:13 -070013826 cursor->can_scale = false;
13827 cursor->max_downscale = 1;
13828 cursor->pipe = pipe;
13829 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013830 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013831 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013832 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013833 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013834 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013835
Ville Syrjälä580503c2016-10-31 22:37:00 +020013836 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013837 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013838 intel_cursor_formats,
13839 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013840 DRM_PLANE_TYPE_CURSOR,
13841 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013842 if (ret)
13843 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013844
Dave Airlie5481e272016-10-25 16:36:13 +100013845 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013846 drm_plane_create_rotation_property(&cursor->base,
13847 DRM_ROTATE_0,
13848 DRM_ROTATE_0 |
13849 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013850
Ville Syrjälä580503c2016-10-31 22:37:00 +020013851 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013852 state->scaler_id = -1;
13853
Matt Roperea2c67b2014-12-23 10:41:52 -080013854 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13855
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013856 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013857
13858fail:
13859 kfree(state);
13860 kfree(cursor);
13861
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013862 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013863}
13864
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013865static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13866 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013867{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013868 struct intel_crtc_scaler_state *scaler_state =
13869 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013870 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013871 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013872
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013873 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13874 if (!crtc->num_scalers)
13875 return;
13876
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013877 for (i = 0; i < crtc->num_scalers; i++) {
13878 struct intel_scaler *scaler = &scaler_state->scalers[i];
13879
13880 scaler->in_use = 0;
13881 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013882 }
13883
13884 scaler_state->scaler_id = -1;
13885}
13886
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013887static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013888{
13889 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013890 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013891 struct intel_plane *primary = NULL;
13892 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013893 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013894
Daniel Vetter955382f2013-09-19 14:05:45 +020013895 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013896 if (!intel_crtc)
13897 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013898
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013899 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013900 if (!crtc_state) {
13901 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013902 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013903 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013904 intel_crtc->config = crtc_state;
13905 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013906 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013907
Ville Syrjälä580503c2016-10-31 22:37:00 +020013908 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013909 if (IS_ERR(primary)) {
13910 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013911 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013912 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013913 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013914
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013915 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013916 struct intel_plane *plane;
13917
Ville Syrjälä580503c2016-10-31 22:37:00 +020013918 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013919 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013920 ret = PTR_ERR(plane);
13921 goto fail;
13922 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013923 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013924 }
13925
Ville Syrjälä580503c2016-10-31 22:37:00 +020013926 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013927 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013928 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013929 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013930 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013931 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013932
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013933 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013934 &primary->base, &cursor->base,
13935 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013936 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013937 if (ret)
13938 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013939
Jesse Barnes80824002009-09-10 15:28:06 -070013940 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013941 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013942
Chris Wilson4b0e3332014-05-30 16:35:26 +030013943 intel_crtc->cursor_base = ~0;
13944 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013945 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013946
Ville Syrjälä852eb002015-06-24 22:00:07 +030013947 intel_crtc->wm.cxsr_allowed = true;
13948
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013949 /* initialize shared scalers */
13950 intel_crtc_init_scalers(intel_crtc, crtc_state);
13951
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013952 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13953 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013954 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13955 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013956
Jesse Barnes79e53942008-11-07 14:24:08 -080013957 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013958
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013959 intel_color_init(&intel_crtc->base);
13960
Daniel Vetter87b6b102014-05-15 15:33:46 +020013961 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013962
13963 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013964
13965fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013966 /*
13967 * drm_mode_config_cleanup() will free up any
13968 * crtcs/planes already initialized.
13969 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013970 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013971 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013972
13973 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013974}
13975
Jesse Barnes752aa882013-10-31 18:55:49 +020013976enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13977{
13978 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013979 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013980
Rob Clark51fd3712013-11-19 12:10:12 -050013981 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013982
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013983 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013984 return INVALID_PIPE;
13985
13986 return to_intel_crtc(encoder->crtc)->pipe;
13987}
13988
Carl Worth08d7b3d2009-04-29 14:43:54 -070013989int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013990 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013991{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013992 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013993 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013994 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013995
Rob Clark7707e652014-07-17 23:30:04 -040013996 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013997 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013998 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013999
Rob Clark7707e652014-07-17 23:30:04 -040014000 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014001 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014002
Daniel Vetterc05422d2009-08-11 16:05:30 +020014003 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014004}
14005
Daniel Vetter66a92782012-07-12 20:08:18 +020014006static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014007{
Daniel Vetter66a92782012-07-12 20:08:18 +020014008 struct drm_device *dev = encoder->base.dev;
14009 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014010 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014011 int entry = 0;
14012
Damien Lespiaub2784e12014-08-05 11:29:37 +010014013 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014014 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014015 index_mask |= (1 << entry);
14016
Jesse Barnes79e53942008-11-07 14:24:08 -080014017 entry++;
14018 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014019
Jesse Barnes79e53942008-11-07 14:24:08 -080014020 return index_mask;
14021}
14022
Ville Syrjälä646d5772016-10-31 22:37:14 +020014023static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014024{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014025 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014026 return false;
14027
14028 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14029 return false;
14030
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014031 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014032 return false;
14033
14034 return true;
14035}
14036
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014037static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014038{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014039 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014040 return false;
14041
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014042 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014043 return false;
14044
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014045 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014046 return false;
14047
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014048 if (HAS_PCH_LPT_H(dev_priv) &&
14049 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014050 return false;
14051
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014052 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014053 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014054 return false;
14055
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014056 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014057 return false;
14058
14059 return true;
14060}
14061
Imre Deak8090ba82016-08-10 14:07:33 +030014062void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14063{
14064 int pps_num;
14065 int pps_idx;
14066
14067 if (HAS_DDI(dev_priv))
14068 return;
14069 /*
14070 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14071 * everywhere where registers can be write protected.
14072 */
14073 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14074 pps_num = 2;
14075 else
14076 pps_num = 1;
14077
14078 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14079 u32 val = I915_READ(PP_CONTROL(pps_idx));
14080
14081 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14082 I915_WRITE(PP_CONTROL(pps_idx), val);
14083 }
14084}
14085
Imre Deak44cb7342016-08-10 14:07:29 +030014086static void intel_pps_init(struct drm_i915_private *dev_priv)
14087{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014088 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014089 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14090 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14091 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14092 else
14093 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014094
14095 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014096}
14097
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014098static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014099{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014100 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014101 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014102
Imre Deak44cb7342016-08-10 14:07:29 +030014103 intel_pps_init(dev_priv);
14104
Imre Deak97a824e12016-06-21 11:51:47 +030014105 /*
14106 * intel_edp_init_connector() depends on this completing first, to
14107 * prevent the registeration of both eDP and LVDS and the incorrect
14108 * sharing of the PPS.
14109 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014111
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014112 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014113 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014114
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014115 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014116 /*
14117 * FIXME: Broxton doesn't support port detection via the
14118 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14119 * detect the ports.
14120 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014121 intel_ddi_init(dev_priv, PORT_A);
14122 intel_ddi_init(dev_priv, PORT_B);
14123 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014124
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014125 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014126 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014127 int found;
14128
Jesse Barnesde31fac2015-03-06 15:53:32 -080014129 /*
14130 * Haswell uses DDI functions to detect digital outputs.
14131 * On SKL pre-D0 the strap isn't connected, so we assume
14132 * it's there.
14133 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014134 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014135 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014136 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014137 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014138
14139 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14140 * register */
14141 found = I915_READ(SFUSE_STRAP);
14142
14143 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014144 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014145 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014146 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014147 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014149 /*
14150 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14151 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014152 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014153 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14154 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14155 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014157
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014158 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014159 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014160 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014161
Ville Syrjälä646d5772016-10-31 22:37:14 +020014162 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014163 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014164
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014165 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014166 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014167 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014168 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014170 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014171 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014172 }
14173
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014174 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014175 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014176
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014177 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014179
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014180 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014181 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014182
Daniel Vetter270b3042012-10-27 15:52:05 +020014183 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014184 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014185 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014186 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014187
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014188 /*
14189 * The DP_DETECTED bit is the latched state of the DDC
14190 * SDA pin at boot. However since eDP doesn't require DDC
14191 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14192 * eDP ports may have been muxed to an alternate function.
14193 * Thus we can't rely on the DP_DETECTED bit alone to detect
14194 * eDP ports. Consult the VBT as well as DP_DETECTED to
14195 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014196 *
14197 * Sadly the straps seem to be missing sometimes even for HDMI
14198 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14199 * and VBT for the presence of the port. Additionally we can't
14200 * trust the port type the VBT declares as we've seen at least
14201 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014202 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014203 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014204 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14205 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014206 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014207 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014208 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014209
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014210 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014211 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14212 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014213 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014214 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014215 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014216
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014217 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014218 /*
14219 * eDP not supported on port D,
14220 * so no need to worry about it
14221 */
14222 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14223 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014224 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014225 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014226 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014227 }
14228
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014229 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014230 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014231 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014232
Paulo Zanonie2debe92013-02-18 19:00:27 -030014233 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014234 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014235 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014236 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014237 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014238 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014239 }
Ma Ling27185ae2009-08-24 13:50:23 +080014240
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014241 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014243 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014244
14245 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014246
Paulo Zanonie2debe92013-02-18 19:00:27 -030014247 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014248 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014249 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014250 }
Ma Ling27185ae2009-08-24 13:50:23 +080014251
Paulo Zanonie2debe92013-02-18 19:00:27 -030014252 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014253
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014254 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014255 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014256 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014257 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014258 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014259 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014260 }
Ma Ling27185ae2009-08-24 13:50:23 +080014261
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014262 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014263 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014264 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014265 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014266
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014267 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014268 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014269
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014270 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014271
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014272 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014273 encoder->base.possible_crtcs = encoder->crtc_mask;
14274 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014275 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014276 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014277
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014278 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014279
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014280 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014281}
14282
14283static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14284{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014285 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014286 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014287
Daniel Vetteref2d6332014-02-10 18:00:38 +010014288 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014289 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014290 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014291 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014292 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014293 kfree(intel_fb);
14294}
14295
14296static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014297 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014298 unsigned int *handle)
14299{
14300 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014301 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014302
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014303 if (obj->userptr.mm) {
14304 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14305 return -EINVAL;
14306 }
14307
Chris Wilson05394f32010-11-08 19:18:58 +000014308 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014309}
14310
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014311static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14312 struct drm_file *file,
14313 unsigned flags, unsigned color,
14314 struct drm_clip_rect *clips,
14315 unsigned num_clips)
14316{
14317 struct drm_device *dev = fb->dev;
14318 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14319 struct drm_i915_gem_object *obj = intel_fb->obj;
14320
14321 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000014322 if (obj->pin_display && obj->cache_dirty)
14323 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014324 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014325 mutex_unlock(&dev->struct_mutex);
14326
14327 return 0;
14328}
14329
Jesse Barnes79e53942008-11-07 14:24:08 -080014330static const struct drm_framebuffer_funcs intel_fb_funcs = {
14331 .destroy = intel_user_framebuffer_destroy,
14332 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014333 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014334};
14335
Damien Lespiaub3218032015-02-27 11:15:18 +000014336static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014337u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14338 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014339{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014340 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000014341
14342 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014343 int cpp = drm_format_plane_cpp(pixel_format, 0);
14344
Damien Lespiaub3218032015-02-27 11:15:18 +000014345 /* "The stride in bytes must not exceed the of the size of 8K
14346 * pixels and 32K bytes."
14347 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014348 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014349 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014350 return 32*1024;
14351 } else if (gen >= 4) {
14352 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14353 return 16*1024;
14354 else
14355 return 32*1024;
14356 } else if (gen >= 3) {
14357 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14358 return 8*1024;
14359 else
14360 return 16*1024;
14361 } else {
14362 /* XXX DSPC is limited to 4k tiled */
14363 return 8*1024;
14364 }
14365}
14366
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014367static int intel_framebuffer_init(struct drm_device *dev,
14368 struct intel_framebuffer *intel_fb,
14369 struct drm_mode_fb_cmd2 *mode_cmd,
14370 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014371{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014372 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014373 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014374 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014375 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014376 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080014377
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014378 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14379
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014380 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014381 /*
14382 * If there's a fence, enforce that
14383 * the fb modifier and tiling mode match.
14384 */
14385 if (tiling != I915_TILING_NONE &&
14386 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014387 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14388 return -EINVAL;
14389 }
14390 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014391 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014392 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014393 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014394 DRM_DEBUG("No Y tiling for legacy addfb\n");
14395 return -EINVAL;
14396 }
14397 }
14398
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014399 /* Passed in modifier sanity checking. */
14400 switch (mode_cmd->modifier[0]) {
14401 case I915_FORMAT_MOD_Y_TILED:
14402 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014403 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014404 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14405 mode_cmd->modifier[0]);
14406 return -EINVAL;
14407 }
14408 case DRM_FORMAT_MOD_NONE:
14409 case I915_FORMAT_MOD_X_TILED:
14410 break;
14411 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014412 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14413 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014414 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014415 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014416
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014417 /*
14418 * gen2/3 display engine uses the fence if present,
14419 * so the tiling mode must match the fb modifier exactly.
14420 */
14421 if (INTEL_INFO(dev_priv)->gen < 4 &&
14422 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14423 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
14424 return -EINVAL;
14425 }
14426
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014427 stride_alignment = intel_fb_stride_alignment(dev_priv,
14428 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014429 mode_cmd->pixel_format);
14430 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14431 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14432 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014433 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014434 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014435
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014436 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014437 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014438 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014439 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14440 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014441 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014442 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014443 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014444 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014445
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014446 /*
14447 * If there's a fence, enforce that
14448 * the fb pitch and fence stride match.
14449 */
14450 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010014451 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014452 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010014453 mode_cmd->pitches[0],
14454 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014455 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014456 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014457
Ville Syrjälä57779d02012-10-31 17:50:14 +020014458 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014459 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014460 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014461 case DRM_FORMAT_RGB565:
14462 case DRM_FORMAT_XRGB8888:
14463 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014464 break;
14465 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014466 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014467 DRM_DEBUG("unsupported pixel format: %s\n",
14468 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014469 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014470 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014471 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014472 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014473 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014474 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014475 DRM_DEBUG("unsupported pixel format: %s\n",
14476 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014477 return -EINVAL;
14478 }
14479 break;
14480 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014481 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014482 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014483 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014484 DRM_DEBUG("unsupported pixel format: %s\n",
14485 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014486 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014487 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014488 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014489 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014490 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014491 DRM_DEBUG("unsupported pixel format: %s\n",
14492 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010014493 return -EINVAL;
14494 }
14495 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014496 case DRM_FORMAT_YUYV:
14497 case DRM_FORMAT_UYVY:
14498 case DRM_FORMAT_YVYU:
14499 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014500 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014501 DRM_DEBUG("unsupported pixel format: %s\n",
14502 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014503 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014504 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014505 break;
14506 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014507 DRM_DEBUG("unsupported pixel format: %s\n",
14508 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010014509 return -EINVAL;
14510 }
14511
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014512 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14513 if (mode_cmd->offsets[0] != 0)
14514 return -EINVAL;
14515
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020014516 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014517 intel_fb->obj = obj;
14518
Ville Syrjälä6687c902015-09-15 13:16:41 +030014519 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14520 if (ret)
14521 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014522
Jesse Barnes79e53942008-11-07 14:24:08 -080014523 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14524 if (ret) {
14525 DRM_ERROR("framebuffer init failed %d\n", ret);
14526 return ret;
14527 }
14528
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014529 intel_fb->obj->framebuffer_references++;
14530
Jesse Barnes79e53942008-11-07 14:24:08 -080014531 return 0;
14532}
14533
Jesse Barnes79e53942008-11-07 14:24:08 -080014534static struct drm_framebuffer *
14535intel_user_framebuffer_create(struct drm_device *dev,
14536 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014537 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014538{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014539 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014540 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014541 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014542
Chris Wilson03ac0642016-07-20 13:31:51 +010014543 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14544 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014545 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014546
Daniel Vetter92907cb2015-11-23 09:04:05 +010014547 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014548 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014549 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014550
14551 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014552}
14553
Chris Wilson778e23a2016-12-05 14:29:39 +000014554static void intel_atomic_state_free(struct drm_atomic_state *state)
14555{
14556 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14557
14558 drm_atomic_state_default_release(state);
14559
14560 i915_sw_fence_fini(&intel_state->commit_ready);
14561
14562 kfree(state);
14563}
14564
Jesse Barnes79e53942008-11-07 14:24:08 -080014565static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014566 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014567 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014568 .atomic_check = intel_atomic_check,
14569 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014570 .atomic_state_alloc = intel_atomic_state_alloc,
14571 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014572 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014573};
14574
Imre Deak88212942016-03-16 13:38:53 +020014575/**
14576 * intel_init_display_hooks - initialize the display modesetting hooks
14577 * @dev_priv: device private
14578 */
14579void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014580{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014581 intel_init_cdclk_hooks(dev_priv);
14582
Imre Deak88212942016-03-16 13:38:53 +020014583 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014584 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014585 dev_priv->display.get_initial_plane_config =
14586 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014587 dev_priv->display.crtc_compute_clock =
14588 haswell_crtc_compute_clock;
14589 dev_priv->display.crtc_enable = haswell_crtc_enable;
14590 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014591 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014592 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014593 dev_priv->display.get_initial_plane_config =
14594 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014595 dev_priv->display.crtc_compute_clock =
14596 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014597 dev_priv->display.crtc_enable = haswell_crtc_enable;
14598 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014599 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014600 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014601 dev_priv->display.get_initial_plane_config =
14602 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014603 dev_priv->display.crtc_compute_clock =
14604 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014605 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14606 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014607 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014608 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014609 dev_priv->display.get_initial_plane_config =
14610 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014611 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14612 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14613 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14614 } else if (IS_VALLEYVIEW(dev_priv)) {
14615 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14616 dev_priv->display.get_initial_plane_config =
14617 i9xx_get_initial_plane_config;
14618 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014619 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14620 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014621 } else if (IS_G4X(dev_priv)) {
14622 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14623 dev_priv->display.get_initial_plane_config =
14624 i9xx_get_initial_plane_config;
14625 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14626 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14627 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014628 } else if (IS_PINEVIEW(dev_priv)) {
14629 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14630 dev_priv->display.get_initial_plane_config =
14631 i9xx_get_initial_plane_config;
14632 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14633 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14634 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014635 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014636 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014637 dev_priv->display.get_initial_plane_config =
14638 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014639 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014640 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14641 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014642 } else {
14643 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14644 dev_priv->display.get_initial_plane_config =
14645 i9xx_get_initial_plane_config;
14646 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14647 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14648 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014649 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014650
Imre Deak88212942016-03-16 13:38:53 +020014651 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014652 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014653 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014654 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014655 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014656 /* FIXME: detect B0+ stepping and use auto training */
14657 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014658 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014659 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014660 }
14661
Lyude27082492016-08-24 07:48:10 +020014662 if (dev_priv->info.gen >= 9)
14663 dev_priv->display.update_crtcs = skl_update_crtcs;
14664 else
14665 dev_priv->display.update_crtcs = intel_update_crtcs;
14666
Daniel Vetter5a21b662016-05-24 17:13:53 +020014667 switch (INTEL_INFO(dev_priv)->gen) {
14668 case 2:
14669 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14670 break;
14671
14672 case 3:
14673 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14674 break;
14675
14676 case 4:
14677 case 5:
14678 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14679 break;
14680
14681 case 6:
14682 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14683 break;
14684 case 7:
14685 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14686 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14687 break;
14688 case 9:
14689 /* Drop through - unsupported since execlist only. */
14690 default:
14691 /* Default just returns -ENODEV to indicate unsupported */
14692 dev_priv->display.queue_flip = intel_default_queue_flip;
14693 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014694}
14695
Jesse Barnesb690e962010-07-19 13:53:12 -070014696/*
14697 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14698 * resume, or other times. This quirk makes sure that's the case for
14699 * affected systems.
14700 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014701static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014702{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014703 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014704
14705 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014706 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014707}
14708
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014709static void quirk_pipeb_force(struct drm_device *dev)
14710{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014711 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014712
14713 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14714 DRM_INFO("applying pipe b force quirk\n");
14715}
14716
Keith Packard435793d2011-07-12 14:56:22 -070014717/*
14718 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14719 */
14720static void quirk_ssc_force_disable(struct drm_device *dev)
14721{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014722 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014723 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014724 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014725}
14726
Carsten Emde4dca20e2012-03-15 15:56:26 +010014727/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014728 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14729 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014730 */
14731static void quirk_invert_brightness(struct drm_device *dev)
14732{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014733 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014734 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014735 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014736}
14737
Scot Doyle9c72cc62014-07-03 23:27:50 +000014738/* Some VBT's incorrectly indicate no backlight is present */
14739static void quirk_backlight_present(struct drm_device *dev)
14740{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014741 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014742 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14743 DRM_INFO("applying backlight present quirk\n");
14744}
14745
Jesse Barnesb690e962010-07-19 13:53:12 -070014746struct intel_quirk {
14747 int device;
14748 int subsystem_vendor;
14749 int subsystem_device;
14750 void (*hook)(struct drm_device *dev);
14751};
14752
Egbert Eich5f85f172012-10-14 15:46:38 +020014753/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14754struct intel_dmi_quirk {
14755 void (*hook)(struct drm_device *dev);
14756 const struct dmi_system_id (*dmi_id_list)[];
14757};
14758
14759static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14760{
14761 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14762 return 1;
14763}
14764
14765static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14766 {
14767 .dmi_id_list = &(const struct dmi_system_id[]) {
14768 {
14769 .callback = intel_dmi_reverse_brightness,
14770 .ident = "NCR Corporation",
14771 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14772 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14773 },
14774 },
14775 { } /* terminating entry */
14776 },
14777 .hook = quirk_invert_brightness,
14778 },
14779};
14780
Ben Widawskyc43b5632012-04-16 14:07:40 -070014781static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014782 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14783 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14784
Jesse Barnesb690e962010-07-19 13:53:12 -070014785 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14786 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14787
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014788 /* 830 needs to leave pipe A & dpll A up */
14789 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14790
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014791 /* 830 needs to leave pipe B & dpll B up */
14792 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14793
Keith Packard435793d2011-07-12 14:56:22 -070014794 /* Lenovo U160 cannot use SSC on LVDS */
14795 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014796
14797 /* Sony Vaio Y cannot use SSC on LVDS */
14798 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014799
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014800 /* Acer Aspire 5734Z must invert backlight brightness */
14801 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14802
14803 /* Acer/eMachines G725 */
14804 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14805
14806 /* Acer/eMachines e725 */
14807 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14808
14809 /* Acer/Packard Bell NCL20 */
14810 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14811
14812 /* Acer Aspire 4736Z */
14813 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014814
14815 /* Acer Aspire 5336 */
14816 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014817
14818 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14819 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014820
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014821 /* Acer C720 Chromebook (Core i3 4005U) */
14822 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14823
jens steinb2a96012014-10-28 20:25:53 +010014824 /* Apple Macbook 2,1 (Core 2 T7400) */
14825 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14826
Jani Nikula1b9448b02015-11-05 11:49:59 +020014827 /* Apple Macbook 4,1 */
14828 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14829
Scot Doyled4967d82014-07-03 23:27:52 +000014830 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14831 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014832
14833 /* HP Chromebook 14 (Celeron 2955U) */
14834 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014835
14836 /* Dell Chromebook 11 */
14837 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014838
14839 /* Dell Chromebook 11 (2015 version) */
14840 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014841};
14842
14843static void intel_init_quirks(struct drm_device *dev)
14844{
14845 struct pci_dev *d = dev->pdev;
14846 int i;
14847
14848 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14849 struct intel_quirk *q = &intel_quirks[i];
14850
14851 if (d->device == q->device &&
14852 (d->subsystem_vendor == q->subsystem_vendor ||
14853 q->subsystem_vendor == PCI_ANY_ID) &&
14854 (d->subsystem_device == q->subsystem_device ||
14855 q->subsystem_device == PCI_ANY_ID))
14856 q->hook(dev);
14857 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014858 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14859 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14860 intel_dmi_quirks[i].hook(dev);
14861 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014862}
14863
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014864/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014865static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014866{
David Weinehall52a05c32016-08-22 13:32:44 +030014867 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014868 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014869 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014870
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014871 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014872 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014873 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014874 sr1 = inb(VGA_SR_DATA);
14875 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014876 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014877 udelay(300);
14878
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014879 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014880 POSTING_READ(vga_reg);
14881}
14882
Daniel Vetterf8175862012-04-10 15:50:11 +020014883void intel_modeset_init_hw(struct drm_device *dev)
14884{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014885 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014886
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014887 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014888 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014889
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014890 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014891}
14892
Matt Roperd93c0372015-12-03 11:37:41 -080014893/*
14894 * Calculate what we think the watermarks should be for the state we've read
14895 * out of the hardware and then immediately program those watermarks so that
14896 * we ensure the hardware settings match our internal state.
14897 *
14898 * We can calculate what we think WM's should be by creating a duplicate of the
14899 * current state (which was constructed during hardware readout) and running it
14900 * through the atomic check code to calculate new watermark values in the
14901 * state object.
14902 */
14903static void sanitize_watermarks(struct drm_device *dev)
14904{
14905 struct drm_i915_private *dev_priv = to_i915(dev);
14906 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014907 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014908 struct drm_crtc *crtc;
14909 struct drm_crtc_state *cstate;
14910 struct drm_modeset_acquire_ctx ctx;
14911 int ret;
14912 int i;
14913
14914 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014915 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014916 return;
14917
14918 /*
14919 * We need to hold connection_mutex before calling duplicate_state so
14920 * that the connector loop is protected.
14921 */
14922 drm_modeset_acquire_init(&ctx, 0);
14923retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014924 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014925 if (ret == -EDEADLK) {
14926 drm_modeset_backoff(&ctx);
14927 goto retry;
14928 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014929 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014930 }
14931
14932 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14933 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014934 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014935
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014936 intel_state = to_intel_atomic_state(state);
14937
Matt Ropered4a6a72016-02-23 17:20:13 -080014938 /*
14939 * Hardware readout is the only time we don't want to calculate
14940 * intermediate watermarks (since we don't trust the current
14941 * watermarks).
14942 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014943 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014944
Matt Roperd93c0372015-12-03 11:37:41 -080014945 ret = intel_atomic_check(dev, state);
14946 if (ret) {
14947 /*
14948 * If we fail here, it means that the hardware appears to be
14949 * programmed in a way that shouldn't be possible, given our
14950 * understanding of watermark requirements. This might mean a
14951 * mistake in the hardware readout code or a mistake in the
14952 * watermark calculations for a given platform. Raise a WARN
14953 * so that this is noticeable.
14954 *
14955 * If this actually happens, we'll have to just leave the
14956 * BIOS-programmed watermarks untouched and hope for the best.
14957 */
14958 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014959 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014960 }
14961
14962 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014963 for_each_crtc_in_state(state, crtc, cstate, i) {
14964 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14965
Matt Ropered4a6a72016-02-23 17:20:13 -080014966 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014967 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014968 }
14969
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014970put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014971 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014972fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014973 drm_modeset_drop_locks(&ctx);
14974 drm_modeset_acquire_fini(&ctx);
14975}
14976
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014977int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014978{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014979 struct drm_i915_private *dev_priv = to_i915(dev);
14980 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014981 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014982 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014983
14984 drm_mode_config_init(dev);
14985
14986 dev->mode_config.min_width = 0;
14987 dev->mode_config.min_height = 0;
14988
Dave Airlie019d96c2011-09-29 16:20:42 +010014989 dev->mode_config.preferred_depth = 24;
14990 dev->mode_config.prefer_shadow = 1;
14991
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014992 dev->mode_config.allow_fb_modifiers = true;
14993
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014994 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014995
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014996 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014997 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014998
Jesse Barnesb690e962010-07-19 13:53:12 -070014999 intel_init_quirks(dev);
15000
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015001 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015002
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015003 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015004 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015005
Lukas Wunner69f92f62015-07-15 13:57:35 +020015006 /*
15007 * There may be no VBT; and if the BIOS enabled SSC we can
15008 * just keep using it to avoid unnecessary flicker. Whereas if the
15009 * BIOS isn't using it, don't assume it will work even if the VBT
15010 * indicates as much.
15011 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015012 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015013 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15014 DREF_SSC1_ENABLE);
15015
15016 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15017 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15018 bios_lvds_use_ssc ? "en" : "dis",
15019 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15020 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15021 }
15022 }
15023
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015024 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015025 dev->mode_config.max_width = 2048;
15026 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015027 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015028 dev->mode_config.max_width = 4096;
15029 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015030 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015031 dev->mode_config.max_width = 8192;
15032 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015033 }
Damien Lespiau068be562014-03-28 14:17:49 +000015034
Jani Nikula2a307c22016-11-30 17:43:04 +020015035 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15036 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015037 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015038 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015039 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15040 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15041 } else {
15042 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15043 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15044 }
15045
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015046 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015047
Zhao Yakui28c97732009-10-09 11:39:41 +080015048 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015049 INTEL_INFO(dev_priv)->num_pipes,
15050 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015051
Damien Lespiau055e3932014-08-18 13:49:10 +010015052 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015053 int ret;
15054
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015055 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015056 if (ret) {
15057 drm_mode_config_cleanup(dev);
15058 return ret;
15059 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015060 }
15061
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015062 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015063 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015064 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015065
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015066 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015067
Ville Syrjäläb2045352016-05-13 23:41:27 +030015068 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015069 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015070
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015071 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015072 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015073 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015074
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015075 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015076 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015077 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015078
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015079 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015080 struct intel_initial_plane_config plane_config = {};
15081
Jesse Barnes46f297f2014-03-07 08:57:48 -080015082 if (!crtc->active)
15083 continue;
15084
Jesse Barnes46f297f2014-03-07 08:57:48 -080015085 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015086 * Note that reserving the BIOS fb up front prevents us
15087 * from stuffing other stolen allocations like the ring
15088 * on top. This prevents some ugliness at boot time, and
15089 * can even allow for smooth boot transitions if the BIOS
15090 * fb is large enough for the active pipe configuration.
15091 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015092 dev_priv->display.get_initial_plane_config(crtc,
15093 &plane_config);
15094
15095 /*
15096 * If the fb is shared between multiple heads, we'll
15097 * just get the first one.
15098 */
15099 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015100 }
Matt Roperd93c0372015-12-03 11:37:41 -080015101
15102 /*
15103 * Make sure hardware watermarks really match the state we read out.
15104 * Note that we need to do this after reconstructing the BIOS fb's
15105 * since the watermark calculation done here will use pstate->fb.
15106 */
15107 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015108
15109 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015110}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015111
Daniel Vetter7fad7982012-07-04 17:51:47 +020015112static void intel_enable_pipe_a(struct drm_device *dev)
15113{
15114 struct intel_connector *connector;
15115 struct drm_connector *crt = NULL;
15116 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015117 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015118
15119 /* We can't just switch on the pipe A, we need to set things up with a
15120 * proper mode and output configuration. As a gross hack, enable pipe A
15121 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015122 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015123 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15124 crt = &connector->base;
15125 break;
15126 }
15127 }
15128
15129 if (!crt)
15130 return;
15131
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015132 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015133 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015134}
15135
Daniel Vetterfa555832012-10-10 23:14:00 +020015136static bool
15137intel_check_plane_mapping(struct intel_crtc *crtc)
15138{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015139 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015140 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015141
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015142 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015143 return true;
15144
Ville Syrjälä649636e2015-09-22 19:50:01 +030015145 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015146
15147 if ((val & DISPLAY_PLANE_ENABLE) &&
15148 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15149 return false;
15150
15151 return true;
15152}
15153
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015154static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15155{
15156 struct drm_device *dev = crtc->base.dev;
15157 struct intel_encoder *encoder;
15158
15159 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15160 return true;
15161
15162 return false;
15163}
15164
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015165static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15166{
15167 struct drm_device *dev = encoder->base.dev;
15168 struct intel_connector *connector;
15169
15170 for_each_connector_on_encoder(dev, &encoder->base, connector)
15171 return connector;
15172
15173 return NULL;
15174}
15175
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015176static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15177 enum transcoder pch_transcoder)
15178{
15179 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15180 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15181}
15182
Daniel Vetter24929352012-07-02 20:28:59 +020015183static void intel_sanitize_crtc(struct intel_crtc *crtc)
15184{
15185 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015186 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015188
Daniel Vetter24929352012-07-02 20:28:59 +020015189 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015190 if (!transcoder_is_dsi(cpu_transcoder)) {
15191 i915_reg_t reg = PIPECONF(cpu_transcoder);
15192
15193 I915_WRITE(reg,
15194 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15195 }
Daniel Vetter24929352012-07-02 20:28:59 +020015196
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015197 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015198 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015199 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015200 struct intel_plane *plane;
15201
Daniel Vetter96256042015-02-13 21:03:42 +010015202 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015203
15204 /* Disable everything but the primary plane */
15205 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15206 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15207 continue;
15208
15209 plane->disable_plane(&plane->base, &crtc->base);
15210 }
Daniel Vetter96256042015-02-13 21:03:42 +010015211 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015212
Daniel Vetter24929352012-07-02 20:28:59 +020015213 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015214 * disable the crtc (and hence change the state) if it is wrong. Note
15215 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015216 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015217 bool plane;
15218
Ville Syrjälä78108b72016-05-27 20:59:19 +030015219 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15220 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015221
15222 /* Pipe has the wrong plane attached and the plane is active.
15223 * Temporarily change the plane mapping and disable everything
15224 * ... */
15225 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015226 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015227 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015228 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015229 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015230 }
Daniel Vetter24929352012-07-02 20:28:59 +020015231
Daniel Vetter7fad7982012-07-04 17:51:47 +020015232 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15233 crtc->pipe == PIPE_A && !crtc->active) {
15234 /* BIOS forgot to enable pipe A, this mostly happens after
15235 * resume. Force-enable the pipe to fix this, the update_dpms
15236 * call below we restore the pipe to the right state, but leave
15237 * the required bits on. */
15238 intel_enable_pipe_a(dev);
15239 }
15240
Daniel Vetter24929352012-07-02 20:28:59 +020015241 /* Adjust the state of the output pipe according to whether we
15242 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015243 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015244 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015245
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015246 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015247 /*
15248 * We start out with underrun reporting disabled to avoid races.
15249 * For correct bookkeeping mark this on active crtcs.
15250 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015251 * Also on gmch platforms we dont have any hardware bits to
15252 * disable the underrun reporting. Which means we need to start
15253 * out with underrun reporting disabled also on inactive pipes,
15254 * since otherwise we'll complain about the garbage we read when
15255 * e.g. coming up after runtime pm.
15256 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015257 * No protection against concurrent access is required - at
15258 * worst a fifo underrun happens which also sets this to false.
15259 */
15260 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015261 /*
15262 * We track the PCH trancoder underrun reporting state
15263 * within the crtc. With crtc for pipe A housing the underrun
15264 * reporting state for PCH transcoder A, crtc for pipe B housing
15265 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15266 * and marking underrun reporting as disabled for the non-existing
15267 * PCH transcoders B and C would prevent enabling the south
15268 * error interrupt (see cpt_can_enable_serr_int()).
15269 */
15270 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15271 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015272 }
Daniel Vetter24929352012-07-02 20:28:59 +020015273}
15274
15275static void intel_sanitize_encoder(struct intel_encoder *encoder)
15276{
15277 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015278
15279 /* We need to check both for a crtc link (meaning that the
15280 * encoder is active and trying to read from a pipe) and the
15281 * pipe itself being active. */
15282 bool has_active_crtc = encoder->base.crtc &&
15283 to_intel_crtc(encoder->base.crtc)->active;
15284
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015285 connector = intel_encoder_find_connector(encoder);
15286 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015287 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15288 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015289 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015290
15291 /* Connector is active, but has no active pipe. This is
15292 * fallout from our resume register restoring. Disable
15293 * the encoder manually again. */
15294 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015295 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15296
Daniel Vetter24929352012-07-02 20:28:59 +020015297 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15298 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015299 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015300 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015301 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015302 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015303 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015304 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015305
15306 /* Inconsistent output/port/pipe state happens presumably due to
15307 * a bug in one of the get_hw_state functions. Or someplace else
15308 * in our code, like the register restore mess on resume. Clamp
15309 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015310
15311 connector->base.dpms = DRM_MODE_DPMS_OFF;
15312 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015313 }
15314 /* Enabled encoders without active connectors will be fixed in
15315 * the crtc fixup. */
15316}
15317
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015318void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015319{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015320 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015321
Imre Deak04098752014-02-18 00:02:16 +020015322 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15323 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015324 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015325 }
15326}
15327
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015328void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015329{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015330 /* This function can be called both from intel_modeset_setup_hw_state or
15331 * at a very early point in our resume sequence, where the power well
15332 * structures are not yet restored. Since this function is at a very
15333 * paranoid "someone might have enabled VGA while we were not looking"
15334 * level, just check if the power well is enabled instead of trying to
15335 * follow the "don't touch the power well if we don't need it" policy
15336 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015337 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015338 return;
15339
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015340 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015341
15342 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015343}
15344
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015345static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015346{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015347 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015348
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015349 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015350}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015351
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015352/* FIXME read out full plane state for all planes */
15353static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015354{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015355 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015356 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015357 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015358
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015359 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015360 primary_get_hw_state(to_intel_plane(primary));
15361
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015362 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015363 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015364}
15365
Daniel Vetter30e984d2013-06-05 13:34:17 +020015366static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015367{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015368 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015369 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015370 struct intel_crtc *crtc;
15371 struct intel_encoder *encoder;
15372 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015373 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015374
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015375 dev_priv->active_crtcs = 0;
15376
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015377 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015378 struct intel_crtc_state *crtc_state =
15379 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015380
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015381 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015382 memset(crtc_state, 0, sizeof(*crtc_state));
15383 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015384
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015385 crtc_state->base.active = crtc_state->base.enable =
15386 dev_priv->display.get_pipe_config(crtc, crtc_state);
15387
15388 crtc->base.enabled = crtc_state->base.enable;
15389 crtc->active = crtc_state->base.active;
15390
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015391 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015392 dev_priv->active_crtcs |= 1 << crtc->pipe;
15393
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015394 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015395
Ville Syrjälä78108b72016-05-27 20:59:19 +030015396 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15397 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015398 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015399 }
15400
Daniel Vetter53589012013-06-05 13:34:16 +020015401 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15402 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15403
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015404 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015405 &pll->state.hw_state);
15406 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015407 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015408 struct intel_crtc_state *crtc_state =
15409 to_intel_crtc_state(crtc->base.state);
15410
15411 if (crtc_state->base.active &&
15412 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015413 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015414 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015415 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015416
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015417 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015418 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015419 }
15420
Damien Lespiaub2784e12014-08-05 11:29:37 +010015421 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015422 pipe = 0;
15423
15424 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015425 struct intel_crtc_state *crtc_state;
15426
Ville Syrjälä98187832016-10-31 22:37:10 +020015427 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015428 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015429
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015430 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015431 crtc_state->output_types |= 1 << encoder->type;
15432 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015433 } else {
15434 encoder->base.crtc = NULL;
15435 }
15436
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015437 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015438 encoder->base.base.id, encoder->base.name,
15439 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015440 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015441 }
15442
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015443 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015444 if (connector->get_hw_state(connector)) {
15445 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015446
15447 encoder = connector->encoder;
15448 connector->base.encoder = &encoder->base;
15449
15450 if (encoder->base.crtc &&
15451 encoder->base.crtc->state->active) {
15452 /*
15453 * This has to be done during hardware readout
15454 * because anything calling .crtc_disable may
15455 * rely on the connector_mask being accurate.
15456 */
15457 encoder->base.crtc->state->connector_mask |=
15458 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015459 encoder->base.crtc->state->encoder_mask |=
15460 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015461 }
15462
Daniel Vetter24929352012-07-02 20:28:59 +020015463 } else {
15464 connector->base.dpms = DRM_MODE_DPMS_OFF;
15465 connector->base.encoder = NULL;
15466 }
15467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015468 connector->base.base.id, connector->base.name,
15469 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015470 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015471
15472 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015473 struct intel_crtc_state *crtc_state =
15474 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015475 int pixclk = 0;
15476
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015477 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015478
15479 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015480 if (crtc_state->base.active) {
15481 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15482 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015483 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15484
15485 /*
15486 * The initial mode needs to be set in order to keep
15487 * the atomic core happy. It wants a valid mode if the
15488 * crtc's enabled, so we do the above call.
15489 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015490 * But we don't set all the derived state fully, hence
15491 * set a flag to indicate that a full recalculation is
15492 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015493 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015494 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015495
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015496 intel_crtc_compute_pixel_rate(crtc_state);
15497
15498 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15499 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15500 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015501 else
15502 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15503
15504 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015505 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015506 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15507
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015508 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15509 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015510 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015511
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015512 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15513
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015514 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015515 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015516}
15517
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015518/* Scan out the current hw modeset state,
15519 * and sanitizes it to the current state
15520 */
15521static void
15522intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015523{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015524 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015525 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015526 struct intel_crtc *crtc;
15527 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015528 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015529
15530 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015531
15532 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015533 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015534 intel_sanitize_encoder(encoder);
15535 }
15536
Damien Lespiau055e3932014-08-18 13:49:10 +010015537 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015538 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015539
Daniel Vetter24929352012-07-02 20:28:59 +020015540 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015541 intel_dump_pipe_config(crtc, crtc->config,
15542 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015543 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015544
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015545 intel_modeset_update_connector_atomic_state(dev);
15546
Daniel Vetter35c95372013-07-17 06:55:04 +020015547 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15548 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15549
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015550 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015551 continue;
15552
15553 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15554
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015555 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015556 pll->on = false;
15557 }
15558
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015559 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015560 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015561 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000015562 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015563 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015564 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015565
15566 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015567 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015568
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015569 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015570 if (WARN_ON(put_domains))
15571 modeset_put_power_domains(dev_priv, put_domains);
15572 }
15573 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015574
15575 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015576}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015577
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578void intel_display_resume(struct drm_device *dev)
15579{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015580 struct drm_i915_private *dev_priv = to_i915(dev);
15581 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15582 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015583 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015584
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015585 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015586 if (state)
15587 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015588
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015589 /*
15590 * This is a cludge because with real atomic modeset mode_config.mutex
15591 * won't be taken. Unfortunately some probed state like
15592 * audio_codec_enable is still protected by mode_config.mutex, so lock
15593 * it here for now.
15594 */
15595 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015596 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015597
Maarten Lankhorst73974892016-08-05 23:28:27 +030015598 while (1) {
15599 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15600 if (ret != -EDEADLK)
15601 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015602
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015603 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015604 }
15605
Maarten Lankhorst73974892016-08-05 23:28:27 +030015606 if (!ret)
15607 ret = __intel_display_resume(dev, state);
15608
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015609 drm_modeset_drop_locks(&ctx);
15610 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015611 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015612
Chris Wilson08536952016-10-14 13:18:18 +010015613 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015614 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015615 if (state)
15616 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015617}
15618
15619void intel_modeset_gem_init(struct drm_device *dev)
15620{
Chris Wilsondc979972016-05-10 14:10:04 +010015621 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015622
Chris Wilsondc979972016-05-10 14:10:04 +010015623 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015624
Chris Wilson1833b132012-05-09 11:56:28 +010015625 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015626
Chris Wilson1ee8da62016-05-12 12:43:23 +010015627 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015628}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015629
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015630int intel_connector_register(struct drm_connector *connector)
15631{
15632 struct intel_connector *intel_connector = to_intel_connector(connector);
15633 int ret;
15634
15635 ret = intel_backlight_device_register(intel_connector);
15636 if (ret)
15637 goto err;
15638
15639 return 0;
15640
15641err:
15642 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015643}
15644
Chris Wilsonc191eca2016-06-17 11:40:33 +010015645void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015646{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015647 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015648
Chris Wilsone63d87c2016-06-17 11:40:34 +010015649 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015650 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015651}
15652
Jesse Barnes79e53942008-11-07 14:24:08 -080015653void intel_modeset_cleanup(struct drm_device *dev)
15654{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015655 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015656
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015657 flush_work(&dev_priv->atomic_helper.free_work);
15658 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15659
Chris Wilsondc979972016-05-10 14:10:04 +010015660 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015661
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015662 /*
15663 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015664 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015665 * experience fancy races otherwise.
15666 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015667 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015668
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015669 /*
15670 * Due to the hpd irq storm handling the hotplug work can re-arm the
15671 * poll handlers. Hence disable polling after hpd handling is shut down.
15672 */
Keith Packardf87ea762010-10-03 19:36:26 -070015673 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015674
Jesse Barnes723bfd72010-10-07 16:01:13 -070015675 intel_unregister_dsm_handler();
15676
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015677 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015678
Chris Wilson1630fe72011-07-08 12:22:42 +010015679 /* flush any delayed tasks or pending work */
15680 flush_scheduled_work();
15681
Jesse Barnes79e53942008-11-07 14:24:08 -080015682 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015683
Chris Wilson1ee8da62016-05-12 12:43:23 +010015684 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015685
Chris Wilsondc979972016-05-10 14:10:04 +010015686 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015687
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015688 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015689}
15690
Chris Wilsondf0e9242010-09-09 16:20:55 +010015691void intel_connector_attach_encoder(struct intel_connector *connector,
15692 struct intel_encoder *encoder)
15693{
15694 connector->encoder = encoder;
15695 drm_mode_connector_attach_encoder(&connector->base,
15696 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015697}
Dave Airlie28d52042009-09-21 14:33:58 +100015698
15699/*
15700 * set vga decode state - true == enable VGA decode
15701 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015702int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015703{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015704 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015705 u16 gmch_ctrl;
15706
Chris Wilson75fa0412014-02-07 18:37:02 -020015707 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15708 DRM_ERROR("failed to read control word\n");
15709 return -EIO;
15710 }
15711
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015712 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15713 return 0;
15714
Dave Airlie28d52042009-09-21 14:33:58 +100015715 if (state)
15716 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15717 else
15718 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015719
15720 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15721 DRM_ERROR("failed to write control word\n");
15722 return -EIO;
15723 }
15724
Dave Airlie28d52042009-09-21 14:33:58 +100015725 return 0;
15726}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015727
Chris Wilson98a2f412016-10-12 10:05:18 +010015728#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15729
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015730struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015731
15732 u32 power_well_driver;
15733
Chris Wilson63b66e52013-08-08 15:12:06 +020015734 int num_transcoders;
15735
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015736 struct intel_cursor_error_state {
15737 u32 control;
15738 u32 position;
15739 u32 base;
15740 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015741 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015742
15743 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015744 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015746 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015747 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748
15749 struct intel_plane_error_state {
15750 u32 control;
15751 u32 stride;
15752 u32 size;
15753 u32 pos;
15754 u32 addr;
15755 u32 surface;
15756 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015757 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015758
15759 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015760 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015761 enum transcoder cpu_transcoder;
15762
15763 u32 conf;
15764
15765 u32 htotal;
15766 u32 hblank;
15767 u32 hsync;
15768 u32 vtotal;
15769 u32 vblank;
15770 u32 vsync;
15771 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015772};
15773
15774struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015775intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015776{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015777 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015778 int transcoders[] = {
15779 TRANSCODER_A,
15780 TRANSCODER_B,
15781 TRANSCODER_C,
15782 TRANSCODER_EDP,
15783 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015784 int i;
15785
Chris Wilsonc0336662016-05-06 15:40:21 +010015786 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015787 return NULL;
15788
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015789 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015790 if (error == NULL)
15791 return NULL;
15792
Chris Wilsonc0336662016-05-06 15:40:21 +010015793 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015794 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15795
Damien Lespiau055e3932014-08-18 13:49:10 +010015796 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015797 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015798 __intel_display_power_is_enabled(dev_priv,
15799 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015800 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015801 continue;
15802
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015803 error->cursor[i].control = I915_READ(CURCNTR(i));
15804 error->cursor[i].position = I915_READ(CURPOS(i));
15805 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015806
15807 error->plane[i].control = I915_READ(DSPCNTR(i));
15808 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015809 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015810 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015811 error->plane[i].pos = I915_READ(DSPPOS(i));
15812 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015813 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015814 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015815 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816 error->plane[i].surface = I915_READ(DSPSURF(i));
15817 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15818 }
15819
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015821
Chris Wilsonc0336662016-05-06 15:40:21 +010015822 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015823 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015824 }
15825
Jani Nikula4d1de972016-03-18 17:05:42 +020015826 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015827 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015828 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015829 error->num_transcoders++; /* Account for eDP. */
15830
15831 for (i = 0; i < error->num_transcoders; i++) {
15832 enum transcoder cpu_transcoder = transcoders[i];
15833
Imre Deakddf9c532013-11-27 22:02:02 +020015834 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015835 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015836 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015837 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015838 continue;
15839
Chris Wilson63b66e52013-08-08 15:12:06 +020015840 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15841
15842 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15843 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15844 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15845 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15846 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15847 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15848 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015849 }
15850
15851 return error;
15852}
15853
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015854#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15855
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015857intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015858 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015859 struct intel_display_error_state *error)
15860{
15861 int i;
15862
Chris Wilson63b66e52013-08-08 15:12:06 +020015863 if (!error)
15864 return;
15865
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015866 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015867 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015868 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015869 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015870 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015871 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015872 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015873 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015874 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015875 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015877 err_printf(m, "Plane [%d]:\n", i);
15878 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15879 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015880 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015881 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15882 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015883 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015884 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015885 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015886 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015887 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15888 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015889 }
15890
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015891 err_printf(m, "Cursor [%d]:\n", i);
15892 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15893 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15894 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015895 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015896
15897 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015898 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015899 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015900 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015901 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015902 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15903 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15904 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15905 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15906 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15907 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15908 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15909 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015910}
Chris Wilson98a2f412016-10-12 10:05:18 +010015911
15912#endif