blob: a5cddcd6d3e0773026d148128214cf9435977dd0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200416 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08001101 case PORT_E:
1102 bit = SDE_PORTE_HOTPLUG_SPT;
1103 break;
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 default:
1105 return true;
1106 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132
Jani Nikula23538ef2013-08-27 15:12:22 +03001133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
Ville Syrjäläa5805162015-05-26 20:42:30 +03001139 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001141 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001142
1143 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001144 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
Daniel Vetter55607e82013-06-16 21:42:39 +02001151struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001153{
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001157 return NULL;
1158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001160}
1161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001168 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001169
Chris Wilson92b27b02012-05-20 18:10:50 +01001170 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001171 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001172 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001173
Daniel Vetter53589012013-06-05 13:34:16 +02001174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
Jesse Barnes040484a2011-01-03 12:14:26 -08001179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001192 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001199 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 return;
1232
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001234 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001235 return;
1236
Jesse Barnes040484a2011-01-03 12:14:26 -08001237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001240}
1241
Daniel Vetter55607e82013-06-16 21:42:39 +02001242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244{
1245 int reg;
1246 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001247 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001252 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001255}
1256
Daniel Vetterb680c372014-09-19 18:27:27 +02001257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001264 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265
Jani Nikulabedd4db2014-08-22 15:04:13 +03001266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001283 } else {
1284 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 locked = false;
1293
Rob Clarke2c719b2014-12-15 13:56:32 -05001294 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297}
1298
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
Paulo Zanonid9d82082014-02-27 16:30:56 -03001305 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001307 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
1320 int reg;
1321 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001329 state = true;
1330
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001331 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001341 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343}
1344
Chris Wilson931872f2012-01-16 23:01:13 +00001345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347{
1348 int reg;
1349 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001350 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358}
1359
Chris Wilson931872f2012-01-16 23:01:13 +00001360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001366 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001378 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001379 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001382 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 }
1391}
1392
Jesse Barnes19332d72013-03-28 09:55:38 -07001393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001396 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001397 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001398 u32 val;
1399
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001400 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001401 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001402 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001409 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
1423 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
1438 u32 val;
1439 bool enabled;
1440
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Daniel Vetterab9412b2013-05-03 11:49:46 +02001449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001462}
1463
Keith Packard4e634382011-08-06 10:39:45 -07001464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
Keith Packard1519b992011-08-06 10:35:34 -07001485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001488 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001497 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
Jesse Barnes291906f2011-02-02 12:28:03 -08001535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001536 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001537{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001538 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001541 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001544 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001545 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001551 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001554 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001557 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001558 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001566
Keith Packardf0575e92011-07-25 22:12:43 -07001567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001574 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001575 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Paulo Zanonie2debe92013-02-18 19:00:27 -03001583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001586}
1587
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001606}
1607
Ville Syrjäläd288f652014-10-28 13:20:22 +02001608static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001609 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610{
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001622 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001634
1635 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
Ville Syrjäläa5805162015-05-26 20:42:30 +03001660 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
Ville Syrjälä54433e92015-05-26 20:42:31 +03001667 mutex_unlock(&dev_priv->sb_lock);
1668
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001669 /*
1670 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1671 */
1672 udelay(1);
1673
1674 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001675 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676
1677 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001679 DRM_ERROR("PLL %d failed to lock\n", pipe);
1680
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001682 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684}
1685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001692 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694
1695 return count;
1696}
1697
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001699{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001703 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001706
1707 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709
1710 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjälä61407f62014-05-27 16:32:55 +03001834 /* disable left/right clock distribution */
1835 if (pipe != PIPE_B) {
1836 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1837 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1838 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1839 } else {
1840 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1841 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1842 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1843 }
1844
Ville Syrjäläa5805162015-05-26 20:42:30 +03001845 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001846}
1847
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001849 struct intel_digital_port *dport,
1850 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851{
1852 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 switch (dport->port) {
1856 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001858 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001859 break;
1860 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001862 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001863 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 break;
1865 case PORT_D:
1866 port_mask = DPLL_PORTD_READY_MASK;
1867 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001868 break;
1869 default:
1870 BUG();
1871 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001872
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001873 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1874 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1875 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001876}
1877
Daniel Vetterb14b1052014-04-24 23:55:13 +02001878static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1879{
1880 struct drm_device *dev = crtc->base.dev;
1881 struct drm_i915_private *dev_priv = dev->dev_private;
1882 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1883
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001884 if (WARN_ON(pll == NULL))
1885 return;
1886
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001887 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001888 if (pll->active == 0) {
1889 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1890 WARN_ON(pll->on);
1891 assert_shared_dpll_disabled(dev_priv, pll);
1892
1893 pll->mode_set(dev_priv, pll);
1894 }
1895}
1896
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001897/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001898 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001899 * @dev_priv: i915 private structure
1900 * @pipe: pipe PLL to enable
1901 *
1902 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1903 * drives the transcoder clock.
1904 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001905static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001906{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001907 struct drm_device *dev = crtc->base.dev;
1908 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001909 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001910
Daniel Vetter87a875b2013-06-05 13:34:19 +02001911 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001912 return;
1913
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001914 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001915 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Damien Lespiau74dd6922014-07-29 18:06:17 +01001917 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001918 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001919 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001920
Daniel Vettercdbd2312013-06-05 13:34:03 +02001921 if (pll->active++) {
1922 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001923 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924 return;
1925 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001926 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001927
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001928 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1929
Daniel Vetter46edb022013-06-05 13:34:12 +02001930 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001931 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001933}
1934
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001935static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001936{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001937 struct drm_device *dev = crtc->base.dev;
1938 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001939 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001940
Jesse Barnes92f25842011-01-04 15:09:34 -08001941 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001942 if (INTEL_INFO(dev)->gen < 5)
1943 return;
1944
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001945 if (pll == NULL)
1946 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001948 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002006 * Make the BPC in transcoder be consistent with
2007 * that in pipeconf reg. For HDMI we must use 8bpc
2008 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002009 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002010 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002011 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2012 val |= PIPECONF_8BPC;
2013 else
2014 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002015 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002016
2017 val &= ~TRANS_INTERLACE_MASK;
2018 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002019 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002020 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002021 val |= TRANS_LEGACY_INTERLACED_ILK;
2022 else
2023 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002024 else
2025 val |= TRANS_PROGRESSIVE;
2026
Jesse Barnes040484a2011-01-03 12:14:26 -08002027 I915_WRITE(reg, val | TRANS_ENABLE);
2028 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002029 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002030}
2031
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002033 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002034{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
2037 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002038 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002041 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002044 /* Workaround: set timing override bit. */
2045 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002046 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002047 I915_WRITE(_TRANSA_CHICKEN2, val);
2048
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002049 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002052 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2053 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002054 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002055 else
2056 val |= TRANS_PROGRESSIVE;
2057
Daniel Vetterab9412b2013-05-03 11:49:46 +02002058 I915_WRITE(LPT_TRANSCONF, val);
2059 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002060 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002061}
2062
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002063static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2064 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002065{
Daniel Vetter23670b322012-11-01 09:15:30 +01002066 struct drm_device *dev = dev_priv->dev;
2067 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002068
2069 /* FDI relies on the transcoder */
2070 assert_fdi_tx_disabled(dev_priv, pipe);
2071 assert_fdi_rx_disabled(dev_priv, pipe);
2072
Jesse Barnes291906f2011-02-02 12:28:03 -08002073 /* Ports must be off as well */
2074 assert_pch_ports_disabled(dev_priv, pipe);
2075
Daniel Vetterab9412b2013-05-03 11:49:46 +02002076 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002077 val = I915_READ(reg);
2078 val &= ~TRANS_ENABLE;
2079 I915_WRITE(reg, val);
2080 /* wait for PCH transcoder off, transcoder state */
2081 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002082 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002083
2084 if (!HAS_PCH_IBX(dev)) {
2085 /* Workaround: Clear the timing override chicken bit again. */
2086 reg = TRANS_CHICKEN2(pipe);
2087 val = I915_READ(reg);
2088 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2089 I915_WRITE(reg, val);
2090 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002091}
2092
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002093static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095 u32 val;
2096
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002098 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002099 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002100 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002101 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002102 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103
2104 /* Workaround: clear timing override bit. */
2105 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002106 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002107 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002108}
2109
2110/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002111 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002112 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002114 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002117static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118{
Paulo Zanoni03722642014-01-17 13:51:09 -02002119 struct drm_device *dev = crtc->base.dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002122 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2123 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002124 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002125 int reg;
2126 u32 val;
2127
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002128 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2129
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002130 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002131 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002132 assert_sprites_disabled(dev_priv, pipe);
2133
Paulo Zanoni681e5812012-12-06 11:12:38 -02002134 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002135 pch_transcoder = TRANSCODER_A;
2136 else
2137 pch_transcoder = pipe;
2138
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 /*
2140 * A pipe without a PLL won't actually be able to drive bits from
2141 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2142 * need the check.
2143 */
Imre Deak50360402015-01-16 00:55:16 -08002144 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002145 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002146 assert_dsi_pll_enabled(dev_priv);
2147 else
2148 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002150 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002151 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002152 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002153 assert_fdi_tx_pll_enabled(dev_priv,
2154 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002155 }
2156 /* FIXME: assert CPU port conditions for SNB+ */
2157 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002159 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002161 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002162 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2163 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002164 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002165 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002166
2167 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002168 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169}
2170
2171/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002172 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002174 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 * Disable the pipe of @crtc, making sure that various hardware
2176 * specific requirements are met, if applicable, e.g. plane
2177 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 *
2179 * Will wait until the pipe has shut down before returning.
2180 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002181static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002182{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002183 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002184 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002185 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186 int reg;
2187 u32 val;
2188
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002189 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2190
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191 /*
2192 * Make sure planes won't keep trying to pump pixels to us,
2193 * or we might hang the display.
2194 */
2195 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002196 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002197 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002198
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002199 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002200 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002201 if ((val & PIPECONF_ENABLE) == 0)
2202 return;
2203
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 /*
2205 * Double wide has implications for planes
2206 * so best keep it disabled when not needed.
2207 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002208 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002209 val &= ~PIPECONF_DOUBLE_WIDE;
2210
2211 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002212 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2213 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002214 val &= ~PIPECONF_ENABLE;
2215
2216 I915_WRITE(reg, val);
2217 if ((val & PIPECONF_ENABLE) == 0)
2218 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002219}
2220
Chris Wilson693db182013-03-05 14:52:39 +00002221static bool need_vtd_wa(struct drm_device *dev)
2222{
2223#ifdef CONFIG_INTEL_IOMMU
2224 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2225 return true;
2226#endif
2227 return false;
2228}
2229
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002230unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2232 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002233{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002234 unsigned int tile_height;
2235 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002236
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 switch (fb_format_modifier) {
2238 case DRM_FORMAT_MOD_NONE:
2239 tile_height = 1;
2240 break;
2241 case I915_FORMAT_MOD_X_TILED:
2242 tile_height = IS_GEN2(dev) ? 16 : 8;
2243 break;
2244 case I915_FORMAT_MOD_Y_TILED:
2245 tile_height = 32;
2246 break;
2247 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2249 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002250 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 tile_height = 64;
2253 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 case 2:
2255 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 tile_height = 32;
2257 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 tile_height = 16;
2260 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002261 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 WARN_ONCE(1,
2263 "128-bit pixels are not supported for display!");
2264 tile_height = 16;
2265 break;
2266 }
2267 break;
2268 default:
2269 MISSING_CASE(fb_format_modifier);
2270 tile_height = 1;
2271 break;
2272 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002273
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002274 return tile_height;
2275}
2276
2277unsigned int
2278intel_fb_align_height(struct drm_device *dev, unsigned int height,
2279 uint32_t pixel_format, uint64_t fb_format_modifier)
2280{
2281 return ALIGN(height, intel_tile_height(dev, pixel_format,
2282 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002283}
2284
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002285static int
2286intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2287 const struct drm_plane_state *plane_state)
2288{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002290 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002292 *view = i915_ggtt_view_normal;
2293
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294 if (!plane_state)
2295 return 0;
2296
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002297 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298 return 0;
2299
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002300 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002301
2302 info->height = fb->height;
2303 info->pixel_format = fb->pixel_format;
2304 info->pitch = fb->pitches[0];
2305 info->fb_modifier = fb->modifier[0];
2306
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002307 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2308 fb->modifier[0]);
2309 tile_pitch = PAGE_SIZE / tile_height;
2310 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2311 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2312 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2313
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002314 return 0;
2315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002333 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002334 struct intel_engine_cs *pipelined,
2335 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002336{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002338 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002339 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002340 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002341 u32 alignment;
2342 int ret;
2343
Matt Roperebcdd392014-07-09 16:22:11 -07002344 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2345
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002346 switch (fb->modifier[0]) {
2347 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002348 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002349 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002350 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002351 if (INTEL_INFO(dev)->gen >= 9)
2352 alignment = 256 * 1024;
2353 else {
2354 /* pin() will align the object as required by fence */
2355 alignment = 0;
2356 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002358 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002359 case I915_FORMAT_MOD_Yf_TILED:
2360 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2361 "Y tiling bo slipped through, driver bug!\n"))
2362 return -EINVAL;
2363 alignment = 1 * 1024 * 1024;
2364 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002366 MISSING_CASE(fb->modifier[0]);
2367 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 }
2369
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2371 if (ret)
2372 return ret;
2373
Chris Wilson693db182013-03-05 14:52:39 +00002374 /* Note that the w/a also requires 64 PTE of padding following the
2375 * bo. We currently fill all unused PTE with the shadow page and so
2376 * we should always have valid PTE following the scanout preventing
2377 * the VT-d warning.
2378 */
2379 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2380 alignment = 256 * 1024;
2381
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002382 /*
2383 * Global gtt pte registers are special registers which actually forward
2384 * writes to a chunk of system memory. Which means that there is no risk
2385 * that the register values disappear as soon as we call
2386 * intel_runtime_pm_put(), so it is correct to wrap only the
2387 * pin/unpin/fence and not more.
2388 */
2389 intel_runtime_pm_get(dev_priv);
2390
Chris Wilsonce453d82011-02-21 14:43:56 +00002391 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002392 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002393 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002394 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002395 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002396
2397 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2398 * fence, whereas 965+ only requires a fence if using
2399 * framebuffer compression. For simplicity, we always install
2400 * a fence as the cost is not that onerous.
2401 */
Chris Wilson06d98132012-04-17 15:31:24 +01002402 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002403 if (ret == -EDEADLK) {
2404 /*
2405 * -EDEADLK means there are no free fences
2406 * no pending flips.
2407 *
2408 * This is propagated to atomic, but it uses
2409 * -EDEADLK to force a locking recovery, so
2410 * change the returned error to -EBUSY.
2411 */
2412 ret = -EBUSY;
2413 goto err_unpin;
2414 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002415 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002417 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002418
Chris Wilsonce453d82011-02-21 14:43:56 +00002419 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002421 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002422
2423err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002425err_interruptible:
2426 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002427 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002428 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002429}
2430
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2432 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002434 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435 struct i915_ggtt_view view;
2436 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002437
Matt Roperebcdd392014-07-09 16:22:11 -07002438 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2439
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002440 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2441 WARN_ONCE(ret, "Couldn't get view from plane state!");
2442
Chris Wilson1690e1e2011-12-14 13:57:08 +01002443 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002444 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445}
2446
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2448 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002449unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2450 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 unsigned int tiling_mode,
2452 unsigned int cpp,
2453 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454{
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 if (tiling_mode != I915_TILING_NONE) {
2456 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 tile_rows = *y / 8;
2459 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Chris Wilsonbc752862013-02-21 20:04:31 +00002461 tiles = *x / (512/cpp);
2462 *x %= 512/cpp;
2463
2464 return tile_rows * pitch * 8 + tiles * 4096;
2465 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002466 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467 unsigned int offset;
2468
2469 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002470 *y = (offset & alignment) / pitch;
2471 *x = ((offset & alignment) - *y * pitch) / cpp;
2472 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002473 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474}
2475
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002476static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477{
2478 switch (format) {
2479 case DISPPLANE_8BPP:
2480 return DRM_FORMAT_C8;
2481 case DISPPLANE_BGRX555:
2482 return DRM_FORMAT_XRGB1555;
2483 case DISPPLANE_BGRX565:
2484 return DRM_FORMAT_RGB565;
2485 default:
2486 case DISPPLANE_BGRX888:
2487 return DRM_FORMAT_XRGB8888;
2488 case DISPPLANE_RGBX888:
2489 return DRM_FORMAT_XBGR8888;
2490 case DISPPLANE_BGRX101010:
2491 return DRM_FORMAT_XRGB2101010;
2492 case DISPPLANE_RGBX101010:
2493 return DRM_FORMAT_XBGR2101010;
2494 }
2495}
2496
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002497static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2498{
2499 switch (format) {
2500 case PLANE_CTL_FORMAT_RGB_565:
2501 return DRM_FORMAT_RGB565;
2502 default:
2503 case PLANE_CTL_FORMAT_XRGB_8888:
2504 if (rgb_order) {
2505 if (alpha)
2506 return DRM_FORMAT_ABGR8888;
2507 else
2508 return DRM_FORMAT_XBGR8888;
2509 } else {
2510 if (alpha)
2511 return DRM_FORMAT_ARGB8888;
2512 else
2513 return DRM_FORMAT_XRGB8888;
2514 }
2515 case PLANE_CTL_FORMAT_XRGB_2101010:
2516 if (rgb_order)
2517 return DRM_FORMAT_XBGR2101010;
2518 else
2519 return DRM_FORMAT_XRGB2101010;
2520 }
2521}
2522
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002523static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002524intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2525 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526{
2527 struct drm_device *dev = crtc->base.dev;
2528 struct drm_i915_gem_object *obj = NULL;
2529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002530 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2532 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2533 PAGE_SIZE);
2534
2535 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Chris Wilsonff2652e2014-03-10 08:07:02 +00002537 if (plane_config->size == 0)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
Damien Lespiau2d140302015-02-05 17:22:18 +00002602 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 return;
2604
Daniel Vetterf6936e22015-03-26 12:17:05 +01002605 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 fb = &plane_config->fb->base;
2607 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002608 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
2612 /*
2613 * Failed to alloc the obj, check to see if we should share
2614 * an fb with another CRTC instead
2615 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002616 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 i = to_intel_crtc(c);
2618
2619 if (c == &intel_crtc->base)
2620 continue;
2621
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 continue;
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 fb = c->primary->fb;
2626 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 continue;
2628
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002630 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 drm_framebuffer_reference(fb);
2632 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 }
2634 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635
2636 return;
2637
2638valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002639 plane_state->src_x = plane_state->src_y = 0;
2640 plane_state->src_w = fb->width << 16;
2641 plane_state->src_h = fb->height << 16;
2642
2643 plane_state->crtc_x = plane_state->src_y = 0;
2644 plane_state->crtc_w = fb->width;
2645 plane_state->crtc_h = fb->height;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
2648 if (obj->tiling_mode != I915_TILING_NONE)
2649 dev_priv->preserve_bios_swizzle = true;
2650
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002651 drm_framebuffer_reference(fb);
2652 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002653 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002654 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002655 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656}
2657
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002658static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2659 struct drm_framebuffer *fb,
2660 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002661{
2662 struct drm_device *dev = crtc->dev;
2663 struct drm_i915_private *dev_priv = dev->dev_private;
2664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 struct drm_plane *primary = crtc->primary;
2666 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002667 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002668 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002669 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002670 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002671 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302672 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002673
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002674 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002675 I915_WRITE(reg, 0);
2676 if (INTEL_INFO(dev)->gen >= 4)
2677 I915_WRITE(DSPSURF(plane), 0);
2678 else
2679 I915_WRITE(DSPADDR(plane), 0);
2680 POSTING_READ(reg);
2681 return;
2682 }
2683
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002684 obj = intel_fb_obj(fb);
2685 if (WARN_ON(obj == NULL))
2686 return;
2687
2688 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2689
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 dspcntr = DISPPLANE_GAMMA_ENABLE;
2691
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002692 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002693
2694 if (INTEL_INFO(dev)->gen < 4) {
2695 if (intel_crtc->pipe == PIPE_B)
2696 dspcntr |= DISPPLANE_SEL_PIPE_B;
2697
2698 /* pipesrc and dspsize control the size that is scaled from,
2699 * which should always be the user's requested size.
2700 */
2701 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002702 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2703 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002704 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002705 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2706 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002707 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2708 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 I915_WRITE(PRIMPOS(plane), 0);
2710 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002711 }
2712
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 switch (fb->pixel_format) {
2714 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002715 dspcntr |= DISPPLANE_8BPP;
2716 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002719 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 case DRM_FORMAT_RGB565:
2721 dspcntr |= DISPPLANE_BGRX565;
2722 break;
2723 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX888;
2725 break;
2726 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX888;
2728 break;
2729 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730 dspcntr |= DISPPLANE_BGRX101010;
2731 break;
2732 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002733 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002734 break;
2735 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002736 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002737 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002738
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002739 if (INTEL_INFO(dev)->gen >= 4 &&
2740 obj->tiling_mode != I915_TILING_NONE)
2741 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002742
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002743 if (IS_G4X(dev))
2744 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2745
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002747
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 if (INTEL_INFO(dev)->gen >= 4) {
2749 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002750 intel_gen4_compute_page_offset(dev_priv,
2751 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002752 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002753 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002754 linear_offset -= intel_crtc->dspaddr_offset;
2755 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002756 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002757 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758
Matt Roper8e7d6882015-01-21 16:35:41 -08002759 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 dspcntr |= DISPPLANE_ROTATE_180;
2761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 x += (intel_crtc->config->pipe_src_w - 1);
2763 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302764
2765 /* Finding the last pixel of the last line of the display
2766 data and adding to linear_offset*/
2767 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002768 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2769 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302770 }
2771
2772 I915_WRITE(reg, dspcntr);
2773
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002774 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002775 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002776 I915_WRITE(DSPSURF(plane),
2777 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002778 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002779 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002781 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783}
2784
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002785static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2786 struct drm_framebuffer *fb,
2787 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788{
2789 struct drm_device *dev = crtc->dev;
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002792 struct drm_plane *primary = crtc->primary;
2793 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002794 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002796 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302799 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002801 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002802 I915_WRITE(reg, 0);
2803 I915_WRITE(DSPSURF(plane), 0);
2804 POSTING_READ(reg);
2805 return;
2806 }
2807
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002808 obj = intel_fb_obj(fb);
2809 if (WARN_ON(obj == NULL))
2810 return;
2811
2812 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2813
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814 dspcntr = DISPPLANE_GAMMA_ENABLE;
2815
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002816 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002817
2818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2819 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2820
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 switch (fb->pixel_format) {
2822 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 dspcntr |= DISPPLANE_8BPP;
2824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_RGB565:
2826 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX888;
2830 break;
2831 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX888;
2833 break;
2834 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_BGRX101010;
2836 break;
2837 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002838 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 break;
2840 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002841 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842 }
2843
2844 if (obj->tiling_mode != I915_TILING_NONE)
2845 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002847 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002848 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849
Ville Syrjäläb98971272014-08-27 16:51:22 +03002850 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002851 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002852 intel_gen4_compute_page_offset(dev_priv,
2853 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002854 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002855 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002856 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002857 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 dspcntr |= DISPPLANE_ROTATE_180;
2859
2860 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 x += (intel_crtc->config->pipe_src_w - 1);
2862 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302863
2864 /* Finding the last pixel of the last line of the display
2865 data and adding to linear_offset*/
2866 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002867 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2868 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302869 }
2870 }
2871
2872 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884}
2885
Damien Lespiaub3218032015-02-27 11:15:18 +00002886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2921 struct drm_i915_gem_object *obj)
2922{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002923 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002924
2925 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 return i915_gem_obj_ggtt_offset_view(obj, view);
2929}
2930
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002931static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2932{
2933 struct drm_device *dev = intel_crtc->base.dev;
2934 struct drm_i915_private *dev_priv = dev->dev_private;
2935
2936 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2937 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2938 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2939 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2940 intel_crtc->base.base.id, intel_crtc->pipe, id);
2941}
2942
Chandra Kondurua1b22782015-04-07 15:28:45 -07002943/*
2944 * This function detaches (aka. unbinds) unused scalers in hardware
2945 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002946static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002947{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002948 struct intel_crtc_scaler_state *scaler_state;
2949 int i;
2950
Chandra Kondurua1b22782015-04-07 15:28:45 -07002951 scaler_state = &intel_crtc->config->scaler_state;
2952
2953 /* loop through and disable scalers that aren't in use */
2954 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002955 if (!scaler_state->scalers[i].in_use)
2956 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002957 }
2958}
2959
Chandra Konduru6156a452015-04-27 13:48:39 -07002960u32 skl_plane_ctl_format(uint32_t pixel_format)
2961{
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002963 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 /*
2972 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2973 * to be already pre-multiplied. We need to add a knob (or a different
2974 * DRM_FORMAT) for user-space to configure that.
2975 */
2976 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002995 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002997
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999}
3000
3001u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3002{
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 switch (fb_modifier) {
3004 case DRM_FORMAT_MOD_NONE:
3005 break;
3006 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 default:
3013 MISSING_CASE(fb_modifier);
3014 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003015
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017}
3018
3019u32 skl_plane_ctl_rotation(unsigned int rotation)
3020{
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 switch (rotation) {
3022 case BIT(DRM_ROTATE_0):
3023 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303024 /*
3025 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3026 * while i915 HW rotation is clockwise, thats why this swapping.
3027 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303029 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303033 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 default:
3035 MISSING_CASE(rotation);
3036 }
3037
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003038 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003039}
3040
Damien Lespiau70d21f02013-07-03 21:06:04 +01003041static void skylake_update_primary_plane(struct drm_crtc *crtc,
3042 struct drm_framebuffer *fb,
3043 int x, int y)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003048 struct drm_plane *plane = crtc->primary;
3049 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050 struct drm_i915_gem_object *obj;
3051 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303052 u32 plane_ctl, stride_div, stride;
3053 u32 tile_height, plane_offset, plane_size;
3054 unsigned int rotation;
3055 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003056 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 struct intel_crtc_state *crtc_state = intel_crtc->config;
3058 struct intel_plane_state *plane_state;
3059 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3060 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3061 int scaler_id = -1;
3062
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003065 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3067 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3068 POSTING_READ(PLANE_CTL(pipe, 0));
3069 return;
3070 }
3071
3072 plane_ctl = PLANE_CTL_ENABLE |
3073 PLANE_CTL_PIPE_GAMMA_ENABLE |
3074 PLANE_CTL_PIPE_CSC_ENABLE;
3075
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3077 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303079
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003082
Damien Lespiaub3218032015-02-27 11:15:18 +00003083 obj = intel_fb_obj(fb);
3084 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3085 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303086 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 /*
3089 * FIXME: intel_plane_state->src, dst aren't set when transitional
3090 * update_plane helpers are called from legacy paths.
3091 * Once full atomic crtc is available, below check can be avoided.
3092 */
3093 if (drm_rect_width(&plane_state->src)) {
3094 scaler_id = plane_state->scaler_id;
3095 src_x = plane_state->src.x1 >> 16;
3096 src_y = plane_state->src.y1 >> 16;
3097 src_w = drm_rect_width(&plane_state->src) >> 16;
3098 src_h = drm_rect_height(&plane_state->src) >> 16;
3099 dst_x = plane_state->dst.x1;
3100 dst_y = plane_state->dst.y1;
3101 dst_w = drm_rect_width(&plane_state->dst);
3102 dst_h = drm_rect_height(&plane_state->dst);
3103
3104 WARN_ON(x != src_x || y != src_y);
3105 } else {
3106 src_w = intel_crtc->config->pipe_src_w;
3107 src_h = intel_crtc->config->pipe_src_h;
3108 }
3109
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 if (intel_rotation_90_or_270(rotation)) {
3111 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003112 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303113 fb->modifier[0]);
3114 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003115 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003117 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 } else {
3119 stride = fb->pitches[0] / stride_div;
3120 x_offset = x;
3121 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 }
3124 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003125
Damien Lespiau70d21f02013-07-03 21:06:04 +01003126 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3128 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3129 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003130
3131 if (scaler_id >= 0) {
3132 uint32_t ps_ctrl = 0;
3133
3134 WARN_ON(!dst_w || !dst_h);
3135 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3136 crtc_state->scaler_state.scalers[scaler_id].mode;
3137 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3138 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3139 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3140 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3141 I915_WRITE(PLANE_POS(pipe, 0), 0);
3142 } else {
3143 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3144 }
3145
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003146 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003147
3148 POSTING_READ(PLANE_SURF(pipe, 0));
3149}
3150
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151/* Assume fb object is pinned & idle & fenced and just update base pointers */
3152static int
3153intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3154 int x, int y, enum mode_set_atomic state)
3155{
3156 struct drm_device *dev = crtc->dev;
3157 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003158
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003159 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003160 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003161
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003162 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3163
3164 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003165}
3166
Ville Syrjälä75147472014-11-24 18:28:11 +02003167static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003168{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003169 struct drm_crtc *crtc;
3170
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003171 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3173 enum plane plane = intel_crtc->plane;
3174
3175 intel_prepare_page_flip(dev, plane);
3176 intel_finish_page_flip_plane(dev, plane);
3177 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003178}
3179
3180static void intel_update_primary_planes(struct drm_device *dev)
3181{
3182 struct drm_i915_private *dev_priv = dev->dev_private;
3183 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003185 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3187
Rob Clark51fd3712013-11-19 12:10:12 -05003188 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003189 /*
3190 * FIXME: Once we have proper support for primary planes (and
3191 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003192 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003193 */
Matt Roperf4510a22014-04-01 15:22:40 -07003194 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003195 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003196 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003197 crtc->x,
3198 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003199 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003200 }
3201}
3202
Ville Syrjälä75147472014-11-24 18:28:11 +02003203void intel_prepare_reset(struct drm_device *dev)
3204{
3205 /* no reset support for gen2 */
3206 if (IS_GEN2(dev))
3207 return;
3208
3209 /* reset doesn't touch the display */
3210 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3211 return;
3212
3213 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003214 /*
3215 * Disabling the crtcs gracefully seems nicer. Also the
3216 * g33 docs say we should at least disable all the planes.
3217 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003218 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003219}
3220
3221void intel_finish_reset(struct drm_device *dev)
3222{
3223 struct drm_i915_private *dev_priv = to_i915(dev);
3224
3225 /*
3226 * Flips in the rings will be nuked by the reset,
3227 * so complete all pending flips so that user space
3228 * will get its events and not get stuck.
3229 */
3230 intel_complete_page_flips(dev);
3231
3232 /* no reset support for gen2 */
3233 if (IS_GEN2(dev))
3234 return;
3235
3236 /* reset doesn't touch the display */
3237 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3238 /*
3239 * Flips in the rings have been nuked by the reset,
3240 * so update the base address of all primary
3241 * planes to the the last fb to make sure we're
3242 * showing the correct fb after a reset.
3243 */
3244 intel_update_primary_planes(dev);
3245 return;
3246 }
3247
3248 /*
3249 * The display has been reset as well,
3250 * so need a full re-initialization.
3251 */
3252 intel_runtime_pm_disable_interrupts(dev_priv);
3253 intel_runtime_pm_enable_interrupts(dev_priv);
3254
3255 intel_modeset_init_hw(dev);
3256
3257 spin_lock_irq(&dev_priv->irq_lock);
3258 if (dev_priv->display.hpd_irq_setup)
3259 dev_priv->display.hpd_irq_setup(dev);
3260 spin_unlock_irq(&dev_priv->irq_lock);
3261
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003262 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003263
3264 intel_hpd_init(dev_priv);
3265
3266 drm_modeset_unlock_all(dev);
3267}
3268
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269static void
Chris Wilson14667a42012-04-03 17:58:35 +01003270intel_finish_fb(struct drm_framebuffer *old_fb)
3271{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003272 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003273 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003274 bool was_interruptible = dev_priv->mm.interruptible;
3275 int ret;
3276
Chris Wilson14667a42012-04-03 17:58:35 +01003277 /* Big Hammer, we also need to ensure that any pending
3278 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3279 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003280 * framebuffer. Note that we rely on userspace rendering
3281 * into the buffer attached to the pipe they are waiting
3282 * on. If not, userspace generates a GPU hang with IPEHR
3283 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003284 *
3285 * This should only fail upon a hung GPU, in which case we
3286 * can safely continue.
3287 */
3288 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003289 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003290 dev_priv->mm.interruptible = was_interruptible;
3291
Chris Wilson2e2f3512015-04-27 13:41:14 +01003292 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003293}
3294
Chris Wilson7d5e3792014-03-04 13:15:08 +00003295static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3296{
3297 struct drm_device *dev = crtc->dev;
3298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003300 bool pending;
3301
3302 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3303 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3304 return false;
3305
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003306 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003308 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003309
3310 return pending;
3311}
3312
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313static void intel_update_pipe_size(struct intel_crtc *crtc)
3314{
3315 struct drm_device *dev = crtc->base.dev;
3316 struct drm_i915_private *dev_priv = dev->dev_private;
3317 const struct drm_display_mode *adjusted_mode;
3318
3319 if (!i915.fastboot)
3320 return;
3321
3322 /*
3323 * Update pipe size and adjust fitter if needed: the reason for this is
3324 * that in compute_mode_changes we check the native mode (not the pfit
3325 * mode) to see if we can flip rather than do a full mode set. In the
3326 * fastboot case, we'll flip, but if we don't update the pipesrc and
3327 * pfit state, we'll end up with a big fb scanned out into the wrong
3328 * sized surface.
3329 *
3330 * To fix this properly, we need to hoist the checks up into
3331 * compute_mode_changes (or above), check the actual pfit state and
3332 * whether the platform allows pfit disable with pipe active, and only
3333 * then update the pipesrc and pfit state, even on the flip path.
3334 */
3335
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003336 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337
3338 I915_WRITE(PIPESRC(crtc->pipe),
3339 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3340 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003341 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003342 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3343 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 I915_WRITE(PF_CTL(crtc->pipe), 0);
3345 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3346 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3347 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003348 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3349 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350}
3351
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003352static void intel_fdi_normal_train(struct drm_crtc *crtc)
3353{
3354 struct drm_device *dev = crtc->dev;
3355 struct drm_i915_private *dev_priv = dev->dev_private;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3357 int pipe = intel_crtc->pipe;
3358 u32 reg, temp;
3359
3360 /* enable normal train */
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003363 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003364 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3365 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003369 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003370 I915_WRITE(reg, temp);
3371
3372 reg = FDI_RX_CTL(pipe);
3373 temp = I915_READ(reg);
3374 if (HAS_PCH_CPT(dev)) {
3375 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3376 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3377 } else {
3378 temp &= ~FDI_LINK_TRAIN_NONE;
3379 temp |= FDI_LINK_TRAIN_NONE;
3380 }
3381 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3382
3383 /* wait one idle pattern time */
3384 POSTING_READ(reg);
3385 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003386
3387 /* IVB wants error correction enabled */
3388 if (IS_IVYBRIDGE(dev))
3389 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3390 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003391}
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393/* The FDI link training functions for ILK/Ibexpeak. */
3394static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003500 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
Adam Jacksone1a44742010-06-25 15:32:14 -04003502 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3503 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 reg = FDI_RX_IMR(pipe);
3505 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 temp &= ~FDI_RX_SYMBOL_LOCK;
3507 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp);
3509
3510 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003511 udelay(150);
3512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_TX_CTL(pipe);
3515 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003516 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003517 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 /* SNB-B */
3522 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524
Daniel Vetterd74cf322012-10-26 10:58:13 +02003525 I915_WRITE(FDI_RX_MISC(pipe),
3526 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3527
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_RX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 if (HAS_PCH_CPT(dev)) {
3531 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3533 } else {
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3538
3539 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 udelay(150);
3541
Akshay Joshi0206e352011-08-16 15:34:10 -04003542 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_TX_CTL(pipe);
3544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3546 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 I915_WRITE(reg, temp);
3548
3549 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 udelay(500);
3551
Sean Paulfa37d392012-03-02 12:53:39 -05003552 for (retry = 0; retry < 5; retry++) {
3553 reg = FDI_RX_IIR(pipe);
3554 temp = I915_READ(reg);
3555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3556 if (temp & FDI_RX_BIT_LOCK) {
3557 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3558 DRM_DEBUG_KMS("FDI train 1 done.\n");
3559 break;
3560 }
3561 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 }
Sean Paulfa37d392012-03-02 12:53:39 -05003563 if (retry < 5)
3564 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
3566 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568
3569 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 reg = FDI_TX_CTL(pipe);
3571 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 if (IS_GEN6(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3576 /* SNB-B */
3577 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3578 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 if (HAS_PCH_CPT(dev)) {
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3586 } else {
3587 temp &= ~FDI_LINK_TRAIN_NONE;
3588 temp |= FDI_LINK_TRAIN_PATTERN_2;
3589 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 I915_WRITE(reg, temp);
3591
3592 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 udelay(150);
3594
Akshay Joshi0206e352011-08-16 15:34:10 -04003595 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 reg = FDI_TX_CTL(pipe);
3597 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3599 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 I915_WRITE(reg, temp);
3601
3602 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 udelay(500);
3604
Sean Paulfa37d392012-03-02 12:53:39 -05003605 for (retry = 0; retry < 5; retry++) {
3606 reg = FDI_RX_IIR(pipe);
3607 temp = I915_READ(reg);
3608 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3609 if (temp & FDI_RX_SYMBOL_LOCK) {
3610 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3611 DRM_DEBUG_KMS("FDI train 2 done.\n");
3612 break;
3613 }
3614 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 }
Sean Paulfa37d392012-03-02 12:53:39 -05003616 if (retry < 5)
3617 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003618 }
3619 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003620 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621
3622 DRM_DEBUG_KMS("FDI train done.\n");
3623}
3624
Jesse Barnes357555c2011-04-28 15:09:55 -07003625/* Manual link training for Ivy Bridge A0 parts */
3626static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003632 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
3786 u32 reg, temp;
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
3816 u32 reg, temp;
3817
3818 /* disable CPU FDI tx and PCH FDI rx */
3819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3822 POSTING_READ(reg);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003827 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003828 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3829
3830 POSTING_READ(reg);
3831 udelay(100);
3832
3833 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003834 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003835 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836
3837 /* still set train pattern 1 */
3838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1;
3842 I915_WRITE(reg, temp);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
3846 if (HAS_PCH_CPT(dev)) {
3847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
3853 /* BPC in FDI rx is consistent with that in PIPECONF */
3854 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003855 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003856 I915_WRITE(reg, temp);
3857
3858 POSTING_READ(reg);
3859 udelay(100);
3860}
3861
Chris Wilson5dce5b932014-01-20 10:17:36 +00003862bool intel_has_pending_fb_unpin(struct drm_device *dev)
3863{
3864 struct intel_crtc *crtc;
3865
3866 /* Note that we don't need to be called with mode_config.lock here
3867 * as our list of CRTC objects is static for the lifetime of the
3868 * device and so cannot disappear as we iterate. Similarly, we can
3869 * happily treat the predicates as racy, atomic checks as userspace
3870 * cannot claim and pin a new fb without at least acquring the
3871 * struct_mutex and so serialising with us.
3872 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003873 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874 if (atomic_read(&crtc->unpin_work_count) == 0)
3875 continue;
3876
3877 if (crtc->unpin_work)
3878 intel_wait_for_vblank(dev, crtc->pipe);
3879
3880 return true;
3881 }
3882
3883 return false;
3884}
3885
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003886static void page_flip_completed(struct intel_crtc *intel_crtc)
3887{
3888 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3889 struct intel_unpin_work *work = intel_crtc->unpin_work;
3890
3891 /* ensure that the unpin work is consistent wrt ->pending. */
3892 smp_rmb();
3893 intel_crtc->unpin_work = NULL;
3894
3895 if (work->event)
3896 drm_send_vblank_event(intel_crtc->base.dev,
3897 intel_crtc->pipe,
3898 work->event);
3899
3900 drm_crtc_vblank_put(&intel_crtc->base);
3901
3902 wake_up_all(&dev_priv->pending_flip_queue);
3903 queue_work(dev_priv->wq, &work->work);
3904
3905 trace_i915_flip_complete(intel_crtc->plane,
3906 work->pending_flip_obj);
3907}
3908
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003910{
Chris Wilson0f911282012-04-17 10:05:38 +01003911 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913
Daniel Vetter2c10d572012-12-20 21:24:07 +01003914 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003915 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3916 !intel_crtc_has_pending_flip(crtc),
3917 60*HZ) == 0)) {
3918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003920 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003921 if (intel_crtc->unpin_work) {
3922 WARN_ONCE(1, "Removing stuck page flip\n");
3923 page_flip_completed(intel_crtc);
3924 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003925 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003926 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003927
Chris Wilson975d5682014-08-20 13:13:34 +01003928 if (crtc->primary->fb) {
3929 mutex_lock(&dev->struct_mutex);
3930 intel_finish_fb(crtc->primary->fb);
3931 mutex_unlock(&dev->struct_mutex);
3932 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003933}
3934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935/* Program iCLKIP clock to the desired frequency */
3936static void lpt_program_iclkip(struct drm_crtc *crtc)
3937{
3938 struct drm_device *dev = crtc->dev;
3939 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003940 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3942 u32 temp;
3943
Ville Syrjäläa5805162015-05-26 20:42:30 +03003944 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* It is necessary to ungate the pixclk gate prior to programming
3947 * the divisors, and gate it back when it is done.
3948 */
3949 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3950
3951 /* Disable SSCCTL */
3952 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003953 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3954 SBI_SSCCTL_DISABLE,
3955 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956
3957 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003958 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 auxdiv = 1;
3960 divsel = 0x41;
3961 phaseinc = 0x20;
3962 } else {
3963 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003964 * but the adjusted_mode->crtc_clock in in KHz. To get the
3965 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966 * convert the virtual clock precision to KHz here for higher
3967 * precision.
3968 */
3969 u32 iclk_virtual_root_freq = 172800 * 1000;
3970 u32 iclk_pi_range = 64;
3971 u32 desired_divisor, msb_divisor_value, pi_value;
3972
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003973 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 msb_divisor_value = desired_divisor / iclk_pi_range;
3975 pi_value = desired_divisor % iclk_pi_range;
3976
3977 auxdiv = 0;
3978 divsel = msb_divisor_value - 2;
3979 phaseinc = pi_value;
3980 }
3981
3982 /* This should not happen with any sane values */
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3984 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3986 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3987
3988 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003989 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 auxdiv,
3991 divsel,
3992 phasedir,
3993 phaseinc);
3994
3995 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3999 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4001 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4002 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4008 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Wait for initialization time */
4017 udelay(24);
4018
4019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004020
Ville Syrjäläa5805162015-05-26 20:42:30 +03004021 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022}
4023
Daniel Vetter275f01b22013-05-03 11:49:47 +02004024static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4025 enum pipe pch_transcoder)
4026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004029 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030
4031 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4032 I915_READ(HTOTAL(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4034 I915_READ(HBLANK(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4036 I915_READ(HSYNC(cpu_transcoder)));
4037
4038 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4039 I915_READ(VTOTAL(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4041 I915_READ(VBLANK(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4043 I915_READ(VSYNC(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4045 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4046}
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049{
4050 struct drm_i915_private *dev_priv = dev->dev_private;
4051 uint32_t temp;
4052
4053 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055 return;
4056
4057 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4058 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 temp &= ~FDI_BC_BIFURCATION_SELECT;
4061 if (enable)
4062 temp |= FDI_BC_BIFURCATION_SELECT;
4063
4064 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065 I915_WRITE(SOUTH_CHICKEN1, temp);
4066 POSTING_READ(SOUTH_CHICKEN1);
4067}
4068
4069static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4070{
4071 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072
4073 switch (intel_crtc->pipe) {
4074 case PIPE_A:
4075 break;
4076 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081
4082 break;
4083 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 break;
4087 default:
4088 BUG();
4089 }
4090}
4091
Jesse Barnesf67a5592011-01-05 10:31:48 -08004092/*
4093 * Enable PCH resources required for PCH ports:
4094 * - PCH PLLs
4095 * - FDI training & RX/TX
4096 * - update transcoder timings
4097 * - DP transcoding bits
4098 * - transcoder
4099 */
4100static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004101{
4102 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4105 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004106 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004107
Daniel Vetterab9412b2013-05-03 11:49:46 +02004108 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004109
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004110 if (IS_IVYBRIDGE(dev))
4111 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4112
Daniel Vettercd986ab2012-10-26 10:58:12 +02004113 /* Write the TU size bits before fdi link training, so that error
4114 * detection works. */
4115 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4116 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4117
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004119 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004121 /* We need to program the right clock selection before writing the pixel
4122 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004123 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004124 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004127 temp |= TRANS_DPLL_ENABLE(pipe);
4128 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004130 temp |= sel;
4131 else
4132 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004136 /* XXX: pch pll's can be enabled any time before we enable the PCH
4137 * transcoder, and we actually should do this to not upset any PCH
4138 * transcoder that already use the clock when we share it.
4139 *
4140 * Note that enable_shared_dpll tries to do the right thing, but
4141 * get_shared_dpll unconditionally resets the pll - we need that to have
4142 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004143 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004144
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004145 /* set transcoder timing, panel must allow it */
4146 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004147 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004149 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004152 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004153 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 reg = TRANS_DP_CTL(pipe);
4155 temp = I915_READ(reg);
4156 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004157 TRANS_DP_SYNC_MASK |
4158 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004159 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004160 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
4162 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166
4167 switch (intel_trans_dp_port_sel(crtc)) {
4168 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 break;
4171 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 break;
4174 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 break;
4177 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004178 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 }
4180
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 }
4183
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004184 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004185}
4186
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187static void lpt_pch_enable(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004193
Daniel Vetterab9412b2013-05-03 11:49:46 +02004194 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004195
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004196 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004197
Paulo Zanoni0540e482012-10-31 18:12:40 -02004198 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004199 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Paulo Zanoni937bb612012-10-31 18:12:47 -02004201 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004202}
4203
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004204struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4205 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004206{
Daniel Vettere2b78262013-06-07 23:10:03 +02004207 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004208 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004209 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004210 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004212 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4213
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004214 if (HAS_PCH_IBX(dev_priv->dev)) {
4215 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004216 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004217 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004218
Daniel Vetter46edb022013-06-05 13:34:12 +02004219 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4220 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004221
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004223
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004224 goto found;
4225 }
4226
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304227 if (IS_BROXTON(dev_priv->dev)) {
4228 /* PLL is attached to port in bxt */
4229 struct intel_encoder *encoder;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4233 if (WARN_ON(!encoder))
4234 return NULL;
4235
4236 intel_dig_port = enc_to_dig_port(&encoder->base);
4237 /* 1:1 mapping between ports and PLLs */
4238 i = (enum intel_dpll_id)intel_dig_port->port;
4239 pll = &dev_priv->shared_dplls[i];
4240 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4241 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304243
4244 goto found;
4245 }
4246
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4248 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
4250 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004251 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 continue;
4253
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004254 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 &shared_dpll[i].hw_state,
4256 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004258 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004260 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261 goto found;
4262 }
4263 }
4264
4265 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004266 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4267 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004269 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4270 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271 goto found;
4272 }
4273 }
4274
4275 return NULL;
4276
4277found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (shared_dpll[i].crtc_mask == 0)
4279 shared_dpll[i].hw_state =
4280 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004281
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004282 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004283 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4284 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004285
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288 return pll;
4289}
4290
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 struct drm_i915_private *dev_priv = to_i915(state->dev);
4294 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 struct intel_shared_dpll *pll;
4296 enum intel_dpll_id i;
4297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 if (!to_intel_atomic_state(state)->dpll_set)
4299 return;
4300
4301 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4303 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004305 }
4306}
4307
Daniel Vettera1520312013-05-03 11:49:50 +02004308static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004311 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004312 u32 temp;
4313
4314 temp = I915_READ(dslreg);
4315 udelay(500);
4316 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004317 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004318 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004319 }
4320}
4321
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322static int
4323skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4324 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4325 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct intel_crtc_scaler_state *scaler_state =
4328 &crtc_state->scaler_state;
4329 struct intel_crtc *intel_crtc =
4330 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004331 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004332
4333 need_scaling = intel_rotation_90_or_270(rotation) ?
4334 (src_h != dst_w || src_w != dst_h):
4335 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336
4337 /*
4338 * if plane is being disabled or scaler is no more required or force detach
4339 * - free scaler binded to this plane/crtc
4340 * - in order to do this, update crtc->scaler_usage
4341 *
4342 * Here scaler state in crtc_state is set free so that
4343 * scaler can be assigned to other user. Actual register
4344 * update to free the scaler is done in plane/panel-fit programming.
4345 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4346 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 scaler_state->scalers[*scaler_id].in_use = 0;
4351
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004352 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4353 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4354 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004355 scaler_state->scaler_users);
4356 *scaler_id = -1;
4357 }
4358 return 0;
4359 }
4360
4361 /* range checks */
4362 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4363 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4364
4365 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4366 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 return -EINVAL;
4371 }
4372
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 /* mark this plane as a scaler user in crtc_state */
4374 scaler_state->scaler_users |= (1 << scaler_user);
4375 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4376 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4377 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4378 scaler_state->scaler_users);
4379
4380 return 0;
4381}
4382
4383/**
4384 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4385 *
4386 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 *
4388 * Return
4389 * 0 - scaler_usage updated successfully
4390 * error - requested scaling cannot be supported or other error condition
4391 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004392int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004393{
4394 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4395 struct drm_display_mode *adjusted_mode =
4396 &state->base.adjusted_mode;
4397
4398 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4399 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4400
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004401 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4403 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004404 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405}
4406
4407/**
4408 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4409 *
4410 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411 * @plane_state: atomic plane state to update
4412 *
4413 * Return
4414 * 0 - scaler_usage updated successfully
4415 * error - requested scaling cannot be supported or other error condition
4416 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004417static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4418 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419{
4420
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004422 struct intel_plane *intel_plane =
4423 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 struct drm_framebuffer *fb = plane_state->base.fb;
4425 int ret;
4426
4427 bool force_detach = !fb || !plane_state->visible;
4428
4429 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4430 intel_plane->base.base.id, intel_crtc->pipe,
4431 drm_plane_index(&intel_plane->base));
4432
4433 ret = skl_update_scaler(crtc_state, force_detach,
4434 drm_plane_index(&intel_plane->base),
4435 &plane_state->scaler_id,
4436 plane_state->base.rotation,
4437 drm_rect_width(&plane_state->src) >> 16,
4438 drm_rect_height(&plane_state->src) >> 16,
4439 drm_rect_width(&plane_state->dst),
4440 drm_rect_height(&plane_state->dst));
4441
4442 if (ret || plane_state->scaler_id < 0)
4443 return ret;
4444
Chandra Kondurua1b22782015-04-07 15:28:45 -07004445 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004446 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004448 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 return -EINVAL;
4450 }
4451
4452 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453 switch (fb->pixel_format) {
4454 case DRM_FORMAT_RGB565:
4455 case DRM_FORMAT_XBGR8888:
4456 case DRM_FORMAT_XRGB8888:
4457 case DRM_FORMAT_ABGR8888:
4458 case DRM_FORMAT_ARGB8888:
4459 case DRM_FORMAT_XRGB2101010:
4460 case DRM_FORMAT_XBGR2101010:
4461 case DRM_FORMAT_YUYV:
4462 case DRM_FORMAT_YVYU:
4463 case DRM_FORMAT_UYVY:
4464 case DRM_FORMAT_VYUY:
4465 break;
4466 default:
4467 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4468 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4469 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004470 }
4471
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 return 0;
4473}
4474
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004475static void skylake_scaler_disable(struct intel_crtc *crtc)
4476{
4477 int i;
4478
4479 for (i = 0; i < crtc->num_scalers; i++)
4480 skl_detach_scaler(crtc, i);
4481}
4482
4483static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004484{
4485 struct drm_device *dev = crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 struct intel_crtc_scaler_state *scaler_state =
4489 &crtc->config->scaler_state;
4490
4491 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4492
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004493 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004494 int id;
4495
4496 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4497 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4498 return;
4499 }
4500
4501 id = scaler_state->scaler_id;
4502 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4503 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4504 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4505 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4506
4507 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004508 }
4509}
4510
Jesse Barnesb074cec2013-04-25 12:55:02 -07004511static void ironlake_pfit_enable(struct intel_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->base.dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 int pipe = crtc->pipe;
4516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004518 /* Force use of hard-coded filter coefficients
4519 * as some pre-programmed values are broken,
4520 * e.g. x201.
4521 */
4522 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4523 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4524 PF_PIPE_SEL_IVB(pipe));
4525 else
4526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4528 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004529 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004530}
4531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004532void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004534 struct drm_device *dev = crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004537 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538 return;
4539
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004540 /* We can only enable IPS after we enable a plane and wait for a vblank */
4541 intel_wait_for_vblank(dev, crtc->pipe);
4542
Paulo Zanonid77e4532013-09-24 13:52:55 -03004543 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004544 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004545 mutex_lock(&dev_priv->rps.hw_lock);
4546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4547 mutex_unlock(&dev_priv->rps.hw_lock);
4548 /* Quoting Art Runyan: "its not safe to expect any particular
4549 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004550 * mailbox." Moreover, the mailbox may return a bogus state,
4551 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004552 */
4553 } else {
4554 I915_WRITE(IPS_CTL, IPS_ENABLE);
4555 /* The bit only becomes 1 in the next vblank, so this wait here
4556 * is essentially intel_wait_for_vblank. If we don't have this
4557 * and don't wait for vblanks until the end of crtc_enable, then
4558 * the HW state readout code will complain that the expected
4559 * IPS_CTL value is not the one we read. */
4560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4561 DRM_ERROR("Timed out waiting for IPS enable\n");
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563}
4564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004565void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004570 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571 return;
4572
4573 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004574 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004575 mutex_lock(&dev_priv->rps.hw_lock);
4576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4577 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4580 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004581 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004582 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004583 POSTING_READ(IPS_CTL);
4584 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585
4586 /* We need to wait for a vblank before we can disable the plane. */
4587 intel_wait_for_vblank(dev, crtc->pipe);
4588}
4589
4590/** Loads the palette/gamma unit for the CRTC with the prepared values */
4591static void intel_crtc_load_lut(struct drm_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 enum pipe pipe = intel_crtc->pipe;
4597 int palreg = PALETTE(pipe);
4598 int i;
4599 bool reenable_ips = false;
4600
4601 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004602 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 return;
4604
Imre Deak50360402015-01-16 00:55:16 -08004605 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004606 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 assert_dsi_pll_enabled(dev_priv);
4608 else
4609 assert_pll_enabled(dev_priv, pipe);
4610 }
4611
4612 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304613 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614 palreg = LGC_PALETTE(pipe);
4615
4616 /* Workaround : Do not read or write the pipe palette/gamma data while
4617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4618 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4621 GAMMA_MODE_MODE_SPLIT)) {
4622 hsw_disable_ips(intel_crtc);
4623 reenable_ips = true;
4624 }
4625
4626 for (i = 0; i < 256; i++) {
4627 I915_WRITE(palreg + 4 * i,
4628 (intel_crtc->lut_r[i] << 16) |
4629 (intel_crtc->lut_g[i] << 8) |
4630 intel_crtc->lut_b[i]);
4631 }
4632
4633 if (reenable_ips)
4634 hsw_enable_ips(intel_crtc);
4635}
4636
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004637static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004638{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004639 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004640 struct drm_device *dev = intel_crtc->base.dev;
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642
4643 mutex_lock(&dev->struct_mutex);
4644 dev_priv->mm.interruptible = false;
4645 (void) intel_overlay_switch_off(intel_crtc->overlay);
4646 dev_priv->mm.interruptible = true;
4647 mutex_unlock(&dev->struct_mutex);
4648 }
4649
4650 /* Let userspace switch the overlay on again. In most cases userspace
4651 * has to recompute where to put it anyway.
4652 */
4653}
4654
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655/**
4656 * intel_post_enable_primary - Perform operations after enabling primary plane
4657 * @crtc: the CRTC whose primary plane was just enabled
4658 *
4659 * Performs potentially sleeping operations that must be done after the primary
4660 * plane is enabled, such as updating FBC and IPS. Note that this may be
4661 * called due to an explicit primary plane update, or due to an implicit
4662 * re-enable that is caused when a sprite plane is updated to no longer
4663 * completely hide the primary plane.
4664 */
4665static void
4666intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667{
4668 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004669 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4671 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004673 /*
4674 * BDW signals flip done immediately if the plane
4675 * is disabled, even if the plane enable is already
4676 * armed to occur at the next vblank :(
4677 */
4678 if (IS_BROADWELL(dev))
4679 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 /*
4682 * FIXME IPS should be fine as long as one plane is
4683 * enabled, but in practice it seems to have problems
4684 * when going from primary only to sprite only and vice
4685 * versa.
4686 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004687 hsw_enable_ips(intel_crtc);
4688
Daniel Vetterf99d7062014-06-19 16:01:59 +02004689 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 * Gen2 reports pipe underruns whenever all planes are disabled.
4691 * So don't enable underrun reporting before at least some planes
4692 * are enabled.
4693 * FIXME: Need to fix the logic to work when we turn off all planes
4694 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004695 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696 if (IS_GEN2(dev))
4697 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4698
4699 /* Underruns don't raise interrupts, so check manually. */
4700 if (HAS_GMCH_DISPLAY(dev))
4701 i9xx_check_fifo_underruns(dev_priv);
4702}
4703
4704/**
4705 * intel_pre_disable_primary - Perform operations before disabling primary plane
4706 * @crtc: the CRTC whose primary plane is to be disabled
4707 *
4708 * Performs potentially sleeping operations that must be done before the
4709 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4710 * be called due to an explicit primary plane update, or due to an implicit
4711 * disable that is caused when a sprite plane completely hides the primary
4712 * plane.
4713 */
4714static void
4715intel_pre_disable_primary(struct drm_crtc *crtc)
4716{
4717 struct drm_device *dev = crtc->dev;
4718 struct drm_i915_private *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4720 int pipe = intel_crtc->pipe;
4721
4722 /*
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So diasble underrun reporting before all the planes get disabled.
4725 * FIXME: Need to fix the logic to work when we turn off all planes
4726 * but leave the pipe running.
4727 */
4728 if (IS_GEN2(dev))
4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4730
4731 /*
4732 * Vblank time updates from the shadow to live plane control register
4733 * are blocked if the memory self-refresh mode is active at that
4734 * moment. So to make sure the plane gets truly disabled, disable
4735 * first the self-refresh mode. The self-refresh enable bit in turn
4736 * will be checked/applied by the HW only at the next frame start
4737 * event which is after the vblank start event, so we need to have a
4738 * wait-for-vblank between disabling the plane and the pipe.
4739 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004740 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004741 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004742 dev_priv->wm.vlv.cxsr = false;
4743 intel_wait_for_vblank(dev, pipe);
4744 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004746 /*
4747 * FIXME IPS should be fine as long as one plane is
4748 * enabled, but in practice it seems to have problems
4749 * when going from primary only to sprite only and vice
4750 * versa.
4751 */
4752 hsw_disable_ips(intel_crtc);
4753}
4754
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004755static void intel_post_plane_update(struct intel_crtc *crtc)
4756{
4757 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4758 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004759 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004760 struct drm_plane *plane;
4761
4762 if (atomic->wait_vblank)
4763 intel_wait_for_vblank(dev, crtc->pipe);
4764
4765 intel_frontbuffer_flip(dev, atomic->fb_bits);
4766
Ville Syrjälä852eb002015-06-24 22:00:07 +03004767 if (atomic->disable_cxsr)
4768 crtc->wm.cxsr_allowed = true;
4769
Ville Syrjäläf015c552015-06-24 22:00:02 +03004770 if (crtc->atomic.update_wm_post)
4771 intel_update_watermarks(&crtc->base);
4772
Paulo Zanonic80ac852015-07-02 19:25:13 -03004773 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004774 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004775
4776 if (atomic->post_enable_primary)
4777 intel_post_enable_primary(&crtc->base);
4778
4779 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4780 intel_update_sprite_watermarks(plane, &crtc->base,
4781 0, 0, 0, false, false);
4782
4783 memset(atomic, 0, sizeof(*atomic));
4784}
4785
4786static void intel_pre_plane_update(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004789 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4791 struct drm_plane *p;
4792
4793 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4795 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004798 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4799 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800 mutex_unlock(&dev->struct_mutex);
4801 }
4802
4803 if (atomic->wait_for_flips)
4804 intel_crtc_wait_for_pending_flips(&crtc->base);
4805
Paulo Zanonic80ac852015-07-02 19:25:13 -03004806 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004807 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004809 if (crtc->atomic.disable_ips)
4810 hsw_disable_ips(crtc);
4811
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812 if (atomic->pre_disable_primary)
4813 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004814
4815 if (atomic->disable_cxsr) {
4816 crtc->wm.cxsr_allowed = false;
4817 intel_set_memory_cxsr(dev_priv, false);
4818 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004819}
4820
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004821static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004822{
4823 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004825 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004826 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004827
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004828 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830 drm_for_each_plane_mask(p, dev, plane_mask)
4831 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004832
Daniel Vetterf99d7062014-06-19 16:01:59 +02004833 /*
4834 * FIXME: Once we grow proper nuclear flip support out of this we need
4835 * to compute the mask of flip planes precisely. For the time being
4836 * consider this a flip to a NULL plane.
4837 */
4838 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839}
4840
Jesse Barnesf67a5592011-01-05 10:31:48 -08004841static void ironlake_crtc_enable(struct drm_crtc *crtc)
4842{
4843 struct drm_device *dev = crtc->dev;
4844 struct drm_i915_private *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004846 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004849 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850 return;
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004853 intel_prepare_shared_dpll(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304856 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004857
4858 intel_set_pipe_timings(intel_crtc);
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 }
4864
4865 ironlake_set_pipeconf(crtc);
4866
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vettera72e4c92014-09-30 10:56:47 +02004869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004871
Daniel Vetterf6736a12013-06-05 13:34:30 +02004872 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004877 /* Note: FDI PLL enabling _must_ be done before we enable the
4878 * cpu pipes, hence this is separate from all the other fdi/pch
4879 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004880 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004881 } else {
4882 assert_fdi_tx_disabled(dev_priv, pipe);
4883 assert_fdi_rx_disabled(dev_priv, pipe);
4884 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885
Jesse Barnesb074cec2013-04-25 12:55:02 -07004886 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004888 /*
4889 * On ILK+ LUT must be loaded before the pipe is running but with
4890 * clocks enabled
4891 */
4892 intel_crtc_load_lut(crtc);
4893
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004894 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004895 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004899
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004900 assert_vblank_disabled(crtc);
4901 drm_crtc_vblank_on(crtc);
4902
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004903 for_each_encoder_on_crtc(dev, crtc, encoder)
4904 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004905
4906 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004907 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908}
4909
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004910/* IPS only exists on ULT machines and is tied to pipe A. */
4911static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4912{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004913 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004914}
4915
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916static void haswell_crtc_enable(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004922 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4923 struct intel_crtc_state *pipe_config =
4924 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004926 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927 return;
4928
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004929 if (intel_crtc_to_shared_dpll(intel_crtc))
4930 intel_enable_shared_dpll(intel_crtc);
4931
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004932 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304933 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004934
4935 intel_set_pipe_timings(intel_crtc);
4936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004937 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4938 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4939 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004940 }
4941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004943 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004945 }
4946
4947 haswell_set_pipeconf(crtc);
4948
4949 intel_set_pipe_csc(crtc);
4950
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004952
Daniel Vettera72e4c92014-09-30 10:56:47 +02004953 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 for_each_encoder_on_crtc(dev, crtc, encoder)
4955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
4957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004959 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4960 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004961 dev_priv->display.fdi_link_train(crtc);
4962 }
4963
Paulo Zanoni1f544382012-10-24 11:32:00 -02004964 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004966 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004967 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004968 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004969 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004970 else
4971 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
4973 /*
4974 * On ILK+ LUT must be loaded before the pipe is running but with
4975 * clocks enabled
4976 */
4977 intel_crtc_load_lut(crtc);
4978
Paulo Zanoni1f544382012-10-24 11:32:00 -02004979 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004980 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004981
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004982 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004983 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004986 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004988 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004989 intel_ddi_set_vc_payload_alloc(crtc, true);
4990
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004991 assert_vblank_disabled(crtc);
4992 drm_crtc_vblank_on(crtc);
4993
Jani Nikula8807e552013-08-30 19:40:32 +03004994 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004996 intel_opregion_notify_encoder(encoder, true);
4997 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004998
Paulo Zanonie4916942013-09-20 16:21:19 -03004999 /* If we change the relative order between pipe/planes enabling, we need
5000 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005001 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5002 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5003 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5004 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5005 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005006}
5007
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005008static void ironlake_pfit_disable(struct intel_crtc *crtc)
5009{
5010 struct drm_device *dev = crtc->base.dev;
5011 struct drm_i915_private *dev_priv = dev->dev_private;
5012 int pipe = crtc->pipe;
5013
5014 /* To avoid upsetting the power well on haswell only disable the pfit if
5015 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005016 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005017 I915_WRITE(PF_CTL(pipe), 0);
5018 I915_WRITE(PF_WIN_POS(pipe), 0);
5019 I915_WRITE(PF_WIN_SZ(pipe), 0);
5020 }
5021}
5022
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023static void ironlake_crtc_disable(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
5026 struct drm_i915_private *dev_priv = dev->dev_private;
5027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005028 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005030 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Daniel Vetterea9d7582012-07-10 10:42:52 +02005032 for_each_encoder_on_crtc(dev, crtc, encoder)
5033 encoder->disable(encoder);
5034
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005035 drm_crtc_vblank_off(crtc);
5036 assert_vblank_disabled(crtc);
5037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005039 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005040
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005041 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005043 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005045 if (intel_crtc->config->has_pch_encoder)
5046 ironlake_fdi_disable(crtc);
5047
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005048 for_each_encoder_on_crtc(dev, crtc, encoder)
5049 if (encoder->post_disable)
5050 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005052 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005054
Daniel Vetterd925c592013-06-05 13:34:04 +02005055 if (HAS_PCH_CPT(dev)) {
5056 /* disable TRANS_DP_CTL */
5057 reg = TRANS_DP_CTL(pipe);
5058 temp = I915_READ(reg);
5059 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5060 TRANS_DP_PORT_SEL_MASK);
5061 temp |= TRANS_DP_PORT_SEL_NONE;
5062 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063
Daniel Vetterd925c592013-06-05 13:34:04 +02005064 /* disable DPLL_SEL */
5065 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005066 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005067 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005068 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005069
Daniel Vetterd925c592013-06-05 13:34:04 +02005070 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005071 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005072
5073 intel_crtc->active = false;
5074 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005075}
5076
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077static void haswell_crtc_disable(struct drm_crtc *crtc)
5078{
5079 struct drm_device *dev = crtc->dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
5081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5082 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005083 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Jani Nikula8807e552013-08-30 19:40:32 +03005085 for_each_encoder_on_crtc(dev, crtc, encoder) {
5086 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005088 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005090 drm_crtc_vblank_off(crtc);
5091 assert_vblank_disabled(crtc);
5092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005093 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005094 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5095 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005096 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005099 intel_ddi_set_vc_payload_alloc(crtc, false);
5100
Paulo Zanoniad80a812012-10-24 16:06:19 -02005101 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005103 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005104 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005105 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005106 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005107 else
5108 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109
Paulo Zanoni1f544382012-10-24 11:32:00 -02005110 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005113 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005114 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005115 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116
Imre Deak97b040a2014-06-25 22:01:50 +03005117 for_each_encoder_on_crtc(dev, crtc, encoder)
5118 if (encoder->post_disable)
5119 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005120
5121 intel_crtc->active = false;
5122 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005123}
5124
Jesse Barnes2dd24552013-04-25 12:55:01 -07005125static void i9xx_pfit_enable(struct intel_crtc *crtc)
5126{
5127 struct drm_device *dev = crtc->base.dev;
5128 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005129 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005130
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005131 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132 return;
5133
Daniel Vetterc0b03412013-05-28 12:05:54 +02005134 /*
5135 * The panel fitter should only be adjusted whilst the pipe is disabled,
5136 * according to register description and PRM.
5137 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005138 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5139 assert_pipe_disabled(dev_priv, crtc->pipe);
5140
Jesse Barnesb074cec2013-04-25 12:55:02 -07005141 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5142 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005143
5144 /* Border color in case we don't scale up to the full screen. Black by
5145 * default, change to something else for debugging. */
5146 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005147}
5148
Dave Airlied05410f2014-06-05 13:22:59 +10005149static enum intel_display_power_domain port_to_power_domain(enum port port)
5150{
5151 switch (port) {
5152 case PORT_A:
5153 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5154 case PORT_B:
5155 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5156 case PORT_C:
5157 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5158 case PORT_D:
5159 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005160 case PORT_E:
5161 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005162 default:
5163 WARN_ON_ONCE(1);
5164 return POWER_DOMAIN_PORT_OTHER;
5165 }
5166}
5167
Imre Deak77d22dc2014-03-05 16:20:52 +02005168#define for_each_power_domain(domain, mask) \
5169 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5170 if ((1 << (domain)) & (mask))
5171
Imre Deak319be8a2014-03-04 19:22:57 +02005172enum intel_display_power_domain
5173intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005174{
Imre Deak319be8a2014-03-04 19:22:57 +02005175 struct drm_device *dev = intel_encoder->base.dev;
5176 struct intel_digital_port *intel_dig_port;
5177
5178 switch (intel_encoder->type) {
5179 case INTEL_OUTPUT_UNKNOWN:
5180 /* Only DDI platforms should ever use this output type */
5181 WARN_ON_ONCE(!HAS_DDI(dev));
5182 case INTEL_OUTPUT_DISPLAYPORT:
5183 case INTEL_OUTPUT_HDMI:
5184 case INTEL_OUTPUT_EDP:
5185 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005186 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005187 case INTEL_OUTPUT_DP_MST:
5188 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5189 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005190 case INTEL_OUTPUT_ANALOG:
5191 return POWER_DOMAIN_PORT_CRT;
5192 case INTEL_OUTPUT_DSI:
5193 return POWER_DOMAIN_PORT_DSI;
5194 default:
5195 return POWER_DOMAIN_PORT_OTHER;
5196 }
5197}
5198
5199static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5200{
5201 struct drm_device *dev = crtc->dev;
5202 struct intel_encoder *intel_encoder;
5203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5204 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005205 unsigned long mask;
5206 enum transcoder transcoder;
5207
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005208 if (!crtc->state->active)
5209 return 0;
5210
Imre Deak77d22dc2014-03-05 16:20:52 +02005211 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5212
5213 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5214 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005215 if (intel_crtc->config->pch_pfit.enabled ||
5216 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005217 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5218
Imre Deak319be8a2014-03-04 19:22:57 +02005219 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5220 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5221
Imre Deak77d22dc2014-03-05 16:20:52 +02005222 return mask;
5223}
5224
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005225static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5226{
5227 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 enum intel_display_power_domain domain;
5230 unsigned long domains, new_domains, old_domains;
5231
5232 old_domains = intel_crtc->enabled_power_domains;
5233 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5234
5235 domains = new_domains & ~old_domains;
5236
5237 for_each_power_domain(domain, domains)
5238 intel_display_power_get(dev_priv, domain);
5239
5240 return old_domains & ~new_domains;
5241}
5242
5243static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5244 unsigned long domains)
5245{
5246 enum intel_display_power_domain domain;
5247
5248 for_each_power_domain(domain, domains)
5249 intel_display_power_put(dev_priv, domain);
5250}
5251
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005252static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005253{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005254 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005255 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005256 unsigned long put_domains[I915_MAX_PIPES] = {};
5257 struct drm_crtc_state *crtc_state;
5258 struct drm_crtc *crtc;
5259 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005260
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005261 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5262 if (needs_modeset(crtc->state))
5263 put_domains[to_intel_crtc(crtc)->pipe] =
5264 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005265 }
5266
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005267 if (dev_priv->display.modeset_commit_cdclk) {
5268 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5269
5270 if (cdclk != dev_priv->cdclk_freq &&
5271 !WARN_ON(!state->allow_modeset))
5272 dev_priv->display.modeset_commit_cdclk(state);
5273 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005274
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005275 for (i = 0; i < I915_MAX_PIPES; i++)
5276 if (put_domains[i])
5277 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005278}
5279
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005280static void intel_update_max_cdclk(struct drm_device *dev)
5281{
5282 struct drm_i915_private *dev_priv = dev->dev_private;
5283
5284 if (IS_SKYLAKE(dev)) {
5285 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5286
5287 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5288 dev_priv->max_cdclk_freq = 675000;
5289 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5290 dev_priv->max_cdclk_freq = 540000;
5291 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5292 dev_priv->max_cdclk_freq = 450000;
5293 else
5294 dev_priv->max_cdclk_freq = 337500;
5295 } else if (IS_BROADWELL(dev)) {
5296 /*
5297 * FIXME with extra cooling we can allow
5298 * 540 MHz for ULX and 675 Mhz for ULT.
5299 * How can we know if extra cooling is
5300 * available? PCI ID, VTB, something else?
5301 */
5302 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else if (IS_BDW_ULX(dev))
5305 dev_priv->max_cdclk_freq = 450000;
5306 else if (IS_BDW_ULT(dev))
5307 dev_priv->max_cdclk_freq = 540000;
5308 else
5309 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005310 } else if (IS_CHERRYVIEW(dev)) {
5311 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005312 } else if (IS_VALLEYVIEW(dev)) {
5313 dev_priv->max_cdclk_freq = 400000;
5314 } else {
5315 /* otherwise assume cdclk is fixed */
5316 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5317 }
5318
5319 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5320 dev_priv->max_cdclk_freq);
5321}
5322
5323static void intel_update_cdclk(struct drm_device *dev)
5324{
5325 struct drm_i915_private *dev_priv = dev->dev_private;
5326
5327 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5328 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5329 dev_priv->cdclk_freq);
5330
5331 /*
5332 * Program the gmbus_freq based on the cdclk frequency.
5333 * BSpec erroneously claims we should aim for 4MHz, but
5334 * in fact 1MHz is the correct frequency.
5335 */
5336 if (IS_VALLEYVIEW(dev)) {
5337 /*
5338 * Program the gmbus_freq based on the cdclk frequency.
5339 * BSpec erroneously claims we should aim for 4MHz, but
5340 * in fact 1MHz is the correct frequency.
5341 */
5342 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5343 }
5344
5345 if (dev_priv->max_cdclk_freq == 0)
5346 intel_update_max_cdclk(dev);
5347}
5348
Damien Lespiau70d0c572015-06-04 18:21:29 +01005349static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305350{
5351 struct drm_i915_private *dev_priv = dev->dev_private;
5352 uint32_t divider;
5353 uint32_t ratio;
5354 uint32_t current_freq;
5355 int ret;
5356
5357 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5358 switch (frequency) {
5359 case 144000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 288000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 384000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5369 ratio = BXT_DE_PLL_RATIO(60);
5370 break;
5371 case 576000:
5372 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5373 ratio = BXT_DE_PLL_RATIO(60);
5374 break;
5375 case 624000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5377 ratio = BXT_DE_PLL_RATIO(65);
5378 break;
5379 case 19200:
5380 /*
5381 * Bypass frequency with DE PLL disabled. Init ratio, divider
5382 * to suppress GCC warning.
5383 */
5384 ratio = 0;
5385 divider = 0;
5386 break;
5387 default:
5388 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5389
5390 return;
5391 }
5392
5393 mutex_lock(&dev_priv->rps.hw_lock);
5394 /* Inform power controller of upcoming frequency change */
5395 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5396 0x80000000);
5397 mutex_unlock(&dev_priv->rps.hw_lock);
5398
5399 if (ret) {
5400 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5401 ret, frequency);
5402 return;
5403 }
5404
5405 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5406 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5407 current_freq = current_freq * 500 + 1000;
5408
5409 /*
5410 * DE PLL has to be disabled when
5411 * - setting to 19.2MHz (bypass, PLL isn't used)
5412 * - before setting to 624MHz (PLL needs toggling)
5413 * - before setting to any frequency from 624MHz (PLL needs toggling)
5414 */
5415 if (frequency == 19200 || frequency == 624000 ||
5416 current_freq == 624000) {
5417 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5418 /* Timeout 200us */
5419 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5420 1))
5421 DRM_ERROR("timout waiting for DE PLL unlock\n");
5422 }
5423
5424 if (frequency != 19200) {
5425 uint32_t val;
5426
5427 val = I915_READ(BXT_DE_PLL_CTL);
5428 val &= ~BXT_DE_PLL_RATIO_MASK;
5429 val |= ratio;
5430 I915_WRITE(BXT_DE_PLL_CTL, val);
5431
5432 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5433 /* Timeout 200us */
5434 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5435 DRM_ERROR("timeout waiting for DE PLL lock\n");
5436
5437 val = I915_READ(CDCLK_CTL);
5438 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5439 val |= divider;
5440 /*
5441 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5442 * enable otherwise.
5443 */
5444 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5445 if (frequency >= 500000)
5446 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447
5448 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5449 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5450 val |= (frequency - 1000) / 500;
5451 I915_WRITE(CDCLK_CTL, val);
5452 }
5453
5454 mutex_lock(&dev_priv->rps.hw_lock);
5455 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5456 DIV_ROUND_UP(frequency, 25000));
5457 mutex_unlock(&dev_priv->rps.hw_lock);
5458
5459 if (ret) {
5460 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5461 ret, frequency);
5462 return;
5463 }
5464
Damien Lespiaua47871b2015-06-04 18:21:34 +01005465 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305466}
5467
5468void broxton_init_cdclk(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471 uint32_t val;
5472
5473 /*
5474 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5475 * or else the reset will hang because there is no PCH to respond.
5476 * Move the handshake programming to initialization sequence.
5477 * Previously was left up to BIOS.
5478 */
5479 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5480 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5481 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5482
5483 /* Enable PG1 for cdclk */
5484 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5485
5486 /* check if cd clock is enabled */
5487 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5488 DRM_DEBUG_KMS("Display already initialized\n");
5489 return;
5490 }
5491
5492 /*
5493 * FIXME:
5494 * - The initial CDCLK needs to be read from VBT.
5495 * Need to make this change after VBT has changes for BXT.
5496 * - check if setting the max (or any) cdclk freq is really necessary
5497 * here, it belongs to modeset time
5498 */
5499 broxton_set_cdclk(dev, 624000);
5500
5501 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005502 POSTING_READ(DBUF_CTL);
5503
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305504 udelay(10);
5505
5506 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5507 DRM_ERROR("DBuf power enable timeout!\n");
5508}
5509
5510void broxton_uninit_cdclk(struct drm_device *dev)
5511{
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513
5514 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005515 POSTING_READ(DBUF_CTL);
5516
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305517 udelay(10);
5518
5519 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5520 DRM_ERROR("DBuf power disable timeout!\n");
5521
5522 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5523 broxton_set_cdclk(dev, 19200);
5524
5525 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5526}
5527
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005528static const struct skl_cdclk_entry {
5529 unsigned int freq;
5530 unsigned int vco;
5531} skl_cdclk_frequencies[] = {
5532 { .freq = 308570, .vco = 8640 },
5533 { .freq = 337500, .vco = 8100 },
5534 { .freq = 432000, .vco = 8640 },
5535 { .freq = 450000, .vco = 8100 },
5536 { .freq = 540000, .vco = 8100 },
5537 { .freq = 617140, .vco = 8640 },
5538 { .freq = 675000, .vco = 8100 },
5539};
5540
5541static unsigned int skl_cdclk_decimal(unsigned int freq)
5542{
5543 return (freq - 1000) / 500;
5544}
5545
5546static unsigned int skl_cdclk_get_vco(unsigned int freq)
5547{
5548 unsigned int i;
5549
5550 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5551 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5552
5553 if (e->freq == freq)
5554 return e->vco;
5555 }
5556
5557 return 8100;
5558}
5559
5560static void
5561skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5562{
5563 unsigned int min_freq;
5564 u32 val;
5565
5566 /* select the minimum CDCLK before enabling DPLL 0 */
5567 val = I915_READ(CDCLK_CTL);
5568 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5569 val |= CDCLK_FREQ_337_308;
5570
5571 if (required_vco == 8640)
5572 min_freq = 308570;
5573 else
5574 min_freq = 337500;
5575
5576 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5577
5578 I915_WRITE(CDCLK_CTL, val);
5579 POSTING_READ(CDCLK_CTL);
5580
5581 /*
5582 * We always enable DPLL0 with the lowest link rate possible, but still
5583 * taking into account the VCO required to operate the eDP panel at the
5584 * desired frequency. The usual DP link rates operate with a VCO of
5585 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5586 * The modeset code is responsible for the selection of the exact link
5587 * rate later on, with the constraint of choosing a frequency that
5588 * works with required_vco.
5589 */
5590 val = I915_READ(DPLL_CTRL1);
5591
5592 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5593 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5594 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5595 if (required_vco == 8640)
5596 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5597 SKL_DPLL0);
5598 else
5599 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5600 SKL_DPLL0);
5601
5602 I915_WRITE(DPLL_CTRL1, val);
5603 POSTING_READ(DPLL_CTRL1);
5604
5605 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5606
5607 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5608 DRM_ERROR("DPLL0 not locked\n");
5609}
5610
5611static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5612{
5613 int ret;
5614 u32 val;
5615
5616 /* inform PCU we want to change CDCLK */
5617 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5618 mutex_lock(&dev_priv->rps.hw_lock);
5619 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5620 mutex_unlock(&dev_priv->rps.hw_lock);
5621
5622 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5623}
5624
5625static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5626{
5627 unsigned int i;
5628
5629 for (i = 0; i < 15; i++) {
5630 if (skl_cdclk_pcu_ready(dev_priv))
5631 return true;
5632 udelay(10);
5633 }
5634
5635 return false;
5636}
5637
5638static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5639{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005640 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005641 u32 freq_select, pcu_ack;
5642
5643 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5644
5645 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5646 DRM_ERROR("failed to inform PCU about cdclk change\n");
5647 return;
5648 }
5649
5650 /* set CDCLK_CTL */
5651 switch(freq) {
5652 case 450000:
5653 case 432000:
5654 freq_select = CDCLK_FREQ_450_432;
5655 pcu_ack = 1;
5656 break;
5657 case 540000:
5658 freq_select = CDCLK_FREQ_540;
5659 pcu_ack = 2;
5660 break;
5661 case 308570:
5662 case 337500:
5663 default:
5664 freq_select = CDCLK_FREQ_337_308;
5665 pcu_ack = 0;
5666 break;
5667 case 617140:
5668 case 675000:
5669 freq_select = CDCLK_FREQ_675_617;
5670 pcu_ack = 3;
5671 break;
5672 }
5673
5674 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5675 POSTING_READ(CDCLK_CTL);
5676
5677 /* inform PCU of the change */
5678 mutex_lock(&dev_priv->rps.hw_lock);
5679 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5680 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005681
5682 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005683}
5684
5685void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5686{
5687 /* disable DBUF power */
5688 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5689 POSTING_READ(DBUF_CTL);
5690
5691 udelay(10);
5692
5693 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5694 DRM_ERROR("DBuf power disable timeout\n");
5695
5696 /* disable DPLL0 */
5697 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5698 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5699 DRM_ERROR("Couldn't disable DPLL0\n");
5700
5701 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5702}
5703
5704void skl_init_cdclk(struct drm_i915_private *dev_priv)
5705{
5706 u32 val;
5707 unsigned int required_vco;
5708
5709 /* enable PCH reset handshake */
5710 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5711 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5712
5713 /* enable PG1 and Misc I/O */
5714 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5715
Gary Wang39d9b852015-08-28 16:40:34 +08005716 /* DPLL0 not enabled (happens on early BIOS versions) */
5717 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5718 /* enable DPLL0 */
5719 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5720 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005721 }
5722
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005723 /* set CDCLK to the frequency the BIOS chose */
5724 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5725
5726 /* enable DBUF power */
5727 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5728 POSTING_READ(DBUF_CTL);
5729
5730 udelay(10);
5731
5732 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5733 DRM_ERROR("DBuf power enable timeout\n");
5734}
5735
Ville Syrjälädfcab172014-06-13 13:37:47 +03005736/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005737static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005738{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005739 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740
Jesse Barnes586f49d2013-11-04 16:06:59 -08005741 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005742 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005743 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5744 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005745 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746
Ville Syrjälädfcab172014-06-13 13:37:47 +03005747 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748}
5749
5750/* Adjust CDclk dividers to allow high res or save power if possible */
5751static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5752{
5753 struct drm_i915_private *dev_priv = dev->dev_private;
5754 u32 val, cmd;
5755
Vandana Kannan164dfd22014-11-24 13:37:41 +05305756 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5757 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005758
Ville Syrjälädfcab172014-06-13 13:37:47 +03005759 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005760 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005761 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762 cmd = 1;
5763 else
5764 cmd = 0;
5765
5766 mutex_lock(&dev_priv->rps.hw_lock);
5767 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5768 val &= ~DSPFREQGUAR_MASK;
5769 val |= (cmd << DSPFREQGUAR_SHIFT);
5770 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5771 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5772 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5773 50)) {
5774 DRM_ERROR("timed out waiting for CDclk change\n");
5775 }
5776 mutex_unlock(&dev_priv->rps.hw_lock);
5777
Ville Syrjälä54433e92015-05-26 20:42:31 +03005778 mutex_lock(&dev_priv->sb_lock);
5779
Ville Syrjälädfcab172014-06-13 13:37:47 +03005780 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005781 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005783 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784
Jesse Barnes30a970c2013-11-04 13:48:12 -08005785 /* adjust cdclk divider */
5786 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005787 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005788 val |= divider;
5789 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005790
5791 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5792 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5793 50))
5794 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005795 }
5796
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797 /* adjust self-refresh exit latency value */
5798 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5799 val &= ~0x7f;
5800
5801 /*
5802 * For high bandwidth configs, we set a higher latency in the bunit
5803 * so that the core display fetch happens in time to avoid underruns.
5804 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005805 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806 val |= 4500 / 250; /* 4.5 usec */
5807 else
5808 val |= 3000 / 250; /* 3.0 usec */
5809 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005810
Ville Syrjäläa5805162015-05-26 20:42:30 +03005811 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005812
Ville Syrjäläb6283052015-06-03 15:45:07 +03005813 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814}
5815
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005816static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5817{
5818 struct drm_i915_private *dev_priv = dev->dev_private;
5819 u32 val, cmd;
5820
Vandana Kannan164dfd22014-11-24 13:37:41 +05305821 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5822 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005823
5824 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005825 case 333333:
5826 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005827 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005828 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829 break;
5830 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005831 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005832 return;
5833 }
5834
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005835 /*
5836 * Specs are full of misinformation, but testing on actual
5837 * hardware has shown that we just need to write the desired
5838 * CCK divider into the Punit register.
5839 */
5840 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5841
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 mutex_lock(&dev_priv->rps.hw_lock);
5843 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5844 val &= ~DSPFREQGUAR_MASK_CHV;
5845 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5846 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5847 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5848 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5849 50)) {
5850 DRM_ERROR("timed out waiting for CDclk change\n");
5851 }
5852 mutex_unlock(&dev_priv->rps.hw_lock);
5853
Ville Syrjäläb6283052015-06-03 15:45:07 +03005854 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855}
5856
Jesse Barnes30a970c2013-11-04 13:48:12 -08005857static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5858 int max_pixclk)
5859{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005860 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005861 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005862
Jesse Barnes30a970c2013-11-04 13:48:12 -08005863 /*
5864 * Really only a few cases to deal with, as only 4 CDclks are supported:
5865 * 200MHz
5866 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005867 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005868 * 400MHz (VLV only)
5869 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5870 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005871 *
5872 * We seem to get an unstable or solid color picture at 200MHz.
5873 * Not sure what's wrong. For now use 200MHz only when all pipes
5874 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005876 if (!IS_CHERRYVIEW(dev_priv) &&
5877 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005878 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005879 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005880 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005881 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005882 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005883 else
5884 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885}
5886
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305887static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5888 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305890 /*
5891 * FIXME:
5892 * - remove the guardband, it's not needed on BXT
5893 * - set 19.2MHz bypass frequency if there are no active pipes
5894 */
5895 if (max_pixclk > 576000*9/10)
5896 return 624000;
5897 else if (max_pixclk > 384000*9/10)
5898 return 576000;
5899 else if (max_pixclk > 288000*9/10)
5900 return 384000;
5901 else if (max_pixclk > 144000*9/10)
5902 return 288000;
5903 else
5904 return 144000;
5905}
5906
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005907/* Compute the max pixel clock for new configuration. Uses atomic state if
5908 * that's non-NULL, look at current state otherwise. */
5909static int intel_mode_max_pixclk(struct drm_device *dev,
5910 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005913 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914 int max_pixclk = 0;
5915
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005916 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005917 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005918 if (IS_ERR(crtc_state))
5919 return PTR_ERR(crtc_state);
5920
5921 if (!crtc_state->base.enable)
5922 continue;
5923
5924 max_pixclk = max(max_pixclk,
5925 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926 }
5927
5928 return max_pixclk;
5929}
5930
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005931static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933 struct drm_device *dev = state->dev;
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005937 if (max_pixclk < 0)
5938 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005940 to_intel_atomic_state(state)->cdclk =
5941 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305942
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005943 return 0;
5944}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005946static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5947{
5948 struct drm_device *dev = state->dev;
5949 struct drm_i915_private *dev_priv = dev->dev_private;
5950 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005952 if (max_pixclk < 0)
5953 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005954
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005955 to_intel_atomic_state(state)->cdclk =
5956 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005957
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005958 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959}
5960
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005961static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5962{
5963 unsigned int credits, default_credits;
5964
5965 if (IS_CHERRYVIEW(dev_priv))
5966 default_credits = PFI_CREDIT(12);
5967 else
5968 default_credits = PFI_CREDIT(8);
5969
Vandana Kannan164dfd22014-11-24 13:37:41 +05305970 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005971 /* CHV suggested value is 31 or 63 */
5972 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005973 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005974 else
5975 credits = PFI_CREDIT(15);
5976 } else {
5977 credits = default_credits;
5978 }
5979
5980 /*
5981 * WA - write default credits before re-programming
5982 * FIXME: should we also set the resend bit here?
5983 */
5984 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5985 default_credits);
5986
5987 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5988 credits | PFI_CREDIT_RESEND);
5989
5990 /*
5991 * FIXME is this guaranteed to clear
5992 * immediately or should we poll for it?
5993 */
5994 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5995}
5996
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005997static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005999 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006000 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006003 /*
6004 * FIXME: We can end up here with all power domains off, yet
6005 * with a CDCLK frequency other than the minimum. To account
6006 * for this take the PIPE-A power domain, which covers the HW
6007 * blocks needed for the following programming. This can be
6008 * removed once it's guaranteed that we get here either with
6009 * the minimum CDCLK set, or the required power domains
6010 * enabled.
6011 */
6012 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006013
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006014 if (IS_CHERRYVIEW(dev))
6015 cherryview_set_cdclk(dev, req_cdclk);
6016 else
6017 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006018
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006019 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006020
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006021 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022}
6023
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024static void valleyview_crtc_enable(struct drm_crtc *crtc)
6025{
6026 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006027 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6029 struct intel_encoder *encoder;
6030 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006031 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006032
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006033 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006034 return;
6035
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006036 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306037
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006038 if (!is_dsi) {
6039 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006040 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006041 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006042 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006043 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006045 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306046 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006047
6048 intel_set_pipe_timings(intel_crtc);
6049
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006050 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052
6053 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6054 I915_WRITE(CHV_CANVAS(pipe), 0);
6055 }
6056
Daniel Vetter5b18e572014-04-24 23:55:06 +02006057 i9xx_set_pipeconf(intel_crtc);
6058
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060
Daniel Vettera72e4c92014-09-30 10:56:47 +02006061 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006062
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063 for_each_encoder_on_crtc(dev, crtc, encoder)
6064 if (encoder->pre_pll_enable)
6065 encoder->pre_pll_enable(encoder);
6066
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006067 if (!is_dsi) {
6068 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006069 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006070 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006071 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006072 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073
6074 for_each_encoder_on_crtc(dev, crtc, encoder)
6075 if (encoder->pre_enable)
6076 encoder->pre_enable(encoder);
6077
Jesse Barnes2dd24552013-04-25 12:55:01 -07006078 i9xx_pfit_enable(intel_crtc);
6079
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006080 intel_crtc_load_lut(crtc);
6081
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006082 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006083
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006084 assert_vblank_disabled(crtc);
6085 drm_crtc_vblank_on(crtc);
6086
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006087 for_each_encoder_on_crtc(dev, crtc, encoder)
6088 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006089}
6090
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006091static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6092{
6093 struct drm_device *dev = crtc->base.dev;
6094 struct drm_i915_private *dev_priv = dev->dev_private;
6095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006096 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6097 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006098}
6099
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006100static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006101{
6102 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006103 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006105 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006106 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006107
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006108 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006109 return;
6110
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006111 i9xx_set_pll_dividers(intel_crtc);
6112
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006113 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306114 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006115
6116 intel_set_pipe_timings(intel_crtc);
6117
Daniel Vetter5b18e572014-04-24 23:55:06 +02006118 i9xx_set_pipeconf(intel_crtc);
6119
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006120 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006121
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006122 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006124
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006125 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006126 if (encoder->pre_enable)
6127 encoder->pre_enable(encoder);
6128
Daniel Vetterf6736a12013-06-05 13:34:30 +02006129 i9xx_enable_pll(intel_crtc);
6130
Jesse Barnes2dd24552013-04-25 12:55:01 -07006131 i9xx_pfit_enable(intel_crtc);
6132
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006133 intel_crtc_load_lut(crtc);
6134
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006135 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006136 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006137
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006138 assert_vblank_disabled(crtc);
6139 drm_crtc_vblank_on(crtc);
6140
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006143}
6144
Daniel Vetter87476d62013-04-11 16:29:06 +02006145static void i9xx_pfit_disable(struct intel_crtc *crtc)
6146{
6147 struct drm_device *dev = crtc->base.dev;
6148 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006150 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006151 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006152
6153 assert_pipe_disabled(dev_priv, crtc->pipe);
6154
Daniel Vetter328d8e82013-05-08 10:36:31 +02006155 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6156 I915_READ(PFIT_CONTROL));
6157 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006158}
6159
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006160static void i9xx_crtc_disable(struct drm_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006165 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006167
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006168 /*
6169 * On gen2 planes are double buffered but the pipe isn't, so we must
6170 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006171 * We also need to wait on all gmch platforms because of the
6172 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006173 */
Imre Deak564ed192014-06-13 14:54:21 +03006174 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006175
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006176 for_each_encoder_on_crtc(dev, crtc, encoder)
6177 encoder->disable(encoder);
6178
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006179 drm_crtc_vblank_off(crtc);
6180 assert_vblank_disabled(crtc);
6181
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006182 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006183
Daniel Vetter87476d62013-04-11 16:29:06 +02006184 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006185
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 if (encoder->post_disable)
6188 encoder->post_disable(encoder);
6189
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006190 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006191 if (IS_CHERRYVIEW(dev))
6192 chv_disable_pll(dev_priv, pipe);
6193 else if (IS_VALLEYVIEW(dev))
6194 vlv_disable_pll(dev_priv, pipe);
6195 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006196 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006197 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006198
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006199 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006200 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006201
6202 intel_crtc->active = false;
6203 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006204}
6205
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006206static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006207{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006209 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006210 enum intel_display_power_domain domain;
6211 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006212
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006213 if (!intel_crtc->active)
6214 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006215
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006216 if (to_intel_plane_state(crtc->primary->state)->visible) {
6217 intel_crtc_wait_for_pending_flips(crtc);
6218 intel_pre_disable_primary(crtc);
6219 }
6220
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006221 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006222 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006223 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006224
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006225 domains = intel_crtc->enabled_power_domains;
6226 for_each_power_domain(domain, domains)
6227 intel_display_power_put(dev_priv, domain);
6228 intel_crtc->enabled_power_domains = 0;
6229}
6230
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006231/*
6232 * turn all crtc's off, but do not adjust state
6233 * This has to be paired with a call to intel_modeset_setup_hw_state.
6234 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006235int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006236{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006237 struct drm_mode_config *config = &dev->mode_config;
6238 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6239 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006240 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006241 unsigned crtc_mask = 0;
6242 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006243
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006244 if (WARN_ON(!ctx))
6245 return 0;
6246
6247 lockdep_assert_held(&ctx->ww_ctx);
6248 state = drm_atomic_state_alloc(dev);
6249 if (WARN_ON(!state))
6250 return -ENOMEM;
6251
6252 state->acquire_ctx = ctx;
6253 state->allow_modeset = true;
6254
6255 for_each_crtc(dev, crtc) {
6256 struct drm_crtc_state *crtc_state =
6257 drm_atomic_get_crtc_state(state, crtc);
6258
6259 ret = PTR_ERR_OR_ZERO(crtc_state);
6260 if (ret)
6261 goto free;
6262
6263 if (!crtc_state->active)
6264 continue;
6265
6266 crtc_state->active = false;
6267 crtc_mask |= 1 << drm_crtc_index(crtc);
6268 }
6269
6270 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006271 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006272
6273 if (!ret) {
6274 for_each_crtc(dev, crtc)
6275 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6276 crtc->state->active = true;
6277
6278 return ret;
6279 }
6280 }
6281
6282free:
6283 if (ret)
6284 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6285 drm_atomic_state_free(state);
6286 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006287}
6288
Chris Wilsonea5b2132010-08-04 13:50:23 +01006289void intel_encoder_destroy(struct drm_encoder *encoder)
6290{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006291 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006292
Chris Wilsonea5b2132010-08-04 13:50:23 +01006293 drm_encoder_cleanup(encoder);
6294 kfree(intel_encoder);
6295}
6296
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006297/* Cross check the actual hw state with our own modeset state tracking (and it's
6298 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006299static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006300{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006301 struct drm_crtc *crtc = connector->base.state->crtc;
6302
6303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6304 connector->base.base.id,
6305 connector->base.name);
6306
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006307 if (connector->get_hw_state(connector)) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006308 struct drm_encoder *encoder = &connector->encoder->base;
6309 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006310
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006311 I915_STATE_WARN(!crtc,
6312 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006314 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006315 return;
6316
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006317 I915_STATE_WARN(!crtc->state->active,
6318 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006320 if (!encoder)
6321 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 I915_STATE_WARN(conn_state->best_encoder != encoder,
6324 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006325
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 I915_STATE_WARN(conn_state->crtc != encoder->crtc,
6327 "attached encoder crtc differs from connector crtc\n");
6328 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006329 I915_STATE_WARN(crtc && crtc->state->active,
6330 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006331 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6332 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333 }
6334}
6335
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006336int intel_connector_init(struct intel_connector *connector)
6337{
6338 struct drm_connector_state *connector_state;
6339
6340 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6341 if (!connector_state)
6342 return -ENOMEM;
6343
6344 connector->base.state = connector_state;
6345 return 0;
6346}
6347
6348struct intel_connector *intel_connector_alloc(void)
6349{
6350 struct intel_connector *connector;
6351
6352 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6353 if (!connector)
6354 return NULL;
6355
6356 if (intel_connector_init(connector) < 0) {
6357 kfree(connector);
6358 return NULL;
6359 }
6360
6361 return connector;
6362}
6363
Daniel Vetterf0947c32012-07-02 13:10:34 +02006364/* Simple connector->get_hw_state implementation for encoders that support only
6365 * one connector and no cloning and hence the encoder state determines the state
6366 * of the connector. */
6367bool intel_connector_get_hw_state(struct intel_connector *connector)
6368{
Daniel Vetter24929352012-07-02 20:28:59 +02006369 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006370 struct intel_encoder *encoder = connector->encoder;
6371
6372 return encoder->get_hw_state(encoder, &pipe);
6373}
6374
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006375static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006376{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006377 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6378 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006379
6380 return 0;
6381}
6382
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006383static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006384 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006385{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 struct drm_atomic_state *state = pipe_config->base.state;
6387 struct intel_crtc *other_crtc;
6388 struct intel_crtc_state *other_crtc_state;
6389
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006390 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6391 pipe_name(pipe), pipe_config->fdi_lanes);
6392 if (pipe_config->fdi_lanes > 4) {
6393 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6394 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006396 }
6397
Paulo Zanonibafb6552013-11-02 21:07:44 -07006398 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 if (pipe_config->fdi_lanes > 2) {
6400 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6401 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006403 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 }
6406 }
6407
6408 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006409 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410
6411 /* Ivybridge 3 pipe is really complicated */
6412 switch (pipe) {
6413 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 if (pipe_config->fdi_lanes <= 2)
6417 return 0;
6418
6419 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6420 other_crtc_state =
6421 intel_atomic_get_crtc_state(state, other_crtc);
6422 if (IS_ERR(other_crtc_state))
6423 return PTR_ERR(other_crtc_state);
6424
6425 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6427 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006432 if (pipe_config->fdi_lanes > 2) {
6433 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6434 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006436 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437
6438 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6439 other_crtc_state =
6440 intel_atomic_get_crtc_state(state, other_crtc);
6441 if (IS_ERR(other_crtc_state))
6442 return PTR_ERR(other_crtc_state);
6443
6444 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449 default:
6450 BUG();
6451 }
6452}
6453
Daniel Vettere29c22c2013-02-21 00:00:16 +01006454#define RETRY 1
6455static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006456 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006457{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006459 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 int lane, link_bw, fdi_dotclock, ret;
6461 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006462
Daniel Vettere29c22c2013-02-21 00:00:16 +01006463retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006464 /* FDI is a binary signal running at ~2.7GHz, encoding
6465 * each output octet as 10 bits. The actual frequency
6466 * is stored as a divider into a 100MHz clock, and the
6467 * mode pixel clock is stored in units of 1KHz.
6468 * Hence the bw of each lane in terms of the mode signal
6469 * is:
6470 */
6471 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6472
Damien Lespiau241bfc32013-09-25 16:45:37 +01006473 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006474
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006475 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476 pipe_config->pipe_bpp);
6477
6478 pipe_config->fdi_lanes = lane;
6479
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006480 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006481 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6484 intel_crtc->pipe, pipe_config);
6485 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006486 pipe_config->pipe_bpp -= 2*3;
6487 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6488 pipe_config->pipe_bpp);
6489 needs_recompute = true;
6490 pipe_config->bw_constrained = true;
6491
6492 goto retry;
6493 }
6494
6495 if (needs_recompute)
6496 return RETRY;
6497
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006499}
6500
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006501static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6502 struct intel_crtc_state *pipe_config)
6503{
6504 if (pipe_config->pipe_bpp > 24)
6505 return false;
6506
6507 /* HSW can handle pixel rate up to cdclk? */
6508 if (IS_HASWELL(dev_priv->dev))
6509 return true;
6510
6511 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006512 * We compare against max which means we must take
6513 * the increased cdclk requirement into account when
6514 * calculating the new cdclk.
6515 *
6516 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006517 */
6518 return ilk_pipe_pixel_rate(pipe_config) <=
6519 dev_priv->max_cdclk_freq * 95 / 100;
6520}
6521
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006522static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006523 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006524{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006525 struct drm_device *dev = crtc->base.dev;
6526 struct drm_i915_private *dev_priv = dev->dev_private;
6527
Jani Nikulad330a952014-01-21 11:24:25 +02006528 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006529 hsw_crtc_supports_ips(crtc) &&
6530 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006531}
6532
Daniel Vettera43f6e02013-06-07 23:10:32 +02006533static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006534 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006535{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006536 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006537 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006538 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006539
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006540 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006541 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006542 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006543
6544 /*
6545 * Enable pixel doubling when the dot clock
6546 * is > 90% of the (display) core speed.
6547 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006548 * GDG double wide on either pipe,
6549 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006550 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006551 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006552 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006553 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006554 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006555 }
6556
Damien Lespiau241bfc32013-09-25 16:45:37 +01006557 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006558 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006559 }
Chris Wilson89749352010-09-12 18:25:19 +01006560
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006561 /*
6562 * Pipe horizontal size must be even in:
6563 * - DVO ganged mode
6564 * - LVDS dual channel mode
6565 * - Double wide pipe
6566 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006567 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006568 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6569 pipe_config->pipe_src_w &= ~1;
6570
Damien Lespiau8693a822013-05-03 18:48:11 +01006571 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6572 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006573 */
6574 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6575 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006576 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006577
Damien Lespiauf5adf942013-06-24 18:29:34 +01006578 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006579 hsw_compute_ips_config(crtc, pipe_config);
6580
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006582 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006583
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006585}
6586
Ville Syrjälä1652d192015-03-31 14:12:01 +03006587static int skylake_get_display_clock_speed(struct drm_device *dev)
6588{
6589 struct drm_i915_private *dev_priv = to_i915(dev);
6590 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6591 uint32_t cdctl = I915_READ(CDCLK_CTL);
6592 uint32_t linkrate;
6593
Damien Lespiau414355a2015-06-04 18:21:31 +01006594 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006595 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006596
6597 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6598 return 540000;
6599
6600 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006601 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006602
Damien Lespiau71cd8422015-04-30 16:39:17 +01006603 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6604 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006605 /* vco 8640 */
6606 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6607 case CDCLK_FREQ_450_432:
6608 return 432000;
6609 case CDCLK_FREQ_337_308:
6610 return 308570;
6611 case CDCLK_FREQ_675_617:
6612 return 617140;
6613 default:
6614 WARN(1, "Unknown cd freq selection\n");
6615 }
6616 } else {
6617 /* vco 8100 */
6618 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6619 case CDCLK_FREQ_450_432:
6620 return 450000;
6621 case CDCLK_FREQ_337_308:
6622 return 337500;
6623 case CDCLK_FREQ_675_617:
6624 return 675000;
6625 default:
6626 WARN(1, "Unknown cd freq selection\n");
6627 }
6628 }
6629
6630 /* error case, do as if DPLL0 isn't enabled */
6631 return 24000;
6632}
6633
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006634static int broxton_get_display_clock_speed(struct drm_device *dev)
6635{
6636 struct drm_i915_private *dev_priv = to_i915(dev);
6637 uint32_t cdctl = I915_READ(CDCLK_CTL);
6638 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6639 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6640 int cdclk;
6641
6642 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6643 return 19200;
6644
6645 cdclk = 19200 * pll_ratio / 2;
6646
6647 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6648 case BXT_CDCLK_CD2X_DIV_SEL_1:
6649 return cdclk; /* 576MHz or 624MHz */
6650 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6651 return cdclk * 2 / 3; /* 384MHz */
6652 case BXT_CDCLK_CD2X_DIV_SEL_2:
6653 return cdclk / 2; /* 288MHz */
6654 case BXT_CDCLK_CD2X_DIV_SEL_4:
6655 return cdclk / 4; /* 144MHz */
6656 }
6657
6658 /* error case, do as if DE PLL isn't enabled */
6659 return 19200;
6660}
6661
Ville Syrjälä1652d192015-03-31 14:12:01 +03006662static int broadwell_get_display_clock_speed(struct drm_device *dev)
6663{
6664 struct drm_i915_private *dev_priv = dev->dev_private;
6665 uint32_t lcpll = I915_READ(LCPLL_CTL);
6666 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6667
6668 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6669 return 800000;
6670 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6671 return 450000;
6672 else if (freq == LCPLL_CLK_FREQ_450)
6673 return 450000;
6674 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6675 return 540000;
6676 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6677 return 337500;
6678 else
6679 return 675000;
6680}
6681
6682static int haswell_get_display_clock_speed(struct drm_device *dev)
6683{
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685 uint32_t lcpll = I915_READ(LCPLL_CTL);
6686 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6687
6688 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6689 return 800000;
6690 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6691 return 450000;
6692 else if (freq == LCPLL_CLK_FREQ_450)
6693 return 450000;
6694 else if (IS_HSW_ULT(dev))
6695 return 337500;
6696 else
6697 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006698}
6699
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006700static int valleyview_get_display_clock_speed(struct drm_device *dev)
6701{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006702 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006703 u32 val;
6704 int divider;
6705
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006706 if (dev_priv->hpll_freq == 0)
6707 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6708
Ville Syrjäläa5805162015-05-26 20:42:30 +03006709 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006710 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006711 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006712
6713 divider = val & DISPLAY_FREQUENCY_VALUES;
6714
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006715 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6716 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6717 "cdclk change in progress\n");
6718
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006719 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006720}
6721
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006722static int ilk_get_display_clock_speed(struct drm_device *dev)
6723{
6724 return 450000;
6725}
6726
Jesse Barnese70236a2009-09-21 10:42:27 -07006727static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006728{
Jesse Barnese70236a2009-09-21 10:42:27 -07006729 return 400000;
6730}
Jesse Barnes79e53942008-11-07 14:24:08 -08006731
Jesse Barnese70236a2009-09-21 10:42:27 -07006732static int i915_get_display_clock_speed(struct drm_device *dev)
6733{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006734 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006735}
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
Jesse Barnese70236a2009-09-21 10:42:27 -07006737static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6738{
6739 return 200000;
6740}
Jesse Barnes79e53942008-11-07 14:24:08 -08006741
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006742static int pnv_get_display_clock_speed(struct drm_device *dev)
6743{
6744 u16 gcfgc = 0;
6745
6746 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6747
6748 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6749 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006752 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006754 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006755 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6756 return 200000;
6757 default:
6758 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6759 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763 }
6764}
6765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i915gm_get_display_clock_speed(struct drm_device *dev)
6767{
6768 u16 gcfgc = 0;
6769
6770 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6771
6772 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006774 else {
6775 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6776 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006778 default:
6779 case GC_DISPLAY_CLOCK_190_200_MHZ:
6780 return 190000;
6781 }
6782 }
6783}
Jesse Barnes79e53942008-11-07 14:24:08 -08006784
Jesse Barnese70236a2009-09-21 10:42:27 -07006785static int i865_get_display_clock_speed(struct drm_device *dev)
6786{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006787 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006788}
6789
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006790static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006791{
6792 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006793
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006794 /*
6795 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6796 * encoding is different :(
6797 * FIXME is this the right way to detect 852GM/852GMV?
6798 */
6799 if (dev->pdev->revision == 0x1)
6800 return 133333;
6801
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006802 pci_bus_read_config_word(dev->pdev->bus,
6803 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6804
Jesse Barnese70236a2009-09-21 10:42:27 -07006805 /* Assume that the hardware is in the high speed state. This
6806 * should be the default.
6807 */
6808 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6809 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006810 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006811 case GC_CLOCK_100_200:
6812 return 200000;
6813 case GC_CLOCK_166_250:
6814 return 250000;
6815 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006817 case GC_CLOCK_133_266:
6818 case GC_CLOCK_133_266_2:
6819 case GC_CLOCK_166_266:
6820 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006821 }
6822
6823 /* Shouldn't happen */
6824 return 0;
6825}
6826
6827static int i830_get_display_clock_speed(struct drm_device *dev)
6828{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006829 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830}
6831
Ville Syrjälä34edce22015-05-22 11:22:33 +03006832static unsigned int intel_hpll_vco(struct drm_device *dev)
6833{
6834 struct drm_i915_private *dev_priv = dev->dev_private;
6835 static const unsigned int blb_vco[8] = {
6836 [0] = 3200000,
6837 [1] = 4000000,
6838 [2] = 5333333,
6839 [3] = 4800000,
6840 [4] = 6400000,
6841 };
6842 static const unsigned int pnv_vco[8] = {
6843 [0] = 3200000,
6844 [1] = 4000000,
6845 [2] = 5333333,
6846 [3] = 4800000,
6847 [4] = 2666667,
6848 };
6849 static const unsigned int cl_vco[8] = {
6850 [0] = 3200000,
6851 [1] = 4000000,
6852 [2] = 5333333,
6853 [3] = 6400000,
6854 [4] = 3333333,
6855 [5] = 3566667,
6856 [6] = 4266667,
6857 };
6858 static const unsigned int elk_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 };
6864 static const unsigned int ctg_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 6400000,
6869 [4] = 2666667,
6870 [5] = 4266667,
6871 };
6872 const unsigned int *vco_table;
6873 unsigned int vco;
6874 uint8_t tmp = 0;
6875
6876 /* FIXME other chipsets? */
6877 if (IS_GM45(dev))
6878 vco_table = ctg_vco;
6879 else if (IS_G4X(dev))
6880 vco_table = elk_vco;
6881 else if (IS_CRESTLINE(dev))
6882 vco_table = cl_vco;
6883 else if (IS_PINEVIEW(dev))
6884 vco_table = pnv_vco;
6885 else if (IS_G33(dev))
6886 vco_table = blb_vco;
6887 else
6888 return 0;
6889
6890 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6891
6892 vco = vco_table[tmp & 0x7];
6893 if (vco == 0)
6894 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6895 else
6896 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6897
6898 return vco;
6899}
6900
6901static int gm45_get_display_clock_speed(struct drm_device *dev)
6902{
6903 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6904 uint16_t tmp = 0;
6905
6906 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6907
6908 cdclk_sel = (tmp >> 12) & 0x1;
6909
6910 switch (vco) {
6911 case 2666667:
6912 case 4000000:
6913 case 5333333:
6914 return cdclk_sel ? 333333 : 222222;
6915 case 3200000:
6916 return cdclk_sel ? 320000 : 228571;
6917 default:
6918 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6919 return 222222;
6920 }
6921}
6922
6923static int i965gm_get_display_clock_speed(struct drm_device *dev)
6924{
6925 static const uint8_t div_3200[] = { 16, 10, 8 };
6926 static const uint8_t div_4000[] = { 20, 12, 10 };
6927 static const uint8_t div_5333[] = { 24, 16, 14 };
6928 const uint8_t *div_table;
6929 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6930 uint16_t tmp = 0;
6931
6932 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6933
6934 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6935
6936 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6937 goto fail;
6938
6939 switch (vco) {
6940 case 3200000:
6941 div_table = div_3200;
6942 break;
6943 case 4000000:
6944 div_table = div_4000;
6945 break;
6946 case 5333333:
6947 div_table = div_5333;
6948 break;
6949 default:
6950 goto fail;
6951 }
6952
6953 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6954
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006955fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006956 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6957 return 200000;
6958}
6959
6960static int g33_get_display_clock_speed(struct drm_device *dev)
6961{
6962 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6963 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6964 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6965 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6966 const uint8_t *div_table;
6967 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6968 uint16_t tmp = 0;
6969
6970 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6971
6972 cdclk_sel = (tmp >> 4) & 0x7;
6973
6974 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6975 goto fail;
6976
6977 switch (vco) {
6978 case 3200000:
6979 div_table = div_3200;
6980 break;
6981 case 4000000:
6982 div_table = div_4000;
6983 break;
6984 case 4800000:
6985 div_table = div_4800;
6986 break;
6987 case 5333333:
6988 div_table = div_5333;
6989 break;
6990 default:
6991 goto fail;
6992 }
6993
6994 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6995
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006996fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006997 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6998 return 190476;
6999}
7000
Zhenyu Wang2c072452009-06-05 15:38:42 +08007001static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007002intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007004 while (*num > DATA_LINK_M_N_MASK ||
7005 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007006 *num >>= 1;
7007 *den >>= 1;
7008 }
7009}
7010
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007011static void compute_m_n(unsigned int m, unsigned int n,
7012 uint32_t *ret_m, uint32_t *ret_n)
7013{
7014 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7015 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7016 intel_reduce_m_n_ratio(ret_m, ret_n);
7017}
7018
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007019void
7020intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7021 int pixel_clock, int link_clock,
7022 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007023{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007024 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007025
7026 compute_m_n(bits_per_pixel * pixel_clock,
7027 link_clock * nlanes * 8,
7028 &m_n->gmch_m, &m_n->gmch_n);
7029
7030 compute_m_n(pixel_clock, link_clock,
7031 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007032}
7033
Chris Wilsona7615032011-01-12 17:04:08 +00007034static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7035{
Jani Nikulad330a952014-01-21 11:24:25 +02007036 if (i915.panel_use_ssc >= 0)
7037 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007038 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007039 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007040}
7041
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007042static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7043 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007044{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007045 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007046 struct drm_i915_private *dev_priv = dev->dev_private;
7047 int refclk;
7048
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007049 WARN_ON(!crtc_state->base.state);
7050
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007051 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007052 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007053 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007054 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007055 refclk = dev_priv->vbt.lvds_ssc_freq;
7056 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057 } else if (!IS_GEN2(dev)) {
7058 refclk = 96000;
7059 } else {
7060 refclk = 48000;
7061 }
7062
7063 return refclk;
7064}
7065
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007066static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007068 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007070
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007071static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7072{
7073 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007074}
7075
Daniel Vetterf47709a2013-03-28 10:42:02 +01007076static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007077 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007078 intel_clock_t *reduced_clock)
7079{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007080 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007081 u32 fp, fp2 = 0;
7082
7083 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007084 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007085 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007086 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007091 }
7092
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094
Daniel Vetterf47709a2013-03-28 10:42:02 +01007095 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007096 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007097 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007098 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007099 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007101 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 }
7103}
7104
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007105static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7106 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007107{
7108 u32 reg_val;
7109
7110 /*
7111 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7112 * and set it to a reasonable value instead.
7113 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007115 reg_val &= 0xffffff00;
7116 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007117 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007118
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007119 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120 reg_val &= 0x8cffffff;
7121 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007122 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129 reg_val &= 0x00ffffff;
7130 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007131 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007132}
7133
Daniel Vetterb5518422013-05-03 11:49:48 +02007134static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7135 struct intel_link_m_n *m_n)
7136{
7137 struct drm_device *dev = crtc->base.dev;
7138 struct drm_i915_private *dev_priv = dev->dev_private;
7139 int pipe = crtc->pipe;
7140
Daniel Vettere3b95f12013-05-03 11:49:49 +02007141 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7142 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7143 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7144 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007145}
7146
7147static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007148 struct intel_link_m_n *m_n,
7149 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007150{
7151 struct drm_device *dev = crtc->base.dev;
7152 struct drm_i915_private *dev_priv = dev->dev_private;
7153 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007154 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007155
7156 if (INTEL_INFO(dev)->gen >= 5) {
7157 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7158 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7159 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7160 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007161 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7162 * for gen < 8) and if DRRS is supported (to make sure the
7163 * registers are not unnecessarily accessed).
7164 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307165 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007166 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007167 I915_WRITE(PIPE_DATA_M2(transcoder),
7168 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7169 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7170 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7171 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7172 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007173 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007174 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7175 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7176 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7177 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007178 }
7179}
7180
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307181void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007182{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307183 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7184
7185 if (m_n == M1_N1) {
7186 dp_m_n = &crtc->config->dp_m_n;
7187 dp_m2_n2 = &crtc->config->dp_m2_n2;
7188 } else if (m_n == M2_N2) {
7189
7190 /*
7191 * M2_N2 registers are not supported. Hence m2_n2 divider value
7192 * needs to be programmed into M1_N1.
7193 */
7194 dp_m_n = &crtc->config->dp_m2_n2;
7195 } else {
7196 DRM_ERROR("Unsupported divider value\n");
7197 return;
7198 }
7199
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 if (crtc->config->has_pch_encoder)
7201 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007202 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307203 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007204}
7205
Daniel Vetter251ac862015-06-18 10:30:24 +02007206static void vlv_compute_dpll(struct intel_crtc *crtc,
7207 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007208{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007209 u32 dpll, dpll_md;
7210
7211 /*
7212 * Enable DPIO clock input. We should never disable the reference
7213 * clock for pipe B, since VGA hotplug / manual detection depends
7214 * on it.
7215 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007216 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7217 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007218 /* We should never disable this, set it here for state tracking */
7219 if (crtc->pipe == PIPE_B)
7220 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7221 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007222 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007223
Ville Syrjäläd288f652014-10-28 13:20:22 +02007224 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007226 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227}
7228
Ville Syrjäläd288f652014-10-28 13:20:22 +02007229static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007230 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007233 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007234 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007235 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007236 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007237 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007238
Ville Syrjäläa5805162015-05-26 20:42:30 +03007239 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007240
Ville Syrjäläd288f652014-10-28 13:20:22 +02007241 bestn = pipe_config->dpll.n;
7242 bestm1 = pipe_config->dpll.m1;
7243 bestm2 = pipe_config->dpll.m2;
7244 bestp1 = pipe_config->dpll.p1;
7245 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007246
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247 /* See eDP HDMI DPIO driver vbios notes doc */
7248
7249 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007251 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252
7253 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255
7256 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260
7261 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007265 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7266 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7267 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007268 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007269
7270 /*
7271 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7272 * but we don't support that).
7273 * Note: don't use the DAC post divider as it seems unstable.
7274 */
7275 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007278 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007282 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007283 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7284 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007286 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007290
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007291 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007293 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295 0x0df40000);
7296 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 0x0df70000);
7299 } else { /* HDMI or VGA */
7300 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007301 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 0x0df70000);
7304 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df40000);
7307 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007308
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007309 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007311 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7312 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007317 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007318}
7319
Daniel Vetter251ac862015-06-18 10:30:24 +02007320static void chv_compute_dpll(struct intel_crtc *crtc,
7321 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007322{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007323 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7324 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007325 DPLL_VCO_ENABLE;
7326 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007327 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007328
Ville Syrjäläd288f652014-10-28 13:20:22 +02007329 pipe_config->dpll_hw_state.dpll_md =
7330 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007331}
7332
Ville Syrjäläd288f652014-10-28 13:20:22 +02007333static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007334 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007335{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007336 struct drm_device *dev = crtc->base.dev;
7337 struct drm_i915_private *dev_priv = dev->dev_private;
7338 int pipe = crtc->pipe;
7339 int dpll_reg = DPLL(crtc->pipe);
7340 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307341 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307343 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307344 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345
Ville Syrjäläd288f652014-10-28 13:20:22 +02007346 bestn = pipe_config->dpll.n;
7347 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7348 bestm1 = pipe_config->dpll.m1;
7349 bestm2 = pipe_config->dpll.m2 >> 22;
7350 bestp1 = pipe_config->dpll.p1;
7351 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307353 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307354 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007355
7356 /*
7357 * Enable Refclk and SSC
7358 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007359 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007361
Ville Syrjäläa5805162015-05-26 20:42:30 +03007362 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007364 /* p1 and p2 divider */
7365 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7366 5 << DPIO_CHV_S1_DIV_SHIFT |
7367 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7368 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7369 1 << DPIO_CHV_K_DIV_SHIFT);
7370
7371 /* Feedback post-divider - m2 */
7372 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7373
7374 /* Feedback refclk divider - n and m1 */
7375 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7376 DPIO_CHV_M1_DIV_BY_2 |
7377 1 << DPIO_CHV_N_DIV_SHIFT);
7378
7379 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307380 if (bestm2_frac)
7381 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007382
7383 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307384 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7385 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7386 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7387 if (bestm2_frac)
7388 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7389 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307391 /* Program digital lock detect threshold */
7392 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7393 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7394 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7395 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7396 if (!bestm2_frac)
7397 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7399
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007400 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307401 if (vco == 5400000) {
7402 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x9;
7406 } else if (vco <= 6200000) {
7407 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7408 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7409 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7410 tribuf_calcntr = 0x9;
7411 } else if (vco <= 6480000) {
7412 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0x8;
7416 } else {
7417 /* Not supported. Apply the same limits as in the max case */
7418 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7419 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7420 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7421 tribuf_calcntr = 0;
7422 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7424
Ville Syrjälä968040b2015-03-11 22:52:08 +02007425 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307426 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7427 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7428 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7429
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007430 /* AFC Recal */
7431 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7432 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7433 DPIO_AFC_RECAL);
7434
Ville Syrjäläa5805162015-05-26 20:42:30 +03007435 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007436}
7437
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438/**
7439 * vlv_force_pll_on - forcibly enable just the PLL
7440 * @dev_priv: i915 private structure
7441 * @pipe: pipe PLL to enable
7442 * @dpll: PLL configuration
7443 *
7444 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7445 * in cases where we need the PLL enabled even when @pipe is not going to
7446 * be enabled.
7447 */
7448void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7449 const struct dpll *dpll)
7450{
7451 struct intel_crtc *crtc =
7452 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007453 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007454 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007455 .pixel_multiplier = 1,
7456 .dpll = *dpll,
7457 };
7458
7459 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007460 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 chv_prepare_pll(crtc, &pipe_config);
7462 chv_enable_pll(crtc, &pipe_config);
7463 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007464 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465 vlv_prepare_pll(crtc, &pipe_config);
7466 vlv_enable_pll(crtc, &pipe_config);
7467 }
7468}
7469
7470/**
7471 * vlv_force_pll_off - forcibly disable just the PLL
7472 * @dev_priv: i915 private structure
7473 * @pipe: pipe PLL to disable
7474 *
7475 * Disable the PLL for @pipe. To be used in cases where we need
7476 * the PLL enabled even when @pipe is not going to be enabled.
7477 */
7478void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7479{
7480 if (IS_CHERRYVIEW(dev))
7481 chv_disable_pll(to_i915(dev), pipe);
7482 else
7483 vlv_disable_pll(to_i915(dev), pipe);
7484}
7485
Daniel Vetter251ac862015-06-18 10:30:24 +02007486static void i9xx_compute_dpll(struct intel_crtc *crtc,
7487 struct intel_crtc_state *crtc_state,
7488 intel_clock_t *reduced_clock,
7489 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007490{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007491 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493 u32 dpll;
7494 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007495 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007496
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007497 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307498
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7500 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501
7502 dpll = DPLL_VGA_MODE_DIS;
7503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007504 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505 dpll |= DPLLB_MODE_LVDS;
7506 else
7507 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007508
Daniel Vetteref1b4602013-06-01 17:17:04 +02007509 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007510 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007511 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007513
7514 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007515 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007518 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007519
7520 /* compute bitmask from p1 value */
7521 if (IS_PINEVIEW(dev))
7522 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7523 else {
7524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7525 if (IS_G4X(dev) && reduced_clock)
7526 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7527 }
7528 switch (clock->p2) {
7529 case 5:
7530 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7531 break;
7532 case 7:
7533 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7534 break;
7535 case 10:
7536 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7537 break;
7538 case 14:
7539 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7540 break;
7541 }
7542 if (INTEL_INFO(dev)->gen >= 4)
7543 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7544
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007545 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007547 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7549 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7550 else
7551 dpll |= PLL_REF_INPUT_DREFCLK;
7552
7553 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007555
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007557 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007558 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007559 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 }
7561}
7562
Daniel Vetter251ac862015-06-18 10:30:24 +02007563static void i8xx_compute_dpll(struct intel_crtc *crtc,
7564 struct intel_crtc_state *crtc_state,
7565 intel_clock_t *reduced_clock,
7566 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007568 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307574
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 dpll = DPLL_VGA_MODE_DIS;
7576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007577 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7579 } else {
7580 if (clock->p1 == 2)
7581 dpll |= PLL_P1_DIVIDE_BY_TWO;
7582 else
7583 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7584 if (clock->p2 == 4)
7585 dpll |= PLL_P2_DIVIDE_BY_4;
7586 }
7587
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007588 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007589 dpll |= DPLL_DVO_2X_MODE;
7590
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7593 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7594 else
7595 dpll |= PLL_REF_INPUT_DREFCLK;
7596
7597 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599}
7600
Daniel Vetter8a654f32013-06-01 17:16:22 +02007601static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007602{
7603 struct drm_device *dev = intel_crtc->base.dev;
7604 struct drm_i915_private *dev_priv = dev->dev_private;
7605 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007607 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007608 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007609 uint32_t crtc_vtotal, crtc_vblank_end;
7610 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007611
7612 /* We need to be careful not to changed the adjusted mode, for otherwise
7613 * the hw state checker will get angry at the mismatch. */
7614 crtc_vtotal = adjusted_mode->crtc_vtotal;
7615 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007616
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007617 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007618 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007619 crtc_vtotal -= 1;
7620 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007621
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007622 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007623 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7624 else
7625 vsyncshift = adjusted_mode->crtc_hsync_start -
7626 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007627 if (vsyncshift < 0)
7628 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629 }
7630
7631 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007632 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007633
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635 (adjusted_mode->crtc_hdisplay - 1) |
7636 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007637 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 (adjusted_mode->crtc_hblank_start - 1) |
7639 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_hsync_start - 1) |
7642 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7643
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007644 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007646 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007647 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007649 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007650 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007651 (adjusted_mode->crtc_vsync_start - 1) |
7652 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7653
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007654 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7655 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7656 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7657 * bits. */
7658 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7659 (pipe == PIPE_B || pipe == PIPE_C))
7660 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7661
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 /* pipesrc controls the size that is scaled from, which should
7663 * always be the user's requested size.
7664 */
7665 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007666 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7667 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668}
7669
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007670static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007671 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007672{
7673 struct drm_device *dev = crtc->base.dev;
7674 struct drm_i915_private *dev_priv = dev->dev_private;
7675 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7676 uint32_t tmp;
7677
7678 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007679 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7680 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007682 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7683 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007684 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007685 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7686 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687
7688 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007689 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7690 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007692 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7693 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007694 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7696 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697
7698 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007699 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7700 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7701 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 }
7703
7704 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007705 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7706 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7707
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7709 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710}
7711
Daniel Vetterf6a83282014-02-11 15:28:57 -08007712void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007713 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007714{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7716 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7717 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7718 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007719
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7721 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7722 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7723 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007724
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007725 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007726 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007727
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007728 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7729 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007730
7731 mode->hsync = drm_mode_hsync(mode);
7732 mode->vrefresh = drm_mode_vrefresh(mode);
7733 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007734}
7735
Daniel Vetter84b046f2013-02-19 18:48:54 +01007736static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7737{
7738 struct drm_device *dev = intel_crtc->base.dev;
7739 struct drm_i915_private *dev_priv = dev->dev_private;
7740 uint32_t pipeconf;
7741
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007742 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007743
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007744 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7745 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7746 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007748 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007749 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007750
Daniel Vetterff9ce462013-04-24 14:57:17 +02007751 /* only g4x and later have fancy bpc/dither controls */
7752 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007753 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007754 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007755 pipeconf |= PIPECONF_DITHER_EN |
7756 PIPECONF_DITHER_TYPE_SP;
7757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007758 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007759 case 18:
7760 pipeconf |= PIPECONF_6BPC;
7761 break;
7762 case 24:
7763 pipeconf |= PIPECONF_8BPC;
7764 break;
7765 case 30:
7766 pipeconf |= PIPECONF_10BPC;
7767 break;
7768 default:
7769 /* Case prevented by intel_choose_pipe_bpp_dither. */
7770 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007771 }
7772 }
7773
7774 if (HAS_PIPE_CXSR(dev)) {
7775 if (intel_crtc->lowfreq_avail) {
7776 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7777 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7778 } else {
7779 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007780 }
7781 }
7782
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007783 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007784 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007785 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007786 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7787 else
7788 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7789 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007790 pipeconf |= PIPECONF_PROGRESSIVE;
7791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007792 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007793 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007794
Daniel Vetter84b046f2013-02-19 18:48:54 +01007795 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7796 POSTING_READ(PIPECONF(intel_crtc->pipe));
7797}
7798
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007799static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7800 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007801{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007802 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007803 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007804 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007805 intel_clock_t clock;
7806 bool ok;
7807 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007808 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007809 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007810 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007811 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007812 struct drm_connector_state *connector_state;
7813 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007814
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007815 memset(&crtc_state->dpll_hw_state, 0,
7816 sizeof(crtc_state->dpll_hw_state));
7817
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007818 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007819 if (connector_state->crtc != &crtc->base)
7820 continue;
7821
7822 encoder = to_intel_encoder(connector_state->best_encoder);
7823
Chris Wilson5eddb702010-09-11 13:48:45 +01007824 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007825 case INTEL_OUTPUT_DSI:
7826 is_dsi = true;
7827 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007828 default:
7829 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007831
Eric Anholtc751ce42010-03-25 11:48:48 -07007832 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833 }
7834
Jani Nikulaf2335332013-09-13 11:03:09 +03007835 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007836 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007838 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007839 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007840
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007841 /*
7842 * Returns a set of divisors for the desired target clock with
7843 * the given refclk, or FALSE. The returned values represent
7844 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7845 * 2) / p1 / p2.
7846 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007847 limit = intel_limit(crtc_state, refclk);
7848 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007849 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007850 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007851 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007852 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7853 return -EINVAL;
7854 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007855
Jani Nikulaf2335332013-09-13 11:03:09 +03007856 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007857 crtc_state->dpll.n = clock.n;
7858 crtc_state->dpll.m1 = clock.m1;
7859 crtc_state->dpll.m2 = clock.m2;
7860 crtc_state->dpll.p1 = clock.p1;
7861 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007862 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007863
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007864 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007865 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007866 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007867 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007868 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007869 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007870 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007872 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007873 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007874 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007875
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007876 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007877}
7878
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007879static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007880 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007881{
7882 struct drm_device *dev = crtc->base.dev;
7883 struct drm_i915_private *dev_priv = dev->dev_private;
7884 uint32_t tmp;
7885
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007886 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7887 return;
7888
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007889 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007890 if (!(tmp & PFIT_ENABLE))
7891 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892
Daniel Vetter06922822013-07-11 13:35:40 +02007893 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007894 if (INTEL_INFO(dev)->gen < 4) {
7895 if (crtc->pipe != PIPE_B)
7896 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007897 } else {
7898 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7899 return;
7900 }
7901
Daniel Vetter06922822013-07-11 13:35:40 +02007902 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7904 if (INTEL_INFO(dev)->gen < 5)
7905 pipe_config->gmch_pfit.lvds_border_bits =
7906 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7907}
7908
Jesse Barnesacbec812013-09-20 11:29:32 -07007909static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007910 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007911{
7912 struct drm_device *dev = crtc->base.dev;
7913 struct drm_i915_private *dev_priv = dev->dev_private;
7914 int pipe = pipe_config->cpu_transcoder;
7915 intel_clock_t clock;
7916 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007917 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007918
Shobhit Kumarf573de52014-07-30 20:32:37 +05307919 /* In case of MIPI DPLL will not even be used */
7920 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7921 return;
7922
Ville Syrjäläa5805162015-05-26 20:42:30 +03007923 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007924 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007925 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007926
7927 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7928 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7929 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7930 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7931 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7932
Imre Deakdccbea32015-06-22 23:35:51 +03007933 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007934}
7935
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007936static void
7937i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7938 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007939{
7940 struct drm_device *dev = crtc->base.dev;
7941 struct drm_i915_private *dev_priv = dev->dev_private;
7942 u32 val, base, offset;
7943 int pipe = crtc->pipe, plane = crtc->plane;
7944 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007945 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007946 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007947 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007948
Damien Lespiau42a7b082015-02-05 19:35:13 +00007949 val = I915_READ(DSPCNTR(plane));
7950 if (!(val & DISPLAY_PLANE_ENABLE))
7951 return;
7952
Damien Lespiaud9806c92015-01-21 14:07:19 +00007953 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007954 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007955 DRM_DEBUG_KMS("failed to alloc fb\n");
7956 return;
7957 }
7958
Damien Lespiau1b842c82015-01-21 13:50:54 +00007959 fb = &intel_fb->base;
7960
Daniel Vetter18c52472015-02-10 17:16:09 +00007961 if (INTEL_INFO(dev)->gen >= 4) {
7962 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007963 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007964 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7965 }
7966 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007967
7968 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007969 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007970 fb->pixel_format = fourcc;
7971 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007972
7973 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007974 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007975 offset = I915_READ(DSPTILEOFF(plane));
7976 else
7977 offset = I915_READ(DSPLINOFF(plane));
7978 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7979 } else {
7980 base = I915_READ(DSPADDR(plane));
7981 }
7982 plane_config->base = base;
7983
7984 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007985 fb->width = ((val >> 16) & 0xfff) + 1;
7986 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007987
7988 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007992 fb->pixel_format,
7993 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007994
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007995 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
Damien Lespiau2844a922015-01-20 12:51:48 +00007997 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7998 pipe_name(pipe), plane, fb->width, fb->height,
7999 fb->bits_per_pixel, base, fb->pitches[0],
8000 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008001
Damien Lespiau2d140302015-02-05 17:22:18 +00008002 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003}
8004
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008005static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008006 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008007{
8008 struct drm_device *dev = crtc->base.dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 int pipe = pipe_config->cpu_transcoder;
8011 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8012 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008013 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008014 int refclk = 100000;
8015
Ville Syrjäläa5805162015-05-26 20:42:30 +03008016 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008017 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8018 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8019 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8020 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008021 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023
8024 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008025 clock.m2 = (pll_dw0 & 0xff) << 22;
8026 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8027 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8029 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8030 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8031
Imre Deakdccbea32015-06-22 23:35:51 +03008032 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008033}
8034
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008035static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008036 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 uint32_t tmp;
8041
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008042 if (!intel_display_power_is_enabled(dev_priv,
8043 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008044 return false;
8045
Daniel Vettere143a212013-07-04 12:01:15 +02008046 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008047 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008048
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008049 tmp = I915_READ(PIPECONF(crtc->pipe));
8050 if (!(tmp & PIPECONF_ENABLE))
8051 return false;
8052
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008053 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8054 switch (tmp & PIPECONF_BPC_MASK) {
8055 case PIPECONF_6BPC:
8056 pipe_config->pipe_bpp = 18;
8057 break;
8058 case PIPECONF_8BPC:
8059 pipe_config->pipe_bpp = 24;
8060 break;
8061 case PIPECONF_10BPC:
8062 pipe_config->pipe_bpp = 30;
8063 break;
8064 default:
8065 break;
8066 }
8067 }
8068
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008069 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8070 pipe_config->limited_color_range = true;
8071
Ville Syrjälä282740f2013-09-04 18:30:03 +03008072 if (INTEL_INFO(dev)->gen < 4)
8073 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8074
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008075 intel_get_pipe_timings(crtc, pipe_config);
8076
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008077 i9xx_get_pfit_config(crtc, pipe_config);
8078
Daniel Vetter6c49f242013-06-06 12:45:25 +02008079 if (INTEL_INFO(dev)->gen >= 4) {
8080 tmp = I915_READ(DPLL_MD(crtc->pipe));
8081 pipe_config->pixel_multiplier =
8082 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8083 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008084 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008085 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8086 tmp = I915_READ(DPLL(crtc->pipe));
8087 pipe_config->pixel_multiplier =
8088 ((tmp & SDVO_MULTIPLIER_MASK)
8089 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8090 } else {
8091 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8092 * port and will be fixed up in the encoder->get_config
8093 * function. */
8094 pipe_config->pixel_multiplier = 1;
8095 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008096 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8097 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008098 /*
8099 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8100 * on 830. Filter it out here so that we don't
8101 * report errors due to that.
8102 */
8103 if (IS_I830(dev))
8104 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8105
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008106 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8107 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008108 } else {
8109 /* Mask out read-only status bits. */
8110 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8111 DPLL_PORTC_READY_MASK |
8112 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008113 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008114
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008115 if (IS_CHERRYVIEW(dev))
8116 chv_crtc_clock_get(crtc, pipe_config);
8117 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008118 vlv_crtc_clock_get(crtc, pipe_config);
8119 else
8120 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008121
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008122 return true;
8123}
8124
Paulo Zanonidde86e22012-12-01 12:04:25 -02008125static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008126{
8127 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008129 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008130 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008131 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008132 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008133 bool has_ck505 = false;
8134 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008135
8136 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008137 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008138 switch (encoder->type) {
8139 case INTEL_OUTPUT_LVDS:
8140 has_panel = true;
8141 has_lvds = true;
8142 break;
8143 case INTEL_OUTPUT_EDP:
8144 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008145 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008146 has_cpu_edp = true;
8147 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008148 default:
8149 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008150 }
8151 }
8152
Keith Packard99eb6a02011-09-26 14:29:12 -07008153 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008154 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008155 can_ssc = has_ck505;
8156 } else {
8157 has_ck505 = false;
8158 can_ssc = true;
8159 }
8160
Imre Deak2de69052013-05-08 13:14:04 +03008161 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8162 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008163
8164 /* Ironlake: try to setup display ref clock before DPLL
8165 * enabling. This is only under driver's control after
8166 * PCH B stepping, previous chipset stepping should be
8167 * ignoring this setting.
8168 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008169 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008170
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008171 /* As we must carefully and slowly disable/enable each source in turn,
8172 * compute the final state we want first and check if we need to
8173 * make any changes at all.
8174 */
8175 final = val;
8176 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008177 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008178 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008179 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8181
8182 final &= ~DREF_SSC_SOURCE_MASK;
8183 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8184 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185
Keith Packard199e5d72011-09-22 12:01:57 -07008186 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008187 final |= DREF_SSC_SOURCE_ENABLE;
8188
8189 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8190 final |= DREF_SSC1_ENABLE;
8191
8192 if (has_cpu_edp) {
8193 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8194 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8195 else
8196 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8197 } else
8198 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8199 } else {
8200 final |= DREF_SSC_SOURCE_DISABLE;
8201 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8202 }
8203
8204 if (final == val)
8205 return;
8206
8207 /* Always enable nonspread source */
8208 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8209
8210 if (has_ck505)
8211 val |= DREF_NONSPREAD_CK505_ENABLE;
8212 else
8213 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8214
8215 if (has_panel) {
8216 val &= ~DREF_SSC_SOURCE_MASK;
8217 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008218
Keith Packard199e5d72011-09-22 12:01:57 -07008219 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008220 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008221 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008222 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008223 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008225
8226 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008228 POSTING_READ(PCH_DREF_CONTROL);
8229 udelay(200);
8230
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008232
8233 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008234 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008235 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008236 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008238 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008240 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008242
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008244 POSTING_READ(PCH_DREF_CONTROL);
8245 udelay(200);
8246 } else {
8247 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8248
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008250
8251 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008253
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008255 POSTING_READ(PCH_DREF_CONTROL);
8256 udelay(200);
8257
8258 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 val &= ~DREF_SSC_SOURCE_MASK;
8260 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008261
8262 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008264
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008266 POSTING_READ(PCH_DREF_CONTROL);
8267 udelay(200);
8268 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269
8270 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008271}
8272
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008273static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008274{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008275 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008276
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008277 tmp = I915_READ(SOUTH_CHICKEN2);
8278 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8279 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008280
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008281 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8282 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8283 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008285 tmp = I915_READ(SOUTH_CHICKEN2);
8286 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8287 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8290 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8291 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008292}
8293
8294/* WaMPhyProgramming:hsw */
8295static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8296{
8297 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008298
8299 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8300 tmp &= ~(0xFF << 24);
8301 tmp |= (0x12 << 24);
8302 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8303
Paulo Zanonidde86e22012-12-01 12:04:25 -02008304 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8305 tmp |= (1 << 11);
8306 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8307
8308 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8309 tmp |= (1 << 11);
8310 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8311
Paulo Zanonidde86e22012-12-01 12:04:25 -02008312 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8313 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8314 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8315
8316 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8317 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8318 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8319
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008320 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8321 tmp &= ~(7 << 13);
8322 tmp |= (5 << 13);
8323 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008325 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8326 tmp &= ~(7 << 13);
8327 tmp |= (5 << 13);
8328 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008329
8330 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8331 tmp &= ~0xFF;
8332 tmp |= 0x1C;
8333 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8334
8335 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8336 tmp &= ~0xFF;
8337 tmp |= 0x1C;
8338 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8339
8340 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8341 tmp &= ~(0xFF << 16);
8342 tmp |= (0x1C << 16);
8343 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8346 tmp &= ~(0xFF << 16);
8347 tmp |= (0x1C << 16);
8348 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8349
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008350 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8351 tmp |= (1 << 27);
8352 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8355 tmp |= (1 << 27);
8356 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008358 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8359 tmp &= ~(0xF << 28);
8360 tmp |= (4 << 28);
8361 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8364 tmp &= ~(0xF << 28);
8365 tmp |= (4 << 28);
8366 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008367}
8368
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008369/* Implements 3 different sequences from BSpec chapter "Display iCLK
8370 * Programming" based on the parameters passed:
8371 * - Sequence to enable CLKOUT_DP
8372 * - Sequence to enable CLKOUT_DP without spread
8373 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8374 */
8375static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8376 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008377{
8378 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008379 uint32_t reg, tmp;
8380
8381 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8382 with_spread = true;
8383 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8384 with_fdi, "LP PCH doesn't have FDI\n"))
8385 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008386
Ville Syrjäläa5805162015-05-26 20:42:30 +03008387 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388
8389 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8390 tmp &= ~SBI_SSCCTL_DISABLE;
8391 tmp |= SBI_SSCCTL_PATHALT;
8392 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8393
8394 udelay(24);
8395
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008396 if (with_spread) {
8397 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8398 tmp &= ~SBI_SSCCTL_PATHALT;
8399 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008400
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008401 if (with_fdi) {
8402 lpt_reset_fdi_mphy(dev_priv);
8403 lpt_program_fdi_mphy(dev_priv);
8404 }
8405 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008407 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8408 SBI_GEN0 : SBI_DBUFF0;
8409 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8410 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8411 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008412
Ville Syrjäläa5805162015-05-26 20:42:30 +03008413 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414}
8415
Paulo Zanoni47701c32013-07-23 11:19:25 -03008416/* Sequence to disable CLKOUT_DP */
8417static void lpt_disable_clkout_dp(struct drm_device *dev)
8418{
8419 struct drm_i915_private *dev_priv = dev->dev_private;
8420 uint32_t reg, tmp;
8421
Ville Syrjäläa5805162015-05-26 20:42:30 +03008422 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008423
8424 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8425 SBI_GEN0 : SBI_DBUFF0;
8426 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8427 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8428 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8429
8430 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8431 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8432 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8433 tmp |= SBI_SSCCTL_PATHALT;
8434 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8435 udelay(32);
8436 }
8437 tmp |= SBI_SSCCTL_DISABLE;
8438 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8439 }
8440
Ville Syrjäläa5805162015-05-26 20:42:30 +03008441 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008442}
8443
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008444static void lpt_init_pch_refclk(struct drm_device *dev)
8445{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008446 struct intel_encoder *encoder;
8447 bool has_vga = false;
8448
Damien Lespiaub2784e12014-08-05 11:29:37 +01008449 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008450 switch (encoder->type) {
8451 case INTEL_OUTPUT_ANALOG:
8452 has_vga = true;
8453 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008454 default:
8455 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008456 }
8457 }
8458
Paulo Zanoni47701c32013-07-23 11:19:25 -03008459 if (has_vga)
8460 lpt_enable_clkout_dp(dev, true, true);
8461 else
8462 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008463}
8464
Paulo Zanonidde86e22012-12-01 12:04:25 -02008465/*
8466 * Initialize reference clocks when the driver loads
8467 */
8468void intel_init_pch_refclk(struct drm_device *dev)
8469{
8470 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8471 ironlake_init_pch_refclk(dev);
8472 else if (HAS_PCH_LPT(dev))
8473 lpt_init_pch_refclk(dev);
8474}
8475
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008476static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008477{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008478 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008479 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008480 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008481 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008482 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008483 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008484 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008485 bool is_lvds = false;
8486
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008487 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008488 if (connector_state->crtc != crtc_state->base.crtc)
8489 continue;
8490
8491 encoder = to_intel_encoder(connector_state->best_encoder);
8492
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008493 switch (encoder->type) {
8494 case INTEL_OUTPUT_LVDS:
8495 is_lvds = true;
8496 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008497 default:
8498 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008499 }
8500 num_connectors++;
8501 }
8502
8503 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008504 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008505 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008506 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 }
8508
8509 return 120000;
8510}
8511
Daniel Vetter6ff93602013-04-19 11:24:36 +02008512static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008513{
8514 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8516 int pipe = intel_crtc->pipe;
8517 uint32_t val;
8518
Daniel Vetter78114072013-06-13 00:54:57 +02008519 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008521 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008522 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008523 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008524 break;
8525 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008526 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008527 break;
8528 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008529 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008530 break;
8531 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008532 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008533 break;
8534 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008535 /* Case prevented by intel_choose_pipe_bpp_dither. */
8536 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008537 }
8538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008539 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008540 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008542 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008543 val |= PIPECONF_INTERLACED_ILK;
8544 else
8545 val |= PIPECONF_PROGRESSIVE;
8546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008548 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008549
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 I915_WRITE(PIPECONF(pipe), val);
8551 POSTING_READ(PIPECONF(pipe));
8552}
8553
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008554/*
8555 * Set up the pipe CSC unit.
8556 *
8557 * Currently only full range RGB to limited range RGB conversion
8558 * is supported, but eventually this should handle various
8559 * RGB<->YCbCr scenarios as well.
8560 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008561static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008562{
8563 struct drm_device *dev = crtc->dev;
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566 int pipe = intel_crtc->pipe;
8567 uint16_t coeff = 0x7800; /* 1.0 */
8568
8569 /*
8570 * TODO: Check what kind of values actually come out of the pipe
8571 * with these coeff/postoff values and adjust to get the best
8572 * accuracy. Perhaps we even need to take the bpc value into
8573 * consideration.
8574 */
8575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008576 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008577 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8578
8579 /*
8580 * GY/GU and RY/RU should be the other way around according
8581 * to BSpec, but reality doesn't agree. Just set them up in
8582 * a way that results in the correct picture.
8583 */
8584 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8585 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8586
8587 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8588 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8589
8590 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8591 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8592
8593 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8594 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8595 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8596
8597 if (INTEL_INFO(dev)->gen > 6) {
8598 uint16_t postoff = 0;
8599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008600 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008601 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008602
8603 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8604 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8605 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8606
8607 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8608 } else {
8609 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8610
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008611 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008612 mode |= CSC_BLACK_SCREEN_OFFSET;
8613
8614 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8615 }
8616}
8617
Daniel Vetter6ff93602013-04-19 11:24:36 +02008618static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008619{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008620 struct drm_device *dev = crtc->dev;
8621 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008623 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008625 uint32_t val;
8626
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008627 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008630 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633 val |= PIPECONF_INTERLACED_ILK;
8634 else
8635 val |= PIPECONF_PROGRESSIVE;
8636
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008637 I915_WRITE(PIPECONF(cpu_transcoder), val);
8638 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008639
8640 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8641 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008642
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308643 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008644 val = 0;
8645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008647 case 18:
8648 val |= PIPEMISC_DITHER_6_BPC;
8649 break;
8650 case 24:
8651 val |= PIPEMISC_DITHER_8_BPC;
8652 break;
8653 case 30:
8654 val |= PIPEMISC_DITHER_10_BPC;
8655 break;
8656 case 36:
8657 val |= PIPEMISC_DITHER_12_BPC;
8658 break;
8659 default:
8660 /* Case prevented by pipe_config_set_bpp. */
8661 BUG();
8662 }
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008665 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8666
8667 I915_WRITE(PIPEMISC(pipe), val);
8668 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008669}
8670
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008671static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008672 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008673 intel_clock_t *clock,
8674 bool *has_reduced_clock,
8675 intel_clock_t *reduced_clock)
8676{
8677 struct drm_device *dev = crtc->dev;
8678 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008679 int refclk;
8680 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008681 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008683 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008684
8685 /*
8686 * Returns a set of divisors for the desired target clock with the given
8687 * refclk, or FALSE. The returned values represent the clock equation:
8688 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8689 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008690 limit = intel_limit(crtc_state, refclk);
8691 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008692 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008693 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008694 if (!ret)
8695 return false;
8696
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 return true;
8698}
8699
Paulo Zanonid4b19312012-11-29 11:29:32 -02008700int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8701{
8702 /*
8703 * Account for spread spectrum to avoid
8704 * oversubscribing the link. Max center spread
8705 * is 2.5%; use 5% for safety's sake.
8706 */
8707 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008708 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008709}
8710
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008711static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008712{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008713 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008714}
8715
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008716static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008717 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008718 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008719 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008720{
8721 struct drm_crtc *crtc = &intel_crtc->base;
8722 struct drm_device *dev = crtc->dev;
8723 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008724 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008725 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008726 struct drm_connector_state *connector_state;
8727 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008728 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008730 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008731
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008732 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008733 if (connector_state->crtc != crtc_state->base.crtc)
8734 continue;
8735
8736 encoder = to_intel_encoder(connector_state->best_encoder);
8737
8738 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008739 case INTEL_OUTPUT_LVDS:
8740 is_lvds = true;
8741 break;
8742 case INTEL_OUTPUT_SDVO:
8743 case INTEL_OUTPUT_HDMI:
8744 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008745 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008746 default:
8747 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 }
8749
8750 num_connectors++;
8751 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008752
Chris Wilsonc1858122010-12-03 21:35:48 +00008753 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008754 factor = 21;
8755 if (is_lvds) {
8756 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008757 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008758 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008759 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008760 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008761 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008762
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008763 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008764 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008765
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008766 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8767 *fp2 |= FP_CB_TUNE;
8768
Chris Wilson5eddb702010-09-11 13:48:45 +01008769 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008770
Eric Anholta07d6782011-03-30 13:01:08 -07008771 if (is_lvds)
8772 dpll |= DPLLB_MODE_LVDS;
8773 else
8774 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008775
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008777 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008778
8779 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008780 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008781 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008782 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783
Eric Anholta07d6782011-03-30 13:01:08 -07008784 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008786 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008788
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008790 case 5:
8791 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8792 break;
8793 case 7:
8794 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8795 break;
8796 case 10:
8797 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8798 break;
8799 case 14:
8800 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8801 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 }
8803
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008804 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008805 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008806 else
8807 dpll |= PLL_REF_INPUT_DREFCLK;
8808
Daniel Vetter959e16d2013-06-05 13:34:21 +02008809 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810}
8811
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008812static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8813 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008814{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008817 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008818 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008819 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008820 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008822 memset(&crtc_state->dpll_hw_state, 0,
8823 sizeof(crtc_state->dpll_hw_state));
8824
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008825 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008827 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8828 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8829
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008831 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008833 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8834 return -EINVAL;
8835 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008836 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008837 if (!crtc_state->clock_set) {
8838 crtc_state->dpll.n = clock.n;
8839 crtc_state->dpll.m1 = clock.m1;
8840 crtc_state->dpll.m2 = clock.m2;
8841 crtc_state->dpll.p1 = clock.p1;
8842 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008844
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008845 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 if (crtc_state->has_pch_encoder) {
8847 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008848 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008849 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008852 &fp, &reduced_clock,
8853 has_reduced_clock ? &fp2 : NULL);
8854
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 crtc_state->dpll_hw_state.dpll = dpll;
8856 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008857 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008859 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008863 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008864 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008865 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008866 return -EINVAL;
8867 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008869
Rodrigo Viviab585de2015-03-24 12:40:09 -07008870 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008871 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008872 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008873 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008874
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008875 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876}
8877
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008878static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8879 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008880{
8881 struct drm_device *dev = crtc->base.dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008883 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008884
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008885 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8886 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8887 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8888 & ~TU_SIZE_MASK;
8889 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8890 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8891 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8892}
8893
8894static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8895 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008896 struct intel_link_m_n *m_n,
8897 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898{
8899 struct drm_device *dev = crtc->base.dev;
8900 struct drm_i915_private *dev_priv = dev->dev_private;
8901 enum pipe pipe = crtc->pipe;
8902
8903 if (INTEL_INFO(dev)->gen >= 5) {
8904 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8905 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8906 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8907 & ~TU_SIZE_MASK;
8908 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8909 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8910 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008911 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8912 * gen < 8) and if DRRS is supported (to make sure the
8913 * registers are not unnecessarily read).
8914 */
8915 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008916 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008917 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8918 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8919 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8920 & ~TU_SIZE_MASK;
8921 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8922 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8924 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008925 } else {
8926 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8927 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8928 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8929 & ~TU_SIZE_MASK;
8930 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8931 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8932 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8933 }
8934}
8935
8936void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008937 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008939 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008940 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8941 else
8942 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 &pipe_config->dp_m_n,
8944 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945}
8946
Daniel Vetter72419202013-04-04 13:28:53 +02008947static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008948 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008949{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008951 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008952}
8953
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008954static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008955 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008956{
8957 struct drm_device *dev = crtc->base.dev;
8958 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008959 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8960 uint32_t ps_ctrl = 0;
8961 int id = -1;
8962 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008963
Chandra Kondurua1b22782015-04-07 15:28:45 -07008964 /* find scaler attached to this pipe */
8965 for (i = 0; i < crtc->num_scalers; i++) {
8966 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8967 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8968 id = i;
8969 pipe_config->pch_pfit.enabled = true;
8970 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8971 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8972 break;
8973 }
8974 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008975
Chandra Kondurua1b22782015-04-07 15:28:45 -07008976 scaler_state->scaler_id = id;
8977 if (id >= 0) {
8978 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8979 } else {
8980 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008981 }
8982}
8983
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008984static void
8985skylake_get_initial_plane_config(struct intel_crtc *crtc,
8986 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008987{
8988 struct drm_device *dev = crtc->base.dev;
8989 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008990 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008991 int pipe = crtc->pipe;
8992 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008993 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008994 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008995 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008996
Damien Lespiaud9806c92015-01-21 14:07:19 +00008997 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008998 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999 DRM_DEBUG_KMS("failed to alloc fb\n");
9000 return;
9001 }
9002
Damien Lespiau1b842c82015-01-21 13:50:54 +00009003 fb = &intel_fb->base;
9004
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009006 if (!(val & PLANE_CTL_ENABLE))
9007 goto error;
9008
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9010 fourcc = skl_format_to_fourcc(pixel_format,
9011 val & PLANE_CTL_ORDER_RGBX,
9012 val & PLANE_CTL_ALPHA_MASK);
9013 fb->pixel_format = fourcc;
9014 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9015
Damien Lespiau40f46282015-02-27 11:15:21 +00009016 tiling = val & PLANE_CTL_TILED_MASK;
9017 switch (tiling) {
9018 case PLANE_CTL_TILED_LINEAR:
9019 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9020 break;
9021 case PLANE_CTL_TILED_X:
9022 plane_config->tiling = I915_TILING_X;
9023 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9024 break;
9025 case PLANE_CTL_TILED_Y:
9026 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9027 break;
9028 case PLANE_CTL_TILED_YF:
9029 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9030 break;
9031 default:
9032 MISSING_CASE(tiling);
9033 goto error;
9034 }
9035
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009036 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9037 plane_config->base = base;
9038
9039 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9040
9041 val = I915_READ(PLANE_SIZE(pipe, 0));
9042 fb->height = ((val >> 16) & 0xfff) + 1;
9043 fb->width = ((val >> 0) & 0x1fff) + 1;
9044
9045 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009046 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9047 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009048 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9049
9050 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009051 fb->pixel_format,
9052 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009054 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009055
9056 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9057 pipe_name(pipe), fb->width, fb->height,
9058 fb->bits_per_pixel, base, fb->pitches[0],
9059 plane_config->size);
9060
Damien Lespiau2d140302015-02-05 17:22:18 +00009061 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 return;
9063
9064error:
9065 kfree(fb);
9066}
9067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009068static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009069 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009070{
9071 struct drm_device *dev = crtc->base.dev;
9072 struct drm_i915_private *dev_priv = dev->dev_private;
9073 uint32_t tmp;
9074
9075 tmp = I915_READ(PF_CTL(crtc->pipe));
9076
9077 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009078 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009079 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9080 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009081
9082 /* We currently do not free assignements of panel fitters on
9083 * ivb/hsw (since we don't use the higher upscaling modes which
9084 * differentiates them) so just WARN about this case for now. */
9085 if (IS_GEN7(dev)) {
9086 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9087 PF_PIPE_SEL_IVB(crtc->pipe));
9088 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009089 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009090}
9091
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009092static void
9093ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9094 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009099 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009100 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009101 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009102 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009103 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009104
Damien Lespiau42a7b082015-02-05 19:35:13 +00009105 val = I915_READ(DSPCNTR(pipe));
9106 if (!(val & DISPLAY_PLANE_ENABLE))
9107 return;
9108
Damien Lespiaud9806c92015-01-21 14:07:19 +00009109 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009110 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009111 DRM_DEBUG_KMS("failed to alloc fb\n");
9112 return;
9113 }
9114
Damien Lespiau1b842c82015-01-21 13:50:54 +00009115 fb = &intel_fb->base;
9116
Daniel Vetter18c52472015-02-10 17:16:09 +00009117 if (INTEL_INFO(dev)->gen >= 4) {
9118 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009119 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009120 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9121 }
9122 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009123
9124 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009125 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009126 fb->pixel_format = fourcc;
9127 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009128
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009129 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009131 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009133 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009134 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009136 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 }
9138 plane_config->base = base;
9139
9140 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009141 fb->width = ((val >> 16) & 0xfff) + 1;
9142 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143
9144 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009145 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009147 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009148 fb->pixel_format,
9149 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009151 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
Damien Lespiau2844a922015-01-20 12:51:48 +00009153 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9154 pipe_name(pipe), fb->width, fb->height,
9155 fb->bits_per_pixel, base, fb->pitches[0],
9156 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009157
Damien Lespiau2d140302015-02-05 17:22:18 +00009158 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159}
9160
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009161static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009162 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163{
9164 struct drm_device *dev = crtc->base.dev;
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166 uint32_t tmp;
9167
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009168 if (!intel_display_power_is_enabled(dev_priv,
9169 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009170 return false;
9171
Daniel Vettere143a212013-07-04 12:01:15 +02009172 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009173 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175 tmp = I915_READ(PIPECONF(crtc->pipe));
9176 if (!(tmp & PIPECONF_ENABLE))
9177 return false;
9178
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009179 switch (tmp & PIPECONF_BPC_MASK) {
9180 case PIPECONF_6BPC:
9181 pipe_config->pipe_bpp = 18;
9182 break;
9183 case PIPECONF_8BPC:
9184 pipe_config->pipe_bpp = 24;
9185 break;
9186 case PIPECONF_10BPC:
9187 pipe_config->pipe_bpp = 30;
9188 break;
9189 case PIPECONF_12BPC:
9190 pipe_config->pipe_bpp = 36;
9191 break;
9192 default:
9193 break;
9194 }
9195
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009196 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9197 pipe_config->limited_color_range = true;
9198
Daniel Vetterab9412b2013-05-03 11:49:46 +02009199 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009200 struct intel_shared_dpll *pll;
9201
Daniel Vetter88adfff2013-03-28 10:42:01 +01009202 pipe_config->has_pch_encoder = true;
9203
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009204 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9205 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9206 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009207
9208 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009209
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009210 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009211 pipe_config->shared_dpll =
9212 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009213 } else {
9214 tmp = I915_READ(PCH_DPLL_SEL);
9215 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9216 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9217 else
9218 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9219 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009220
9221 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9222
9223 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9224 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009225
9226 tmp = pipe_config->dpll_hw_state.dpll;
9227 pipe_config->pixel_multiplier =
9228 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9229 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009230
9231 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009232 } else {
9233 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009234 }
9235
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009236 intel_get_pipe_timings(crtc, pipe_config);
9237
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009238 ironlake_get_pfit_config(crtc, pipe_config);
9239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009240 return true;
9241}
9242
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009243static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9244{
9245 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009248 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009249 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009250 pipe_name(crtc->pipe));
9251
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9253 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9254 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9255 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9256 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9257 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009259 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009260 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009261 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009268 /*
9269 * In theory we can still leave IRQs enabled, as long as only the HPD
9270 * interrupts remain enabled. We used to check for that, but since it's
9271 * gen-specific and since we only disable LCPLL after we fully disable
9272 * the interrupts, the check below should be enough.
9273 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275}
9276
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009277static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9278{
9279 struct drm_device *dev = dev_priv->dev;
9280
9281 if (IS_HASWELL(dev))
9282 return I915_READ(D_COMP_HSW);
9283 else
9284 return I915_READ(D_COMP_BDW);
9285}
9286
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009287static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9288{
9289 struct drm_device *dev = dev_priv->dev;
9290
9291 if (IS_HASWELL(dev)) {
9292 mutex_lock(&dev_priv->rps.hw_lock);
9293 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9294 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009295 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009296 mutex_unlock(&dev_priv->rps.hw_lock);
9297 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009298 I915_WRITE(D_COMP_BDW, val);
9299 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009300 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
9303/*
9304 * This function implements pieces of two sequences from BSpec:
9305 * - Sequence for display software to disable LCPLL
9306 * - Sequence for display software to allow package C8+
9307 * The steps implemented here are just the steps that actually touch the LCPLL
9308 * register. Callers should take care of disabling all the display engine
9309 * functions, doing the mode unset, fixing interrupts, etc.
9310 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009311static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9312 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313{
9314 uint32_t val;
9315
9316 assert_can_disable_lcpll(dev_priv);
9317
9318 val = I915_READ(LCPLL_CTL);
9319
9320 if (switch_to_fclk) {
9321 val |= LCPLL_CD_SOURCE_FCLK;
9322 I915_WRITE(LCPLL_CTL, val);
9323
9324 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9325 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9326 DRM_ERROR("Switching to FCLK failed\n");
9327
9328 val = I915_READ(LCPLL_CTL);
9329 }
9330
9331 val |= LCPLL_PLL_DISABLE;
9332 I915_WRITE(LCPLL_CTL, val);
9333 POSTING_READ(LCPLL_CTL);
9334
9335 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9336 DRM_ERROR("LCPLL still locked\n");
9337
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009338 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009340 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 ndelay(100);
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9344 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 DRM_ERROR("D_COMP RCOMP still in progress\n");
9346
9347 if (allow_power_down) {
9348 val = I915_READ(LCPLL_CTL);
9349 val |= LCPLL_POWER_DOWN_ALLOW;
9350 I915_WRITE(LCPLL_CTL, val);
9351 POSTING_READ(LCPLL_CTL);
9352 }
9353}
9354
9355/*
9356 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9357 * source.
9358 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009359static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360{
9361 uint32_t val;
9362
9363 val = I915_READ(LCPLL_CTL);
9364
9365 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9366 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9367 return;
9368
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009369 /*
9370 * Make sure we're not on PC8 state before disabling PC8, otherwise
9371 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009372 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009374
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375 if (val & LCPLL_POWER_DOWN_ALLOW) {
9376 val &= ~LCPLL_POWER_DOWN_ALLOW;
9377 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009378 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379 }
9380
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009381 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 val |= D_COMP_COMP_FORCE;
9383 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009384 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385
9386 val = I915_READ(LCPLL_CTL);
9387 val &= ~LCPLL_PLL_DISABLE;
9388 I915_WRITE(LCPLL_CTL, val);
9389
9390 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9391 DRM_ERROR("LCPLL not locked yet\n");
9392
9393 if (val & LCPLL_CD_SOURCE_FCLK) {
9394 val = I915_READ(LCPLL_CTL);
9395 val &= ~LCPLL_CD_SOURCE_FCLK;
9396 I915_WRITE(LCPLL_CTL, val);
9397
9398 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9399 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9400 DRM_ERROR("Switching back to LCPLL failed\n");
9401 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009402
Mika Kuoppala59bad942015-01-16 11:34:40 +02009403 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009404 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405}
9406
Paulo Zanoni765dab672014-03-07 20:08:18 -03009407/*
9408 * Package states C8 and deeper are really deep PC states that can only be
9409 * reached when all the devices on the system allow it, so even if the graphics
9410 * device allows PC8+, it doesn't mean the system will actually get to these
9411 * states. Our driver only allows PC8+ when going into runtime PM.
9412 *
9413 * The requirements for PC8+ are that all the outputs are disabled, the power
9414 * well is disabled and most interrupts are disabled, and these are also
9415 * requirements for runtime PM. When these conditions are met, we manually do
9416 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9417 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9418 * hang the machine.
9419 *
9420 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9421 * the state of some registers, so when we come back from PC8+ we need to
9422 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9423 * need to take care of the registers kept by RC6. Notice that this happens even
9424 * if we don't put the device in PCI D3 state (which is what currently happens
9425 * because of the runtime PM support).
9426 *
9427 * For more, read "Display Sequences for Package C8" on the hardware
9428 * documentation.
9429 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009430void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009431{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432 struct drm_device *dev = dev_priv->dev;
9433 uint32_t val;
9434
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435 DRM_DEBUG_KMS("Enabling package C8+\n");
9436
Paulo Zanonic67a4702013-08-19 13:18:09 -03009437 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9438 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9439 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9440 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9441 }
9442
9443 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 hsw_disable_lcpll(dev_priv, true, true);
9445}
9446
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009447void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009448{
9449 struct drm_device *dev = dev_priv->dev;
9450 uint32_t val;
9451
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 DRM_DEBUG_KMS("Disabling package C8+\n");
9453
9454 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455 lpt_init_pch_refclk(dev);
9456
9457 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9458 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9459 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9460 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9461 }
9462
9463 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464}
9465
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009466static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309467{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009468 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309470
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009471 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309472}
9473
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009474/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009475static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009481 for_each_intel_crtc(state->dev, intel_crtc) {
9482 int pixel_rate;
9483
9484 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9485 if (IS_ERR(crtc_state))
9486 return PTR_ERR(crtc_state);
9487
9488 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009489 continue;
9490
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009491 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492
9493 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009494 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009495 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9496
9497 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9498 }
9499
9500 return max_pixel_rate;
9501}
9502
9503static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9504{
9505 struct drm_i915_private *dev_priv = dev->dev_private;
9506 uint32_t val, data;
9507 int ret;
9508
9509 if (WARN((I915_READ(LCPLL_CTL) &
9510 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9511 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9512 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9513 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9514 "trying to change cdclk frequency with cdclk not enabled\n"))
9515 return;
9516
9517 mutex_lock(&dev_priv->rps.hw_lock);
9518 ret = sandybridge_pcode_write(dev_priv,
9519 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9520 mutex_unlock(&dev_priv->rps.hw_lock);
9521 if (ret) {
9522 DRM_ERROR("failed to inform pcode about cdclk change\n");
9523 return;
9524 }
9525
9526 val = I915_READ(LCPLL_CTL);
9527 val |= LCPLL_CD_SOURCE_FCLK;
9528 I915_WRITE(LCPLL_CTL, val);
9529
9530 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9531 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9532 DRM_ERROR("Switching to FCLK failed\n");
9533
9534 val = I915_READ(LCPLL_CTL);
9535 val &= ~LCPLL_CLK_FREQ_MASK;
9536
9537 switch (cdclk) {
9538 case 450000:
9539 val |= LCPLL_CLK_FREQ_450;
9540 data = 0;
9541 break;
9542 case 540000:
9543 val |= LCPLL_CLK_FREQ_54O_BDW;
9544 data = 1;
9545 break;
9546 case 337500:
9547 val |= LCPLL_CLK_FREQ_337_5_BDW;
9548 data = 2;
9549 break;
9550 case 675000:
9551 val |= LCPLL_CLK_FREQ_675_BDW;
9552 data = 3;
9553 break;
9554 default:
9555 WARN(1, "invalid cdclk frequency\n");
9556 return;
9557 }
9558
9559 I915_WRITE(LCPLL_CTL, val);
9560
9561 val = I915_READ(LCPLL_CTL);
9562 val &= ~LCPLL_CD_SOURCE_FCLK;
9563 I915_WRITE(LCPLL_CTL, val);
9564
9565 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9566 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9567 DRM_ERROR("Switching back to LCPLL failed\n");
9568
9569 mutex_lock(&dev_priv->rps.hw_lock);
9570 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9571 mutex_unlock(&dev_priv->rps.hw_lock);
9572
9573 intel_update_cdclk(dev);
9574
9575 WARN(cdclk != dev_priv->cdclk_freq,
9576 "cdclk requested %d kHz but got %d kHz\n",
9577 cdclk, dev_priv->cdclk_freq);
9578}
9579
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 struct drm_i915_private *dev_priv = to_i915(state->dev);
9583 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009584 int cdclk;
9585
9586 /*
9587 * FIXME should also account for plane ratio
9588 * once 64bpp pixel formats are supported.
9589 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595 cdclk = 450000;
9596 else
9597 cdclk = 337500;
9598
9599 /*
9600 * FIXME move the cdclk caclulation to
9601 * compute_config() so we can fail gracegully.
9602 */
9603 if (cdclk > dev_priv->max_cdclk_freq) {
9604 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9605 cdclk, dev_priv->max_cdclk_freq);
9606 cdclk = dev_priv->max_cdclk_freq;
9607 }
9608
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009609 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610
9611 return 0;
9612}
9613
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 struct drm_device *dev = old_state->dev;
9617 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009619 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009620}
9621
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009622static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9623 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009624{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009625 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009626 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009627
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009628 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009631}
9632
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309633static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9634 enum port port,
9635 struct intel_crtc_state *pipe_config)
9636{
9637 switch (port) {
9638 case PORT_A:
9639 pipe_config->ddi_pll_sel = SKL_DPLL0;
9640 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9641 break;
9642 case PORT_B:
9643 pipe_config->ddi_pll_sel = SKL_DPLL1;
9644 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9645 break;
9646 case PORT_C:
9647 pipe_config->ddi_pll_sel = SKL_DPLL2;
9648 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9649 break;
9650 default:
9651 DRM_ERROR("Incorrect port type\n");
9652 }
9653}
9654
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009655static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9656 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009657 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009659 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009660
9661 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9662 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9663
9664 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009665 case SKL_DPLL0:
9666 /*
9667 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9668 * of the shared DPLL framework and thus needs to be read out
9669 * separately
9670 */
9671 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9672 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9673 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009674 case SKL_DPLL1:
9675 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9676 break;
9677 case SKL_DPLL2:
9678 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9679 break;
9680 case SKL_DPLL3:
9681 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9682 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009683 }
9684}
9685
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009686static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9687 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009688 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009689{
9690 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9691
9692 switch (pipe_config->ddi_pll_sel) {
9693 case PORT_CLK_SEL_WRPLL1:
9694 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9695 break;
9696 case PORT_CLK_SEL_WRPLL2:
9697 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9698 break;
9699 }
9700}
9701
Daniel Vetter26804af2014-06-25 22:01:55 +03009702static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009704{
9705 struct drm_device *dev = crtc->base.dev;
9706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009707 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009708 enum port port;
9709 uint32_t tmp;
9710
9711 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9712
9713 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9714
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009715 if (IS_SKYLAKE(dev))
9716 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309717 else if (IS_BROXTON(dev))
9718 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009719 else
9720 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009721
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009722 if (pipe_config->shared_dpll >= 0) {
9723 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9724
9725 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9726 &pipe_config->dpll_hw_state));
9727 }
9728
Daniel Vetter26804af2014-06-25 22:01:55 +03009729 /*
9730 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9731 * DDI E. So just check whether this pipe is wired to DDI E and whether
9732 * the PCH transcoder is on.
9733 */
Damien Lespiauca370452013-12-03 13:56:24 +00009734 if (INTEL_INFO(dev)->gen < 9 &&
9735 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009736 pipe_config->has_pch_encoder = true;
9737
9738 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9739 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9740 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9741
9742 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9743 }
9744}
9745
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009746static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009747 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009748{
9749 struct drm_device *dev = crtc->base.dev;
9750 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009751 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009752 uint32_t tmp;
9753
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009754 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009755 POWER_DOMAIN_PIPE(crtc->pipe)))
9756 return false;
9757
Daniel Vettere143a212013-07-04 12:01:15 +02009758 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009759 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9760
Daniel Vettereccb1402013-05-22 00:50:22 +02009761 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9762 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9763 enum pipe trans_edp_pipe;
9764 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9765 default:
9766 WARN(1, "unknown pipe linked to edp transcoder\n");
9767 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9768 case TRANS_DDI_EDP_INPUT_A_ON:
9769 trans_edp_pipe = PIPE_A;
9770 break;
9771 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9772 trans_edp_pipe = PIPE_B;
9773 break;
9774 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9775 trans_edp_pipe = PIPE_C;
9776 break;
9777 }
9778
9779 if (trans_edp_pipe == crtc->pipe)
9780 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9781 }
9782
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009783 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009784 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009785 return false;
9786
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009788 if (!(tmp & PIPECONF_ENABLE))
9789 return false;
9790
Daniel Vetter26804af2014-06-25 22:01:55 +03009791 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009792
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009793 intel_get_pipe_timings(crtc, pipe_config);
9794
Chandra Kondurua1b22782015-04-07 15:28:45 -07009795 if (INTEL_INFO(dev)->gen >= 9) {
9796 skl_init_scalers(dev, crtc, pipe_config);
9797 }
9798
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009799 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009800
9801 if (INTEL_INFO(dev)->gen >= 9) {
9802 pipe_config->scaler_state.scaler_id = -1;
9803 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9804 }
9805
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009806 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009807 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009808 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009809 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009810 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009811 else
9812 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009813 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009814
Jesse Barnese59150d2014-01-07 13:30:45 -08009815 if (IS_HASWELL(dev))
9816 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9817 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009818
Clint Taylorebb69c92014-09-30 10:30:22 -07009819 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9820 pipe_config->pixel_multiplier =
9821 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9822 } else {
9823 pipe_config->pixel_multiplier = 1;
9824 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009826 return true;
9827}
9828
Chris Wilson560b85b2010-08-07 11:01:38 +01009829static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9830{
9831 struct drm_device *dev = crtc->dev;
9832 struct drm_i915_private *dev_priv = dev->dev_private;
9833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009834 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009835
Ville Syrjälädc41c152014-08-13 11:57:05 +03009836 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009837 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9838 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009839 unsigned int stride = roundup_pow_of_two(width) * 4;
9840
9841 switch (stride) {
9842 default:
9843 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9844 width, stride);
9845 stride = 256;
9846 /* fallthrough */
9847 case 256:
9848 case 512:
9849 case 1024:
9850 case 2048:
9851 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009852 }
9853
Ville Syrjälädc41c152014-08-13 11:57:05 +03009854 cntl |= CURSOR_ENABLE |
9855 CURSOR_GAMMA_ENABLE |
9856 CURSOR_FORMAT_ARGB |
9857 CURSOR_STRIDE(stride);
9858
9859 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009860 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009861
Ville Syrjälädc41c152014-08-13 11:57:05 +03009862 if (intel_crtc->cursor_cntl != 0 &&
9863 (intel_crtc->cursor_base != base ||
9864 intel_crtc->cursor_size != size ||
9865 intel_crtc->cursor_cntl != cntl)) {
9866 /* On these chipsets we can only modify the base/size/stride
9867 * whilst the cursor is disabled.
9868 */
9869 I915_WRITE(_CURACNTR, 0);
9870 POSTING_READ(_CURACNTR);
9871 intel_crtc->cursor_cntl = 0;
9872 }
9873
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009874 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009875 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009876 intel_crtc->cursor_base = base;
9877 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878
9879 if (intel_crtc->cursor_size != size) {
9880 I915_WRITE(CURSIZE, size);
9881 intel_crtc->cursor_size = size;
9882 }
9883
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 if (intel_crtc->cursor_cntl != cntl) {
9885 I915_WRITE(_CURACNTR, cntl);
9886 POSTING_READ(_CURACNTR);
9887 intel_crtc->cursor_cntl = cntl;
9888 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009889}
9890
9891static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9892{
9893 struct drm_device *dev = crtc->dev;
9894 struct drm_i915_private *dev_priv = dev->dev_private;
9895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9896 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009897 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009898
Chris Wilson4b0e3332014-05-30 16:35:26 +03009899 cntl = 0;
9900 if (base) {
9901 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009902 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309903 case 64:
9904 cntl |= CURSOR_MODE_64_ARGB_AX;
9905 break;
9906 case 128:
9907 cntl |= CURSOR_MODE_128_ARGB_AX;
9908 break;
9909 case 256:
9910 cntl |= CURSOR_MODE_256_ARGB_AX;
9911 break;
9912 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009913 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309914 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009915 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009916 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009917
9918 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9919 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009920 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009921
Matt Roper8e7d6882015-01-21 16:35:41 -08009922 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009923 cntl |= CURSOR_ROTATE_180;
9924
Chris Wilson4b0e3332014-05-30 16:35:26 +03009925 if (intel_crtc->cursor_cntl != cntl) {
9926 I915_WRITE(CURCNTR(pipe), cntl);
9927 POSTING_READ(CURCNTR(pipe));
9928 intel_crtc->cursor_cntl = cntl;
9929 }
9930
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009931 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009932 I915_WRITE(CURBASE(pipe), base);
9933 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009934
9935 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009936}
9937
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009938/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009939static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9940 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009941{
9942 struct drm_device *dev = crtc->dev;
9943 struct drm_i915_private *dev_priv = dev->dev_private;
9944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9945 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009946 int x = crtc->cursor_x;
9947 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009948 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009950 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009952
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009953 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009954 base = 0;
9955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009956 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009957 base = 0;
9958
9959 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009960 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961 base = 0;
9962
9963 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9964 x = -x;
9965 }
9966 pos |= x << CURSOR_X_SHIFT;
9967
9968 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009969 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = 0;
9971
9972 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9973 y = -y;
9974 }
9975 pos |= y << CURSOR_Y_SHIFT;
9976
Chris Wilson4b0e3332014-05-30 16:35:26 +03009977 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009978 return;
9979
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009980 I915_WRITE(CURPOS(pipe), pos);
9981
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009982 /* ILK+ do this automagically */
9983 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009984 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009985 base += (intel_crtc->base.cursor->state->crtc_h *
9986 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009987 }
9988
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009989 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009990 i845_update_cursor(crtc, base);
9991 else
9992 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009993}
9994
Ville Syrjälädc41c152014-08-13 11:57:05 +03009995static bool cursor_size_ok(struct drm_device *dev,
9996 uint32_t width, uint32_t height)
9997{
9998 if (width == 0 || height == 0)
9999 return false;
10000
10001 /*
10002 * 845g/865g are special in that they are only limited by
10003 * the width of their cursors, the height is arbitrary up to
10004 * the precision of the register. Everything else requires
10005 * square cursors, limited to a few power-of-two sizes.
10006 */
10007 if (IS_845G(dev) || IS_I865G(dev)) {
10008 if ((width & 63) != 0)
10009 return false;
10010
10011 if (width > (IS_845G(dev) ? 64 : 512))
10012 return false;
10013
10014 if (height > 1023)
10015 return false;
10016 } else {
10017 switch (width | height) {
10018 case 256:
10019 case 128:
10020 if (IS_GEN2(dev))
10021 return false;
10022 case 64:
10023 break;
10024 default:
10025 return false;
10026 }
10027 }
10028
10029 return true;
10030}
10031
Jesse Barnes79e53942008-11-07 14:24:08 -080010032static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010033 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010034{
James Simmons72034252010-08-03 01:33:19 +010010035 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010037
James Simmons72034252010-08-03 01:33:19 +010010038 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010039 intel_crtc->lut_r[i] = red[i] >> 8;
10040 intel_crtc->lut_g[i] = green[i] >> 8;
10041 intel_crtc->lut_b[i] = blue[i] >> 8;
10042 }
10043
10044 intel_crtc_load_lut(crtc);
10045}
10046
Jesse Barnes79e53942008-11-07 14:24:08 -080010047/* VESA 640x480x72Hz mode to set on the pipe */
10048static struct drm_display_mode load_detect_mode = {
10049 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10050 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10051};
10052
Daniel Vettera8bb6812014-02-10 18:00:39 +010010053struct drm_framebuffer *
10054__intel_framebuffer_create(struct drm_device *dev,
10055 struct drm_mode_fb_cmd2 *mode_cmd,
10056 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010057{
10058 struct intel_framebuffer *intel_fb;
10059 int ret;
10060
10061 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10062 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010063 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010064 return ERR_PTR(-ENOMEM);
10065 }
10066
10067 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010068 if (ret)
10069 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010070
10071 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010072err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010073 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010074 kfree(intel_fb);
10075
10076 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010077}
10078
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010079static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010080intel_framebuffer_create(struct drm_device *dev,
10081 struct drm_mode_fb_cmd2 *mode_cmd,
10082 struct drm_i915_gem_object *obj)
10083{
10084 struct drm_framebuffer *fb;
10085 int ret;
10086
10087 ret = i915_mutex_lock_interruptible(dev);
10088 if (ret)
10089 return ERR_PTR(ret);
10090 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10091 mutex_unlock(&dev->struct_mutex);
10092
10093 return fb;
10094}
10095
Chris Wilsond2dff872011-04-19 08:36:26 +010010096static u32
10097intel_framebuffer_pitch_for_width(int width, int bpp)
10098{
10099 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10100 return ALIGN(pitch, 64);
10101}
10102
10103static u32
10104intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10105{
10106 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010107 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010108}
10109
10110static struct drm_framebuffer *
10111intel_framebuffer_create_for_mode(struct drm_device *dev,
10112 struct drm_display_mode *mode,
10113 int depth, int bpp)
10114{
10115 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010116 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010117
10118 obj = i915_gem_alloc_object(dev,
10119 intel_framebuffer_size_for_mode(mode, bpp));
10120 if (obj == NULL)
10121 return ERR_PTR(-ENOMEM);
10122
10123 mode_cmd.width = mode->hdisplay;
10124 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010125 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10126 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010127 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010128
10129 return intel_framebuffer_create(dev, &mode_cmd, obj);
10130}
10131
10132static struct drm_framebuffer *
10133mode_fits_in_fbdev(struct drm_device *dev,
10134 struct drm_display_mode *mode)
10135{
Daniel Vetter06957262015-08-10 13:34:08 +020010136#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010137 struct drm_i915_private *dev_priv = dev->dev_private;
10138 struct drm_i915_gem_object *obj;
10139 struct drm_framebuffer *fb;
10140
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010141 if (!dev_priv->fbdev)
10142 return NULL;
10143
10144 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010145 return NULL;
10146
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010147 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010148 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010149
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010150 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010151 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10152 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010153 return NULL;
10154
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010155 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010156 return NULL;
10157
10158 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010159#else
10160 return NULL;
10161#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010162}
10163
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010164static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10165 struct drm_crtc *crtc,
10166 struct drm_display_mode *mode,
10167 struct drm_framebuffer *fb,
10168 int x, int y)
10169{
10170 struct drm_plane_state *plane_state;
10171 int hdisplay, vdisplay;
10172 int ret;
10173
10174 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10175 if (IS_ERR(plane_state))
10176 return PTR_ERR(plane_state);
10177
10178 if (mode)
10179 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10180 else
10181 hdisplay = vdisplay = 0;
10182
10183 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10184 if (ret)
10185 return ret;
10186 drm_atomic_set_fb_for_plane(plane_state, fb);
10187 plane_state->crtc_x = 0;
10188 plane_state->crtc_y = 0;
10189 plane_state->crtc_w = hdisplay;
10190 plane_state->crtc_h = vdisplay;
10191 plane_state->src_x = x << 16;
10192 plane_state->src_y = y << 16;
10193 plane_state->src_w = hdisplay << 16;
10194 plane_state->src_h = vdisplay << 16;
10195
10196 return 0;
10197}
10198
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010199bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010200 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010201 struct intel_load_detect_pipe *old,
10202 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010203{
10204 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010205 struct intel_encoder *intel_encoder =
10206 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010208 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010209 struct drm_crtc *crtc = NULL;
10210 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010211 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010212 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010213 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010214 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010215 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010216 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217
Chris Wilsond2dff872011-04-19 08:36:26 +010010218 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010219 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010220 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010221
Rob Clark51fd3712013-11-19 12:10:12 -050010222retry:
10223 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10224 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010225 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010226
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 /*
10228 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010229 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 * - if the connector already has an assigned crtc, use it (but make
10231 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010232 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 * - try to find the first unused crtc that can drive this connector,
10234 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010235 */
10236
10237 /* See if we already have a CRTC for this connector */
10238 if (encoder->crtc) {
10239 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010240
Rob Clark51fd3712013-11-19 12:10:12 -050010241 ret = drm_modeset_lock(&crtc->mutex, ctx);
10242 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010243 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010244 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10245 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010246 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010247
Daniel Vetter24218aa2012-08-12 19:27:11 +020010248 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010249 old->load_detect_temp = false;
10250
10251 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010252 if (connector->dpms != DRM_MODE_DPMS_ON)
10253 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010254
Chris Wilson71731882011-04-19 23:10:58 +010010255 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256 }
10257
10258 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010259 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 i++;
10261 if (!(encoder->possible_crtcs & (1 << i)))
10262 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010263 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010264 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010265
10266 crtc = possible_crtc;
10267 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 }
10269
10270 /*
10271 * If we didn't find an unused CRTC, don't use any.
10272 */
10273 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010274 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010275 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010276 }
10277
Rob Clark51fd3712013-11-19 12:10:12 -050010278 ret = drm_modeset_lock(&crtc->mutex, ctx);
10279 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010280 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010281 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10282 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010283 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010284
10285 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010286 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010287 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010288 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010290 state = drm_atomic_state_alloc(dev);
10291 if (!state)
10292 return false;
10293
10294 state->acquire_ctx = ctx;
10295
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010296 connector_state = drm_atomic_get_connector_state(state, connector);
10297 if (IS_ERR(connector_state)) {
10298 ret = PTR_ERR(connector_state);
10299 goto fail;
10300 }
10301
10302 connector_state->crtc = crtc;
10303 connector_state->best_encoder = &intel_encoder->base;
10304
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010305 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10306 if (IS_ERR(crtc_state)) {
10307 ret = PTR_ERR(crtc_state);
10308 goto fail;
10309 }
10310
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010311 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010312
Chris Wilson64927112011-04-20 07:25:26 +010010313 if (!mode)
10314 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010315
Chris Wilsond2dff872011-04-19 08:36:26 +010010316 /* We need a framebuffer large enough to accommodate all accesses
10317 * that the plane may generate whilst we perform load detection.
10318 * We can not rely on the fbcon either being present (we get called
10319 * during its initialisation to detect all boot displays, or it may
10320 * not even exist) or that it is large enough to satisfy the
10321 * requested mode.
10322 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010323 fb = mode_fits_in_fbdev(dev, mode);
10324 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010326 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10327 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010328 } else
10329 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010330 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010331 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010332 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010333 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010334
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010335 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10336 if (ret)
10337 goto fail;
10338
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010339 drm_mode_copy(&crtc_state->base.mode, mode);
10340
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010341 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010342 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010343 if (old->release_fb)
10344 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010345 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010347 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010348
Jesse Barnes79e53942008-11-07 14:24:08 -080010349 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010350 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010351 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010352
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010353fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010354 drm_atomic_state_free(state);
10355 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010356
Rob Clark51fd3712013-11-19 12:10:12 -050010357 if (ret == -EDEADLK) {
10358 drm_modeset_backoff(ctx);
10359 goto retry;
10360 }
10361
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010362 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363}
10364
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010365void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010366 struct intel_load_detect_pipe *old,
10367 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010368{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010369 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010370 struct intel_encoder *intel_encoder =
10371 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010372 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010373 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010375 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010376 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010377 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010378 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379
Chris Wilsond2dff872011-04-19 08:36:26 +010010380 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010381 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010382 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010383
Chris Wilson8261b192011-04-19 23:18:09 +010010384 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010385 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010386 if (!state)
10387 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010388
10389 state->acquire_ctx = ctx;
10390
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010391 connector_state = drm_atomic_get_connector_state(state, connector);
10392 if (IS_ERR(connector_state))
10393 goto fail;
10394
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010395 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10396 if (IS_ERR(crtc_state))
10397 goto fail;
10398
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010399 connector_state->best_encoder = NULL;
10400 connector_state->crtc = NULL;
10401
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010402 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010403
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010404 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10405 0, 0);
10406 if (ret)
10407 goto fail;
10408
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010409 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010410 if (ret)
10411 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010412
Daniel Vetter36206362012-12-10 20:42:17 +010010413 if (old->release_fb) {
10414 drm_framebuffer_unregister_private(old->release_fb);
10415 drm_framebuffer_unreference(old->release_fb);
10416 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010417
Chris Wilson0622a532011-04-21 09:32:11 +010010418 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
10420
Eric Anholtc751ce42010-03-25 11:48:48 -070010421 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010422 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10423 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424
10425 return;
10426fail:
10427 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10428 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010429}
10430
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010431static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010432 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010433{
10434 struct drm_i915_private *dev_priv = dev->dev_private;
10435 u32 dpll = pipe_config->dpll_hw_state.dpll;
10436
10437 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010438 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010439 else if (HAS_PCH_SPLIT(dev))
10440 return 120000;
10441 else if (!IS_GEN2(dev))
10442 return 96000;
10443 else
10444 return 48000;
10445}
10446
Jesse Barnes79e53942008-11-07 14:24:08 -080010447/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010448static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010449 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010450{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010451 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010453 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010454 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455 u32 fp;
10456 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010457 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010459
10460 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010461 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010463 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464
10465 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010466 if (IS_PINEVIEW(dev)) {
10467 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10468 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010469 } else {
10470 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10471 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10472 }
10473
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010474 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010475 if (IS_PINEVIEW(dev))
10476 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10477 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010478 else
10479 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 DPLL_FPA01_P1_POST_DIV_SHIFT);
10481
10482 switch (dpll & DPLL_MODE_MASK) {
10483 case DPLLB_MODE_DAC_SERIAL:
10484 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10485 5 : 10;
10486 break;
10487 case DPLLB_MODE_LVDS:
10488 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10489 7 : 14;
10490 break;
10491 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010492 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010494 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 }
10496
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010497 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010498 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010499 else
Imre Deakdccbea32015-06-22 23:35:51 +030010500 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010501 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010502 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010503 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010504
10505 if (is_lvds) {
10506 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10507 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010508
10509 if (lvds & LVDS_CLKB_POWER_UP)
10510 clock.p2 = 7;
10511 else
10512 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 } else {
10514 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10515 clock.p1 = 2;
10516 else {
10517 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10518 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10519 }
10520 if (dpll & PLL_P2_DIVIDE_BY_4)
10521 clock.p2 = 4;
10522 else
10523 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010524 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010525
Imre Deakdccbea32015-06-22 23:35:51 +030010526 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010527 }
10528
Ville Syrjälä18442d02013-09-13 16:00:08 +030010529 /*
10530 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010531 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010532 * encoder's get_config() function.
10533 */
Imre Deakdccbea32015-06-22 23:35:51 +030010534 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010535}
10536
Ville Syrjälä6878da02013-09-13 15:59:11 +030010537int intel_dotclock_calculate(int link_freq,
10538 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010540 /*
10541 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010542 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010543 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010544 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010545 *
10546 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010547 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 */
10549
Ville Syrjälä6878da02013-09-13 15:59:11 +030010550 if (!m_n->link_n)
10551 return 0;
10552
10553 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10554}
10555
Ville Syrjälä18442d02013-09-13 16:00:08 +030010556static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010557 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010558{
10559 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010560
10561 /* read out port_clock from the DPLL */
10562 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010563
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010566 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010567 * agree once we know their relationship in the encoder's
10568 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010569 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010570 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010571 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10572 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010573}
10574
10575/** Returns the currently programmed mode of the given pipe. */
10576struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10577 struct drm_crtc *crtc)
10578{
Jesse Barnes548f2452011-02-17 10:40:53 -080010579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010581 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010583 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010584 int htot = I915_READ(HTOTAL(cpu_transcoder));
10585 int hsync = I915_READ(HSYNC(cpu_transcoder));
10586 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10587 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010588 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589
10590 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10591 if (!mode)
10592 return NULL;
10593
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010594 /*
10595 * Construct a pipe_config sufficient for getting the clock info
10596 * back out of crtc_clock_get.
10597 *
10598 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10599 * to use a real value here instead.
10600 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010602 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10604 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10605 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010606 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10607
Ville Syrjälä773ae032013-09-23 17:48:20 +030010608 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 mode->hdisplay = (htot & 0xffff) + 1;
10610 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10611 mode->hsync_start = (hsync & 0xffff) + 1;
10612 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10613 mode->vdisplay = (vtot & 0xffff) + 1;
10614 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10615 mode->vsync_start = (vsync & 0xffff) + 1;
10616 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10617
10618 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010619
10620 return mode;
10621}
10622
Chris Wilsonf047e392012-07-21 12:31:41 +010010623void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010624{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010625 struct drm_i915_private *dev_priv = dev->dev_private;
10626
Chris Wilsonf62a0072014-02-21 17:55:39 +000010627 if (dev_priv->mm.busy)
10628 return;
10629
Paulo Zanoni43694d62014-03-07 20:08:08 -030010630 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010631 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010632 if (INTEL_INFO(dev)->gen >= 6)
10633 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010634 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010635}
10636
10637void intel_mark_idle(struct drm_device *dev)
10638{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010639 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010640
Chris Wilsonf62a0072014-02-21 17:55:39 +000010641 if (!dev_priv->mm.busy)
10642 return;
10643
10644 dev_priv->mm.busy = false;
10645
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010646 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010647 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010648
Paulo Zanoni43694d62014-03-07 20:08:08 -030010649 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010650}
10651
Jesse Barnes79e53942008-11-07 14:24:08 -080010652static void intel_crtc_destroy(struct drm_crtc *crtc)
10653{
10654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010655 struct drm_device *dev = crtc->dev;
10656 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010657
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010658 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010659 work = intel_crtc->unpin_work;
10660 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010661 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010662
10663 if (work) {
10664 cancel_work_sync(&work->work);
10665 kfree(work);
10666 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010667
10668 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010669
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 kfree(intel_crtc);
10671}
10672
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010673static void intel_unpin_work_fn(struct work_struct *__work)
10674{
10675 struct intel_unpin_work *work =
10676 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010677 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10678 struct drm_device *dev = crtc->base.dev;
10679 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010680
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010681 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010682 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010683 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010684
John Harrisonf06cc1b2014-11-24 18:49:37 +000010685 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010686 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010687 mutex_unlock(&dev->struct_mutex);
10688
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010689 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010690 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010691
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010692 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10693 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010694
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010695 kfree(work);
10696}
10697
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010698static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010699 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010700{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10702 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010703 unsigned long flags;
10704
10705 /* Ignore early vblank irqs */
10706 if (intel_crtc == NULL)
10707 return;
10708
Daniel Vetterf3260382014-09-15 14:55:23 +020010709 /*
10710 * This is called both by irq handlers and the reset code (to complete
10711 * lost pageflips) so needs the full irqsave spinlocks.
10712 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010713 spin_lock_irqsave(&dev->event_lock, flags);
10714 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010715
10716 /* Ensure we don't miss a work->pending update ... */
10717 smp_rmb();
10718
10719 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 spin_unlock_irqrestore(&dev->event_lock, flags);
10721 return;
10722 }
10723
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010724 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010725
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010727}
10728
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010729void intel_finish_page_flip(struct drm_device *dev, int pipe)
10730{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010732 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10733
Mario Kleiner49b14a52010-12-09 07:00:07 +010010734 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010735}
10736
10737void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10738{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010740 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10741
Mario Kleiner49b14a52010-12-09 07:00:07 +010010742 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010743}
10744
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010745/* Is 'a' after or equal to 'b'? */
10746static bool g4x_flip_count_after_eq(u32 a, u32 b)
10747{
10748 return !((a - b) & 0x80000000);
10749}
10750
10751static bool page_flip_finished(struct intel_crtc *crtc)
10752{
10753 struct drm_device *dev = crtc->base.dev;
10754 struct drm_i915_private *dev_priv = dev->dev_private;
10755
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010756 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10757 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10758 return true;
10759
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010760 /*
10761 * The relevant registers doen't exist on pre-ctg.
10762 * As the flip done interrupt doesn't trigger for mmio
10763 * flips on gmch platforms, a flip count check isn't
10764 * really needed there. But since ctg has the registers,
10765 * include it in the check anyway.
10766 */
10767 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10768 return true;
10769
10770 /*
10771 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10772 * used the same base address. In that case the mmio flip might
10773 * have completed, but the CS hasn't even executed the flip yet.
10774 *
10775 * A flip count check isn't enough as the CS might have updated
10776 * the base address just after start of vblank, but before we
10777 * managed to process the interrupt. This means we'd complete the
10778 * CS flip too soon.
10779 *
10780 * Combining both checks should get us a good enough result. It may
10781 * still happen that the CS flip has been executed, but has not
10782 * yet actually completed. But in case the base address is the same
10783 * anyway, we don't really care.
10784 */
10785 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10786 crtc->unpin_work->gtt_offset &&
10787 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10788 crtc->unpin_work->flip_count);
10789}
10790
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010791void intel_prepare_page_flip(struct drm_device *dev, int plane)
10792{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010793 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010794 struct intel_crtc *intel_crtc =
10795 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10796 unsigned long flags;
10797
Daniel Vetterf3260382014-09-15 14:55:23 +020010798
10799 /*
10800 * This is called both by irq handlers and the reset code (to complete
10801 * lost pageflips) so needs the full irqsave spinlocks.
10802 *
10803 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010804 * generate a page-flip completion irq, i.e. every modeset
10805 * is also accompanied by a spurious intel_prepare_page_flip().
10806 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010808 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010809 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810 spin_unlock_irqrestore(&dev->event_lock, flags);
10811}
10812
Robin Schroereba905b2014-05-18 02:24:50 +020010813static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010814{
10815 /* Ensure that the work item is consistent when activating it ... */
10816 smp_wmb();
10817 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10818 /* and that it is marked active as soon as the irq could fire. */
10819 smp_wmb();
10820}
10821
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010822static int intel_gen2_queue_flip(struct drm_device *dev,
10823 struct drm_crtc *crtc,
10824 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010825 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010826 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010827 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010828{
John Harrison6258fbe2015-05-29 17:43:48 +010010829 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010831 u32 flip_mask;
10832 int ret;
10833
John Harrison5fb9de12015-05-29 17:44:07 +010010834 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010835 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010836 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010837
10838 /* Can't queue multiple flips, so wait for the previous
10839 * one to finish before executing the next.
10840 */
10841 if (intel_crtc->plane)
10842 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10843 else
10844 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010845 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10846 intel_ring_emit(ring, MI_NOOP);
10847 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10848 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10849 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010850 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010851 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010852
10853 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010854 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855}
10856
10857static int intel_gen3_queue_flip(struct drm_device *dev,
10858 struct drm_crtc *crtc,
10859 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010860 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010861 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010862 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010863{
John Harrison6258fbe2015-05-29 17:43:48 +010010864 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010866 u32 flip_mask;
10867 int ret;
10868
John Harrison5fb9de12015-05-29 17:44:07 +010010869 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010870 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010871 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010872
10873 if (intel_crtc->plane)
10874 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10875 else
10876 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010877 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10878 intel_ring_emit(ring, MI_NOOP);
10879 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10880 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10881 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010882 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010883 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010884
Chris Wilsone7d841c2012-12-03 11:36:30 +000010885 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010886 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010887}
10888
10889static int intel_gen4_queue_flip(struct drm_device *dev,
10890 struct drm_crtc *crtc,
10891 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010892 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010893 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010894 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895{
John Harrison6258fbe2015-05-29 17:43:48 +010010896 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897 struct drm_i915_private *dev_priv = dev->dev_private;
10898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 uint32_t pf, pipesrc;
10900 int ret;
10901
John Harrison5fb9de12015-05-29 17:44:07 +010010902 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010904 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010905
10906 /* i965+ uses the linear or tiled offsets from the
10907 * Display Registers (which do not change across a page-flip)
10908 * so we need only reprogram the base address.
10909 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010910 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10911 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10912 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010913 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010914 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010915
10916 /* XXX Enabling the panel-fitter across page-flip is so far
10917 * untested on non-native modes, so ignore it for now.
10918 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10919 */
10920 pf = 0;
10921 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010922 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010923
10924 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010925 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010926}
10927
10928static int intel_gen6_queue_flip(struct drm_device *dev,
10929 struct drm_crtc *crtc,
10930 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010931 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010932 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010933 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934{
John Harrison6258fbe2015-05-29 17:43:48 +010010935 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936 struct drm_i915_private *dev_priv = dev->dev_private;
10937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10938 uint32_t pf, pipesrc;
10939 int ret;
10940
John Harrison5fb9de12015-05-29 17:44:07 +010010941 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010943 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944
Daniel Vetter6d90c952012-04-26 23:28:05 +020010945 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10946 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10947 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010948 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949
Chris Wilson99d9acd2012-04-17 20:37:00 +010010950 /* Contrary to the suggestions in the documentation,
10951 * "Enable Panel Fitter" does not seem to be required when page
10952 * flipping with a non-native mode, and worse causes a normal
10953 * modeset to fail.
10954 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10955 */
10956 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010958 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010959
10960 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010961 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010962}
10963
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010964static int intel_gen7_queue_flip(struct drm_device *dev,
10965 struct drm_crtc *crtc,
10966 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010967 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010968 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010969 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010970{
John Harrison6258fbe2015-05-29 17:43:48 +010010971 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010973 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010974 int len, ret;
10975
Robin Schroereba905b2014-05-18 02:24:50 +020010976 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010977 case PLANE_A:
10978 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10979 break;
10980 case PLANE_B:
10981 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10982 break;
10983 case PLANE_C:
10984 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10985 break;
10986 default:
10987 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010988 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010989 }
10990
Chris Wilsonffe74d72013-08-26 20:58:12 +010010991 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010992 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010993 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010994 /*
10995 * On Gen 8, SRM is now taking an extra dword to accommodate
10996 * 48bits addresses, and we need a NOOP for the batch size to
10997 * stay even.
10998 */
10999 if (IS_GEN8(dev))
11000 len += 2;
11001 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011002
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011003 /*
11004 * BSpec MI_DISPLAY_FLIP for IVB:
11005 * "The full packet must be contained within the same cache line."
11006 *
11007 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11008 * cacheline, if we ever start emitting more commands before
11009 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11010 * then do the cacheline alignment, and finally emit the
11011 * MI_DISPLAY_FLIP.
11012 */
John Harrisonbba09b12015-05-29 17:44:06 +010011013 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011014 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011015 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011016
John Harrison5fb9de12015-05-29 17:44:07 +010011017 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011018 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011019 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011020
Chris Wilsonffe74d72013-08-26 20:58:12 +010011021 /* Unmask the flip-done completion message. Note that the bspec says that
11022 * we should do this for both the BCS and RCS, and that we must not unmask
11023 * more than one flip event at any time (or ensure that one flip message
11024 * can be sent by waiting for flip-done prior to queueing new flips).
11025 * Experimentation says that BCS works despite DERRMR masking all
11026 * flip-done completion events and that unmasking all planes at once
11027 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11028 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11029 */
11030 if (ring->id == RCS) {
11031 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11032 intel_ring_emit(ring, DERRMR);
11033 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11034 DERRMR_PIPEB_PRI_FLIP_DONE |
11035 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011036 if (IS_GEN8(dev))
11037 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11038 MI_SRM_LRM_GLOBAL_GTT);
11039 else
11040 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11041 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011042 intel_ring_emit(ring, DERRMR);
11043 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011044 if (IS_GEN8(dev)) {
11045 intel_ring_emit(ring, 0);
11046 intel_ring_emit(ring, MI_NOOP);
11047 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011048 }
11049
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011050 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011051 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011052 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011053 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011054
11055 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011056 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011057}
11058
Sourab Gupta84c33a62014-06-02 16:47:17 +053011059static bool use_mmio_flip(struct intel_engine_cs *ring,
11060 struct drm_i915_gem_object *obj)
11061{
11062 /*
11063 * This is not being used for older platforms, because
11064 * non-availability of flip done interrupt forces us to use
11065 * CS flips. Older platforms derive flip done using some clever
11066 * tricks involving the flip_pending status bits and vblank irqs.
11067 * So using MMIO flips there would disrupt this mechanism.
11068 */
11069
Chris Wilson8e09bf82014-07-08 10:40:30 +010011070 if (ring == NULL)
11071 return true;
11072
Sourab Gupta84c33a62014-06-02 16:47:17 +053011073 if (INTEL_INFO(ring->dev)->gen < 5)
11074 return false;
11075
11076 if (i915.use_mmio_flip < 0)
11077 return false;
11078 else if (i915.use_mmio_flip > 0)
11079 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011080 else if (i915.enable_execlists)
11081 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011082 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011083 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084}
11085
Damien Lespiauff944562014-11-20 14:58:16 +000011086static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11087{
11088 struct drm_device *dev = intel_crtc->base.dev;
11089 struct drm_i915_private *dev_priv = dev->dev_private;
11090 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011091 const enum pipe pipe = intel_crtc->pipe;
11092 u32 ctl, stride;
11093
11094 ctl = I915_READ(PLANE_CTL(pipe, 0));
11095 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011096 switch (fb->modifier[0]) {
11097 case DRM_FORMAT_MOD_NONE:
11098 break;
11099 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011100 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011101 break;
11102 case I915_FORMAT_MOD_Y_TILED:
11103 ctl |= PLANE_CTL_TILED_Y;
11104 break;
11105 case I915_FORMAT_MOD_Yf_TILED:
11106 ctl |= PLANE_CTL_TILED_YF;
11107 break;
11108 default:
11109 MISSING_CASE(fb->modifier[0]);
11110 }
Damien Lespiauff944562014-11-20 14:58:16 +000011111
11112 /*
11113 * The stride is either expressed as a multiple of 64 bytes chunks for
11114 * linear buffers or in number of tiles for tiled buffers.
11115 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011116 stride = fb->pitches[0] /
11117 intel_fb_stride_alignment(dev, fb->modifier[0],
11118 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011119
11120 /*
11121 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11122 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11123 */
11124 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11125 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11126
11127 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11128 POSTING_READ(PLANE_SURF(pipe, 0));
11129}
11130
11131static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011132{
11133 struct drm_device *dev = intel_crtc->base.dev;
11134 struct drm_i915_private *dev_priv = dev->dev_private;
11135 struct intel_framebuffer *intel_fb =
11136 to_intel_framebuffer(intel_crtc->base.primary->fb);
11137 struct drm_i915_gem_object *obj = intel_fb->obj;
11138 u32 dspcntr;
11139 u32 reg;
11140
Sourab Gupta84c33a62014-06-02 16:47:17 +053011141 reg = DSPCNTR(intel_crtc->plane);
11142 dspcntr = I915_READ(reg);
11143
Damien Lespiauc5d97472014-10-25 00:11:11 +010011144 if (obj->tiling_mode != I915_TILING_NONE)
11145 dspcntr |= DISPPLANE_TILED;
11146 else
11147 dspcntr &= ~DISPPLANE_TILED;
11148
Sourab Gupta84c33a62014-06-02 16:47:17 +053011149 I915_WRITE(reg, dspcntr);
11150
11151 I915_WRITE(DSPSURF(intel_crtc->plane),
11152 intel_crtc->unpin_work->gtt_offset);
11153 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011154
Damien Lespiauff944562014-11-20 14:58:16 +000011155}
11156
11157/*
11158 * XXX: This is the temporary way to update the plane registers until we get
11159 * around to using the usual plane update functions for MMIO flips
11160 */
11161static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11162{
11163 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011164 u32 start_vbl_count;
11165
11166 intel_mark_page_flip_active(intel_crtc);
11167
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011168 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011169
11170 if (INTEL_INFO(dev)->gen >= 9)
11171 skl_do_mmio_flip(intel_crtc);
11172 else
11173 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11174 ilk_do_mmio_flip(intel_crtc);
11175
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011176 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011177}
11178
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011179static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011180{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011181 struct intel_mmio_flip *mmio_flip =
11182 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011183
Daniel Vettereed29a52015-05-21 14:21:25 +020011184 if (mmio_flip->req)
11185 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011186 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011187 false, NULL,
11188 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011189
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011190 intel_do_mmio_flip(mmio_flip->crtc);
11191
Daniel Vettereed29a52015-05-21 14:21:25 +020011192 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011193 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011194}
11195
11196static int intel_queue_mmio_flip(struct drm_device *dev,
11197 struct drm_crtc *crtc,
11198 struct drm_framebuffer *fb,
11199 struct drm_i915_gem_object *obj,
11200 struct intel_engine_cs *ring,
11201 uint32_t flags)
11202{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011203 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011204
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011205 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11206 if (mmio_flip == NULL)
11207 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011208
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011209 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011210 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011211 mmio_flip->crtc = to_intel_crtc(crtc);
11212
11213 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11214 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011215
Sourab Gupta84c33a62014-06-02 16:47:17 +053011216 return 0;
11217}
11218
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011219static int intel_default_queue_flip(struct drm_device *dev,
11220 struct drm_crtc *crtc,
11221 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011222 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011223 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011224 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011225{
11226 return -ENODEV;
11227}
11228
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011229static bool __intel_pageflip_stall_check(struct drm_device *dev,
11230 struct drm_crtc *crtc)
11231{
11232 struct drm_i915_private *dev_priv = dev->dev_private;
11233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11234 struct intel_unpin_work *work = intel_crtc->unpin_work;
11235 u32 addr;
11236
11237 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11238 return true;
11239
11240 if (!work->enable_stall_check)
11241 return false;
11242
11243 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011244 if (work->flip_queued_req &&
11245 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011246 return false;
11247
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011248 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011249 }
11250
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011251 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011252 return false;
11253
11254 /* Potential stall - if we see that the flip has happened,
11255 * assume a missed interrupt. */
11256 if (INTEL_INFO(dev)->gen >= 4)
11257 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11258 else
11259 addr = I915_READ(DSPADDR(intel_crtc->plane));
11260
11261 /* There is a potential issue here with a false positive after a flip
11262 * to the same address. We could address this by checking for a
11263 * non-incrementing frame counter.
11264 */
11265 return addr == work->gtt_offset;
11266}
11267
11268void intel_check_page_flip(struct drm_device *dev, int pipe)
11269{
11270 struct drm_i915_private *dev_priv = dev->dev_private;
11271 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011273 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011274
Dave Gordon6c51d462015-03-06 15:34:26 +000011275 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011276
11277 if (crtc == NULL)
11278 return;
11279
Daniel Vetterf3260382014-09-15 14:55:23 +020011280 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011281 work = intel_crtc->unpin_work;
11282 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011283 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011284 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011285 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011286 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011287 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011288 if (work != NULL &&
11289 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11290 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011291 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292}
11293
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011294static int intel_crtc_page_flip(struct drm_crtc *crtc,
11295 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011296 struct drm_pending_vblank_event *event,
11297 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011298{
11299 struct drm_device *dev = crtc->dev;
11300 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011301 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011302 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011304 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011305 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011306 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011307 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011308 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011309 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011310 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011311
Matt Roper2ff8fde2014-07-08 07:50:07 -070011312 /*
11313 * drm_mode_page_flip_ioctl() should already catch this, but double
11314 * check to be safe. In the future we may enable pageflipping from
11315 * a disabled primary plane.
11316 */
11317 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11318 return -EBUSY;
11319
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011320 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011321 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011322 return -EINVAL;
11323
11324 /*
11325 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11326 * Note that pitch changes could also affect these register.
11327 */
11328 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011329 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11330 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011331 return -EINVAL;
11332
Chris Wilsonf900db42014-02-20 09:26:13 +000011333 if (i915_terminally_wedged(&dev_priv->gpu_error))
11334 goto out_hang;
11335
Daniel Vetterb14c5672013-09-19 12:18:32 +020011336 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011337 if (work == NULL)
11338 return -ENOMEM;
11339
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011340 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011341 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011342 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011343 INIT_WORK(&work->work, intel_unpin_work_fn);
11344
Daniel Vetter87b6b102014-05-15 15:33:46 +020011345 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011346 if (ret)
11347 goto free_work;
11348
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011349 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011350 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011352 /* Before declaring the flip queue wedged, check if
11353 * the hardware completed the operation behind our backs.
11354 */
11355 if (__intel_pageflip_stall_check(dev, crtc)) {
11356 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11357 page_flip_completed(intel_crtc);
11358 } else {
11359 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011360 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011361
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011362 drm_crtc_vblank_put(crtc);
11363 kfree(work);
11364 return -EBUSY;
11365 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011366 }
11367 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011368 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011370 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11371 flush_workqueue(dev_priv->wq);
11372
Jesse Barnes75dfca82010-02-10 15:09:44 -080011373 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011374 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011375 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011376
Matt Roperf4510a22014-04-01 15:22:40 -070011377 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011378 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011379
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011380 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011381
Chris Wilson89ed88b2015-02-16 14:31:49 +000011382 ret = i915_mutex_lock_interruptible(dev);
11383 if (ret)
11384 goto cleanup;
11385
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011386 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011387 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011388
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011389 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011390 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011391
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011392 if (IS_VALLEYVIEW(dev)) {
11393 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011394 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011395 /* vlv: DISPLAY_FLIP fails to change tiling */
11396 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011397 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011398 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011399 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011400 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011401 if (ring == NULL || ring->id != RCS)
11402 ring = &dev_priv->ring[BCS];
11403 } else {
11404 ring = &dev_priv->ring[RCS];
11405 }
11406
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011407 mmio_flip = use_mmio_flip(ring, obj);
11408
11409 /* When using CS flips, we want to emit semaphores between rings.
11410 * However, when using mmio flips we will create a task to do the
11411 * synchronisation, so all we want here is to pin the framebuffer
11412 * into the display plane and skip any waits.
11413 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011414 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011415 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011416 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011417 if (ret)
11418 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011419
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011420 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11421 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011422
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011423 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011424 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11425 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011426 if (ret)
11427 goto cleanup_unpin;
11428
John Harrisonf06cc1b2014-11-24 18:49:37 +000011429 i915_gem_request_assign(&work->flip_queued_req,
11430 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011432 if (!request) {
11433 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11434 if (ret)
11435 goto cleanup_unpin;
11436 }
11437
11438 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 page_flip_flags);
11440 if (ret)
11441 goto cleanup_unpin;
11442
John Harrison6258fbe2015-05-29 17:43:48 +010011443 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 }
11445
John Harrison91af1272015-06-18 13:14:56 +010011446 if (request)
John Harrison75289872015-05-29 17:43:49 +010011447 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011448
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011449 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011450 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011451
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011452 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011453 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011454 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011455
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011456 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011457 intel_frontbuffer_flip_prepare(dev,
11458 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459
Jesse Barnese5510fa2010-07-01 16:48:37 -070011460 trace_i915_flip_request(intel_crtc->plane, obj);
11461
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011462 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011463
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011464cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011465 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011466cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011467 if (request)
11468 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011469 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011470 mutex_unlock(&dev->struct_mutex);
11471cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011472 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011473 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011474
Chris Wilson89ed88b2015-02-16 14:31:49 +000011475 drm_gem_object_unreference_unlocked(&obj->base);
11476 drm_framebuffer_unreference(work->old_fb);
11477
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011478 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011479 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011480 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011481
Daniel Vetter87b6b102014-05-15 15:33:46 +020011482 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011483free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011484 kfree(work);
11485
Chris Wilsonf900db42014-02-20 09:26:13 +000011486 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011487 struct drm_atomic_state *state;
11488 struct drm_plane_state *plane_state;
11489
Chris Wilsonf900db42014-02-20 09:26:13 +000011490out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011491 state = drm_atomic_state_alloc(dev);
11492 if (!state)
11493 return -ENOMEM;
11494 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11495
11496retry:
11497 plane_state = drm_atomic_get_plane_state(state, primary);
11498 ret = PTR_ERR_OR_ZERO(plane_state);
11499 if (!ret) {
11500 drm_atomic_set_fb_for_plane(plane_state, fb);
11501
11502 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11503 if (!ret)
11504 ret = drm_atomic_commit(state);
11505 }
11506
11507 if (ret == -EDEADLK) {
11508 drm_modeset_backoff(state->acquire_ctx);
11509 drm_atomic_state_clear(state);
11510 goto retry;
11511 }
11512
11513 if (ret)
11514 drm_atomic_state_free(state);
11515
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011516 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011517 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011518 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011519 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011520 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011521 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011522 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011523}
11524
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011525
11526/**
11527 * intel_wm_need_update - Check whether watermarks need updating
11528 * @plane: drm plane
11529 * @state: new plane state
11530 *
11531 * Check current plane state versus the new one to determine whether
11532 * watermarks need to be recalculated.
11533 *
11534 * Returns true or false.
11535 */
11536static bool intel_wm_need_update(struct drm_plane *plane,
11537 struct drm_plane_state *state)
11538{
11539 /* Update watermarks on tiling changes. */
11540 if (!plane->state->fb || !state->fb ||
11541 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11542 plane->state->rotation != state->rotation)
11543 return true;
11544
11545 if (plane->state->crtc_w != state->crtc_w)
11546 return true;
11547
11548 return false;
11549}
11550
11551int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11552 struct drm_plane_state *plane_state)
11553{
11554 struct drm_crtc *crtc = crtc_state->crtc;
11555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11556 struct drm_plane *plane = plane_state->plane;
11557 struct drm_device *dev = crtc->dev;
11558 struct drm_i915_private *dev_priv = dev->dev_private;
11559 struct intel_plane_state *old_plane_state =
11560 to_intel_plane_state(plane->state);
11561 int idx = intel_crtc->base.base.id, ret;
11562 int i = drm_plane_index(plane);
11563 bool mode_changed = needs_modeset(crtc_state);
11564 bool was_crtc_enabled = crtc->state->active;
11565 bool is_crtc_enabled = crtc_state->active;
11566
11567 bool turn_off, turn_on, visible, was_visible;
11568 struct drm_framebuffer *fb = plane_state->fb;
11569
11570 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11571 plane->type != DRM_PLANE_TYPE_CURSOR) {
11572 ret = skl_update_scaler_plane(
11573 to_intel_crtc_state(crtc_state),
11574 to_intel_plane_state(plane_state));
11575 if (ret)
11576 return ret;
11577 }
11578
11579 /*
11580 * Disabling a plane is always okay; we just need to update
11581 * fb tracking in a special way since cleanup_fb() won't
11582 * get called by the plane helpers.
11583 */
11584 if (old_plane_state->base.fb && !fb)
11585 intel_crtc->atomic.disabled_planes |= 1 << i;
11586
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011587 was_visible = old_plane_state->visible;
11588 visible = to_intel_plane_state(plane_state)->visible;
11589
11590 if (!was_crtc_enabled && WARN_ON(was_visible))
11591 was_visible = false;
11592
11593 if (!is_crtc_enabled && WARN_ON(visible))
11594 visible = false;
11595
11596 if (!was_visible && !visible)
11597 return 0;
11598
11599 turn_off = was_visible && (!visible || mode_changed);
11600 turn_on = visible && (!was_visible || mode_changed);
11601
11602 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11603 plane->base.id, fb ? fb->base.id : -1);
11604
11605 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11606 plane->base.id, was_visible, visible,
11607 turn_off, turn_on, mode_changed);
11608
Ville Syrjälä852eb002015-06-24 22:00:07 +030011609 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011610 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011611 /* must disable cxsr around plane enable/disable */
11612 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11613 intel_crtc->atomic.disable_cxsr = true;
11614 /* to potentially re-enable cxsr */
11615 intel_crtc->atomic.wait_vblank = true;
11616 intel_crtc->atomic.update_wm_post = true;
11617 }
11618 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011619 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011620 /* must disable cxsr around plane enable/disable */
11621 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11622 if (is_crtc_enabled)
11623 intel_crtc->atomic.wait_vblank = true;
11624 intel_crtc->atomic.disable_cxsr = true;
11625 }
11626 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011627 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011628 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011629
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011630 if (visible)
11631 intel_crtc->atomic.fb_bits |=
11632 to_intel_plane(plane)->frontbuffer_bit;
11633
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011634 switch (plane->type) {
11635 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011636 intel_crtc->atomic.wait_for_flips = true;
11637 intel_crtc->atomic.pre_disable_primary = turn_off;
11638 intel_crtc->atomic.post_enable_primary = turn_on;
11639
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011640 if (turn_off) {
11641 /*
11642 * FIXME: Actually if we will still have any other
11643 * plane enabled on the pipe we could let IPS enabled
11644 * still, but for now lets consider that when we make
11645 * primary invisible by setting DSPCNTR to 0 on
11646 * update_primary_plane function IPS needs to be
11647 * disable.
11648 */
11649 intel_crtc->atomic.disable_ips = true;
11650
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011651 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011652 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653
11654 /*
11655 * FBC does not work on some platforms for rotated
11656 * planes, so disable it when rotation is not 0 and
11657 * update it when rotation is set back to 0.
11658 *
11659 * FIXME: This is redundant with the fbc update done in
11660 * the primary plane enable function except that that
11661 * one is done too late. We eventually need to unify
11662 * this.
11663 */
11664
11665 if (visible &&
11666 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11667 dev_priv->fbc.crtc == intel_crtc &&
11668 plane_state->rotation != BIT(DRM_ROTATE_0))
11669 intel_crtc->atomic.disable_fbc = true;
11670
11671 /*
11672 * BDW signals flip done immediately if the plane
11673 * is disabled, even if the plane enable is already
11674 * armed to occur at the next vblank :(
11675 */
11676 if (turn_on && IS_BROADWELL(dev))
11677 intel_crtc->atomic.wait_vblank = true;
11678
11679 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11680 break;
11681 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011682 break;
11683 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011684 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011685 intel_crtc->atomic.wait_vblank = true;
11686 intel_crtc->atomic.update_sprite_watermarks |=
11687 1 << i;
11688 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011689 }
11690 return 0;
11691}
11692
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011693static bool encoders_cloneable(const struct intel_encoder *a,
11694 const struct intel_encoder *b)
11695{
11696 /* masks could be asymmetric, so check both ways */
11697 return a == b || (a->cloneable & (1 << b->type) &&
11698 b->cloneable & (1 << a->type));
11699}
11700
11701static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11702 struct intel_crtc *crtc,
11703 struct intel_encoder *encoder)
11704{
11705 struct intel_encoder *source_encoder;
11706 struct drm_connector *connector;
11707 struct drm_connector_state *connector_state;
11708 int i;
11709
11710 for_each_connector_in_state(state, connector, connector_state, i) {
11711 if (connector_state->crtc != &crtc->base)
11712 continue;
11713
11714 source_encoder =
11715 to_intel_encoder(connector_state->best_encoder);
11716 if (!encoders_cloneable(encoder, source_encoder))
11717 return false;
11718 }
11719
11720 return true;
11721}
11722
11723static bool check_encoder_cloning(struct drm_atomic_state *state,
11724 struct intel_crtc *crtc)
11725{
11726 struct intel_encoder *encoder;
11727 struct drm_connector *connector;
11728 struct drm_connector_state *connector_state;
11729 int i;
11730
11731 for_each_connector_in_state(state, connector, connector_state, i) {
11732 if (connector_state->crtc != &crtc->base)
11733 continue;
11734
11735 encoder = to_intel_encoder(connector_state->best_encoder);
11736 if (!check_single_encoder_cloning(state, crtc, encoder))
11737 return false;
11738 }
11739
11740 return true;
11741}
11742
11743static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11744 struct drm_crtc_state *crtc_state)
11745{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011746 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011747 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011749 struct intel_crtc_state *pipe_config =
11750 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011751 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011752 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011753 bool mode_changed = needs_modeset(crtc_state);
11754
11755 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11756 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11757 return -EINVAL;
11758 }
11759
Ville Syrjälä852eb002015-06-24 22:00:07 +030011760 if (mode_changed && !crtc_state->active)
11761 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011762
Maarten Lankhorstad421372015-06-15 12:33:42 +020011763 if (mode_changed && crtc_state->enable &&
11764 dev_priv->display.crtc_compute_clock &&
11765 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11766 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11767 pipe_config);
11768 if (ret)
11769 return ret;
11770 }
11771
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011772 ret = 0;
11773 if (INTEL_INFO(dev)->gen >= 9) {
11774 if (mode_changed)
11775 ret = skl_update_scaler_crtc(pipe_config);
11776
11777 if (!ret)
11778 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11779 pipe_config);
11780 }
11781
11782 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011783}
11784
Jani Nikula65b38e02015-04-13 11:26:56 +030011785static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011786 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11787 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011788 .atomic_begin = intel_begin_crtc_commit,
11789 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011790 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011791};
11792
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011793static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11794{
11795 struct intel_connector *connector;
11796
11797 for_each_intel_connector(dev, connector) {
11798 if (connector->base.encoder) {
11799 connector->base.state->best_encoder =
11800 connector->base.encoder;
11801 connector->base.state->crtc =
11802 connector->base.encoder->crtc;
11803 } else {
11804 connector->base.state->best_encoder = NULL;
11805 connector->base.state->crtc = NULL;
11806 }
11807 }
11808}
11809
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011810static void
Robin Schroereba905b2014-05-18 02:24:50 +020011811connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011812 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011813{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011814 int bpp = pipe_config->pipe_bpp;
11815
11816 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11817 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011818 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011819
11820 /* Don't use an invalid EDID bpc value */
11821 if (connector->base.display_info.bpc &&
11822 connector->base.display_info.bpc * 3 < bpp) {
11823 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11824 bpp, connector->base.display_info.bpc*3);
11825 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11826 }
11827
11828 /* Clamp bpp to 8 on screens without EDID 1.4 */
11829 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11830 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11831 bpp);
11832 pipe_config->pipe_bpp = 24;
11833 }
11834}
11835
11836static int
11837compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011838 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011839{
11840 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011841 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011842 struct drm_connector *connector;
11843 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011844 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011845
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011846 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011847 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011848 else if (INTEL_INFO(dev)->gen >= 5)
11849 bpp = 12*3;
11850 else
11851 bpp = 8*3;
11852
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011853
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011854 pipe_config->pipe_bpp = bpp;
11855
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011856 state = pipe_config->base.state;
11857
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011858 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011859 for_each_connector_in_state(state, connector, connector_state, i) {
11860 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011861 continue;
11862
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011863 connected_sink_compute_bpp(to_intel_connector(connector),
11864 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011865 }
11866
11867 return bpp;
11868}
11869
Daniel Vetter644db712013-09-19 14:53:58 +020011870static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11871{
11872 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11873 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011874 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011875 mode->crtc_hdisplay, mode->crtc_hsync_start,
11876 mode->crtc_hsync_end, mode->crtc_htotal,
11877 mode->crtc_vdisplay, mode->crtc_vsync_start,
11878 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11879}
11880
Daniel Vetterc0b03412013-05-28 12:05:54 +020011881static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011882 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011883 const char *context)
11884{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011885 struct drm_device *dev = crtc->base.dev;
11886 struct drm_plane *plane;
11887 struct intel_plane *intel_plane;
11888 struct intel_plane_state *state;
11889 struct drm_framebuffer *fb;
11890
11891 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11892 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011893
11894 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11895 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11896 pipe_config->pipe_bpp, pipe_config->dither);
11897 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11898 pipe_config->has_pch_encoder,
11899 pipe_config->fdi_lanes,
11900 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11901 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11902 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011903 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11904 pipe_config->has_dp_encoder,
11905 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11906 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11907 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011908
11909 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11910 pipe_config->has_dp_encoder,
11911 pipe_config->dp_m2_n2.gmch_m,
11912 pipe_config->dp_m2_n2.gmch_n,
11913 pipe_config->dp_m2_n2.link_m,
11914 pipe_config->dp_m2_n2.link_n,
11915 pipe_config->dp_m2_n2.tu);
11916
Daniel Vetter55072d12014-11-20 16:10:28 +010011917 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11918 pipe_config->has_audio,
11919 pipe_config->has_infoframe);
11920
Daniel Vetterc0b03412013-05-28 12:05:54 +020011921 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011922 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011923 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011924 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11925 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011926 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011927 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11928 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011929 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11930 crtc->num_scalers,
11931 pipe_config->scaler_state.scaler_users,
11932 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011933 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11934 pipe_config->gmch_pfit.control,
11935 pipe_config->gmch_pfit.pgm_ratios,
11936 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011937 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011938 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011939 pipe_config->pch_pfit.size,
11940 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011941 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011942 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011943
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011944 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011945 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011946 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011947 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011948 pipe_config->ddi_pll_sel,
11949 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011950 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011951 pipe_config->dpll_hw_state.pll0,
11952 pipe_config->dpll_hw_state.pll1,
11953 pipe_config->dpll_hw_state.pll2,
11954 pipe_config->dpll_hw_state.pll3,
11955 pipe_config->dpll_hw_state.pll6,
11956 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011957 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011958 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011959 pipe_config->dpll_hw_state.pcsdw12);
11960 } else if (IS_SKYLAKE(dev)) {
11961 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11962 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11963 pipe_config->ddi_pll_sel,
11964 pipe_config->dpll_hw_state.ctrl1,
11965 pipe_config->dpll_hw_state.cfgcr1,
11966 pipe_config->dpll_hw_state.cfgcr2);
11967 } else if (HAS_DDI(dev)) {
11968 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11969 pipe_config->ddi_pll_sel,
11970 pipe_config->dpll_hw_state.wrpll);
11971 } else {
11972 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11973 "fp0: 0x%x, fp1: 0x%x\n",
11974 pipe_config->dpll_hw_state.dpll,
11975 pipe_config->dpll_hw_state.dpll_md,
11976 pipe_config->dpll_hw_state.fp0,
11977 pipe_config->dpll_hw_state.fp1);
11978 }
11979
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011980 DRM_DEBUG_KMS("planes on this crtc\n");
11981 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11982 intel_plane = to_intel_plane(plane);
11983 if (intel_plane->pipe != crtc->pipe)
11984 continue;
11985
11986 state = to_intel_plane_state(plane->state);
11987 fb = state->base.fb;
11988 if (!fb) {
11989 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11990 "disabled, scaler_id = %d\n",
11991 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11992 plane->base.id, intel_plane->pipe,
11993 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11994 drm_plane_index(plane), state->scaler_id);
11995 continue;
11996 }
11997
11998 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11999 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12000 plane->base.id, intel_plane->pipe,
12001 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12002 drm_plane_index(plane));
12003 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12004 fb->base.id, fb->width, fb->height, fb->pixel_format);
12005 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12006 state->scaler_id,
12007 state->src.x1 >> 16, state->src.y1 >> 16,
12008 drm_rect_width(&state->src) >> 16,
12009 drm_rect_height(&state->src) >> 16,
12010 state->dst.x1, state->dst.y1,
12011 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12012 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012013}
12014
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012015static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012016{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012017 struct drm_device *dev = state->dev;
12018 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012019 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012020 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012021 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012022 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012023
12024 /*
12025 * Walk the connector list instead of the encoder
12026 * list to detect the problem on ddi platforms
12027 * where there's just one encoder per digital port.
12028 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012029 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012030 if (!connector_state->best_encoder)
12031 continue;
12032
12033 encoder = to_intel_encoder(connector_state->best_encoder);
12034
12035 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012036
12037 switch (encoder->type) {
12038 unsigned int port_mask;
12039 case INTEL_OUTPUT_UNKNOWN:
12040 if (WARN_ON(!HAS_DDI(dev)))
12041 break;
12042 case INTEL_OUTPUT_DISPLAYPORT:
12043 case INTEL_OUTPUT_HDMI:
12044 case INTEL_OUTPUT_EDP:
12045 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12046
12047 /* the same port mustn't appear more than once */
12048 if (used_ports & port_mask)
12049 return false;
12050
12051 used_ports |= port_mask;
12052 default:
12053 break;
12054 }
12055 }
12056
12057 return true;
12058}
12059
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012060static void
12061clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12062{
12063 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012064 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012065 struct intel_dpll_hw_state dpll_hw_state;
12066 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012067 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012068 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012069
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012070 /* FIXME: before the switch to atomic started, a new pipe_config was
12071 * kzalloc'd. Code that depends on any field being zero should be
12072 * fixed, so that the crtc_state can be safely duplicated. For now,
12073 * only fields that are know to not cause problems are preserved. */
12074
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012075 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012076 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012077 shared_dpll = crtc_state->shared_dpll;
12078 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012079 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012080 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012081
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012082 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012083
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012084 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012085 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012086 crtc_state->shared_dpll = shared_dpll;
12087 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012088 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012089 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012090}
12091
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012092static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012093intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012094 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012095{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012096 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012097 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012098 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012099 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012100 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012101 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012102 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012103
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012104 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012105
Daniel Vettere143a212013-07-04 12:01:15 +020012106 pipe_config->cpu_transcoder =
12107 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012108
Imre Deak2960bc92013-07-30 13:36:32 +030012109 /*
12110 * Sanitize sync polarity flags based on requested ones. If neither
12111 * positive or negative polarity is requested, treat this as meaning
12112 * negative polarity.
12113 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012114 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012115 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012116 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012117
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012118 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012119 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012120 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012121
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012122 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12123 * plane pixel format and any sink constraints into account. Returns the
12124 * source plane bpp so that dithering can be selected on mismatches
12125 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012126 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12127 pipe_config);
12128 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012129 goto fail;
12130
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012131 /*
12132 * Determine the real pipe dimensions. Note that stereo modes can
12133 * increase the actual pipe size due to the frame doubling and
12134 * insertion of additional space for blanks between the frame. This
12135 * is stored in the crtc timings. We use the requested mode to do this
12136 * computation to clearly distinguish it from the adjusted mode, which
12137 * can be changed by the connectors in the below retry loop.
12138 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012139 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012140 &pipe_config->pipe_src_w,
12141 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012142
Daniel Vettere29c22c2013-02-21 00:00:16 +010012143encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012144 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012145 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012146 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012147
Daniel Vetter135c81b2013-07-21 21:37:09 +020012148 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012149 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12150 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012151
Daniel Vetter7758a112012-07-08 19:40:39 +020012152 /* Pass our mode to the connectors and the CRTC to give them a chance to
12153 * adjust it according to limitations or connector properties, and also
12154 * a chance to reject the mode entirely.
12155 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012156 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012157 if (connector_state->crtc != crtc)
12158 continue;
12159
12160 encoder = to_intel_encoder(connector_state->best_encoder);
12161
Daniel Vetterefea6e82013-07-21 21:36:59 +020012162 if (!(encoder->compute_config(encoder, pipe_config))) {
12163 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012164 goto fail;
12165 }
12166 }
12167
Daniel Vetterff9a6752013-06-01 17:16:21 +020012168 /* Set default port clock if not overwritten by the encoder. Needs to be
12169 * done afterwards in case the encoder adjusts the mode. */
12170 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012171 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012172 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012173
Daniel Vettera43f6e02013-06-07 23:10:32 +020012174 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012175 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012176 DRM_DEBUG_KMS("CRTC fixup failed\n");
12177 goto fail;
12178 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012179
12180 if (ret == RETRY) {
12181 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12182 ret = -EINVAL;
12183 goto fail;
12184 }
12185
12186 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12187 retry = false;
12188 goto encoder_retry;
12189 }
12190
Daniel Vettere8fa4272015-08-12 11:43:34 +020012191 /* Dithering seems to not pass-through bits correctly when it should, so
12192 * only enable it on 6bpc panels. */
12193 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012194 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012195 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012196
Daniel Vetter7758a112012-07-08 19:40:39 +020012197fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012198 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012199}
12200
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012201static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012202intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012203{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012204 struct drm_crtc *crtc;
12205 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012206 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012207
Ville Syrjälä76688512014-01-10 11:28:06 +020012208 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012209 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012210 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012211
12212 /* Update hwmode for vblank functions */
12213 if (crtc->state->active)
12214 crtc->hwmode = crtc->state->adjusted_mode;
12215 else
12216 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012217 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012218}
12219
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012220static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012221{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012222 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012223
12224 if (clock1 == clock2)
12225 return true;
12226
12227 if (!clock1 || !clock2)
12228 return false;
12229
12230 diff = abs(clock1 - clock2);
12231
12232 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12233 return true;
12234
12235 return false;
12236}
12237
Daniel Vetter25c5b262012-07-08 22:08:04 +020012238#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12239 list_for_each_entry((intel_crtc), \
12240 &(dev)->mode_config.crtc_list, \
12241 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012242 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012243
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012244
12245static bool
12246intel_compare_m_n(unsigned int m, unsigned int n,
12247 unsigned int m2, unsigned int n2,
12248 bool exact)
12249{
12250 if (m == m2 && n == n2)
12251 return true;
12252
12253 if (exact || !m || !n || !m2 || !n2)
12254 return false;
12255
12256 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12257
12258 if (m > m2) {
12259 while (m > m2) {
12260 m2 <<= 1;
12261 n2 <<= 1;
12262 }
12263 } else if (m < m2) {
12264 while (m < m2) {
12265 m <<= 1;
12266 n <<= 1;
12267 }
12268 }
12269
12270 return m == m2 && n == n2;
12271}
12272
12273static bool
12274intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12275 struct intel_link_m_n *m2_n2,
12276 bool adjust)
12277{
12278 if (m_n->tu == m2_n2->tu &&
12279 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12280 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12281 intel_compare_m_n(m_n->link_m, m_n->link_n,
12282 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12283 if (adjust)
12284 *m2_n2 = *m_n;
12285
12286 return true;
12287 }
12288
12289 return false;
12290}
12291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012292static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012293intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012294 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012295 struct intel_crtc_state *pipe_config,
12296 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012297{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012298 bool ret = true;
12299
12300#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12301 do { \
12302 if (!adjust) \
12303 DRM_ERROR(fmt, ##__VA_ARGS__); \
12304 else \
12305 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12306 } while (0)
12307
Daniel Vetter66e985c2013-06-05 13:34:20 +020012308#define PIPE_CONF_CHECK_X(name) \
12309 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012310 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012311 "(expected 0x%08x, found 0x%08x)\n", \
12312 current_config->name, \
12313 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012314 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012315 }
12316
Daniel Vetter08a24032013-04-19 11:25:34 +020012317#define PIPE_CONF_CHECK_I(name) \
12318 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012319 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012320 "(expected %i, found %i)\n", \
12321 current_config->name, \
12322 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 ret = false; \
12324 }
12325
12326#define PIPE_CONF_CHECK_M_N(name) \
12327 if (!intel_compare_link_m_n(&current_config->name, \
12328 &pipe_config->name,\
12329 adjust)) { \
12330 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12331 "(expected tu %i gmch %i/%i link %i/%i, " \
12332 "found tu %i, gmch %i/%i link %i/%i)\n", \
12333 current_config->name.tu, \
12334 current_config->name.gmch_m, \
12335 current_config->name.gmch_n, \
12336 current_config->name.link_m, \
12337 current_config->name.link_n, \
12338 pipe_config->name.tu, \
12339 pipe_config->name.gmch_m, \
12340 pipe_config->name.gmch_n, \
12341 pipe_config->name.link_m, \
12342 pipe_config->name.link_n); \
12343 ret = false; \
12344 }
12345
12346#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12347 if (!intel_compare_link_m_n(&current_config->name, \
12348 &pipe_config->name, adjust) && \
12349 !intel_compare_link_m_n(&current_config->alt_name, \
12350 &pipe_config->name, adjust)) { \
12351 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12352 "(expected tu %i gmch %i/%i link %i/%i, " \
12353 "or tu %i gmch %i/%i link %i/%i, " \
12354 "found tu %i, gmch %i/%i link %i/%i)\n", \
12355 current_config->name.tu, \
12356 current_config->name.gmch_m, \
12357 current_config->name.gmch_n, \
12358 current_config->name.link_m, \
12359 current_config->name.link_n, \
12360 current_config->alt_name.tu, \
12361 current_config->alt_name.gmch_m, \
12362 current_config->alt_name.gmch_n, \
12363 current_config->alt_name.link_m, \
12364 current_config->alt_name.link_n, \
12365 pipe_config->name.tu, \
12366 pipe_config->name.gmch_m, \
12367 pipe_config->name.gmch_n, \
12368 pipe_config->name.link_m, \
12369 pipe_config->name.link_n); \
12370 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012371 }
12372
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012373/* This is required for BDW+ where there is only one set of registers for
12374 * switching between high and low RR.
12375 * This macro can be used whenever a comparison has to be made between one
12376 * hw state and multiple sw state variables.
12377 */
12378#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12379 if ((current_config->name != pipe_config->name) && \
12380 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012381 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012382 "(expected %i or %i, found %i)\n", \
12383 current_config->name, \
12384 current_config->alt_name, \
12385 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012387 }
12388
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012389#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12390 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012391 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012392 "(expected %i, found %i)\n", \
12393 current_config->name & (mask), \
12394 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012396 }
12397
Ville Syrjälä5e550652013-09-06 23:29:07 +030012398#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12399 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012400 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012401 "(expected %i, found %i)\n", \
12402 current_config->name, \
12403 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012405 }
12406
Daniel Vetterbb760062013-06-06 14:55:52 +020012407#define PIPE_CONF_QUIRK(quirk) \
12408 ((current_config->quirks | pipe_config->quirks) & (quirk))
12409
Daniel Vettereccb1402013-05-22 00:50:22 +020012410 PIPE_CONF_CHECK_I(cpu_transcoder);
12411
Daniel Vetter08a24032013-04-19 11:25:34 +020012412 PIPE_CONF_CHECK_I(has_pch_encoder);
12413 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012414 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012415
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012416 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012417
12418 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012419 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012420
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012421 PIPE_CONF_CHECK_I(has_drrs);
12422 if (current_config->has_drrs)
12423 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12424 } else
12425 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012426
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012427 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12428 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12429 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12430 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12431 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12432 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012433
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012434 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12435 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12436 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012440
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012441 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012442 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012443 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12444 IS_VALLEYVIEW(dev))
12445 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012446 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012447
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012448 PIPE_CONF_CHECK_I(has_audio);
12449
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012450 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012451 DRM_MODE_FLAG_INTERLACE);
12452
Daniel Vetterbb760062013-06-06 14:55:52 +020012453 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012454 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012455 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012456 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012457 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012458 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012459 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012460 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012461 DRM_MODE_FLAG_NVSYNC);
12462 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012463
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012464 PIPE_CONF_CHECK_I(pipe_src_w);
12465 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012466
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012467 PIPE_CONF_CHECK_I(gmch_pfit.control);
12468 /* pfit ratios are autocomputed by the hw on gen4+ */
12469 if (INTEL_INFO(dev)->gen < 4)
12470 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12471 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012472
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012473 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12474 if (current_config->pch_pfit.enabled) {
12475 PIPE_CONF_CHECK_I(pch_pfit.pos);
12476 PIPE_CONF_CHECK_I(pch_pfit.size);
12477 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012478
Chandra Kondurua1b22782015-04-07 15:28:45 -070012479 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12480
Jesse Barnese59150d2014-01-07 13:30:45 -080012481 /* BDW+ don't expose a synchronous way to read the state */
12482 if (IS_HASWELL(dev))
12483 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012484
Ville Syrjälä282740f2013-09-04 18:30:03 +030012485 PIPE_CONF_CHECK_I(double_wide);
12486
Daniel Vetter26804af2014-06-25 22:01:55 +030012487 PIPE_CONF_CHECK_X(ddi_pll_sel);
12488
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012489 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012490 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012491 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012492 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12493 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012494 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012495 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12496 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12497 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012498
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012499 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12500 PIPE_CONF_CHECK_I(pipe_bpp);
12501
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012502 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012503 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012504
Daniel Vetter66e985c2013-06-05 13:34:20 +020012505#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012506#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012507#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012508#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012509#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012510#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012511#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012512
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012514}
12515
Damien Lespiau08db6652014-11-04 17:06:52 +000012516static void check_wm_state(struct drm_device *dev)
12517{
12518 struct drm_i915_private *dev_priv = dev->dev_private;
12519 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12520 struct intel_crtc *intel_crtc;
12521 int plane;
12522
12523 if (INTEL_INFO(dev)->gen < 9)
12524 return;
12525
12526 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12527 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12528
12529 for_each_intel_crtc(dev, intel_crtc) {
12530 struct skl_ddb_entry *hw_entry, *sw_entry;
12531 const enum pipe pipe = intel_crtc->pipe;
12532
12533 if (!intel_crtc->active)
12534 continue;
12535
12536 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012537 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012538 hw_entry = &hw_ddb.plane[pipe][plane];
12539 sw_entry = &sw_ddb->plane[pipe][plane];
12540
12541 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12542 continue;
12543
12544 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12545 "(expected (%u,%u), found (%u,%u))\n",
12546 pipe_name(pipe), plane + 1,
12547 sw_entry->start, sw_entry->end,
12548 hw_entry->start, hw_entry->end);
12549 }
12550
12551 /* cursor */
12552 hw_entry = &hw_ddb.cursor[pipe];
12553 sw_entry = &sw_ddb->cursor[pipe];
12554
12555 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12556 continue;
12557
12558 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12559 "(expected (%u,%u), found (%u,%u))\n",
12560 pipe_name(pipe),
12561 sw_entry->start, sw_entry->end,
12562 hw_entry->start, hw_entry->end);
12563 }
12564}
12565
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012566static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012567check_connector_state(struct drm_device *dev,
12568 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012569{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012570 struct drm_connector_state *old_conn_state;
12571 struct drm_connector *connector;
12572 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012573
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012574 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12575 struct drm_encoder *encoder = connector->encoder;
12576 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012577
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012578 /* This also checks the encoder/connector hw state with the
12579 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012580 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012581
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012582 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012583 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012584 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012585}
12586
12587static void
12588check_encoder_state(struct drm_device *dev)
12589{
12590 struct intel_encoder *encoder;
12591 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012592
Damien Lespiaub2784e12014-08-05 11:29:37 +010012593 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012594 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012595 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012596
12597 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12598 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012599 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012600
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012601 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012602 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012603 continue;
12604 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012605
12606 I915_STATE_WARN(connector->base.state->crtc !=
12607 encoder->base.crtc,
12608 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012609 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012610
Rob Clarke2c719b2014-12-15 13:56:32 -050012611 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612 "encoder's enabled state mismatch "
12613 "(expected %i, found %i)\n",
12614 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012615
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012616 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012617 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012618
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012619 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012620 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012621 "encoder detached but still enabled on pipe %c.\n",
12622 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012623 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012624 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012625}
12626
12627static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012628check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012629{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012630 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012631 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012632 struct drm_crtc_state *old_crtc_state;
12633 struct drm_crtc *crtc;
12634 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012635
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012636 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12638 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012639 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012641 if (!needs_modeset(crtc->state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012642 continue;
12643
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012644 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12645 pipe_config = to_intel_crtc_state(old_crtc_state);
12646 memset(pipe_config, 0, sizeof(*pipe_config));
12647 pipe_config->base.crtc = crtc;
12648 pipe_config->base.state = old_state;
12649
12650 DRM_DEBUG_KMS("[CRTC:%d]\n",
12651 crtc->base.id);
12652
12653 active = dev_priv->display.get_pipe_config(intel_crtc,
12654 pipe_config);
12655
12656 /* hw state is inconsistent with the pipe quirk */
12657 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12658 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12659 active = crtc->state->active;
12660
12661 I915_STATE_WARN(crtc->state->active != active,
12662 "crtc active state doesn't match with hw state "
12663 "(expected %i, found %i)\n", crtc->state->active, active);
12664
12665 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12666 "transitional active state does not match atomic hw state "
12667 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12668
12669 for_each_encoder_on_crtc(dev, crtc, encoder) {
12670 enum pipe pipe;
12671
12672 active = encoder->get_hw_state(encoder, &pipe);
12673 I915_STATE_WARN(active != crtc->state->active,
12674 "[ENCODER:%i] active %i with crtc active %i\n",
12675 encoder->base.base.id, active, crtc->state->active);
12676
12677 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12678 "Encoder connected to wrong pipe %c\n",
12679 pipe_name(pipe));
12680
12681 if (active)
12682 encoder->get_config(encoder, pipe_config);
12683 }
12684
12685 if (!crtc->state->active)
12686 continue;
12687
12688 sw_config = to_intel_crtc_state(crtc->state);
12689 if (!intel_pipe_config_compare(dev, sw_config,
12690 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012691 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012692 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012693 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012694 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012695 "[sw state]");
12696 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012697 }
12698}
12699
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012700static void
12701check_shared_dpll_state(struct drm_device *dev)
12702{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012703 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012704 struct intel_crtc *crtc;
12705 struct intel_dpll_hw_state dpll_hw_state;
12706 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012707
12708 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12709 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12710 int enabled_crtcs = 0, active_crtcs = 0;
12711 bool active;
12712
12713 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12714
12715 DRM_DEBUG_KMS("%s\n", pll->name);
12716
12717 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12718
Rob Clarke2c719b2014-12-15 13:56:32 -050012719 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012720 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012721 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012722 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012723 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012724 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012725 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012726 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012727 "pll on state mismatch (expected %i, found %i)\n",
12728 pll->on, active);
12729
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012730 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012731 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012732 enabled_crtcs++;
12733 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12734 active_crtcs++;
12735 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012736 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012737 "pll active crtcs mismatch (expected %i, found %i)\n",
12738 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012739 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012740 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012741 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012742
Rob Clarke2c719b2014-12-15 13:56:32 -050012743 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012744 sizeof(dpll_hw_state)),
12745 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012746 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012747}
12748
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012749static void
12750intel_modeset_check_state(struct drm_device *dev,
12751 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012752{
Damien Lespiau08db6652014-11-04 17:06:52 +000012753 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012754 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012755 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012756 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012757 check_shared_dpll_state(dev);
12758}
12759
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012760void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012761 int dotclock)
12762{
12763 /*
12764 * FDI already provided one idea for the dotclock.
12765 * Yell if the encoder disagrees.
12766 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012767 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012768 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012769 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012770}
12771
Ville Syrjälä80715b22014-05-15 20:23:23 +030012772static void update_scanline_offset(struct intel_crtc *crtc)
12773{
12774 struct drm_device *dev = crtc->base.dev;
12775
12776 /*
12777 * The scanline counter increments at the leading edge of hsync.
12778 *
12779 * On most platforms it starts counting from vtotal-1 on the
12780 * first active line. That means the scanline counter value is
12781 * always one less than what we would expect. Ie. just after
12782 * start of vblank, which also occurs at start of hsync (on the
12783 * last active line), the scanline counter will read vblank_start-1.
12784 *
12785 * On gen2 the scanline counter starts counting from 1 instead
12786 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12787 * to keep the value positive), instead of adding one.
12788 *
12789 * On HSW+ the behaviour of the scanline counter depends on the output
12790 * type. For DP ports it behaves like most other platforms, but on HDMI
12791 * there's an extra 1 line difference. So we need to add two instead of
12792 * one to the value.
12793 */
12794 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012795 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012796 int vtotal;
12797
12798 vtotal = mode->crtc_vtotal;
12799 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12800 vtotal /= 2;
12801
12802 crtc->scanline_offset = vtotal - 1;
12803 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012804 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012805 crtc->scanline_offset = 2;
12806 } else
12807 crtc->scanline_offset = 1;
12808}
12809
Maarten Lankhorstad421372015-06-15 12:33:42 +020012810static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012811{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012812 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012813 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012814 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012815 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012816 struct intel_crtc_state *intel_crtc_state;
12817 struct drm_crtc *crtc;
12818 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012819 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012820
12821 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012822 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012823
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012824 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012825 int dpll;
12826
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012827 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012828 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012829 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012830
Maarten Lankhorstad421372015-06-15 12:33:42 +020012831 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012832 continue;
12833
Maarten Lankhorstad421372015-06-15 12:33:42 +020012834 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012835
Maarten Lankhorstad421372015-06-15 12:33:42 +020012836 if (!shared_dpll)
12837 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12838
12839 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012840 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012841}
12842
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012843/*
12844 * This implements the workaround described in the "notes" section of the mode
12845 * set sequence documentation. When going from no pipes or single pipe to
12846 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12847 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12848 */
12849static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12850{
12851 struct drm_crtc_state *crtc_state;
12852 struct intel_crtc *intel_crtc;
12853 struct drm_crtc *crtc;
12854 struct intel_crtc_state *first_crtc_state = NULL;
12855 struct intel_crtc_state *other_crtc_state = NULL;
12856 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12857 int i;
12858
12859 /* look at all crtc's that are going to be enabled in during modeset */
12860 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12861 intel_crtc = to_intel_crtc(crtc);
12862
12863 if (!crtc_state->active || !needs_modeset(crtc_state))
12864 continue;
12865
12866 if (first_crtc_state) {
12867 other_crtc_state = to_intel_crtc_state(crtc_state);
12868 break;
12869 } else {
12870 first_crtc_state = to_intel_crtc_state(crtc_state);
12871 first_pipe = intel_crtc->pipe;
12872 }
12873 }
12874
12875 /* No workaround needed? */
12876 if (!first_crtc_state)
12877 return 0;
12878
12879 /* w/a possibly needed, check how many crtc's are already enabled. */
12880 for_each_intel_crtc(state->dev, intel_crtc) {
12881 struct intel_crtc_state *pipe_config;
12882
12883 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12884 if (IS_ERR(pipe_config))
12885 return PTR_ERR(pipe_config);
12886
12887 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12888
12889 if (!pipe_config->base.active ||
12890 needs_modeset(&pipe_config->base))
12891 continue;
12892
12893 /* 2 or more enabled crtcs means no need for w/a */
12894 if (enabled_pipe != INVALID_PIPE)
12895 return 0;
12896
12897 enabled_pipe = intel_crtc->pipe;
12898 }
12899
12900 if (enabled_pipe != INVALID_PIPE)
12901 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12902 else if (other_crtc_state)
12903 other_crtc_state->hsw_workaround_pipe = first_pipe;
12904
12905 return 0;
12906}
12907
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012908static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12909{
12910 struct drm_crtc *crtc;
12911 struct drm_crtc_state *crtc_state;
12912 int ret = 0;
12913
12914 /* add all active pipes to the state */
12915 for_each_crtc(state->dev, crtc) {
12916 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12917 if (IS_ERR(crtc_state))
12918 return PTR_ERR(crtc_state);
12919
12920 if (!crtc_state->active || needs_modeset(crtc_state))
12921 continue;
12922
12923 crtc_state->mode_changed = true;
12924
12925 ret = drm_atomic_add_affected_connectors(state, crtc);
12926 if (ret)
12927 break;
12928
12929 ret = drm_atomic_add_affected_planes(state, crtc);
12930 if (ret)
12931 break;
12932 }
12933
12934 return ret;
12935}
12936
12937
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012938static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012939{
12940 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012941 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012942 int ret;
12943
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012944 if (!check_digital_port_conflicts(state)) {
12945 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12946 return -EINVAL;
12947 }
12948
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012949 /*
12950 * See if the config requires any additional preparation, e.g.
12951 * to adjust global state with pipes off. We need to do this
12952 * here so we can get the modeset_pipe updated config for the new
12953 * mode set on this crtc. For other crtcs we need to use the
12954 * adjusted_mode bits in the crtc directly.
12955 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012956 if (dev_priv->display.modeset_calc_cdclk) {
12957 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012958
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012959 ret = dev_priv->display.modeset_calc_cdclk(state);
12960
12961 cdclk = to_intel_atomic_state(state)->cdclk;
12962 if (!ret && cdclk != dev_priv->cdclk_freq)
12963 ret = intel_modeset_all_pipes(state);
12964
12965 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012966 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012967 } else
12968 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012969
Maarten Lankhorstad421372015-06-15 12:33:42 +020012970 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012971
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012972 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012973 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012974
Maarten Lankhorstad421372015-06-15 12:33:42 +020012975 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012976}
12977
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012978/**
12979 * intel_atomic_check - validate state object
12980 * @dev: drm device
12981 * @state: state to validate
12982 */
12983static int intel_atomic_check(struct drm_device *dev,
12984 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012985{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012986 struct drm_crtc *crtc;
12987 struct drm_crtc_state *crtc_state;
12988 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012989 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012990
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012991 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012992 if (ret)
12993 return ret;
12994
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012995 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012996 struct intel_crtc_state *pipe_config =
12997 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012998
12999 /* Catch I915_MODE_FLAG_INHERITED */
13000 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13001 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013002
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013003 if (!crtc_state->enable) {
13004 if (needs_modeset(crtc_state))
13005 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013006 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013007 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013008
Daniel Vetter26495482015-07-15 14:15:52 +020013009 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013010 continue;
13011
Daniel Vetter26495482015-07-15 14:15:52 +020013012 /* FIXME: For only active_changed we shouldn't need to do any
13013 * state recomputation at all. */
13014
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013015 ret = drm_atomic_add_affected_connectors(state, crtc);
13016 if (ret)
13017 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013018
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013019 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013020 if (ret)
13021 return ret;
13022
Daniel Vetter26495482015-07-15 14:15:52 +020013023 if (i915.fastboot &&
13024 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013025 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013026 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013027 crtc_state->mode_changed = false;
13028 }
13029
13030 if (needs_modeset(crtc_state)) {
13031 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013032
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013033 ret = drm_atomic_add_affected_planes(state, crtc);
13034 if (ret)
13035 return ret;
13036 }
13037
Daniel Vetter26495482015-07-15 14:15:52 +020013038 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13039 needs_modeset(crtc_state) ?
13040 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013041 }
13042
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013043 if (any_ms) {
13044 ret = intel_modeset_checks(state);
13045
13046 if (ret)
13047 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013048 } else
13049 to_intel_atomic_state(state)->cdclk =
13050 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013051
13052 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013053}
13054
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013055/**
13056 * intel_atomic_commit - commit validated state object
13057 * @dev: DRM device
13058 * @state: the top-level driver state object
13059 * @async: asynchronous commit
13060 *
13061 * This function commits a top-level state object that has been validated
13062 * with drm_atomic_helper_check().
13063 *
13064 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13065 * we can only handle plane-related operations and do not yet support
13066 * asynchronous commit.
13067 *
13068 * RETURNS
13069 * Zero for success or -errno.
13070 */
13071static int intel_atomic_commit(struct drm_device *dev,
13072 struct drm_atomic_state *state,
13073 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013074{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013075 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013078 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013079 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013080 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013081
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013082 if (async) {
13083 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13084 return -EINVAL;
13085 }
13086
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013087 ret = drm_atomic_helper_prepare_planes(dev, state);
13088 if (ret)
13089 return ret;
13090
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013091 drm_atomic_helper_swap_state(dev, state);
13092
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013093 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13095
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013096 if (!needs_modeset(crtc->state))
13097 continue;
13098
13099 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013100 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013101
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013102 if (crtc_state->active) {
13103 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13104 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013105 intel_crtc->active = false;
13106 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013107 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013108 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013109
Daniel Vetterea9d7582012-07-10 10:42:52 +020013110 /* Only after disabling all output pipelines that will be changed can we
13111 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013112 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013113
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013114 if (any_ms) {
13115 intel_shared_dpll_commit(state);
13116
13117 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013118 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013119 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013120
Daniel Vettera6778b32012-07-02 09:56:42 +020013121 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013122 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13124 bool modeset = needs_modeset(crtc->state);
13125
13126 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013127 update_scanline_offset(to_intel_crtc(crtc));
13128 dev_priv->display.crtc_enable(crtc);
13129 }
13130
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013131 if (!modeset)
13132 intel_pre_plane_update(intel_crtc);
13133
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013134 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013135 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013136 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013137
Daniel Vettera6778b32012-07-02 09:56:42 +020013138 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013139
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013140 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013141 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013142
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013143 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013144 intel_modeset_check_state(dev, state);
13145
13146 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013147
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013148 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013149}
13150
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013151void intel_crtc_restore_mode(struct drm_crtc *crtc)
13152{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013153 struct drm_device *dev = crtc->dev;
13154 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013155 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013156 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013157
13158 state = drm_atomic_state_alloc(dev);
13159 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013160 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013161 crtc->base.id);
13162 return;
13163 }
13164
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013165 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013167retry:
13168 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13169 ret = PTR_ERR_OR_ZERO(crtc_state);
13170 if (!ret) {
13171 if (!crtc_state->active)
13172 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013173
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013174 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013175 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013176 }
13177
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013178 if (ret == -EDEADLK) {
13179 drm_atomic_state_clear(state);
13180 drm_modeset_backoff(state->acquire_ctx);
13181 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013182 }
13183
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013184 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013185out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013186 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013187}
13188
Daniel Vetter25c5b262012-07-08 22:08:04 +020013189#undef for_each_intel_crtc_masked
13190
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013191static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013192 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013193 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013194 .destroy = intel_crtc_destroy,
13195 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013196 .atomic_duplicate_state = intel_crtc_duplicate_state,
13197 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013198};
13199
Daniel Vetter53589012013-06-05 13:34:16 +020013200static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13201 struct intel_shared_dpll *pll,
13202 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013203{
Daniel Vetter53589012013-06-05 13:34:16 +020013204 uint32_t val;
13205
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013206 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013207 return false;
13208
Daniel Vetter53589012013-06-05 13:34:16 +020013209 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013210 hw_state->dpll = val;
13211 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13212 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013213
13214 return val & DPLL_VCO_ENABLE;
13215}
13216
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013217static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13218 struct intel_shared_dpll *pll)
13219{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013220 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13221 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013222}
13223
Daniel Vettere7b903d2013-06-05 13:34:14 +020013224static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13225 struct intel_shared_dpll *pll)
13226{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013227 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013228 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013229
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013230 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013231
13232 /* Wait for the clocks to stabilize. */
13233 POSTING_READ(PCH_DPLL(pll->id));
13234 udelay(150);
13235
13236 /* The pixel multiplier can only be updated once the
13237 * DPLL is enabled and the clocks are stable.
13238 *
13239 * So write it again.
13240 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013241 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013242 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013243 udelay(200);
13244}
13245
13246static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13247 struct intel_shared_dpll *pll)
13248{
13249 struct drm_device *dev = dev_priv->dev;
13250 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013251
13252 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013253 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013254 if (intel_crtc_to_shared_dpll(crtc) == pll)
13255 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13256 }
13257
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013258 I915_WRITE(PCH_DPLL(pll->id), 0);
13259 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013260 udelay(200);
13261}
13262
Daniel Vetter46edb022013-06-05 13:34:12 +020013263static char *ibx_pch_dpll_names[] = {
13264 "PCH DPLL A",
13265 "PCH DPLL B",
13266};
13267
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013268static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013269{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013270 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013271 int i;
13272
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013273 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013274
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013275 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013276 dev_priv->shared_dplls[i].id = i;
13277 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013278 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013279 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13280 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013281 dev_priv->shared_dplls[i].get_hw_state =
13282 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013283 }
13284}
13285
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013286static void intel_shared_dpll_init(struct drm_device *dev)
13287{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013289
Ville Syrjäläb6283052015-06-03 15:45:07 +030013290 intel_update_cdclk(dev);
13291
Daniel Vetter9cd86932014-06-25 22:01:57 +030013292 if (HAS_DDI(dev))
13293 intel_ddi_pll_init(dev);
13294 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013295 ibx_pch_dpll_init(dev);
13296 else
13297 dev_priv->num_shared_dpll = 0;
13298
13299 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013300}
13301
Matt Roper6beb8c232014-12-01 15:40:14 -080013302/**
13303 * intel_prepare_plane_fb - Prepare fb for usage on plane
13304 * @plane: drm plane to prepare for
13305 * @fb: framebuffer to prepare for presentation
13306 *
13307 * Prepares a framebuffer for usage on a display plane. Generally this
13308 * involves pinning the underlying object and updating the frontbuffer tracking
13309 * bits. Some older platforms need special physical address handling for
13310 * cursor planes.
13311 *
13312 * Returns 0 on success, negative error code on failure.
13313 */
13314int
13315intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013316 struct drm_framebuffer *fb,
13317 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013318{
13319 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013320 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013321 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13322 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013323 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013324
Matt Roperea2c67b2014-12-23 10:41:52 -080013325 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013326 return 0;
13327
Matt Roper4c345742014-07-09 16:22:10 -070013328 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013329
Matt Roper6beb8c232014-12-01 15:40:14 -080013330 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13331 INTEL_INFO(dev)->cursor_needs_physical) {
13332 int align = IS_I830(dev) ? 16 * 1024 : 256;
13333 ret = i915_gem_object_attach_phys(obj, align);
13334 if (ret)
13335 DRM_DEBUG_KMS("failed to attach phys object\n");
13336 } else {
John Harrison91af1272015-06-18 13:14:56 +010013337 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013338 }
13339
13340 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013341 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013342
13343 mutex_unlock(&dev->struct_mutex);
13344
13345 return ret;
13346}
13347
Matt Roper38f3ce32014-12-02 07:45:25 -080013348/**
13349 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13350 * @plane: drm plane to clean up for
13351 * @fb: old framebuffer that was on plane
13352 *
13353 * Cleans up a framebuffer that has just been removed from a plane.
13354 */
13355void
13356intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013357 struct drm_framebuffer *fb,
13358 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013359{
13360 struct drm_device *dev = plane->dev;
13361 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13362
13363 if (WARN_ON(!obj))
13364 return;
13365
13366 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13367 !INTEL_INFO(dev)->cursor_needs_physical) {
13368 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013369 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013370 mutex_unlock(&dev->struct_mutex);
13371 }
Matt Roper465c1202014-05-29 08:06:54 -070013372}
13373
Chandra Konduru6156a452015-04-27 13:48:39 -070013374int
13375skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13376{
13377 int max_scale;
13378 struct drm_device *dev;
13379 struct drm_i915_private *dev_priv;
13380 int crtc_clock, cdclk;
13381
13382 if (!intel_crtc || !crtc_state)
13383 return DRM_PLANE_HELPER_NO_SCALING;
13384
13385 dev = intel_crtc->base.dev;
13386 dev_priv = dev->dev_private;
13387 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013388 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013389
13390 if (!crtc_clock || !cdclk)
13391 return DRM_PLANE_HELPER_NO_SCALING;
13392
13393 /*
13394 * skl max scale is lower of:
13395 * close to 3 but not 3, -1 is for that purpose
13396 * or
13397 * cdclk/crtc_clock
13398 */
13399 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13400
13401 return max_scale;
13402}
13403
Matt Roper465c1202014-05-29 08:06:54 -070013404static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013405intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013406 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013407 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013408{
Matt Roper2b875c22014-12-01 15:40:13 -080013409 struct drm_crtc *crtc = state->base.crtc;
13410 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013411 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013412 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13413 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013414
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013415 /* use scaler when colorkey is not required */
13416 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013417 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013418 min_scale = 1;
13419 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013420 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013421 }
Sonika Jindald8106362015-04-10 14:37:28 +053013422
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013423 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13424 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013425 min_scale, max_scale,
13426 can_position, true,
13427 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013428}
13429
Gustavo Padovan14af2932014-10-24 14:51:31 +010013430static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013431intel_commit_primary_plane(struct drm_plane *plane,
13432 struct intel_plane_state *state)
13433{
Matt Roper2b875c22014-12-01 15:40:13 -080013434 struct drm_crtc *crtc = state->base.crtc;
13435 struct drm_framebuffer *fb = state->base.fb;
13436 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013437 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013438 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013439 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013440
Matt Roperea2c67b2014-12-23 10:41:52 -080013441 crtc = crtc ? crtc : plane->crtc;
13442 intel_crtc = to_intel_crtc(crtc);
13443
Matt Ropercf4c7c12014-12-04 10:27:42 -080013444 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013445 crtc->x = src->x1 >> 16;
13446 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013447
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013448 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013449 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013450
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013451 if (state->visible)
13452 /* FIXME: kill this fastboot hack */
13453 intel_update_pipe_size(intel_crtc);
13454
13455 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013456}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013457
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013458static void
13459intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013460 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013461{
13462 struct drm_device *dev = plane->dev;
13463 struct drm_i915_private *dev_priv = dev->dev_private;
13464
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013465 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13466}
13467
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013468static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13469 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013470{
13471 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013473
Ville Syrjäläf015c552015-06-24 22:00:02 +030013474 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013475 intel_update_watermarks(crtc);
13476
Matt Roperc34c9ee2014-12-23 10:41:50 -080013477 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013478 if (crtc->state->active)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013479 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013480
13481 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13482 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013483}
13484
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013485static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13486 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013487{
Matt Roper32b7eee2014-12-24 07:59:06 -080013488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013489
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013490 if (crtc->state->active)
13491 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013492}
13493
Matt Ropercf4c7c12014-12-04 10:27:42 -080013494/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013495 * intel_plane_destroy - destroy a plane
13496 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013497 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013498 * Common destruction function for all types of planes (primary, cursor,
13499 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013500 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013501void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013502{
13503 struct intel_plane *intel_plane = to_intel_plane(plane);
13504 drm_plane_cleanup(plane);
13505 kfree(intel_plane);
13506}
13507
Matt Roper65a3fea2015-01-21 16:35:42 -080013508const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013509 .update_plane = drm_atomic_helper_update_plane,
13510 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013511 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013512 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013513 .atomic_get_property = intel_plane_atomic_get_property,
13514 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013515 .atomic_duplicate_state = intel_plane_duplicate_state,
13516 .atomic_destroy_state = intel_plane_destroy_state,
13517
Matt Roper465c1202014-05-29 08:06:54 -070013518};
13519
13520static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13521 int pipe)
13522{
13523 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013524 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013525 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013526 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013527
13528 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13529 if (primary == NULL)
13530 return NULL;
13531
Matt Roper8e7d6882015-01-21 16:35:41 -080013532 state = intel_create_plane_state(&primary->base);
13533 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013534 kfree(primary);
13535 return NULL;
13536 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013537 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013538
Matt Roper465c1202014-05-29 08:06:54 -070013539 primary->can_scale = false;
13540 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013541 if (INTEL_INFO(dev)->gen >= 9) {
13542 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013543 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013544 }
Matt Roper465c1202014-05-29 08:06:54 -070013545 primary->pipe = pipe;
13546 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013547 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013548 primary->check_plane = intel_check_primary_plane;
13549 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013550 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013551 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13552 primary->plane = !pipe;
13553
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013554 if (INTEL_INFO(dev)->gen >= 9) {
13555 intel_primary_formats = skl_primary_formats;
13556 num_formats = ARRAY_SIZE(skl_primary_formats);
13557 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013558 intel_primary_formats = i965_primary_formats;
13559 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013560 } else {
13561 intel_primary_formats = i8xx_primary_formats;
13562 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013563 }
13564
13565 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013566 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013567 intel_primary_formats, num_formats,
13568 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013569
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013570 if (INTEL_INFO(dev)->gen >= 4)
13571 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013572
Matt Roperea2c67b2014-12-23 10:41:52 -080013573 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13574
Matt Roper465c1202014-05-29 08:06:54 -070013575 return &primary->base;
13576}
13577
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013578void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13579{
13580 if (!dev->mode_config.rotation_property) {
13581 unsigned long flags = BIT(DRM_ROTATE_0) |
13582 BIT(DRM_ROTATE_180);
13583
13584 if (INTEL_INFO(dev)->gen >= 9)
13585 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13586
13587 dev->mode_config.rotation_property =
13588 drm_mode_create_rotation_property(dev, flags);
13589 }
13590 if (dev->mode_config.rotation_property)
13591 drm_object_attach_property(&plane->base.base,
13592 dev->mode_config.rotation_property,
13593 plane->base.state->rotation);
13594}
13595
Matt Roper3d7d6512014-06-10 08:28:13 -070013596static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013597intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013598 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013599 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013600{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013601 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013602 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013603 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013604 unsigned stride;
13605 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013606
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013607 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13608 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013609 DRM_PLANE_HELPER_NO_SCALING,
13610 DRM_PLANE_HELPER_NO_SCALING,
13611 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013612 if (ret)
13613 return ret;
13614
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013615 /* if we want to turn off the cursor ignore width and height */
13616 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013617 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013618
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013619 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013620 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013621 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13622 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013623 return -EINVAL;
13624 }
13625
Matt Roperea2c67b2014-12-23 10:41:52 -080013626 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13627 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013628 DRM_DEBUG_KMS("buffer is too small\n");
13629 return -ENOMEM;
13630 }
13631
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013632 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013633 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013634 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013635 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013636
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013637 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013638}
13639
Matt Roperf4a2cf22014-12-01 15:40:12 -080013640static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013641intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013642 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013643{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013644 intel_crtc_update_cursor(crtc, false);
13645}
13646
13647static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013648intel_commit_cursor_plane(struct drm_plane *plane,
13649 struct intel_plane_state *state)
13650{
Matt Roper2b875c22014-12-01 15:40:13 -080013651 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013652 struct drm_device *dev = plane->dev;
13653 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013654 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013655 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013656
Matt Roperea2c67b2014-12-23 10:41:52 -080013657 crtc = crtc ? crtc : plane->crtc;
13658 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013659
Matt Roperea2c67b2014-12-23 10:41:52 -080013660 plane->fb = state->base.fb;
13661 crtc->cursor_x = state->base.crtc_x;
13662 crtc->cursor_y = state->base.crtc_y;
13663
Gustavo Padovana912f122014-12-01 15:40:10 -080013664 if (intel_crtc->cursor_bo == obj)
13665 goto update;
13666
Matt Roperf4a2cf22014-12-01 15:40:12 -080013667 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013668 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013669 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013670 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013671 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013672 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013673
Gustavo Padovana912f122014-12-01 15:40:10 -080013674 intel_crtc->cursor_addr = addr;
13675 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013676
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013677update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013678 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013679 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013680}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013681
Matt Roper3d7d6512014-06-10 08:28:13 -070013682static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13683 int pipe)
13684{
13685 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013686 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013687
13688 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13689 if (cursor == NULL)
13690 return NULL;
13691
Matt Roper8e7d6882015-01-21 16:35:41 -080013692 state = intel_create_plane_state(&cursor->base);
13693 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013694 kfree(cursor);
13695 return NULL;
13696 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013697 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013698
Matt Roper3d7d6512014-06-10 08:28:13 -070013699 cursor->can_scale = false;
13700 cursor->max_downscale = 1;
13701 cursor->pipe = pipe;
13702 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013703 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013704 cursor->check_plane = intel_check_cursor_plane;
13705 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013706 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013707
13708 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013709 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013710 intel_cursor_formats,
13711 ARRAY_SIZE(intel_cursor_formats),
13712 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013713
13714 if (INTEL_INFO(dev)->gen >= 4) {
13715 if (!dev->mode_config.rotation_property)
13716 dev->mode_config.rotation_property =
13717 drm_mode_create_rotation_property(dev,
13718 BIT(DRM_ROTATE_0) |
13719 BIT(DRM_ROTATE_180));
13720 if (dev->mode_config.rotation_property)
13721 drm_object_attach_property(&cursor->base.base,
13722 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013723 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013724 }
13725
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013726 if (INTEL_INFO(dev)->gen >=9)
13727 state->scaler_id = -1;
13728
Matt Roperea2c67b2014-12-23 10:41:52 -080013729 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13730
Matt Roper3d7d6512014-06-10 08:28:13 -070013731 return &cursor->base;
13732}
13733
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013734static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13735 struct intel_crtc_state *crtc_state)
13736{
13737 int i;
13738 struct intel_scaler *intel_scaler;
13739 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13740
13741 for (i = 0; i < intel_crtc->num_scalers; i++) {
13742 intel_scaler = &scaler_state->scalers[i];
13743 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013744 intel_scaler->mode = PS_SCALER_MODE_DYN;
13745 }
13746
13747 scaler_state->scaler_id = -1;
13748}
13749
Hannes Ederb358d0a2008-12-18 21:18:47 +010013750static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013751{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013753 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013754 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013755 struct drm_plane *primary = NULL;
13756 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013757 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013758
Daniel Vetter955382f2013-09-19 14:05:45 +020013759 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013760 if (intel_crtc == NULL)
13761 return;
13762
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013763 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13764 if (!crtc_state)
13765 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013766 intel_crtc->config = crtc_state;
13767 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013768 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013769
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013770 /* initialize shared scalers */
13771 if (INTEL_INFO(dev)->gen >= 9) {
13772 if (pipe == PIPE_C)
13773 intel_crtc->num_scalers = 1;
13774 else
13775 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13776
13777 skl_init_scalers(dev, intel_crtc, crtc_state);
13778 }
13779
Matt Roper465c1202014-05-29 08:06:54 -070013780 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013781 if (!primary)
13782 goto fail;
13783
13784 cursor = intel_cursor_plane_create(dev, pipe);
13785 if (!cursor)
13786 goto fail;
13787
Matt Roper465c1202014-05-29 08:06:54 -070013788 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013789 cursor, &intel_crtc_funcs);
13790 if (ret)
13791 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013792
13793 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013794 for (i = 0; i < 256; i++) {
13795 intel_crtc->lut_r[i] = i;
13796 intel_crtc->lut_g[i] = i;
13797 intel_crtc->lut_b[i] = i;
13798 }
13799
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013800 /*
13801 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013802 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013803 */
Jesse Barnes80824002009-09-10 15:28:06 -070013804 intel_crtc->pipe = pipe;
13805 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013806 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013807 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013808 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013809 }
13810
Chris Wilson4b0e3332014-05-30 16:35:26 +030013811 intel_crtc->cursor_base = ~0;
13812 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013813 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013814
Ville Syrjälä852eb002015-06-24 22:00:07 +030013815 intel_crtc->wm.cxsr_allowed = true;
13816
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013817 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13818 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13819 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13820 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13821
Jesse Barnes79e53942008-11-07 14:24:08 -080013822 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013823
13824 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013825 return;
13826
13827fail:
13828 if (primary)
13829 drm_plane_cleanup(primary);
13830 if (cursor)
13831 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013832 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013833 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013834}
13835
Jesse Barnes752aa882013-10-31 18:55:49 +020013836enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13837{
13838 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013839 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013840
Rob Clark51fd3712013-11-19 12:10:12 -050013841 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013842
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013843 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013844 return INVALID_PIPE;
13845
13846 return to_intel_crtc(encoder->crtc)->pipe;
13847}
13848
Carl Worth08d7b3d2009-04-29 14:43:54 -070013849int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013850 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013851{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013852 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013853 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013854 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013855
Rob Clark7707e652014-07-17 23:30:04 -040013856 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013857
Rob Clark7707e652014-07-17 23:30:04 -040013858 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013859 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013860 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013861 }
13862
Rob Clark7707e652014-07-17 23:30:04 -040013863 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013864 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013865
Daniel Vetterc05422d2009-08-11 16:05:30 +020013866 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013867}
13868
Daniel Vetter66a92782012-07-12 20:08:18 +020013869static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013870{
Daniel Vetter66a92782012-07-12 20:08:18 +020013871 struct drm_device *dev = encoder->base.dev;
13872 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013873 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013874 int entry = 0;
13875
Damien Lespiaub2784e12014-08-05 11:29:37 +010013876 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013877 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013878 index_mask |= (1 << entry);
13879
Jesse Barnes79e53942008-11-07 14:24:08 -080013880 entry++;
13881 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013882
Jesse Barnes79e53942008-11-07 14:24:08 -080013883 return index_mask;
13884}
13885
Chris Wilson4d302442010-12-14 19:21:29 +000013886static bool has_edp_a(struct drm_device *dev)
13887{
13888 struct drm_i915_private *dev_priv = dev->dev_private;
13889
13890 if (!IS_MOBILE(dev))
13891 return false;
13892
13893 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13894 return false;
13895
Damien Lespiaue3589902014-02-07 19:12:50 +000013896 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013897 return false;
13898
13899 return true;
13900}
13901
Jesse Barnes84b4e042014-06-25 08:24:29 -070013902static bool intel_crt_present(struct drm_device *dev)
13903{
13904 struct drm_i915_private *dev_priv = dev->dev_private;
13905
Damien Lespiau884497e2013-12-03 13:56:23 +000013906 if (INTEL_INFO(dev)->gen >= 9)
13907 return false;
13908
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013909 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013910 return false;
13911
13912 if (IS_CHERRYVIEW(dev))
13913 return false;
13914
13915 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13916 return false;
13917
13918 return true;
13919}
13920
Jesse Barnes79e53942008-11-07 14:24:08 -080013921static void intel_setup_outputs(struct drm_device *dev)
13922{
Eric Anholt725e30a2009-01-22 13:01:02 -080013923 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013924 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013925 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013926
Daniel Vetterc9093352013-06-06 22:22:47 +020013927 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013928
Jesse Barnes84b4e042014-06-25 08:24:29 -070013929 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013930 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013931
Vandana Kannanc776eb22014-08-19 12:05:01 +053013932 if (IS_BROXTON(dev)) {
13933 /*
13934 * FIXME: Broxton doesn't support port detection via the
13935 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13936 * detect the ports.
13937 */
13938 intel_ddi_init(dev, PORT_A);
13939 intel_ddi_init(dev, PORT_B);
13940 intel_ddi_init(dev, PORT_C);
13941 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013942 int found;
13943
Jesse Barnesde31fac2015-03-06 15:53:32 -080013944 /*
13945 * Haswell uses DDI functions to detect digital outputs.
13946 * On SKL pre-D0 the strap isn't connected, so we assume
13947 * it's there.
13948 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013949 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013950 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013951 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013952 intel_ddi_init(dev, PORT_A);
13953
13954 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13955 * register */
13956 found = I915_READ(SFUSE_STRAP);
13957
13958 if (found & SFUSE_STRAP_DDIB_DETECTED)
13959 intel_ddi_init(dev, PORT_B);
13960 if (found & SFUSE_STRAP_DDIC_DETECTED)
13961 intel_ddi_init(dev, PORT_C);
13962 if (found & SFUSE_STRAP_DDID_DETECTED)
13963 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013964 /*
13965 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13966 */
13967 if (IS_SKYLAKE(dev) &&
13968 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13969 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13970 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13971 intel_ddi_init(dev, PORT_E);
13972
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013973 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013974 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013975 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013976
13977 if (has_edp_a(dev))
13978 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013979
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013980 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013981 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013982 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013983 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013984 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013985 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013986 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013987 }
13988
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013989 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013990 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013991
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013992 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013993 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013994
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013995 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013996 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013997
Daniel Vetter270b3042012-10-27 15:52:05 +020013998 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013999 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014000 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014001 /*
14002 * The DP_DETECTED bit is the latched state of the DDC
14003 * SDA pin at boot. However since eDP doesn't require DDC
14004 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14005 * eDP ports may have been muxed to an alternate function.
14006 * Thus we can't rely on the DP_DETECTED bit alone to detect
14007 * eDP ports. Consult the VBT as well as DP_DETECTED to
14008 * detect eDP ports.
14009 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014010 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14011 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014012 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14013 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014014 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14015 intel_dp_is_edp(dev, PORT_B))
14016 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014017
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014018 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14019 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014020 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14021 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014022 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14023 intel_dp_is_edp(dev, PORT_C))
14024 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014025
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014026 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014027 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014028 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14029 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014030 /* eDP not supported on port D, so don't check VBT */
14031 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14032 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014033 }
14034
Jani Nikula3cfca972013-08-27 15:12:26 +030014035 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014036 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014037 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014038
Paulo Zanonie2debe92013-02-18 19:00:27 -030014039 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014040 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014041 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014042 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014043 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014044 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014045 }
Ma Ling27185ae2009-08-24 13:50:23 +080014046
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014047 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014048 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014049 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014050
14051 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014052
Paulo Zanonie2debe92013-02-18 19:00:27 -030014053 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014054 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014055 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014056 }
Ma Ling27185ae2009-08-24 13:50:23 +080014057
Paulo Zanonie2debe92013-02-18 19:00:27 -030014058 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014059
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014060 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014061 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014062 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014064 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014065 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014066 }
Ma Ling27185ae2009-08-24 13:50:23 +080014067
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014068 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014069 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014070 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014071 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014072 intel_dvo_init(dev);
14073
Zhenyu Wang103a1962009-11-27 11:44:36 +080014074 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014075 intel_tv_init(dev);
14076
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014077 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014078
Damien Lespiaub2784e12014-08-05 11:29:37 +010014079 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014080 encoder->base.possible_crtcs = encoder->crtc_mask;
14081 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014082 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014083 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014084
Paulo Zanonidde86e22012-12-01 12:04:25 -020014085 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014086
14087 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014088}
14089
14090static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14091{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014092 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014093 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014094
Daniel Vetteref2d6332014-02-10 18:00:38 +010014095 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014096 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014097 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014098 drm_gem_object_unreference(&intel_fb->obj->base);
14099 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014100 kfree(intel_fb);
14101}
14102
14103static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014104 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014105 unsigned int *handle)
14106{
14107 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014108 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014109
Chris Wilson05394f32010-11-08 19:18:58 +000014110 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014111}
14112
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014113static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14114 struct drm_file *file,
14115 unsigned flags, unsigned color,
14116 struct drm_clip_rect *clips,
14117 unsigned num_clips)
14118{
14119 struct drm_device *dev = fb->dev;
14120 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14121 struct drm_i915_gem_object *obj = intel_fb->obj;
14122
14123 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014124 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014125 mutex_unlock(&dev->struct_mutex);
14126
14127 return 0;
14128}
14129
Jesse Barnes79e53942008-11-07 14:24:08 -080014130static const struct drm_framebuffer_funcs intel_fb_funcs = {
14131 .destroy = intel_user_framebuffer_destroy,
14132 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014133 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014134};
14135
Damien Lespiaub3218032015-02-27 11:15:18 +000014136static
14137u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14138 uint32_t pixel_format)
14139{
14140 u32 gen = INTEL_INFO(dev)->gen;
14141
14142 if (gen >= 9) {
14143 /* "The stride in bytes must not exceed the of the size of 8K
14144 * pixels and 32K bytes."
14145 */
14146 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14147 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14148 return 32*1024;
14149 } else if (gen >= 4) {
14150 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14151 return 16*1024;
14152 else
14153 return 32*1024;
14154 } else if (gen >= 3) {
14155 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14156 return 8*1024;
14157 else
14158 return 16*1024;
14159 } else {
14160 /* XXX DSPC is limited to 4k tiled */
14161 return 8*1024;
14162 }
14163}
14164
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014165static int intel_framebuffer_init(struct drm_device *dev,
14166 struct intel_framebuffer *intel_fb,
14167 struct drm_mode_fb_cmd2 *mode_cmd,
14168 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014169{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014170 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014171 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014172 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014173
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014174 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14175
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014176 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14177 /* Enforce that fb modifier and tiling mode match, but only for
14178 * X-tiled. This is needed for FBC. */
14179 if (!!(obj->tiling_mode == I915_TILING_X) !=
14180 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14181 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14182 return -EINVAL;
14183 }
14184 } else {
14185 if (obj->tiling_mode == I915_TILING_X)
14186 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14187 else if (obj->tiling_mode == I915_TILING_Y) {
14188 DRM_DEBUG("No Y tiling for legacy addfb\n");
14189 return -EINVAL;
14190 }
14191 }
14192
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014193 /* Passed in modifier sanity checking. */
14194 switch (mode_cmd->modifier[0]) {
14195 case I915_FORMAT_MOD_Y_TILED:
14196 case I915_FORMAT_MOD_Yf_TILED:
14197 if (INTEL_INFO(dev)->gen < 9) {
14198 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14199 mode_cmd->modifier[0]);
14200 return -EINVAL;
14201 }
14202 case DRM_FORMAT_MOD_NONE:
14203 case I915_FORMAT_MOD_X_TILED:
14204 break;
14205 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014206 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14207 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014208 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014209 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014210
Damien Lespiaub3218032015-02-27 11:15:18 +000014211 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14212 mode_cmd->pixel_format);
14213 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14214 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14215 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014216 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014217 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014218
Damien Lespiaub3218032015-02-27 11:15:18 +000014219 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14220 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014221 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014222 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14223 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014224 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014225 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014226 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014227 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014228
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014229 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014230 mode_cmd->pitches[0] != obj->stride) {
14231 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14232 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014233 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014234 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014235
Ville Syrjälä57779d02012-10-31 17:50:14 +020014236 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014237 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014238 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014239 case DRM_FORMAT_RGB565:
14240 case DRM_FORMAT_XRGB8888:
14241 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014242 break;
14243 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014244 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014245 DRM_DEBUG("unsupported pixel format: %s\n",
14246 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014247 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014248 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014249 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014250 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014251 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14252 DRM_DEBUG("unsupported pixel format: %s\n",
14253 drm_get_format_name(mode_cmd->pixel_format));
14254 return -EINVAL;
14255 }
14256 break;
14257 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014258 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014259 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014260 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014261 DRM_DEBUG("unsupported pixel format: %s\n",
14262 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014263 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014264 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014265 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014266 case DRM_FORMAT_ABGR2101010:
14267 if (!IS_VALLEYVIEW(dev)) {
14268 DRM_DEBUG("unsupported pixel format: %s\n",
14269 drm_get_format_name(mode_cmd->pixel_format));
14270 return -EINVAL;
14271 }
14272 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014273 case DRM_FORMAT_YUYV:
14274 case DRM_FORMAT_UYVY:
14275 case DRM_FORMAT_YVYU:
14276 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014277 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014278 DRM_DEBUG("unsupported pixel format: %s\n",
14279 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014280 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014281 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014282 break;
14283 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014284 DRM_DEBUG("unsupported pixel format: %s\n",
14285 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014286 return -EINVAL;
14287 }
14288
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014289 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14290 if (mode_cmd->offsets[0] != 0)
14291 return -EINVAL;
14292
Damien Lespiauec2c9812015-01-20 12:51:45 +000014293 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014294 mode_cmd->pixel_format,
14295 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014296 /* FIXME drm helper for size checks (especially planar formats)? */
14297 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14298 return -EINVAL;
14299
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014300 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14301 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014302 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014303
Jesse Barnes79e53942008-11-07 14:24:08 -080014304 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14305 if (ret) {
14306 DRM_ERROR("framebuffer init failed %d\n", ret);
14307 return ret;
14308 }
14309
Jesse Barnes79e53942008-11-07 14:24:08 -080014310 return 0;
14311}
14312
Jesse Barnes79e53942008-11-07 14:24:08 -080014313static struct drm_framebuffer *
14314intel_user_framebuffer_create(struct drm_device *dev,
14315 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014316 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014317{
Chris Wilson05394f32010-11-08 19:18:58 +000014318 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014319
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014320 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14321 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014322 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014323 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014324
Chris Wilsond2dff872011-04-19 08:36:26 +010014325 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014326}
14327
Daniel Vetter06957262015-08-10 13:34:08 +020014328#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014329static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014330{
14331}
14332#endif
14333
Jesse Barnes79e53942008-11-07 14:24:08 -080014334static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014335 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014336 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014337 .atomic_check = intel_atomic_check,
14338 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014339 .atomic_state_alloc = intel_atomic_state_alloc,
14340 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014341};
14342
Jesse Barnese70236a2009-09-21 10:42:27 -070014343/* Set up chip specific display functions */
14344static void intel_init_display(struct drm_device *dev)
14345{
14346 struct drm_i915_private *dev_priv = dev->dev_private;
14347
Daniel Vetteree9300b2013-06-03 22:40:22 +020014348 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14349 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014350 else if (IS_CHERRYVIEW(dev))
14351 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014352 else if (IS_VALLEYVIEW(dev))
14353 dev_priv->display.find_dpll = vlv_find_best_dpll;
14354 else if (IS_PINEVIEW(dev))
14355 dev_priv->display.find_dpll = pnv_find_best_dpll;
14356 else
14357 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14358
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014359 if (INTEL_INFO(dev)->gen >= 9) {
14360 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014361 dev_priv->display.get_initial_plane_config =
14362 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014363 dev_priv->display.crtc_compute_clock =
14364 haswell_crtc_compute_clock;
14365 dev_priv->display.crtc_enable = haswell_crtc_enable;
14366 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014367 dev_priv->display.update_primary_plane =
14368 skylake_update_primary_plane;
14369 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014370 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014371 dev_priv->display.get_initial_plane_config =
14372 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014373 dev_priv->display.crtc_compute_clock =
14374 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014375 dev_priv->display.crtc_enable = haswell_crtc_enable;
14376 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014377 dev_priv->display.update_primary_plane =
14378 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014379 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014380 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014381 dev_priv->display.get_initial_plane_config =
14382 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014383 dev_priv->display.crtc_compute_clock =
14384 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014385 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14386 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014387 dev_priv->display.update_primary_plane =
14388 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014389 } else if (IS_VALLEYVIEW(dev)) {
14390 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014391 dev_priv->display.get_initial_plane_config =
14392 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014393 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014394 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14395 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014396 dev_priv->display.update_primary_plane =
14397 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014398 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014399 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014400 dev_priv->display.get_initial_plane_config =
14401 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014402 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014403 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14404 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014405 dev_priv->display.update_primary_plane =
14406 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014407 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014408
Jesse Barnese70236a2009-09-21 10:42:27 -070014409 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014410 if (IS_SKYLAKE(dev))
14411 dev_priv->display.get_display_clock_speed =
14412 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014413 else if (IS_BROXTON(dev))
14414 dev_priv->display.get_display_clock_speed =
14415 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014416 else if (IS_BROADWELL(dev))
14417 dev_priv->display.get_display_clock_speed =
14418 broadwell_get_display_clock_speed;
14419 else if (IS_HASWELL(dev))
14420 dev_priv->display.get_display_clock_speed =
14421 haswell_get_display_clock_speed;
14422 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014423 dev_priv->display.get_display_clock_speed =
14424 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014425 else if (IS_GEN5(dev))
14426 dev_priv->display.get_display_clock_speed =
14427 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014428 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014429 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014430 dev_priv->display.get_display_clock_speed =
14431 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014432 else if (IS_GM45(dev))
14433 dev_priv->display.get_display_clock_speed =
14434 gm45_get_display_clock_speed;
14435 else if (IS_CRESTLINE(dev))
14436 dev_priv->display.get_display_clock_speed =
14437 i965gm_get_display_clock_speed;
14438 else if (IS_PINEVIEW(dev))
14439 dev_priv->display.get_display_clock_speed =
14440 pnv_get_display_clock_speed;
14441 else if (IS_G33(dev) || IS_G4X(dev))
14442 dev_priv->display.get_display_clock_speed =
14443 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014444 else if (IS_I915G(dev))
14445 dev_priv->display.get_display_clock_speed =
14446 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014447 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014448 dev_priv->display.get_display_clock_speed =
14449 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014450 else if (IS_PINEVIEW(dev))
14451 dev_priv->display.get_display_clock_speed =
14452 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014453 else if (IS_I915GM(dev))
14454 dev_priv->display.get_display_clock_speed =
14455 i915gm_get_display_clock_speed;
14456 else if (IS_I865G(dev))
14457 dev_priv->display.get_display_clock_speed =
14458 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014459 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014460 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014461 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014462 else { /* 830 */
14463 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014464 dev_priv->display.get_display_clock_speed =
14465 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014466 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014467
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014468 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014469 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014470 } else if (IS_GEN6(dev)) {
14471 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014472 } else if (IS_IVYBRIDGE(dev)) {
14473 /* FIXME: detect B0+ stepping and use auto training */
14474 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014475 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014476 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014477 if (IS_BROADWELL(dev)) {
14478 dev_priv->display.modeset_commit_cdclk =
14479 broadwell_modeset_commit_cdclk;
14480 dev_priv->display.modeset_calc_cdclk =
14481 broadwell_modeset_calc_cdclk;
14482 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014483 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014484 dev_priv->display.modeset_commit_cdclk =
14485 valleyview_modeset_commit_cdclk;
14486 dev_priv->display.modeset_calc_cdclk =
14487 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014488 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014489 dev_priv->display.modeset_commit_cdclk =
14490 broxton_modeset_commit_cdclk;
14491 dev_priv->display.modeset_calc_cdclk =
14492 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014493 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014494
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014495 switch (INTEL_INFO(dev)->gen) {
14496 case 2:
14497 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14498 break;
14499
14500 case 3:
14501 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14502 break;
14503
14504 case 4:
14505 case 5:
14506 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14507 break;
14508
14509 case 6:
14510 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14511 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014512 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014513 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014514 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14515 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014516 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014517 /* Drop through - unsupported since execlist only. */
14518 default:
14519 /* Default just returns -ENODEV to indicate unsupported */
14520 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014521 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014522
14523 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014524
14525 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014526}
14527
Jesse Barnesb690e962010-07-19 13:53:12 -070014528/*
14529 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14530 * resume, or other times. This quirk makes sure that's the case for
14531 * affected systems.
14532 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014533static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014534{
14535 struct drm_i915_private *dev_priv = dev->dev_private;
14536
14537 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014538 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014539}
14540
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014541static void quirk_pipeb_force(struct drm_device *dev)
14542{
14543 struct drm_i915_private *dev_priv = dev->dev_private;
14544
14545 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14546 DRM_INFO("applying pipe b force quirk\n");
14547}
14548
Keith Packard435793d2011-07-12 14:56:22 -070014549/*
14550 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14551 */
14552static void quirk_ssc_force_disable(struct drm_device *dev)
14553{
14554 struct drm_i915_private *dev_priv = dev->dev_private;
14555 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014556 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014557}
14558
Carsten Emde4dca20e2012-03-15 15:56:26 +010014559/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014560 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14561 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014562 */
14563static void quirk_invert_brightness(struct drm_device *dev)
14564{
14565 struct drm_i915_private *dev_priv = dev->dev_private;
14566 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014567 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014568}
14569
Scot Doyle9c72cc62014-07-03 23:27:50 +000014570/* Some VBT's incorrectly indicate no backlight is present */
14571static void quirk_backlight_present(struct drm_device *dev)
14572{
14573 struct drm_i915_private *dev_priv = dev->dev_private;
14574 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14575 DRM_INFO("applying backlight present quirk\n");
14576}
14577
Jesse Barnesb690e962010-07-19 13:53:12 -070014578struct intel_quirk {
14579 int device;
14580 int subsystem_vendor;
14581 int subsystem_device;
14582 void (*hook)(struct drm_device *dev);
14583};
14584
Egbert Eich5f85f172012-10-14 15:46:38 +020014585/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14586struct intel_dmi_quirk {
14587 void (*hook)(struct drm_device *dev);
14588 const struct dmi_system_id (*dmi_id_list)[];
14589};
14590
14591static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14592{
14593 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14594 return 1;
14595}
14596
14597static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14598 {
14599 .dmi_id_list = &(const struct dmi_system_id[]) {
14600 {
14601 .callback = intel_dmi_reverse_brightness,
14602 .ident = "NCR Corporation",
14603 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14604 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14605 },
14606 },
14607 { } /* terminating entry */
14608 },
14609 .hook = quirk_invert_brightness,
14610 },
14611};
14612
Ben Widawskyc43b5632012-04-16 14:07:40 -070014613static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014614 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14615 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14616
Jesse Barnesb690e962010-07-19 13:53:12 -070014617 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14618 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14619
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014620 /* 830 needs to leave pipe A & dpll A up */
14621 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14622
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014623 /* 830 needs to leave pipe B & dpll B up */
14624 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14625
Keith Packard435793d2011-07-12 14:56:22 -070014626 /* Lenovo U160 cannot use SSC on LVDS */
14627 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014628
14629 /* Sony Vaio Y cannot use SSC on LVDS */
14630 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014631
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014632 /* Acer Aspire 5734Z must invert backlight brightness */
14633 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14634
14635 /* Acer/eMachines G725 */
14636 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14637
14638 /* Acer/eMachines e725 */
14639 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14640
14641 /* Acer/Packard Bell NCL20 */
14642 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14643
14644 /* Acer Aspire 4736Z */
14645 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014646
14647 /* Acer Aspire 5336 */
14648 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014649
14650 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14651 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014652
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014653 /* Acer C720 Chromebook (Core i3 4005U) */
14654 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14655
jens steinb2a96012014-10-28 20:25:53 +010014656 /* Apple Macbook 2,1 (Core 2 T7400) */
14657 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14658
Scot Doyled4967d82014-07-03 23:27:52 +000014659 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14660 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014661
14662 /* HP Chromebook 14 (Celeron 2955U) */
14663 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014664
14665 /* Dell Chromebook 11 */
14666 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014667};
14668
14669static void intel_init_quirks(struct drm_device *dev)
14670{
14671 struct pci_dev *d = dev->pdev;
14672 int i;
14673
14674 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14675 struct intel_quirk *q = &intel_quirks[i];
14676
14677 if (d->device == q->device &&
14678 (d->subsystem_vendor == q->subsystem_vendor ||
14679 q->subsystem_vendor == PCI_ANY_ID) &&
14680 (d->subsystem_device == q->subsystem_device ||
14681 q->subsystem_device == PCI_ANY_ID))
14682 q->hook(dev);
14683 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014684 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14685 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14686 intel_dmi_quirks[i].hook(dev);
14687 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014688}
14689
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014690/* Disable the VGA plane that we never use */
14691static void i915_disable_vga(struct drm_device *dev)
14692{
14693 struct drm_i915_private *dev_priv = dev->dev_private;
14694 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014695 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014696
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014697 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014698 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014699 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014700 sr1 = inb(VGA_SR_DATA);
14701 outb(sr1 | 1<<5, VGA_SR_DATA);
14702 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14703 udelay(300);
14704
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014705 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014706 POSTING_READ(vga_reg);
14707}
14708
Daniel Vetterf8175862012-04-10 15:50:11 +020014709void intel_modeset_init_hw(struct drm_device *dev)
14710{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014711 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014712 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014713 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014714 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014715}
14716
Jesse Barnes79e53942008-11-07 14:24:08 -080014717void intel_modeset_init(struct drm_device *dev)
14718{
Jesse Barnes652c3932009-08-17 13:31:43 -070014719 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014720 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014721 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014722 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014723
14724 drm_mode_config_init(dev);
14725
14726 dev->mode_config.min_width = 0;
14727 dev->mode_config.min_height = 0;
14728
Dave Airlie019d96c2011-09-29 16:20:42 +010014729 dev->mode_config.preferred_depth = 24;
14730 dev->mode_config.prefer_shadow = 1;
14731
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014732 dev->mode_config.allow_fb_modifiers = true;
14733
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014734 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014735
Jesse Barnesb690e962010-07-19 13:53:12 -070014736 intel_init_quirks(dev);
14737
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014738 intel_init_pm(dev);
14739
Ben Widawskye3c74752013-04-05 13:12:39 -070014740 if (INTEL_INFO(dev)->num_pipes == 0)
14741 return;
14742
Jesse Barnese70236a2009-09-21 10:42:27 -070014743 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014744 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014745
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014746 if (IS_GEN2(dev)) {
14747 dev->mode_config.max_width = 2048;
14748 dev->mode_config.max_height = 2048;
14749 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014750 dev->mode_config.max_width = 4096;
14751 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014752 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014753 dev->mode_config.max_width = 8192;
14754 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014755 }
Damien Lespiau068be562014-03-28 14:17:49 +000014756
Ville Syrjälädc41c152014-08-13 11:57:05 +030014757 if (IS_845G(dev) || IS_I865G(dev)) {
14758 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14759 dev->mode_config.cursor_height = 1023;
14760 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014761 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14762 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14763 } else {
14764 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14765 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14766 }
14767
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014768 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014769
Zhao Yakui28c97732009-10-09 11:39:41 +080014770 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014771 INTEL_INFO(dev)->num_pipes,
14772 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014773
Damien Lespiau055e3932014-08-18 13:49:10 +010014774 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014775 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014776 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014777 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014778 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014779 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014780 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014781 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014782 }
14783
Jesse Barnesf42bb702013-12-16 16:34:23 -080014784 intel_init_dpio(dev);
14785
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014786 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014787
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014788 /* Just disable it once at startup */
14789 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014790 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014791
14792 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014793 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014794
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014795 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014796 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014797 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014798
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014799 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014800 struct intel_initial_plane_config plane_config = {};
14801
Jesse Barnes46f297f2014-03-07 08:57:48 -080014802 if (!crtc->active)
14803 continue;
14804
Jesse Barnes46f297f2014-03-07 08:57:48 -080014805 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014806 * Note that reserving the BIOS fb up front prevents us
14807 * from stuffing other stolen allocations like the ring
14808 * on top. This prevents some ugliness at boot time, and
14809 * can even allow for smooth boot transitions if the BIOS
14810 * fb is large enough for the active pipe configuration.
14811 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014812 dev_priv->display.get_initial_plane_config(crtc,
14813 &plane_config);
14814
14815 /*
14816 * If the fb is shared between multiple heads, we'll
14817 * just get the first one.
14818 */
14819 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014820 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014821}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014822
Daniel Vetter7fad7982012-07-04 17:51:47 +020014823static void intel_enable_pipe_a(struct drm_device *dev)
14824{
14825 struct intel_connector *connector;
14826 struct drm_connector *crt = NULL;
14827 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014828 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014829
14830 /* We can't just switch on the pipe A, we need to set things up with a
14831 * proper mode and output configuration. As a gross hack, enable pipe A
14832 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014833 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014834 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14835 crt = &connector->base;
14836 break;
14837 }
14838 }
14839
14840 if (!crt)
14841 return;
14842
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014843 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014844 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014845}
14846
Daniel Vetterfa555832012-10-10 23:14:00 +020014847static bool
14848intel_check_plane_mapping(struct intel_crtc *crtc)
14849{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014850 struct drm_device *dev = crtc->base.dev;
14851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014852 u32 reg, val;
14853
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014854 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014855 return true;
14856
14857 reg = DSPCNTR(!crtc->plane);
14858 val = I915_READ(reg);
14859
14860 if ((val & DISPLAY_PLANE_ENABLE) &&
14861 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14862 return false;
14863
14864 return true;
14865}
14866
Daniel Vetter24929352012-07-02 20:28:59 +020014867static void intel_sanitize_crtc(struct intel_crtc *crtc)
14868{
14869 struct drm_device *dev = crtc->base.dev;
14870 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014871 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020014872 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014873 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020014874
Daniel Vetter24929352012-07-02 20:28:59 +020014875 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014876 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014877 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14878
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014879 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014880 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014881 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020014882 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014883 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014884 drm_crtc_vblank_on(&crtc->base);
14885 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014886
Daniel Vetter24929352012-07-02 20:28:59 +020014887 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014888 * disable the crtc (and hence change the state) if it is wrong. Note
14889 * that gen4+ has a fixed plane -> pipe mapping. */
14890 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014891 bool plane;
14892
Daniel Vetter24929352012-07-02 20:28:59 +020014893 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14894 crtc->base.base.id);
14895
14896 /* Pipe has the wrong plane attached and the plane is active.
14897 * Temporarily change the plane mapping and disable everything
14898 * ... */
14899 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014900 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014901 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014902 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014903 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014904 }
Daniel Vetter24929352012-07-02 20:28:59 +020014905
Daniel Vetter7fad7982012-07-04 17:51:47 +020014906 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14907 crtc->pipe == PIPE_A && !crtc->active) {
14908 /* BIOS forgot to enable pipe A, this mostly happens after
14909 * resume. Force-enable the pipe to fix this, the update_dpms
14910 * call below we restore the pipe to the right state, but leave
14911 * the required bits on. */
14912 intel_enable_pipe_a(dev);
14913 }
14914
Daniel Vetter24929352012-07-02 20:28:59 +020014915 /* Adjust the state of the output pipe according to whether we
14916 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014917 enable = false;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014918 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14919 enable = true;
14920 break;
14921 }
Daniel Vetter24929352012-07-02 20:28:59 +020014922
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014923 if (!enable)
14924 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014925
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014926 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020014927
14928 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014929 * functions or because of calls to intel_crtc_disable_noatomic,
14930 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014931 * pipe A quirk. */
14932 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14933 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014934 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014935 crtc->active ? "enabled" : "disabled");
14936
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014937 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014938 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014939 crtc->base.enabled = crtc->active;
14940
14941 /* Because we only establish the connector -> encoder ->
14942 * crtc links if something is active, this means the
14943 * crtc is now deactivated. Break the links. connector
14944 * -> encoder links are only establish when things are
14945 * actually up, hence no need to break them. */
14946 WARN_ON(crtc->active);
14947
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014948 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014949 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014950 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014951
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014952 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014953 /*
14954 * We start out with underrun reporting disabled to avoid races.
14955 * For correct bookkeeping mark this on active crtcs.
14956 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014957 * Also on gmch platforms we dont have any hardware bits to
14958 * disable the underrun reporting. Which means we need to start
14959 * out with underrun reporting disabled also on inactive pipes,
14960 * since otherwise we'll complain about the garbage we read when
14961 * e.g. coming up after runtime pm.
14962 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014963 * No protection against concurrent access is required - at
14964 * worst a fifo underrun happens which also sets this to false.
14965 */
14966 crtc->cpu_fifo_underrun_disabled = true;
14967 crtc->pch_fifo_underrun_disabled = true;
14968 }
Daniel Vetter24929352012-07-02 20:28:59 +020014969}
14970
14971static void intel_sanitize_encoder(struct intel_encoder *encoder)
14972{
14973 struct intel_connector *connector;
14974 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014975 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014976
14977 /* We need to check both for a crtc link (meaning that the
14978 * encoder is active and trying to read from a pipe) and the
14979 * pipe itself being active. */
14980 bool has_active_crtc = encoder->base.crtc &&
14981 to_intel_crtc(encoder->base.crtc)->active;
14982
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014983 for_each_intel_connector(dev, connector) {
14984 if (connector->base.encoder != &encoder->base)
14985 continue;
14986
14987 active = true;
14988 break;
14989 }
14990
14991 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014992 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14993 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014994 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014995
14996 /* Connector is active, but has no active pipe. This is
14997 * fallout from our resume register restoring. Disable
14998 * the encoder manually again. */
14999 if (encoder->base.crtc) {
15000 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15001 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015002 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015003 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015004 if (encoder->post_disable)
15005 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015006 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015007 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015008
15009 /* Inconsistent output/port/pipe state happens presumably due to
15010 * a bug in one of the get_hw_state functions. Or someplace else
15011 * in our code, like the register restore mess on resume. Clamp
15012 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015013 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015014 if (connector->encoder != encoder)
15015 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015016 connector->base.dpms = DRM_MODE_DPMS_OFF;
15017 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015018 }
15019 }
15020 /* Enabled encoders without active connectors will be fixed in
15021 * the crtc fixup. */
15022}
15023
Imre Deak04098752014-02-18 00:02:16 +020015024void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015025{
15026 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015027 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015028
Imre Deak04098752014-02-18 00:02:16 +020015029 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15030 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15031 i915_disable_vga(dev);
15032 }
15033}
15034
15035void i915_redisable_vga(struct drm_device *dev)
15036{
15037 struct drm_i915_private *dev_priv = dev->dev_private;
15038
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015039 /* This function can be called both from intel_modeset_setup_hw_state or
15040 * at a very early point in our resume sequence, where the power well
15041 * structures are not yet restored. Since this function is at a very
15042 * paranoid "someone might have enabled VGA while we were not looking"
15043 * level, just check if the power well is enabled instead of trying to
15044 * follow the "don't touch the power well if we don't need it" policy
15045 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015046 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015047 return;
15048
Imre Deak04098752014-02-18 00:02:16 +020015049 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015050}
15051
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015052static bool primary_get_hw_state(struct intel_crtc *crtc)
15053{
15054 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15055
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015056 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15057}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015058
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015059static void readout_plane_state(struct intel_crtc *crtc,
15060 struct intel_crtc_state *crtc_state)
15061{
15062 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015063 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015064 bool active = crtc_state->base.active;
15065
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015066 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015067 if (crtc->pipe != p->pipe)
15068 continue;
15069
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015070 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015071
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015072 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15073 plane_state->visible = primary_get_hw_state(crtc);
15074 else {
15075 if (active)
15076 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015077
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015078 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015079 }
15080 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015081}
15082
Daniel Vetter30e984d2013-06-05 13:34:17 +020015083static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015084{
15085 struct drm_i915_private *dev_priv = dev->dev_private;
15086 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015087 struct intel_crtc *crtc;
15088 struct intel_encoder *encoder;
15089 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015090 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015091
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015092 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015093 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015094 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015095 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015096
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015097 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015098 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015099
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015100 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015101 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015102
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015103 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15104 if (crtc->base.state->active) {
15105 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15106 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15107 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15108
15109 /*
15110 * The initial mode needs to be set in order to keep
15111 * the atomic core happy. It wants a valid mode if the
15112 * crtc's enabled, so we do the above call.
15113 *
15114 * At this point some state updated by the connectors
15115 * in their ->detect() callback has not run yet, so
15116 * no recalculation can be done yet.
15117 *
15118 * Even if we could do a recalculation and modeset
15119 * right now it would cause a double modeset if
15120 * fbdev or userspace chooses a different initial mode.
15121 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015122 * If that happens, someone indicated they wanted a
15123 * mode change, which means it's safe to do a full
15124 * recalculation.
15125 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015126 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015127 }
15128
15129 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015130 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015131
15132 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15133 crtc->base.base.id,
15134 crtc->active ? "enabled" : "disabled");
15135 }
15136
Daniel Vetter53589012013-06-05 13:34:16 +020015137 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15138 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15139
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015140 pll->on = pll->get_hw_state(dev_priv, pll,
15141 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015142 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015143 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015144 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015145 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015146 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015147 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015148 }
Daniel Vetter53589012013-06-05 13:34:16 +020015149 }
Daniel Vetter53589012013-06-05 13:34:16 +020015150
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015151 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015152 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015153
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015154 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015155 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015156 }
15157
Damien Lespiaub2784e12014-08-05 11:29:37 +010015158 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015159 pipe = 0;
15160
15161 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015162 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15163 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015164 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015165 } else {
15166 encoder->base.crtc = NULL;
15167 }
15168
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015169 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015170 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015171 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015172 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015173 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015174 }
15175
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015176 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015177 if (connector->get_hw_state(connector)) {
15178 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015179 connector->base.encoder = &connector->encoder->base;
15180 } else {
15181 connector->base.dpms = DRM_MODE_DPMS_OFF;
15182 connector->base.encoder = NULL;
15183 }
15184 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15185 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015186 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015187 connector->base.encoder ? "enabled" : "disabled");
15188 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015189}
15190
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015191/* Scan out the current hw modeset state,
15192 * and sanitizes it to the current state
15193 */
15194static void
15195intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015196{
15197 struct drm_i915_private *dev_priv = dev->dev_private;
15198 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015199 struct intel_crtc *crtc;
15200 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015201 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015202
15203 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015204
15205 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015206 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015207 intel_sanitize_encoder(encoder);
15208 }
15209
Damien Lespiau055e3932014-08-18 13:49:10 +010015210 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015211 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15212 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015213 intel_dump_pipe_config(crtc, crtc->config,
15214 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015215 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015216
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015217 intel_modeset_update_connector_atomic_state(dev);
15218
Daniel Vetter35c95372013-07-17 06:55:04 +020015219 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15220 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15221
15222 if (!pll->on || pll->active)
15223 continue;
15224
15225 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15226
15227 pll->disable(dev_priv, pll);
15228 pll->on = false;
15229 }
15230
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015231 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015232 vlv_wm_get_hw_state(dev);
15233 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015234 skl_wm_get_hw_state(dev);
15235 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015236 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015237
15238 for_each_intel_crtc(dev, crtc) {
15239 unsigned long put_domains;
15240
15241 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15242 if (WARN_ON(put_domains))
15243 modeset_put_power_domains(dev_priv, put_domains);
15244 }
15245 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015246}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015247
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015248void intel_display_resume(struct drm_device *dev)
15249{
15250 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15251 struct intel_connector *conn;
15252 struct intel_plane *plane;
15253 struct drm_crtc *crtc;
15254 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015255
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015256 if (!state)
15257 return;
15258
15259 state->acquire_ctx = dev->mode_config.acquire_ctx;
15260
15261 /* preserve complete old state, including dpll */
15262 intel_atomic_get_shared_dpll_state(state);
15263
15264 for_each_crtc(dev, crtc) {
15265 struct drm_crtc_state *crtc_state =
15266 drm_atomic_get_crtc_state(state, crtc);
15267
15268 ret = PTR_ERR_OR_ZERO(crtc_state);
15269 if (ret)
15270 goto err;
15271
15272 /* force a restore */
15273 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015274 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015275
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015276 for_each_intel_plane(dev, plane) {
15277 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15278 if (ret)
15279 goto err;
15280 }
15281
15282 for_each_intel_connector(dev, conn) {
15283 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15284 if (ret)
15285 goto err;
15286 }
15287
15288 intel_modeset_setup_hw_state(dev);
15289
15290 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015291 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015292 if (!ret)
15293 return;
15294
15295err:
15296 DRM_ERROR("Restoring old state failed with %i\n", ret);
15297 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015298}
15299
15300void intel_modeset_gem_init(struct drm_device *dev)
15301{
Jesse Barnes92122782014-10-09 12:57:42 -070015302 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015303 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015304 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015305 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015306
Imre Deakae484342014-03-31 15:10:44 +030015307 mutex_lock(&dev->struct_mutex);
15308 intel_init_gt_powersave(dev);
15309 mutex_unlock(&dev->struct_mutex);
15310
Jesse Barnes92122782014-10-09 12:57:42 -070015311 /*
15312 * There may be no VBT; and if the BIOS enabled SSC we can
15313 * just keep using it to avoid unnecessary flicker. Whereas if the
15314 * BIOS isn't using it, don't assume it will work even if the VBT
15315 * indicates as much.
15316 */
15317 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15318 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15319 DREF_SSC1_ENABLE);
15320
Chris Wilson1833b132012-05-09 11:56:28 +010015321 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015322
15323 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015324
15325 /*
15326 * Make sure any fbs we allocated at startup are properly
15327 * pinned & fenced. When we do the allocation it's too early
15328 * for this.
15329 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015330 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015331 obj = intel_fb_obj(c->primary->fb);
15332 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015333 continue;
15334
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015335 mutex_lock(&dev->struct_mutex);
15336 ret = intel_pin_and_fence_fb_obj(c->primary,
15337 c->primary->fb,
15338 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015339 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015340 mutex_unlock(&dev->struct_mutex);
15341 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015342 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15343 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015344 drm_framebuffer_unreference(c->primary->fb);
15345 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015346 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015347 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015348 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015349 }
15350 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015351
15352 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015353}
15354
Imre Deak4932e2c2014-02-11 17:12:48 +020015355void intel_connector_unregister(struct intel_connector *intel_connector)
15356{
15357 struct drm_connector *connector = &intel_connector->base;
15358
15359 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015360 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015361}
15362
Jesse Barnes79e53942008-11-07 14:24:08 -080015363void intel_modeset_cleanup(struct drm_device *dev)
15364{
Jesse Barnes652c3932009-08-17 13:31:43 -070015365 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015366 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015367
Imre Deak2eb52522014-11-19 15:30:05 +020015368 intel_disable_gt_powersave(dev);
15369
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015370 intel_backlight_unregister(dev);
15371
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015372 /*
15373 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015374 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015375 * experience fancy races otherwise.
15376 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015377 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015378
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015379 /*
15380 * Due to the hpd irq storm handling the hotplug work can re-arm the
15381 * poll handlers. Hence disable polling after hpd handling is shut down.
15382 */
Keith Packardf87ea762010-10-03 19:36:26 -070015383 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015384
Jesse Barnes723bfd72010-10-07 16:01:13 -070015385 intel_unregister_dsm_handler();
15386
Paulo Zanoni7733b492015-07-07 15:26:04 -030015387 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015388
Chris Wilson1630fe72011-07-08 12:22:42 +010015389 /* flush any delayed tasks or pending work */
15390 flush_scheduled_work();
15391
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015392 /* destroy the backlight and sysfs files before encoders/connectors */
15393 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015394 struct intel_connector *intel_connector;
15395
15396 intel_connector = to_intel_connector(connector);
15397 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015398 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015399
Jesse Barnes79e53942008-11-07 14:24:08 -080015400 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015401
15402 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015403
15404 mutex_lock(&dev->struct_mutex);
15405 intel_cleanup_gt_powersave(dev);
15406 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015407}
15408
Dave Airlie28d52042009-09-21 14:33:58 +100015409/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015410 * Return which encoder is currently attached for connector.
15411 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015412struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015413{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015414 return &intel_attached_encoder(connector)->base;
15415}
Jesse Barnes79e53942008-11-07 14:24:08 -080015416
Chris Wilsondf0e9242010-09-09 16:20:55 +010015417void intel_connector_attach_encoder(struct intel_connector *connector,
15418 struct intel_encoder *encoder)
15419{
15420 connector->encoder = encoder;
15421 drm_mode_connector_attach_encoder(&connector->base,
15422 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015423}
Dave Airlie28d52042009-09-21 14:33:58 +100015424
15425/*
15426 * set vga decode state - true == enable VGA decode
15427 */
15428int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15429{
15430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015431 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015432 u16 gmch_ctrl;
15433
Chris Wilson75fa0412014-02-07 18:37:02 -020015434 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15435 DRM_ERROR("failed to read control word\n");
15436 return -EIO;
15437 }
15438
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015439 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15440 return 0;
15441
Dave Airlie28d52042009-09-21 14:33:58 +100015442 if (state)
15443 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15444 else
15445 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015446
15447 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15448 DRM_ERROR("failed to write control word\n");
15449 return -EIO;
15450 }
15451
Dave Airlie28d52042009-09-21 14:33:58 +100015452 return 0;
15453}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015454
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015455struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015456
15457 u32 power_well_driver;
15458
Chris Wilson63b66e52013-08-08 15:12:06 +020015459 int num_transcoders;
15460
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015461 struct intel_cursor_error_state {
15462 u32 control;
15463 u32 position;
15464 u32 base;
15465 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015466 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015467
15468 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015469 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015470 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015471 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015472 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015473
15474 struct intel_plane_error_state {
15475 u32 control;
15476 u32 stride;
15477 u32 size;
15478 u32 pos;
15479 u32 addr;
15480 u32 surface;
15481 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015482 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015483
15484 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015485 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015486 enum transcoder cpu_transcoder;
15487
15488 u32 conf;
15489
15490 u32 htotal;
15491 u32 hblank;
15492 u32 hsync;
15493 u32 vtotal;
15494 u32 vblank;
15495 u32 vsync;
15496 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015497};
15498
15499struct intel_display_error_state *
15500intel_display_capture_error_state(struct drm_device *dev)
15501{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015503 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015504 int transcoders[] = {
15505 TRANSCODER_A,
15506 TRANSCODER_B,
15507 TRANSCODER_C,
15508 TRANSCODER_EDP,
15509 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015510 int i;
15511
Chris Wilson63b66e52013-08-08 15:12:06 +020015512 if (INTEL_INFO(dev)->num_pipes == 0)
15513 return NULL;
15514
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015515 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516 if (error == NULL)
15517 return NULL;
15518
Imre Deak190be112013-11-25 17:15:31 +020015519 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015520 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15521
Damien Lespiau055e3932014-08-18 13:49:10 +010015522 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015523 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015524 __intel_display_power_is_enabled(dev_priv,
15525 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015526 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015527 continue;
15528
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015529 error->cursor[i].control = I915_READ(CURCNTR(i));
15530 error->cursor[i].position = I915_READ(CURPOS(i));
15531 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015532
15533 error->plane[i].control = I915_READ(DSPCNTR(i));
15534 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015535 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015536 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015537 error->plane[i].pos = I915_READ(DSPPOS(i));
15538 }
Paulo Zanonica291362013-03-06 20:03:14 -030015539 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15540 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015541 if (INTEL_INFO(dev)->gen >= 4) {
15542 error->plane[i].surface = I915_READ(DSPSURF(i));
15543 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15544 }
15545
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015546 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015547
Sonika Jindal3abfce72014-07-21 15:23:43 +053015548 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015549 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015550 }
15551
15552 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15553 if (HAS_DDI(dev_priv->dev))
15554 error->num_transcoders++; /* Account for eDP. */
15555
15556 for (i = 0; i < error->num_transcoders; i++) {
15557 enum transcoder cpu_transcoder = transcoders[i];
15558
Imre Deakddf9c532013-11-27 22:02:02 +020015559 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015560 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015561 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015562 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015563 continue;
15564
Chris Wilson63b66e52013-08-08 15:12:06 +020015565 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15566
15567 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15568 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15569 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15570 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15571 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15572 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15573 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015574 }
15575
15576 return error;
15577}
15578
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015579#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15580
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015581void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015582intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015583 struct drm_device *dev,
15584 struct intel_display_error_state *error)
15585{
Damien Lespiau055e3932014-08-18 13:49:10 +010015586 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015587 int i;
15588
Chris Wilson63b66e52013-08-08 15:12:06 +020015589 if (!error)
15590 return;
15591
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015592 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015594 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015595 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015596 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015597 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015598 err_printf(m, " Power: %s\n",
15599 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015600 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015601 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015602
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015603 err_printf(m, "Plane [%d]:\n", i);
15604 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15605 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015606 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015607 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15608 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015609 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015610 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015611 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015612 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015613 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15614 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015615 }
15616
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015617 err_printf(m, "Cursor [%d]:\n", i);
15618 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15619 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15620 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015621 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015622
15623 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015624 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015625 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015626 err_printf(m, " Power: %s\n",
15627 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015628 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15629 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15630 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15631 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15632 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15633 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15634 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15635 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015636}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015637
15638void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15639{
15640 struct intel_crtc *crtc;
15641
15642 for_each_intel_crtc(dev, crtc) {
15643 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015644
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015645 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015646
15647 work = crtc->unpin_work;
15648
15649 if (work && work->event &&
15650 work->event->base.file_priv == file) {
15651 kfree(work->event);
15652 work->event = NULL;
15653 }
15654
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015655 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015656 }
15657}