blob: 32fac724a2f8eed38ddbd825e8edd244b7402153 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
412 .vco = { .min = 4800000, .max = 6480000 },
413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300421static void vlv_clock(int refclk, intel_clock_t *clock)
422{
423 clock->m = clock->m1 * clock->m2;
424 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200425 if (WARN_ON(clock->n == 0 || clock->p == 0))
426 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300427 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
428 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300429}
430
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200431static bool
432needs_modeset(struct drm_crtc_state *state)
433{
434 return state->mode_changed || state->active_changed;
435}
436
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300437/**
438 * Returns whether any output on the specified pipe is of the specified type
439 */
Damien Lespiau40935612014-10-29 11:16:59 +0000440bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300441{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 struct intel_encoder *encoder;
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300446 if (encoder->type == type)
447 return true;
448
449 return false;
450}
451
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200452/**
453 * Returns whether any output on the specified pipe will have the specified
454 * type after a staged modeset is complete, i.e., the same as
455 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
456 * encoder->crtc.
457 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
459 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200460{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200461 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300462 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200464 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300467 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 if (connector_state->crtc != crtc_state->base.crtc)
469 continue;
470
471 num_connectors++;
472
473 encoder = to_intel_encoder(connector_state->best_encoder);
474 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 }
477
478 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479
480 return false;
481}
482
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483static const intel_limit_t *
484intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100490 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000491 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dual_lvds_100m;
493 else
494 limit = &intel_limits_ironlake_dual_lvds;
495 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800497 limit = &intel_limits_ironlake_single_lvds_100m;
498 else
499 limit = &intel_limits_ironlake_single_lvds;
500 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200501 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800502 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800503
504 return limit;
505}
506
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507static const intel_limit_t *
508intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800509{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800511 const intel_limit_t *limit;
512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200513 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100514 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 else
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
519 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200521 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800523 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525
526 return limit;
527}
528
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static const intel_limit_t *
530intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 const intel_limit_t *limit;
534
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200535 if (IS_BROXTON(dev))
536 limit = &intel_limits_bxt;
537 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800539 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800544 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546 } else if (IS_CHERRYVIEW(dev)) {
547 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700548 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300549 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100550 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 limit = &intel_limits_i9xx_lvds;
553 else
554 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200560 else
561 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 }
563 return limit;
564}
565
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500566/* m1 is reserved as 0 in Pineview, n is a ring counter */
567static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Shaohua Li21778322009-02-23 15:19:16 +0800569 clock->m = clock->m2 + 2;
570 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200571 if (WARN_ON(clock->n == 0 || clock->p == 0))
572 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300573 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
574 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200582static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
587 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590}
591
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300592static void chv_clock(int refclk, intel_clock_t *clock)
593{
594 clock->m = clock->m1 * clock->m2;
595 clock->p = clock->p1 * clock->p2;
596 if (WARN_ON(clock->n == 0 || clock->p == 0))
597 return;
598 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
599 clock->n << 22);
600 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200622 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->m1 <= clock->m2)
624 INTELPllInvalid("m1 <= m2\n");
625
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200626 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300627 if (clock->p < limit->p.min || limit->p.max < clock->p)
628 INTELPllInvalid("p out of range\n");
629 if (clock->m < limit->m.min || limit->m.max < clock->m)
630 INTELPllInvalid("m out of range\n");
631 }
632
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
636 * connector, etc., rather than just a single range.
637 */
638 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400639 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800640
641 return true;
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200645i9xx_find_best_dpll(const intel_limit_t *limit,
646 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800647 int target, int refclk, intel_clock_t *match_clock,
648 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800649{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200650 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300651 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 int err = target;
654
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200655 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100657 * For LVDS just rely on its current settings for dual-channel.
658 * We haven't figured out how to reliably set up different
659 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100661 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 clock.p2 = limit->p2.p2_fast;
663 else
664 clock.p2 = limit->p2.p2_slow;
665 } else {
666 if (target < limit->p2.dot_limit)
667 clock.p2 = limit->p2.p2_slow;
668 else
669 clock.p2 = limit->p2.p2_fast;
670 }
671
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800673
Zhao Yakui42158662009-11-20 11:24:18 +0800674 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
675 clock.m1++) {
676 for (clock.m2 = limit->m2.min;
677 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200678 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800679 break;
680 for (clock.n = limit->n.min;
681 clock.n <= limit->n.max; clock.n++) {
682 for (clock.p1 = limit->p1.min;
683 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800684 int this_err;
685
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200686 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000687 if (!intel_PLL_is_valid(dev, limit,
688 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800690 if (match_clock &&
691 clock.p != match_clock->p)
692 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693
694 this_err = abs(clock.dot - target);
695 if (this_err < err) {
696 *best_clock = clock;
697 err = this_err;
698 }
699 }
700 }
701 }
702 }
703
704 return (err != target);
705}
706
Ma Lingd4906092009-03-18 20:13:27 +0800707static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200708pnv_find_best_dpll(const intel_limit_t *limit,
709 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710 int target, int refclk, intel_clock_t *match_clock,
711 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200713 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300714 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200715 intel_clock_t clock;
716 int err = target;
717
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200718 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200719 /*
720 * For LVDS just rely on its current settings for dual-channel.
721 * We haven't figured out how to reliably set up different
722 * single/dual channel state, if we even can.
723 */
724 if (intel_is_dual_link_lvds(dev))
725 clock.p2 = limit->p2.p2_fast;
726 else
727 clock.p2 = limit->p2.p2_slow;
728 } else {
729 if (target < limit->p2.dot_limit)
730 clock.p2 = limit->p2.p2_slow;
731 else
732 clock.p2 = limit->p2.p2_fast;
733 }
734
735 memset(best_clock, 0, sizeof(*best_clock));
736
737 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
738 clock.m1++) {
739 for (clock.m2 = limit->m2.min;
740 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 for (clock.n = limit->n.min;
742 clock.n <= limit->n.max; clock.n++) {
743 for (clock.p1 = limit->p1.min;
744 clock.p1 <= limit->p1.max; clock.p1++) {
745 int this_err;
746
747 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 if (!intel_PLL_is_valid(dev, limit,
749 &clock))
750 continue;
751 if (match_clock &&
752 clock.p != match_clock->p)
753 continue;
754
755 this_err = abs(clock.dot - target);
756 if (this_err < err) {
757 *best_clock = clock;
758 err = this_err;
759 }
760 }
761 }
762 }
763 }
764
765 return (err != target);
766}
767
Ma Lingd4906092009-03-18 20:13:27 +0800768static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200769g4x_find_best_dpll(const intel_limit_t *limit,
770 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200771 int target, int refclk, intel_clock_t *match_clock,
772 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800773{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200774 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300775 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
778 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781 found = false;
782
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200783 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100784 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800785 clock.p2 = limit->p2.p2_fast;
786 else
787 clock.p2 = limit->p2.p2_slow;
788 } else {
789 if (target < limit->p2.dot_limit)
790 clock.p2 = limit->p2.p2_slow;
791 else
792 clock.p2 = limit->p2.p2_fast;
793 }
794
795 memset(best_clock, 0, sizeof(*best_clock));
796 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200799 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800800 for (clock.m1 = limit->m1.max;
801 clock.m1 >= limit->m1.min; clock.m1--) {
802 for (clock.m2 = limit->m2.max;
803 clock.m2 >= limit->m2.min; clock.m2--) {
804 for (clock.p1 = limit->p1.max;
805 clock.p1 >= limit->p1.min; clock.p1--) {
806 int this_err;
807
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200808 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800811 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000812
813 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800814 if (this_err < err_most) {
815 *best_clock = clock;
816 err_most = this_err;
817 max_n = clock.n;
818 found = true;
819 }
820 }
821 }
822 }
823 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800824 return found;
825}
Ma Lingd4906092009-03-18 20:13:27 +0800826
Imre Deakd5dd62b2015-03-17 11:40:03 +0200827/*
828 * Check if the calculated PLL configuration is more optimal compared to the
829 * best configuration and error found so far. Return the calculated error.
830 */
831static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
832 const intel_clock_t *calculated_clock,
833 const intel_clock_t *best_clock,
834 unsigned int best_error_ppm,
835 unsigned int *error_ppm)
836{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200837 /*
838 * For CHV ignore the error and consider only the P value.
839 * Prefer a bigger P value based on HW requirements.
840 */
841 if (IS_CHERRYVIEW(dev)) {
842 *error_ppm = 0;
843
844 return calculated_clock->p > best_clock->p;
845 }
846
Imre Deak24be4e42015-03-17 11:40:04 +0200847 if (WARN_ON_ONCE(!target_freq))
848 return false;
849
Imre Deakd5dd62b2015-03-17 11:40:03 +0200850 *error_ppm = div_u64(1000000ULL *
851 abs(target_freq - calculated_clock->dot),
852 target_freq);
853 /*
854 * Prefer a better P value over a better (smaller) error if the error
855 * is small. Ensure this preference for future configurations too by
856 * setting the error to 0.
857 */
858 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
859 *error_ppm = 0;
860
861 return true;
862 }
863
864 return *error_ppm + 10 < best_error_ppm;
865}
866
Zhenyu Wang2c072452009-06-05 15:38:42 +0800867static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200868vlv_find_best_dpll(const intel_limit_t *limit,
869 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200870 int target, int refclk, intel_clock_t *match_clock,
871 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200873 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300874 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300875 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300876 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300877 /* min update 19.2 MHz */
878 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300879 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700880
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300881 target *= 5; /* fast clock */
882
883 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884
885 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300886 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300887 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300888 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300889 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700891 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200893 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
896 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300897
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300898 vlv_clock(refclk, &clock);
899
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300900 if (!intel_PLL_is_valid(dev, limit,
901 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300902 continue;
903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904 if (!vlv_PLL_is_optimal(dev, target,
905 &clock,
906 best_clock,
907 bestppm, &ppm))
908 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300909
Imre Deakd5dd62b2015-03-17 11:40:03 +0200910 *best_clock = clock;
911 bestppm = ppm;
912 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 }
914 }
915 }
916 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300918 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700919}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700920
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200922chv_find_best_dpll(const intel_limit_t *limit,
923 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924 int target, int refclk, intel_clock_t *match_clock,
925 intel_clock_t *best_clock)
926{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200927 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300928 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200929 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300930 intel_clock_t clock;
931 uint64_t m2;
932 int found = false;
933
934 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200935 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300936
937 /*
938 * Based on hardware doc, the n always set to 1, and m1 always
939 * set to 2. If requires to support 200Mhz refclk, we need to
940 * revisit this because n may not 1 anymore.
941 */
942 clock.n = 1, clock.m1 = 2;
943 target *= 5; /* fast clock */
944
945 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
946 for (clock.p2 = limit->p2.p2_fast;
947 clock.p2 >= limit->p2.p2_slow;
948 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200949 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300950
951 clock.p = clock.p1 * clock.p2;
952
953 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
954 clock.n) << 22, refclk * clock.m1);
955
956 if (m2 > INT_MAX/clock.m1)
957 continue;
958
959 clock.m2 = m2;
960
961 chv_clock(refclk, &clock);
962
963 if (!intel_PLL_is_valid(dev, limit, &clock))
964 continue;
965
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
967 best_error_ppm, &error_ppm))
968 continue;
969
970 *best_clock = clock;
971 best_error_ppm = error_ppm;
972 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300973 }
974 }
975
976 return found;
977}
978
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200979bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
980 intel_clock_t *best_clock)
981{
982 int refclk = i9xx_get_refclk(crtc_state, 0);
983
984 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
985 target_clock, refclk, NULL, best_clock);
986}
987
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988bool intel_crtc_active(struct drm_crtc *crtc)
989{
990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
991
992 /* Be paranoid as we can arrive here with only partial
993 * state retrieved from the hardware during setup.
994 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100995 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * as Haswell has gained clock readout/fastboot support.
997 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000998 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300999 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001000 *
1001 * FIXME: The intel_crtc->active here should be switched to
1002 * crtc->state->active once we have proper CRTC states wired up
1003 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001005 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001006 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001007}
1008
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001009enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001016}
1017
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001018static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
1021 u32 reg = PIPEDSL(pipe);
1022 u32 line1, line2;
1023 u32 line_mask;
1024
1025 if (IS_GEN2(dev))
1026 line_mask = DSL_LINEMASK_GEN2;
1027 else
1028 line_mask = DSL_LINEMASK_GEN3;
1029
1030 line1 = I915_READ(reg) & line_mask;
1031 mdelay(5);
1032 line2 = I915_READ(reg) & line_mask;
1033
1034 return line1 == line2;
1035}
1036
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037/*
1038 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001039 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040 *
1041 * After disabling a pipe, we can't wait for vblank in the usual way,
1042 * spinning on the vblank interrupt status bit, since we won't actually
1043 * see an interrupt when the pipe is disabled.
1044 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001045 * On Gen4 and above:
1046 * wait for the pipe register state bit to turn off
1047 *
1048 * Otherwise:
1049 * wait for the display line value to settle (it usually
1050 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001051 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001057 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001061 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001062
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001064 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1065 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001066 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001067 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001069 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001070 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001071 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001072}
1073
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001074/*
1075 * ibx_digital_port_connected - is the specified port connected?
1076 * @dev_priv: i915 private structure
1077 * @port: the port to test
1078 *
1079 * Returns true if @port is connected, false otherwise.
1080 */
1081bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1082 struct intel_digital_port *port)
1083{
1084 u32 bit;
1085
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001087 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001088 case PORT_B:
1089 bit = SDE_PORTB_HOTPLUG;
1090 break;
1091 case PORT_C:
1092 bit = SDE_PORTC_HOTPLUG;
1093 break;
1094 case PORT_D:
1095 bit = SDE_PORTD_HOTPLUG;
1096 break;
1097 default:
1098 return true;
1099 }
1100 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001101 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001102 case PORT_B:
1103 bit = SDE_PORTB_HOTPLUG_CPT;
1104 break;
1105 case PORT_C:
1106 bit = SDE_PORTC_HOTPLUG_CPT;
1107 break;
1108 case PORT_D:
1109 bit = SDE_PORTD_HOTPLUG_CPT;
1110 break;
1111 default:
1112 return true;
1113 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001114 }
1115
1116 return I915_READ(SDEISR) & bit;
1117}
1118
Jesse Barnesb24e7172011-01-04 15:09:30 -08001119static const char *state_string(bool enabled)
1120{
1121 return enabled ? "on" : "off";
1122}
1123
1124/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001125void assert_pll(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001127{
1128 int reg;
1129 u32 val;
1130 bool cur_state;
1131
1132 reg = DPLL(pipe);
1133 val = I915_READ(reg);
1134 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001135 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 "PLL state assertion failure (expected %s, current %s)\n",
1137 state_string(state), state_string(cur_state));
1138}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001139
Jani Nikula23538ef2013-08-27 15:12:22 +03001140/* XXX: the dsi pll is shared between MIPI DSI ports */
1141static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1142{
1143 u32 val;
1144 bool cur_state;
1145
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149
1150 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001151 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001152 "DSI PLL state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1156#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1157
Daniel Vetter55607e82013-06-16 21:42:39 +02001158struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001159intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001160{
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001164 return NULL;
1165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001166 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001167}
1168
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001170void assert_shared_dpll(struct drm_i915_private *dev_priv,
1171 struct intel_shared_dpll *pll,
1172 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001175 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001176
Chris Wilson92b27b02012-05-20 18:10:50 +01001177 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001178 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001179 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001180
Daniel Vetter53589012013-06-05 13:34:16 +02001181 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001182 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001183 "%s assertion failure (expected %s, current %s)\n",
1184 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001185}
Jesse Barnes040484a2011-01-03 12:14:26 -08001186
1187static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
1189{
1190 int reg;
1191 u32 val;
1192 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1194 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001195
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001196 if (HAS_DDI(dev_priv->dev)) {
1197 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001200 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001201 } else {
1202 reg = FDI_TX_CTL(pipe);
1203 val = I915_READ(reg);
1204 cur_state = !!(val & FDI_TX_ENABLE);
1205 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001206 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001207 "FDI TX state assertion failure (expected %s, current %s)\n",
1208 state_string(state), state_string(cur_state));
1209}
1210#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1211#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1212
1213static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
1216 int reg;
1217 u32 val;
1218 bool cur_state;
1219
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001220 reg = FDI_RX_CTL(pipe);
1221 val = I915_READ(reg);
1222 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001224 "FDI RX state assertion failure (expected %s, current %s)\n",
1225 state_string(state), state_string(cur_state));
1226}
1227#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1228#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1229
1230static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
1232{
1233 int reg;
1234 u32 val;
1235
1236 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001237 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 return;
1239
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001241 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001242 return;
1243
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 reg = FDI_TX_CTL(pipe);
1245 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001246 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001247}
1248
Daniel Vetter55607e82013-06-16 21:42:39 +02001249void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001251{
1252 int reg;
1253 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001254 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001255
1256 reg = FDI_RX_CTL(pipe);
1257 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001259 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001260 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1261 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001262}
1263
Daniel Vetterb680c372014-09-19 18:27:27 +02001264void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001267 struct drm_device *dev = dev_priv->dev;
1268 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 u32 val;
1270 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001271 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 if (WARN_ON(HAS_DDI(dev)))
1274 return;
1275
1276 if (HAS_PCH_SPLIT(dev)) {
1277 u32 port_sel;
1278
Jesse Barnesea0760c2011-01-04 15:09:32 -08001279 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001280 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1281
1282 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1283 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1284 panel_pipe = PIPE_B;
1285 /* XXX: else fix for eDP */
1286 } else if (IS_VALLEYVIEW(dev)) {
1287 /* presumably write lock depends on pipe, not port select */
1288 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1289 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001290 } else {
1291 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001292 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1293 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294 }
1295
1296 val = I915_READ(pp_reg);
1297 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001298 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 locked = false;
1300
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001304}
1305
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306static void assert_cursor(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, bool state)
1308{
1309 struct drm_device *dev = dev_priv->dev;
1310 bool cur_state;
1311
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001314 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001315 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001318 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1319 pipe_name(pipe), state_string(state), state_string(cur_state));
1320}
1321#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1322#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1323
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001324void assert_pipe(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326{
1327 int reg;
1328 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001329 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001330 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1331 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001333 /* if we need the pipe quirk it must be always on */
1334 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1335 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001336 state = true;
1337
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001338 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001339 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001340 cur_state = false;
1341 } else {
1342 reg = PIPECONF(cpu_transcoder);
1343 val = I915_READ(reg);
1344 cur_state = !!(val & PIPECONF_ENABLE);
1345 }
1346
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001348 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001349 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350}
1351
Chris Wilson931872f2012-01-16 23:01:13 +00001352static void assert_plane(struct drm_i915_private *dev_priv,
1353 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354{
1355 int reg;
1356 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001357 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358
1359 reg = DSPCNTR(plane);
1360 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001361 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001363 "plane %c assertion failure (expected %s, current %s)\n",
1364 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001365}
1366
Chris Wilson931872f2012-01-16 23:01:13 +00001367#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1368#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1369
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe)
1372{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001373 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 int reg, i;
1375 u32 val;
1376 int cur_pipe;
1377
Ville Syrjälä653e1022013-06-04 13:49:05 +03001378 /* Primary planes are fixed to pipes on gen4+ */
1379 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001380 reg = DSPCNTR(pipe);
1381 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001383 "plane %c assertion failure, should be disabled but not\n",
1384 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001386 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001387
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001389 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 reg = DSPCNTR(i);
1391 val = I915_READ(reg);
1392 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1393 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001395 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1396 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001397 }
1398}
1399
Jesse Barnes19332d72013-03-28 09:55:38 -07001400static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
1402{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001403 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001404 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001405 u32 val;
1406
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001410 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001411 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1412 sprite, pipe_name(pipe));
1413 }
1414 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001415 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001416 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001420 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 }
1422 } else if (INTEL_INFO(dev)->gen >= 7) {
1423 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001424 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001425 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001426 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001427 plane_name(pipe), pipe_name(pipe));
1428 } else if (INTEL_INFO(dev)->gen >= 5) {
1429 reg = DVSCNTR(pipe);
1430 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001431 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1433 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001434 }
1435}
1436
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437static void assert_vblank_disabled(struct drm_crtc *crtc)
1438{
Rob Clarke2c719b2014-12-15 13:56:32 -05001439 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440 drm_crtc_vblank_put(crtc);
1441}
1442
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001443static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001444{
1445 u32 val;
1446 bool enabled;
1447
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001449
Jesse Barnes92f25842011-01-04 15:09:34 -08001450 val = I915_READ(PCH_DREF_CONTROL);
1451 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1452 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001454}
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001458{
1459 int reg;
1460 u32 val;
1461 bool enabled;
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001464 val = I915_READ(reg);
1465 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001466 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001467 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1468 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001469}
1470
Keith Packard4e634382011-08-06 10:39:45 -07001471static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001473{
1474 if ((val & DP_PORT_EN) == 0)
1475 return false;
1476
1477 if (HAS_PCH_CPT(dev_priv->dev)) {
1478 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1479 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001543 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001544{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001545 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001546 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001547 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001548 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001551 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001552 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001553}
1554
1555static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1556 enum pipe pipe, int reg)
1557{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001558 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001559 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001560 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001561 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562
Rob Clarke2c719b2014-12-15 13:56:32 -05001563 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001564 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001565 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001566}
1567
1568static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1569 enum pipe pipe)
1570{
1571 int reg;
1572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
1578 reg = PCH_ADPA;
1579 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001580 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001581 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001582 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
1584 reg = PCH_LVDS;
1585 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001586 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001587 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001588 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001589
Paulo Zanonie2debe92013-02-18 19:00:27 -03001590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001593}
1594
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001595static void intel_init_dpio(struct drm_device *dev)
1596{
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598
1599 if (!IS_VALLEYVIEW(dev))
1600 return;
1601
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001602 /*
1603 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1604 * CHV x1 PHY (DP/HDMI D)
1605 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1606 */
1607 if (IS_CHERRYVIEW(dev)) {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1610 } else {
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1612 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001613}
1614
Ville Syrjäläd288f652014-10-28 13:20:22 +02001615static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001616 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001617{
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 struct drm_device *dev = crtc->base.dev;
1619 struct drm_i915_private *dev_priv = dev->dev_private;
1620 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001624
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1627
1628 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001629 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631
Daniel Vetter426115c2013-07-11 22:13:42 +02001632 I915_WRITE(reg, dpll);
1633 POSTING_READ(reg);
1634 udelay(150);
1635
1636 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1637 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1638
Ville Syrjäläd288f652014-10-28 13:20:22 +02001639 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001641
1642 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001649 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
Ville Syrjäläd288f652014-10-28 13:20:22 +02001654static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001655 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656{
1657 struct drm_device *dev = crtc->base.dev;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
1659 int pipe = crtc->pipe;
1660 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001661 u32 tmp;
1662
1663 assert_pipe_disabled(dev_priv, crtc->pipe);
1664
1665 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1666
Ville Syrjäläa5805162015-05-26 20:42:30 +03001667 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668
1669 /* Enable back the 10bit clock to display controller */
1670 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1671 tmp |= DPIO_DCLKP_EN;
1672 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1673
Ville Syrjälä54433e92015-05-26 20:42:31 +03001674 mutex_unlock(&dev_priv->sb_lock);
1675
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676 /*
1677 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1678 */
1679 udelay(1);
1680
1681 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001682 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001683
1684 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001686 DRM_ERROR("PLL %d failed to lock\n", pipe);
1687
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001689 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001690 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001691}
1692
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693static int intel_num_dvo_pipes(struct drm_device *dev)
1694{
1695 struct intel_crtc *crtc;
1696 int count = 0;
1697
1698 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001699 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001700 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001701
1702 return count;
1703}
1704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001706{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707 struct drm_device *dev = crtc->base.dev;
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001710 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001712 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001713
1714 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001715 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001716
1717 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001718 if (IS_MOBILE(dev) && !IS_I830(dev))
1719 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001721 /* Enable DVO 2x clock on both PLLs if necessary */
1722 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1723 /*
1724 * It appears to be important that we don't enable this
1725 * for the current pipe before otherwise configuring the
1726 * PLL. No idea how this should be handled if multiple
1727 * DVO outputs are enabled simultaneosly.
1728 */
1729 dpll |= DPLL_DVO_2X_MODE;
1730 I915_WRITE(DPLL(!crtc->pipe),
1731 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1732 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733
1734 /* Wait for the clocks to stabilize. */
1735 POSTING_READ(reg);
1736 udelay(150);
1737
1738 if (INTEL_INFO(dev)->gen >= 4) {
1739 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001740 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001741 } else {
1742 /* The pixel multiplier can only be updated once the
1743 * DPLL is enabled and the clocks are stable.
1744 *
1745 * So write it again.
1746 */
1747 I915_WRITE(reg, dpll);
1748 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749
1750 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001757 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001758 POSTING_READ(reg);
1759 udelay(150); /* wait for warmup */
1760}
1761
1762/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001763 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe PLL to disable
1766 *
1767 * Disable the PLL for @pipe, making sure the pipe is off first.
1768 *
1769 * Note! This is for pre-ILK only.
1770 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
1775 enum pipe pipe = crtc->pipe;
1776
1777 /* Disable DVO 2x clock on both PLLs if necessary */
1778 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001779 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001780 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001781 I915_WRITE(DPLL(PIPE_B),
1782 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1783 I915_WRITE(DPLL(PIPE_A),
1784 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1785 }
1786
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001787 /* Don't disable pipe or pipe PLLs if needed */
1788 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1789 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790 return;
1791
1792 /* Make sure the pipe isn't still relying on us */
1793 assert_pipe_disabled(dev_priv, pipe);
1794
Daniel Vetter50b44a42013-06-05 13:34:33 +02001795 I915_WRITE(DPLL(pipe), 0);
1796 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001797}
1798
Jesse Barnesf6071162013-10-01 10:41:38 -07001799static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1800{
1801 u32 val = 0;
1802
1803 /* Make sure the pipe isn't still relying on us */
1804 assert_pipe_disabled(dev_priv, pipe);
1805
Imre Deake5cbfbf2014-01-09 17:08:16 +02001806 /*
1807 * Leave integrated clock source and reference clock enabled for pipe B.
1808 * The latter is needed for VGA hotplug / manual detection.
1809 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001810 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001811 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001812 I915_WRITE(DPLL(pipe), val);
1813 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814
1815}
1816
1817static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1818{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001819 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001820 u32 val;
1821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Make sure the pipe isn't still relying on us */
1823 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001824
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001825 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001826 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 if (pipe != PIPE_A)
1828 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1829 I915_WRITE(DPLL(pipe), val);
1830 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
1834 /* Disable 10bit clock to display controller */
1835 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1836 val &= ~DPIO_DCLKP_EN;
1837 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1838
Ville Syrjälä61407f62014-05-27 16:32:55 +03001839 /* disable left/right clock distribution */
1840 if (pipe != PIPE_B) {
1841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1842 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1843 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1844 } else {
1845 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1846 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1848 }
1849
Ville Syrjäläa5805162015-05-26 20:42:30 +03001850 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001851}
1852
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001853void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 struct intel_digital_port *dport,
1855 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856{
1857 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001858 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001860 switch (dport->port) {
1861 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001862 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001863 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001864 break;
1865 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001868 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 break;
1870 case PORT_D:
1871 port_mask = DPLL_PORTD_READY_MASK;
1872 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001873 break;
1874 default:
1875 BUG();
1876 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001877
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001878 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1879 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1880 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881}
1882
Daniel Vetterb14b1052014-04-24 23:55:13 +02001883static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1884{
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1888
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001889 if (WARN_ON(pll == NULL))
1890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001893 if (pll->active == 0) {
1894 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1895 WARN_ON(pll->on);
1896 assert_shared_dpll_disabled(dev_priv, pll);
1897
1898 pll->mode_set(dev_priv, pll);
1899 }
1900}
1901
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001902/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001903 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001904 * @dev_priv: i915 private structure
1905 * @pipe: pipe PLL to enable
1906 *
1907 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1908 * drives the transcoder clock.
1909 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001910static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001911{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001912 struct drm_device *dev = crtc->base.dev;
1913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001915
Daniel Vetter87a875b2013-06-05 13:34:19 +02001916 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
1918
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001919 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001920 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921
Damien Lespiau74dd6922014-07-29 18:06:17 +01001922 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001923 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001924 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001925
Daniel Vettercdbd2312013-06-05 13:34:03 +02001926 if (pll->active++) {
1927 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001928 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 return;
1930 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001931 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001933 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001936 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001938}
1939
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001940static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001941{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001944 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001945
Jesse Barnes92f25842011-01-04 15:09:34 -08001946 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001947 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001948 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001949 return;
1950
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001951 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1955 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001956 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001957
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001959 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 return;
1961 }
1962
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001964 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001965 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001966 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967
Daniel Vetter46edb022013-06-05 13:34:12 +02001968 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001969 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001970 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001971
1972 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001973}
1974
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001975static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1976 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001977{
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001979 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001984 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001985
1986 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001987 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001988 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001989
1990 /* FDI must be feeding us bits for PCH ports */
1991 assert_fdi_tx_enabled(dev_priv, pipe);
1992 assert_fdi_rx_enabled(dev_priv, pipe);
1993
Daniel Vetter23670b322012-11-01 09:15:30 +01001994 if (HAS_PCH_CPT(dev)) {
1995 /* Workaround: Set the timing override bit before enabling the
1996 * pch transcoder. */
1997 reg = TRANS_CHICKEN2(pipe);
1998 val = I915_READ(reg);
1999 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2000 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002001 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002004 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002005 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006
2007 if (HAS_PCH_IBX(dev_priv->dev)) {
2008 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002009 * Make the BPC in transcoder be consistent with
2010 * that in pipeconf reg. For HDMI we must use 8bpc
2011 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002013 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002014 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2015 val |= PIPECONF_8BPC;
2016 else
2017 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002018 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002019
2020 val &= ~TRANS_INTERLACE_MASK;
2021 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002023 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002024 val |= TRANS_LEGACY_INTERLACED_ILK;
2025 else
2026 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002027 else
2028 val |= TRANS_PROGRESSIVE;
2029
Jesse Barnes040484a2011-01-03 12:14:26 -08002030 I915_WRITE(reg, val | TRANS_ENABLE);
2031 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002032 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002033}
2034
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002036 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002037{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
2040 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002041 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002042
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002044 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002047 /* Workaround: set timing override bit. */
2048 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002049 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002050 I915_WRITE(_TRANSA_CHICKEN2, val);
2051
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002052 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002053 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002054
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002055 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2056 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002057 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058 else
2059 val |= TRANS_PROGRESSIVE;
2060
Daniel Vetterab9412b2013-05-03 11:49:46 +02002061 I915_WRITE(LPT_TRANSCONF, val);
2062 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002063 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002064}
2065
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002066static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2067 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002068{
Daniel Vetter23670b322012-11-01 09:15:30 +01002069 struct drm_device *dev = dev_priv->dev;
2070 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002071
2072 /* FDI relies on the transcoder */
2073 assert_fdi_tx_disabled(dev_priv, pipe);
2074 assert_fdi_rx_disabled(dev_priv, pipe);
2075
Jesse Barnes291906f2011-02-02 12:28:03 -08002076 /* Ports must be off as well */
2077 assert_pch_ports_disabled(dev_priv, pipe);
2078
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002080 val = I915_READ(reg);
2081 val &= ~TRANS_ENABLE;
2082 I915_WRITE(reg, val);
2083 /* wait for PCH transcoder off, transcoder state */
2084 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002085 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086
2087 if (!HAS_PCH_IBX(dev)) {
2088 /* Workaround: Clear the timing override chicken bit again. */
2089 reg = TRANS_CHICKEN2(pipe);
2090 val = I915_READ(reg);
2091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2092 I915_WRITE(reg, val);
2093 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002094}
2095
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002096static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002098 u32 val;
2099
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002104 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002105 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002106
2107 /* Workaround: clear timing override bit. */
2108 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002109 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002110 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002111}
2112
2113/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002114 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002117 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002120static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121{
Paulo Zanoni03722642014-01-17 13:51:09 -02002122 struct drm_device *dev = crtc->base.dev;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2126 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002127 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 int reg;
2129 u32 val;
2130
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002132 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_sprites_disabled(dev_priv, pipe);
2134
Paulo Zanoni681e5812012-12-06 11:12:38 -02002135 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002136 pch_transcoder = TRANSCODER_A;
2137 else
2138 pch_transcoder = pipe;
2139
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 /*
2141 * A pipe without a PLL won't actually be able to drive bits from
2142 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2143 * need the check.
2144 */
Imre Deak50360402015-01-16 00:55:16 -08002145 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002146 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002147 assert_dsi_pll_enabled(dev_priv);
2148 else
2149 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002151 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002153 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002154 assert_fdi_tx_pll_enabled(dev_priv,
2155 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002156 }
2157 /* FIXME: assert CPU port conditions for SNB+ */
2158 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002163 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2164 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002165 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002166 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002167
2168 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002169 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
2172/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002173 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * Disable the pipe of @crtc, making sure that various hardware
2177 * specific requirements are met, if applicable, e.g. plane
2178 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 *
2180 * Will wait until the pipe has shut down before returning.
2181 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 int reg;
2188 u32 val;
2189
2190 /*
2191 * Make sure planes won't keep trying to pump pixels to us,
2192 * or we might hang the display.
2193 */
2194 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002195 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002196 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002198 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002200 if ((val & PIPECONF_ENABLE) == 0)
2201 return;
2202
Ville Syrjälä67adc642014-08-15 01:21:57 +03002203 /*
2204 * Double wide has implications for planes
2205 * so best keep it disabled when not needed.
2206 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002207 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002208 val &= ~PIPECONF_DOUBLE_WIDE;
2209
2210 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002211 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2212 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002213 val &= ~PIPECONF_ENABLE;
2214
2215 I915_WRITE(reg, val);
2216 if ((val & PIPECONF_ENABLE) == 0)
2217 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002218}
2219
Chris Wilson693db182013-03-05 14:52:39 +00002220static bool need_vtd_wa(struct drm_device *dev)
2221{
2222#ifdef CONFIG_INTEL_IOMMU
2223 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2224 return true;
2225#endif
2226 return false;
2227}
2228
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002229unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002230intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2231 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002232{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002233 unsigned int tile_height;
2234 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002235
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002236 switch (fb_format_modifier) {
2237 case DRM_FORMAT_MOD_NONE:
2238 tile_height = 1;
2239 break;
2240 case I915_FORMAT_MOD_X_TILED:
2241 tile_height = IS_GEN2(dev) ? 16 : 8;
2242 break;
2243 case I915_FORMAT_MOD_Y_TILED:
2244 tile_height = 32;
2245 break;
2246 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002247 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2248 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002250 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 tile_height = 64;
2252 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 case 2:
2254 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002255 tile_height = 32;
2256 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 16;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002261 WARN_ONCE(1,
2262 "128-bit pixels are not supported for display!");
2263 tile_height = 16;
2264 break;
2265 }
2266 break;
2267 default:
2268 MISSING_CASE(fb_format_modifier);
2269 tile_height = 1;
2270 break;
2271 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002272
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273 return tile_height;
2274}
2275
2276unsigned int
2277intel_fb_align_height(struct drm_device *dev, unsigned int height,
2278 uint32_t pixel_format, uint64_t fb_format_modifier)
2279{
2280 return ALIGN(height, intel_tile_height(dev, pixel_format,
2281 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002282}
2283
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002284static int
2285intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2286 const struct drm_plane_state *plane_state)
2287{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002288 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
2293 return 0;
2294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 return 0;
2297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
2303 info->fb_modifier = fb->modifier[0];
2304
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 return 0;
2306}
2307
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002308static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2309{
2310 if (INTEL_INFO(dev_priv)->gen >= 9)
2311 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002312 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2313 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002314 return 128 * 1024;
2315 else if (INTEL_INFO(dev_priv)->gen >= 4)
2316 return 4 * 1024;
2317 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002318 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002319}
2320
Chris Wilson127bd2a2010-07-23 23:32:05 +01002321int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002322intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2323 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002324 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002325 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Chris Wilsonce453d82011-02-21 14:43:56 +00002381 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002382 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002383 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002384 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002385 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
Chris Wilson06d98132012-04-17 15:31:24 +01002392 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002393 if (ret)
2394 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002395
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002396 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002397
Chris Wilsonce453d82011-02-21 14:43:56 +00002398 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002399 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002400 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002401
2402err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002403 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002404err_interruptible:
2405 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002406 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002407 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408}
2409
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002410static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2411 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002413 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 struct i915_ggtt_view view;
2415 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002416
Matt Roperebcdd392014-07-09 16:22:11 -07002417 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2418
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002419 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2420 WARN_ONCE(ret, "Couldn't get view from plane state!");
2421
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002423 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002424}
2425
Daniel Vetterc2c75132012-07-05 12:17:30 +02002426/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2427 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002428unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2429 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002430 unsigned int tiling_mode,
2431 unsigned int cpp,
2432 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433{
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 if (tiling_mode != I915_TILING_NONE) {
2435 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 tile_rows = *y / 8;
2438 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002439
Chris Wilsonbc752862013-02-21 20:04:31 +00002440 tiles = *x / (512/cpp);
2441 *x %= 512/cpp;
2442
2443 return tile_rows * pitch * 8 + tiles * 4096;
2444 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002445 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int offset;
2447
2448 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002449 *y = (offset & alignment) / pitch;
2450 *x = ((offset & alignment) - *y * pitch) / cpp;
2451 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002452 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002453}
2454
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002455static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002456{
2457 switch (format) {
2458 case DISPPLANE_8BPP:
2459 return DRM_FORMAT_C8;
2460 case DISPPLANE_BGRX555:
2461 return DRM_FORMAT_XRGB1555;
2462 case DISPPLANE_BGRX565:
2463 return DRM_FORMAT_RGB565;
2464 default:
2465 case DISPPLANE_BGRX888:
2466 return DRM_FORMAT_XRGB8888;
2467 case DISPPLANE_RGBX888:
2468 return DRM_FORMAT_XBGR8888;
2469 case DISPPLANE_BGRX101010:
2470 return DRM_FORMAT_XRGB2101010;
2471 case DISPPLANE_RGBX101010:
2472 return DRM_FORMAT_XBGR2101010;
2473 }
2474}
2475
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002476static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2477{
2478 switch (format) {
2479 case PLANE_CTL_FORMAT_RGB_565:
2480 return DRM_FORMAT_RGB565;
2481 default:
2482 case PLANE_CTL_FORMAT_XRGB_8888:
2483 if (rgb_order) {
2484 if (alpha)
2485 return DRM_FORMAT_ABGR8888;
2486 else
2487 return DRM_FORMAT_XBGR8888;
2488 } else {
2489 if (alpha)
2490 return DRM_FORMAT_ARGB8888;
2491 else
2492 return DRM_FORMAT_XRGB8888;
2493 }
2494 case PLANE_CTL_FORMAT_XRGB_2101010:
2495 if (rgb_order)
2496 return DRM_FORMAT_XBGR2101010;
2497 else
2498 return DRM_FORMAT_XRGB2101010;
2499 }
2500}
2501
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002502static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002503intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2504 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002505{
2506 struct drm_device *dev = crtc->base.dev;
2507 struct drm_i915_gem_object *obj = NULL;
2508 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002509 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002510 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2511 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2512 PAGE_SIZE);
2513
2514 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515
Chris Wilsonff2652e2014-03-10 08:07:02 +00002516 if (plane_config->size == 0)
2517 return false;
2518
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002519 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2520 base_aligned,
2521 base_aligned,
2522 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002524 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525
Damien Lespiau49af4492015-01-20 12:51:44 +00002526 obj->tiling_mode = plane_config->tiling;
2527 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002528 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002529
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002530 mode_cmd.pixel_format = fb->pixel_format;
2531 mode_cmd.width = fb->width;
2532 mode_cmd.height = fb->height;
2533 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002534 mode_cmd.modifier[0] = fb->modifier[0];
2535 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
2537 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002538 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540 DRM_DEBUG_KMS("intel fb init failed\n");
2541 goto out_unref_obj;
2542 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544
Daniel Vetterf6936e22015-03-26 12:17:05 +01002545 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
2548out_unref_obj:
2549 drm_gem_object_unreference(&obj->base);
2550 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 return false;
2552}
2553
Matt Roperafd65eb2015-02-03 13:10:04 -08002554/* Update plane->state->fb to match plane->fb after driver-internal updates */
2555static void
2556update_state_fb(struct drm_plane *plane)
2557{
2558 if (plane->fb == plane->state->fb)
2559 return;
2560
2561 if (plane->state->fb)
2562 drm_framebuffer_unreference(plane->state->fb);
2563 plane->state->fb = plane->fb;
2564 if (plane->state->fb)
2565 drm_framebuffer_reference(plane->state->fb);
2566}
2567
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002568static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002569intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2570 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002571{
2572 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002573 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 struct drm_crtc *c;
2575 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002576 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002577 struct drm_plane *primary = intel_crtc->base.primary;
2578 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Damien Lespiau2d140302015-02-05 17:22:18 +00002580 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return;
2582
Daniel Vetterf6936e22015-03-26 12:17:05 +01002583 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 fb = &plane_config->fb->base;
2585 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002586 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587
Damien Lespiau2d140302015-02-05 17:22:18 +00002588 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589
2590 /*
2591 * Failed to alloc the obj, check to see if we should share
2592 * an fb with another CRTC instead
2593 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002594 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 i = to_intel_crtc(c);
2596
2597 if (c == &intel_crtc->base)
2598 continue;
2599
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601 continue;
2602
Daniel Vetter88595ac2015-03-26 12:42:24 +01002603 fb = c->primary->fb;
2604 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002605 continue;
2606
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002608 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002609 drm_framebuffer_reference(fb);
2610 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 }
2612 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002613
2614 return;
2615
2616valid_fb:
2617 obj = intel_fb_obj(fb);
2618 if (obj->tiling_mode != I915_TILING_NONE)
2619 dev_priv->preserve_bios_swizzle = true;
2620
2621 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002622 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002624 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002626}
2627
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002628static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2629 struct drm_framebuffer *fb,
2630 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002631{
2632 struct drm_device *dev = crtc->dev;
2633 struct drm_i915_private *dev_priv = dev->dev_private;
2634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002635 struct drm_plane *primary = crtc->primary;
2636 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002637 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002638 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002639 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002640 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002641 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302642 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002643
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002644 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002645 I915_WRITE(reg, 0);
2646 if (INTEL_INFO(dev)->gen >= 4)
2647 I915_WRITE(DSPSURF(plane), 0);
2648 else
2649 I915_WRITE(DSPADDR(plane), 0);
2650 POSTING_READ(reg);
2651 return;
2652 }
2653
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002654 obj = intel_fb_obj(fb);
2655 if (WARN_ON(obj == NULL))
2656 return;
2657
2658 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2659
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002660 dspcntr = DISPPLANE_GAMMA_ENABLE;
2661
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002662 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002663
2664 if (INTEL_INFO(dev)->gen < 4) {
2665 if (intel_crtc->pipe == PIPE_B)
2666 dspcntr |= DISPPLANE_SEL_PIPE_B;
2667
2668 /* pipesrc and dspsize control the size that is scaled from,
2669 * which should always be the user's requested size.
2670 */
2671 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002672 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2673 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002675 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2676 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002677 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2678 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002679 I915_WRITE(PRIMPOS(plane), 0);
2680 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 }
2682
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 switch (fb->pixel_format) {
2684 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002685 dspcntr |= DISPPLANE_8BPP;
2686 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002687 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002688 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002689 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 case DRM_FORMAT_RGB565:
2691 dspcntr |= DISPPLANE_BGRX565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 dspcntr |= DISPPLANE_BGRX888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 dspcntr |= DISPPLANE_RGBX888;
2698 break;
2699 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 dspcntr |= DISPPLANE_BGRX101010;
2701 break;
2702 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002704 break;
2705 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002706 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002707 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002709 if (INTEL_INFO(dev)->gen >= 4 &&
2710 obj->tiling_mode != I915_TILING_NONE)
2711 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002712
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002713 if (IS_G4X(dev))
2714 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2715
Ville Syrjäläb98971272014-08-27 16:51:22 +03002716 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002717
Daniel Vetterc2c75132012-07-05 12:17:30 +02002718 if (INTEL_INFO(dev)->gen >= 4) {
2719 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002720 intel_gen4_compute_page_offset(dev_priv,
2721 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002722 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002723 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002724 linear_offset -= intel_crtc->dspaddr_offset;
2725 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002726 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002727 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002728
Matt Roper8e7d6882015-01-21 16:35:41 -08002729 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302730 dspcntr |= DISPPLANE_ROTATE_180;
2731
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002732 x += (intel_crtc->config->pipe_src_w - 1);
2733 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302734
2735 /* Finding the last pixel of the last line of the display
2736 data and adding to linear_offset*/
2737 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002738 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2739 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302740 }
2741
2742 I915_WRITE(reg, dspcntr);
2743
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002744 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002745 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002746 I915_WRITE(DSPSURF(plane),
2747 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002750 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002751 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002752 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753}
2754
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002755static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2756 struct drm_framebuffer *fb,
2757 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002758{
2759 struct drm_device *dev = crtc->dev;
2760 struct drm_i915_private *dev_priv = dev->dev_private;
2761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002762 struct drm_plane *primary = crtc->primary;
2763 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002764 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002765 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002766 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002767 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002768 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002770
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002771 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002772 I915_WRITE(reg, 0);
2773 I915_WRITE(DSPSURF(plane), 0);
2774 POSTING_READ(reg);
2775 return;
2776 }
2777
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002778 obj = intel_fb_obj(fb);
2779 if (WARN_ON(obj == NULL))
2780 return;
2781
2782 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2783
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002784 dspcntr = DISPPLANE_GAMMA_ENABLE;
2785
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002786 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002787
2788 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2789 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2790
Ville Syrjälä57779d02012-10-31 17:50:14 +02002791 switch (fb->pixel_format) {
2792 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793 dspcntr |= DISPPLANE_8BPP;
2794 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002795 case DRM_FORMAT_RGB565:
2796 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002798 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 dspcntr |= DISPPLANE_BGRX888;
2800 break;
2801 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 dspcntr |= DISPPLANE_RGBX888;
2803 break;
2804 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_BGRX101010;
2806 break;
2807 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002809 break;
2810 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002811 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002812 }
2813
2814 if (obj->tiling_mode != I915_TILING_NONE)
2815 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002817 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002818 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002819
Ville Syrjäläb98971272014-08-27 16:51:22 +03002820 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002821 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002822 intel_gen4_compute_page_offset(dev_priv,
2823 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002824 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002825 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002826 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002827 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302828 dspcntr |= DISPPLANE_ROTATE_180;
2829
2830 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002831 x += (intel_crtc->config->pipe_src_w - 1);
2832 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302833
2834 /* Finding the last pixel of the last line of the display
2835 data and adding to linear_offset*/
2836 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002837 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2838 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302839 }
2840 }
2841
2842 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002844 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002845 I915_WRITE(DSPSURF(plane),
2846 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002847 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002848 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2849 } else {
2850 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2851 I915_WRITE(DSPLINOFF(plane), linear_offset);
2852 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854}
2855
Damien Lespiaub3218032015-02-27 11:15:18 +00002856u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2857 uint32_t pixel_format)
2858{
2859 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2860
2861 /*
2862 * The stride is either expressed as a multiple of 64 bytes
2863 * chunks for linear buffers or in number of tiles for tiled
2864 * buffers.
2865 */
2866 switch (fb_modifier) {
2867 case DRM_FORMAT_MOD_NONE:
2868 return 64;
2869 case I915_FORMAT_MOD_X_TILED:
2870 if (INTEL_INFO(dev)->gen == 2)
2871 return 128;
2872 return 512;
2873 case I915_FORMAT_MOD_Y_TILED:
2874 /* No need to check for old gens and Y tiling since this is
2875 * about the display engine and those will be blocked before
2876 * we get here.
2877 */
2878 return 128;
2879 case I915_FORMAT_MOD_Yf_TILED:
2880 if (bits_per_pixel == 8)
2881 return 64;
2882 else
2883 return 128;
2884 default:
2885 MISSING_CASE(fb_modifier);
2886 return 64;
2887 }
2888}
2889
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002890unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2891 struct drm_i915_gem_object *obj)
2892{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002893 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002894
2895 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002896 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002897
2898 return i915_gem_obj_ggtt_offset_view(obj, view);
2899}
2900
Chandra Kondurua1b22782015-04-07 15:28:45 -07002901/*
2902 * This function detaches (aka. unbinds) unused scalers in hardware
2903 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002904static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002905{
2906 struct drm_device *dev;
2907 struct drm_i915_private *dev_priv;
2908 struct intel_crtc_scaler_state *scaler_state;
2909 int i;
2910
Chandra Kondurua1b22782015-04-07 15:28:45 -07002911 dev = intel_crtc->base.dev;
2912 dev_priv = dev->dev_private;
2913 scaler_state = &intel_crtc->config->scaler_state;
2914
2915 /* loop through and disable scalers that aren't in use */
2916 for (i = 0; i < intel_crtc->num_scalers; i++) {
2917 if (!scaler_state->scalers[i].in_use) {
2918 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2919 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2920 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2921 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2922 intel_crtc->base.base.id, intel_crtc->pipe, i);
2923 }
2924 }
2925}
2926
Chandra Konduru6156a452015-04-27 13:48:39 -07002927u32 skl_plane_ctl_format(uint32_t pixel_format)
2928{
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002930 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002933 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002934 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002935 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002936 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002937 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002938 /*
2939 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2940 * to be already pre-multiplied. We need to add a knob (or a different
2941 * DRM_FORMAT) for user-space to configure that.
2942 */
2943 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002962 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002964
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966}
2967
2968u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2969{
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 switch (fb_modifier) {
2971 case DRM_FORMAT_MOD_NONE:
2972 break;
2973 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 default:
2980 MISSING_CASE(fb_modifier);
2981 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002982
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984}
2985
2986u32 skl_plane_ctl_rotation(unsigned int rotation)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (rotation) {
2989 case BIT(DRM_ROTATE_0):
2990 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302991 /*
2992 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2993 * while i915 HW rotation is clockwise, thats why this swapping.
2994 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302996 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303000 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 default:
3002 MISSING_CASE(rotation);
3003 }
3004
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006}
3007
Damien Lespiau70d21f02013-07-03 21:06:04 +01003008static void skylake_update_primary_plane(struct drm_crtc *crtc,
3009 struct drm_framebuffer *fb,
3010 int x, int y)
3011{
3012 struct drm_device *dev = crtc->dev;
3013 struct drm_i915_private *dev_priv = dev->dev_private;
3014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003015 struct drm_plane *plane = crtc->primary;
3016 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003017 struct drm_i915_gem_object *obj;
3018 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303019 u32 plane_ctl, stride_div, stride;
3020 u32 tile_height, plane_offset, plane_size;
3021 unsigned int rotation;
3022 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003023 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 struct intel_crtc_state *crtc_state = intel_crtc->config;
3025 struct intel_plane_state *plane_state;
3026 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3027 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3028 int scaler_id = -1;
3029
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003032 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3034 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3035 POSTING_READ(PLANE_CTL(pipe, 0));
3036 return;
3037 }
3038
3039 plane_ctl = PLANE_CTL_ENABLE |
3040 PLANE_CTL_PIPE_GAMMA_ENABLE |
3041 PLANE_CTL_PIPE_CSC_ENABLE;
3042
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3044 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003045 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303047 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003049
Damien Lespiaub3218032015-02-27 11:15:18 +00003050 obj = intel_fb_obj(fb);
3051 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3052 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303053 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 /*
3056 * FIXME: intel_plane_state->src, dst aren't set when transitional
3057 * update_plane helpers are called from legacy paths.
3058 * Once full atomic crtc is available, below check can be avoided.
3059 */
3060 if (drm_rect_width(&plane_state->src)) {
3061 scaler_id = plane_state->scaler_id;
3062 src_x = plane_state->src.x1 >> 16;
3063 src_y = plane_state->src.y1 >> 16;
3064 src_w = drm_rect_width(&plane_state->src) >> 16;
3065 src_h = drm_rect_height(&plane_state->src) >> 16;
3066 dst_x = plane_state->dst.x1;
3067 dst_y = plane_state->dst.y1;
3068 dst_w = drm_rect_width(&plane_state->dst);
3069 dst_h = drm_rect_height(&plane_state->dst);
3070
3071 WARN_ON(x != src_x || y != src_y);
3072 } else {
3073 src_w = intel_crtc->config->pipe_src_w;
3074 src_h = intel_crtc->config->pipe_src_h;
3075 }
3076
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 if (intel_rotation_90_or_270(rotation)) {
3078 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003079 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 fb->modifier[0]);
3081 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303083 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003084 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085 } else {
3086 stride = fb->pitches[0] / stride_div;
3087 x_offset = x;
3088 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 }
3091 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003092
Damien Lespiau70d21f02013-07-03 21:06:04 +01003093 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3095 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3096 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003097
3098 if (scaler_id >= 0) {
3099 uint32_t ps_ctrl = 0;
3100
3101 WARN_ON(!dst_w || !dst_h);
3102 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3103 crtc_state->scaler_state.scalers[scaler_id].mode;
3104 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3105 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3106 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3107 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3108 I915_WRITE(PLANE_POS(pipe, 0), 0);
3109 } else {
3110 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3111 }
3112
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003113 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003114
3115 POSTING_READ(PLANE_SURF(pipe, 0));
3116}
3117
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118/* Assume fb object is pinned & idle & fenced and just update base pointers */
3119static int
3120intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3121 int x, int y, enum mode_set_atomic state)
3122{
3123 struct drm_device *dev = crtc->dev;
3124 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003126 if (dev_priv->display.disable_fbc)
3127 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003128
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003129 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3130
3131 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003132}
3133
Ville Syrjälä75147472014-11-24 18:28:11 +02003134static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003135{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003136 struct drm_crtc *crtc;
3137
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003138 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3140 enum plane plane = intel_crtc->plane;
3141
3142 intel_prepare_page_flip(dev, plane);
3143 intel_finish_page_flip_plane(dev, plane);
3144 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003145}
3146
3147static void intel_update_primary_planes(struct drm_device *dev)
3148{
3149 struct drm_i915_private *dev_priv = dev->dev_private;
3150 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003151
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003152 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3154
Rob Clark51fd3712013-11-19 12:10:12 -05003155 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003156 /*
3157 * FIXME: Once we have proper support for primary planes (and
3158 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003159 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003160 */
Matt Roperf4510a22014-04-01 15:22:40 -07003161 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003162 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003163 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003164 crtc->x,
3165 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003166 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003167 }
3168}
3169
Ville Syrjälä75147472014-11-24 18:28:11 +02003170void intel_prepare_reset(struct drm_device *dev)
3171{
3172 /* no reset support for gen2 */
3173 if (IS_GEN2(dev))
3174 return;
3175
3176 /* reset doesn't touch the display */
3177 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3178 return;
3179
3180 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003181 /*
3182 * Disabling the crtcs gracefully seems nicer. Also the
3183 * g33 docs say we should at least disable all the planes.
3184 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003185 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188void intel_finish_reset(struct drm_device *dev)
3189{
3190 struct drm_i915_private *dev_priv = to_i915(dev);
3191
3192 /*
3193 * Flips in the rings will be nuked by the reset,
3194 * so complete all pending flips so that user space
3195 * will get its events and not get stuck.
3196 */
3197 intel_complete_page_flips(dev);
3198
3199 /* no reset support for gen2 */
3200 if (IS_GEN2(dev))
3201 return;
3202
3203 /* reset doesn't touch the display */
3204 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3205 /*
3206 * Flips in the rings have been nuked by the reset,
3207 * so update the base address of all primary
3208 * planes to the the last fb to make sure we're
3209 * showing the correct fb after a reset.
3210 */
3211 intel_update_primary_planes(dev);
3212 return;
3213 }
3214
3215 /*
3216 * The display has been reset as well,
3217 * so need a full re-initialization.
3218 */
3219 intel_runtime_pm_disable_interrupts(dev_priv);
3220 intel_runtime_pm_enable_interrupts(dev_priv);
3221
3222 intel_modeset_init_hw(dev);
3223
3224 spin_lock_irq(&dev_priv->irq_lock);
3225 if (dev_priv->display.hpd_irq_setup)
3226 dev_priv->display.hpd_irq_setup(dev);
3227 spin_unlock_irq(&dev_priv->irq_lock);
3228
3229 intel_modeset_setup_hw_state(dev, true);
3230
3231 intel_hpd_init(dev_priv);
3232
3233 drm_modeset_unlock_all(dev);
3234}
3235
Chris Wilson2e2f3512015-04-27 13:41:14 +01003236static void
Chris Wilson14667a42012-04-03 17:58:35 +01003237intel_finish_fb(struct drm_framebuffer *old_fb)
3238{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003239 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003240 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003241 bool was_interruptible = dev_priv->mm.interruptible;
3242 int ret;
3243
Chris Wilson14667a42012-04-03 17:58:35 +01003244 /* Big Hammer, we also need to ensure that any pending
3245 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3246 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003247 * framebuffer. Note that we rely on userspace rendering
3248 * into the buffer attached to the pipe they are waiting
3249 * on. If not, userspace generates a GPU hang with IPEHR
3250 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003251 *
3252 * This should only fail upon a hung GPU, in which case we
3253 * can safely continue.
3254 */
3255 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003256 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003257 dev_priv->mm.interruptible = was_interruptible;
3258
Chris Wilson2e2f3512015-04-27 13:41:14 +01003259 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003260}
3261
Chris Wilson7d5e3792014-03-04 13:15:08 +00003262static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3263{
3264 struct drm_device *dev = crtc->dev;
3265 struct drm_i915_private *dev_priv = dev->dev_private;
3266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003267 bool pending;
3268
3269 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3270 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3271 return false;
3272
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003273 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003274 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003275 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003276
3277 return pending;
3278}
3279
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003280static void intel_update_pipe_size(struct intel_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->base.dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 const struct drm_display_mode *adjusted_mode;
3285
3286 if (!i915.fastboot)
3287 return;
3288
3289 /*
3290 * Update pipe size and adjust fitter if needed: the reason for this is
3291 * that in compute_mode_changes we check the native mode (not the pfit
3292 * mode) to see if we can flip rather than do a full mode set. In the
3293 * fastboot case, we'll flip, but if we don't update the pipesrc and
3294 * pfit state, we'll end up with a big fb scanned out into the wrong
3295 * sized surface.
3296 *
3297 * To fix this properly, we need to hoist the checks up into
3298 * compute_mode_changes (or above), check the actual pfit state and
3299 * whether the platform allows pfit disable with pipe active, and only
3300 * then update the pipesrc and pfit state, even on the flip path.
3301 */
3302
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003303 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003304
3305 I915_WRITE(PIPESRC(crtc->pipe),
3306 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3307 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003308 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003309 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3310 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003311 I915_WRITE(PF_CTL(crtc->pipe), 0);
3312 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3313 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3314 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003315 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3316 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317}
3318
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003319static void intel_fdi_normal_train(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3324 int pipe = intel_crtc->pipe;
3325 u32 reg, temp;
3326
3327 /* enable normal train */
3328 reg = FDI_TX_CTL(pipe);
3329 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003330 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003331 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3332 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003333 } else {
3334 temp &= ~FDI_LINK_TRAIN_NONE;
3335 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003336 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003337 I915_WRITE(reg, temp);
3338
3339 reg = FDI_RX_CTL(pipe);
3340 temp = I915_READ(reg);
3341 if (HAS_PCH_CPT(dev)) {
3342 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3343 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3344 } else {
3345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_NONE;
3347 }
3348 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3349
3350 /* wait one idle pattern time */
3351 POSTING_READ(reg);
3352 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003353
3354 /* IVB wants error correction enabled */
3355 if (IS_IVYBRIDGE(dev))
3356 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3357 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358}
3359
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003360/* The FDI link training functions for ILK/Ibexpeak. */
3361static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3362{
3363 struct drm_device *dev = crtc->dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3366 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003368
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003369 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003370 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003371
Adam Jacksone1a44742010-06-25 15:32:14 -04003372 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3373 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003374 reg = FDI_RX_IMR(pipe);
3375 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003376 temp &= ~FDI_RX_SYMBOL_LOCK;
3377 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 I915_WRITE(reg, temp);
3379 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 udelay(150);
3381
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 reg = FDI_TX_CTL(pipe);
3384 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003385 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003386 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 temp &= ~FDI_LINK_TRAIN_NONE;
3388 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 temp &= ~FDI_LINK_TRAIN_NONE;
3394 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003395 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3396
3397 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398 udelay(150);
3399
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003400 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003401 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3402 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3403 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003404
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3409
3410 if ((temp & FDI_RX_BIT_LOCK)) {
3411 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 break;
3414 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003416 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418
3419 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 reg = FDI_TX_CTL(pipe);
3421 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422 temp &= ~FDI_LINK_TRAIN_NONE;
3423 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 reg = FDI_RX_CTL(pipe);
3427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 temp &= ~FDI_LINK_TRAIN_NONE;
3429 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp);
3431
3432 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 udelay(150);
3434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 DRM_DEBUG_KMS("FDI train 2 done.\n");
3443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003450
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451}
3452
Akshay Joshi0206e352011-08-16 15:34:10 -04003453static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3455 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3456 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3457 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3458};
3459
3460/* The FDI link training functions for SNB/Cougarpoint. */
3461static void gen6_fdi_link_train(struct drm_crtc *crtc)
3462{
3463 struct drm_device *dev = crtc->dev;
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3466 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003467 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3470 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_IMR(pipe);
3472 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003473 temp &= ~FDI_RX_SYMBOL_LOCK;
3474 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003478 udelay(150);
3479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003481 reg = FDI_TX_CTL(pipe);
3482 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003483 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003484 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 temp &= ~FDI_LINK_TRAIN_NONE;
3486 temp |= FDI_LINK_TRAIN_PATTERN_1;
3487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3488 /* SNB-B */
3489 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491
Daniel Vetterd74cf322012-10-26 10:58:13 +02003492 I915_WRITE(FDI_RX_MISC(pipe),
3493 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3494
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_RX_CTL(pipe);
3496 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497 if (HAS_PCH_CPT(dev)) {
3498 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3500 } else {
3501 temp &= ~FDI_LINK_TRAIN_NONE;
3502 temp |= FDI_LINK_TRAIN_PATTERN_1;
3503 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3505
3506 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 udelay(150);
3508
Akshay Joshi0206e352011-08-16 15:34:10 -04003509 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 reg = FDI_TX_CTL(pipe);
3511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3513 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 I915_WRITE(reg, temp);
3515
3516 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517 udelay(500);
3518
Sean Paulfa37d392012-03-02 12:53:39 -05003519 for (retry = 0; retry < 5; retry++) {
3520 reg = FDI_RX_IIR(pipe);
3521 temp = I915_READ(reg);
3522 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3523 if (temp & FDI_RX_BIT_LOCK) {
3524 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3525 DRM_DEBUG_KMS("FDI train 1 done.\n");
3526 break;
3527 }
3528 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 }
Sean Paulfa37d392012-03-02 12:53:39 -05003530 if (retry < 5)
3531 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003532 }
3533 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535
3536 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 reg = FDI_TX_CTL(pipe);
3538 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 temp &= ~FDI_LINK_TRAIN_NONE;
3540 temp |= FDI_LINK_TRAIN_PATTERN_2;
3541 if (IS_GEN6(dev)) {
3542 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3543 /* SNB-B */
3544 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3545 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = FDI_RX_CTL(pipe);
3549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 if (HAS_PCH_CPT(dev)) {
3551 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3552 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3553 } else {
3554 temp &= ~FDI_LINK_TRAIN_NONE;
3555 temp |= FDI_LINK_TRAIN_PATTERN_2;
3556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp);
3558
3559 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 udelay(150);
3561
Akshay Joshi0206e352011-08-16 15:34:10 -04003562 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 reg = FDI_TX_CTL(pipe);
3564 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3566 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 I915_WRITE(reg, temp);
3568
3569 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 udelay(500);
3571
Sean Paulfa37d392012-03-02 12:53:39 -05003572 for (retry = 0; retry < 5; retry++) {
3573 reg = FDI_RX_IIR(pipe);
3574 temp = I915_READ(reg);
3575 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3576 if (temp & FDI_RX_SYMBOL_LOCK) {
3577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3578 DRM_DEBUG_KMS("FDI train 2 done.\n");
3579 break;
3580 }
3581 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 }
Sean Paulfa37d392012-03-02 12:53:39 -05003583 if (retry < 5)
3584 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585 }
3586 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588
3589 DRM_DEBUG_KMS("FDI train done.\n");
3590}
3591
Jesse Barnes357555c2011-04-28 15:09:55 -07003592/* Manual link training for Ivy Bridge A0 parts */
3593static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3594{
3595 struct drm_device *dev = crtc->dev;
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3598 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003600
3601 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3602 for train result */
3603 reg = FDI_RX_IMR(pipe);
3604 temp = I915_READ(reg);
3605 temp &= ~FDI_RX_SYMBOL_LOCK;
3606 temp &= ~FDI_RX_BIT_LOCK;
3607 I915_WRITE(reg, temp);
3608
3609 POSTING_READ(reg);
3610 udelay(150);
3611
Daniel Vetter01a415f2012-10-27 15:58:40 +02003612 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3613 I915_READ(FDI_RX_IIR(pipe)));
3614
Jesse Barnes139ccd32013-08-19 11:04:55 -07003615 /* Try each vswing and preemphasis setting twice before moving on */
3616 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3617 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003618 reg = FDI_TX_CTL(pipe);
3619 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003620 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3621 temp &= ~FDI_TX_ENABLE;
3622 I915_WRITE(reg, temp);
3623
3624 reg = FDI_RX_CTL(pipe);
3625 temp = I915_READ(reg);
3626 temp &= ~FDI_LINK_TRAIN_AUTO;
3627 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3628 temp &= ~FDI_RX_ENABLE;
3629 I915_WRITE(reg, temp);
3630
3631 /* enable CPU FDI TX and PCH FDI RX */
3632 reg = FDI_TX_CTL(pipe);
3633 temp = I915_READ(reg);
3634 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003635 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003636 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003637 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003638 temp |= snb_b_fdi_train_param[j/2];
3639 temp |= FDI_COMPOSITE_SYNC;
3640 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3641
3642 I915_WRITE(FDI_RX_MISC(pipe),
3643 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3644
3645 reg = FDI_RX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3648 temp |= FDI_COMPOSITE_SYNC;
3649 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3650
3651 POSTING_READ(reg);
3652 udelay(1); /* should be 0.5us */
3653
3654 for (i = 0; i < 4; i++) {
3655 reg = FDI_RX_IIR(pipe);
3656 temp = I915_READ(reg);
3657 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3658
3659 if (temp & FDI_RX_BIT_LOCK ||
3660 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3661 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3662 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3663 i);
3664 break;
3665 }
3666 udelay(1); /* should be 0.5us */
3667 }
3668 if (i == 4) {
3669 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3670 continue;
3671 }
3672
3673 /* Train 2 */
3674 reg = FDI_TX_CTL(pipe);
3675 temp = I915_READ(reg);
3676 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3677 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3678 I915_WRITE(reg, temp);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3683 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003684 I915_WRITE(reg, temp);
3685
3686 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003687 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003688
Jesse Barnes139ccd32013-08-19 11:04:55 -07003689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003693
Jesse Barnes139ccd32013-08-19 11:04:55 -07003694 if (temp & FDI_RX_SYMBOL_LOCK ||
3695 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3697 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3698 i);
3699 goto train_done;
3700 }
3701 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003702 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003703 if (i == 4)
3704 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003705 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003708 DRM_DEBUG_KMS("FDI train done.\n");
3709}
3710
Daniel Vetter88cefb62012-08-12 19:27:14 +02003711static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003713 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003714 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003715 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003716 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003717
Jesse Barnesc64e3112010-09-10 11:27:03 -07003718
Jesse Barnes0e23b992010-09-10 11:10:00 -07003719 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 reg = FDI_RX_CTL(pipe);
3721 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003722 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003723 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003724 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003725 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3726
3727 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728 udelay(200);
3729
3730 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 temp = I915_READ(reg);
3732 I915_WRITE(reg, temp | FDI_PCDCLK);
3733
3734 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003735 udelay(200);
3736
Paulo Zanoni20749732012-11-23 15:30:38 -02003737 /* Enable CPU FDI TX PLL, always on for Ironlake */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
3740 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3741 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003742
Paulo Zanoni20749732012-11-23 15:30:38 -02003743 POSTING_READ(reg);
3744 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745 }
3746}
3747
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3749{
3750 struct drm_device *dev = intel_crtc->base.dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 int pipe = intel_crtc->pipe;
3753 u32 reg, temp;
3754
3755 /* Switch from PCDclk to Rawclk */
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3759
3760 /* Disable CPU FDI TX PLL */
3761 reg = FDI_TX_CTL(pipe);
3762 temp = I915_READ(reg);
3763 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3764
3765 POSTING_READ(reg);
3766 udelay(100);
3767
3768 reg = FDI_RX_CTL(pipe);
3769 temp = I915_READ(reg);
3770 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3771
3772 /* Wait for the clocks to turn off. */
3773 POSTING_READ(reg);
3774 udelay(100);
3775}
3776
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003777static void ironlake_fdi_disable(struct drm_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3782 int pipe = intel_crtc->pipe;
3783 u32 reg, temp;
3784
3785 /* disable CPU FDI tx and PCH FDI rx */
3786 reg = FDI_TX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3789 POSTING_READ(reg);
3790
3791 reg = FDI_RX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003794 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003795 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3796
3797 POSTING_READ(reg);
3798 udelay(100);
3799
3800 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003801 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003802 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003803
3804 /* still set train pattern 1 */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 temp &= ~FDI_LINK_TRAIN_NONE;
3808 temp |= FDI_LINK_TRAIN_PATTERN_1;
3809 I915_WRITE(reg, temp);
3810
3811 reg = FDI_RX_CTL(pipe);
3812 temp = I915_READ(reg);
3813 if (HAS_PCH_CPT(dev)) {
3814 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3815 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3816 } else {
3817 temp &= ~FDI_LINK_TRAIN_NONE;
3818 temp |= FDI_LINK_TRAIN_PATTERN_1;
3819 }
3820 /* BPC in FDI rx is consistent with that in PIPECONF */
3821 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003822 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003823 I915_WRITE(reg, temp);
3824
3825 POSTING_READ(reg);
3826 udelay(100);
3827}
3828
Chris Wilson5dce5b932014-01-20 10:17:36 +00003829bool intel_has_pending_fb_unpin(struct drm_device *dev)
3830{
3831 struct intel_crtc *crtc;
3832
3833 /* Note that we don't need to be called with mode_config.lock here
3834 * as our list of CRTC objects is static for the lifetime of the
3835 * device and so cannot disappear as we iterate. Similarly, we can
3836 * happily treat the predicates as racy, atomic checks as userspace
3837 * cannot claim and pin a new fb without at least acquring the
3838 * struct_mutex and so serialising with us.
3839 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003840 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003841 if (atomic_read(&crtc->unpin_work_count) == 0)
3842 continue;
3843
3844 if (crtc->unpin_work)
3845 intel_wait_for_vblank(dev, crtc->pipe);
3846
3847 return true;
3848 }
3849
3850 return false;
3851}
3852
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003853static void page_flip_completed(struct intel_crtc *intel_crtc)
3854{
3855 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3856 struct intel_unpin_work *work = intel_crtc->unpin_work;
3857
3858 /* ensure that the unpin work is consistent wrt ->pending. */
3859 smp_rmb();
3860 intel_crtc->unpin_work = NULL;
3861
3862 if (work->event)
3863 drm_send_vblank_event(intel_crtc->base.dev,
3864 intel_crtc->pipe,
3865 work->event);
3866
3867 drm_crtc_vblank_put(&intel_crtc->base);
3868
3869 wake_up_all(&dev_priv->pending_flip_queue);
3870 queue_work(dev_priv->wq, &work->work);
3871
3872 trace_i915_flip_complete(intel_crtc->plane,
3873 work->pending_flip_obj);
3874}
3875
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003876void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003877{
Chris Wilson0f911282012-04-17 10:05:38 +01003878 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003880
Daniel Vetter2c10d572012-12-20 21:24:07 +01003881 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003882 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3883 !intel_crtc_has_pending_flip(crtc),
3884 60*HZ) == 0)) {
3885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003886
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003887 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003888 if (intel_crtc->unpin_work) {
3889 WARN_ONCE(1, "Removing stuck page flip\n");
3890 page_flip_completed(intel_crtc);
3891 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003892 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003893 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003894
Chris Wilson975d5682014-08-20 13:13:34 +01003895 if (crtc->primary->fb) {
3896 mutex_lock(&dev->struct_mutex);
3897 intel_finish_fb(crtc->primary->fb);
3898 mutex_unlock(&dev->struct_mutex);
3899 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003900}
3901
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902/* Program iCLKIP clock to the desired frequency */
3903static void lpt_program_iclkip(struct drm_crtc *crtc)
3904{
3905 struct drm_device *dev = crtc->dev;
3906 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003907 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003908 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3909 u32 temp;
3910
Ville Syrjäläa5805162015-05-26 20:42:30 +03003911 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003912
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003913 /* It is necessary to ungate the pixclk gate prior to programming
3914 * the divisors, and gate it back when it is done.
3915 */
3916 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3917
3918 /* Disable SSCCTL */
3919 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003920 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3921 SBI_SSCCTL_DISABLE,
3922 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003923
3924 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003925 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 auxdiv = 1;
3927 divsel = 0x41;
3928 phaseinc = 0x20;
3929 } else {
3930 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003931 * but the adjusted_mode->crtc_clock in in KHz. To get the
3932 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003933 * convert the virtual clock precision to KHz here for higher
3934 * precision.
3935 */
3936 u32 iclk_virtual_root_freq = 172800 * 1000;
3937 u32 iclk_pi_range = 64;
3938 u32 desired_divisor, msb_divisor_value, pi_value;
3939
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003940 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 msb_divisor_value = desired_divisor / iclk_pi_range;
3942 pi_value = desired_divisor % iclk_pi_range;
3943
3944 auxdiv = 0;
3945 divsel = msb_divisor_value - 2;
3946 phaseinc = pi_value;
3947 }
3948
3949 /* This should not happen with any sane values */
3950 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3951 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3952 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3953 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3954
3955 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003956 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003957 auxdiv,
3958 divsel,
3959 phasedir,
3960 phaseinc);
3961
3962 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003963 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3965 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3966 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3967 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3968 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3969 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003970 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971
3972 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3975 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977
3978 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003979 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003981 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982
3983 /* Wait for initialization time */
3984 udelay(24);
3985
3986 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003987
Ville Syrjäläa5805162015-05-26 20:42:30 +03003988 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003989}
3990
Daniel Vetter275f01b22013-05-03 11:49:47 +02003991static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3992 enum pipe pch_transcoder)
3993{
3994 struct drm_device *dev = crtc->base.dev;
3995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003997
3998 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3999 I915_READ(HTOTAL(cpu_transcoder)));
4000 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4001 I915_READ(HBLANK(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4003 I915_READ(HSYNC(cpu_transcoder)));
4004
4005 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4006 I915_READ(VTOTAL(cpu_transcoder)));
4007 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4008 I915_READ(VBLANK(cpu_transcoder)));
4009 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4010 I915_READ(VSYNC(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4012 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4013}
4014
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004015static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004016{
4017 struct drm_i915_private *dev_priv = dev->dev_private;
4018 uint32_t temp;
4019
4020 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004021 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004022 return;
4023
4024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4025 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4026
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004027 temp &= ~FDI_BC_BIFURCATION_SELECT;
4028 if (enable)
4029 temp |= FDI_BC_BIFURCATION_SELECT;
4030
4031 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004032 I915_WRITE(SOUTH_CHICKEN1, temp);
4033 POSTING_READ(SOUTH_CHICKEN1);
4034}
4035
4036static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4037{
4038 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004039
4040 switch (intel_crtc->pipe) {
4041 case PIPE_A:
4042 break;
4043 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004044 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004045 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004046 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004047 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004048
4049 break;
4050 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 break;
4054 default:
4055 BUG();
4056 }
4057}
4058
Jesse Barnesf67a5592011-01-05 10:31:48 -08004059/*
4060 * Enable PCH resources required for PCH ports:
4061 * - PCH PLLs
4062 * - FDI training & RX/TX
4063 * - update transcoder timings
4064 * - DP transcoding bits
4065 * - transcoder
4066 */
4067static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004068{
4069 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004070 struct drm_i915_private *dev_priv = dev->dev_private;
4071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4072 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004073 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004074
Daniel Vetterab9412b2013-05-03 11:49:46 +02004075 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004076
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 if (IS_IVYBRIDGE(dev))
4078 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4079
Daniel Vettercd986ab2012-10-26 10:58:12 +02004080 /* Write the TU size bits before fdi link training, so that error
4081 * detection works. */
4082 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4083 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4084
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004085 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004086 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004087
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004088 /* We need to program the right clock selection before writing the pixel
4089 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004090 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004091 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004092
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004093 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004094 temp |= TRANS_DPLL_ENABLE(pipe);
4095 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004096 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004097 temp |= sel;
4098 else
4099 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004100 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004101 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004102
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004103 /* XXX: pch pll's can be enabled any time before we enable the PCH
4104 * transcoder, and we actually should do this to not upset any PCH
4105 * transcoder that already use the clock when we share it.
4106 *
4107 * Note that enable_shared_dpll tries to do the right thing, but
4108 * get_shared_dpll unconditionally resets the pll - we need that to have
4109 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004110 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004111
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004112 /* set transcoder timing, panel must allow it */
4113 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004114 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004116 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004117
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004119 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004120 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004121 reg = TRANS_DP_CTL(pipe);
4122 temp = I915_READ(reg);
4123 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004124 TRANS_DP_SYNC_MASK |
4125 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004126 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004127 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
4129 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004130 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133
4134 switch (intel_trans_dp_port_sel(crtc)) {
4135 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004136 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137 break;
4138 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140 break;
4141 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004142 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004143 break;
4144 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004145 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
4147
Chris Wilson5eddb702010-09-11 13:48:45 +01004148 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004149 }
4150
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004151 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004152}
4153
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004154static void lpt_pch_enable(struct drm_crtc *crtc)
4155{
4156 struct drm_device *dev = crtc->dev;
4157 struct drm_i915_private *dev_priv = dev->dev_private;
4158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004160
Daniel Vetterab9412b2013-05-03 11:49:46 +02004161 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004162
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004163 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004164
Paulo Zanoni0540e482012-10-31 18:12:40 -02004165 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004166 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004167
Paulo Zanoni937bb612012-10-31 18:12:47 -02004168 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004169}
4170
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004171struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4172 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004173{
Daniel Vettere2b78262013-06-07 23:10:03 +02004174 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004175 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004176 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004177 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004178
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004179 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4180
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004181 if (HAS_PCH_IBX(dev_priv->dev)) {
4182 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004183 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004184 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004185
Daniel Vetter46edb022013-06-05 13:34:12 +02004186 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4187 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004188
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004189 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004190
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004191 goto found;
4192 }
4193
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304194 if (IS_BROXTON(dev_priv->dev)) {
4195 /* PLL is attached to port in bxt */
4196 struct intel_encoder *encoder;
4197 struct intel_digital_port *intel_dig_port;
4198
4199 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4200 if (WARN_ON(!encoder))
4201 return NULL;
4202
4203 intel_dig_port = enc_to_dig_port(&encoder->base);
4204 /* 1:1 mapping between ports and PLLs */
4205 i = (enum intel_dpll_id)intel_dig_port->port;
4206 pll = &dev_priv->shared_dplls[i];
4207 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4208 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004209 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304210
4211 goto found;
4212 }
4213
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004214 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4215 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004216
4217 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004218 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004219 continue;
4220
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004221 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 &shared_dpll[i].hw_state,
4223 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004224 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004225 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004226 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004227 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004228 goto found;
4229 }
4230 }
4231
4232 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004233 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4234 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004236 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4237 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238 goto found;
4239 }
4240 }
4241
4242 return NULL;
4243
4244found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 if (shared_dpll[i].crtc_mask == 0)
4246 shared_dpll[i].hw_state =
4247 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004248
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004249 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004250 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4251 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004254
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004255 return pll;
4256}
4257
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004259{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 struct drm_i915_private *dev_priv = to_i915(state->dev);
4261 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004262 struct intel_shared_dpll *pll;
4263 enum intel_dpll_id i;
4264
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004265 if (!to_intel_atomic_state(state)->dpll_set)
4266 return;
4267
4268 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004269 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4270 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272 }
4273}
4274
Daniel Vettera1520312013-05-03 11:49:50 +02004275static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004276{
4277 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004278 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004279 u32 temp;
4280
4281 temp = I915_READ(dslreg);
4282 udelay(500);
4283 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004284 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004285 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004286 }
4287}
4288
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004289static int
4290skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4291 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4292 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004293{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004294 struct intel_crtc_scaler_state *scaler_state =
4295 &crtc_state->scaler_state;
4296 struct intel_crtc *intel_crtc =
4297 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004298 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004299
4300 need_scaling = intel_rotation_90_or_270(rotation) ?
4301 (src_h != dst_w || src_w != dst_h):
4302 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004303
4304 /*
4305 * if plane is being disabled or scaler is no more required or force detach
4306 * - free scaler binded to this plane/crtc
4307 * - in order to do this, update crtc->scaler_usage
4308 *
4309 * Here scaler state in crtc_state is set free so that
4310 * scaler can be assigned to other user. Actual register
4311 * update to free the scaler is done in plane/panel-fit programming.
4312 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4313 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004315 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004316 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317 scaler_state->scalers[*scaler_id].in_use = 0;
4318
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004319 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4320 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4321 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322 scaler_state->scaler_users);
4323 *scaler_id = -1;
4324 }
4325 return 0;
4326 }
4327
4328 /* range checks */
4329 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4330 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4331
4332 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4333 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004335 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004336 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004337 return -EINVAL;
4338 }
4339
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004340 /* mark this plane as a scaler user in crtc_state */
4341 scaler_state->scaler_users |= (1 << scaler_user);
4342 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4343 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4344 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4345 scaler_state->scaler_users);
4346
4347 return 0;
4348}
4349
4350/**
4351 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4352 *
4353 * @state: crtc's scaler state
4354 * @force_detach: whether to forcibly disable scaler
4355 *
4356 * Return
4357 * 0 - scaler_usage updated successfully
4358 * error - requested scaling cannot be supported or other error condition
4359 */
4360int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4361{
4362 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4363 struct drm_display_mode *adjusted_mode =
4364 &state->base.adjusted_mode;
4365
4366 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4367 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4368
4369 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4370 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4371 state->pipe_src_w, state->pipe_src_h,
4372 adjusted_mode->hdisplay, adjusted_mode->hdisplay);
4373}
4374
4375/**
4376 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4377 *
4378 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379 * @plane_state: atomic plane state to update
4380 *
4381 * Return
4382 * 0 - scaler_usage updated successfully
4383 * error - requested scaling cannot be supported or other error condition
4384 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004385static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4386 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387{
4388
4389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004390 struct intel_plane *intel_plane =
4391 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 struct drm_framebuffer *fb = plane_state->base.fb;
4393 int ret;
4394
4395 bool force_detach = !fb || !plane_state->visible;
4396
4397 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4398 intel_plane->base.base.id, intel_crtc->pipe,
4399 drm_plane_index(&intel_plane->base));
4400
4401 ret = skl_update_scaler(crtc_state, force_detach,
4402 drm_plane_index(&intel_plane->base),
4403 &plane_state->scaler_id,
4404 plane_state->base.rotation,
4405 drm_rect_width(&plane_state->src) >> 16,
4406 drm_rect_height(&plane_state->src) >> 16,
4407 drm_rect_width(&plane_state->dst),
4408 drm_rect_height(&plane_state->dst));
4409
4410 if (ret || plane_state->scaler_id < 0)
4411 return ret;
4412
Chandra Kondurua1b22782015-04-07 15:28:45 -07004413 /* check colorkey */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414 if (WARN_ON(intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4415 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
4416 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004417 return -EINVAL;
4418 }
4419
4420 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004421 switch (fb->pixel_format) {
4422 case DRM_FORMAT_RGB565:
4423 case DRM_FORMAT_XBGR8888:
4424 case DRM_FORMAT_XRGB8888:
4425 case DRM_FORMAT_ABGR8888:
4426 case DRM_FORMAT_ARGB8888:
4427 case DRM_FORMAT_XRGB2101010:
4428 case DRM_FORMAT_XBGR2101010:
4429 case DRM_FORMAT_YUYV:
4430 case DRM_FORMAT_YVYU:
4431 case DRM_FORMAT_UYVY:
4432 case DRM_FORMAT_VYUY:
4433 break;
4434 default:
4435 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4436 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4437 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004438 }
4439
Chandra Kondurua1b22782015-04-07 15:28:45 -07004440 return 0;
4441}
4442
4443static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004444{
4445 struct drm_device *dev = crtc->base.dev;
4446 struct drm_i915_private *dev_priv = dev->dev_private;
4447 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004448 struct intel_crtc_scaler_state *scaler_state =
4449 &crtc->config->scaler_state;
4450
4451 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4452
4453 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004454 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004455 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4456 skl_detach_scalers(crtc);
4457 if (!enable)
4458 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004460 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004461 int id;
4462
4463 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4464 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4465 return;
4466 }
4467
4468 id = scaler_state->scaler_id;
4469 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4470 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4471 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4472 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4473
4474 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004475 }
4476}
4477
Jesse Barnesb074cec2013-04-25 12:55:02 -07004478static void ironlake_pfit_enable(struct intel_crtc *crtc)
4479{
4480 struct drm_device *dev = crtc->base.dev;
4481 struct drm_i915_private *dev_priv = dev->dev_private;
4482 int pipe = crtc->pipe;
4483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004484 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004485 /* Force use of hard-coded filter coefficients
4486 * as some pre-programmed values are broken,
4487 * e.g. x201.
4488 */
4489 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4490 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4491 PF_PIPE_SEL_IVB(pipe));
4492 else
4493 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004494 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4495 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004496 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004497}
4498
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004499void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004500{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004501 struct drm_device *dev = crtc->base.dev;
4502 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004504 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505 return;
4506
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004507 /* We can only enable IPS after we enable a plane and wait for a vblank */
4508 intel_wait_for_vblank(dev, crtc->pipe);
4509
Paulo Zanonid77e4532013-09-24 13:52:55 -03004510 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004511 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004512 mutex_lock(&dev_priv->rps.hw_lock);
4513 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4514 mutex_unlock(&dev_priv->rps.hw_lock);
4515 /* Quoting Art Runyan: "its not safe to expect any particular
4516 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004517 * mailbox." Moreover, the mailbox may return a bogus state,
4518 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004519 */
4520 } else {
4521 I915_WRITE(IPS_CTL, IPS_ENABLE);
4522 /* The bit only becomes 1 in the next vblank, so this wait here
4523 * is essentially intel_wait_for_vblank. If we don't have this
4524 * and don't wait for vblanks until the end of crtc_enable, then
4525 * the HW state readout code will complain that the expected
4526 * IPS_CTL value is not the one we read. */
4527 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4528 DRM_ERROR("Timed out waiting for IPS enable\n");
4529 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004530}
4531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004532void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533{
4534 struct drm_device *dev = crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
4536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004537 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538 return;
4539
4540 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004541 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004542 mutex_lock(&dev_priv->rps.hw_lock);
4543 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4544 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004545 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4546 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4547 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004548 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004549 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004550 POSTING_READ(IPS_CTL);
4551 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552
4553 /* We need to wait for a vblank before we can disable the plane. */
4554 intel_wait_for_vblank(dev, crtc->pipe);
4555}
4556
4557/** Loads the palette/gamma unit for the CRTC with the prepared values */
4558static void intel_crtc_load_lut(struct drm_crtc *crtc)
4559{
4560 struct drm_device *dev = crtc->dev;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
4562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4563 enum pipe pipe = intel_crtc->pipe;
4564 int palreg = PALETTE(pipe);
4565 int i;
4566 bool reenable_ips = false;
4567
4568 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004569 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004570 return;
4571
Imre Deak50360402015-01-16 00:55:16 -08004572 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004573 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 assert_dsi_pll_enabled(dev_priv);
4575 else
4576 assert_pll_enabled(dev_priv, pipe);
4577 }
4578
4579 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304580 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581 palreg = LGC_PALETTE(pipe);
4582
4583 /* Workaround : Do not read or write the pipe palette/gamma data while
4584 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4585 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004586 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4588 GAMMA_MODE_MODE_SPLIT)) {
4589 hsw_disable_ips(intel_crtc);
4590 reenable_ips = true;
4591 }
4592
4593 for (i = 0; i < 256; i++) {
4594 I915_WRITE(palreg + 4 * i,
4595 (intel_crtc->lut_r[i] << 16) |
4596 (intel_crtc->lut_g[i] << 8) |
4597 intel_crtc->lut_b[i]);
4598 }
4599
4600 if (reenable_ips)
4601 hsw_enable_ips(intel_crtc);
4602}
4603
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004604static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004605{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004606 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004607 struct drm_device *dev = intel_crtc->base.dev;
4608 struct drm_i915_private *dev_priv = dev->dev_private;
4609
4610 mutex_lock(&dev->struct_mutex);
4611 dev_priv->mm.interruptible = false;
4612 (void) intel_overlay_switch_off(intel_crtc->overlay);
4613 dev_priv->mm.interruptible = true;
4614 mutex_unlock(&dev->struct_mutex);
4615 }
4616
4617 /* Let userspace switch the overlay on again. In most cases userspace
4618 * has to recompute where to put it anyway.
4619 */
4620}
4621
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004622/**
4623 * intel_post_enable_primary - Perform operations after enabling primary plane
4624 * @crtc: the CRTC whose primary plane was just enabled
4625 *
4626 * Performs potentially sleeping operations that must be done after the primary
4627 * plane is enabled, such as updating FBC and IPS. Note that this may be
4628 * called due to an explicit primary plane update, or due to an implicit
4629 * re-enable that is caused when a sprite plane is updated to no longer
4630 * completely hide the primary plane.
4631 */
4632static void
4633intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004634{
4635 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004636 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4638 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004639
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004640 /*
4641 * BDW signals flip done immediately if the plane
4642 * is disabled, even if the plane enable is already
4643 * armed to occur at the next vblank :(
4644 */
4645 if (IS_BROADWELL(dev))
4646 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004647
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004648 /*
4649 * FIXME IPS should be fine as long as one plane is
4650 * enabled, but in practice it seems to have problems
4651 * when going from primary only to sprite only and vice
4652 * versa.
4653 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004654 hsw_enable_ips(intel_crtc);
4655
4656 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004657 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004659
4660 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004661 * Gen2 reports pipe underruns whenever all planes are disabled.
4662 * So don't enable underrun reporting before at least some planes
4663 * are enabled.
4664 * FIXME: Need to fix the logic to work when we turn off all planes
4665 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004666 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004667 if (IS_GEN2(dev))
4668 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4669
4670 /* Underruns don't raise interrupts, so check manually. */
4671 if (HAS_GMCH_DISPLAY(dev))
4672 i9xx_check_fifo_underruns(dev_priv);
4673}
4674
4675/**
4676 * intel_pre_disable_primary - Perform operations before disabling primary plane
4677 * @crtc: the CRTC whose primary plane is to be disabled
4678 *
4679 * Performs potentially sleeping operations that must be done before the
4680 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4681 * be called due to an explicit primary plane update, or due to an implicit
4682 * disable that is caused when a sprite plane completely hides the primary
4683 * plane.
4684 */
4685static void
4686intel_pre_disable_primary(struct drm_crtc *crtc)
4687{
4688 struct drm_device *dev = crtc->dev;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4691 int pipe = intel_crtc->pipe;
4692
4693 /*
4694 * Gen2 reports pipe underruns whenever all planes are disabled.
4695 * So diasble underrun reporting before all the planes get disabled.
4696 * FIXME: Need to fix the logic to work when we turn off all planes
4697 * but leave the pipe running.
4698 */
4699 if (IS_GEN2(dev))
4700 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4701
4702 /*
4703 * Vblank time updates from the shadow to live plane control register
4704 * are blocked if the memory self-refresh mode is active at that
4705 * moment. So to make sure the plane gets truly disabled, disable
4706 * first the self-refresh mode. The self-refresh enable bit in turn
4707 * will be checked/applied by the HW only at the next frame start
4708 * event which is after the vblank start event, so we need to have a
4709 * wait-for-vblank between disabling the plane and the pipe.
4710 */
4711 if (HAS_GMCH_DISPLAY(dev))
4712 intel_set_memory_cxsr(dev_priv, false);
4713
4714 mutex_lock(&dev->struct_mutex);
4715 if (dev_priv->fbc.crtc == intel_crtc)
4716 intel_fbc_disable(dev);
4717 mutex_unlock(&dev->struct_mutex);
4718
4719 /*
4720 * FIXME IPS should be fine as long as one plane is
4721 * enabled, but in practice it seems to have problems
4722 * when going from primary only to sprite only and vice
4723 * versa.
4724 */
4725 hsw_disable_ips(intel_crtc);
4726}
4727
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004728static void intel_post_plane_update(struct intel_crtc *crtc)
4729{
4730 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4731 struct drm_device *dev = crtc->base.dev;
4732 struct drm_plane *plane;
4733
4734 if (atomic->wait_vblank)
4735 intel_wait_for_vblank(dev, crtc->pipe);
4736
4737 intel_frontbuffer_flip(dev, atomic->fb_bits);
4738
4739 if (atomic->update_fbc) {
4740 mutex_lock(&dev->struct_mutex);
4741 intel_fbc_update(dev);
4742 mutex_unlock(&dev->struct_mutex);
4743 }
4744
4745 if (atomic->post_enable_primary)
4746 intel_post_enable_primary(&crtc->base);
4747
4748 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4749 intel_update_sprite_watermarks(plane, &crtc->base,
4750 0, 0, 0, false, false);
4751
4752 memset(atomic, 0, sizeof(*atomic));
4753}
4754
4755static void intel_pre_plane_update(struct intel_crtc *crtc)
4756{
4757 struct drm_device *dev = crtc->base.dev;
4758 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4759 struct drm_plane *p;
4760
4761 /* Track fb's for any planes being disabled */
4762
4763 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4764 struct intel_plane *plane = to_intel_plane(p);
4765 unsigned fb_bits = 0;
4766
4767 switch (p->type) {
4768 case DRM_PLANE_TYPE_PRIMARY:
4769 fb_bits = INTEL_FRONTBUFFER_PRIMARY(plane->pipe);
4770 break;
4771 case DRM_PLANE_TYPE_CURSOR:
4772 fb_bits = INTEL_FRONTBUFFER_CURSOR(plane->pipe);
4773 break;
4774 case DRM_PLANE_TYPE_OVERLAY:
4775 fb_bits = INTEL_FRONTBUFFER_SPRITE(plane->pipe);
4776 break;
4777 }
4778
4779 mutex_lock(&dev->struct_mutex);
4780 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL, fb_bits);
4781 mutex_unlock(&dev->struct_mutex);
4782 }
4783
4784 if (atomic->wait_for_flips)
4785 intel_crtc_wait_for_pending_flips(&crtc->base);
4786
4787 if (atomic->disable_fbc)
4788 intel_fbc_disable(dev);
4789
4790 if (atomic->pre_disable_primary)
4791 intel_pre_disable_primary(&crtc->base);
4792}
4793
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004794static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795{
4796 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004799 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004800
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004801 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004802
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004803 drm_for_each_plane_mask(p, dev, plane_mask)
4804 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004805
Daniel Vetterf99d7062014-06-19 16:01:59 +02004806 /*
4807 * FIXME: Once we grow proper nuclear flip support out of this we need
4808 * to compute the mask of flip planes precisely. For the time being
4809 * consider this a flip to a NULL plane.
4810 */
4811 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812}
4813
Jesse Barnesf67a5592011-01-05 10:31:48 -08004814static void ironlake_crtc_enable(struct drm_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->dev;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004819 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004820 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004822 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004823 return;
4824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004826 intel_prepare_shared_dpll(intel_crtc);
4827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304829 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004830
4831 intel_set_pipe_timings(intel_crtc);
4832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004834 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004836 }
4837
4838 ironlake_set_pipeconf(crtc);
4839
Jesse Barnesf67a5592011-01-05 10:31:48 -08004840 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004841
Daniel Vettera72e4c92014-09-30 10:56:47 +02004842 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4843 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004844
Daniel Vetterf6736a12013-06-05 13:34:30 +02004845 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004846 if (encoder->pre_enable)
4847 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004849 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004850 /* Note: FDI PLL enabling _must_ be done before we enable the
4851 * cpu pipes, hence this is separate from all the other fdi/pch
4852 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004853 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004854 } else {
4855 assert_fdi_tx_disabled(dev_priv, pipe);
4856 assert_fdi_rx_disabled(dev_priv, pipe);
4857 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004858
Jesse Barnesb074cec2013-04-25 12:55:02 -07004859 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004860
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004861 /*
4862 * On ILK+ LUT must be loaded before the pipe is running but with
4863 * clocks enabled
4864 */
4865 intel_crtc_load_lut(crtc);
4866
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004867 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004868 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004872
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004873 assert_vblank_disabled(crtc);
4874 drm_crtc_vblank_on(crtc);
4875
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004876 for_each_encoder_on_crtc(dev, crtc, encoder)
4877 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004878
4879 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004880 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004881}
4882
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004883/* IPS only exists on ULT machines and is tied to pipe A. */
4884static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4885{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004886 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004887}
4888
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004889static void haswell_crtc_enable(struct drm_crtc *crtc)
4890{
4891 struct drm_device *dev = crtc->dev;
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4894 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004895 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4896 struct intel_crtc_state *pipe_config =
4897 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004898
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004899 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900 return;
4901
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004902 if (intel_crtc_to_shared_dpll(intel_crtc))
4903 intel_enable_shared_dpll(intel_crtc);
4904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004905 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304906 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004907
4908 intel_set_pipe_timings(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4911 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4912 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004913 }
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004916 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004918 }
4919
4920 haswell_set_pipeconf(crtc);
4921
4922 intel_set_pipe_csc(crtc);
4923
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004925
Daniel Vettera72e4c92014-09-30 10:56:47 +02004926 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927 for_each_encoder_on_crtc(dev, crtc, encoder)
4928 if (encoder->pre_enable)
4929 encoder->pre_enable(encoder);
4930
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004931 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004932 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4933 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004934 dev_priv->display.fdi_link_train(crtc);
4935 }
4936
Paulo Zanoni1f544382012-10-24 11:32:00 -02004937 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004938
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004939 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004940 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004941 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004942 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004943 else
4944 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945
4946 /*
4947 * On ILK+ LUT must be loaded before the pipe is running but with
4948 * clocks enabled
4949 */
4950 intel_crtc_load_lut(crtc);
4951
Paulo Zanoni1f544382012-10-24 11:32:00 -02004952 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004953 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004955 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004956 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004959 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004962 intel_ddi_set_vc_payload_alloc(crtc, true);
4963
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004964 assert_vblank_disabled(crtc);
4965 drm_crtc_vblank_on(crtc);
4966
Jani Nikula8807e552013-08-30 19:40:32 +03004967 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004968 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004969 intel_opregion_notify_encoder(encoder, true);
4970 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971
Paulo Zanonie4916942013-09-20 16:21:19 -03004972 /* If we change the relative order between pipe/planes enabling, we need
4973 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004974 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4975 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4976 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4977 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4978 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979}
4980
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004981static void ironlake_pfit_disable(struct intel_crtc *crtc)
4982{
4983 struct drm_device *dev = crtc->base.dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 int pipe = crtc->pipe;
4986
4987 /* To avoid upsetting the power well on haswell only disable the pfit if
4988 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004989 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004990 I915_WRITE(PF_CTL(pipe), 0);
4991 I915_WRITE(PF_WIN_POS(pipe), 0);
4992 I915_WRITE(PF_WIN_SZ(pipe), 0);
4993 }
4994}
4995
Jesse Barnes6be4a602010-09-10 10:26:01 -07004996static void ironlake_crtc_disable(struct drm_crtc *crtc)
4997{
4998 struct drm_device *dev = crtc->dev;
4999 struct drm_i915_private *dev_priv = dev->dev_private;
5000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005001 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005002 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005003 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005004
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005005 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005006 return;
5007
Daniel Vetterea9d7582012-07-10 10:42:52 +02005008 for_each_encoder_on_crtc(dev, crtc, encoder)
5009 encoder->disable(encoder);
5010
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005011 drm_crtc_vblank_off(crtc);
5012 assert_vblank_disabled(crtc);
5013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005015 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005016
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005017 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005019 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005021 if (intel_crtc->config->has_pch_encoder)
5022 ironlake_fdi_disable(crtc);
5023
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 if (encoder->post_disable)
5026 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005028 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005029 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030
Daniel Vetterd925c592013-06-05 13:34:04 +02005031 if (HAS_PCH_CPT(dev)) {
5032 /* disable TRANS_DP_CTL */
5033 reg = TRANS_DP_CTL(pipe);
5034 temp = I915_READ(reg);
5035 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5036 TRANS_DP_PORT_SEL_MASK);
5037 temp |= TRANS_DP_PORT_SEL_NONE;
5038 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005039
Daniel Vetterd925c592013-06-05 13:34:04 +02005040 /* disable DPLL_SEL */
5041 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005042 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005043 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005044 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005045
5046 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005047 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005048
5049 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050 }
5051
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005052 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005053 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005054
5055 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005056 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005057 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005058}
5059
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005060static void haswell_crtc_disable(struct drm_crtc *crtc)
5061{
5062 struct drm_device *dev = crtc->dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
5064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5065 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005066 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005067
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005068 if (WARN_ON(!intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069 return;
5070
Jani Nikula8807e552013-08-30 19:40:32 +03005071 for_each_encoder_on_crtc(dev, crtc, encoder) {
5072 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005074 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005076 drm_crtc_vblank_off(crtc);
5077 assert_vblank_disabled(crtc);
5078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005079 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005080 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5081 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005082 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005084 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005085 intel_ddi_set_vc_payload_alloc(crtc, false);
5086
Paulo Zanoniad80a812012-10-24 16:06:19 -02005087 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005089 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005090 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005091 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005092 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005093 else
5094 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Paulo Zanoni1f544382012-10-24 11:32:00 -02005096 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005099 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005100 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005101 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Imre Deak97b040a2014-06-25 22:01:50 +03005103 for_each_encoder_on_crtc(dev, crtc, encoder)
5104 if (encoder->post_disable)
5105 encoder->post_disable(encoder);
5106
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005108 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109
5110 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005111 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005113
5114 if (intel_crtc_to_shared_dpll(intel_crtc))
5115 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116}
5117
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118static void i9xx_pfit_enable(struct intel_crtc *crtc)
5119{
5120 struct drm_device *dev = crtc->base.dev;
5121 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005122 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005123
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005124 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005125 return;
5126
Daniel Vetterc0b03412013-05-28 12:05:54 +02005127 /*
5128 * The panel fitter should only be adjusted whilst the pipe is disabled,
5129 * according to register description and PRM.
5130 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5132 assert_pipe_disabled(dev_priv, crtc->pipe);
5133
Jesse Barnesb074cec2013-04-25 12:55:02 -07005134 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5135 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005136
5137 /* Border color in case we don't scale up to the full screen. Black by
5138 * default, change to something else for debugging. */
5139 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005140}
5141
Dave Airlied05410f2014-06-05 13:22:59 +10005142static enum intel_display_power_domain port_to_power_domain(enum port port)
5143{
5144 switch (port) {
5145 case PORT_A:
5146 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5147 case PORT_B:
5148 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5149 case PORT_C:
5150 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5151 case PORT_D:
5152 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5153 default:
5154 WARN_ON_ONCE(1);
5155 return POWER_DOMAIN_PORT_OTHER;
5156 }
5157}
5158
Imre Deak77d22dc2014-03-05 16:20:52 +02005159#define for_each_power_domain(domain, mask) \
5160 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5161 if ((1 << (domain)) & (mask))
5162
Imre Deak319be8a2014-03-04 19:22:57 +02005163enum intel_display_power_domain
5164intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005165{
Imre Deak319be8a2014-03-04 19:22:57 +02005166 struct drm_device *dev = intel_encoder->base.dev;
5167 struct intel_digital_port *intel_dig_port;
5168
5169 switch (intel_encoder->type) {
5170 case INTEL_OUTPUT_UNKNOWN:
5171 /* Only DDI platforms should ever use this output type */
5172 WARN_ON_ONCE(!HAS_DDI(dev));
5173 case INTEL_OUTPUT_DISPLAYPORT:
5174 case INTEL_OUTPUT_HDMI:
5175 case INTEL_OUTPUT_EDP:
5176 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005177 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005178 case INTEL_OUTPUT_DP_MST:
5179 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5180 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005181 case INTEL_OUTPUT_ANALOG:
5182 return POWER_DOMAIN_PORT_CRT;
5183 case INTEL_OUTPUT_DSI:
5184 return POWER_DOMAIN_PORT_DSI;
5185 default:
5186 return POWER_DOMAIN_PORT_OTHER;
5187 }
5188}
5189
5190static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5191{
5192 struct drm_device *dev = crtc->dev;
5193 struct intel_encoder *intel_encoder;
5194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5195 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005196 unsigned long mask;
5197 enum transcoder transcoder;
5198
5199 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5200
5201 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5202 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005203 if (intel_crtc->config->pch_pfit.enabled ||
5204 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005205 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5206
Imre Deak319be8a2014-03-04 19:22:57 +02005207 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5208 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5209
Imre Deak77d22dc2014-03-05 16:20:52 +02005210 return mask;
5211}
5212
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005213static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005214{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005215 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005216 struct drm_i915_private *dev_priv = dev->dev_private;
5217 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5218 struct intel_crtc *crtc;
5219
5220 /*
5221 * First get all needed power domains, then put all unneeded, to avoid
5222 * any unnecessary toggling of the power wells.
5223 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005224 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005225 enum intel_display_power_domain domain;
5226
Matt Roper83d65732015-02-25 13:12:16 -08005227 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005228 continue;
5229
Imre Deak319be8a2014-03-04 19:22:57 +02005230 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005231
5232 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5233 intel_display_power_get(dev_priv, domain);
5234 }
5235
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005236 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005237 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005238
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005239 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005240 enum intel_display_power_domain domain;
5241
5242 for_each_power_domain(domain, crtc->enabled_power_domains)
5243 intel_display_power_put(dev_priv, domain);
5244
5245 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5246 }
5247
5248 intel_display_set_init_power(dev_priv, false);
5249}
5250
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005251static void intel_update_max_cdclk(struct drm_device *dev)
5252{
5253 struct drm_i915_private *dev_priv = dev->dev_private;
5254
5255 if (IS_SKYLAKE(dev)) {
5256 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5257
5258 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5259 dev_priv->max_cdclk_freq = 675000;
5260 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5261 dev_priv->max_cdclk_freq = 540000;
5262 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5263 dev_priv->max_cdclk_freq = 450000;
5264 else
5265 dev_priv->max_cdclk_freq = 337500;
5266 } else if (IS_BROADWELL(dev)) {
5267 /*
5268 * FIXME with extra cooling we can allow
5269 * 540 MHz for ULX and 675 Mhz for ULT.
5270 * How can we know if extra cooling is
5271 * available? PCI ID, VTB, something else?
5272 */
5273 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5274 dev_priv->max_cdclk_freq = 450000;
5275 else if (IS_BDW_ULX(dev))
5276 dev_priv->max_cdclk_freq = 450000;
5277 else if (IS_BDW_ULT(dev))
5278 dev_priv->max_cdclk_freq = 540000;
5279 else
5280 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005281 } else if (IS_CHERRYVIEW(dev)) {
5282 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005283 } else if (IS_VALLEYVIEW(dev)) {
5284 dev_priv->max_cdclk_freq = 400000;
5285 } else {
5286 /* otherwise assume cdclk is fixed */
5287 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5288 }
5289
5290 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5291 dev_priv->max_cdclk_freq);
5292}
5293
5294static void intel_update_cdclk(struct drm_device *dev)
5295{
5296 struct drm_i915_private *dev_priv = dev->dev_private;
5297
5298 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5299 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5300 dev_priv->cdclk_freq);
5301
5302 /*
5303 * Program the gmbus_freq based on the cdclk frequency.
5304 * BSpec erroneously claims we should aim for 4MHz, but
5305 * in fact 1MHz is the correct frequency.
5306 */
5307 if (IS_VALLEYVIEW(dev)) {
5308 /*
5309 * Program the gmbus_freq based on the cdclk frequency.
5310 * BSpec erroneously claims we should aim for 4MHz, but
5311 * in fact 1MHz is the correct frequency.
5312 */
5313 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5314 }
5315
5316 if (dev_priv->max_cdclk_freq == 0)
5317 intel_update_max_cdclk(dev);
5318}
5319
Damien Lespiau70d0c572015-06-04 18:21:29 +01005320static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305321{
5322 struct drm_i915_private *dev_priv = dev->dev_private;
5323 uint32_t divider;
5324 uint32_t ratio;
5325 uint32_t current_freq;
5326 int ret;
5327
5328 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5329 switch (frequency) {
5330 case 144000:
5331 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5332 ratio = BXT_DE_PLL_RATIO(60);
5333 break;
5334 case 288000:
5335 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5336 ratio = BXT_DE_PLL_RATIO(60);
5337 break;
5338 case 384000:
5339 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5340 ratio = BXT_DE_PLL_RATIO(60);
5341 break;
5342 case 576000:
5343 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5344 ratio = BXT_DE_PLL_RATIO(60);
5345 break;
5346 case 624000:
5347 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5348 ratio = BXT_DE_PLL_RATIO(65);
5349 break;
5350 case 19200:
5351 /*
5352 * Bypass frequency with DE PLL disabled. Init ratio, divider
5353 * to suppress GCC warning.
5354 */
5355 ratio = 0;
5356 divider = 0;
5357 break;
5358 default:
5359 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5360
5361 return;
5362 }
5363
5364 mutex_lock(&dev_priv->rps.hw_lock);
5365 /* Inform power controller of upcoming frequency change */
5366 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5367 0x80000000);
5368 mutex_unlock(&dev_priv->rps.hw_lock);
5369
5370 if (ret) {
5371 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5372 ret, frequency);
5373 return;
5374 }
5375
5376 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5377 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5378 current_freq = current_freq * 500 + 1000;
5379
5380 /*
5381 * DE PLL has to be disabled when
5382 * - setting to 19.2MHz (bypass, PLL isn't used)
5383 * - before setting to 624MHz (PLL needs toggling)
5384 * - before setting to any frequency from 624MHz (PLL needs toggling)
5385 */
5386 if (frequency == 19200 || frequency == 624000 ||
5387 current_freq == 624000) {
5388 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5389 /* Timeout 200us */
5390 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5391 1))
5392 DRM_ERROR("timout waiting for DE PLL unlock\n");
5393 }
5394
5395 if (frequency != 19200) {
5396 uint32_t val;
5397
5398 val = I915_READ(BXT_DE_PLL_CTL);
5399 val &= ~BXT_DE_PLL_RATIO_MASK;
5400 val |= ratio;
5401 I915_WRITE(BXT_DE_PLL_CTL, val);
5402
5403 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5404 /* Timeout 200us */
5405 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5406 DRM_ERROR("timeout waiting for DE PLL lock\n");
5407
5408 val = I915_READ(CDCLK_CTL);
5409 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5410 val |= divider;
5411 /*
5412 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5413 * enable otherwise.
5414 */
5415 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5416 if (frequency >= 500000)
5417 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5418
5419 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5420 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5421 val |= (frequency - 1000) / 500;
5422 I915_WRITE(CDCLK_CTL, val);
5423 }
5424
5425 mutex_lock(&dev_priv->rps.hw_lock);
5426 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5427 DIV_ROUND_UP(frequency, 25000));
5428 mutex_unlock(&dev_priv->rps.hw_lock);
5429
5430 if (ret) {
5431 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5432 ret, frequency);
5433 return;
5434 }
5435
Damien Lespiaua47871b2015-06-04 18:21:34 +01005436 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305437}
5438
5439void broxton_init_cdclk(struct drm_device *dev)
5440{
5441 struct drm_i915_private *dev_priv = dev->dev_private;
5442 uint32_t val;
5443
5444 /*
5445 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5446 * or else the reset will hang because there is no PCH to respond.
5447 * Move the handshake programming to initialization sequence.
5448 * Previously was left up to BIOS.
5449 */
5450 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5451 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5452 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5453
5454 /* Enable PG1 for cdclk */
5455 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5456
5457 /* check if cd clock is enabled */
5458 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5459 DRM_DEBUG_KMS("Display already initialized\n");
5460 return;
5461 }
5462
5463 /*
5464 * FIXME:
5465 * - The initial CDCLK needs to be read from VBT.
5466 * Need to make this change after VBT has changes for BXT.
5467 * - check if setting the max (or any) cdclk freq is really necessary
5468 * here, it belongs to modeset time
5469 */
5470 broxton_set_cdclk(dev, 624000);
5471
5472 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005473 POSTING_READ(DBUF_CTL);
5474
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475 udelay(10);
5476
5477 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5478 DRM_ERROR("DBuf power enable timeout!\n");
5479}
5480
5481void broxton_uninit_cdclk(struct drm_device *dev)
5482{
5483 struct drm_i915_private *dev_priv = dev->dev_private;
5484
5485 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005486 POSTING_READ(DBUF_CTL);
5487
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488 udelay(10);
5489
5490 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5491 DRM_ERROR("DBuf power disable timeout!\n");
5492
5493 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5494 broxton_set_cdclk(dev, 19200);
5495
5496 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5497}
5498
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005499static const struct skl_cdclk_entry {
5500 unsigned int freq;
5501 unsigned int vco;
5502} skl_cdclk_frequencies[] = {
5503 { .freq = 308570, .vco = 8640 },
5504 { .freq = 337500, .vco = 8100 },
5505 { .freq = 432000, .vco = 8640 },
5506 { .freq = 450000, .vco = 8100 },
5507 { .freq = 540000, .vco = 8100 },
5508 { .freq = 617140, .vco = 8640 },
5509 { .freq = 675000, .vco = 8100 },
5510};
5511
5512static unsigned int skl_cdclk_decimal(unsigned int freq)
5513{
5514 return (freq - 1000) / 500;
5515}
5516
5517static unsigned int skl_cdclk_get_vco(unsigned int freq)
5518{
5519 unsigned int i;
5520
5521 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5522 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5523
5524 if (e->freq == freq)
5525 return e->vco;
5526 }
5527
5528 return 8100;
5529}
5530
5531static void
5532skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5533{
5534 unsigned int min_freq;
5535 u32 val;
5536
5537 /* select the minimum CDCLK before enabling DPLL 0 */
5538 val = I915_READ(CDCLK_CTL);
5539 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5540 val |= CDCLK_FREQ_337_308;
5541
5542 if (required_vco == 8640)
5543 min_freq = 308570;
5544 else
5545 min_freq = 337500;
5546
5547 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5548
5549 I915_WRITE(CDCLK_CTL, val);
5550 POSTING_READ(CDCLK_CTL);
5551
5552 /*
5553 * We always enable DPLL0 with the lowest link rate possible, but still
5554 * taking into account the VCO required to operate the eDP panel at the
5555 * desired frequency. The usual DP link rates operate with a VCO of
5556 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5557 * The modeset code is responsible for the selection of the exact link
5558 * rate later on, with the constraint of choosing a frequency that
5559 * works with required_vco.
5560 */
5561 val = I915_READ(DPLL_CTRL1);
5562
5563 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5564 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5565 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5566 if (required_vco == 8640)
5567 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5568 SKL_DPLL0);
5569 else
5570 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5571 SKL_DPLL0);
5572
5573 I915_WRITE(DPLL_CTRL1, val);
5574 POSTING_READ(DPLL_CTRL1);
5575
5576 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5577
5578 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5579 DRM_ERROR("DPLL0 not locked\n");
5580}
5581
5582static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5583{
5584 int ret;
5585 u32 val;
5586
5587 /* inform PCU we want to change CDCLK */
5588 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5589 mutex_lock(&dev_priv->rps.hw_lock);
5590 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5591 mutex_unlock(&dev_priv->rps.hw_lock);
5592
5593 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5594}
5595
5596static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5597{
5598 unsigned int i;
5599
5600 for (i = 0; i < 15; i++) {
5601 if (skl_cdclk_pcu_ready(dev_priv))
5602 return true;
5603 udelay(10);
5604 }
5605
5606 return false;
5607}
5608
5609static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5610{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005611 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005612 u32 freq_select, pcu_ack;
5613
5614 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5615
5616 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5617 DRM_ERROR("failed to inform PCU about cdclk change\n");
5618 return;
5619 }
5620
5621 /* set CDCLK_CTL */
5622 switch(freq) {
5623 case 450000:
5624 case 432000:
5625 freq_select = CDCLK_FREQ_450_432;
5626 pcu_ack = 1;
5627 break;
5628 case 540000:
5629 freq_select = CDCLK_FREQ_540;
5630 pcu_ack = 2;
5631 break;
5632 case 308570:
5633 case 337500:
5634 default:
5635 freq_select = CDCLK_FREQ_337_308;
5636 pcu_ack = 0;
5637 break;
5638 case 617140:
5639 case 675000:
5640 freq_select = CDCLK_FREQ_675_617;
5641 pcu_ack = 3;
5642 break;
5643 }
5644
5645 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5646 POSTING_READ(CDCLK_CTL);
5647
5648 /* inform PCU of the change */
5649 mutex_lock(&dev_priv->rps.hw_lock);
5650 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5651 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005652
5653 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005654}
5655
5656void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5657{
5658 /* disable DBUF power */
5659 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5660 POSTING_READ(DBUF_CTL);
5661
5662 udelay(10);
5663
5664 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5665 DRM_ERROR("DBuf power disable timeout\n");
5666
5667 /* disable DPLL0 */
5668 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5669 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5670 DRM_ERROR("Couldn't disable DPLL0\n");
5671
5672 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5673}
5674
5675void skl_init_cdclk(struct drm_i915_private *dev_priv)
5676{
5677 u32 val;
5678 unsigned int required_vco;
5679
5680 /* enable PCH reset handshake */
5681 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5682 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5683
5684 /* enable PG1 and Misc I/O */
5685 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5686
5687 /* DPLL0 already enabed !? */
5688 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5689 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5690 return;
5691 }
5692
5693 /* enable DPLL0 */
5694 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5695 skl_dpll0_enable(dev_priv, required_vco);
5696
5697 /* set CDCLK to the frequency the BIOS chose */
5698 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5699
5700 /* enable DBUF power */
5701 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5702 POSTING_READ(DBUF_CTL);
5703
5704 udelay(10);
5705
5706 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5707 DRM_ERROR("DBuf power enable timeout\n");
5708}
5709
Ville Syrjälädfcab172014-06-13 13:37:47 +03005710/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005711static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005712{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005713 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005714
Jesse Barnes586f49d2013-11-04 16:06:59 -08005715 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005716 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005717 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5718 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005719 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720
Ville Syrjälädfcab172014-06-13 13:37:47 +03005721 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005722}
5723
5724/* Adjust CDclk dividers to allow high res or save power if possible */
5725static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5726{
5727 struct drm_i915_private *dev_priv = dev->dev_private;
5728 u32 val, cmd;
5729
Vandana Kannan164dfd22014-11-24 13:37:41 +05305730 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5731 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005732
Ville Syrjälädfcab172014-06-13 13:37:47 +03005733 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005734 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005735 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005736 cmd = 1;
5737 else
5738 cmd = 0;
5739
5740 mutex_lock(&dev_priv->rps.hw_lock);
5741 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5742 val &= ~DSPFREQGUAR_MASK;
5743 val |= (cmd << DSPFREQGUAR_SHIFT);
5744 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5745 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5746 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5747 50)) {
5748 DRM_ERROR("timed out waiting for CDclk change\n");
5749 }
5750 mutex_unlock(&dev_priv->rps.hw_lock);
5751
Ville Syrjälä54433e92015-05-26 20:42:31 +03005752 mutex_lock(&dev_priv->sb_lock);
5753
Ville Syrjälädfcab172014-06-13 13:37:47 +03005754 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005755 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005756
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005757 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005758
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 /* adjust cdclk divider */
5760 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005761 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762 val |= divider;
5763 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005764
5765 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5766 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5767 50))
5768 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769 }
5770
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771 /* adjust self-refresh exit latency value */
5772 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5773 val &= ~0x7f;
5774
5775 /*
5776 * For high bandwidth configs, we set a higher latency in the bunit
5777 * so that the core display fetch happens in time to avoid underruns.
5778 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005779 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780 val |= 4500 / 250; /* 4.5 usec */
5781 else
5782 val |= 3000 / 250; /* 3.0 usec */
5783 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005784
Ville Syrjäläa5805162015-05-26 20:42:30 +03005785 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005786
Ville Syrjäläb6283052015-06-03 15:45:07 +03005787 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005788}
5789
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005790static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5791{
5792 struct drm_i915_private *dev_priv = dev->dev_private;
5793 u32 val, cmd;
5794
Vandana Kannan164dfd22014-11-24 13:37:41 +05305795 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5796 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005797
5798 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005799 case 333333:
5800 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005801 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005802 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005803 break;
5804 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005805 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005806 return;
5807 }
5808
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005809 /*
5810 * Specs are full of misinformation, but testing on actual
5811 * hardware has shown that we just need to write the desired
5812 * CCK divider into the Punit register.
5813 */
5814 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5815
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005816 mutex_lock(&dev_priv->rps.hw_lock);
5817 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5818 val &= ~DSPFREQGUAR_MASK_CHV;
5819 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5820 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5821 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5822 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5823 50)) {
5824 DRM_ERROR("timed out waiting for CDclk change\n");
5825 }
5826 mutex_unlock(&dev_priv->rps.hw_lock);
5827
Ville Syrjäläb6283052015-06-03 15:45:07 +03005828 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829}
5830
Jesse Barnes30a970c2013-11-04 13:48:12 -08005831static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5832 int max_pixclk)
5833{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005834 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005835 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005836
Jesse Barnes30a970c2013-11-04 13:48:12 -08005837 /*
5838 * Really only a few cases to deal with, as only 4 CDclks are supported:
5839 * 200MHz
5840 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005841 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005842 * 400MHz (VLV only)
5843 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5844 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005845 *
5846 * We seem to get an unstable or solid color picture at 200MHz.
5847 * Not sure what's wrong. For now use 200MHz only when all pipes
5848 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005850 if (!IS_CHERRYVIEW(dev_priv) &&
5851 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005852 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005853 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005854 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005855 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005856 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005857 else
5858 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005859}
5860
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305861static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5862 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005863{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305864 /*
5865 * FIXME:
5866 * - remove the guardband, it's not needed on BXT
5867 * - set 19.2MHz bypass frequency if there are no active pipes
5868 */
5869 if (max_pixclk > 576000*9/10)
5870 return 624000;
5871 else if (max_pixclk > 384000*9/10)
5872 return 576000;
5873 else if (max_pixclk > 288000*9/10)
5874 return 384000;
5875 else if (max_pixclk > 144000*9/10)
5876 return 288000;
5877 else
5878 return 144000;
5879}
5880
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005881/* Compute the max pixel clock for new configuration. Uses atomic state if
5882 * that's non-NULL, look at current state otherwise. */
5883static int intel_mode_max_pixclk(struct drm_device *dev,
5884 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005886 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005887 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888 int max_pixclk = 0;
5889
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005890 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005891 if (state)
5892 crtc_state =
5893 intel_atomic_get_crtc_state(state, intel_crtc);
5894 else
5895 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005896 if (IS_ERR(crtc_state))
5897 return PTR_ERR(crtc_state);
5898
5899 if (!crtc_state->base.enable)
5900 continue;
5901
5902 max_pixclk = max(max_pixclk,
5903 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904 }
5905
5906 return max_pixclk;
5907}
5908
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005909static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005911 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005912 struct drm_crtc *crtc;
5913 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005914 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005915 int cdclk, ret = 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005917 if (max_pixclk < 0)
5918 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305920 if (IS_VALLEYVIEW(dev_priv))
5921 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5922 else
5923 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5924
5925 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005926 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005928 /* add all active pipes to the state */
5929 for_each_crtc(state->dev, crtc) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005930 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5931 if (IS_ERR(crtc_state))
5932 return PTR_ERR(crtc_state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005933
5934 if (!crtc_state->active || needs_modeset(crtc_state))
5935 continue;
5936
5937 crtc_state->mode_changed = true;
5938
5939 ret = drm_atomic_add_affected_connectors(state, crtc);
5940 if (ret)
5941 break;
5942
5943 ret = drm_atomic_add_affected_planes(state, crtc);
5944 if (ret)
5945 break;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005946 }
5947
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005948 return ret;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949}
5950
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005951static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5952{
5953 unsigned int credits, default_credits;
5954
5955 if (IS_CHERRYVIEW(dev_priv))
5956 default_credits = PFI_CREDIT(12);
5957 else
5958 default_credits = PFI_CREDIT(8);
5959
Vandana Kannan164dfd22014-11-24 13:37:41 +05305960 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005961 /* CHV suggested value is 31 or 63 */
5962 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005963 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005964 else
5965 credits = PFI_CREDIT(15);
5966 } else {
5967 credits = default_credits;
5968 }
5969
5970 /*
5971 * WA - write default credits before re-programming
5972 * FIXME: should we also set the resend bit here?
5973 */
5974 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5975 default_credits);
5976
5977 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5978 credits | PFI_CREDIT_RESEND);
5979
5980 /*
5981 * FIXME is this guaranteed to clear
5982 * immediately or should we poll for it?
5983 */
5984 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5985}
5986
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005987static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005989 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005991 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005992 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005994 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5995 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005996 if (WARN_ON(max_pixclk < 0))
5997 return;
5998
5999 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000
Vandana Kannan164dfd22014-11-24 13:37:41 +05306001 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006002 /*
6003 * FIXME: We can end up here with all power domains off, yet
6004 * with a CDCLK frequency other than the minimum. To account
6005 * for this take the PIPE-A power domain, which covers the HW
6006 * blocks needed for the following programming. This can be
6007 * removed once it's guaranteed that we get here either with
6008 * the minimum CDCLK set, or the required power domains
6009 * enabled.
6010 */
6011 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6012
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006013 if (IS_CHERRYVIEW(dev))
6014 cherryview_set_cdclk(dev, req_cdclk);
6015 else
6016 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006017
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006018 vlv_program_pfi_credits(dev_priv);
6019
Imre Deak738c05c2014-11-19 16:25:37 +02006020 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006021 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022}
6023
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024static void valleyview_crtc_enable(struct drm_crtc *crtc)
6025{
6026 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006027 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6029 struct intel_encoder *encoder;
6030 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006031 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006032
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006033 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006034 return;
6035
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006036 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306037
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006038 if (!is_dsi) {
6039 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006040 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006041 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006042 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006043 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006045 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306046 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006047
6048 intel_set_pipe_timings(intel_crtc);
6049
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006050 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052
6053 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6054 I915_WRITE(CHV_CANVAS(pipe), 0);
6055 }
6056
Daniel Vetter5b18e572014-04-24 23:55:06 +02006057 i9xx_set_pipeconf(intel_crtc);
6058
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060
Daniel Vettera72e4c92014-09-30 10:56:47 +02006061 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006062
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063 for_each_encoder_on_crtc(dev, crtc, encoder)
6064 if (encoder->pre_pll_enable)
6065 encoder->pre_pll_enable(encoder);
6066
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006067 if (!is_dsi) {
6068 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006069 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006070 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006071 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006072 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073
6074 for_each_encoder_on_crtc(dev, crtc, encoder)
6075 if (encoder->pre_enable)
6076 encoder->pre_enable(encoder);
6077
Jesse Barnes2dd24552013-04-25 12:55:01 -07006078 i9xx_pfit_enable(intel_crtc);
6079
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006080 intel_crtc_load_lut(crtc);
6081
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006082 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006083 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006084
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006085 assert_vblank_disabled(crtc);
6086 drm_crtc_vblank_on(crtc);
6087
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006088 for_each_encoder_on_crtc(dev, crtc, encoder)
6089 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006090}
6091
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006092static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6093{
6094 struct drm_device *dev = crtc->base.dev;
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006097 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6098 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006099}
6100
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006101static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006102{
6103 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006104 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006106 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006107 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006108
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006109 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006110 return;
6111
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006112 i9xx_set_pll_dividers(intel_crtc);
6113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006114 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306115 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006116
6117 intel_set_pipe_timings(intel_crtc);
6118
Daniel Vetter5b18e572014-04-24 23:55:06 +02006119 i9xx_set_pipeconf(intel_crtc);
6120
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006121 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006122
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006123 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006124 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006125
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006126 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006127 if (encoder->pre_enable)
6128 encoder->pre_enable(encoder);
6129
Daniel Vetterf6736a12013-06-05 13:34:30 +02006130 i9xx_enable_pll(intel_crtc);
6131
Jesse Barnes2dd24552013-04-25 12:55:01 -07006132 i9xx_pfit_enable(intel_crtc);
6133
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006134 intel_crtc_load_lut(crtc);
6135
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006136 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006137 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006138
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006139 assert_vblank_disabled(crtc);
6140 drm_crtc_vblank_on(crtc);
6141
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006142 for_each_encoder_on_crtc(dev, crtc, encoder)
6143 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006144}
6145
Daniel Vetter87476d62013-04-11 16:29:06 +02006146static void i9xx_pfit_disable(struct intel_crtc *crtc)
6147{
6148 struct drm_device *dev = crtc->base.dev;
6149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006151 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006152 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006153
6154 assert_pipe_disabled(dev_priv, crtc->pipe);
6155
Daniel Vetter328d8e82013-05-08 10:36:31 +02006156 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6157 I915_READ(PFIT_CONTROL));
6158 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006159}
6160
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006161static void i9xx_crtc_disable(struct drm_crtc *crtc)
6162{
6163 struct drm_device *dev = crtc->dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
6165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006166 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006167 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006168
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006169 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006170 return;
6171
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006172 /*
6173 * On gen2 planes are double buffered but the pipe isn't, so we must
6174 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006175 * We also need to wait on all gmch platforms because of the
6176 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177 */
Imre Deak564ed192014-06-13 14:54:21 +03006178 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006179
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006180 for_each_encoder_on_crtc(dev, crtc, encoder)
6181 encoder->disable(encoder);
6182
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006183 drm_crtc_vblank_off(crtc);
6184 assert_vblank_disabled(crtc);
6185
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006186 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006187
Daniel Vetter87476d62013-04-11 16:29:06 +02006188 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006189
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190 for_each_encoder_on_crtc(dev, crtc, encoder)
6191 if (encoder->post_disable)
6192 encoder->post_disable(encoder);
6193
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006194 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006195 if (IS_CHERRYVIEW(dev))
6196 chv_disable_pll(dev_priv, pipe);
6197 else if (IS_VALLEYVIEW(dev))
6198 vlv_disable_pll(dev_priv, pipe);
6199 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006200 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006201 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006202
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006203 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006204 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006205
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006206 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006207 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006208
Daniel Vetterefa96242014-04-24 23:55:02 +02006209 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006210 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006211 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006212}
6213
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006214static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006215{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006217 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006218 enum intel_display_power_domain domain;
6219 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006220
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006221 if (!intel_crtc->active)
6222 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006223
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006224 if (to_intel_plane_state(crtc->primary->state)->visible) {
6225 intel_crtc_wait_for_pending_flips(crtc);
6226 intel_pre_disable_primary(crtc);
6227 }
6228
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006229 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006230 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006231
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006232 domains = intel_crtc->enabled_power_domains;
6233 for_each_power_domain(domain, domains)
6234 intel_display_power_put(dev_priv, domain);
6235 intel_crtc->enabled_power_domains = 0;
6236}
6237
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006238/*
6239 * turn all crtc's off, but do not adjust state
6240 * This has to be paired with a call to intel_modeset_setup_hw_state.
6241 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006242void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006243{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006244 struct drm_crtc *crtc;
6245
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006246 for_each_crtc(dev, crtc)
6247 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006248}
6249
Chris Wilsoncdd59982010-09-08 16:30:16 +01006250/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006251int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006252{
6253 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006254 struct drm_mode_config *config = &dev->mode_config;
6255 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006257 struct intel_crtc_state *pipe_config;
6258 struct drm_atomic_state *state;
6259 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006260
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006261 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006262 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006263
6264 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006265 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006266
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006267 /* this function should be called with drm_modeset_lock_all for now */
6268 if (WARN_ON(!ctx))
6269 return -EIO;
6270 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006271
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006272 state = drm_atomic_state_alloc(dev);
6273 if (WARN_ON(!state))
6274 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006275
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006276 state->acquire_ctx = ctx;
6277 state->allow_modeset = true;
6278
6279 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6280 if (IS_ERR(pipe_config)) {
6281 ret = PTR_ERR(pipe_config);
6282 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006283 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006284 pipe_config->base.active = enable;
6285
6286 ret = intel_set_mode(state);
6287 if (!ret)
6288 return ret;
6289
6290err:
6291 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6292 drm_atomic_state_free(state);
6293 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306294}
6295
6296/**
6297 * Sets the power management mode of the pipe and plane.
6298 */
6299void intel_crtc_update_dpms(struct drm_crtc *crtc)
6300{
6301 struct drm_device *dev = crtc->dev;
6302 struct intel_encoder *intel_encoder;
6303 bool enable = false;
6304
6305 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6306 enable |= intel_encoder->connectors_active;
6307
6308 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006309}
6310
Chris Wilsonea5b2132010-08-04 13:50:23 +01006311void intel_encoder_destroy(struct drm_encoder *encoder)
6312{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006314
Chris Wilsonea5b2132010-08-04 13:50:23 +01006315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
6317}
6318
Damien Lespiau92373292013-08-08 22:28:57 +01006319/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006320 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6321 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006322static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006323{
6324 if (mode == DRM_MODE_DPMS_ON) {
6325 encoder->connectors_active = true;
6326
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006327 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006328 } else {
6329 encoder->connectors_active = false;
6330
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006331 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006332 }
6333}
6334
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335/* Cross check the actual hw state with our own modeset state tracking (and it's
6336 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006337static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338{
6339 if (connector->get_hw_state(connector)) {
6340 struct intel_encoder *encoder = connector->encoder;
6341 struct drm_crtc *crtc;
6342 bool encoder_enabled;
6343 enum pipe pipe;
6344
6345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6346 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006347 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006348
Dave Airlie0e32b392014-05-02 14:02:48 +10006349 /* there is no real hw state for MST connectors */
6350 if (connector->mst_port)
6351 return;
6352
Rob Clarke2c719b2014-12-15 13:56:32 -05006353 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006354 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006355 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006356 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006357
Dave Airlie36cd7442014-05-02 13:44:18 +10006358 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006359 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006360 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361
Dave Airlie36cd7442014-05-02 13:44:18 +10006362 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006363 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6364 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006365 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006366
Dave Airlie36cd7442014-05-02 13:44:18 +10006367 crtc = encoder->base.crtc;
6368
Matt Roper83d65732015-02-25 13:12:16 -08006369 I915_STATE_WARN(!crtc->state->enable,
6370 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006371 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6372 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006373 "encoder active on the wrong pipe\n");
6374 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006375 }
6376}
6377
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006378int intel_connector_init(struct intel_connector *connector)
6379{
6380 struct drm_connector_state *connector_state;
6381
6382 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6383 if (!connector_state)
6384 return -ENOMEM;
6385
6386 connector->base.state = connector_state;
6387 return 0;
6388}
6389
6390struct intel_connector *intel_connector_alloc(void)
6391{
6392 struct intel_connector *connector;
6393
6394 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6395 if (!connector)
6396 return NULL;
6397
6398 if (intel_connector_init(connector) < 0) {
6399 kfree(connector);
6400 return NULL;
6401 }
6402
6403 return connector;
6404}
6405
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006406/* Even simpler default implementation, if there's really no special case to
6407 * consider. */
6408void intel_connector_dpms(struct drm_connector *connector, int mode)
6409{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006410 /* All the simple cases only support two dpms states. */
6411 if (mode != DRM_MODE_DPMS_ON)
6412 mode = DRM_MODE_DPMS_OFF;
6413
6414 if (mode == connector->dpms)
6415 return;
6416
6417 connector->dpms = mode;
6418
6419 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006420 if (connector->encoder)
6421 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006422
Daniel Vetterb9805142012-08-31 17:37:33 +02006423 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006424}
6425
Daniel Vetterf0947c32012-07-02 13:10:34 +02006426/* Simple connector->get_hw_state implementation for encoders that support only
6427 * one connector and no cloning and hence the encoder state determines the state
6428 * of the connector. */
6429bool intel_connector_get_hw_state(struct intel_connector *connector)
6430{
Daniel Vetter24929352012-07-02 20:28:59 +02006431 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006432 struct intel_encoder *encoder = connector->encoder;
6433
6434 return encoder->get_hw_state(encoder, &pipe);
6435}
6436
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006438{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6440 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006441
6442 return 0;
6443}
6444
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006446 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 struct drm_atomic_state *state = pipe_config->base.state;
6449 struct intel_crtc *other_crtc;
6450 struct intel_crtc_state *other_crtc_state;
6451
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006452 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6453 pipe_name(pipe), pipe_config->fdi_lanes);
6454 if (pipe_config->fdi_lanes > 4) {
6455 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 }
6459
Paulo Zanonibafb6552013-11-02 21:07:44 -07006460 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 if (pipe_config->fdi_lanes > 2) {
6462 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6463 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 }
6468 }
6469
6470 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472
6473 /* Ivybridge 3 pipe is really complicated */
6474 switch (pipe) {
6475 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006477 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478 if (pipe_config->fdi_lanes <= 2)
6479 return 0;
6480
6481 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6482 other_crtc_state =
6483 intel_atomic_get_crtc_state(state, other_crtc);
6484 if (IS_ERR(other_crtc_state))
6485 return PTR_ERR(other_crtc_state);
6486
6487 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6489 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006494 if (pipe_config->fdi_lanes > 2) {
6495 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6496 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006498 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499
6500 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6501 other_crtc_state =
6502 intel_atomic_get_crtc_state(state, other_crtc);
6503 if (IS_ERR(other_crtc_state))
6504 return PTR_ERR(other_crtc_state);
6505
6506 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006507 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006508 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 default:
6512 BUG();
6513 }
6514}
6515
Daniel Vettere29c22c2013-02-21 00:00:16 +01006516#define RETRY 1
6517static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006518 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006519{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 int lane, link_bw, fdi_dotclock, ret;
6523 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006524
Daniel Vettere29c22c2013-02-21 00:00:16 +01006525retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006526 /* FDI is a binary signal running at ~2.7GHz, encoding
6527 * each output octet as 10 bits. The actual frequency
6528 * is stored as a divider into a 100MHz clock, and the
6529 * mode pixel clock is stored in units of 1KHz.
6530 * Hence the bw of each lane in terms of the mode signal
6531 * is:
6532 */
6533 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6534
Damien Lespiau241bfc32013-09-25 16:45:37 +01006535 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006536
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006537 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006538 pipe_config->pipe_bpp);
6539
6540 pipe_config->fdi_lanes = lane;
6541
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006542 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006543 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6546 intel_crtc->pipe, pipe_config);
6547 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006548 pipe_config->pipe_bpp -= 2*3;
6549 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6550 pipe_config->pipe_bpp);
6551 needs_recompute = true;
6552 pipe_config->bw_constrained = true;
6553
6554 goto retry;
6555 }
6556
6557 if (needs_recompute)
6558 return RETRY;
6559
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006561}
6562
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006563static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6564 struct intel_crtc_state *pipe_config)
6565{
6566 if (pipe_config->pipe_bpp > 24)
6567 return false;
6568
6569 /* HSW can handle pixel rate up to cdclk? */
6570 if (IS_HASWELL(dev_priv->dev))
6571 return true;
6572
6573 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006574 * We compare against max which means we must take
6575 * the increased cdclk requirement into account when
6576 * calculating the new cdclk.
6577 *
6578 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006579 */
6580 return ilk_pipe_pixel_rate(pipe_config) <=
6581 dev_priv->max_cdclk_freq * 95 / 100;
6582}
6583
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006584static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006585 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006586{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006587 struct drm_device *dev = crtc->base.dev;
6588 struct drm_i915_private *dev_priv = dev->dev_private;
6589
Jani Nikulad330a952014-01-21 11:24:25 +02006590 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006591 hsw_crtc_supports_ips(crtc) &&
6592 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006593}
6594
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006596 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006597{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006599 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006600 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006601
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006602 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006603 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006604 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006605
6606 /*
6607 * Enable pixel doubling when the dot clock
6608 * is > 90% of the (display) core speed.
6609 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006610 * GDG double wide on either pipe,
6611 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006612 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006613 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006614 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006615 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006616 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006617 }
6618
Damien Lespiau241bfc32013-09-25 16:45:37 +01006619 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006620 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006621 }
Chris Wilson89749352010-09-12 18:25:19 +01006622
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006623 /*
6624 * Pipe horizontal size must be even in:
6625 * - DVO ganged mode
6626 * - LVDS dual channel mode
6627 * - Double wide pipe
6628 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006629 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006630 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6631 pipe_config->pipe_src_w &= ~1;
6632
Damien Lespiau8693a822013-05-03 18:48:11 +01006633 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6634 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006635 */
6636 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6637 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006638 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006639
Damien Lespiauf5adf942013-06-24 18:29:34 +01006640 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006641 hsw_compute_ips_config(crtc, pipe_config);
6642
Daniel Vetter877d48d2013-04-19 11:24:43 +02006643 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006644 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006645
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006646 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006647}
6648
Ville Syrjälä1652d192015-03-31 14:12:01 +03006649static int skylake_get_display_clock_speed(struct drm_device *dev)
6650{
6651 struct drm_i915_private *dev_priv = to_i915(dev);
6652 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6653 uint32_t cdctl = I915_READ(CDCLK_CTL);
6654 uint32_t linkrate;
6655
Damien Lespiau414355a2015-06-04 18:21:31 +01006656 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006657 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006658
6659 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6660 return 540000;
6661
6662 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006663 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006664
Damien Lespiau71cd8422015-04-30 16:39:17 +01006665 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6666 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006667 /* vco 8640 */
6668 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6669 case CDCLK_FREQ_450_432:
6670 return 432000;
6671 case CDCLK_FREQ_337_308:
6672 return 308570;
6673 case CDCLK_FREQ_675_617:
6674 return 617140;
6675 default:
6676 WARN(1, "Unknown cd freq selection\n");
6677 }
6678 } else {
6679 /* vco 8100 */
6680 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6681 case CDCLK_FREQ_450_432:
6682 return 450000;
6683 case CDCLK_FREQ_337_308:
6684 return 337500;
6685 case CDCLK_FREQ_675_617:
6686 return 675000;
6687 default:
6688 WARN(1, "Unknown cd freq selection\n");
6689 }
6690 }
6691
6692 /* error case, do as if DPLL0 isn't enabled */
6693 return 24000;
6694}
6695
6696static int broadwell_get_display_clock_speed(struct drm_device *dev)
6697{
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699 uint32_t lcpll = I915_READ(LCPLL_CTL);
6700 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6701
6702 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6703 return 800000;
6704 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6705 return 450000;
6706 else if (freq == LCPLL_CLK_FREQ_450)
6707 return 450000;
6708 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6709 return 540000;
6710 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6711 return 337500;
6712 else
6713 return 675000;
6714}
6715
6716static int haswell_get_display_clock_speed(struct drm_device *dev)
6717{
6718 struct drm_i915_private *dev_priv = dev->dev_private;
6719 uint32_t lcpll = I915_READ(LCPLL_CTL);
6720 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6721
6722 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6723 return 800000;
6724 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6725 return 450000;
6726 else if (freq == LCPLL_CLK_FREQ_450)
6727 return 450000;
6728 else if (IS_HSW_ULT(dev))
6729 return 337500;
6730 else
6731 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732}
6733
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006734static int valleyview_get_display_clock_speed(struct drm_device *dev)
6735{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006736 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006737 u32 val;
6738 int divider;
6739
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006740 if (dev_priv->hpll_freq == 0)
6741 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6742
Ville Syrjäläa5805162015-05-26 20:42:30 +03006743 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006744 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006745 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006746
6747 divider = val & DISPLAY_FREQUENCY_VALUES;
6748
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006749 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6750 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6751 "cdclk change in progress\n");
6752
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006753 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006754}
6755
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006756static int ilk_get_display_clock_speed(struct drm_device *dev)
6757{
6758 return 450000;
6759}
6760
Jesse Barnese70236a2009-09-21 10:42:27 -07006761static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006762{
Jesse Barnese70236a2009-09-21 10:42:27 -07006763 return 400000;
6764}
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i915_get_display_clock_speed(struct drm_device *dev)
6767{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006769}
Jesse Barnes79e53942008-11-07 14:24:08 -08006770
Jesse Barnese70236a2009-09-21 10:42:27 -07006771static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6772{
6773 return 200000;
6774}
Jesse Barnes79e53942008-11-07 14:24:08 -08006775
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776static int pnv_get_display_clock_speed(struct drm_device *dev)
6777{
6778 u16 gcfgc = 0;
6779
6780 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6781
6782 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6783 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006785 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006787 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006789 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6790 return 200000;
6791 default:
6792 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6793 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006794 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006795 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006797 }
6798}
6799
Jesse Barnese70236a2009-09-21 10:42:27 -07006800static int i915gm_get_display_clock_speed(struct drm_device *dev)
6801{
6802 u16 gcfgc = 0;
6803
6804 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6805
6806 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006807 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006808 else {
6809 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6810 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006811 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006812 default:
6813 case GC_DISPLAY_CLOCK_190_200_MHZ:
6814 return 190000;
6815 }
6816 }
6817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Jesse Barnese70236a2009-09-21 10:42:27 -07006819static int i865_get_display_clock_speed(struct drm_device *dev)
6820{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006821 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006822}
6823
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006824static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006825{
6826 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006827
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006828 /*
6829 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6830 * encoding is different :(
6831 * FIXME is this the right way to detect 852GM/852GMV?
6832 */
6833 if (dev->pdev->revision == 0x1)
6834 return 133333;
6835
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006836 pci_bus_read_config_word(dev->pdev->bus,
6837 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6838
Jesse Barnese70236a2009-09-21 10:42:27 -07006839 /* Assume that the hardware is in the high speed state. This
6840 * should be the default.
6841 */
6842 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6843 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006845 case GC_CLOCK_100_200:
6846 return 200000;
6847 case GC_CLOCK_166_250:
6848 return 250000;
6849 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006851 case GC_CLOCK_133_266:
6852 case GC_CLOCK_133_266_2:
6853 case GC_CLOCK_166_266:
6854 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006855 }
6856
6857 /* Shouldn't happen */
6858 return 0;
6859}
6860
6861static int i830_get_display_clock_speed(struct drm_device *dev)
6862{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
Ville Syrjälä34edce22015-05-22 11:22:33 +03006866static unsigned int intel_hpll_vco(struct drm_device *dev)
6867{
6868 struct drm_i915_private *dev_priv = dev->dev_private;
6869 static const unsigned int blb_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 [4] = 6400000,
6875 };
6876 static const unsigned int pnv_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 4800000,
6881 [4] = 2666667,
6882 };
6883 static const unsigned int cl_vco[8] = {
6884 [0] = 3200000,
6885 [1] = 4000000,
6886 [2] = 5333333,
6887 [3] = 6400000,
6888 [4] = 3333333,
6889 [5] = 3566667,
6890 [6] = 4266667,
6891 };
6892 static const unsigned int elk_vco[8] = {
6893 [0] = 3200000,
6894 [1] = 4000000,
6895 [2] = 5333333,
6896 [3] = 4800000,
6897 };
6898 static const unsigned int ctg_vco[8] = {
6899 [0] = 3200000,
6900 [1] = 4000000,
6901 [2] = 5333333,
6902 [3] = 6400000,
6903 [4] = 2666667,
6904 [5] = 4266667,
6905 };
6906 const unsigned int *vco_table;
6907 unsigned int vco;
6908 uint8_t tmp = 0;
6909
6910 /* FIXME other chipsets? */
6911 if (IS_GM45(dev))
6912 vco_table = ctg_vco;
6913 else if (IS_G4X(dev))
6914 vco_table = elk_vco;
6915 else if (IS_CRESTLINE(dev))
6916 vco_table = cl_vco;
6917 else if (IS_PINEVIEW(dev))
6918 vco_table = pnv_vco;
6919 else if (IS_G33(dev))
6920 vco_table = blb_vco;
6921 else
6922 return 0;
6923
6924 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6925
6926 vco = vco_table[tmp & 0x7];
6927 if (vco == 0)
6928 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6929 else
6930 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6931
6932 return vco;
6933}
6934
6935static int gm45_get_display_clock_speed(struct drm_device *dev)
6936{
6937 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6938 uint16_t tmp = 0;
6939
6940 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6941
6942 cdclk_sel = (tmp >> 12) & 0x1;
6943
6944 switch (vco) {
6945 case 2666667:
6946 case 4000000:
6947 case 5333333:
6948 return cdclk_sel ? 333333 : 222222;
6949 case 3200000:
6950 return cdclk_sel ? 320000 : 228571;
6951 default:
6952 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6953 return 222222;
6954 }
6955}
6956
6957static int i965gm_get_display_clock_speed(struct drm_device *dev)
6958{
6959 static const uint8_t div_3200[] = { 16, 10, 8 };
6960 static const uint8_t div_4000[] = { 20, 12, 10 };
6961 static const uint8_t div_5333[] = { 24, 16, 14 };
6962 const uint8_t *div_table;
6963 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6964 uint16_t tmp = 0;
6965
6966 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6967
6968 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6969
6970 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6971 goto fail;
6972
6973 switch (vco) {
6974 case 3200000:
6975 div_table = div_3200;
6976 break;
6977 case 4000000:
6978 div_table = div_4000;
6979 break;
6980 case 5333333:
6981 div_table = div_5333;
6982 break;
6983 default:
6984 goto fail;
6985 }
6986
6987 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6988
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006989fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006990 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6991 return 200000;
6992}
6993
6994static int g33_get_display_clock_speed(struct drm_device *dev)
6995{
6996 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6997 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6998 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6999 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7000 const uint8_t *div_table;
7001 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7002 uint16_t tmp = 0;
7003
7004 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7005
7006 cdclk_sel = (tmp >> 4) & 0x7;
7007
7008 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7009 goto fail;
7010
7011 switch (vco) {
7012 case 3200000:
7013 div_table = div_3200;
7014 break;
7015 case 4000000:
7016 div_table = div_4000;
7017 break;
7018 case 4800000:
7019 div_table = div_4800;
7020 break;
7021 case 5333333:
7022 div_table = div_5333;
7023 break;
7024 default:
7025 goto fail;
7026 }
7027
7028 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7029
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007030fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007031 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7032 return 190476;
7033}
7034
Zhenyu Wang2c072452009-06-05 15:38:42 +08007035static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007036intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007037{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007038 while (*num > DATA_LINK_M_N_MASK ||
7039 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007040 *num >>= 1;
7041 *den >>= 1;
7042 }
7043}
7044
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007045static void compute_m_n(unsigned int m, unsigned int n,
7046 uint32_t *ret_m, uint32_t *ret_n)
7047{
7048 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7049 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7050 intel_reduce_m_n_ratio(ret_m, ret_n);
7051}
7052
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007053void
7054intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7055 int pixel_clock, int link_clock,
7056 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007057{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007058 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007059
7060 compute_m_n(bits_per_pixel * pixel_clock,
7061 link_clock * nlanes * 8,
7062 &m_n->gmch_m, &m_n->gmch_n);
7063
7064 compute_m_n(pixel_clock, link_clock,
7065 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007066}
7067
Chris Wilsona7615032011-01-12 17:04:08 +00007068static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7069{
Jani Nikulad330a952014-01-21 11:24:25 +02007070 if (i915.panel_use_ssc >= 0)
7071 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007072 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007073 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007074}
7075
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7077 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007079 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 int refclk;
7082
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007083 WARN_ON(!crtc_state->base.state);
7084
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007085 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007086 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007087 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007088 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007089 refclk = dev_priv->vbt.lvds_ssc_freq;
7090 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007091 } else if (!IS_GEN2(dev)) {
7092 refclk = 96000;
7093 } else {
7094 refclk = 48000;
7095 }
7096
7097 return refclk;
7098}
7099
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007100static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007101{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007102 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007103}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007104
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007105static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7106{
7107 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007108}
7109
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 intel_clock_t *reduced_clock)
7113{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007114 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115 u32 fp, fp2 = 0;
7116
7117 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007118 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007119 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007124 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007125 }
7126
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007127 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007128
Daniel Vetterf47709a2013-03-28 10:42:02 +01007129 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007130 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007131 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007132 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007133 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007134 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007135 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007136 }
7137}
7138
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007139static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7140 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141{
7142 u32 reg_val;
7143
7144 /*
7145 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7146 * and set it to a reasonable value instead.
7147 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 reg_val &= 0xffffff00;
7150 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154 reg_val &= 0x8cffffff;
7155 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007156 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007157
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007158 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007159 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007162 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007163 reg_val &= 0x00ffffff;
7164 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007165 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007166}
7167
Daniel Vetterb5518422013-05-03 11:49:48 +02007168static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7169 struct intel_link_m_n *m_n)
7170{
7171 struct drm_device *dev = crtc->base.dev;
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 int pipe = crtc->pipe;
7174
Daniel Vettere3b95f12013-05-03 11:49:49 +02007175 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7176 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7177 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7178 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007179}
7180
7181static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 struct intel_link_m_n *m_n,
7183 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007184{
7185 struct drm_device *dev = crtc->base.dev;
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007188 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007189
7190 if (INTEL_INFO(dev)->gen >= 5) {
7191 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7192 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7193 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7194 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007195 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7196 * for gen < 8) and if DRRS is supported (to make sure the
7197 * registers are not unnecessarily accessed).
7198 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307199 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007201 I915_WRITE(PIPE_DATA_M2(transcoder),
7202 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7203 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7204 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7205 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7206 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007207 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007208 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7209 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7210 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7211 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007212 }
7213}
7214
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307215void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007216{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307217 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7218
7219 if (m_n == M1_N1) {
7220 dp_m_n = &crtc->config->dp_m_n;
7221 dp_m2_n2 = &crtc->config->dp_m2_n2;
7222 } else if (m_n == M2_N2) {
7223
7224 /*
7225 * M2_N2 registers are not supported. Hence m2_n2 divider value
7226 * needs to be programmed into M1_N1.
7227 */
7228 dp_m_n = &crtc->config->dp_m2_n2;
7229 } else {
7230 DRM_ERROR("Unsupported divider value\n");
7231 return;
7232 }
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (crtc->config->has_pch_encoder)
7235 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007236 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307237 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007238}
7239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007241 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243 u32 dpll, dpll_md;
7244
7245 /*
7246 * Enable DPIO clock input. We should never disable the reference
7247 * clock for pipe B, since VGA hotplug / manual detection depends
7248 * on it.
7249 */
7250 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7251 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7252 /* We should never disable this, set it here for state tracking */
7253 if (crtc->pipe == PIPE_B)
7254 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7255 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007256 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007257
Ville Syrjäläd288f652014-10-28 13:20:22 +02007258 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007260 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261}
7262
Ville Syrjäläd288f652014-10-28 13:20:22 +02007263static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007264 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007265{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007266 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007268 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007269 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007271 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007272
Ville Syrjäläa5805162015-05-26 20:42:30 +03007273 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007274
Ville Syrjäläd288f652014-10-28 13:20:22 +02007275 bestn = pipe_config->dpll.n;
7276 bestm1 = pipe_config->dpll.m1;
7277 bestm2 = pipe_config->dpll.m2;
7278 bestp1 = pipe_config->dpll.p1;
7279 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 /* See eDP HDMI DPIO driver vbios notes doc */
7282
7283 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007284 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007285 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
7287 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289
7290 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294
7295 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297
7298 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7300 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7301 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007303
7304 /*
7305 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7306 * but we don't support that).
7307 * Note: don't use the DAC post divider as it seems unstable.
7308 */
7309 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007312 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007317 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7318 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007320 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007325 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007327 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 0x0df40000);
7330 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 0x0df70000);
7333 } else { /* HDMI or VGA */
7334 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007335 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337 0x0df70000);
7338 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 0x0df40000);
7341 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007344 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7346 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007347 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007350 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007351 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007352}
7353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007355 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007358 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7359 DPLL_VCO_ENABLE;
7360 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007362
Ville Syrjäläd288f652014-10-28 13:20:22 +02007363 pipe_config->dpll_hw_state.dpll_md =
7364 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007365}
7366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007368 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007369{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007370 struct drm_device *dev = crtc->base.dev;
7371 struct drm_i915_private *dev_priv = dev->dev_private;
7372 int pipe = crtc->pipe;
7373 int dpll_reg = DPLL(crtc->pipe);
7374 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307377 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307378 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 bestn = pipe_config->dpll.n;
7381 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7382 bestm1 = pipe_config->dpll.m1;
7383 bestm2 = pipe_config->dpll.m2 >> 22;
7384 bestp1 = pipe_config->dpll.p1;
7385 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307386 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307387 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307388 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007389
7390 /*
7391 * Enable Refclk and SSC
7392 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007393 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007394 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007395
Ville Syrjäläa5805162015-05-26 20:42:30 +03007396 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007397
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007398 /* p1 and p2 divider */
7399 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7400 5 << DPIO_CHV_S1_DIV_SHIFT |
7401 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7402 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7403 1 << DPIO_CHV_K_DIV_SHIFT);
7404
7405 /* Feedback post-divider - m2 */
7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7407
7408 /* Feedback refclk divider - n and m1 */
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7410 DPIO_CHV_M1_DIV_BY_2 |
7411 1 << DPIO_CHV_N_DIV_SHIFT);
7412
7413 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307414 if (bestm2_frac)
7415 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007416
7417 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307418 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7419 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7420 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7421 if (bestm2_frac)
7422 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307425 /* Program digital lock detect threshold */
7426 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7427 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7428 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7429 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7430 if (!bestm2_frac)
7431 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7433
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007434 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307435 if (vco == 5400000) {
7436 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7437 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7438 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7439 tribuf_calcntr = 0x9;
7440 } else if (vco <= 6200000) {
7441 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7442 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7443 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7444 tribuf_calcntr = 0x9;
7445 } else if (vco <= 6480000) {
7446 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7447 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7448 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7449 tribuf_calcntr = 0x8;
7450 } else {
7451 /* Not supported. Apply the same limits as in the max case */
7452 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7453 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7454 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7455 tribuf_calcntr = 0;
7456 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7458
Ville Syrjälä968040b2015-03-11 22:52:08 +02007459 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307460 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7461 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7462 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7463
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464 /* AFC Recal */
7465 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7466 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7467 DPIO_AFC_RECAL);
7468
Ville Syrjäläa5805162015-05-26 20:42:30 +03007469 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470}
7471
Ville Syrjäläd288f652014-10-28 13:20:22 +02007472/**
7473 * vlv_force_pll_on - forcibly enable just the PLL
7474 * @dev_priv: i915 private structure
7475 * @pipe: pipe PLL to enable
7476 * @dpll: PLL configuration
7477 *
7478 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7479 * in cases where we need the PLL enabled even when @pipe is not going to
7480 * be enabled.
7481 */
7482void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7483 const struct dpll *dpll)
7484{
7485 struct intel_crtc *crtc =
7486 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007487 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007488 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007489 .pixel_multiplier = 1,
7490 .dpll = *dpll,
7491 };
7492
7493 if (IS_CHERRYVIEW(dev)) {
7494 chv_update_pll(crtc, &pipe_config);
7495 chv_prepare_pll(crtc, &pipe_config);
7496 chv_enable_pll(crtc, &pipe_config);
7497 } else {
7498 vlv_update_pll(crtc, &pipe_config);
7499 vlv_prepare_pll(crtc, &pipe_config);
7500 vlv_enable_pll(crtc, &pipe_config);
7501 }
7502}
7503
7504/**
7505 * vlv_force_pll_off - forcibly disable just the PLL
7506 * @dev_priv: i915 private structure
7507 * @pipe: pipe PLL to disable
7508 *
7509 * Disable the PLL for @pipe. To be used in cases where we need
7510 * the PLL enabled even when @pipe is not going to be enabled.
7511 */
7512void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7513{
7514 if (IS_CHERRYVIEW(dev))
7515 chv_disable_pll(to_i915(dev), pipe);
7516 else
7517 vlv_disable_pll(to_i915(dev), pipe);
7518}
7519
Daniel Vetterf47709a2013-03-28 10:42:02 +01007520static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007521 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007522 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523 int num_connectors)
7524{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007525 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527 u32 dpll;
7528 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007529 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007530
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307532
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007533 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7534 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007535
7536 dpll = DPLL_VGA_MODE_DIS;
7537
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 dpll |= DPLLB_MODE_LVDS;
7540 else
7541 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007542
Daniel Vetteref1b4602013-06-01 17:17:04 +02007543 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007545 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007547
7548 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007549 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007550
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007552 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553
7554 /* compute bitmask from p1 value */
7555 if (IS_PINEVIEW(dev))
7556 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7557 else {
7558 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7559 if (IS_G4X(dev) && reduced_clock)
7560 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7561 }
7562 switch (clock->p2) {
7563 case 5:
7564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7565 break;
7566 case 7:
7567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7568 break;
7569 case 10:
7570 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7571 break;
7572 case 14:
7573 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7574 break;
7575 }
7576 if (INTEL_INFO(dev)->gen >= 4)
7577 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007581 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7583 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7584 else
7585 dpll |= PLL_REF_INPUT_DREFCLK;
7586
7587 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007588 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007589
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007592 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 }
7595}
7596
Daniel Vetterf47709a2013-03-28 10:42:02 +01007597static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007599 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600 int num_connectors)
7601{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007602 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007605 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307608
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007609 dpll = DPLL_VGA_MODE_DIS;
7610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7613 } else {
7614 if (clock->p1 == 2)
7615 dpll |= PLL_P1_DIVIDE_BY_TWO;
7616 else
7617 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7618 if (clock->p2 == 4)
7619 dpll |= PLL_P2_DIVIDE_BY_4;
7620 }
7621
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007622 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007623 dpll |= DPLL_DVO_2X_MODE;
7624
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7627 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7628 else
7629 dpll |= PLL_REF_INPUT_DREFCLK;
7630
7631 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633}
7634
Daniel Vetter8a654f32013-06-01 17:16:22 +02007635static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007636{
7637 struct drm_device *dev = intel_crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007640 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007641 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007642 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007643 uint32_t crtc_vtotal, crtc_vblank_end;
7644 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007645
7646 /* We need to be careful not to changed the adjusted mode, for otherwise
7647 * the hw state checker will get angry at the mismatch. */
7648 crtc_vtotal = adjusted_mode->crtc_vtotal;
7649 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007651 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007653 crtc_vtotal -= 1;
7654 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007655
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007656 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007657 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7658 else
7659 vsyncshift = adjusted_mode->crtc_hsync_start -
7660 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007661 if (vsyncshift < 0)
7662 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663 }
7664
7665 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007668 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669 (adjusted_mode->crtc_hdisplay - 1) |
7670 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_hblank_start - 1) |
7673 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007674 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 (adjusted_mode->crtc_hsync_start - 1) |
7676 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7677
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007678 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007679 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007680 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007681 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007682 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007683 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007684 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007685 (adjusted_mode->crtc_vsync_start - 1) |
7686 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7687
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007688 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7689 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7690 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7691 * bits. */
7692 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7693 (pipe == PIPE_B || pipe == PIPE_C))
7694 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7695
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007696 /* pipesrc controls the size that is scaled from, which should
7697 * always be the user's requested size.
7698 */
7699 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007700 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7701 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007702}
7703
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007705 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706{
7707 struct drm_device *dev = crtc->base.dev;
7708 struct drm_i915_private *dev_priv = dev->dev_private;
7709 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7710 uint32_t tmp;
7711
7712 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007713 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721
7722 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007723 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7724 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007725 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7727 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007728 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7730 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007731
7732 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007733 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7734 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7735 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007736 }
7737
7738 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007739 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7740 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7741
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7743 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007744}
7745
Daniel Vetterf6a83282014-02-11 15:28:57 -08007746void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007747 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007748{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7750 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7751 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7752 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007753
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007754 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7755 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7756 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7757 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007758
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007759 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007760
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007761 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7762 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007763}
7764
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7766{
7767 struct drm_device *dev = intel_crtc->base.dev;
7768 struct drm_i915_private *dev_priv = dev->dev_private;
7769 uint32_t pipeconf;
7770
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007771 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007772
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007773 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7774 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7775 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007778 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007779
Daniel Vetterff9ce462013-04-24 14:57:17 +02007780 /* only g4x and later have fancy bpc/dither controls */
7781 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007782 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007783 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007784 pipeconf |= PIPECONF_DITHER_EN |
7785 PIPECONF_DITHER_TYPE_SP;
7786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007788 case 18:
7789 pipeconf |= PIPECONF_6BPC;
7790 break;
7791 case 24:
7792 pipeconf |= PIPECONF_8BPC;
7793 break;
7794 case 30:
7795 pipeconf |= PIPECONF_10BPC;
7796 break;
7797 default:
7798 /* Case prevented by intel_choose_pipe_bpp_dither. */
7799 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007800 }
7801 }
7802
7803 if (HAS_PIPE_CXSR(dev)) {
7804 if (intel_crtc->lowfreq_avail) {
7805 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7806 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7807 } else {
7808 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007809 }
7810 }
7811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007812 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007813 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007814 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007815 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7816 else
7817 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7818 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007819 pipeconf |= PIPECONF_PROGRESSIVE;
7820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007821 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007822 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007823
Daniel Vetter84b046f2013-02-19 18:48:54 +01007824 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7825 POSTING_READ(PIPECONF(intel_crtc->pipe));
7826}
7827
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007828static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7829 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007830{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007831 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007833 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007834 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007835 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007836 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007837 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007838 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007839 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007840 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007841 struct drm_connector_state *connector_state;
7842 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007843
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007844 memset(&crtc_state->dpll_hw_state, 0,
7845 sizeof(crtc_state->dpll_hw_state));
7846
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007847 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007848 if (connector_state->crtc != &crtc->base)
7849 continue;
7850
7851 encoder = to_intel_encoder(connector_state->best_encoder);
7852
Chris Wilson5eddb702010-09-11 13:48:45 +01007853 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 case INTEL_OUTPUT_LVDS:
7855 is_lvds = true;
7856 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007857 case INTEL_OUTPUT_DSI:
7858 is_dsi = true;
7859 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007860 default:
7861 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007863
Eric Anholtc751ce42010-03-25 11:48:48 -07007864 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007865 }
7866
Jani Nikulaf2335332013-09-13 11:03:09 +03007867 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007868 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007871 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007872
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 /*
7874 * Returns a set of divisors for the desired target clock with
7875 * the given refclk, or FALSE. The returned values represent
7876 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7877 * 2) / p1 / p2.
7878 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007879 limit = intel_limit(crtc_state, refclk);
7880 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007881 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007882 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007883 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7885 return -EINVAL;
7886 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007887
Jani Nikulaf2335332013-09-13 11:03:09 +03007888 if (is_lvds && dev_priv->lvds_downclock_avail) {
7889 /*
7890 * Ensure we match the reduced clock's P to the target
7891 * clock. If the clocks don't match, we can't switch
7892 * the display clock by using the FP0/FP1. In such case
7893 * we will disable the LVDS downclock feature.
7894 */
7895 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007896 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007897 dev_priv->lvds_downclock,
7898 refclk, &clock,
7899 &reduced_clock);
7900 }
7901 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007902 crtc_state->dpll.n = clock.n;
7903 crtc_state->dpll.m1 = clock.m1;
7904 crtc_state->dpll.m2 = clock.m2;
7905 crtc_state->dpll.p1 = clock.p1;
7906 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007907 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007908
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007909 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007910 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307911 has_reduced_clock ? &reduced_clock : NULL,
7912 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007913 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007914 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007915 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007916 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007917 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007918 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007919 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007920 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007921 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007922
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007923 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007924}
7925
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007926static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007927 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007928{
7929 struct drm_device *dev = crtc->base.dev;
7930 struct drm_i915_private *dev_priv = dev->dev_private;
7931 uint32_t tmp;
7932
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007933 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7934 return;
7935
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007936 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007937 if (!(tmp & PFIT_ENABLE))
7938 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939
Daniel Vetter06922822013-07-11 13:35:40 +02007940 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941 if (INTEL_INFO(dev)->gen < 4) {
7942 if (crtc->pipe != PIPE_B)
7943 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007944 } else {
7945 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7946 return;
7947 }
7948
Daniel Vetter06922822013-07-11 13:35:40 +02007949 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007950 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7951 if (INTEL_INFO(dev)->gen < 5)
7952 pipe_config->gmch_pfit.lvds_border_bits =
7953 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7954}
7955
Jesse Barnesacbec812013-09-20 11:29:32 -07007956static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007957 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007958{
7959 struct drm_device *dev = crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 int pipe = pipe_config->cpu_transcoder;
7962 intel_clock_t clock;
7963 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007964 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007965
Shobhit Kumarf573de52014-07-30 20:32:37 +05307966 /* In case of MIPI DPLL will not even be used */
7967 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7968 return;
7969
Ville Syrjäläa5805162015-05-26 20:42:30 +03007970 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007973
7974 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7975 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7976 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7977 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7978 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7979
Ville Syrjäläf6466282013-10-14 14:50:31 +03007980 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007981
Ville Syrjäläf6466282013-10-14 14:50:31 +03007982 /* clock.dot is the fast clock */
7983 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007984}
7985
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007986static void
7987i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7988 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989{
7990 struct drm_device *dev = crtc->base.dev;
7991 struct drm_i915_private *dev_priv = dev->dev_private;
7992 u32 val, base, offset;
7993 int pipe = crtc->pipe, plane = crtc->plane;
7994 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007995 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007996 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007997 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998
Damien Lespiau42a7b082015-02-05 19:35:13 +00007999 val = I915_READ(DSPCNTR(plane));
8000 if (!(val & DISPLAY_PLANE_ENABLE))
8001 return;
8002
Damien Lespiaud9806c92015-01-21 14:07:19 +00008003 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008004 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005 DRM_DEBUG_KMS("failed to alloc fb\n");
8006 return;
8007 }
8008
Damien Lespiau1b842c82015-01-21 13:50:54 +00008009 fb = &intel_fb->base;
8010
Daniel Vetter18c52472015-02-10 17:16:09 +00008011 if (INTEL_INFO(dev)->gen >= 4) {
8012 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008013 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008014 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8015 }
8016 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008017
8018 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008019 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008020 fb->pixel_format = fourcc;
8021 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
8023 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008024 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008025 offset = I915_READ(DSPTILEOFF(plane));
8026 else
8027 offset = I915_READ(DSPLINOFF(plane));
8028 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8029 } else {
8030 base = I915_READ(DSPADDR(plane));
8031 }
8032 plane_config->base = base;
8033
8034 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008035 fb->width = ((val >> 16) & 0xfff) + 1;
8036 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037
8038 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008039 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008040
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008041 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008042 fb->pixel_format,
8043 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008044
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008045 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008046
Damien Lespiau2844a922015-01-20 12:51:48 +00008047 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8048 pipe_name(pipe), plane, fb->width, fb->height,
8049 fb->bits_per_pixel, base, fb->pitches[0],
8050 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008051
Damien Lespiau2d140302015-02-05 17:22:18 +00008052 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008053}
8054
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008055static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008056 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 int pipe = pipe_config->cpu_transcoder;
8061 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8062 intel_clock_t clock;
8063 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8064 int refclk = 100000;
8065
Ville Syrjäläa5805162015-05-26 20:42:30 +03008066 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008067 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8068 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8069 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8070 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008071 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008072
8073 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8074 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8075 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8076 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8077 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8078
8079 chv_clock(refclk, &clock);
8080
8081 /* clock.dot is the fast clock */
8082 pipe_config->port_clock = clock.dot / 5;
8083}
8084
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008086 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087{
8088 struct drm_device *dev = crtc->base.dev;
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 uint32_t tmp;
8091
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008092 if (!intel_display_power_is_enabled(dev_priv,
8093 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008094 return false;
8095
Daniel Vettere143a212013-07-04 12:01:15 +02008096 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008097 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008098
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008099 tmp = I915_READ(PIPECONF(crtc->pipe));
8100 if (!(tmp & PIPECONF_ENABLE))
8101 return false;
8102
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008103 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8104 switch (tmp & PIPECONF_BPC_MASK) {
8105 case PIPECONF_6BPC:
8106 pipe_config->pipe_bpp = 18;
8107 break;
8108 case PIPECONF_8BPC:
8109 pipe_config->pipe_bpp = 24;
8110 break;
8111 case PIPECONF_10BPC:
8112 pipe_config->pipe_bpp = 30;
8113 break;
8114 default:
8115 break;
8116 }
8117 }
8118
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008119 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8120 pipe_config->limited_color_range = true;
8121
Ville Syrjälä282740f2013-09-04 18:30:03 +03008122 if (INTEL_INFO(dev)->gen < 4)
8123 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8124
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008125 intel_get_pipe_timings(crtc, pipe_config);
8126
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008127 i9xx_get_pfit_config(crtc, pipe_config);
8128
Daniel Vetter6c49f242013-06-06 12:45:25 +02008129 if (INTEL_INFO(dev)->gen >= 4) {
8130 tmp = I915_READ(DPLL_MD(crtc->pipe));
8131 pipe_config->pixel_multiplier =
8132 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8133 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008134 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008135 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8136 tmp = I915_READ(DPLL(crtc->pipe));
8137 pipe_config->pixel_multiplier =
8138 ((tmp & SDVO_MULTIPLIER_MASK)
8139 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8140 } else {
8141 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8142 * port and will be fixed up in the encoder->get_config
8143 * function. */
8144 pipe_config->pixel_multiplier = 1;
8145 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008146 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8147 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008148 /*
8149 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8150 * on 830. Filter it out here so that we don't
8151 * report errors due to that.
8152 */
8153 if (IS_I830(dev))
8154 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8155
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008156 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8157 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008158 } else {
8159 /* Mask out read-only status bits. */
8160 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8161 DPLL_PORTC_READY_MASK |
8162 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008163 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008164
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008165 if (IS_CHERRYVIEW(dev))
8166 chv_crtc_clock_get(crtc, pipe_config);
8167 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008168 vlv_crtc_clock_get(crtc, pipe_config);
8169 else
8170 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008171
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008172 return true;
8173}
8174
Paulo Zanonidde86e22012-12-01 12:04:25 -02008175static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008176{
8177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008178 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008179 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008180 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008181 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008182 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008183 bool has_ck505 = false;
8184 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185
8186 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008187 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008188 switch (encoder->type) {
8189 case INTEL_OUTPUT_LVDS:
8190 has_panel = true;
8191 has_lvds = true;
8192 break;
8193 case INTEL_OUTPUT_EDP:
8194 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008195 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008196 has_cpu_edp = true;
8197 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008198 default:
8199 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200 }
8201 }
8202
Keith Packard99eb6a02011-09-26 14:29:12 -07008203 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008204 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008205 can_ssc = has_ck505;
8206 } else {
8207 has_ck505 = false;
8208 can_ssc = true;
8209 }
8210
Imre Deak2de69052013-05-08 13:14:04 +03008211 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8212 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008213
8214 /* Ironlake: try to setup display ref clock before DPLL
8215 * enabling. This is only under driver's control after
8216 * PCH B stepping, previous chipset stepping should be
8217 * ignoring this setting.
8218 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008219 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008221 /* As we must carefully and slowly disable/enable each source in turn,
8222 * compute the final state we want first and check if we need to
8223 * make any changes at all.
8224 */
8225 final = val;
8226 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008227 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008228 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008229 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8231
8232 final &= ~DREF_SSC_SOURCE_MASK;
8233 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8234 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
Keith Packard199e5d72011-09-22 12:01:57 -07008236 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 final |= DREF_SSC_SOURCE_ENABLE;
8238
8239 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8240 final |= DREF_SSC1_ENABLE;
8241
8242 if (has_cpu_edp) {
8243 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8244 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8245 else
8246 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8247 } else
8248 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8249 } else {
8250 final |= DREF_SSC_SOURCE_DISABLE;
8251 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8252 }
8253
8254 if (final == val)
8255 return;
8256
8257 /* Always enable nonspread source */
8258 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8259
8260 if (has_ck505)
8261 val |= DREF_NONSPREAD_CK505_ENABLE;
8262 else
8263 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8264
8265 if (has_panel) {
8266 val &= ~DREF_SSC_SOURCE_MASK;
8267 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
Keith Packard199e5d72011-09-22 12:01:57 -07008269 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008270 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008271 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008273 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008275
8276 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008278 POSTING_READ(PCH_DREF_CONTROL);
8279 udelay(200);
8280
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008282
8283 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008284 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008285 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008286 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008287 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008288 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008290 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008291 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008292
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008294 POSTING_READ(PCH_DREF_CONTROL);
8295 udelay(200);
8296 } else {
8297 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8298
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008300
8301 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008303
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008305 POSTING_READ(PCH_DREF_CONTROL);
8306 udelay(200);
8307
8308 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 val &= ~DREF_SSC_SOURCE_MASK;
8310 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008311
8312 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008314
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008316 POSTING_READ(PCH_DREF_CONTROL);
8317 udelay(200);
8318 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319
8320 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008321}
8322
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008323static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008325 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008326
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008327 tmp = I915_READ(SOUTH_CHICKEN2);
8328 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8329 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008330
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008331 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8332 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8333 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008334
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008335 tmp = I915_READ(SOUTH_CHICKEN2);
8336 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8337 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008338
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008339 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8340 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8341 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008342}
8343
8344/* WaMPhyProgramming:hsw */
8345static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8346{
8347 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008348
8349 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8350 tmp &= ~(0xFF << 24);
8351 tmp |= (0x12 << 24);
8352 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8353
Paulo Zanonidde86e22012-12-01 12:04:25 -02008354 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8355 tmp |= (1 << 11);
8356 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8357
8358 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8359 tmp |= (1 << 11);
8360 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8361
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8363 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8364 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8365
8366 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8367 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8368 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8369
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008370 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8371 tmp &= ~(7 << 13);
8372 tmp |= (5 << 13);
8373 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8376 tmp &= ~(7 << 13);
8377 tmp |= (5 << 13);
8378 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379
8380 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8381 tmp &= ~0xFF;
8382 tmp |= 0x1C;
8383 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8384
8385 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8386 tmp &= ~0xFF;
8387 tmp |= 0x1C;
8388 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8391 tmp &= ~(0xFF << 16);
8392 tmp |= (0x1C << 16);
8393 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8394
8395 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8396 tmp &= ~(0xFF << 16);
8397 tmp |= (0x1C << 16);
8398 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8399
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008400 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8401 tmp |= (1 << 27);
8402 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008404 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8405 tmp |= (1 << 27);
8406 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8409 tmp &= ~(0xF << 28);
8410 tmp |= (4 << 28);
8411 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8414 tmp &= ~(0xF << 28);
8415 tmp |= (4 << 28);
8416 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008417}
8418
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419/* Implements 3 different sequences from BSpec chapter "Display iCLK
8420 * Programming" based on the parameters passed:
8421 * - Sequence to enable CLKOUT_DP
8422 * - Sequence to enable CLKOUT_DP without spread
8423 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8424 */
8425static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8426 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008427{
8428 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008429 uint32_t reg, tmp;
8430
8431 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8432 with_spread = true;
8433 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8434 with_fdi, "LP PCH doesn't have FDI\n"))
8435 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008436
Ville Syrjäläa5805162015-05-26 20:42:30 +03008437 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008438
8439 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8440 tmp &= ~SBI_SSCCTL_DISABLE;
8441 tmp |= SBI_SSCCTL_PATHALT;
8442 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8443
8444 udelay(24);
8445
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008446 if (with_spread) {
8447 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8448 tmp &= ~SBI_SSCCTL_PATHALT;
8449 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008450
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008451 if (with_fdi) {
8452 lpt_reset_fdi_mphy(dev_priv);
8453 lpt_program_fdi_mphy(dev_priv);
8454 }
8455 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008456
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008457 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8458 SBI_GEN0 : SBI_DBUFF0;
8459 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8460 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8461 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008462
Ville Syrjäläa5805162015-05-26 20:42:30 +03008463 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008464}
8465
Paulo Zanoni47701c32013-07-23 11:19:25 -03008466/* Sequence to disable CLKOUT_DP */
8467static void lpt_disable_clkout_dp(struct drm_device *dev)
8468{
8469 struct drm_i915_private *dev_priv = dev->dev_private;
8470 uint32_t reg, tmp;
8471
Ville Syrjäläa5805162015-05-26 20:42:30 +03008472 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008473
8474 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8475 SBI_GEN0 : SBI_DBUFF0;
8476 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8477 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8478 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8479
8480 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8481 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8482 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8483 tmp |= SBI_SSCCTL_PATHALT;
8484 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8485 udelay(32);
8486 }
8487 tmp |= SBI_SSCCTL_DISABLE;
8488 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8489 }
8490
Ville Syrjäläa5805162015-05-26 20:42:30 +03008491 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008492}
8493
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008494static void lpt_init_pch_refclk(struct drm_device *dev)
8495{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008496 struct intel_encoder *encoder;
8497 bool has_vga = false;
8498
Damien Lespiaub2784e12014-08-05 11:29:37 +01008499 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008500 switch (encoder->type) {
8501 case INTEL_OUTPUT_ANALOG:
8502 has_vga = true;
8503 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008504 default:
8505 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008506 }
8507 }
8508
Paulo Zanoni47701c32013-07-23 11:19:25 -03008509 if (has_vga)
8510 lpt_enable_clkout_dp(dev, true, true);
8511 else
8512 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008513}
8514
Paulo Zanonidde86e22012-12-01 12:04:25 -02008515/*
8516 * Initialize reference clocks when the driver loads
8517 */
8518void intel_init_pch_refclk(struct drm_device *dev)
8519{
8520 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8521 ironlake_init_pch_refclk(dev);
8522 else if (HAS_PCH_LPT(dev))
8523 lpt_init_pch_refclk(dev);
8524}
8525
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008526static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008527{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008528 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008529 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008531 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008532 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008533 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008534 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008535 bool is_lvds = false;
8536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008538 if (connector_state->crtc != crtc_state->base.crtc)
8539 continue;
8540
8541 encoder = to_intel_encoder(connector_state->best_encoder);
8542
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008543 switch (encoder->type) {
8544 case INTEL_OUTPUT_LVDS:
8545 is_lvds = true;
8546 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008547 default:
8548 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008549 }
8550 num_connectors++;
8551 }
8552
8553 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008554 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008555 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008556 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008557 }
8558
8559 return 120000;
8560}
8561
Daniel Vetter6ff93602013-04-19 11:24:36 +02008562static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008563{
8564 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566 int pipe = intel_crtc->pipe;
8567 uint32_t val;
8568
Daniel Vetter78114072013-06-13 00:54:57 +02008569 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008571 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008572 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008573 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 break;
8575 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008576 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008577 break;
8578 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008579 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008580 break;
8581 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008582 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008583 break;
8584 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008585 /* Case prevented by intel_choose_pipe_bpp_dither. */
8586 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008587 }
8588
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008589 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008590 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8591
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008592 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008593 val |= PIPECONF_INTERLACED_ILK;
8594 else
8595 val |= PIPECONF_PROGRESSIVE;
8596
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008597 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008598 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008599
Paulo Zanonic8203562012-09-12 10:06:29 -03008600 I915_WRITE(PIPECONF(pipe), val);
8601 POSTING_READ(PIPECONF(pipe));
8602}
8603
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008604/*
8605 * Set up the pipe CSC unit.
8606 *
8607 * Currently only full range RGB to limited range RGB conversion
8608 * is supported, but eventually this should handle various
8609 * RGB<->YCbCr scenarios as well.
8610 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008611static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008612{
8613 struct drm_device *dev = crtc->dev;
8614 struct drm_i915_private *dev_priv = dev->dev_private;
8615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8616 int pipe = intel_crtc->pipe;
8617 uint16_t coeff = 0x7800; /* 1.0 */
8618
8619 /*
8620 * TODO: Check what kind of values actually come out of the pipe
8621 * with these coeff/postoff values and adjust to get the best
8622 * accuracy. Perhaps we even need to take the bpc value into
8623 * consideration.
8624 */
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008627 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8628
8629 /*
8630 * GY/GU and RY/RU should be the other way around according
8631 * to BSpec, but reality doesn't agree. Just set them up in
8632 * a way that results in the correct picture.
8633 */
8634 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8635 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8636
8637 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8638 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8639
8640 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8641 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8642
8643 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8644 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8645 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8646
8647 if (INTEL_INFO(dev)->gen > 6) {
8648 uint16_t postoff = 0;
8649
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008651 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008652
8653 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8654 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8655 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8656
8657 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8658 } else {
8659 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008662 mode |= CSC_BLACK_SCREEN_OFFSET;
8663
8664 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8665 }
8666}
8667
Daniel Vetter6ff93602013-04-19 11:24:36 +02008668static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008669{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008670 struct drm_device *dev = crtc->dev;
8671 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008673 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008674 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008675 uint32_t val;
8676
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008677 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008679 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008680 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008682 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008683 val |= PIPECONF_INTERLACED_ILK;
8684 else
8685 val |= PIPECONF_PROGRESSIVE;
8686
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008687 I915_WRITE(PIPECONF(cpu_transcoder), val);
8688 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008689
8690 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8691 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008692
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308693 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008694 val = 0;
8695
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008696 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008697 case 18:
8698 val |= PIPEMISC_DITHER_6_BPC;
8699 break;
8700 case 24:
8701 val |= PIPEMISC_DITHER_8_BPC;
8702 break;
8703 case 30:
8704 val |= PIPEMISC_DITHER_10_BPC;
8705 break;
8706 case 36:
8707 val |= PIPEMISC_DITHER_12_BPC;
8708 break;
8709 default:
8710 /* Case prevented by pipe_config_set_bpp. */
8711 BUG();
8712 }
8713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008715 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8716
8717 I915_WRITE(PIPEMISC(pipe), val);
8718 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008719}
8720
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008721static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008722 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008723 intel_clock_t *clock,
8724 bool *has_reduced_clock,
8725 intel_clock_t *reduced_clock)
8726{
8727 struct drm_device *dev = crtc->dev;
8728 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008729 int refclk;
8730 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008731 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008732
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008733 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008734
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008735 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008736
8737 /*
8738 * Returns a set of divisors for the desired target clock with the given
8739 * refclk, or FALSE. The returned values represent the clock equation:
8740 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8741 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008742 limit = intel_limit(crtc_state, refclk);
8743 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008744 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008745 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008746 if (!ret)
8747 return false;
8748
8749 if (is_lvds && dev_priv->lvds_downclock_avail) {
8750 /*
8751 * Ensure we match the reduced clock's P to the target clock.
8752 * If the clocks don't match, we can't switch the display clock
8753 * by using the FP0/FP1. In such case we will disable the LVDS
8754 * downclock feature.
8755 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008756 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008757 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008758 dev_priv->lvds_downclock,
8759 refclk, clock,
8760 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761 }
8762
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008763 return true;
8764}
8765
Paulo Zanonid4b19312012-11-29 11:29:32 -02008766int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8767{
8768 /*
8769 * Account for spread spectrum to avoid
8770 * oversubscribing the link. Max center spread
8771 * is 2.5%; use 5% for safety's sake.
8772 */
8773 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008774 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008775}
8776
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008777static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008778{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008779 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008780}
8781
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008782static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008783 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008784 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008785 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008786{
8787 struct drm_crtc *crtc = &intel_crtc->base;
8788 struct drm_device *dev = crtc->dev;
8789 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008790 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008791 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008792 struct drm_connector_state *connector_state;
8793 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008794 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008795 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008796 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008797
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008798 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008799 if (connector_state->crtc != crtc_state->base.crtc)
8800 continue;
8801
8802 encoder = to_intel_encoder(connector_state->best_encoder);
8803
8804 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008805 case INTEL_OUTPUT_LVDS:
8806 is_lvds = true;
8807 break;
8808 case INTEL_OUTPUT_SDVO:
8809 case INTEL_OUTPUT_HDMI:
8810 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008812 default:
8813 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008814 }
8815
8816 num_connectors++;
8817 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008818
Chris Wilsonc1858122010-12-03 21:35:48 +00008819 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008820 factor = 21;
8821 if (is_lvds) {
8822 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008823 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008824 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008825 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008826 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008827 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008828
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008829 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008830 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008831
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008832 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8833 *fp2 |= FP_CB_TUNE;
8834
Chris Wilson5eddb702010-09-11 13:48:45 +01008835 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008836
Eric Anholta07d6782011-03-30 13:01:08 -07008837 if (is_lvds)
8838 dpll |= DPLLB_MODE_LVDS;
8839 else
8840 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008841
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008843 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008844
8845 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008846 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008848 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008849
Eric Anholta07d6782011-03-30 13:01:08 -07008850 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008852 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008854
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008856 case 5:
8857 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8858 break;
8859 case 7:
8860 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8861 break;
8862 case 10:
8863 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8864 break;
8865 case 14:
8866 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8867 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 }
8869
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008870 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008871 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872 else
8873 dpll |= PLL_REF_INPUT_DREFCLK;
8874
Daniel Vetter959e16d2013-06-05 13:34:21 +02008875 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008876}
8877
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8879 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008880{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008881 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008883 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008884 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008885 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008886 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008888 memset(&crtc_state->dpll_hw_state, 0,
8889 sizeof(crtc_state->dpll_hw_state));
8890
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008891 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008892
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008893 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8894 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8895
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008897 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008898 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008899 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8900 return -EINVAL;
8901 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008902 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008903 if (!crtc_state->clock_set) {
8904 crtc_state->dpll.n = clock.n;
8905 crtc_state->dpll.m1 = clock.m1;
8906 crtc_state->dpll.m2 = clock.m2;
8907 crtc_state->dpll.p1 = clock.p1;
8908 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008909 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008911 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 if (crtc_state->has_pch_encoder) {
8913 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008914 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008915 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008917 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008918 &fp, &reduced_clock,
8919 has_reduced_clock ? &fp2 : NULL);
8920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921 crtc_state->dpll_hw_state.dpll = dpll;
8922 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008923 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008924 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008925 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008926 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008929 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008930 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008931 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008932 return -EINVAL;
8933 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
Rodrigo Viviab585de2015-03-24 12:40:09 -07008936 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008937 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008938 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008939 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008940
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008941 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008942}
8943
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8945 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008946{
8947 struct drm_device *dev = crtc->base.dev;
8948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008950
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8952 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8953 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8954 & ~TU_SIZE_MASK;
8955 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8956 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8957 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8958}
8959
8960static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8961 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008962 struct intel_link_m_n *m_n,
8963 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
8967 enum pipe pipe = crtc->pipe;
8968
8969 if (INTEL_INFO(dev)->gen >= 5) {
8970 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8971 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8972 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8973 & ~TU_SIZE_MASK;
8974 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8975 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8976 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008977 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8978 * gen < 8) and if DRRS is supported (to make sure the
8979 * registers are not unnecessarily read).
8980 */
8981 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008982 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008983 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8984 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8985 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8986 & ~TU_SIZE_MASK;
8987 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8988 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8990 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008991 } else {
8992 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8993 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8994 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8995 & ~TU_SIZE_MASK;
8996 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8997 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8998 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8999 }
9000}
9001
9002void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009003 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009004{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009005 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009006 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9007 else
9008 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009009 &pipe_config->dp_m_n,
9010 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009011}
9012
Daniel Vetter72419202013-04-04 13:28:53 +02009013static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009014 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009015{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009016 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009017 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009018}
9019
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009020static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009021 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009022{
9023 struct drm_device *dev = crtc->base.dev;
9024 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009025 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9026 uint32_t ps_ctrl = 0;
9027 int id = -1;
9028 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009029
Chandra Kondurua1b22782015-04-07 15:28:45 -07009030 /* find scaler attached to this pipe */
9031 for (i = 0; i < crtc->num_scalers; i++) {
9032 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9033 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9034 id = i;
9035 pipe_config->pch_pfit.enabled = true;
9036 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9037 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9038 break;
9039 }
9040 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009041
Chandra Kondurua1b22782015-04-07 15:28:45 -07009042 scaler_state->scaler_id = id;
9043 if (id >= 0) {
9044 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9045 } else {
9046 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009047 }
9048}
9049
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009050static void
9051skylake_get_initial_plane_config(struct intel_crtc *crtc,
9052 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053{
9054 struct drm_device *dev = crtc->base.dev;
9055 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009056 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009057 int pipe = crtc->pipe;
9058 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009059 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009060 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009061 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062
Damien Lespiaud9806c92015-01-21 14:07:19 +00009063 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009064 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009065 DRM_DEBUG_KMS("failed to alloc fb\n");
9066 return;
9067 }
9068
Damien Lespiau1b842c82015-01-21 13:50:54 +00009069 fb = &intel_fb->base;
9070
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009072 if (!(val & PLANE_CTL_ENABLE))
9073 goto error;
9074
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9076 fourcc = skl_format_to_fourcc(pixel_format,
9077 val & PLANE_CTL_ORDER_RGBX,
9078 val & PLANE_CTL_ALPHA_MASK);
9079 fb->pixel_format = fourcc;
9080 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9081
Damien Lespiau40f46282015-02-27 11:15:21 +00009082 tiling = val & PLANE_CTL_TILED_MASK;
9083 switch (tiling) {
9084 case PLANE_CTL_TILED_LINEAR:
9085 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9086 break;
9087 case PLANE_CTL_TILED_X:
9088 plane_config->tiling = I915_TILING_X;
9089 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9090 break;
9091 case PLANE_CTL_TILED_Y:
9092 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9093 break;
9094 case PLANE_CTL_TILED_YF:
9095 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9096 break;
9097 default:
9098 MISSING_CASE(tiling);
9099 goto error;
9100 }
9101
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009102 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9103 plane_config->base = base;
9104
9105 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9106
9107 val = I915_READ(PLANE_SIZE(pipe, 0));
9108 fb->height = ((val >> 16) & 0xfff) + 1;
9109 fb->width = ((val >> 0) & 0x1fff) + 1;
9110
9111 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009112 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9113 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9115
9116 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009117 fb->pixel_format,
9118 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009119
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009120 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121
9122 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9123 pipe_name(pipe), fb->width, fb->height,
9124 fb->bits_per_pixel, base, fb->pitches[0],
9125 plane_config->size);
9126
Damien Lespiau2d140302015-02-05 17:22:18 +00009127 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009128 return;
9129
9130error:
9131 kfree(fb);
9132}
9133
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009134static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009135 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009136{
9137 struct drm_device *dev = crtc->base.dev;
9138 struct drm_i915_private *dev_priv = dev->dev_private;
9139 uint32_t tmp;
9140
9141 tmp = I915_READ(PF_CTL(crtc->pipe));
9142
9143 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009144 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009145 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9146 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009147
9148 /* We currently do not free assignements of panel fitters on
9149 * ivb/hsw (since we don't use the higher upscaling modes which
9150 * differentiates them) so just WARN about this case for now. */
9151 if (IS_GEN7(dev)) {
9152 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9153 PF_PIPE_SEL_IVB(crtc->pipe));
9154 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009155 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009156}
9157
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009158static void
9159ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9160 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161{
9162 struct drm_device *dev = crtc->base.dev;
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009165 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009166 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009167 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009168 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009169 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Damien Lespiau42a7b082015-02-05 19:35:13 +00009171 val = I915_READ(DSPCNTR(pipe));
9172 if (!(val & DISPLAY_PLANE_ENABLE))
9173 return;
9174
Damien Lespiaud9806c92015-01-21 14:07:19 +00009175 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009176 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009177 DRM_DEBUG_KMS("failed to alloc fb\n");
9178 return;
9179 }
9180
Damien Lespiau1b842c82015-01-21 13:50:54 +00009181 fb = &intel_fb->base;
9182
Daniel Vetter18c52472015-02-10 17:16:09 +00009183 if (INTEL_INFO(dev)->gen >= 4) {
9184 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009185 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009186 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9187 }
9188 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009189
9190 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009191 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009192 fb->pixel_format = fourcc;
9193 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009194
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009195 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009197 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009198 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009199 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009200 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009201 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009202 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009203 }
9204 plane_config->base = base;
9205
9206 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009207 fb->width = ((val >> 16) & 0xfff) + 1;
9208 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209
9210 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009211 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009213 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009214 fb->pixel_format,
9215 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009217 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218
Damien Lespiau2844a922015-01-20 12:51:48 +00009219 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9220 pipe_name(pipe), fb->width, fb->height,
9221 fb->bits_per_pixel, base, fb->pitches[0],
9222 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009223
Damien Lespiau2d140302015-02-05 17:22:18 +00009224 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225}
9226
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009227static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009228 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009229{
9230 struct drm_device *dev = crtc->base.dev;
9231 struct drm_i915_private *dev_priv = dev->dev_private;
9232 uint32_t tmp;
9233
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009234 if (!intel_display_power_is_enabled(dev_priv,
9235 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009236 return false;
9237
Daniel Vettere143a212013-07-04 12:01:15 +02009238 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009239 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241 tmp = I915_READ(PIPECONF(crtc->pipe));
9242 if (!(tmp & PIPECONF_ENABLE))
9243 return false;
9244
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009245 switch (tmp & PIPECONF_BPC_MASK) {
9246 case PIPECONF_6BPC:
9247 pipe_config->pipe_bpp = 18;
9248 break;
9249 case PIPECONF_8BPC:
9250 pipe_config->pipe_bpp = 24;
9251 break;
9252 case PIPECONF_10BPC:
9253 pipe_config->pipe_bpp = 30;
9254 break;
9255 case PIPECONF_12BPC:
9256 pipe_config->pipe_bpp = 36;
9257 break;
9258 default:
9259 break;
9260 }
9261
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009262 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9263 pipe_config->limited_color_range = true;
9264
Daniel Vetterab9412b2013-05-03 11:49:46 +02009265 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009266 struct intel_shared_dpll *pll;
9267
Daniel Vetter88adfff2013-03-28 10:42:01 +01009268 pipe_config->has_pch_encoder = true;
9269
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009270 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9271 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9272 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009273
9274 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009275
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009276 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009277 pipe_config->shared_dpll =
9278 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009279 } else {
9280 tmp = I915_READ(PCH_DPLL_SEL);
9281 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9282 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9283 else
9284 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9285 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009286
9287 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9288
9289 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9290 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009291
9292 tmp = pipe_config->dpll_hw_state.dpll;
9293 pipe_config->pixel_multiplier =
9294 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9295 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009296
9297 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009298 } else {
9299 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009300 }
9301
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009302 intel_get_pipe_timings(crtc, pipe_config);
9303
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009304 ironlake_get_pfit_config(crtc, pipe_config);
9305
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009306 return true;
9307}
9308
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009309static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9310{
9311 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009312 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009314 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009315 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009316 pipe_name(crtc->pipe));
9317
Rob Clarke2c719b2014-12-15 13:56:32 -05009318 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9319 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9320 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9321 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9322 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9323 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009324 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009325 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009326 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009327 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009328 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009330 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009331 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009332 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009334 /*
9335 * In theory we can still leave IRQs enabled, as long as only the HPD
9336 * interrupts remain enabled. We used to check for that, but since it's
9337 * gen-specific and since we only disable LCPLL after we fully disable
9338 * the interrupts, the check below should be enough.
9339 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009340 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341}
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9344{
9345 struct drm_device *dev = dev_priv->dev;
9346
9347 if (IS_HASWELL(dev))
9348 return I915_READ(D_COMP_HSW);
9349 else
9350 return I915_READ(D_COMP_BDW);
9351}
9352
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009353static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9354{
9355 struct drm_device *dev = dev_priv->dev;
9356
9357 if (IS_HASWELL(dev)) {
9358 mutex_lock(&dev_priv->rps.hw_lock);
9359 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9360 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009361 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009362 mutex_unlock(&dev_priv->rps.hw_lock);
9363 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009364 I915_WRITE(D_COMP_BDW, val);
9365 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009366 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367}
9368
9369/*
9370 * This function implements pieces of two sequences from BSpec:
9371 * - Sequence for display software to disable LCPLL
9372 * - Sequence for display software to allow package C8+
9373 * The steps implemented here are just the steps that actually touch the LCPLL
9374 * register. Callers should take care of disabling all the display engine
9375 * functions, doing the mode unset, fixing interrupts, etc.
9376 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009377static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9378 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379{
9380 uint32_t val;
9381
9382 assert_can_disable_lcpll(dev_priv);
9383
9384 val = I915_READ(LCPLL_CTL);
9385
9386 if (switch_to_fclk) {
9387 val |= LCPLL_CD_SOURCE_FCLK;
9388 I915_WRITE(LCPLL_CTL, val);
9389
9390 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9391 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9392 DRM_ERROR("Switching to FCLK failed\n");
9393
9394 val = I915_READ(LCPLL_CTL);
9395 }
9396
9397 val |= LCPLL_PLL_DISABLE;
9398 I915_WRITE(LCPLL_CTL, val);
9399 POSTING_READ(LCPLL_CTL);
9400
9401 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9402 DRM_ERROR("LCPLL still locked\n");
9403
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009404 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009406 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407 ndelay(100);
9408
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009409 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9410 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411 DRM_ERROR("D_COMP RCOMP still in progress\n");
9412
9413 if (allow_power_down) {
9414 val = I915_READ(LCPLL_CTL);
9415 val |= LCPLL_POWER_DOWN_ALLOW;
9416 I915_WRITE(LCPLL_CTL, val);
9417 POSTING_READ(LCPLL_CTL);
9418 }
9419}
9420
9421/*
9422 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9423 * source.
9424 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009425static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009426{
9427 uint32_t val;
9428
9429 val = I915_READ(LCPLL_CTL);
9430
9431 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9432 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9433 return;
9434
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009435 /*
9436 * Make sure we're not on PC8 state before disabling PC8, otherwise
9437 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009438 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009439 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009440
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 if (val & LCPLL_POWER_DOWN_ALLOW) {
9442 val &= ~LCPLL_POWER_DOWN_ALLOW;
9443 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009444 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009445 }
9446
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009447 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448 val |= D_COMP_COMP_FORCE;
9449 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009450 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009451
9452 val = I915_READ(LCPLL_CTL);
9453 val &= ~LCPLL_PLL_DISABLE;
9454 I915_WRITE(LCPLL_CTL, val);
9455
9456 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9457 DRM_ERROR("LCPLL not locked yet\n");
9458
9459 if (val & LCPLL_CD_SOURCE_FCLK) {
9460 val = I915_READ(LCPLL_CTL);
9461 val &= ~LCPLL_CD_SOURCE_FCLK;
9462 I915_WRITE(LCPLL_CTL, val);
9463
9464 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9465 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9466 DRM_ERROR("Switching back to LCPLL failed\n");
9467 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009468
Mika Kuoppala59bad942015-01-16 11:34:40 +02009469 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009470 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009471}
9472
Paulo Zanoni765dab672014-03-07 20:08:18 -03009473/*
9474 * Package states C8 and deeper are really deep PC states that can only be
9475 * reached when all the devices on the system allow it, so even if the graphics
9476 * device allows PC8+, it doesn't mean the system will actually get to these
9477 * states. Our driver only allows PC8+ when going into runtime PM.
9478 *
9479 * The requirements for PC8+ are that all the outputs are disabled, the power
9480 * well is disabled and most interrupts are disabled, and these are also
9481 * requirements for runtime PM. When these conditions are met, we manually do
9482 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9483 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9484 * hang the machine.
9485 *
9486 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9487 * the state of some registers, so when we come back from PC8+ we need to
9488 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9489 * need to take care of the registers kept by RC6. Notice that this happens even
9490 * if we don't put the device in PCI D3 state (which is what currently happens
9491 * because of the runtime PM support).
9492 *
9493 * For more, read "Display Sequences for Package C8" on the hardware
9494 * documentation.
9495 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009496void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009497{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009498 struct drm_device *dev = dev_priv->dev;
9499 uint32_t val;
9500
Paulo Zanonic67a4702013-08-19 13:18:09 -03009501 DRM_DEBUG_KMS("Enabling package C8+\n");
9502
Paulo Zanonic67a4702013-08-19 13:18:09 -03009503 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9504 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9505 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9506 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9507 }
9508
9509 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009510 hsw_disable_lcpll(dev_priv, true, true);
9511}
9512
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009513void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009514{
9515 struct drm_device *dev = dev_priv->dev;
9516 uint32_t val;
9517
Paulo Zanonic67a4702013-08-19 13:18:09 -03009518 DRM_DEBUG_KMS("Disabling package C8+\n");
9519
9520 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009521 lpt_init_pch_refclk(dev);
9522
9523 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9524 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9525 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9526 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9527 }
9528
9529 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530}
9531
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009532static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309533{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009534 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309535 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009536 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309537 int req_cdclk;
9538
9539 /* see the comment in valleyview_modeset_global_resources */
9540 if (WARN_ON(max_pixclk < 0))
9541 return;
9542
9543 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9544
9545 if (req_cdclk != dev_priv->cdclk_freq)
9546 broxton_set_cdclk(dev, req_cdclk);
9547}
9548
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009549/* compute the max rate for new configuration */
9550static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9551{
9552 struct drm_device *dev = dev_priv->dev;
9553 struct intel_crtc *intel_crtc;
9554 struct drm_crtc *crtc;
9555 int max_pixel_rate = 0;
9556 int pixel_rate;
9557
9558 for_each_crtc(dev, crtc) {
9559 if (!crtc->state->enable)
9560 continue;
9561
9562 intel_crtc = to_intel_crtc(crtc);
9563 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9564
9565 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9566 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9567 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9568
9569 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9570 }
9571
9572 return max_pixel_rate;
9573}
9574
9575static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9576{
9577 struct drm_i915_private *dev_priv = dev->dev_private;
9578 uint32_t val, data;
9579 int ret;
9580
9581 if (WARN((I915_READ(LCPLL_CTL) &
9582 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9583 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9584 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9585 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9586 "trying to change cdclk frequency with cdclk not enabled\n"))
9587 return;
9588
9589 mutex_lock(&dev_priv->rps.hw_lock);
9590 ret = sandybridge_pcode_write(dev_priv,
9591 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9592 mutex_unlock(&dev_priv->rps.hw_lock);
9593 if (ret) {
9594 DRM_ERROR("failed to inform pcode about cdclk change\n");
9595 return;
9596 }
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val |= LCPLL_CD_SOURCE_FCLK;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9603 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9604 DRM_ERROR("Switching to FCLK failed\n");
9605
9606 val = I915_READ(LCPLL_CTL);
9607 val &= ~LCPLL_CLK_FREQ_MASK;
9608
9609 switch (cdclk) {
9610 case 450000:
9611 val |= LCPLL_CLK_FREQ_450;
9612 data = 0;
9613 break;
9614 case 540000:
9615 val |= LCPLL_CLK_FREQ_54O_BDW;
9616 data = 1;
9617 break;
9618 case 337500:
9619 val |= LCPLL_CLK_FREQ_337_5_BDW;
9620 data = 2;
9621 break;
9622 case 675000:
9623 val |= LCPLL_CLK_FREQ_675_BDW;
9624 data = 3;
9625 break;
9626 default:
9627 WARN(1, "invalid cdclk frequency\n");
9628 return;
9629 }
9630
9631 I915_WRITE(LCPLL_CTL, val);
9632
9633 val = I915_READ(LCPLL_CTL);
9634 val &= ~LCPLL_CD_SOURCE_FCLK;
9635 I915_WRITE(LCPLL_CTL, val);
9636
9637 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9638 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9639 DRM_ERROR("Switching back to LCPLL failed\n");
9640
9641 mutex_lock(&dev_priv->rps.hw_lock);
9642 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9643 mutex_unlock(&dev_priv->rps.hw_lock);
9644
9645 intel_update_cdclk(dev);
9646
9647 WARN(cdclk != dev_priv->cdclk_freq,
9648 "cdclk requested %d kHz but got %d kHz\n",
9649 cdclk, dev_priv->cdclk_freq);
9650}
9651
9652static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9653 int max_pixel_rate)
9654{
9655 int cdclk;
9656
9657 /*
9658 * FIXME should also account for plane ratio
9659 * once 64bpp pixel formats are supported.
9660 */
9661 if (max_pixel_rate > 540000)
9662 cdclk = 675000;
9663 else if (max_pixel_rate > 450000)
9664 cdclk = 540000;
9665 else if (max_pixel_rate > 337500)
9666 cdclk = 450000;
9667 else
9668 cdclk = 337500;
9669
9670 /*
9671 * FIXME move the cdclk caclulation to
9672 * compute_config() so we can fail gracegully.
9673 */
9674 if (cdclk > dev_priv->max_cdclk_freq) {
9675 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9676 cdclk, dev_priv->max_cdclk_freq);
9677 cdclk = dev_priv->max_cdclk_freq;
9678 }
9679
9680 return cdclk;
9681}
9682
9683static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9684{
9685 struct drm_i915_private *dev_priv = to_i915(state->dev);
9686 struct drm_crtc *crtc;
9687 struct drm_crtc_state *crtc_state;
9688 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9689 int cdclk, i;
9690
9691 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9692
9693 if (cdclk == dev_priv->cdclk_freq)
9694 return 0;
9695
9696 /* add all active pipes to the state */
9697 for_each_crtc(state->dev, crtc) {
9698 if (!crtc->state->enable)
9699 continue;
9700
9701 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9702 if (IS_ERR(crtc_state))
9703 return PTR_ERR(crtc_state);
9704 }
9705
9706 /* disable/enable all currently active pipes while we change cdclk */
9707 for_each_crtc_in_state(state, crtc, crtc_state, i)
9708 if (crtc_state->enable)
9709 crtc_state->mode_changed = true;
9710
9711 return 0;
9712}
9713
9714static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9715{
9716 struct drm_device *dev = state->dev;
9717 struct drm_i915_private *dev_priv = dev->dev_private;
9718 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9719 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9720
9721 if (req_cdclk != dev_priv->cdclk_freq)
9722 broadwell_set_cdclk(dev, req_cdclk);
9723}
9724
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009725static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9726 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009727{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009728 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009729 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009730
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009731 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009732
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009733 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009734}
9735
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309736static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9737 enum port port,
9738 struct intel_crtc_state *pipe_config)
9739{
9740 switch (port) {
9741 case PORT_A:
9742 pipe_config->ddi_pll_sel = SKL_DPLL0;
9743 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9744 break;
9745 case PORT_B:
9746 pipe_config->ddi_pll_sel = SKL_DPLL1;
9747 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9748 break;
9749 case PORT_C:
9750 pipe_config->ddi_pll_sel = SKL_DPLL2;
9751 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9752 break;
9753 default:
9754 DRM_ERROR("Incorrect port type\n");
9755 }
9756}
9757
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009758static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9759 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009760 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009761{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009762 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009763
9764 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9765 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9766
9767 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009768 case SKL_DPLL0:
9769 /*
9770 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9771 * of the shared DPLL framework and thus needs to be read out
9772 * separately
9773 */
9774 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9775 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9776 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009777 case SKL_DPLL1:
9778 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9779 break;
9780 case SKL_DPLL2:
9781 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9782 break;
9783 case SKL_DPLL3:
9784 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9785 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009786 }
9787}
9788
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009789static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9790 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009791 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009792{
9793 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9794
9795 switch (pipe_config->ddi_pll_sel) {
9796 case PORT_CLK_SEL_WRPLL1:
9797 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9798 break;
9799 case PORT_CLK_SEL_WRPLL2:
9800 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9801 break;
9802 }
9803}
9804
Daniel Vetter26804af2014-06-25 22:01:55 +03009805static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009806 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009807{
9808 struct drm_device *dev = crtc->base.dev;
9809 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009810 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009811 enum port port;
9812 uint32_t tmp;
9813
9814 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9815
9816 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9817
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009818 if (IS_SKYLAKE(dev))
9819 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309820 else if (IS_BROXTON(dev))
9821 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009822 else
9823 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009824
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009825 if (pipe_config->shared_dpll >= 0) {
9826 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9827
9828 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9829 &pipe_config->dpll_hw_state));
9830 }
9831
Daniel Vetter26804af2014-06-25 22:01:55 +03009832 /*
9833 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9834 * DDI E. So just check whether this pipe is wired to DDI E and whether
9835 * the PCH transcoder is on.
9836 */
Damien Lespiauca370452013-12-03 13:56:24 +00009837 if (INTEL_INFO(dev)->gen < 9 &&
9838 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009839 pipe_config->has_pch_encoder = true;
9840
9841 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9842 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9843 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9844
9845 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9846 }
9847}
9848
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009849static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009850 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009851{
9852 struct drm_device *dev = crtc->base.dev;
9853 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009854 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009855 uint32_t tmp;
9856
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009857 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009858 POWER_DOMAIN_PIPE(crtc->pipe)))
9859 return false;
9860
Daniel Vettere143a212013-07-04 12:01:15 +02009861 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009862 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9863
Daniel Vettereccb1402013-05-22 00:50:22 +02009864 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9865 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9866 enum pipe trans_edp_pipe;
9867 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9868 default:
9869 WARN(1, "unknown pipe linked to edp transcoder\n");
9870 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9871 case TRANS_DDI_EDP_INPUT_A_ON:
9872 trans_edp_pipe = PIPE_A;
9873 break;
9874 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9875 trans_edp_pipe = PIPE_B;
9876 break;
9877 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9878 trans_edp_pipe = PIPE_C;
9879 break;
9880 }
9881
9882 if (trans_edp_pipe == crtc->pipe)
9883 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9884 }
9885
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009886 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009887 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009888 return false;
9889
Daniel Vettereccb1402013-05-22 00:50:22 +02009890 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009891 if (!(tmp & PIPECONF_ENABLE))
9892 return false;
9893
Daniel Vetter26804af2014-06-25 22:01:55 +03009894 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009895
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009896 intel_get_pipe_timings(crtc, pipe_config);
9897
Chandra Kondurua1b22782015-04-07 15:28:45 -07009898 if (INTEL_INFO(dev)->gen >= 9) {
9899 skl_init_scalers(dev, crtc, pipe_config);
9900 }
9901
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009902 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009903
9904 if (INTEL_INFO(dev)->gen >= 9) {
9905 pipe_config->scaler_state.scaler_id = -1;
9906 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9907 }
9908
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009909 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009910 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009911 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009912 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009913 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009914 else
9915 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009916 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009917
Jesse Barnese59150d2014-01-07 13:30:45 -08009918 if (IS_HASWELL(dev))
9919 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9920 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009921
Clint Taylorebb69c92014-09-30 10:30:22 -07009922 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9923 pipe_config->pixel_multiplier =
9924 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9925 } else {
9926 pipe_config->pixel_multiplier = 1;
9927 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009929 return true;
9930}
9931
Chris Wilson560b85b2010-08-07 11:01:38 +01009932static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9933{
9934 struct drm_device *dev = crtc->dev;
9935 struct drm_i915_private *dev_priv = dev->dev_private;
9936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009937 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009938
Ville Syrjälädc41c152014-08-13 11:57:05 +03009939 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009940 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9941 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009942 unsigned int stride = roundup_pow_of_two(width) * 4;
9943
9944 switch (stride) {
9945 default:
9946 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9947 width, stride);
9948 stride = 256;
9949 /* fallthrough */
9950 case 256:
9951 case 512:
9952 case 1024:
9953 case 2048:
9954 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009955 }
9956
Ville Syrjälädc41c152014-08-13 11:57:05 +03009957 cntl |= CURSOR_ENABLE |
9958 CURSOR_GAMMA_ENABLE |
9959 CURSOR_FORMAT_ARGB |
9960 CURSOR_STRIDE(stride);
9961
9962 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009963 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009964
Ville Syrjälädc41c152014-08-13 11:57:05 +03009965 if (intel_crtc->cursor_cntl != 0 &&
9966 (intel_crtc->cursor_base != base ||
9967 intel_crtc->cursor_size != size ||
9968 intel_crtc->cursor_cntl != cntl)) {
9969 /* On these chipsets we can only modify the base/size/stride
9970 * whilst the cursor is disabled.
9971 */
9972 I915_WRITE(_CURACNTR, 0);
9973 POSTING_READ(_CURACNTR);
9974 intel_crtc->cursor_cntl = 0;
9975 }
9976
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009977 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009978 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009979 intel_crtc->cursor_base = base;
9980 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009981
9982 if (intel_crtc->cursor_size != size) {
9983 I915_WRITE(CURSIZE, size);
9984 intel_crtc->cursor_size = size;
9985 }
9986
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 if (intel_crtc->cursor_cntl != cntl) {
9988 I915_WRITE(_CURACNTR, cntl);
9989 POSTING_READ(_CURACNTR);
9990 intel_crtc->cursor_cntl = cntl;
9991 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009992}
9993
9994static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9995{
9996 struct drm_device *dev = crtc->dev;
9997 struct drm_i915_private *dev_priv = dev->dev_private;
9998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9999 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010000 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010001
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 cntl = 0;
10003 if (base) {
10004 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010005 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010006 case 64:
10007 cntl |= CURSOR_MODE_64_ARGB_AX;
10008 break;
10009 case 128:
10010 cntl |= CURSOR_MODE_128_ARGB_AX;
10011 break;
10012 case 256:
10013 cntl |= CURSOR_MODE_256_ARGB_AX;
10014 break;
10015 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010016 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010017 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010018 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010019 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010020
10021 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10022 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010023 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010024
Matt Roper8e7d6882015-01-21 16:35:41 -080010025 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010026 cntl |= CURSOR_ROTATE_180;
10027
Chris Wilson4b0e3332014-05-30 16:35:26 +030010028 if (intel_crtc->cursor_cntl != cntl) {
10029 I915_WRITE(CURCNTR(pipe), cntl);
10030 POSTING_READ(CURCNTR(pipe));
10031 intel_crtc->cursor_cntl = cntl;
10032 }
10033
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010034 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010035 I915_WRITE(CURBASE(pipe), base);
10036 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010037
10038 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010039}
10040
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010041/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010042static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10043 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010044{
10045 struct drm_device *dev = crtc->dev;
10046 struct drm_i915_private *dev_priv = dev->dev_private;
10047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10048 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010049 int x = crtc->cursor_x;
10050 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010051 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010052
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010053 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010054 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010056 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010057 base = 0;
10058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010059 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010060 base = 0;
10061
10062 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010063 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010064 base = 0;
10065
10066 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10067 x = -x;
10068 }
10069 pos |= x << CURSOR_X_SHIFT;
10070
10071 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010072 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010073 base = 0;
10074
10075 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10076 y = -y;
10077 }
10078 pos |= y << CURSOR_Y_SHIFT;
10079
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010081 return;
10082
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010083 I915_WRITE(CURPOS(pipe), pos);
10084
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010085 /* ILK+ do this automagically */
10086 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010087 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010088 base += (intel_crtc->base.cursor->state->crtc_h *
10089 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010090 }
10091
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010092 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010093 i845_update_cursor(crtc, base);
10094 else
10095 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010096}
10097
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098static bool cursor_size_ok(struct drm_device *dev,
10099 uint32_t width, uint32_t height)
10100{
10101 if (width == 0 || height == 0)
10102 return false;
10103
10104 /*
10105 * 845g/865g are special in that they are only limited by
10106 * the width of their cursors, the height is arbitrary up to
10107 * the precision of the register. Everything else requires
10108 * square cursors, limited to a few power-of-two sizes.
10109 */
10110 if (IS_845G(dev) || IS_I865G(dev)) {
10111 if ((width & 63) != 0)
10112 return false;
10113
10114 if (width > (IS_845G(dev) ? 64 : 512))
10115 return false;
10116
10117 if (height > 1023)
10118 return false;
10119 } else {
10120 switch (width | height) {
10121 case 256:
10122 case 128:
10123 if (IS_GEN2(dev))
10124 return false;
10125 case 64:
10126 break;
10127 default:
10128 return false;
10129 }
10130 }
10131
10132 return true;
10133}
10134
Jesse Barnes79e53942008-11-07 14:24:08 -080010135static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010136 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010137{
James Simmons72034252010-08-03 01:33:19 +010010138 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010140
James Simmons72034252010-08-03 01:33:19 +010010141 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010142 intel_crtc->lut_r[i] = red[i] >> 8;
10143 intel_crtc->lut_g[i] = green[i] >> 8;
10144 intel_crtc->lut_b[i] = blue[i] >> 8;
10145 }
10146
10147 intel_crtc_load_lut(crtc);
10148}
10149
Jesse Barnes79e53942008-11-07 14:24:08 -080010150/* VESA 640x480x72Hz mode to set on the pipe */
10151static struct drm_display_mode load_detect_mode = {
10152 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10153 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10154};
10155
Daniel Vettera8bb6812014-02-10 18:00:39 +010010156struct drm_framebuffer *
10157__intel_framebuffer_create(struct drm_device *dev,
10158 struct drm_mode_fb_cmd2 *mode_cmd,
10159 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010160{
10161 struct intel_framebuffer *intel_fb;
10162 int ret;
10163
10164 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10165 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010166 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010167 return ERR_PTR(-ENOMEM);
10168 }
10169
10170 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010171 if (ret)
10172 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010173
10174 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010175err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010176 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010177 kfree(intel_fb);
10178
10179 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010180}
10181
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010182static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010183intel_framebuffer_create(struct drm_device *dev,
10184 struct drm_mode_fb_cmd2 *mode_cmd,
10185 struct drm_i915_gem_object *obj)
10186{
10187 struct drm_framebuffer *fb;
10188 int ret;
10189
10190 ret = i915_mutex_lock_interruptible(dev);
10191 if (ret)
10192 return ERR_PTR(ret);
10193 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10194 mutex_unlock(&dev->struct_mutex);
10195
10196 return fb;
10197}
10198
Chris Wilsond2dff872011-04-19 08:36:26 +010010199static u32
10200intel_framebuffer_pitch_for_width(int width, int bpp)
10201{
10202 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10203 return ALIGN(pitch, 64);
10204}
10205
10206static u32
10207intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10208{
10209 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010210 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010211}
10212
10213static struct drm_framebuffer *
10214intel_framebuffer_create_for_mode(struct drm_device *dev,
10215 struct drm_display_mode *mode,
10216 int depth, int bpp)
10217{
10218 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010219 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010220
10221 obj = i915_gem_alloc_object(dev,
10222 intel_framebuffer_size_for_mode(mode, bpp));
10223 if (obj == NULL)
10224 return ERR_PTR(-ENOMEM);
10225
10226 mode_cmd.width = mode->hdisplay;
10227 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010228 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10229 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010230 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010231
10232 return intel_framebuffer_create(dev, &mode_cmd, obj);
10233}
10234
10235static struct drm_framebuffer *
10236mode_fits_in_fbdev(struct drm_device *dev,
10237 struct drm_display_mode *mode)
10238{
Daniel Vetter4520f532013-10-09 09:18:51 +020010239#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010240 struct drm_i915_private *dev_priv = dev->dev_private;
10241 struct drm_i915_gem_object *obj;
10242 struct drm_framebuffer *fb;
10243
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010244 if (!dev_priv->fbdev)
10245 return NULL;
10246
10247 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010248 return NULL;
10249
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010250 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010251 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010252
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010253 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010254 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10255 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010256 return NULL;
10257
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010258 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010259 return NULL;
10260
10261 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010262#else
10263 return NULL;
10264#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010265}
10266
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010267static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10268 struct drm_crtc *crtc,
10269 struct drm_display_mode *mode,
10270 struct drm_framebuffer *fb,
10271 int x, int y)
10272{
10273 struct drm_plane_state *plane_state;
10274 int hdisplay, vdisplay;
10275 int ret;
10276
10277 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10278 if (IS_ERR(plane_state))
10279 return PTR_ERR(plane_state);
10280
10281 if (mode)
10282 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10283 else
10284 hdisplay = vdisplay = 0;
10285
10286 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10287 if (ret)
10288 return ret;
10289 drm_atomic_set_fb_for_plane(plane_state, fb);
10290 plane_state->crtc_x = 0;
10291 plane_state->crtc_y = 0;
10292 plane_state->crtc_w = hdisplay;
10293 plane_state->crtc_h = vdisplay;
10294 plane_state->src_x = x << 16;
10295 plane_state->src_y = y << 16;
10296 plane_state->src_w = hdisplay << 16;
10297 plane_state->src_h = vdisplay << 16;
10298
10299 return 0;
10300}
10301
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010302bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010303 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010304 struct intel_load_detect_pipe *old,
10305 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010306{
10307 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010308 struct intel_encoder *intel_encoder =
10309 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010310 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010311 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 struct drm_crtc *crtc = NULL;
10313 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010314 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010315 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010316 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010317 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010318 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010319 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010320
Chris Wilsond2dff872011-04-19 08:36:26 +010010321 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010322 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010323 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010324
Rob Clark51fd3712013-11-19 12:10:12 -050010325retry:
10326 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10327 if (ret)
10328 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010329
Jesse Barnes79e53942008-11-07 14:24:08 -080010330 /*
10331 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010332 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010333 * - if the connector already has an assigned crtc, use it (but make
10334 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010335 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010336 * - try to find the first unused crtc that can drive this connector,
10337 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010338 */
10339
10340 /* See if we already have a CRTC for this connector */
10341 if (encoder->crtc) {
10342 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010343
Rob Clark51fd3712013-11-19 12:10:12 -050010344 ret = drm_modeset_lock(&crtc->mutex, ctx);
10345 if (ret)
10346 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010347 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10348 if (ret)
10349 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010350
Daniel Vetter24218aa2012-08-12 19:27:11 +020010351 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010352 old->load_detect_temp = false;
10353
10354 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010355 if (connector->dpms != DRM_MODE_DPMS_ON)
10356 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010357
Chris Wilson71731882011-04-19 23:10:58 +010010358 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 }
10360
10361 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010362 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 i++;
10364 if (!(encoder->possible_crtcs & (1 << i)))
10365 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010366 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010367 continue;
10368 /* This can occur when applying the pipe A quirk on resume. */
10369 if (to_intel_crtc(possible_crtc)->new_enabled)
10370 continue;
10371
10372 crtc = possible_crtc;
10373 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 }
10375
10376 /*
10377 * If we didn't find an unused CRTC, don't use any.
10378 */
10379 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010380 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010381 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 }
10383
Rob Clark51fd3712013-11-19 12:10:12 -050010384 ret = drm_modeset_lock(&crtc->mutex, ctx);
10385 if (ret)
10386 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010387 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10388 if (ret)
10389 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010390 intel_encoder->new_crtc = to_intel_crtc(crtc);
10391 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392
10393 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010394 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010395 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010396 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010397 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010399 state = drm_atomic_state_alloc(dev);
10400 if (!state)
10401 return false;
10402
10403 state->acquire_ctx = ctx;
10404
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010405 connector_state = drm_atomic_get_connector_state(state, connector);
10406 if (IS_ERR(connector_state)) {
10407 ret = PTR_ERR(connector_state);
10408 goto fail;
10409 }
10410
10411 connector_state->crtc = crtc;
10412 connector_state->best_encoder = &intel_encoder->base;
10413
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010414 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10415 if (IS_ERR(crtc_state)) {
10416 ret = PTR_ERR(crtc_state);
10417 goto fail;
10418 }
10419
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010420 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010421
Chris Wilson64927112011-04-20 07:25:26 +010010422 if (!mode)
10423 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424
Chris Wilsond2dff872011-04-19 08:36:26 +010010425 /* We need a framebuffer large enough to accommodate all accesses
10426 * that the plane may generate whilst we perform load detection.
10427 * We can not rely on the fbcon either being present (we get called
10428 * during its initialisation to detect all boot displays, or it may
10429 * not even exist) or that it is large enough to satisfy the
10430 * requested mode.
10431 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010432 fb = mode_fits_in_fbdev(dev, mode);
10433 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010434 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010435 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10436 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010437 } else
10438 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010439 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010440 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010441 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010442 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010443
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010444 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10445 if (ret)
10446 goto fail;
10447
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010448 drm_mode_copy(&crtc_state->base.mode, mode);
10449
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010450 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010451 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010452 if (old->release_fb)
10453 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010454 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010456 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010457
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010459 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010460 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010461
10462 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010463 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010464fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010465 drm_atomic_state_free(state);
10466 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010467
Rob Clark51fd3712013-11-19 12:10:12 -050010468 if (ret == -EDEADLK) {
10469 drm_modeset_backoff(ctx);
10470 goto retry;
10471 }
10472
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010473 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474}
10475
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010476void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010477 struct intel_load_detect_pipe *old,
10478 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010479{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010480 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010481 struct intel_encoder *intel_encoder =
10482 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010483 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010484 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010486 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010487 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010488 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010489 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490
Chris Wilsond2dff872011-04-19 08:36:26 +010010491 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010492 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010493 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010494
Chris Wilson8261b192011-04-19 23:18:09 +010010495 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010496 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010497 if (!state)
10498 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010499
10500 state->acquire_ctx = ctx;
10501
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010502 connector_state = drm_atomic_get_connector_state(state, connector);
10503 if (IS_ERR(connector_state))
10504 goto fail;
10505
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010506 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10507 if (IS_ERR(crtc_state))
10508 goto fail;
10509
Daniel Vetterfc303102012-07-09 10:40:58 +020010510 to_intel_connector(connector)->new_encoder = NULL;
10511 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010512 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010513
10514 connector_state->best_encoder = NULL;
10515 connector_state->crtc = NULL;
10516
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010517 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010518
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010519 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10520 0, 0);
10521 if (ret)
10522 goto fail;
10523
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010524 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010525 if (ret)
10526 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010527
Daniel Vetter36206362012-12-10 20:42:17 +010010528 if (old->release_fb) {
10529 drm_framebuffer_unregister_private(old->release_fb);
10530 drm_framebuffer_unreference(old->release_fb);
10531 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010532
Chris Wilson0622a532011-04-21 09:32:11 +010010533 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 }
10535
Eric Anholtc751ce42010-03-25 11:48:48 -070010536 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010537 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10538 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010539
10540 return;
10541fail:
10542 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10543 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544}
10545
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010546static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010547 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010548{
10549 struct drm_i915_private *dev_priv = dev->dev_private;
10550 u32 dpll = pipe_config->dpll_hw_state.dpll;
10551
10552 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010553 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010554 else if (HAS_PCH_SPLIT(dev))
10555 return 120000;
10556 else if (!IS_GEN2(dev))
10557 return 96000;
10558 else
10559 return 48000;
10560}
10561
Jesse Barnes79e53942008-11-07 14:24:08 -080010562/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010564 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010565{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010566 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010569 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010570 u32 fp;
10571 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010572 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010573
10574 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010575 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010577 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578
10579 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010580 if (IS_PINEVIEW(dev)) {
10581 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10582 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010583 } else {
10584 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10585 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10586 }
10587
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010588 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010589 if (IS_PINEVIEW(dev))
10590 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10591 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010592 else
10593 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 DPLL_FPA01_P1_POST_DIV_SHIFT);
10595
10596 switch (dpll & DPLL_MODE_MASK) {
10597 case DPLLB_MODE_DAC_SERIAL:
10598 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10599 5 : 10;
10600 break;
10601 case DPLLB_MODE_LVDS:
10602 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10603 7 : 14;
10604 break;
10605 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010606 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010608 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 }
10610
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010611 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010612 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010613 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010614 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010616 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010617 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
10619 if (is_lvds) {
10620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10621 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010622
10623 if (lvds & LVDS_CLKB_POWER_UP)
10624 clock.p2 = 7;
10625 else
10626 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 } else {
10628 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10629 clock.p1 = 2;
10630 else {
10631 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10632 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10633 }
10634 if (dpll & PLL_P2_DIVIDE_BY_4)
10635 clock.p2 = 4;
10636 else
10637 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010639
10640 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 }
10642
Ville Syrjälä18442d02013-09-13 16:00:08 +030010643 /*
10644 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010645 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010646 * encoder's get_config() function.
10647 */
10648 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010649}
10650
Ville Syrjälä6878da02013-09-13 15:59:11 +030010651int intel_dotclock_calculate(int link_freq,
10652 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010653{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010654 /*
10655 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010656 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010658 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010659 *
10660 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010661 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 */
10663
Ville Syrjälä6878da02013-09-13 15:59:11 +030010664 if (!m_n->link_n)
10665 return 0;
10666
10667 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10668}
10669
Ville Syrjälä18442d02013-09-13 16:00:08 +030010670static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010671 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010672{
10673 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010674
10675 /* read out port_clock from the DPLL */
10676 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010677
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010678 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010679 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010680 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010681 * agree once we know their relationship in the encoder's
10682 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010684 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010685 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10686 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010687}
10688
10689/** Returns the currently programmed mode of the given pipe. */
10690struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10691 struct drm_crtc *crtc)
10692{
Jesse Barnes548f2452011-02-17 10:40:53 -080010693 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010695 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010696 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010697 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010698 int htot = I915_READ(HTOTAL(cpu_transcoder));
10699 int hsync = I915_READ(HSYNC(cpu_transcoder));
10700 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10701 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010702 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010703
10704 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10705 if (!mode)
10706 return NULL;
10707
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010708 /*
10709 * Construct a pipe_config sufficient for getting the clock info
10710 * back out of crtc_clock_get.
10711 *
10712 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10713 * to use a real value here instead.
10714 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010715 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010716 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010717 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10718 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10719 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010720 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10721
Ville Syrjälä773ae032013-09-23 17:48:20 +030010722 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010723 mode->hdisplay = (htot & 0xffff) + 1;
10724 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10725 mode->hsync_start = (hsync & 0xffff) + 1;
10726 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10727 mode->vdisplay = (vtot & 0xffff) + 1;
10728 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10729 mode->vsync_start = (vsync & 0xffff) + 1;
10730 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10731
10732 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010733
10734 return mode;
10735}
10736
Jesse Barnes652c3932009-08-17 13:31:43 -070010737static void intel_decrease_pllclock(struct drm_crtc *crtc)
10738{
10739 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010742
Sonika Jindalbaff2962014-07-22 11:16:35 +053010743 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010744 return;
10745
10746 if (!dev_priv->lvds_downclock_avail)
10747 return;
10748
10749 /*
10750 * Since this is called by a timer, we should never get here in
10751 * the manual case.
10752 */
10753 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010754 int pipe = intel_crtc->pipe;
10755 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010756 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010757
Zhao Yakui44d98a62009-10-09 11:39:40 +080010758 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010759
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010760 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010761
Chris Wilson074b5e12012-05-02 12:07:06 +010010762 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010763 dpll |= DISPLAY_RATE_SELECT_FPA1;
10764 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010765 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010766 dpll = I915_READ(dpll_reg);
10767 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010768 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010769 }
10770
10771}
10772
Chris Wilsonf047e392012-07-21 12:31:41 +010010773void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010774{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010775 struct drm_i915_private *dev_priv = dev->dev_private;
10776
Chris Wilsonf62a0072014-02-21 17:55:39 +000010777 if (dev_priv->mm.busy)
10778 return;
10779
Paulo Zanoni43694d62014-03-07 20:08:08 -030010780 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010781 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010782 if (INTEL_INFO(dev)->gen >= 6)
10783 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010784 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010785}
10786
10787void intel_mark_idle(struct drm_device *dev)
10788{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010790 struct drm_crtc *crtc;
10791
Chris Wilsonf62a0072014-02-21 17:55:39 +000010792 if (!dev_priv->mm.busy)
10793 return;
10794
10795 dev_priv->mm.busy = false;
10796
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010797 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010798 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010799 continue;
10800
10801 intel_decrease_pllclock(crtc);
10802 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010803
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010804 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010805 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010806
Paulo Zanoni43694d62014-03-07 20:08:08 -030010807 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010808}
10809
Jesse Barnes79e53942008-11-07 14:24:08 -080010810static void intel_crtc_destroy(struct drm_crtc *crtc)
10811{
10812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010813 struct drm_device *dev = crtc->dev;
10814 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010815
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010816 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010817 work = intel_crtc->unpin_work;
10818 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010819 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010820
10821 if (work) {
10822 cancel_work_sync(&work->work);
10823 kfree(work);
10824 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010825
10826 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010827
Jesse Barnes79e53942008-11-07 14:24:08 -080010828 kfree(intel_crtc);
10829}
10830
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010831static void intel_unpin_work_fn(struct work_struct *__work)
10832{
10833 struct intel_unpin_work *work =
10834 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010835 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010836 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010837
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010838 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010839 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010840 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010841
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010842 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010843
10844 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010845 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010846 mutex_unlock(&dev->struct_mutex);
10847
Daniel Vetterf99d7062014-06-19 16:01:59 +020010848 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010849 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010850
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010851 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10852 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10853
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010854 kfree(work);
10855}
10856
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010857static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010858 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010859{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10861 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010862 unsigned long flags;
10863
10864 /* Ignore early vblank irqs */
10865 if (intel_crtc == NULL)
10866 return;
10867
Daniel Vetterf3260382014-09-15 14:55:23 +020010868 /*
10869 * This is called both by irq handlers and the reset code (to complete
10870 * lost pageflips) so needs the full irqsave spinlocks.
10871 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 spin_lock_irqsave(&dev->event_lock, flags);
10873 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010874
10875 /* Ensure we don't miss a work->pending update ... */
10876 smp_rmb();
10877
10878 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879 spin_unlock_irqrestore(&dev->event_lock, flags);
10880 return;
10881 }
10882
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010883 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010884
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010885 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010886}
10887
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010888void intel_finish_page_flip(struct drm_device *dev, int pipe)
10889{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010890 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010891 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10892
Mario Kleiner49b14a52010-12-09 07:00:07 +010010893 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010894}
10895
10896void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10897{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010898 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010899 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10900
Mario Kleiner49b14a52010-12-09 07:00:07 +010010901 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010902}
10903
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010904/* Is 'a' after or equal to 'b'? */
10905static bool g4x_flip_count_after_eq(u32 a, u32 b)
10906{
10907 return !((a - b) & 0x80000000);
10908}
10909
10910static bool page_flip_finished(struct intel_crtc *crtc)
10911{
10912 struct drm_device *dev = crtc->base.dev;
10913 struct drm_i915_private *dev_priv = dev->dev_private;
10914
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010915 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10916 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10917 return true;
10918
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010919 /*
10920 * The relevant registers doen't exist on pre-ctg.
10921 * As the flip done interrupt doesn't trigger for mmio
10922 * flips on gmch platforms, a flip count check isn't
10923 * really needed there. But since ctg has the registers,
10924 * include it in the check anyway.
10925 */
10926 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10927 return true;
10928
10929 /*
10930 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10931 * used the same base address. In that case the mmio flip might
10932 * have completed, but the CS hasn't even executed the flip yet.
10933 *
10934 * A flip count check isn't enough as the CS might have updated
10935 * the base address just after start of vblank, but before we
10936 * managed to process the interrupt. This means we'd complete the
10937 * CS flip too soon.
10938 *
10939 * Combining both checks should get us a good enough result. It may
10940 * still happen that the CS flip has been executed, but has not
10941 * yet actually completed. But in case the base address is the same
10942 * anyway, we don't really care.
10943 */
10944 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10945 crtc->unpin_work->gtt_offset &&
10946 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10947 crtc->unpin_work->flip_count);
10948}
10949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010950void intel_prepare_page_flip(struct drm_device *dev, int plane)
10951{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010952 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010953 struct intel_crtc *intel_crtc =
10954 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10955 unsigned long flags;
10956
Daniel Vetterf3260382014-09-15 14:55:23 +020010957
10958 /*
10959 * This is called both by irq handlers and the reset code (to complete
10960 * lost pageflips) so needs the full irqsave spinlocks.
10961 *
10962 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010963 * generate a page-flip completion irq, i.e. every modeset
10964 * is also accompanied by a spurious intel_prepare_page_flip().
10965 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010966 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010967 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010968 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010969 spin_unlock_irqrestore(&dev->event_lock, flags);
10970}
10971
Robin Schroereba905b2014-05-18 02:24:50 +020010972static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010973{
10974 /* Ensure that the work item is consistent when activating it ... */
10975 smp_wmb();
10976 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10977 /* and that it is marked active as soon as the irq could fire. */
10978 smp_wmb();
10979}
10980
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010981static int intel_gen2_queue_flip(struct drm_device *dev,
10982 struct drm_crtc *crtc,
10983 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010984 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010985 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010986 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989 u32 flip_mask;
10990 int ret;
10991
Daniel Vetter6d90c952012-04-26 23:28:05 +020010992 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010994 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995
10996 /* Can't queue multiple flips, so wait for the previous
10997 * one to finish before executing the next.
10998 */
10999 if (intel_crtc->plane)
11000 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11001 else
11002 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011003 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11004 intel_ring_emit(ring, MI_NOOP);
11005 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11006 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11007 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011008 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011009 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011010
11011 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011012 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011013 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014}
11015
11016static int intel_gen3_queue_flip(struct drm_device *dev,
11017 struct drm_crtc *crtc,
11018 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011019 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011020 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011021 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 u32 flip_mask;
11025 int ret;
11026
Daniel Vetter6d90c952012-04-26 23:28:05 +020011027 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011028 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011029 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011042
Chris Wilsone7d841c2012-12-03 11:36:30 +000011043 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011044 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011045 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046}
11047
11048static int intel_gen4_queue_flip(struct drm_device *dev,
11049 struct drm_crtc *crtc,
11050 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011052 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054{
11055 struct drm_i915_private *dev_priv = dev->dev_private;
11056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11057 uint32_t pf, pipesrc;
11058 int ret;
11059
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011062 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063
11064 /* i965+ uses the linear or tiled offsets from the
11065 * Display Registers (which do not change across a page-flip)
11066 * so we need only reprogram the base address.
11067 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011068 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11069 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11070 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011071 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011072 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011073
11074 /* XXX Enabling the panel-fitter across page-flip is so far
11075 * untested on non-native modes, so ignore it for now.
11076 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11077 */
11078 pf = 0;
11079 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011080 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011081
11082 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011083 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011084 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085}
11086
11087static int intel_gen6_queue_flip(struct drm_device *dev,
11088 struct drm_crtc *crtc,
11089 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011090 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011091 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011092 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093{
11094 struct drm_i915_private *dev_priv = dev->dev_private;
11095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11096 uint32_t pf, pipesrc;
11097 int ret;
11098
Daniel Vetter6d90c952012-04-26 23:28:05 +020011099 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011101 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102
Daniel Vetter6d90c952012-04-26 23:28:05 +020011103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11105 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011106 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011107
Chris Wilson99d9acd2012-04-17 20:37:00 +010011108 /* Contrary to the suggestions in the documentation,
11109 * "Enable Panel Fitter" does not seem to be required when page
11110 * flipping with a non-native mode, and worse causes a normal
11111 * modeset to fail.
11112 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11113 */
11114 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011116 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011117
11118 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011119 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011120 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121}
11122
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011123static int intel_gen7_queue_flip(struct drm_device *dev,
11124 struct drm_crtc *crtc,
11125 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011126 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011127 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011128 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011129{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011131 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011132 int len, ret;
11133
Robin Schroereba905b2014-05-18 02:24:50 +020011134 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011135 case PLANE_A:
11136 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11137 break;
11138 case PLANE_B:
11139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11140 break;
11141 case PLANE_C:
11142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11143 break;
11144 default:
11145 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011146 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011147 }
11148
Chris Wilsonffe74d72013-08-26 20:58:12 +010011149 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011150 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011151 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011152 /*
11153 * On Gen 8, SRM is now taking an extra dword to accommodate
11154 * 48bits addresses, and we need a NOOP for the batch size to
11155 * stay even.
11156 */
11157 if (IS_GEN8(dev))
11158 len += 2;
11159 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011161 /*
11162 * BSpec MI_DISPLAY_FLIP for IVB:
11163 * "The full packet must be contained within the same cache line."
11164 *
11165 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11166 * cacheline, if we ever start emitting more commands before
11167 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11168 * then do the cacheline alignment, and finally emit the
11169 * MI_DISPLAY_FLIP.
11170 */
11171 ret = intel_ring_cacheline_align(ring);
11172 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011173 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011174
Chris Wilsonffe74d72013-08-26 20:58:12 +010011175 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011176 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011177 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011178
Chris Wilsonffe74d72013-08-26 20:58:12 +010011179 /* Unmask the flip-done completion message. Note that the bspec says that
11180 * we should do this for both the BCS and RCS, and that we must not unmask
11181 * more than one flip event at any time (or ensure that one flip message
11182 * can be sent by waiting for flip-done prior to queueing new flips).
11183 * Experimentation says that BCS works despite DERRMR masking all
11184 * flip-done completion events and that unmasking all planes at once
11185 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11186 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11187 */
11188 if (ring->id == RCS) {
11189 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11190 intel_ring_emit(ring, DERRMR);
11191 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11192 DERRMR_PIPEB_PRI_FLIP_DONE |
11193 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011194 if (IS_GEN8(dev))
11195 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11196 MI_SRM_LRM_GLOBAL_GTT);
11197 else
11198 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11199 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011200 intel_ring_emit(ring, DERRMR);
11201 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011202 if (IS_GEN8(dev)) {
11203 intel_ring_emit(ring, 0);
11204 intel_ring_emit(ring, MI_NOOP);
11205 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 }
11207
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011208 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011209 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011210 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011211 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011212
11213 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011214 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011215 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011216}
11217
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218static bool use_mmio_flip(struct intel_engine_cs *ring,
11219 struct drm_i915_gem_object *obj)
11220{
11221 /*
11222 * This is not being used for older platforms, because
11223 * non-availability of flip done interrupt forces us to use
11224 * CS flips. Older platforms derive flip done using some clever
11225 * tricks involving the flip_pending status bits and vblank irqs.
11226 * So using MMIO flips there would disrupt this mechanism.
11227 */
11228
Chris Wilson8e09bf82014-07-08 10:40:30 +010011229 if (ring == NULL)
11230 return true;
11231
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232 if (INTEL_INFO(ring->dev)->gen < 5)
11233 return false;
11234
11235 if (i915.use_mmio_flip < 0)
11236 return false;
11237 else if (i915.use_mmio_flip > 0)
11238 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011239 else if (i915.enable_execlists)
11240 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011241 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011242 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243}
11244
Damien Lespiauff944562014-11-20 14:58:16 +000011245static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11246{
11247 struct drm_device *dev = intel_crtc->base.dev;
11248 struct drm_i915_private *dev_priv = dev->dev_private;
11249 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011250 const enum pipe pipe = intel_crtc->pipe;
11251 u32 ctl, stride;
11252
11253 ctl = I915_READ(PLANE_CTL(pipe, 0));
11254 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011255 switch (fb->modifier[0]) {
11256 case DRM_FORMAT_MOD_NONE:
11257 break;
11258 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011259 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011260 break;
11261 case I915_FORMAT_MOD_Y_TILED:
11262 ctl |= PLANE_CTL_TILED_Y;
11263 break;
11264 case I915_FORMAT_MOD_Yf_TILED:
11265 ctl |= PLANE_CTL_TILED_YF;
11266 break;
11267 default:
11268 MISSING_CASE(fb->modifier[0]);
11269 }
Damien Lespiauff944562014-11-20 14:58:16 +000011270
11271 /*
11272 * The stride is either expressed as a multiple of 64 bytes chunks for
11273 * linear buffers or in number of tiles for tiled buffers.
11274 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011275 stride = fb->pitches[0] /
11276 intel_fb_stride_alignment(dev, fb->modifier[0],
11277 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011278
11279 /*
11280 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11281 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11282 */
11283 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11284 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11285
11286 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11287 POSTING_READ(PLANE_SURF(pipe, 0));
11288}
11289
11290static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011291{
11292 struct drm_device *dev = intel_crtc->base.dev;
11293 struct drm_i915_private *dev_priv = dev->dev_private;
11294 struct intel_framebuffer *intel_fb =
11295 to_intel_framebuffer(intel_crtc->base.primary->fb);
11296 struct drm_i915_gem_object *obj = intel_fb->obj;
11297 u32 dspcntr;
11298 u32 reg;
11299
Sourab Gupta84c33a62014-06-02 16:47:17 +053011300 reg = DSPCNTR(intel_crtc->plane);
11301 dspcntr = I915_READ(reg);
11302
Damien Lespiauc5d97472014-10-25 00:11:11 +010011303 if (obj->tiling_mode != I915_TILING_NONE)
11304 dspcntr |= DISPPLANE_TILED;
11305 else
11306 dspcntr &= ~DISPPLANE_TILED;
11307
Sourab Gupta84c33a62014-06-02 16:47:17 +053011308 I915_WRITE(reg, dspcntr);
11309
11310 I915_WRITE(DSPSURF(intel_crtc->plane),
11311 intel_crtc->unpin_work->gtt_offset);
11312 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011313
Damien Lespiauff944562014-11-20 14:58:16 +000011314}
11315
11316/*
11317 * XXX: This is the temporary way to update the plane registers until we get
11318 * around to using the usual plane update functions for MMIO flips
11319 */
11320static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11321{
11322 struct drm_device *dev = intel_crtc->base.dev;
11323 bool atomic_update;
11324 u32 start_vbl_count;
11325
11326 intel_mark_page_flip_active(intel_crtc);
11327
11328 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11329
11330 if (INTEL_INFO(dev)->gen >= 9)
11331 skl_do_mmio_flip(intel_crtc);
11332 else
11333 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11334 ilk_do_mmio_flip(intel_crtc);
11335
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011336 if (atomic_update)
11337 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338}
11339
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011340static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011341{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011342 struct intel_mmio_flip *mmio_flip =
11343 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344
Daniel Vettereed29a52015-05-21 14:21:25 +020011345 if (mmio_flip->req)
11346 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011347 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011348 false, NULL,
11349 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011350
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011351 intel_do_mmio_flip(mmio_flip->crtc);
11352
Daniel Vettereed29a52015-05-21 14:21:25 +020011353 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011354 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011355}
11356
11357static int intel_queue_mmio_flip(struct drm_device *dev,
11358 struct drm_crtc *crtc,
11359 struct drm_framebuffer *fb,
11360 struct drm_i915_gem_object *obj,
11361 struct intel_engine_cs *ring,
11362 uint32_t flags)
11363{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011364 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011365
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011366 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11367 if (mmio_flip == NULL)
11368 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011369
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011370 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011371 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011372 mmio_flip->crtc = to_intel_crtc(crtc);
11373
11374 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11375 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011376
Sourab Gupta84c33a62014-06-02 16:47:17 +053011377 return 0;
11378}
11379
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011380static int intel_default_queue_flip(struct drm_device *dev,
11381 struct drm_crtc *crtc,
11382 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011383 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011384 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011385 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011386{
11387 return -ENODEV;
11388}
11389
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011390static bool __intel_pageflip_stall_check(struct drm_device *dev,
11391 struct drm_crtc *crtc)
11392{
11393 struct drm_i915_private *dev_priv = dev->dev_private;
11394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11395 struct intel_unpin_work *work = intel_crtc->unpin_work;
11396 u32 addr;
11397
11398 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11399 return true;
11400
11401 if (!work->enable_stall_check)
11402 return false;
11403
11404 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011405 if (work->flip_queued_req &&
11406 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011407 return false;
11408
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011409 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011410 }
11411
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011412 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011413 return false;
11414
11415 /* Potential stall - if we see that the flip has happened,
11416 * assume a missed interrupt. */
11417 if (INTEL_INFO(dev)->gen >= 4)
11418 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11419 else
11420 addr = I915_READ(DSPADDR(intel_crtc->plane));
11421
11422 /* There is a potential issue here with a false positive after a flip
11423 * to the same address. We could address this by checking for a
11424 * non-incrementing frame counter.
11425 */
11426 return addr == work->gtt_offset;
11427}
11428
11429void intel_check_page_flip(struct drm_device *dev, int pipe)
11430{
11431 struct drm_i915_private *dev_priv = dev->dev_private;
11432 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011434 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011435
Dave Gordon6c51d462015-03-06 15:34:26 +000011436 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437
11438 if (crtc == NULL)
11439 return;
11440
Daniel Vetterf3260382014-09-15 14:55:23 +020011441 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011442 work = intel_crtc->unpin_work;
11443 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011445 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011447 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011449 if (work != NULL &&
11450 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11451 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011452 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453}
11454
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011455static int intel_crtc_page_flip(struct drm_crtc *crtc,
11456 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011457 struct drm_pending_vblank_event *event,
11458 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459{
11460 struct drm_device *dev = crtc->dev;
11461 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011462 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011463 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011465 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011466 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011467 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011468 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011469 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011470 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471
Matt Roper2ff8fde2014-07-08 07:50:07 -070011472 /*
11473 * drm_mode_page_flip_ioctl() should already catch this, but double
11474 * check to be safe. In the future we may enable pageflipping from
11475 * a disabled primary plane.
11476 */
11477 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11478 return -EBUSY;
11479
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011480 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011481 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011482 return -EINVAL;
11483
11484 /*
11485 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11486 * Note that pitch changes could also affect these register.
11487 */
11488 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011489 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11490 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011491 return -EINVAL;
11492
Chris Wilsonf900db42014-02-20 09:26:13 +000011493 if (i915_terminally_wedged(&dev_priv->gpu_error))
11494 goto out_hang;
11495
Daniel Vetterb14c5672013-09-19 12:18:32 +020011496 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497 if (work == NULL)
11498 return -ENOMEM;
11499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011500 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011501 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011502 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011503 INIT_WORK(&work->work, intel_unpin_work_fn);
11504
Daniel Vetter87b6b102014-05-15 15:33:46 +020011505 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011506 if (ret)
11507 goto free_work;
11508
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011509 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011510 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011511 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011512 /* Before declaring the flip queue wedged, check if
11513 * the hardware completed the operation behind our backs.
11514 */
11515 if (__intel_pageflip_stall_check(dev, crtc)) {
11516 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11517 page_flip_completed(intel_crtc);
11518 } else {
11519 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011520 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011521
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 drm_crtc_vblank_put(crtc);
11523 kfree(work);
11524 return -EBUSY;
11525 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011526 }
11527 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011528 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011530 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11531 flush_workqueue(dev_priv->wq);
11532
Jesse Barnes75dfca82010-02-10 15:09:44 -080011533 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011534 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011535 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011536
Matt Roperf4510a22014-04-01 15:22:40 -070011537 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011538 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011539
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011540 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011541
Chris Wilson89ed88b2015-02-16 14:31:49 +000011542 ret = i915_mutex_lock_interruptible(dev);
11543 if (ret)
11544 goto cleanup;
11545
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011546 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011547 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011548
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011549 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011550 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011551
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011552 if (IS_VALLEYVIEW(dev)) {
11553 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011554 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011555 /* vlv: DISPLAY_FLIP fails to change tiling */
11556 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011557 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011558 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011559 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011560 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011561 if (ring == NULL || ring->id != RCS)
11562 ring = &dev_priv->ring[BCS];
11563 } else {
11564 ring = &dev_priv->ring[RCS];
11565 }
11566
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011567 mmio_flip = use_mmio_flip(ring, obj);
11568
11569 /* When using CS flips, we want to emit semaphores between rings.
11570 * However, when using mmio flips we will create a task to do the
11571 * synchronisation, so all we want here is to pin the framebuffer
11572 * into the display plane and skip any waits.
11573 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011574 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011575 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011576 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011577 if (ret)
11578 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011580 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11581 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011582
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011583 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011584 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11585 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011586 if (ret)
11587 goto cleanup_unpin;
11588
John Harrisonf06cc1b2014-11-24 18:49:37 +000011589 i915_gem_request_assign(&work->flip_queued_req,
11590 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011591 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011592 if (obj->last_write_req) {
11593 ret = i915_gem_check_olr(obj->last_write_req);
11594 if (ret)
11595 goto cleanup_unpin;
11596 }
11597
Sourab Gupta84c33a62014-06-02 16:47:17 +053011598 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011599 page_flip_flags);
11600 if (ret)
11601 goto cleanup_unpin;
11602
John Harrisonf06cc1b2014-11-24 18:49:37 +000011603 i915_gem_request_assign(&work->flip_queued_req,
11604 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011605 }
11606
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011607 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011608 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011609
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011610 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011611 INTEL_FRONTBUFFER_PRIMARY(pipe));
11612
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011613 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011614 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011615 mutex_unlock(&dev->struct_mutex);
11616
Jesse Barnese5510fa2010-07-01 16:48:37 -070011617 trace_i915_flip_request(intel_crtc->plane, obj);
11618
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011619 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011620
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011621cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011622 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011623cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011624 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011625 mutex_unlock(&dev->struct_mutex);
11626cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011627 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011628 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011629
Chris Wilson89ed88b2015-02-16 14:31:49 +000011630 drm_gem_object_unreference_unlocked(&obj->base);
11631 drm_framebuffer_unreference(work->old_fb);
11632
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011633 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011634 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011635 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011636
Daniel Vetter87b6b102014-05-15 15:33:46 +020011637 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011638free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011639 kfree(work);
11640
Chris Wilsonf900db42014-02-20 09:26:13 +000011641 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011642 struct drm_atomic_state *state;
11643 struct drm_plane_state *plane_state;
11644
Chris Wilsonf900db42014-02-20 09:26:13 +000011645out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011646 state = drm_atomic_state_alloc(dev);
11647 if (!state)
11648 return -ENOMEM;
11649 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11650
11651retry:
11652 plane_state = drm_atomic_get_plane_state(state, primary);
11653 ret = PTR_ERR_OR_ZERO(plane_state);
11654 if (!ret) {
11655 drm_atomic_set_fb_for_plane(plane_state, fb);
11656
11657 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11658 if (!ret)
11659 ret = drm_atomic_commit(state);
11660 }
11661
11662 if (ret == -EDEADLK) {
11663 drm_modeset_backoff(state->acquire_ctx);
11664 drm_atomic_state_clear(state);
11665 goto retry;
11666 }
11667
11668 if (ret)
11669 drm_atomic_state_free(state);
11670
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011671 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011672 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011673 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011674 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011675 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011676 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011677 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678}
11679
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011680
11681/**
11682 * intel_wm_need_update - Check whether watermarks need updating
11683 * @plane: drm plane
11684 * @state: new plane state
11685 *
11686 * Check current plane state versus the new one to determine whether
11687 * watermarks need to be recalculated.
11688 *
11689 * Returns true or false.
11690 */
11691static bool intel_wm_need_update(struct drm_plane *plane,
11692 struct drm_plane_state *state)
11693{
11694 /* Update watermarks on tiling changes. */
11695 if (!plane->state->fb || !state->fb ||
11696 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11697 plane->state->rotation != state->rotation)
11698 return true;
11699
11700 if (plane->state->crtc_w != state->crtc_w)
11701 return true;
11702
11703 return false;
11704}
11705
11706int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11707 struct drm_plane_state *plane_state)
11708{
11709 struct drm_crtc *crtc = crtc_state->crtc;
11710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11711 struct drm_plane *plane = plane_state->plane;
11712 struct drm_device *dev = crtc->dev;
11713 struct drm_i915_private *dev_priv = dev->dev_private;
11714 struct intel_plane_state *old_plane_state =
11715 to_intel_plane_state(plane->state);
11716 int idx = intel_crtc->base.base.id, ret;
11717 int i = drm_plane_index(plane);
11718 bool mode_changed = needs_modeset(crtc_state);
11719 bool was_crtc_enabled = crtc->state->active;
11720 bool is_crtc_enabled = crtc_state->active;
11721
11722 bool turn_off, turn_on, visible, was_visible;
11723 struct drm_framebuffer *fb = plane_state->fb;
11724
11725 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11726 plane->type != DRM_PLANE_TYPE_CURSOR) {
11727 ret = skl_update_scaler_plane(
11728 to_intel_crtc_state(crtc_state),
11729 to_intel_plane_state(plane_state));
11730 if (ret)
11731 return ret;
11732 }
11733
11734 /*
11735 * Disabling a plane is always okay; we just need to update
11736 * fb tracking in a special way since cleanup_fb() won't
11737 * get called by the plane helpers.
11738 */
11739 if (old_plane_state->base.fb && !fb)
11740 intel_crtc->atomic.disabled_planes |= 1 << i;
11741
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011742 was_visible = old_plane_state->visible;
11743 visible = to_intel_plane_state(plane_state)->visible;
11744
11745 if (!was_crtc_enabled && WARN_ON(was_visible))
11746 was_visible = false;
11747
11748 if (!is_crtc_enabled && WARN_ON(visible))
11749 visible = false;
11750
11751 if (!was_visible && !visible)
11752 return 0;
11753
11754 turn_off = was_visible && (!visible || mode_changed);
11755 turn_on = visible && (!was_visible || mode_changed);
11756
11757 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11758 plane->base.id, fb ? fb->base.id : -1);
11759
11760 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11761 plane->base.id, was_visible, visible,
11762 turn_off, turn_on, mode_changed);
11763
11764 if (intel_wm_need_update(plane, plane_state))
11765 intel_crtc->atomic.update_wm = true;
11766
11767 switch (plane->type) {
11768 case DRM_PLANE_TYPE_PRIMARY:
11769 if (visible)
11770 intel_crtc->atomic.fb_bits |=
11771 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11772
11773 intel_crtc->atomic.wait_for_flips = true;
11774 intel_crtc->atomic.pre_disable_primary = turn_off;
11775 intel_crtc->atomic.post_enable_primary = turn_on;
11776
11777 if (turn_off)
11778 intel_crtc->atomic.disable_fbc = true;
11779
11780 /*
11781 * FBC does not work on some platforms for rotated
11782 * planes, so disable it when rotation is not 0 and
11783 * update it when rotation is set back to 0.
11784 *
11785 * FIXME: This is redundant with the fbc update done in
11786 * the primary plane enable function except that that
11787 * one is done too late. We eventually need to unify
11788 * this.
11789 */
11790
11791 if (visible &&
11792 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11793 dev_priv->fbc.crtc == intel_crtc &&
11794 plane_state->rotation != BIT(DRM_ROTATE_0))
11795 intel_crtc->atomic.disable_fbc = true;
11796
11797 /*
11798 * BDW signals flip done immediately if the plane
11799 * is disabled, even if the plane enable is already
11800 * armed to occur at the next vblank :(
11801 */
11802 if (turn_on && IS_BROADWELL(dev))
11803 intel_crtc->atomic.wait_vblank = true;
11804
11805 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11806 break;
11807 case DRM_PLANE_TYPE_CURSOR:
11808 if (visible)
11809 intel_crtc->atomic.fb_bits |=
11810 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
11811 break;
11812 case DRM_PLANE_TYPE_OVERLAY:
11813 /*
11814 * 'prepare' is never called when plane is being disabled, so
11815 * we need to handle frontbuffer tracking as a special case
11816 */
11817 if (visible)
11818 intel_crtc->atomic.fb_bits |=
11819 INTEL_FRONTBUFFER_SPRITE(intel_crtc->pipe);
11820
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011821 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011822 intel_crtc->atomic.wait_vblank = true;
11823 intel_crtc->atomic.update_sprite_watermarks |=
11824 1 << i;
11825 }
11826 break;
11827 }
11828 return 0;
11829}
11830
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011831static bool encoders_cloneable(const struct intel_encoder *a,
11832 const struct intel_encoder *b)
11833{
11834 /* masks could be asymmetric, so check both ways */
11835 return a == b || (a->cloneable & (1 << b->type) &&
11836 b->cloneable & (1 << a->type));
11837}
11838
11839static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11840 struct intel_crtc *crtc,
11841 struct intel_encoder *encoder)
11842{
11843 struct intel_encoder *source_encoder;
11844 struct drm_connector *connector;
11845 struct drm_connector_state *connector_state;
11846 int i;
11847
11848 for_each_connector_in_state(state, connector, connector_state, i) {
11849 if (connector_state->crtc != &crtc->base)
11850 continue;
11851
11852 source_encoder =
11853 to_intel_encoder(connector_state->best_encoder);
11854 if (!encoders_cloneable(encoder, source_encoder))
11855 return false;
11856 }
11857
11858 return true;
11859}
11860
11861static bool check_encoder_cloning(struct drm_atomic_state *state,
11862 struct intel_crtc *crtc)
11863{
11864 struct intel_encoder *encoder;
11865 struct drm_connector *connector;
11866 struct drm_connector_state *connector_state;
11867 int i;
11868
11869 for_each_connector_in_state(state, connector, connector_state, i) {
11870 if (connector_state->crtc != &crtc->base)
11871 continue;
11872
11873 encoder = to_intel_encoder(connector_state->best_encoder);
11874 if (!check_single_encoder_cloning(state, crtc, encoder))
11875 return false;
11876 }
11877
11878 return true;
11879}
11880
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011881static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11882 struct drm_crtc_state *crtc_state)
11883{
11884 struct intel_crtc_state *pipe_config =
11885 to_intel_crtc_state(crtc_state);
11886 struct drm_plane *p;
11887 unsigned visible_mask = 0;
11888
11889 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11890 struct drm_plane_state *plane_state =
11891 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11892
11893 if (WARN_ON(!plane_state))
11894 continue;
11895
11896 if (!plane_state->fb)
11897 crtc_state->plane_mask &=
11898 ~(1 << drm_plane_index(p));
11899 else if (to_intel_plane_state(plane_state)->visible)
11900 visible_mask |= 1 << drm_plane_index(p);
11901 }
11902
11903 if (!visible_mask)
11904 return;
11905
11906 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11907}
11908
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011909static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11910 struct drm_crtc_state *crtc_state)
11911{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011912 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011913 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011915 struct intel_crtc_state *pipe_config =
11916 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011917 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011918 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011919 bool mode_changed = needs_modeset(crtc_state);
11920
11921 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11922 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11923 return -EINVAL;
11924 }
11925
11926 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11927 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11928 idx, crtc->state->active, intel_crtc->active);
11929
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011930 /* plane mask is fixed up after all initial planes are calculated */
11931 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11932 intel_crtc_check_initial_planes(crtc, crtc_state);
11933
Maarten Lankhorstad421372015-06-15 12:33:42 +020011934 if (mode_changed && crtc_state->enable &&
11935 dev_priv->display.crtc_compute_clock &&
11936 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11937 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11938 pipe_config);
11939 if (ret)
11940 return ret;
11941 }
11942
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011943 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011944}
11945
Jani Nikula65b38e02015-04-13 11:26:56 +030011946static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011947 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11948 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011949 .atomic_begin = intel_begin_crtc_commit,
11950 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011951 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011952};
11953
Daniel Vetter9a935852012-07-05 22:34:27 +020011954/**
11955 * intel_modeset_update_staged_output_state
11956 *
11957 * Updates the staged output configuration state, e.g. after we've read out the
11958 * current hw state.
11959 */
11960static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11961{
Ville Syrjälä76688512014-01-10 11:28:06 +020011962 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011963 struct intel_encoder *encoder;
11964 struct intel_connector *connector;
11965
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011966 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011967 connector->new_encoder =
11968 to_intel_encoder(connector->base.encoder);
11969 }
11970
Damien Lespiaub2784e12014-08-05 11:29:37 +010011971 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011972 encoder->new_crtc =
11973 to_intel_crtc(encoder->base.crtc);
11974 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011975
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011976 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011977 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011978 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011979}
11980
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011981/* Transitional helper to copy current connector/encoder state to
11982 * connector->state. This is needed so that code that is partially
11983 * converted to atomic does the right thing.
11984 */
11985static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11986{
11987 struct intel_connector *connector;
11988
11989 for_each_intel_connector(dev, connector) {
11990 if (connector->base.encoder) {
11991 connector->base.state->best_encoder =
11992 connector->base.encoder;
11993 connector->base.state->crtc =
11994 connector->base.encoder->crtc;
11995 } else {
11996 connector->base.state->best_encoder = NULL;
11997 connector->base.state->crtc = NULL;
11998 }
11999 }
12000}
12001
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012002static void
Robin Schroereba905b2014-05-18 02:24:50 +020012003connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012004 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012005{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012006 int bpp = pipe_config->pipe_bpp;
12007
12008 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12009 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012010 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012011
12012 /* Don't use an invalid EDID bpc value */
12013 if (connector->base.display_info.bpc &&
12014 connector->base.display_info.bpc * 3 < bpp) {
12015 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12016 bpp, connector->base.display_info.bpc*3);
12017 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12018 }
12019
12020 /* Clamp bpp to 8 on screens without EDID 1.4 */
12021 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12022 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12023 bpp);
12024 pipe_config->pipe_bpp = 24;
12025 }
12026}
12027
12028static int
12029compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012030 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012031{
12032 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012033 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012034 struct drm_connector *connector;
12035 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012036 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012037
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012038 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012039 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012040 else if (INTEL_INFO(dev)->gen >= 5)
12041 bpp = 12*3;
12042 else
12043 bpp = 8*3;
12044
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012045
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012046 pipe_config->pipe_bpp = bpp;
12047
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012048 state = pipe_config->base.state;
12049
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012050 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012051 for_each_connector_in_state(state, connector, connector_state, i) {
12052 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012053 continue;
12054
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012055 connected_sink_compute_bpp(to_intel_connector(connector),
12056 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012057 }
12058
12059 return bpp;
12060}
12061
Daniel Vetter644db712013-09-19 14:53:58 +020012062static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12063{
12064 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12065 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012066 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012067 mode->crtc_hdisplay, mode->crtc_hsync_start,
12068 mode->crtc_hsync_end, mode->crtc_htotal,
12069 mode->crtc_vdisplay, mode->crtc_vsync_start,
12070 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12071}
12072
Daniel Vetterc0b03412013-05-28 12:05:54 +020012073static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012074 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012075 const char *context)
12076{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012077 struct drm_device *dev = crtc->base.dev;
12078 struct drm_plane *plane;
12079 struct intel_plane *intel_plane;
12080 struct intel_plane_state *state;
12081 struct drm_framebuffer *fb;
12082
12083 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12084 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012085
12086 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12087 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12088 pipe_config->pipe_bpp, pipe_config->dither);
12089 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12090 pipe_config->has_pch_encoder,
12091 pipe_config->fdi_lanes,
12092 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12093 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12094 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012095 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12096 pipe_config->has_dp_encoder,
12097 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12098 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12099 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012100
12101 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12102 pipe_config->has_dp_encoder,
12103 pipe_config->dp_m2_n2.gmch_m,
12104 pipe_config->dp_m2_n2.gmch_n,
12105 pipe_config->dp_m2_n2.link_m,
12106 pipe_config->dp_m2_n2.link_n,
12107 pipe_config->dp_m2_n2.tu);
12108
Daniel Vetter55072d12014-11-20 16:10:28 +010012109 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12110 pipe_config->has_audio,
12111 pipe_config->has_infoframe);
12112
Daniel Vetterc0b03412013-05-28 12:05:54 +020012113 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012114 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012115 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012116 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12117 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012118 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012119 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12120 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012121 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12122 crtc->num_scalers,
12123 pipe_config->scaler_state.scaler_users,
12124 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012125 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12126 pipe_config->gmch_pfit.control,
12127 pipe_config->gmch_pfit.pgm_ratios,
12128 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012129 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012130 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012131 pipe_config->pch_pfit.size,
12132 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012133 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012134 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012135
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012136 if (IS_BROXTON(dev)) {
12137 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
12138 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
12139 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
12140 pipe_config->ddi_pll_sel,
12141 pipe_config->dpll_hw_state.ebb0,
12142 pipe_config->dpll_hw_state.pll0,
12143 pipe_config->dpll_hw_state.pll1,
12144 pipe_config->dpll_hw_state.pll2,
12145 pipe_config->dpll_hw_state.pll3,
12146 pipe_config->dpll_hw_state.pll6,
12147 pipe_config->dpll_hw_state.pll8,
12148 pipe_config->dpll_hw_state.pcsdw12);
12149 } else if (IS_SKYLAKE(dev)) {
12150 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12151 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12152 pipe_config->ddi_pll_sel,
12153 pipe_config->dpll_hw_state.ctrl1,
12154 pipe_config->dpll_hw_state.cfgcr1,
12155 pipe_config->dpll_hw_state.cfgcr2);
12156 } else if (HAS_DDI(dev)) {
12157 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12158 pipe_config->ddi_pll_sel,
12159 pipe_config->dpll_hw_state.wrpll);
12160 } else {
12161 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12162 "fp0: 0x%x, fp1: 0x%x\n",
12163 pipe_config->dpll_hw_state.dpll,
12164 pipe_config->dpll_hw_state.dpll_md,
12165 pipe_config->dpll_hw_state.fp0,
12166 pipe_config->dpll_hw_state.fp1);
12167 }
12168
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012169 DRM_DEBUG_KMS("planes on this crtc\n");
12170 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12171 intel_plane = to_intel_plane(plane);
12172 if (intel_plane->pipe != crtc->pipe)
12173 continue;
12174
12175 state = to_intel_plane_state(plane->state);
12176 fb = state->base.fb;
12177 if (!fb) {
12178 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12179 "disabled, scaler_id = %d\n",
12180 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12181 plane->base.id, intel_plane->pipe,
12182 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12183 drm_plane_index(plane), state->scaler_id);
12184 continue;
12185 }
12186
12187 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12188 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12189 plane->base.id, intel_plane->pipe,
12190 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12191 drm_plane_index(plane));
12192 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12193 fb->base.id, fb->width, fb->height, fb->pixel_format);
12194 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12195 state->scaler_id,
12196 state->src.x1 >> 16, state->src.y1 >> 16,
12197 drm_rect_width(&state->src) >> 16,
12198 drm_rect_height(&state->src) >> 16,
12199 state->dst.x1, state->dst.y1,
12200 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12201 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012202}
12203
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012204static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012205{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012206 struct drm_device *dev = state->dev;
12207 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012208 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012209 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012210 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012211 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012212
12213 /*
12214 * Walk the connector list instead of the encoder
12215 * list to detect the problem on ddi platforms
12216 * where there's just one encoder per digital port.
12217 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012218 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012219 if (!connector_state->best_encoder)
12220 continue;
12221
12222 encoder = to_intel_encoder(connector_state->best_encoder);
12223
12224 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012225
12226 switch (encoder->type) {
12227 unsigned int port_mask;
12228 case INTEL_OUTPUT_UNKNOWN:
12229 if (WARN_ON(!HAS_DDI(dev)))
12230 break;
12231 case INTEL_OUTPUT_DISPLAYPORT:
12232 case INTEL_OUTPUT_HDMI:
12233 case INTEL_OUTPUT_EDP:
12234 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12235
12236 /* the same port mustn't appear more than once */
12237 if (used_ports & port_mask)
12238 return false;
12239
12240 used_ports |= port_mask;
12241 default:
12242 break;
12243 }
12244 }
12245
12246 return true;
12247}
12248
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012249static void
12250clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12251{
12252 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012253 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012254 struct intel_dpll_hw_state dpll_hw_state;
12255 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012256 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012257
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012258 /* FIXME: before the switch to atomic started, a new pipe_config was
12259 * kzalloc'd. Code that depends on any field being zero should be
12260 * fixed, so that the crtc_state can be safely duplicated. For now,
12261 * only fields that are know to not cause problems are preserved. */
12262
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012263 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012264 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012265 shared_dpll = crtc_state->shared_dpll;
12266 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012267 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012268
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012269 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012270
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012271 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012272 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012273 crtc_state->shared_dpll = shared_dpll;
12274 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012275 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012276}
12277
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012278static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012279intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012280 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012281{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012282 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012283 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012284 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012285 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012286 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012287 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012288 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012289
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012290 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012291
Daniel Vettere143a212013-07-04 12:01:15 +020012292 pipe_config->cpu_transcoder =
12293 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012294
Imre Deak2960bc92013-07-30 13:36:32 +030012295 /*
12296 * Sanitize sync polarity flags based on requested ones. If neither
12297 * positive or negative polarity is requested, treat this as meaning
12298 * negative polarity.
12299 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012300 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012301 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012302 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012303
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012304 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012305 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012306 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012307
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012308 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12309 * plane pixel format and any sink constraints into account. Returns the
12310 * source plane bpp so that dithering can be selected on mismatches
12311 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012312 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12313 pipe_config);
12314 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012315 goto fail;
12316
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012317 /*
12318 * Determine the real pipe dimensions. Note that stereo modes can
12319 * increase the actual pipe size due to the frame doubling and
12320 * insertion of additional space for blanks between the frame. This
12321 * is stored in the crtc timings. We use the requested mode to do this
12322 * computation to clearly distinguish it from the adjusted mode, which
12323 * can be changed by the connectors in the below retry loop.
12324 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012325 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012326 &pipe_config->pipe_src_w,
12327 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012328
Daniel Vettere29c22c2013-02-21 00:00:16 +010012329encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012330 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012331 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012332 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012333
Daniel Vetter135c81b2013-07-21 21:37:09 +020012334 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012335 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12336 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012337
Daniel Vetter7758a112012-07-08 19:40:39 +020012338 /* Pass our mode to the connectors and the CRTC to give them a chance to
12339 * adjust it according to limitations or connector properties, and also
12340 * a chance to reject the mode entirely.
12341 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012342 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012343 if (connector_state->crtc != crtc)
12344 continue;
12345
12346 encoder = to_intel_encoder(connector_state->best_encoder);
12347
Daniel Vetterefea6e82013-07-21 21:36:59 +020012348 if (!(encoder->compute_config(encoder, pipe_config))) {
12349 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012350 goto fail;
12351 }
12352 }
12353
Daniel Vetterff9a6752013-06-01 17:16:21 +020012354 /* Set default port clock if not overwritten by the encoder. Needs to be
12355 * done afterwards in case the encoder adjusts the mode. */
12356 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012357 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012358 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012359
Daniel Vettera43f6e02013-06-07 23:10:32 +020012360 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012361 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012362 DRM_DEBUG_KMS("CRTC fixup failed\n");
12363 goto fail;
12364 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012365
12366 if (ret == RETRY) {
12367 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12368 ret = -EINVAL;
12369 goto fail;
12370 }
12371
12372 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12373 retry = false;
12374 goto encoder_retry;
12375 }
12376
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012377 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012378 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012379 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012380
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012381 /* Check if we need to force a modeset */
12382 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012383 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012384 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012385 ret = drm_atomic_add_affected_planes(state, crtc);
12386 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012387
12388 /*
12389 * Note we have an issue here with infoframes: current code
12390 * only updates them on the full mode set path per hw
12391 * requirements. So here we should be checking for any
12392 * required changes and forcing a mode set.
12393 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012394fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012395 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012396}
12397
Daniel Vetterea9d7582012-07-10 10:42:52 +020012398static bool intel_crtc_in_use(struct drm_crtc *crtc)
12399{
12400 struct drm_encoder *encoder;
12401 struct drm_device *dev = crtc->dev;
12402
12403 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12404 if (encoder->crtc == crtc)
12405 return true;
12406
12407 return false;
12408}
12409
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012410static void
12411intel_modeset_update_state(struct drm_atomic_state *state)
12412{
12413 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012414 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012415 struct drm_crtc *crtc;
12416 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012417 struct drm_connector *connector;
12418
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012419 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012420
Damien Lespiaub2784e12014-08-05 11:29:37 +010012421 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012422 if (!intel_encoder->base.crtc)
12423 continue;
12424
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012425 crtc = intel_encoder->base.crtc;
12426 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12427 if (!crtc_state || !needs_modeset(crtc->state))
12428 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012429
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012430 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012431 }
12432
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012433 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012434 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012435
Ville Syrjälä76688512014-01-10 11:28:06 +020012436 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012437 for_each_crtc(dev, crtc) {
12438 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012439
12440 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012441
12442 /* Update hwmode for vblank functions */
12443 if (crtc->state->active)
12444 crtc->hwmode = crtc->state->adjusted_mode;
12445 else
12446 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012447 }
12448
12449 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12450 if (!connector->encoder || !connector->encoder->crtc)
12451 continue;
12452
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012453 crtc = connector->encoder->crtc;
12454 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12455 if (!crtc_state || !needs_modeset(crtc->state))
12456 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012457
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012458 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012459 struct drm_property *dpms_property =
12460 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012461
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012462 connector->dpms = DRM_MODE_DPMS_ON;
12463 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012464
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012465 intel_encoder = to_intel_encoder(connector->encoder);
12466 intel_encoder->connectors_active = true;
12467 } else
12468 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012470}
12471
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012472static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012473{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012474 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012475
12476 if (clock1 == clock2)
12477 return true;
12478
12479 if (!clock1 || !clock2)
12480 return false;
12481
12482 diff = abs(clock1 - clock2);
12483
12484 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12485 return true;
12486
12487 return false;
12488}
12489
Daniel Vetter25c5b262012-07-08 22:08:04 +020012490#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12491 list_for_each_entry((intel_crtc), \
12492 &(dev)->mode_config.crtc_list, \
12493 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012494 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012495
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012496static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012497intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012498 struct intel_crtc_state *current_config,
12499 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012500{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012501#define PIPE_CONF_CHECK_X(name) \
12502 if (current_config->name != pipe_config->name) { \
12503 DRM_ERROR("mismatch in " #name " " \
12504 "(expected 0x%08x, found 0x%08x)\n", \
12505 current_config->name, \
12506 pipe_config->name); \
12507 return false; \
12508 }
12509
Daniel Vetter08a24032013-04-19 11:25:34 +020012510#define PIPE_CONF_CHECK_I(name) \
12511 if (current_config->name != pipe_config->name) { \
12512 DRM_ERROR("mismatch in " #name " " \
12513 "(expected %i, found %i)\n", \
12514 current_config->name, \
12515 pipe_config->name); \
12516 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012517 }
12518
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012519/* This is required for BDW+ where there is only one set of registers for
12520 * switching between high and low RR.
12521 * This macro can be used whenever a comparison has to be made between one
12522 * hw state and multiple sw state variables.
12523 */
12524#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12525 if ((current_config->name != pipe_config->name) && \
12526 (current_config->alt_name != pipe_config->name)) { \
12527 DRM_ERROR("mismatch in " #name " " \
12528 "(expected %i or %i, found %i)\n", \
12529 current_config->name, \
12530 current_config->alt_name, \
12531 pipe_config->name); \
12532 return false; \
12533 }
12534
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012535#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12536 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012537 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012538 "(expected %i, found %i)\n", \
12539 current_config->name & (mask), \
12540 pipe_config->name & (mask)); \
12541 return false; \
12542 }
12543
Ville Syrjälä5e550652013-09-06 23:29:07 +030012544#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12545 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12546 DRM_ERROR("mismatch in " #name " " \
12547 "(expected %i, found %i)\n", \
12548 current_config->name, \
12549 pipe_config->name); \
12550 return false; \
12551 }
12552
Daniel Vetterbb760062013-06-06 14:55:52 +020012553#define PIPE_CONF_QUIRK(quirk) \
12554 ((current_config->quirks | pipe_config->quirks) & (quirk))
12555
Daniel Vettereccb1402013-05-22 00:50:22 +020012556 PIPE_CONF_CHECK_I(cpu_transcoder);
12557
Daniel Vetter08a24032013-04-19 11:25:34 +020012558 PIPE_CONF_CHECK_I(has_pch_encoder);
12559 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012560 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12561 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12562 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12563 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12564 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012565
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012566 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012567
12568 if (INTEL_INFO(dev)->gen < 8) {
12569 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12570 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12571 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12572 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12573 PIPE_CONF_CHECK_I(dp_m_n.tu);
12574
12575 if (current_config->has_drrs) {
12576 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12577 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12578 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12579 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12580 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12581 }
12582 } else {
12583 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12584 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12585 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12586 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12587 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12588 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012589
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12591 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12592 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12593 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12594 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012596
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12599 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12600 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12601 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12602 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012603
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012604 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012605 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012606 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12607 IS_VALLEYVIEW(dev))
12608 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012609 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012610
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012611 PIPE_CONF_CHECK_I(has_audio);
12612
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012613 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012614 DRM_MODE_FLAG_INTERLACE);
12615
Daniel Vetterbb760062013-06-06 14:55:52 +020012616 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012617 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012618 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012619 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012620 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012621 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012622 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012623 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012624 DRM_MODE_FLAG_NVSYNC);
12625 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012626
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012627 PIPE_CONF_CHECK_I(pipe_src_w);
12628 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012629
Daniel Vetter99535992014-04-13 12:00:33 +020012630 /*
12631 * FIXME: BIOS likes to set up a cloned config with lvds+external
12632 * screen. Since we don't yet re-compute the pipe config when moving
12633 * just the lvds port away to another pipe the sw tracking won't match.
12634 *
12635 * Proper atomic modesets with recomputed global state will fix this.
12636 * Until then just don't check gmch state for inherited modes.
12637 */
12638 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12639 PIPE_CONF_CHECK_I(gmch_pfit.control);
12640 /* pfit ratios are autocomputed by the hw on gen4+ */
12641 if (INTEL_INFO(dev)->gen < 4)
12642 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12643 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12644 }
12645
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012646 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12647 if (current_config->pch_pfit.enabled) {
12648 PIPE_CONF_CHECK_I(pch_pfit.pos);
12649 PIPE_CONF_CHECK_I(pch_pfit.size);
12650 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012651
Chandra Kondurua1b22782015-04-07 15:28:45 -070012652 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12653
Jesse Barnese59150d2014-01-07 13:30:45 -080012654 /* BDW+ don't expose a synchronous way to read the state */
12655 if (IS_HASWELL(dev))
12656 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012657
Ville Syrjälä282740f2013-09-04 18:30:03 +030012658 PIPE_CONF_CHECK_I(double_wide);
12659
Daniel Vetter26804af2014-06-25 22:01:55 +030012660 PIPE_CONF_CHECK_X(ddi_pll_sel);
12661
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012662 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012663 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012664 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012665 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12666 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012667 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012668 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12669 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12670 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012671
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012672 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12673 PIPE_CONF_CHECK_I(pipe_bpp);
12674
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012675 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012676 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012677
Daniel Vetter66e985c2013-06-05 13:34:20 +020012678#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012679#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012680#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012681#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012682#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012683#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012684
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012685 return true;
12686}
12687
Damien Lespiau08db6652014-11-04 17:06:52 +000012688static void check_wm_state(struct drm_device *dev)
12689{
12690 struct drm_i915_private *dev_priv = dev->dev_private;
12691 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12692 struct intel_crtc *intel_crtc;
12693 int plane;
12694
12695 if (INTEL_INFO(dev)->gen < 9)
12696 return;
12697
12698 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12699 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12700
12701 for_each_intel_crtc(dev, intel_crtc) {
12702 struct skl_ddb_entry *hw_entry, *sw_entry;
12703 const enum pipe pipe = intel_crtc->pipe;
12704
12705 if (!intel_crtc->active)
12706 continue;
12707
12708 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012709 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012710 hw_entry = &hw_ddb.plane[pipe][plane];
12711 sw_entry = &sw_ddb->plane[pipe][plane];
12712
12713 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12714 continue;
12715
12716 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12717 "(expected (%u,%u), found (%u,%u))\n",
12718 pipe_name(pipe), plane + 1,
12719 sw_entry->start, sw_entry->end,
12720 hw_entry->start, hw_entry->end);
12721 }
12722
12723 /* cursor */
12724 hw_entry = &hw_ddb.cursor[pipe];
12725 sw_entry = &sw_ddb->cursor[pipe];
12726
12727 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12728 continue;
12729
12730 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12731 "(expected (%u,%u), found (%u,%u))\n",
12732 pipe_name(pipe),
12733 sw_entry->start, sw_entry->end,
12734 hw_entry->start, hw_entry->end);
12735 }
12736}
12737
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012738static void
12739check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012741 struct intel_connector *connector;
12742
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012743 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744 /* This also checks the encoder/connector hw state with the
12745 * ->get_hw_state callbacks. */
12746 intel_connector_check_state(connector);
12747
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012749 "connector's staged encoder doesn't match current encoder\n");
12750 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012751}
12752
12753static void
12754check_encoder_state(struct drm_device *dev)
12755{
12756 struct intel_encoder *encoder;
12757 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012758
Damien Lespiaub2784e12014-08-05 11:29:37 +010012759 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012760 bool enabled = false;
12761 bool active = false;
12762 enum pipe pipe, tracked_pipe;
12763
12764 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12765 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012766 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012767
Rob Clarke2c719b2014-12-15 13:56:32 -050012768 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012769 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012770 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012771 "encoder's active_connectors set, but no crtc\n");
12772
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012773 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012774 if (connector->base.encoder != &encoder->base)
12775 continue;
12776 enabled = true;
12777 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12778 active = true;
12779 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012780 /*
12781 * for MST connectors if we unplug the connector is gone
12782 * away but the encoder is still connected to a crtc
12783 * until a modeset happens in response to the hotplug.
12784 */
12785 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12786 continue;
12787
Rob Clarke2c719b2014-12-15 13:56:32 -050012788 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012789 "encoder's enabled state mismatch "
12790 "(expected %i, found %i)\n",
12791 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012792 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012793 "active encoder with no crtc\n");
12794
Rob Clarke2c719b2014-12-15 13:56:32 -050012795 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012796 "encoder's computed active state doesn't match tracked active state "
12797 "(expected %i, found %i)\n", active, encoder->connectors_active);
12798
12799 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012800 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012801 "encoder's hw state doesn't match sw tracking "
12802 "(expected %i, found %i)\n",
12803 encoder->connectors_active, active);
12804
12805 if (!encoder->base.crtc)
12806 continue;
12807
12808 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012809 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012810 "active encoder's pipe doesn't match"
12811 "(expected %i, found %i)\n",
12812 tracked_pipe, pipe);
12813
12814 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012815}
12816
12817static void
12818check_crtc_state(struct drm_device *dev)
12819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012821 struct intel_crtc *crtc;
12822 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012823 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012824
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012825 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012826 bool enabled = false;
12827 bool active = false;
12828
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012829 memset(&pipe_config, 0, sizeof(pipe_config));
12830
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012831 DRM_DEBUG_KMS("[CRTC:%d]\n",
12832 crtc->base.base.id);
12833
Matt Roper83d65732015-02-25 13:12:16 -080012834 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012835 "active crtc, but not enabled in sw tracking\n");
12836
Damien Lespiaub2784e12014-08-05 11:29:37 +010012837 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012838 if (encoder->base.crtc != &crtc->base)
12839 continue;
12840 enabled = true;
12841 if (encoder->connectors_active)
12842 active = true;
12843 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012844
Rob Clarke2c719b2014-12-15 13:56:32 -050012845 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012846 "crtc's computed active state doesn't match tracked active state "
12847 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012848 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012849 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012850 "(expected %i, found %i)\n", enabled,
12851 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012853 active = dev_priv->display.get_pipe_config(crtc,
12854 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012855
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012856 /* hw state is inconsistent with the pipe quirk */
12857 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12858 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012859 active = crtc->active;
12860
Damien Lespiaub2784e12014-08-05 11:29:37 +010012861 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012862 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012863 if (encoder->base.crtc != &crtc->base)
12864 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012865 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012866 encoder->get_config(encoder, &pipe_config);
12867 }
12868
Rob Clarke2c719b2014-12-15 13:56:32 -050012869 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012870 "crtc active state doesn't match with hw state "
12871 "(expected %i, found %i)\n", crtc->active, active);
12872
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012873 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12874 "transitional active state does not match atomic hw state "
12875 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12876
Daniel Vetterc0b03412013-05-28 12:05:54 +020012877 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012878 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012879 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012880 intel_dump_pipe_config(crtc, &pipe_config,
12881 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012882 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012883 "[sw state]");
12884 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012885 }
12886}
12887
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012888static void
12889check_shared_dpll_state(struct drm_device *dev)
12890{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012891 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012892 struct intel_crtc *crtc;
12893 struct intel_dpll_hw_state dpll_hw_state;
12894 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012895
12896 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12897 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12898 int enabled_crtcs = 0, active_crtcs = 0;
12899 bool active;
12900
12901 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12902
12903 DRM_DEBUG_KMS("%s\n", pll->name);
12904
12905 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12906
Rob Clarke2c719b2014-12-15 13:56:32 -050012907 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012908 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012909 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012910 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012911 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012912 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012913 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012914 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012915 "pll on state mismatch (expected %i, found %i)\n",
12916 pll->on, active);
12917
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012918 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012919 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012920 enabled_crtcs++;
12921 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12922 active_crtcs++;
12923 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012924 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012925 "pll active crtcs mismatch (expected %i, found %i)\n",
12926 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012927 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012928 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012929 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012930
Rob Clarke2c719b2014-12-15 13:56:32 -050012931 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012932 sizeof(dpll_hw_state)),
12933 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012934 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012935}
12936
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012937void
12938intel_modeset_check_state(struct drm_device *dev)
12939{
Damien Lespiau08db6652014-11-04 17:06:52 +000012940 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012941 check_connector_state(dev);
12942 check_encoder_state(dev);
12943 check_crtc_state(dev);
12944 check_shared_dpll_state(dev);
12945}
12946
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012947void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012948 int dotclock)
12949{
12950 /*
12951 * FDI already provided one idea for the dotclock.
12952 * Yell if the encoder disagrees.
12953 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012954 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012955 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012956 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012957}
12958
Ville Syrjälä80715b22014-05-15 20:23:23 +030012959static void update_scanline_offset(struct intel_crtc *crtc)
12960{
12961 struct drm_device *dev = crtc->base.dev;
12962
12963 /*
12964 * The scanline counter increments at the leading edge of hsync.
12965 *
12966 * On most platforms it starts counting from vtotal-1 on the
12967 * first active line. That means the scanline counter value is
12968 * always one less than what we would expect. Ie. just after
12969 * start of vblank, which also occurs at start of hsync (on the
12970 * last active line), the scanline counter will read vblank_start-1.
12971 *
12972 * On gen2 the scanline counter starts counting from 1 instead
12973 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12974 * to keep the value positive), instead of adding one.
12975 *
12976 * On HSW+ the behaviour of the scanline counter depends on the output
12977 * type. For DP ports it behaves like most other platforms, but on HDMI
12978 * there's an extra 1 line difference. So we need to add two instead of
12979 * one to the value.
12980 */
12981 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012982 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012983 int vtotal;
12984
12985 vtotal = mode->crtc_vtotal;
12986 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12987 vtotal /= 2;
12988
12989 crtc->scanline_offset = vtotal - 1;
12990 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012991 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012992 crtc->scanline_offset = 2;
12993 } else
12994 crtc->scanline_offset = 1;
12995}
12996
Maarten Lankhorstad421372015-06-15 12:33:42 +020012997static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012998{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012999 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013000 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013001 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013002 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013003 struct intel_crtc_state *intel_crtc_state;
13004 struct drm_crtc *crtc;
13005 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013006 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013007
13008 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013009 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013010
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013011 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013012 int dpll;
13013
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013014 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013015 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013016 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013017
Maarten Lankhorstad421372015-06-15 12:33:42 +020013018 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013019 continue;
13020
Maarten Lankhorstad421372015-06-15 12:33:42 +020013021 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013022
Maarten Lankhorstad421372015-06-15 12:33:42 +020013023 if (!shared_dpll)
13024 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13025
13026 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013027 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013028}
13029
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013030/*
13031 * This implements the workaround described in the "notes" section of the mode
13032 * set sequence documentation. When going from no pipes or single pipe to
13033 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13034 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13035 */
13036static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13037{
13038 struct drm_crtc_state *crtc_state;
13039 struct intel_crtc *intel_crtc;
13040 struct drm_crtc *crtc;
13041 struct intel_crtc_state *first_crtc_state = NULL;
13042 struct intel_crtc_state *other_crtc_state = NULL;
13043 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13044 int i;
13045
13046 /* look at all crtc's that are going to be enabled in during modeset */
13047 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13048 intel_crtc = to_intel_crtc(crtc);
13049
13050 if (!crtc_state->active || !needs_modeset(crtc_state))
13051 continue;
13052
13053 if (first_crtc_state) {
13054 other_crtc_state = to_intel_crtc_state(crtc_state);
13055 break;
13056 } else {
13057 first_crtc_state = to_intel_crtc_state(crtc_state);
13058 first_pipe = intel_crtc->pipe;
13059 }
13060 }
13061
13062 /* No workaround needed? */
13063 if (!first_crtc_state)
13064 return 0;
13065
13066 /* w/a possibly needed, check how many crtc's are already enabled. */
13067 for_each_intel_crtc(state->dev, intel_crtc) {
13068 struct intel_crtc_state *pipe_config;
13069
13070 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13071 if (IS_ERR(pipe_config))
13072 return PTR_ERR(pipe_config);
13073
13074 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13075
13076 if (!pipe_config->base.active ||
13077 needs_modeset(&pipe_config->base))
13078 continue;
13079
13080 /* 2 or more enabled crtcs means no need for w/a */
13081 if (enabled_pipe != INVALID_PIPE)
13082 return 0;
13083
13084 enabled_pipe = intel_crtc->pipe;
13085 }
13086
13087 if (enabled_pipe != INVALID_PIPE)
13088 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13089 else if (other_crtc_state)
13090 other_crtc_state->hsw_workaround_pipe = first_pipe;
13091
13092 return 0;
13093}
13094
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013095/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013096static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013097{
13098 struct drm_device *dev = state->dev;
13099 int ret;
13100
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013101 if (!check_digital_port_conflicts(state)) {
13102 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13103 return -EINVAL;
13104 }
13105
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013106 /*
13107 * See if the config requires any additional preparation, e.g.
13108 * to adjust global state with pipes off. We need to do this
13109 * here so we can get the modeset_pipe updated config for the new
13110 * mode set on this crtc. For other crtcs we need to use the
13111 * adjusted_mode bits in the crtc directly.
13112 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013113 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
13114 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
13115 ret = valleyview_modeset_global_pipes(state);
13116 else
13117 ret = broadwell_modeset_global_pipes(state);
13118
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013119 if (ret)
13120 return ret;
13121 }
13122
Maarten Lankhorstad421372015-06-15 12:33:42 +020013123 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013124
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013125 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013126 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013127
Maarten Lankhorstad421372015-06-15 12:33:42 +020013128 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013129}
13130
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013131static int
13132intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013133{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013134 struct drm_crtc *crtc;
13135 struct drm_crtc_state *crtc_state;
13136 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013137 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013138
13139 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013140 if (ret)
13141 return ret;
13142
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013143 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013144 if (!crtc_state->enable) {
13145 if (needs_modeset(crtc_state))
13146 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013147 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013148 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013149
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013150 if (to_intel_crtc_state(crtc_state)->quirks &
13151 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13152 ret = drm_atomic_add_affected_planes(state, crtc);
13153 if (ret)
13154 return ret;
13155
13156 /*
13157 * We ought to handle i915.fastboot here.
13158 * If no modeset is required and the primary plane has
13159 * a fb, update the members of crtc_state as needed,
13160 * and run the necessary updates during vblank evasion.
13161 */
13162 }
13163
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013164 if (!needs_modeset(crtc_state)) {
13165 ret = drm_atomic_add_affected_connectors(state, crtc);
13166 if (ret)
13167 return ret;
13168 }
13169
13170 ret = intel_modeset_pipe_config(crtc,
13171 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013172 if (ret)
13173 return ret;
13174
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013175 if (needs_modeset(crtc_state))
13176 any_ms = true;
13177
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013178 intel_dump_pipe_config(to_intel_crtc(crtc),
13179 to_intel_crtc_state(crtc_state),
13180 "[modeset]");
13181 }
13182
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013183 if (any_ms) {
13184 ret = intel_modeset_checks(state);
13185
13186 if (ret)
13187 return ret;
13188 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013189
13190 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013191}
13192
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013193static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013194{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013195 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013196 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013197 struct drm_crtc *crtc;
13198 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013199 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013200 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013201 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013202
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013203 ret = drm_atomic_helper_prepare_planes(dev, state);
13204 if (ret)
13205 return ret;
13206
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013207 drm_atomic_helper_swap_state(dev, state);
13208
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013209 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13211
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013212 if (!needs_modeset(crtc->state))
13213 continue;
13214
13215 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013216 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013217
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013218 if (crtc_state->active) {
13219 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13220 dev_priv->display.crtc_disable(crtc);
13221 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013222 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013223
Daniel Vetterea9d7582012-07-10 10:42:52 +020013224 /* Only after disabling all output pipelines that will be changed can we
13225 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013226 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013227
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013228 /* The state has been swaped above, so state actually contains the
13229 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013230 if (any_ms)
13231 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013232
Daniel Vettera6778b32012-07-02 09:56:42 +020013233 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013234 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013235 if (needs_modeset(crtc->state) && crtc->state->active) {
13236 update_scanline_offset(to_intel_crtc(crtc));
13237 dev_priv->display.crtc_enable(crtc);
13238 }
13239
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013240 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013241 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013242
Daniel Vettera6778b32012-07-02 09:56:42 +020013243 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013244
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013245 drm_atomic_helper_cleanup_planes(dev, state);
13246
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013247 drm_atomic_state_free(state);
13248
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013249 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013250}
13251
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013252static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013253{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013254 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013255 int ret;
13256
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013257 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013258 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013259 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013260
13261 return ret;
13262}
13263
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013264static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013265{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013266 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013267
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013268 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013269 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013270 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013271
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013272 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013273}
13274
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013275void intel_crtc_restore_mode(struct drm_crtc *crtc)
13276{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013277 struct drm_device *dev = crtc->dev;
13278 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013279 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013280 struct intel_encoder *encoder;
13281 struct intel_connector *connector;
13282 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013283 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013284 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013285
13286 state = drm_atomic_state_alloc(dev);
13287 if (!state) {
13288 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13289 crtc->base.id);
13290 return;
13291 }
13292
13293 state->acquire_ctx = dev->mode_config.acquire_ctx;
13294
13295 /* The force restore path in the HW readout code relies on the staged
13296 * config still keeping the user requested config while the actual
13297 * state has been overwritten by the configuration read from HW. We
13298 * need to copy the staged config to the atomic state, otherwise the
13299 * mode set will just reapply the state the HW is already in. */
13300 for_each_intel_encoder(dev, encoder) {
13301 if (&encoder->new_crtc->base != crtc)
13302 continue;
13303
13304 for_each_intel_connector(dev, connector) {
13305 if (connector->new_encoder != encoder)
13306 continue;
13307
13308 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13309 if (IS_ERR(connector_state)) {
13310 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13311 connector->base.base.id,
13312 connector->base.name,
13313 PTR_ERR(connector_state));
13314 continue;
13315 }
13316
13317 connector_state->crtc = crtc;
13318 connector_state->best_encoder = &encoder->base;
13319 }
13320 }
13321
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013322 for_each_intel_crtc(dev, intel_crtc) {
13323 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13324 continue;
13325
13326 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13327 if (IS_ERR(crtc_state)) {
13328 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13329 intel_crtc->base.base.id,
13330 PTR_ERR(crtc_state));
13331 continue;
13332 }
13333
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013334 crtc_state->base.active = crtc_state->base.enable =
13335 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013336
13337 if (&intel_crtc->base == crtc)
13338 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013339 }
13340
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013341 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13342 crtc->primary->fb, crtc->x, crtc->y);
13343
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013344 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013345 if (ret)
13346 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013347}
13348
Daniel Vetter25c5b262012-07-08 22:08:04 +020013349#undef for_each_intel_crtc_masked
13350
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013351static bool intel_connector_in_mode_set(struct intel_connector *connector,
13352 struct drm_mode_set *set)
13353{
13354 int ro;
13355
13356 for (ro = 0; ro < set->num_connectors; ro++)
13357 if (set->connectors[ro] == &connector->base)
13358 return true;
13359
13360 return false;
13361}
13362
Daniel Vetter2e431052012-07-04 22:42:15 +020013363static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013364intel_modeset_stage_output_state(struct drm_device *dev,
13365 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013366 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013367{
Daniel Vetter9a935852012-07-05 22:34:27 +020013368 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013369 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013370 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013371 struct drm_crtc *crtc;
13372 struct drm_crtc_state *crtc_state;
13373 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013374
Damien Lespiau9abdda72013-02-13 13:29:23 +000013375 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013376 * of connectors. For paranoia, double-check this. */
13377 WARN_ON(!set->fb && (set->num_connectors != 0));
13378 WARN_ON(set->fb && (set->num_connectors == 0));
13379
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013380 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013381 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13382
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013383 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13384 continue;
13385
13386 connector_state =
13387 drm_atomic_get_connector_state(state, &connector->base);
13388 if (IS_ERR(connector_state))
13389 return PTR_ERR(connector_state);
13390
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013391 if (in_mode_set) {
13392 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013393 connector_state->best_encoder =
13394 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013395 }
13396
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013397 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013398 continue;
13399
Daniel Vetter9a935852012-07-05 22:34:27 +020013400 /* If we disable the crtc, disable all its connectors. Also, if
13401 * the connector is on the changing crtc but not on the new
13402 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013403 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013404 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013405
13406 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13407 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013408 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013409 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013410 }
13411 /* connector->new_encoder is now updated for all connectors. */
13412
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013413 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13414 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013415
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013416 if (!connector_state->best_encoder) {
13417 ret = drm_atomic_set_crtc_for_connector(connector_state,
13418 NULL);
13419 if (ret)
13420 return ret;
13421
Daniel Vetter50f56112012-07-02 09:35:43 +020013422 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013423 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013424
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013425 if (intel_connector_in_mode_set(connector, set)) {
13426 struct drm_crtc *crtc = connector->base.state->crtc;
13427
13428 /* If this connector was in a previous crtc, add it
13429 * to the state. We might need to disable it. */
13430 if (crtc) {
13431 crtc_state =
13432 drm_atomic_get_crtc_state(state, crtc);
13433 if (IS_ERR(crtc_state))
13434 return PTR_ERR(crtc_state);
13435 }
13436
13437 ret = drm_atomic_set_crtc_for_connector(connector_state,
13438 set->crtc);
13439 if (ret)
13440 return ret;
13441 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013442
13443 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013444 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13445 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013446 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013447 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013448
Daniel Vetter9a935852012-07-05 22:34:27 +020013449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13450 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013451 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013452 connector_state->crtc->base.id);
13453
13454 if (connector_state->best_encoder != &connector->encoder->base)
13455 connector->encoder =
13456 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013457 }
13458
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013459 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013460 bool has_connectors;
13461
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013462 ret = drm_atomic_add_affected_connectors(state, crtc);
13463 if (ret)
13464 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013465
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013466 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13467 if (has_connectors != crtc_state->enable)
13468 crtc_state->enable =
13469 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013470 }
13471
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013472 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13473 set->fb, set->x, set->y);
13474 if (ret)
13475 return ret;
13476
13477 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13478 if (IS_ERR(crtc_state))
13479 return PTR_ERR(crtc_state);
13480
Matt Roperce522992015-06-05 15:08:24 -070013481 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13482 if (ret)
13483 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013484
13485 if (set->num_connectors)
13486 crtc_state->active = true;
13487
Daniel Vetter2e431052012-07-04 22:42:15 +020013488 return 0;
13489}
13490
13491static int intel_crtc_set_config(struct drm_mode_set *set)
13492{
13493 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013494 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013495 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013496
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013497 BUG_ON(!set);
13498 BUG_ON(!set->crtc);
13499 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013500
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013501 /* Enforce sane interface api - has been abused by the fb helper. */
13502 BUG_ON(!set->mode && set->fb);
13503 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013504
Daniel Vetter2e431052012-07-04 22:42:15 +020013505 if (set->fb) {
13506 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13507 set->crtc->base.id, set->fb->base.id,
13508 (int)set->num_connectors, set->x, set->y);
13509 } else {
13510 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013511 }
13512
13513 dev = set->crtc->dev;
13514
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013515 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013516 if (!state)
13517 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013518
13519 state->acquire_ctx = dev->mode_config.acquire_ctx;
13520
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013521 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013522 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013523 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013524
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013525 ret = intel_modeset_compute_config(state);
13526 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013527 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013528
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013529 intel_update_pipe_size(to_intel_crtc(set->crtc));
13530
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013531 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013532 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013533 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13534 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013535 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013536
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013537out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013538 if (ret)
13539 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013540 return ret;
13541}
13542
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013543static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013544 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013545 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013546 .destroy = intel_crtc_destroy,
13547 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013548 .atomic_duplicate_state = intel_crtc_duplicate_state,
13549 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013550};
13551
Daniel Vetter53589012013-06-05 13:34:16 +020013552static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13553 struct intel_shared_dpll *pll,
13554 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013555{
Daniel Vetter53589012013-06-05 13:34:16 +020013556 uint32_t val;
13557
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013558 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013559 return false;
13560
Daniel Vetter53589012013-06-05 13:34:16 +020013561 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013562 hw_state->dpll = val;
13563 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13564 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013565
13566 return val & DPLL_VCO_ENABLE;
13567}
13568
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013569static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13570 struct intel_shared_dpll *pll)
13571{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013572 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13573 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013574}
13575
Daniel Vettere7b903d2013-06-05 13:34:14 +020013576static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13577 struct intel_shared_dpll *pll)
13578{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013579 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013580 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013581
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013582 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013583
13584 /* Wait for the clocks to stabilize. */
13585 POSTING_READ(PCH_DPLL(pll->id));
13586 udelay(150);
13587
13588 /* The pixel multiplier can only be updated once the
13589 * DPLL is enabled and the clocks are stable.
13590 *
13591 * So write it again.
13592 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013593 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013594 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013595 udelay(200);
13596}
13597
13598static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13599 struct intel_shared_dpll *pll)
13600{
13601 struct drm_device *dev = dev_priv->dev;
13602 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013603
13604 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013605 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013606 if (intel_crtc_to_shared_dpll(crtc) == pll)
13607 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13608 }
13609
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013610 I915_WRITE(PCH_DPLL(pll->id), 0);
13611 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013612 udelay(200);
13613}
13614
Daniel Vetter46edb022013-06-05 13:34:12 +020013615static char *ibx_pch_dpll_names[] = {
13616 "PCH DPLL A",
13617 "PCH DPLL B",
13618};
13619
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013620static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013621{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013623 int i;
13624
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013625 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013626
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013627 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013628 dev_priv->shared_dplls[i].id = i;
13629 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013630 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013631 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13632 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013633 dev_priv->shared_dplls[i].get_hw_state =
13634 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013635 }
13636}
13637
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013638static void intel_shared_dpll_init(struct drm_device *dev)
13639{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013640 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013641
Ville Syrjäläb6283052015-06-03 15:45:07 +030013642 intel_update_cdclk(dev);
13643
Daniel Vetter9cd86932014-06-25 22:01:57 +030013644 if (HAS_DDI(dev))
13645 intel_ddi_pll_init(dev);
13646 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013647 ibx_pch_dpll_init(dev);
13648 else
13649 dev_priv->num_shared_dpll = 0;
13650
13651 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013652}
13653
Matt Roper6beb8c232014-12-01 15:40:14 -080013654/**
13655 * intel_prepare_plane_fb - Prepare fb for usage on plane
13656 * @plane: drm plane to prepare for
13657 * @fb: framebuffer to prepare for presentation
13658 *
13659 * Prepares a framebuffer for usage on a display plane. Generally this
13660 * involves pinning the underlying object and updating the frontbuffer tracking
13661 * bits. Some older platforms need special physical address handling for
13662 * cursor planes.
13663 *
13664 * Returns 0 on success, negative error code on failure.
13665 */
13666int
13667intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013668 struct drm_framebuffer *fb,
13669 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013670{
13671 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013672 struct intel_plane *intel_plane = to_intel_plane(plane);
13673 enum pipe pipe = intel_plane->pipe;
13674 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13675 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13676 unsigned frontbuffer_bits = 0;
13677 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013678
Matt Roperea2c67b2014-12-23 10:41:52 -080013679 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013680 return 0;
13681
Matt Roper6beb8c232014-12-01 15:40:14 -080013682 switch (plane->type) {
13683 case DRM_PLANE_TYPE_PRIMARY:
13684 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13685 break;
13686 case DRM_PLANE_TYPE_CURSOR:
13687 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13688 break;
13689 case DRM_PLANE_TYPE_OVERLAY:
13690 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13691 break;
13692 }
Matt Roper465c1202014-05-29 08:06:54 -070013693
Matt Roper4c345742014-07-09 16:22:10 -070013694 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013695
Matt Roper6beb8c232014-12-01 15:40:14 -080013696 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13697 INTEL_INFO(dev)->cursor_needs_physical) {
13698 int align = IS_I830(dev) ? 16 * 1024 : 256;
13699 ret = i915_gem_object_attach_phys(obj, align);
13700 if (ret)
13701 DRM_DEBUG_KMS("failed to attach phys object\n");
13702 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013703 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013704 }
13705
13706 if (ret == 0)
13707 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13708
13709 mutex_unlock(&dev->struct_mutex);
13710
13711 return ret;
13712}
13713
Matt Roper38f3ce32014-12-02 07:45:25 -080013714/**
13715 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13716 * @plane: drm plane to clean up for
13717 * @fb: old framebuffer that was on plane
13718 *
13719 * Cleans up a framebuffer that has just been removed from a plane.
13720 */
13721void
13722intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013723 struct drm_framebuffer *fb,
13724 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013725{
13726 struct drm_device *dev = plane->dev;
13727 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13728
13729 if (WARN_ON(!obj))
13730 return;
13731
13732 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13733 !INTEL_INFO(dev)->cursor_needs_physical) {
13734 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013735 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013736 mutex_unlock(&dev->struct_mutex);
13737 }
Matt Roper465c1202014-05-29 08:06:54 -070013738}
13739
Chandra Konduru6156a452015-04-27 13:48:39 -070013740int
13741skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13742{
13743 int max_scale;
13744 struct drm_device *dev;
13745 struct drm_i915_private *dev_priv;
13746 int crtc_clock, cdclk;
13747
13748 if (!intel_crtc || !crtc_state)
13749 return DRM_PLANE_HELPER_NO_SCALING;
13750
13751 dev = intel_crtc->base.dev;
13752 dev_priv = dev->dev_private;
13753 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13754 cdclk = dev_priv->display.get_display_clock_speed(dev);
13755
13756 if (!crtc_clock || !cdclk)
13757 return DRM_PLANE_HELPER_NO_SCALING;
13758
13759 /*
13760 * skl max scale is lower of:
13761 * close to 3 but not 3, -1 is for that purpose
13762 * or
13763 * cdclk/crtc_clock
13764 */
13765 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13766
13767 return max_scale;
13768}
13769
Matt Roper465c1202014-05-29 08:06:54 -070013770static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013771intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013772 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013773 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013774{
Matt Roper2b875c22014-12-01 15:40:13 -080013775 struct drm_crtc *crtc = state->base.crtc;
13776 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013777 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013778 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13779 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013780
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013781 /* use scaler when colorkey is not required */
13782 if (INTEL_INFO(plane->dev)->gen >= 9 &&
13783 to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13784 min_scale = 1;
13785 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013786 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013787 }
Sonika Jindald8106362015-04-10 14:37:28 +053013788
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013789 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13790 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013791 min_scale, max_scale,
13792 can_position, true,
13793 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013794}
13795
Gustavo Padovan14af2932014-10-24 14:51:31 +010013796static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013797intel_commit_primary_plane(struct drm_plane *plane,
13798 struct intel_plane_state *state)
13799{
Matt Roper2b875c22014-12-01 15:40:13 -080013800 struct drm_crtc *crtc = state->base.crtc;
13801 struct drm_framebuffer *fb = state->base.fb;
13802 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013803 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013804 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013805 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013806
Matt Roperea2c67b2014-12-23 10:41:52 -080013807 crtc = crtc ? crtc : plane->crtc;
13808 intel_crtc = to_intel_crtc(crtc);
13809
Matt Ropercf4c7c12014-12-04 10:27:42 -080013810 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013811 crtc->x = src->x1 >> 16;
13812 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013813
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013814 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013815 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013816
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013817 if (state->visible)
13818 /* FIXME: kill this fastboot hack */
13819 intel_update_pipe_size(intel_crtc);
13820
13821 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013822}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013823
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013824static void
13825intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013826 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013827{
13828 struct drm_device *dev = plane->dev;
13829 struct drm_i915_private *dev_priv = dev->dev_private;
13830
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013831 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13832}
13833
Matt Roper32b7eee2014-12-24 07:59:06 -080013834static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13835{
13836 struct drm_device *dev = crtc->dev;
13837 struct drm_i915_private *dev_priv = dev->dev_private;
13838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013839
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013840 if (!needs_modeset(crtc->state))
13841 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013842
13843 if (intel_crtc->atomic.update_wm)
13844 intel_update_watermarks(crtc);
13845
13846 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013847
13848 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013849 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013850 intel_crtc->atomic.evade =
13851 intel_pipe_update_start(intel_crtc,
13852 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013853
13854 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13855 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013856}
13857
13858static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13859{
13860 struct drm_device *dev = crtc->dev;
13861 struct drm_i915_private *dev_priv = dev->dev_private;
13862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013863
Matt Roperc34c9ee2014-12-23 10:41:50 -080013864 if (intel_crtc->atomic.evade)
13865 intel_pipe_update_end(intel_crtc,
13866 intel_crtc->atomic.start_vbl_count);
13867
Matt Roper32b7eee2014-12-24 07:59:06 -080013868 intel_runtime_pm_put(dev_priv);
13869
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013870 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013871}
13872
Matt Ropercf4c7c12014-12-04 10:27:42 -080013873/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013874 * intel_plane_destroy - destroy a plane
13875 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013876 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013877 * Common destruction function for all types of planes (primary, cursor,
13878 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013879 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013880void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013881{
13882 struct intel_plane *intel_plane = to_intel_plane(plane);
13883 drm_plane_cleanup(plane);
13884 kfree(intel_plane);
13885}
13886
Matt Roper65a3fea2015-01-21 16:35:42 -080013887const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013888 .update_plane = drm_atomic_helper_update_plane,
13889 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013890 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013891 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013892 .atomic_get_property = intel_plane_atomic_get_property,
13893 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013894 .atomic_duplicate_state = intel_plane_duplicate_state,
13895 .atomic_destroy_state = intel_plane_destroy_state,
13896
Matt Roper465c1202014-05-29 08:06:54 -070013897};
13898
13899static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13900 int pipe)
13901{
13902 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013903 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013904 const uint32_t *intel_primary_formats;
13905 int num_formats;
13906
13907 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13908 if (primary == NULL)
13909 return NULL;
13910
Matt Roper8e7d6882015-01-21 16:35:41 -080013911 state = intel_create_plane_state(&primary->base);
13912 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013913 kfree(primary);
13914 return NULL;
13915 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013916 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013917
Matt Roper465c1202014-05-29 08:06:54 -070013918 primary->can_scale = false;
13919 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013920 if (INTEL_INFO(dev)->gen >= 9) {
13921 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013922 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013923 }
Matt Roper465c1202014-05-29 08:06:54 -070013924 primary->pipe = pipe;
13925 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013926 primary->check_plane = intel_check_primary_plane;
13927 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013928 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013929 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013930 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13931 primary->plane = !pipe;
13932
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013933 if (INTEL_INFO(dev)->gen >= 9) {
13934 intel_primary_formats = skl_primary_formats;
13935 num_formats = ARRAY_SIZE(skl_primary_formats);
13936 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013937 intel_primary_formats = i965_primary_formats;
13938 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013939 } else {
13940 intel_primary_formats = i8xx_primary_formats;
13941 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013942 }
13943
13944 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013945 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013946 intel_primary_formats, num_formats,
13947 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013948
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013949 if (INTEL_INFO(dev)->gen >= 4)
13950 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013951
Matt Roperea2c67b2014-12-23 10:41:52 -080013952 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13953
Matt Roper465c1202014-05-29 08:06:54 -070013954 return &primary->base;
13955}
13956
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013957void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13958{
13959 if (!dev->mode_config.rotation_property) {
13960 unsigned long flags = BIT(DRM_ROTATE_0) |
13961 BIT(DRM_ROTATE_180);
13962
13963 if (INTEL_INFO(dev)->gen >= 9)
13964 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13965
13966 dev->mode_config.rotation_property =
13967 drm_mode_create_rotation_property(dev, flags);
13968 }
13969 if (dev->mode_config.rotation_property)
13970 drm_object_attach_property(&plane->base.base,
13971 dev->mode_config.rotation_property,
13972 plane->base.state->rotation);
13973}
13974
Matt Roper3d7d6512014-06-10 08:28:13 -070013975static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013976intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013977 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013978 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013979{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013980 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013981 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013982 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013983 unsigned stride;
13984 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013985
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013986 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13987 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013988 DRM_PLANE_HELPER_NO_SCALING,
13989 DRM_PLANE_HELPER_NO_SCALING,
13990 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013991 if (ret)
13992 return ret;
13993
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013994 /* if we want to turn off the cursor ignore width and height */
13995 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013996 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013997
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013998 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013999 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014000 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14001 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014002 return -EINVAL;
14003 }
14004
Matt Roperea2c67b2014-12-23 10:41:52 -080014005 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14006 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014007 DRM_DEBUG_KMS("buffer is too small\n");
14008 return -ENOMEM;
14009 }
14010
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014011 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014012 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014013 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014014 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014015
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014016 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014017}
14018
Matt Roperf4a2cf22014-12-01 15:40:12 -080014019static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014020intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014021 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014022{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014023 intel_crtc_update_cursor(crtc, false);
14024}
14025
14026static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014027intel_commit_cursor_plane(struct drm_plane *plane,
14028 struct intel_plane_state *state)
14029{
Matt Roper2b875c22014-12-01 15:40:13 -080014030 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014031 struct drm_device *dev = plane->dev;
14032 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014033 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014034 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014035
Matt Roperea2c67b2014-12-23 10:41:52 -080014036 crtc = crtc ? crtc : plane->crtc;
14037 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014038
Matt Roperea2c67b2014-12-23 10:41:52 -080014039 plane->fb = state->base.fb;
14040 crtc->cursor_x = state->base.crtc_x;
14041 crtc->cursor_y = state->base.crtc_y;
14042
Gustavo Padovana912f122014-12-01 15:40:10 -080014043 if (intel_crtc->cursor_bo == obj)
14044 goto update;
14045
Matt Roperf4a2cf22014-12-01 15:40:12 -080014046 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014047 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014048 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014049 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014050 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014051 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014052
Gustavo Padovana912f122014-12-01 15:40:10 -080014053 intel_crtc->cursor_addr = addr;
14054 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014055
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014056update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014057 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014058 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014059}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014060
Matt Roper3d7d6512014-06-10 08:28:13 -070014061static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14062 int pipe)
14063{
14064 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014065 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014066
14067 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14068 if (cursor == NULL)
14069 return NULL;
14070
Matt Roper8e7d6882015-01-21 16:35:41 -080014071 state = intel_create_plane_state(&cursor->base);
14072 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014073 kfree(cursor);
14074 return NULL;
14075 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014076 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014077
Matt Roper3d7d6512014-06-10 08:28:13 -070014078 cursor->can_scale = false;
14079 cursor->max_downscale = 1;
14080 cursor->pipe = pipe;
14081 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080014082 cursor->check_plane = intel_check_cursor_plane;
14083 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014084 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014085
14086 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014087 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014088 intel_cursor_formats,
14089 ARRAY_SIZE(intel_cursor_formats),
14090 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014091
14092 if (INTEL_INFO(dev)->gen >= 4) {
14093 if (!dev->mode_config.rotation_property)
14094 dev->mode_config.rotation_property =
14095 drm_mode_create_rotation_property(dev,
14096 BIT(DRM_ROTATE_0) |
14097 BIT(DRM_ROTATE_180));
14098 if (dev->mode_config.rotation_property)
14099 drm_object_attach_property(&cursor->base.base,
14100 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014101 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014102 }
14103
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014104 if (INTEL_INFO(dev)->gen >=9)
14105 state->scaler_id = -1;
14106
Matt Roperea2c67b2014-12-23 10:41:52 -080014107 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14108
Matt Roper3d7d6512014-06-10 08:28:13 -070014109 return &cursor->base;
14110}
14111
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014112static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14113 struct intel_crtc_state *crtc_state)
14114{
14115 int i;
14116 struct intel_scaler *intel_scaler;
14117 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14118
14119 for (i = 0; i < intel_crtc->num_scalers; i++) {
14120 intel_scaler = &scaler_state->scalers[i];
14121 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014122 intel_scaler->mode = PS_SCALER_MODE_DYN;
14123 }
14124
14125 scaler_state->scaler_id = -1;
14126}
14127
Hannes Ederb358d0a2008-12-18 21:18:47 +010014128static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014129{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014131 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014132 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014133 struct drm_plane *primary = NULL;
14134 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014135 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014136
Daniel Vetter955382f2013-09-19 14:05:45 +020014137 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014138 if (intel_crtc == NULL)
14139 return;
14140
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014141 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14142 if (!crtc_state)
14143 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014144 intel_crtc->config = crtc_state;
14145 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014146 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014147
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014148 /* initialize shared scalers */
14149 if (INTEL_INFO(dev)->gen >= 9) {
14150 if (pipe == PIPE_C)
14151 intel_crtc->num_scalers = 1;
14152 else
14153 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14154
14155 skl_init_scalers(dev, intel_crtc, crtc_state);
14156 }
14157
Matt Roper465c1202014-05-29 08:06:54 -070014158 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014159 if (!primary)
14160 goto fail;
14161
14162 cursor = intel_cursor_plane_create(dev, pipe);
14163 if (!cursor)
14164 goto fail;
14165
Matt Roper465c1202014-05-29 08:06:54 -070014166 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014167 cursor, &intel_crtc_funcs);
14168 if (ret)
14169 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014170
14171 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014172 for (i = 0; i < 256; i++) {
14173 intel_crtc->lut_r[i] = i;
14174 intel_crtc->lut_g[i] = i;
14175 intel_crtc->lut_b[i] = i;
14176 }
14177
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014178 /*
14179 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014180 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014181 */
Jesse Barnes80824002009-09-10 15:28:06 -070014182 intel_crtc->pipe = pipe;
14183 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014184 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014185 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014186 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014187 }
14188
Chris Wilson4b0e3332014-05-30 16:35:26 +030014189 intel_crtc->cursor_base = ~0;
14190 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014191 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014192
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014193 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14194 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14195 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14196 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14197
Jesse Barnes79e53942008-11-07 14:24:08 -080014198 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014199
14200 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014201 return;
14202
14203fail:
14204 if (primary)
14205 drm_plane_cleanup(primary);
14206 if (cursor)
14207 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014208 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014209 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014210}
14211
Jesse Barnes752aa882013-10-31 18:55:49 +020014212enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14213{
14214 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014215 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014216
Rob Clark51fd3712013-11-19 12:10:12 -050014217 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014218
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014219 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014220 return INVALID_PIPE;
14221
14222 return to_intel_crtc(encoder->crtc)->pipe;
14223}
14224
Carl Worth08d7b3d2009-04-29 14:43:54 -070014225int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014226 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014227{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014228 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014229 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014230 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014231
Rob Clark7707e652014-07-17 23:30:04 -040014232 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014233
Rob Clark7707e652014-07-17 23:30:04 -040014234 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014235 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014236 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014237 }
14238
Rob Clark7707e652014-07-17 23:30:04 -040014239 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014240 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014241
Daniel Vetterc05422d2009-08-11 16:05:30 +020014242 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014243}
14244
Daniel Vetter66a92782012-07-12 20:08:18 +020014245static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014246{
Daniel Vetter66a92782012-07-12 20:08:18 +020014247 struct drm_device *dev = encoder->base.dev;
14248 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014249 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014250 int entry = 0;
14251
Damien Lespiaub2784e12014-08-05 11:29:37 +010014252 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014253 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014254 index_mask |= (1 << entry);
14255
Jesse Barnes79e53942008-11-07 14:24:08 -080014256 entry++;
14257 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258
Jesse Barnes79e53942008-11-07 14:24:08 -080014259 return index_mask;
14260}
14261
Chris Wilson4d302442010-12-14 19:21:29 +000014262static bool has_edp_a(struct drm_device *dev)
14263{
14264 struct drm_i915_private *dev_priv = dev->dev_private;
14265
14266 if (!IS_MOBILE(dev))
14267 return false;
14268
14269 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14270 return false;
14271
Damien Lespiaue3589902014-02-07 19:12:50 +000014272 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014273 return false;
14274
14275 return true;
14276}
14277
Jesse Barnes84b4e042014-06-25 08:24:29 -070014278static bool intel_crt_present(struct drm_device *dev)
14279{
14280 struct drm_i915_private *dev_priv = dev->dev_private;
14281
Damien Lespiau884497e2013-12-03 13:56:23 +000014282 if (INTEL_INFO(dev)->gen >= 9)
14283 return false;
14284
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014285 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014286 return false;
14287
14288 if (IS_CHERRYVIEW(dev))
14289 return false;
14290
14291 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14292 return false;
14293
14294 return true;
14295}
14296
Jesse Barnes79e53942008-11-07 14:24:08 -080014297static void intel_setup_outputs(struct drm_device *dev)
14298{
Eric Anholt725e30a2009-01-22 13:01:02 -080014299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014300 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014301 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014302
Daniel Vetterc9093352013-06-06 22:22:47 +020014303 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014304
Jesse Barnes84b4e042014-06-25 08:24:29 -070014305 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014306 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014307
Vandana Kannanc776eb22014-08-19 12:05:01 +053014308 if (IS_BROXTON(dev)) {
14309 /*
14310 * FIXME: Broxton doesn't support port detection via the
14311 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14312 * detect the ports.
14313 */
14314 intel_ddi_init(dev, PORT_A);
14315 intel_ddi_init(dev, PORT_B);
14316 intel_ddi_init(dev, PORT_C);
14317 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014318 int found;
14319
Jesse Barnesde31fac2015-03-06 15:53:32 -080014320 /*
14321 * Haswell uses DDI functions to detect digital outputs.
14322 * On SKL pre-D0 the strap isn't connected, so we assume
14323 * it's there.
14324 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014325 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014326 /* WaIgnoreDDIAStrap: skl */
14327 if (found ||
14328 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014329 intel_ddi_init(dev, PORT_A);
14330
14331 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14332 * register */
14333 found = I915_READ(SFUSE_STRAP);
14334
14335 if (found & SFUSE_STRAP_DDIB_DETECTED)
14336 intel_ddi_init(dev, PORT_B);
14337 if (found & SFUSE_STRAP_DDIC_DETECTED)
14338 intel_ddi_init(dev, PORT_C);
14339 if (found & SFUSE_STRAP_DDID_DETECTED)
14340 intel_ddi_init(dev, PORT_D);
14341 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014342 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014343 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014344
14345 if (has_edp_a(dev))
14346 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014347
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014348 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014349 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014350 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014351 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014352 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014353 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014354 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014355 }
14356
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014357 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014358 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014359
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014360 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014361 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014362
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014363 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014364 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014365
Daniel Vetter270b3042012-10-27 15:52:05 +020014366 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014367 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014368 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014369 /*
14370 * The DP_DETECTED bit is the latched state of the DDC
14371 * SDA pin at boot. However since eDP doesn't require DDC
14372 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14373 * eDP ports may have been muxed to an alternate function.
14374 * Thus we can't rely on the DP_DETECTED bit alone to detect
14375 * eDP ports. Consult the VBT as well as DP_DETECTED to
14376 * detect eDP ports.
14377 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014378 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14379 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014380 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14381 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014382 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14383 intel_dp_is_edp(dev, PORT_B))
14384 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014385
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014386 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14387 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014388 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14389 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014390 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14391 intel_dp_is_edp(dev, PORT_C))
14392 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014393
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014394 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014395 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014396 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14397 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014398 /* eDP not supported on port D, so don't check VBT */
14399 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14400 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014401 }
14402
Jani Nikula3cfca972013-08-27 15:12:26 +030014403 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014404 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014405 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014406
Paulo Zanonie2debe92013-02-18 19:00:27 -030014407 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014408 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014409 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014410 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14411 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014412 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014413 }
Ma Ling27185ae2009-08-24 13:50:23 +080014414
Imre Deake7281ea2013-05-08 13:14:08 +030014415 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014416 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014417 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014418
14419 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014420
Paulo Zanonie2debe92013-02-18 19:00:27 -030014421 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014422 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014423 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014424 }
Ma Ling27185ae2009-08-24 13:50:23 +080014425
Paulo Zanonie2debe92013-02-18 19:00:27 -030014426 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014427
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014428 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14429 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014430 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014431 }
Imre Deake7281ea2013-05-08 13:14:08 +030014432 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014433 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014434 }
Ma Ling27185ae2009-08-24 13:50:23 +080014435
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014436 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014437 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014438 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014439 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014440 intel_dvo_init(dev);
14441
Zhenyu Wang103a1962009-11-27 11:44:36 +080014442 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014443 intel_tv_init(dev);
14444
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014445 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014446
Damien Lespiaub2784e12014-08-05 11:29:37 +010014447 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014448 encoder->base.possible_crtcs = encoder->crtc_mask;
14449 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014450 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014451 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014452
Paulo Zanonidde86e22012-12-01 12:04:25 -020014453 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014454
14455 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014456}
14457
14458static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14459{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014460 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014461 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014462
Daniel Vetteref2d6332014-02-10 18:00:38 +010014463 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014464 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014465 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014466 drm_gem_object_unreference(&intel_fb->obj->base);
14467 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468 kfree(intel_fb);
14469}
14470
14471static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014472 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014473 unsigned int *handle)
14474{
14475 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014476 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014477
Chris Wilson05394f32010-11-08 19:18:58 +000014478 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014479}
14480
14481static const struct drm_framebuffer_funcs intel_fb_funcs = {
14482 .destroy = intel_user_framebuffer_destroy,
14483 .create_handle = intel_user_framebuffer_create_handle,
14484};
14485
Damien Lespiaub3218032015-02-27 11:15:18 +000014486static
14487u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14488 uint32_t pixel_format)
14489{
14490 u32 gen = INTEL_INFO(dev)->gen;
14491
14492 if (gen >= 9) {
14493 /* "The stride in bytes must not exceed the of the size of 8K
14494 * pixels and 32K bytes."
14495 */
14496 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14497 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14498 return 32*1024;
14499 } else if (gen >= 4) {
14500 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14501 return 16*1024;
14502 else
14503 return 32*1024;
14504 } else if (gen >= 3) {
14505 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14506 return 8*1024;
14507 else
14508 return 16*1024;
14509 } else {
14510 /* XXX DSPC is limited to 4k tiled */
14511 return 8*1024;
14512 }
14513}
14514
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014515static int intel_framebuffer_init(struct drm_device *dev,
14516 struct intel_framebuffer *intel_fb,
14517 struct drm_mode_fb_cmd2 *mode_cmd,
14518 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014519{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014520 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014521 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014522 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014523
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014524 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14525
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014526 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14527 /* Enforce that fb modifier and tiling mode match, but only for
14528 * X-tiled. This is needed for FBC. */
14529 if (!!(obj->tiling_mode == I915_TILING_X) !=
14530 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14531 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14532 return -EINVAL;
14533 }
14534 } else {
14535 if (obj->tiling_mode == I915_TILING_X)
14536 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14537 else if (obj->tiling_mode == I915_TILING_Y) {
14538 DRM_DEBUG("No Y tiling for legacy addfb\n");
14539 return -EINVAL;
14540 }
14541 }
14542
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014543 /* Passed in modifier sanity checking. */
14544 switch (mode_cmd->modifier[0]) {
14545 case I915_FORMAT_MOD_Y_TILED:
14546 case I915_FORMAT_MOD_Yf_TILED:
14547 if (INTEL_INFO(dev)->gen < 9) {
14548 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14549 mode_cmd->modifier[0]);
14550 return -EINVAL;
14551 }
14552 case DRM_FORMAT_MOD_NONE:
14553 case I915_FORMAT_MOD_X_TILED:
14554 break;
14555 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014556 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14557 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014558 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014559 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014560
Damien Lespiaub3218032015-02-27 11:15:18 +000014561 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14562 mode_cmd->pixel_format);
14563 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14564 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14565 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014566 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014567 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014568
Damien Lespiaub3218032015-02-27 11:15:18 +000014569 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14570 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014571 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014572 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14573 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014574 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014575 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014576 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014577 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014578
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014579 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014580 mode_cmd->pitches[0] != obj->stride) {
14581 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14582 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014583 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014584 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014585
Ville Syrjälä57779d02012-10-31 17:50:14 +020014586 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014587 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014588 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014589 case DRM_FORMAT_RGB565:
14590 case DRM_FORMAT_XRGB8888:
14591 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014592 break;
14593 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014594 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014595 DRM_DEBUG("unsupported pixel format: %s\n",
14596 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014597 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014598 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014600 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014601 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14602 DRM_DEBUG("unsupported pixel format: %s\n",
14603 drm_get_format_name(mode_cmd->pixel_format));
14604 return -EINVAL;
14605 }
14606 break;
14607 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014608 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014609 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014610 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014611 DRM_DEBUG("unsupported pixel format: %s\n",
14612 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014613 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014614 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014615 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014616 case DRM_FORMAT_ABGR2101010:
14617 if (!IS_VALLEYVIEW(dev)) {
14618 DRM_DEBUG("unsupported pixel format: %s\n",
14619 drm_get_format_name(mode_cmd->pixel_format));
14620 return -EINVAL;
14621 }
14622 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014623 case DRM_FORMAT_YUYV:
14624 case DRM_FORMAT_UYVY:
14625 case DRM_FORMAT_YVYU:
14626 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014627 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014628 DRM_DEBUG("unsupported pixel format: %s\n",
14629 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014630 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014631 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014632 break;
14633 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014634 DRM_DEBUG("unsupported pixel format: %s\n",
14635 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014636 return -EINVAL;
14637 }
14638
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014639 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14640 if (mode_cmd->offsets[0] != 0)
14641 return -EINVAL;
14642
Damien Lespiauec2c9812015-01-20 12:51:45 +000014643 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014644 mode_cmd->pixel_format,
14645 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014646 /* FIXME drm helper for size checks (especially planar formats)? */
14647 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14648 return -EINVAL;
14649
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014650 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14651 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014652 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014653
Jesse Barnes79e53942008-11-07 14:24:08 -080014654 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14655 if (ret) {
14656 DRM_ERROR("framebuffer init failed %d\n", ret);
14657 return ret;
14658 }
14659
Jesse Barnes79e53942008-11-07 14:24:08 -080014660 return 0;
14661}
14662
Jesse Barnes79e53942008-11-07 14:24:08 -080014663static struct drm_framebuffer *
14664intel_user_framebuffer_create(struct drm_device *dev,
14665 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014666 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014667{
Chris Wilson05394f32010-11-08 19:18:58 +000014668 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014669
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014670 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14671 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014672 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014673 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014674
Chris Wilsond2dff872011-04-19 08:36:26 +010014675 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014676}
14677
Daniel Vetter4520f532013-10-09 09:18:51 +020014678#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014679static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014680{
14681}
14682#endif
14683
Jesse Barnes79e53942008-11-07 14:24:08 -080014684static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014685 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014686 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014687 .atomic_check = intel_atomic_check,
14688 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014689 .atomic_state_alloc = intel_atomic_state_alloc,
14690 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014691};
14692
Jesse Barnese70236a2009-09-21 10:42:27 -070014693/* Set up chip specific display functions */
14694static void intel_init_display(struct drm_device *dev)
14695{
14696 struct drm_i915_private *dev_priv = dev->dev_private;
14697
Daniel Vetteree9300b2013-06-03 22:40:22 +020014698 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14699 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014700 else if (IS_CHERRYVIEW(dev))
14701 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014702 else if (IS_VALLEYVIEW(dev))
14703 dev_priv->display.find_dpll = vlv_find_best_dpll;
14704 else if (IS_PINEVIEW(dev))
14705 dev_priv->display.find_dpll = pnv_find_best_dpll;
14706 else
14707 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14708
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014709 if (INTEL_INFO(dev)->gen >= 9) {
14710 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014711 dev_priv->display.get_initial_plane_config =
14712 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014713 dev_priv->display.crtc_compute_clock =
14714 haswell_crtc_compute_clock;
14715 dev_priv->display.crtc_enable = haswell_crtc_enable;
14716 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014717 dev_priv->display.update_primary_plane =
14718 skylake_update_primary_plane;
14719 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014720 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014721 dev_priv->display.get_initial_plane_config =
14722 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014723 dev_priv->display.crtc_compute_clock =
14724 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014725 dev_priv->display.crtc_enable = haswell_crtc_enable;
14726 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014727 dev_priv->display.update_primary_plane =
14728 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014729 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014730 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014731 dev_priv->display.get_initial_plane_config =
14732 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014733 dev_priv->display.crtc_compute_clock =
14734 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014735 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14736 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014737 dev_priv->display.update_primary_plane =
14738 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014739 } else if (IS_VALLEYVIEW(dev)) {
14740 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014741 dev_priv->display.get_initial_plane_config =
14742 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014743 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014744 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14745 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014746 dev_priv->display.update_primary_plane =
14747 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014748 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014749 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014750 dev_priv->display.get_initial_plane_config =
14751 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014752 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014753 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14754 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014755 dev_priv->display.update_primary_plane =
14756 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014757 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014758
Jesse Barnese70236a2009-09-21 10:42:27 -070014759 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014760 if (IS_SKYLAKE(dev))
14761 dev_priv->display.get_display_clock_speed =
14762 skylake_get_display_clock_speed;
14763 else if (IS_BROADWELL(dev))
14764 dev_priv->display.get_display_clock_speed =
14765 broadwell_get_display_clock_speed;
14766 else if (IS_HASWELL(dev))
14767 dev_priv->display.get_display_clock_speed =
14768 haswell_get_display_clock_speed;
14769 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014770 dev_priv->display.get_display_clock_speed =
14771 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014772 else if (IS_GEN5(dev))
14773 dev_priv->display.get_display_clock_speed =
14774 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014775 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014776 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014777 dev_priv->display.get_display_clock_speed =
14778 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014779 else if (IS_GM45(dev))
14780 dev_priv->display.get_display_clock_speed =
14781 gm45_get_display_clock_speed;
14782 else if (IS_CRESTLINE(dev))
14783 dev_priv->display.get_display_clock_speed =
14784 i965gm_get_display_clock_speed;
14785 else if (IS_PINEVIEW(dev))
14786 dev_priv->display.get_display_clock_speed =
14787 pnv_get_display_clock_speed;
14788 else if (IS_G33(dev) || IS_G4X(dev))
14789 dev_priv->display.get_display_clock_speed =
14790 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014791 else if (IS_I915G(dev))
14792 dev_priv->display.get_display_clock_speed =
14793 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014794 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014795 dev_priv->display.get_display_clock_speed =
14796 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014797 else if (IS_PINEVIEW(dev))
14798 dev_priv->display.get_display_clock_speed =
14799 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014800 else if (IS_I915GM(dev))
14801 dev_priv->display.get_display_clock_speed =
14802 i915gm_get_display_clock_speed;
14803 else if (IS_I865G(dev))
14804 dev_priv->display.get_display_clock_speed =
14805 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014806 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014807 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014808 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014809 else { /* 830 */
14810 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014811 dev_priv->display.get_display_clock_speed =
14812 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014813 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014814
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014815 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014816 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014817 } else if (IS_GEN6(dev)) {
14818 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014819 } else if (IS_IVYBRIDGE(dev)) {
14820 /* FIXME: detect B0+ stepping and use auto training */
14821 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014822 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014823 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014824 if (IS_BROADWELL(dev))
14825 dev_priv->display.modeset_global_resources =
14826 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014827 } else if (IS_VALLEYVIEW(dev)) {
14828 dev_priv->display.modeset_global_resources =
14829 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014830 } else if (IS_BROXTON(dev)) {
14831 dev_priv->display.modeset_global_resources =
14832 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014833 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014834
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014835 switch (INTEL_INFO(dev)->gen) {
14836 case 2:
14837 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14838 break;
14839
14840 case 3:
14841 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14842 break;
14843
14844 case 4:
14845 case 5:
14846 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14847 break;
14848
14849 case 6:
14850 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14851 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014852 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014853 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014854 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14855 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014856 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014857 /* Drop through - unsupported since execlist only. */
14858 default:
14859 /* Default just returns -ENODEV to indicate unsupported */
14860 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014861 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014862
14863 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014864
14865 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014866}
14867
Jesse Barnesb690e962010-07-19 13:53:12 -070014868/*
14869 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14870 * resume, or other times. This quirk makes sure that's the case for
14871 * affected systems.
14872 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014873static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014874{
14875 struct drm_i915_private *dev_priv = dev->dev_private;
14876
14877 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014878 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014879}
14880
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014881static void quirk_pipeb_force(struct drm_device *dev)
14882{
14883 struct drm_i915_private *dev_priv = dev->dev_private;
14884
14885 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14886 DRM_INFO("applying pipe b force quirk\n");
14887}
14888
Keith Packard435793d2011-07-12 14:56:22 -070014889/*
14890 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14891 */
14892static void quirk_ssc_force_disable(struct drm_device *dev)
14893{
14894 struct drm_i915_private *dev_priv = dev->dev_private;
14895 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014896 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014897}
14898
Carsten Emde4dca20e2012-03-15 15:56:26 +010014899/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014900 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14901 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014902 */
14903static void quirk_invert_brightness(struct drm_device *dev)
14904{
14905 struct drm_i915_private *dev_priv = dev->dev_private;
14906 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014907 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014908}
14909
Scot Doyle9c72cc62014-07-03 23:27:50 +000014910/* Some VBT's incorrectly indicate no backlight is present */
14911static void quirk_backlight_present(struct drm_device *dev)
14912{
14913 struct drm_i915_private *dev_priv = dev->dev_private;
14914 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14915 DRM_INFO("applying backlight present quirk\n");
14916}
14917
Jesse Barnesb690e962010-07-19 13:53:12 -070014918struct intel_quirk {
14919 int device;
14920 int subsystem_vendor;
14921 int subsystem_device;
14922 void (*hook)(struct drm_device *dev);
14923};
14924
Egbert Eich5f85f172012-10-14 15:46:38 +020014925/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14926struct intel_dmi_quirk {
14927 void (*hook)(struct drm_device *dev);
14928 const struct dmi_system_id (*dmi_id_list)[];
14929};
14930
14931static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14932{
14933 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14934 return 1;
14935}
14936
14937static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14938 {
14939 .dmi_id_list = &(const struct dmi_system_id[]) {
14940 {
14941 .callback = intel_dmi_reverse_brightness,
14942 .ident = "NCR Corporation",
14943 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14944 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14945 },
14946 },
14947 { } /* terminating entry */
14948 },
14949 .hook = quirk_invert_brightness,
14950 },
14951};
14952
Ben Widawskyc43b5632012-04-16 14:07:40 -070014953static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014954 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14955 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14956
Jesse Barnesb690e962010-07-19 13:53:12 -070014957 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14958 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14959
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014960 /* 830 needs to leave pipe A & dpll A up */
14961 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14962
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014963 /* 830 needs to leave pipe B & dpll B up */
14964 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14965
Keith Packard435793d2011-07-12 14:56:22 -070014966 /* Lenovo U160 cannot use SSC on LVDS */
14967 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014968
14969 /* Sony Vaio Y cannot use SSC on LVDS */
14970 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014971
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014972 /* Acer Aspire 5734Z must invert backlight brightness */
14973 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14974
14975 /* Acer/eMachines G725 */
14976 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14977
14978 /* Acer/eMachines e725 */
14979 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14980
14981 /* Acer/Packard Bell NCL20 */
14982 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14983
14984 /* Acer Aspire 4736Z */
14985 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014986
14987 /* Acer Aspire 5336 */
14988 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014989
14990 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14991 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014992
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014993 /* Acer C720 Chromebook (Core i3 4005U) */
14994 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14995
jens steinb2a96012014-10-28 20:25:53 +010014996 /* Apple Macbook 2,1 (Core 2 T7400) */
14997 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14998
Scot Doyled4967d82014-07-03 23:27:52 +000014999 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15000 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015001
15002 /* HP Chromebook 14 (Celeron 2955U) */
15003 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015004
15005 /* Dell Chromebook 11 */
15006 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015007};
15008
15009static void intel_init_quirks(struct drm_device *dev)
15010{
15011 struct pci_dev *d = dev->pdev;
15012 int i;
15013
15014 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15015 struct intel_quirk *q = &intel_quirks[i];
15016
15017 if (d->device == q->device &&
15018 (d->subsystem_vendor == q->subsystem_vendor ||
15019 q->subsystem_vendor == PCI_ANY_ID) &&
15020 (d->subsystem_device == q->subsystem_device ||
15021 q->subsystem_device == PCI_ANY_ID))
15022 q->hook(dev);
15023 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015024 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15025 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15026 intel_dmi_quirks[i].hook(dev);
15027 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015028}
15029
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015030/* Disable the VGA plane that we never use */
15031static void i915_disable_vga(struct drm_device *dev)
15032{
15033 struct drm_i915_private *dev_priv = dev->dev_private;
15034 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015035 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015036
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015037 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015038 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015039 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015040 sr1 = inb(VGA_SR_DATA);
15041 outb(sr1 | 1<<5, VGA_SR_DATA);
15042 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15043 udelay(300);
15044
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015045 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015046 POSTING_READ(vga_reg);
15047}
15048
Daniel Vetterf8175862012-04-10 15:50:11 +020015049void intel_modeset_init_hw(struct drm_device *dev)
15050{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015051 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015052 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015053 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015054 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015055}
15056
Jesse Barnes79e53942008-11-07 14:24:08 -080015057void intel_modeset_init(struct drm_device *dev)
15058{
Jesse Barnes652c3932009-08-17 13:31:43 -070015059 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015060 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015061 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015062 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015063
15064 drm_mode_config_init(dev);
15065
15066 dev->mode_config.min_width = 0;
15067 dev->mode_config.min_height = 0;
15068
Dave Airlie019d96c2011-09-29 16:20:42 +010015069 dev->mode_config.preferred_depth = 24;
15070 dev->mode_config.prefer_shadow = 1;
15071
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015072 dev->mode_config.allow_fb_modifiers = true;
15073
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015074 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015075
Jesse Barnesb690e962010-07-19 13:53:12 -070015076 intel_init_quirks(dev);
15077
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015078 intel_init_pm(dev);
15079
Ben Widawskye3c74752013-04-05 13:12:39 -070015080 if (INTEL_INFO(dev)->num_pipes == 0)
15081 return;
15082
Jesse Barnese70236a2009-09-21 10:42:27 -070015083 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015084 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015085
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015086 if (IS_GEN2(dev)) {
15087 dev->mode_config.max_width = 2048;
15088 dev->mode_config.max_height = 2048;
15089 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015090 dev->mode_config.max_width = 4096;
15091 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015092 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015093 dev->mode_config.max_width = 8192;
15094 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015095 }
Damien Lespiau068be562014-03-28 14:17:49 +000015096
Ville Syrjälädc41c152014-08-13 11:57:05 +030015097 if (IS_845G(dev) || IS_I865G(dev)) {
15098 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15099 dev->mode_config.cursor_height = 1023;
15100 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015101 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15102 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15103 } else {
15104 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15105 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15106 }
15107
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015108 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015109
Zhao Yakui28c97732009-10-09 11:39:41 +080015110 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015111 INTEL_INFO(dev)->num_pipes,
15112 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015113
Damien Lespiau055e3932014-08-18 13:49:10 +010015114 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015115 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015116 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015117 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015118 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015119 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015120 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015121 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015122 }
15123
Jesse Barnesf42bb702013-12-16 16:34:23 -080015124 intel_init_dpio(dev);
15125
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015126 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015127
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015128 /* Just disable it once at startup */
15129 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015130 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015131
15132 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015133 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015134
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015135 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015136 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015137 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015138
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015139 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015140 if (!crtc->active)
15141 continue;
15142
Jesse Barnes46f297f2014-03-07 08:57:48 -080015143 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015144 * Note that reserving the BIOS fb up front prevents us
15145 * from stuffing other stolen allocations like the ring
15146 * on top. This prevents some ugliness at boot time, and
15147 * can even allow for smooth boot transitions if the BIOS
15148 * fb is large enough for the active pipe configuration.
15149 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015150 if (dev_priv->display.get_initial_plane_config) {
15151 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015152 &crtc->plane_config);
15153 /*
15154 * If the fb is shared between multiple heads, we'll
15155 * just get the first one.
15156 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015157 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015158 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015159 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015160}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015161
Daniel Vetter7fad7982012-07-04 17:51:47 +020015162static void intel_enable_pipe_a(struct drm_device *dev)
15163{
15164 struct intel_connector *connector;
15165 struct drm_connector *crt = NULL;
15166 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015167 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015168
15169 /* We can't just switch on the pipe A, we need to set things up with a
15170 * proper mode and output configuration. As a gross hack, enable pipe A
15171 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015172 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015173 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15174 crt = &connector->base;
15175 break;
15176 }
15177 }
15178
15179 if (!crt)
15180 return;
15181
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015182 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015183 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015184}
15185
Daniel Vetterfa555832012-10-10 23:14:00 +020015186static bool
15187intel_check_plane_mapping(struct intel_crtc *crtc)
15188{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015189 struct drm_device *dev = crtc->base.dev;
15190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015191 u32 reg, val;
15192
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015193 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015194 return true;
15195
15196 reg = DSPCNTR(!crtc->plane);
15197 val = I915_READ(reg);
15198
15199 if ((val & DISPLAY_PLANE_ENABLE) &&
15200 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15201 return false;
15202
15203 return true;
15204}
15205
Daniel Vetter24929352012-07-02 20:28:59 +020015206static void intel_sanitize_crtc(struct intel_crtc *crtc)
15207{
15208 struct drm_device *dev = crtc->base.dev;
15209 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015210 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015211 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015212 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015213
Daniel Vetter24929352012-07-02 20:28:59 +020015214 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015215 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015216 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15217
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015218 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015219 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015220 if (crtc->active) {
15221 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015222 drm_crtc_vblank_on(&crtc->base);
15223 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015224
Daniel Vetter24929352012-07-02 20:28:59 +020015225 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015226 * disable the crtc (and hence change the state) if it is wrong. Note
15227 * that gen4+ has a fixed plane -> pipe mapping. */
15228 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015229 bool plane;
15230
Daniel Vetter24929352012-07-02 20:28:59 +020015231 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15232 crtc->base.base.id);
15233
15234 /* Pipe has the wrong plane attached and the plane is active.
15235 * Temporarily change the plane mapping and disable everything
15236 * ... */
15237 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015238 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015239 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015240 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015241 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015242 }
Daniel Vetter24929352012-07-02 20:28:59 +020015243
Daniel Vetter7fad7982012-07-04 17:51:47 +020015244 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15245 crtc->pipe == PIPE_A && !crtc->active) {
15246 /* BIOS forgot to enable pipe A, this mostly happens after
15247 * resume. Force-enable the pipe to fix this, the update_dpms
15248 * call below we restore the pipe to the right state, but leave
15249 * the required bits on. */
15250 intel_enable_pipe_a(dev);
15251 }
15252
Daniel Vetter24929352012-07-02 20:28:59 +020015253 /* Adjust the state of the output pipe according to whether we
15254 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015255 enable = false;
15256 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15257 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015258
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015259 if (!enable)
15260 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015261
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015262 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015263
15264 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015265 * functions or because of calls to intel_crtc_disable_noatomic,
15266 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015267 * pipe A quirk. */
15268 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15269 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015270 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015271 crtc->active ? "enabled" : "disabled");
15272
Matt Roper83d65732015-02-25 13:12:16 -080015273 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015274 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015275 crtc->base.enabled = crtc->active;
15276
15277 /* Because we only establish the connector -> encoder ->
15278 * crtc links if something is active, this means the
15279 * crtc is now deactivated. Break the links. connector
15280 * -> encoder links are only establish when things are
15281 * actually up, hence no need to break them. */
15282 WARN_ON(crtc->active);
15283
15284 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15285 WARN_ON(encoder->connectors_active);
15286 encoder->base.crtc = NULL;
15287 }
15288 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015289
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015290 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015291 /*
15292 * We start out with underrun reporting disabled to avoid races.
15293 * For correct bookkeeping mark this on active crtcs.
15294 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015295 * Also on gmch platforms we dont have any hardware bits to
15296 * disable the underrun reporting. Which means we need to start
15297 * out with underrun reporting disabled also on inactive pipes,
15298 * since otherwise we'll complain about the garbage we read when
15299 * e.g. coming up after runtime pm.
15300 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015301 * No protection against concurrent access is required - at
15302 * worst a fifo underrun happens which also sets this to false.
15303 */
15304 crtc->cpu_fifo_underrun_disabled = true;
15305 crtc->pch_fifo_underrun_disabled = true;
15306 }
Daniel Vetter24929352012-07-02 20:28:59 +020015307}
15308
15309static void intel_sanitize_encoder(struct intel_encoder *encoder)
15310{
15311 struct intel_connector *connector;
15312 struct drm_device *dev = encoder->base.dev;
15313
15314 /* We need to check both for a crtc link (meaning that the
15315 * encoder is active and trying to read from a pipe) and the
15316 * pipe itself being active. */
15317 bool has_active_crtc = encoder->base.crtc &&
15318 to_intel_crtc(encoder->base.crtc)->active;
15319
15320 if (encoder->connectors_active && !has_active_crtc) {
15321 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15322 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015323 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015324
15325 /* Connector is active, but has no active pipe. This is
15326 * fallout from our resume register restoring. Disable
15327 * the encoder manually again. */
15328 if (encoder->base.crtc) {
15329 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15330 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015331 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015332 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015333 if (encoder->post_disable)
15334 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015335 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015336 encoder->base.crtc = NULL;
15337 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015338
15339 /* Inconsistent output/port/pipe state happens presumably due to
15340 * a bug in one of the get_hw_state functions. Or someplace else
15341 * in our code, like the register restore mess on resume. Clamp
15342 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015343 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015344 if (connector->encoder != encoder)
15345 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015346 connector->base.dpms = DRM_MODE_DPMS_OFF;
15347 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015348 }
15349 }
15350 /* Enabled encoders without active connectors will be fixed in
15351 * the crtc fixup. */
15352}
15353
Imre Deak04098752014-02-18 00:02:16 +020015354void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015355{
15356 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015357 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015358
Imre Deak04098752014-02-18 00:02:16 +020015359 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15360 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15361 i915_disable_vga(dev);
15362 }
15363}
15364
15365void i915_redisable_vga(struct drm_device *dev)
15366{
15367 struct drm_i915_private *dev_priv = dev->dev_private;
15368
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015369 /* This function can be called both from intel_modeset_setup_hw_state or
15370 * at a very early point in our resume sequence, where the power well
15371 * structures are not yet restored. Since this function is at a very
15372 * paranoid "someone might have enabled VGA while we were not looking"
15373 * level, just check if the power well is enabled instead of trying to
15374 * follow the "don't touch the power well if we don't need it" policy
15375 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015376 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015377 return;
15378
Imre Deak04098752014-02-18 00:02:16 +020015379 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015380}
15381
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015382static bool primary_get_hw_state(struct intel_crtc *crtc)
15383{
15384 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15385
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015386 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15387}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015388
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015389static void readout_plane_state(struct intel_crtc *crtc,
15390 struct intel_crtc_state *crtc_state)
15391{
15392 struct intel_plane *p;
15393 struct drm_plane_state *drm_plane_state;
15394 bool active = crtc_state->base.active;
15395
15396 if (active) {
15397 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15398
15399 /* apply to previous sw state too */
15400 to_intel_crtc_state(crtc->base.state)->quirks |=
15401 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15402 }
15403
15404 for_each_intel_plane(crtc->base.dev, p) {
15405 bool visible = active;
15406
15407 if (crtc->pipe != p->pipe)
15408 continue;
15409
15410 drm_plane_state = p->base.state;
15411 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15412 visible = primary_get_hw_state(crtc);
15413 to_intel_plane_state(drm_plane_state)->visible = visible;
15414 } else {
15415 /*
15416 * unknown state, assume it's off to force a transition
15417 * to on when calculating state changes.
15418 */
15419 to_intel_plane_state(drm_plane_state)->visible = false;
15420 }
15421
15422 if (visible) {
15423 crtc_state->base.plane_mask |=
15424 1 << drm_plane_index(&p->base);
15425 } else if (crtc_state->base.state) {
15426 /* Make this unconditional for atomic hw readout. */
15427 crtc_state->base.plane_mask &=
15428 ~(1 << drm_plane_index(&p->base));
15429 }
15430 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015431}
15432
Daniel Vetter30e984d2013-06-05 13:34:17 +020015433static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015434{
15435 struct drm_i915_private *dev_priv = dev->dev_private;
15436 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015437 struct intel_crtc *crtc;
15438 struct intel_encoder *encoder;
15439 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015440 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015441
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015442 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015443 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015444 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015445
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015446 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015447
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015448 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015449 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015450
Matt Roper83d65732015-02-25 13:12:16 -080015451 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015452 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015453 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015454 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015455
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015456 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015457
15458 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15459 crtc->base.base.id,
15460 crtc->active ? "enabled" : "disabled");
15461 }
15462
Daniel Vetter53589012013-06-05 13:34:16 +020015463 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15464 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15465
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015466 pll->on = pll->get_hw_state(dev_priv, pll,
15467 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015468 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015469 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015470 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015471 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015472 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015473 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015474 }
Daniel Vetter53589012013-06-05 13:34:16 +020015475 }
Daniel Vetter53589012013-06-05 13:34:16 +020015476
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015477 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015478 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015479
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015480 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015481 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015482 }
15483
Damien Lespiaub2784e12014-08-05 11:29:37 +010015484 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015485 pipe = 0;
15486
15487 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015488 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15489 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015490 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015491 } else {
15492 encoder->base.crtc = NULL;
15493 }
15494
15495 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015496 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015497 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015498 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015499 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015500 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015501 }
15502
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015503 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015504 if (connector->get_hw_state(connector)) {
15505 connector->base.dpms = DRM_MODE_DPMS_ON;
15506 connector->encoder->connectors_active = true;
15507 connector->base.encoder = &connector->encoder->base;
15508 } else {
15509 connector->base.dpms = DRM_MODE_DPMS_OFF;
15510 connector->base.encoder = NULL;
15511 }
15512 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15513 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015514 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015515 connector->base.encoder ? "enabled" : "disabled");
15516 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015517}
15518
15519/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15520 * and i915 state tracking structures. */
15521void intel_modeset_setup_hw_state(struct drm_device *dev,
15522 bool force_restore)
15523{
15524 struct drm_i915_private *dev_priv = dev->dev_private;
15525 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015526 struct intel_crtc *crtc;
15527 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015528 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015529
15530 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015531
Jesse Barnesbabea612013-06-26 18:57:38 +030015532 /*
15533 * Now that we have the config, copy it to each CRTC struct
15534 * Note that this could go away if we move to using crtc_config
15535 * checking everywhere.
15536 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015537 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015538 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015539 intel_mode_from_pipe_config(&crtc->base.mode,
15540 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015541 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15542 crtc->base.base.id);
15543 drm_mode_debug_printmodeline(&crtc->base.mode);
15544 }
15545 }
15546
Daniel Vetter24929352012-07-02 20:28:59 +020015547 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015548 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015549 intel_sanitize_encoder(encoder);
15550 }
15551
Damien Lespiau055e3932014-08-18 13:49:10 +010015552 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015553 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15554 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015555 intel_dump_pipe_config(crtc, crtc->config,
15556 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015557 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015558
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015559 intel_modeset_update_connector_atomic_state(dev);
15560
Daniel Vetter35c95372013-07-17 06:55:04 +020015561 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15562 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15563
15564 if (!pll->on || pll->active)
15565 continue;
15566
15567 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15568
15569 pll->disable(dev_priv, pll);
15570 pll->on = false;
15571 }
15572
Pradeep Bhat30789992014-11-04 17:06:45 +000015573 if (IS_GEN9(dev))
15574 skl_wm_get_hw_state(dev);
15575 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015576 ilk_wm_get_hw_state(dev);
15577
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015578 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015579 i915_redisable_vga(dev);
15580
Daniel Vetterf30da182013-04-11 20:22:50 +020015581 /*
15582 * We need to use raw interfaces for restoring state to avoid
15583 * checking (bogus) intermediate states.
15584 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015585 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015586 struct drm_crtc *crtc =
15587 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015588
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015589 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015590 }
15591 } else {
15592 intel_modeset_update_staged_output_state(dev);
15593 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015594
15595 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015596}
15597
15598void intel_modeset_gem_init(struct drm_device *dev)
15599{
Jesse Barnes92122782014-10-09 12:57:42 -070015600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015601 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015602 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015603 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015604
Imre Deakae484342014-03-31 15:10:44 +030015605 mutex_lock(&dev->struct_mutex);
15606 intel_init_gt_powersave(dev);
15607 mutex_unlock(&dev->struct_mutex);
15608
Jesse Barnes92122782014-10-09 12:57:42 -070015609 /*
15610 * There may be no VBT; and if the BIOS enabled SSC we can
15611 * just keep using it to avoid unnecessary flicker. Whereas if the
15612 * BIOS isn't using it, don't assume it will work even if the VBT
15613 * indicates as much.
15614 */
15615 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15616 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15617 DREF_SSC1_ENABLE);
15618
Chris Wilson1833b132012-05-09 11:56:28 +010015619 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015620
15621 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015622
15623 /*
15624 * Make sure any fbs we allocated at startup are properly
15625 * pinned & fenced. When we do the allocation it's too early
15626 * for this.
15627 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015628 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015629 obj = intel_fb_obj(c->primary->fb);
15630 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015631 continue;
15632
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015633 mutex_lock(&dev->struct_mutex);
15634 ret = intel_pin_and_fence_fb_obj(c->primary,
15635 c->primary->fb,
15636 c->primary->state,
15637 NULL);
15638 mutex_unlock(&dev->struct_mutex);
15639 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015640 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15641 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015642 drm_framebuffer_unreference(c->primary->fb);
15643 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015644 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015645 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015646 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015647 }
15648 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015649
15650 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015651}
15652
Imre Deak4932e2c2014-02-11 17:12:48 +020015653void intel_connector_unregister(struct intel_connector *intel_connector)
15654{
15655 struct drm_connector *connector = &intel_connector->base;
15656
15657 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015658 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015659}
15660
Jesse Barnes79e53942008-11-07 14:24:08 -080015661void intel_modeset_cleanup(struct drm_device *dev)
15662{
Jesse Barnes652c3932009-08-17 13:31:43 -070015663 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015664 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015665
Imre Deak2eb52522014-11-19 15:30:05 +020015666 intel_disable_gt_powersave(dev);
15667
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015668 intel_backlight_unregister(dev);
15669
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015670 /*
15671 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015672 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015673 * experience fancy races otherwise.
15674 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015675 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015676
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015677 /*
15678 * Due to the hpd irq storm handling the hotplug work can re-arm the
15679 * poll handlers. Hence disable polling after hpd handling is shut down.
15680 */
Keith Packardf87ea762010-10-03 19:36:26 -070015681 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015682
Jesse Barnes652c3932009-08-17 13:31:43 -070015683 mutex_lock(&dev->struct_mutex);
15684
Jesse Barnes723bfd72010-10-07 16:01:13 -070015685 intel_unregister_dsm_handler();
15686
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015687 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015688
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015689 mutex_unlock(&dev->struct_mutex);
15690
Chris Wilson1630fe72011-07-08 12:22:42 +010015691 /* flush any delayed tasks or pending work */
15692 flush_scheduled_work();
15693
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015694 /* destroy the backlight and sysfs files before encoders/connectors */
15695 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015696 struct intel_connector *intel_connector;
15697
15698 intel_connector = to_intel_connector(connector);
15699 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015700 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015701
Jesse Barnes79e53942008-11-07 14:24:08 -080015702 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015703
15704 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015705
15706 mutex_lock(&dev->struct_mutex);
15707 intel_cleanup_gt_powersave(dev);
15708 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015709}
15710
Dave Airlie28d52042009-09-21 14:33:58 +100015711/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015712 * Return which encoder is currently attached for connector.
15713 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015714struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015715{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015716 return &intel_attached_encoder(connector)->base;
15717}
Jesse Barnes79e53942008-11-07 14:24:08 -080015718
Chris Wilsondf0e9242010-09-09 16:20:55 +010015719void intel_connector_attach_encoder(struct intel_connector *connector,
15720 struct intel_encoder *encoder)
15721{
15722 connector->encoder = encoder;
15723 drm_mode_connector_attach_encoder(&connector->base,
15724 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015725}
Dave Airlie28d52042009-09-21 14:33:58 +100015726
15727/*
15728 * set vga decode state - true == enable VGA decode
15729 */
15730int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15731{
15732 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015733 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015734 u16 gmch_ctrl;
15735
Chris Wilson75fa0412014-02-07 18:37:02 -020015736 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15737 DRM_ERROR("failed to read control word\n");
15738 return -EIO;
15739 }
15740
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015741 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15742 return 0;
15743
Dave Airlie28d52042009-09-21 14:33:58 +100015744 if (state)
15745 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15746 else
15747 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015748
15749 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15750 DRM_ERROR("failed to write control word\n");
15751 return -EIO;
15752 }
15753
Dave Airlie28d52042009-09-21 14:33:58 +100015754 return 0;
15755}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015756
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015757struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015758
15759 u32 power_well_driver;
15760
Chris Wilson63b66e52013-08-08 15:12:06 +020015761 int num_transcoders;
15762
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 struct intel_cursor_error_state {
15764 u32 control;
15765 u32 position;
15766 u32 base;
15767 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015768 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015769
15770 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015771 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015772 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015773 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015774 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015775
15776 struct intel_plane_error_state {
15777 u32 control;
15778 u32 stride;
15779 u32 size;
15780 u32 pos;
15781 u32 addr;
15782 u32 surface;
15783 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015784 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015785
15786 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015787 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015788 enum transcoder cpu_transcoder;
15789
15790 u32 conf;
15791
15792 u32 htotal;
15793 u32 hblank;
15794 u32 hsync;
15795 u32 vtotal;
15796 u32 vblank;
15797 u32 vsync;
15798 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799};
15800
15801struct intel_display_error_state *
15802intel_display_capture_error_state(struct drm_device *dev)
15803{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015805 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015806 int transcoders[] = {
15807 TRANSCODER_A,
15808 TRANSCODER_B,
15809 TRANSCODER_C,
15810 TRANSCODER_EDP,
15811 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015812 int i;
15813
Chris Wilson63b66e52013-08-08 15:12:06 +020015814 if (INTEL_INFO(dev)->num_pipes == 0)
15815 return NULL;
15816
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015817 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015818 if (error == NULL)
15819 return NULL;
15820
Imre Deak190be112013-11-25 17:15:31 +020015821 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015822 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15823
Damien Lespiau055e3932014-08-18 13:49:10 +010015824 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015825 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015826 __intel_display_power_is_enabled(dev_priv,
15827 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015828 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015829 continue;
15830
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015831 error->cursor[i].control = I915_READ(CURCNTR(i));
15832 error->cursor[i].position = I915_READ(CURPOS(i));
15833 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015834
15835 error->plane[i].control = I915_READ(DSPCNTR(i));
15836 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015837 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015838 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015839 error->plane[i].pos = I915_READ(DSPPOS(i));
15840 }
Paulo Zanonica291362013-03-06 20:03:14 -030015841 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15842 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015843 if (INTEL_INFO(dev)->gen >= 4) {
15844 error->plane[i].surface = I915_READ(DSPSURF(i));
15845 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15846 }
15847
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015848 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015849
Sonika Jindal3abfce72014-07-21 15:23:43 +053015850 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015851 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015852 }
15853
15854 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15855 if (HAS_DDI(dev_priv->dev))
15856 error->num_transcoders++; /* Account for eDP. */
15857
15858 for (i = 0; i < error->num_transcoders; i++) {
15859 enum transcoder cpu_transcoder = transcoders[i];
15860
Imre Deakddf9c532013-11-27 22:02:02 +020015861 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015862 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015863 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015864 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015865 continue;
15866
Chris Wilson63b66e52013-08-08 15:12:06 +020015867 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15868
15869 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15870 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15871 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15872 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15873 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15874 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15875 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876 }
15877
15878 return error;
15879}
15880
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015881#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15882
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015883void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015884intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015885 struct drm_device *dev,
15886 struct intel_display_error_state *error)
15887{
Damien Lespiau055e3932014-08-18 13:49:10 +010015888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015889 int i;
15890
Chris Wilson63b66e52013-08-08 15:12:06 +020015891 if (!error)
15892 return;
15893
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015894 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015895 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015896 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015897 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015898 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015899 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015900 err_printf(m, " Power: %s\n",
15901 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015902 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015903 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015904
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015905 err_printf(m, "Plane [%d]:\n", i);
15906 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15907 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015908 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015909 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15910 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015911 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015912 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015913 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015914 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015915 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15916 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015917 }
15918
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015919 err_printf(m, "Cursor [%d]:\n", i);
15920 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15921 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15922 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015923 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015924
15925 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015926 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015927 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015928 err_printf(m, " Power: %s\n",
15929 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015930 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15931 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15932 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15933 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15934 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15935 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15936 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15937 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015938}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015939
15940void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15941{
15942 struct intel_crtc *crtc;
15943
15944 for_each_intel_crtc(dev, crtc) {
15945 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015946
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015947 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015948
15949 work = crtc->unpin_work;
15950
15951 if (work && work->event &&
15952 work->event->base.file_priv == file) {
15953 kfree(work->event);
15954 work->event = NULL;
15955 }
15956
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015957 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015958 }
15959}