blob: ed6a4a8d92734b79d627a25fcecf7eaf1062e51f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
492needs_modeset(struct drm_crtc_state *state)
493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001001static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001002{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001003 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004 u32 line1, line2;
1005 u32 line_mask;
1006
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001007 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 line_mask = DSL_LINEMASK_GEN2;
1009 else
1010 line_mask = DSL_LINEMASK_GEN3;
1011
1012 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001013 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001014 line2 = I915_READ(reg) & line_mask;
1015
1016 return line1 == line2;
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 *
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1026 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1029 *
1030 * Otherwise:
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001035static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001039 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001041 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001042 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001045 if (intel_wait_for_register(dev_priv,
1046 reg, I965_PIPECONF_ACTIVE, 0,
1047 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001051 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001052 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_pll(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001060 u32 val;
1061 bool cur_state;
1062
Ville Syrjälä649636e2015-09-22 19:50:01 +03001063 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001065 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001067 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069
Jani Nikula23538ef2013-08-27 15:12:22 +03001070/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001071void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001072{
1073 u32 val;
1074 bool cur_state;
1075
Ville Syrjäläa5805162015-05-26 20:42:30 +03001076 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001077 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079
1080 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001081 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001083 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001084}
Jani Nikula23538ef2013-08-27 15:12:22 +03001085
Jesse Barnes040484a2011-01-03 12:14:26 -08001086static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1088{
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1091 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001092
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001093 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001094 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001095 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001096 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001097 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001098 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001103 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
Jesse Barnes040484a2011-01-03 12:14:26 -08001111 u32 val;
1112 bool cur_state;
1113
Ville Syrjälä649636e2015-09-22 19:50:01 +03001114 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001116 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001118 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001119}
1120#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1121#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1122
1123static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001129 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001133 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Ville Syrjälä649636e2015-09-22 19:50:01 +03001136 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001138}
1139
Daniel Vetter55607e82013-06-16 21:42:39 +02001140void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1141 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001142{
Jesse Barnes040484a2011-01-03 12:14:26 -08001143 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001144 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001145
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001147 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001150 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001151}
1152
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001153void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156 u32 val;
1157 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001158 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001160 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 return;
1162
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001163 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 u32 port_sel;
1165
Imre Deak44cb7342016-08-10 14:07:29 +03001166 pp_reg = PP_CONTROL(0);
1167 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168
1169 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1170 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1171 panel_pipe = PIPE_B;
1172 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001173 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001175 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001177 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001178 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1180 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001181 }
1182
1183 val = I915_READ(pp_reg);
1184 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001185 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 locked = false;
1187
Rob Clarke2c719b2014-12-15 13:56:32 -05001188 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001190 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191}
1192
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001193static void assert_cursor(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state)
1195{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001196 bool cur_state;
1197
Jani Nikula2a307c22016-11-30 17:43:04 +02001198 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001199 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001200 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001201 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001202
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001204 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001205 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001206}
1207#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1208#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1209
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001210void assert_pipe(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001212{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001213 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001214 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1215 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001216 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001218 /* we keep both pipes enabled on 830 */
1219 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001220 state = true;
1221
Imre Deak4feed0e2016-02-12 18:55:14 +02001222 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1223 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001224 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001225 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001226
1227 intel_display_power_put(dev_priv, power_domain);
1228 } else {
1229 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001230 }
1231
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001233 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001234 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235}
1236
Chris Wilson931872f2012-01-16 23:01:13 +00001237static void assert_plane(struct drm_i915_private *dev_priv,
1238 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001239{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001241 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242
Ville Syrjälä649636e2015-09-22 19:50:01 +03001243 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001244 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001245 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001246 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001247 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248}
1249
Chris Wilson931872f2012-01-16 23:01:13 +00001250#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1251#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1252
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1254 enum pipe pipe)
1255{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001256 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjälä653e1022013-06-04 13:49:05 +03001258 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001259 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001260 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001262 "plane %c assertion failure, should be disabled but not\n",
1263 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001264 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001265 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001266
Jesse Barnesb24e7172011-01-04 15:09:30 -08001267 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001268 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 u32 val = I915_READ(DSPCNTR(i));
1270 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes19332d72013-03-28 09:55:38 -07001278static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe)
1280{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001282
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001283 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001284 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001285 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001287 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1288 sprite, pipe_name(pipe));
1289 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001290 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001291 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001292 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001293 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001294 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001295 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001300 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001301 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001302 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001303 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001305 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1306 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001307 }
1308}
1309
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001310static void assert_vblank_disabled(struct drm_crtc *crtc)
1311{
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001313 drm_crtc_vblank_put(crtc);
1314}
1315
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001316void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001318{
Jesse Barnes92f25842011-01-04 15:09:34 -08001319 u32 val;
1320 bool enabled;
1321
Ville Syrjälä649636e2015-09-22 19:50:01 +03001322 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001323 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001335 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001337 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1338 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001339 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1341 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001352 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001353 return false;
1354
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001355 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001356 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001357 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001358 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1360 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001361 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001362 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001363 return false;
1364 }
1365 return true;
1366}
1367
1368static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe, u32 val)
1370{
1371 if ((val & LVDS_PORT_EN) == 0)
1372 return false;
1373
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001374 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001375 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1376 return false;
1377 } else {
1378 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1379 return false;
1380 }
1381 return true;
1382}
1383
1384static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
1387 if ((val & ADPA_DAC_ENABLE) == 0)
1388 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001389 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001390 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1391 return false;
1392 } else {
1393 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1394 return false;
1395 }
1396 return true;
1397}
1398
Jesse Barnes291906f2011-02-02 12:28:03 -08001399static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001400 enum pipe pipe, i915_reg_t reg,
1401 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001406 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001408 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001414 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001417 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001419 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001421 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
Jesse Barnes291906f2011-02-02 12:28:03 -08001429 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001430
Keith Packardf0575e92011-07-25 22:12:43 -07001431 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001434
Ville Syrjälä649636e2015-09-22 19:50:01 +03001435 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001437 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001438 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001439
Ville Syrjälä649636e2015-09-22 19:50:01 +03001440 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001444
Paulo Zanonie2debe92013-02-18 19:00:27 -03001445 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001450static void _vlv_enable_pll(struct intel_crtc *crtc,
1451 const struct intel_crtc_state *pipe_config)
1452{
1453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1454 enum pipe pipe = crtc->pipe;
1455
1456 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1457 POSTING_READ(DPLL(pipe));
1458 udelay(150);
1459
Chris Wilson2c30b432016-06-30 15:32:54 +01001460 if (intel_wait_for_register(dev_priv,
1461 DPLL(pipe),
1462 DPLL_LOCK_VLV,
1463 DPLL_LOCK_VLV,
1464 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001465 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1466}
1467
Ville Syrjäläd288f652014-10-28 13:20:22 +02001468static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001469 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001470{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001472 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001473
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001474 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001475
Daniel Vetter87442f72013-06-06 00:52:17 +02001476 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001477 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001478
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001479 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1480 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001481
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001482 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1483 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001484}
1485
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001486
1487static void _chv_enable_pll(struct intel_crtc *crtc,
1488 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001490 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001491 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001493 u32 tmp;
1494
Ville Syrjäläa5805162015-05-26 20:42:30 +03001495 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001496
1497 /* Enable back the 10bit clock to display controller */
1498 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1499 tmp |= DPIO_DCLKP_EN;
1500 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1501
Ville Syrjälä54433e92015-05-26 20:42:31 +03001502 mutex_unlock(&dev_priv->sb_lock);
1503
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001504 /*
1505 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1506 */
1507 udelay(1);
1508
1509 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001511
1512 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001513 if (intel_wait_for_register(dev_priv,
1514 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1515 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001516 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517}
1518
1519static void chv_enable_pll(struct intel_crtc *crtc,
1520 const struct intel_crtc_state *pipe_config)
1521{
1522 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1523 enum pipe pipe = crtc->pipe;
1524
1525 assert_pipe_disabled(dev_priv, pipe);
1526
1527 /* PLL is protected by panel, make sure we can write it */
1528 assert_panel_unlocked(dev_priv, pipe);
1529
1530 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1531 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532
Ville Syrjäläc2317752016-03-15 16:39:56 +02001533 if (pipe != PIPE_A) {
1534 /*
1535 * WaPixelRepeatModeFixForC0:chv
1536 *
1537 * DPLLCMD is AWOL. Use chicken bits to propagate
1538 * the value from DPLLBMD to either pipe B or C.
1539 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001540 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001541 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1542 I915_WRITE(CBR4_VLV, 0);
1543 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1544
1545 /*
1546 * DPLLB VGA mode also seems to cause problems.
1547 * We should always have it disabled.
1548 */
1549 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1550 } else {
1551 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1552 POSTING_READ(DPLL_MD(pipe));
1553 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554}
1555
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001556static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001557{
1558 struct intel_crtc *crtc;
1559 int count = 0;
1560
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001561 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001562 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001563 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1564 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565
1566 return count;
1567}
1568
Ville Syrjälä939994d2017-09-13 17:08:56 +03001569static void i9xx_enable_pll(struct intel_crtc *crtc,
1570 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001571{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001572 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001573 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001574 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001575 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001576
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001577 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001578
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001579 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001580 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001583 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001584 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585 /*
1586 * It appears to be important that we don't enable this
1587 * for the current pipe before otherwise configuring the
1588 * PLL. No idea how this should be handled if multiple
1589 * DVO outputs are enabled simultaneosly.
1590 */
1591 dpll |= DPLL_DVO_2X_MODE;
1592 I915_WRITE(DPLL(!crtc->pipe),
1593 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1594 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001595
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001596 /*
1597 * Apparently we need to have VGA mode enabled prior to changing
1598 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1599 * dividers, even though the register value does change.
1600 */
1601 I915_WRITE(reg, 0);
1602
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001603 I915_WRITE(reg, dpll);
1604
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001605 /* Wait for the clocks to stabilize. */
1606 POSTING_READ(reg);
1607 udelay(150);
1608
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001611 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 } else {
1613 /* The pixel multiplier can only be updated once the
1614 * DPLL is enabled and the clocks are stable.
1615 *
1616 * So write it again.
1617 */
1618 I915_WRITE(reg, dpll);
1619 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
1621 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001622 for (i = 0; i < 3; i++) {
1623 I915_WRITE(reg, dpll);
1624 POSTING_READ(reg);
1625 udelay(150); /* wait for warmup */
1626 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627}
1628
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001629static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001630{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001631 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632 enum pipe pipe = crtc->pipe;
1633
1634 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001635 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001636 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001637 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001638 I915_WRITE(DPLL(PIPE_B),
1639 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1640 I915_WRITE(DPLL(PIPE_A),
1641 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1642 }
1643
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001644 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001645 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 return;
1647
1648 /* Make sure the pipe isn't still relying on us */
1649 assert_pipe_disabled(dev_priv, pipe);
1650
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001651 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001652 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653}
1654
Jesse Barnesf6071162013-10-01 10:41:38 -07001655static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1656{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001657 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001658
1659 /* Make sure the pipe isn't still relying on us */
1660 assert_pipe_disabled(dev_priv, pipe);
1661
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001662 val = DPLL_INTEGRATED_REF_CLK_VLV |
1663 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1664 if (pipe != PIPE_A)
1665 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1666
Jesse Barnesf6071162013-10-01 10:41:38 -07001667 I915_WRITE(DPLL(pipe), val);
1668 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001669}
1670
1671static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1672{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001673 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001674 u32 val;
1675
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001676 /* Make sure the pipe isn't still relying on us */
1677 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001678
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001679 val = DPLL_SSC_REF_CLK_CHV |
1680 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 if (pipe != PIPE_A)
1682 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001683
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001684 I915_WRITE(DPLL(pipe), val);
1685 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001686
Ville Syrjäläa5805162015-05-26 20:42:30 +03001687 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001688
1689 /* Disable 10bit clock to display controller */
1690 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1691 val &= ~DPIO_DCLKP_EN;
1692 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1693
Ville Syrjäläa5805162015-05-26 20:42:30 +03001694 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001695}
1696
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001697void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001698 struct intel_digital_port *dport,
1699 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700{
1701 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001702 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001703
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001704 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001706 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001707 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001708 break;
1709 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001711 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001712 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001713 break;
1714 case PORT_D:
1715 port_mask = DPLL_PORTD_READY_MASK;
1716 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001717 break;
1718 default:
1719 BUG();
1720 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001721
Chris Wilson370004d2016-06-30 15:32:56 +01001722 if (intel_wait_for_register(dev_priv,
1723 dpll_reg, port_mask, expected_mask,
1724 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001725 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001726 port_name(dport->base.port),
1727 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728}
1729
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001730static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1731 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001732{
Ville Syrjälä98187832016-10-31 22:37:10 +02001733 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1734 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001735 i915_reg_t reg;
1736 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001737
Jesse Barnes040484a2011-01-03 12:14:26 -08001738 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001739 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001740
1741 /* FDI must be feeding us bits for PCH ports */
1742 assert_fdi_tx_enabled(dev_priv, pipe);
1743 assert_fdi_rx_enabled(dev_priv, pipe);
1744
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001745 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 /* Workaround: Set the timing override bit before enabling the
1747 * pch transcoder. */
1748 reg = TRANS_CHICKEN2(pipe);
1749 val = I915_READ(reg);
1750 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1751 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001752 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001753
Daniel Vetterab9412b2013-05-03 11:49:46 +02001754 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001755 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001756 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001757
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001758 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001759 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001760 * Make the BPC in transcoder be consistent with
1761 * that in pipeconf reg. For HDMI we must use 8bpc
1762 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001763 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001764 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001765 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001766 val |= PIPECONF_8BPC;
1767 else
1768 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001769 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001770
1771 val &= ~TRANS_INTERLACE_MASK;
1772 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001773 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001774 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001775 val |= TRANS_LEGACY_INTERLACED_ILK;
1776 else
1777 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001778 else
1779 val |= TRANS_PROGRESSIVE;
1780
Jesse Barnes040484a2011-01-03 12:14:26 -08001781 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001782 if (intel_wait_for_register(dev_priv,
1783 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1784 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001785 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001789 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001790{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001791 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001794 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001795 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001796
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001797 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001798 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001800 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001801
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001802 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001803 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001804
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001805 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1806 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001807 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001808 else
1809 val |= TRANS_PROGRESSIVE;
1810
Daniel Vetterab9412b2013-05-03 11:49:46 +02001811 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001812 if (intel_wait_for_register(dev_priv,
1813 LPT_TRANSCONF,
1814 TRANS_STATE_ENABLE,
1815 TRANS_STATE_ENABLE,
1816 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001817 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001818}
1819
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001820static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1821 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001822{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
1824 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001825
1826 /* FDI relies on the transcoder */
1827 assert_fdi_tx_disabled(dev_priv, pipe);
1828 assert_fdi_rx_disabled(dev_priv, pipe);
1829
Jesse Barnes291906f2011-02-02 12:28:03 -08001830 /* Ports must be off as well */
1831 assert_pch_ports_disabled(dev_priv, pipe);
1832
Daniel Vetterab9412b2013-05-03 11:49:46 +02001833 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001834 val = I915_READ(reg);
1835 val &= ~TRANS_ENABLE;
1836 I915_WRITE(reg, val);
1837 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001838 if (intel_wait_for_register(dev_priv,
1839 reg, TRANS_STATE_ENABLE, 0,
1840 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001841 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001842
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001843 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001844 /* Workaround: Clear the timing override chicken bit again. */
1845 reg = TRANS_CHICKEN2(pipe);
1846 val = I915_READ(reg);
1847 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1848 I915_WRITE(reg, val);
1849 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001850}
1851
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001852void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854 u32 val;
1855
Daniel Vetterab9412b2013-05-03 11:49:46 +02001856 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001858 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001859 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001860 if (intel_wait_for_register(dev_priv,
1861 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1862 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001863 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001864
1865 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001866 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001867 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001868 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001869}
1870
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001871enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001872{
1873 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1874
1875 WARN_ON(!crtc->config->has_pch_encoder);
1876
1877 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001878 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001879 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001880 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001881}
1882
Jesse Barnes92f25842011-01-04 15:09:34 -08001883/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001884 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001885 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001887 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001888 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001890static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891{
Paulo Zanoni03722642014-01-17 13:51:09 -02001892 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001893 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001894 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001895 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001896 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 u32 val;
1898
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001899 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1900
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001901 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001902 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001903 assert_sprites_disabled(dev_priv, pipe);
1904
Jesse Barnesb24e7172011-01-04 15:09:30 -08001905 /*
1906 * A pipe without a PLL won't actually be able to drive bits from
1907 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1908 * need the check.
1909 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001910 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001911 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001912 assert_dsi_pll_enabled(dev_priv);
1913 else
1914 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001915 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001916 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001917 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001918 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001919 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001920 assert_fdi_tx_pll_enabled(dev_priv,
1921 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001922 }
1923 /* FIXME: assert CPU port conditions for SNB+ */
1924 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001925
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001926 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001928 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001929 /* we keep both pipes enabled on 830 */
1930 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001931 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001932 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001933
1934 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001935 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001936
1937 /*
1938 * Until the pipe starts DSL will read as 0, which would cause
1939 * an apparent vblank timestamp jump, which messes up also the
1940 * frame count when it's derived from the timestamps. So let's
1941 * wait for the pipe to start properly before we call
1942 * drm_crtc_vblank_on()
1943 */
1944 if (dev->max_vblank_count == 0 &&
1945 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1946 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947}
1948
1949/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001950 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001951 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001953 * Disable the pipe of @crtc, making sure that various hardware
1954 * specific requirements are met, if applicable, e.g. plane
1955 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956 *
1957 * Will wait until the pipe has shut down before returning.
1958 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001959static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001960{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001961 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001962 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001963 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001964 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 u32 val;
1966
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001967 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1968
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969 /*
1970 * Make sure planes won't keep trying to pump pixels to us,
1971 * or we might hang the display.
1972 */
1973 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001974 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001975 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001979 if ((val & PIPECONF_ENABLE) == 0)
1980 return;
1981
Ville Syrjälä67adc642014-08-15 01:21:57 +03001982 /*
1983 * Double wide has implications for planes
1984 * so best keep it disabled when not needed.
1985 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001986 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001987 val &= ~PIPECONF_DOUBLE_WIDE;
1988
1989 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001990 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001991 val &= ~PIPECONF_ENABLE;
1992
1993 I915_WRITE(reg, val);
1994 if ((val & PIPECONF_ENABLE) == 0)
1995 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
Ville Syrjälä832be822016-01-12 21:08:33 +02001998static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1999{
2000 return IS_GEN2(dev_priv) ? 2048 : 4096;
2001}
2002
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002003static unsigned int
2004intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002005{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002006 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2007 unsigned int cpp = fb->format->cpp[plane];
2008
2009 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002010 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002011 return cpp;
2012 case I915_FORMAT_MOD_X_TILED:
2013 if (IS_GEN2(dev_priv))
2014 return 128;
2015 else
2016 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002017 case I915_FORMAT_MOD_Y_TILED_CCS:
2018 if (plane == 1)
2019 return 128;
2020 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002021 case I915_FORMAT_MOD_Y_TILED:
2022 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2023 return 128;
2024 else
2025 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002026 case I915_FORMAT_MOD_Yf_TILED_CCS:
2027 if (plane == 1)
2028 return 128;
2029 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002030 case I915_FORMAT_MOD_Yf_TILED:
2031 switch (cpp) {
2032 case 1:
2033 return 64;
2034 case 2:
2035 case 4:
2036 return 128;
2037 case 8:
2038 case 16:
2039 return 256;
2040 default:
2041 MISSING_CASE(cpp);
2042 return cpp;
2043 }
2044 break;
2045 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002047 return cpp;
2048 }
2049}
2050
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002051static unsigned int
2052intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002053{
Ben Widawsky2f075562017-03-24 14:29:48 -07002054 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002055 return 1;
2056 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002057 return intel_tile_size(to_i915(fb->dev)) /
2058 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002059}
2060
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002061/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002062static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002063 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002064 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002065{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002066 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2067 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002068
2069 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002070 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002071}
2072
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002073unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002074intel_fb_align_height(const struct drm_framebuffer *fb,
2075 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002076{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002077 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002078
2079 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002080}
2081
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002082unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2083{
2084 unsigned int size = 0;
2085 int i;
2086
2087 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2088 size += rot_info->plane[i].width * rot_info->plane[i].height;
2089
2090 return size;
2091}
2092
Daniel Vetter75c82a52015-10-14 16:51:04 +02002093static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002094intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2095 const struct drm_framebuffer *fb,
2096 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002097{
Chris Wilson7b92c042017-01-14 00:28:26 +00002098 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002099 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002100 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002101 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002102 }
2103}
2104
Ville Syrjäläfabac482017-03-27 21:55:43 +03002105static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2106{
2107 if (IS_I830(dev_priv))
2108 return 16 * 1024;
2109 else if (IS_I85X(dev_priv))
2110 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002111 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2112 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002113 else
2114 return 4 * 1024;
2115}
2116
Ville Syrjälä603525d2016-01-12 21:08:37 +02002117static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002118{
2119 if (INTEL_INFO(dev_priv)->gen >= 9)
2120 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002121 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002122 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002123 return 128 * 1024;
2124 else if (INTEL_INFO(dev_priv)->gen >= 4)
2125 return 4 * 1024;
2126 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002127 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002128}
2129
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002130static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2131 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002132{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002133 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2134
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002135 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002136 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002137 return 4096;
2138
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002139 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002140 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002141 return intel_linear_alignment(dev_priv);
2142 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002143 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002144 return 256 * 1024;
2145 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002146 case I915_FORMAT_MOD_Y_TILED_CCS:
2147 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002148 case I915_FORMAT_MOD_Y_TILED:
2149 case I915_FORMAT_MOD_Yf_TILED:
2150 return 1 * 1024 * 1024;
2151 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002152 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002153 return 0;
2154 }
2155}
2156
Chris Wilson058d88c2016-08-15 10:49:06 +01002157struct i915_vma *
2158intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002159{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002160 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002161 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002162 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002163 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002164 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002165 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002166
Matt Roperebcdd392014-07-09 16:22:11 -07002167 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2168
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002169 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002170
Ville Syrjälä3465c582016-02-15 22:54:43 +02002171 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172
Chris Wilson693db182013-03-05 14:52:39 +00002173 /* Note that the w/a also requires 64 PTE of padding following the
2174 * bo. We currently fill all unused PTE with the shadow page and so
2175 * we should always have valid PTE following the scanout preventing
2176 * the VT-d warning.
2177 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002178 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002179 alignment = 256 * 1024;
2180
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002181 /*
2182 * Global gtt pte registers are special registers which actually forward
2183 * writes to a chunk of system memory. Which means that there is no risk
2184 * that the register values disappear as soon as we call
2185 * intel_runtime_pm_put(), so it is correct to wrap only the
2186 * pin/unpin/fence and not more.
2187 */
2188 intel_runtime_pm_get(dev_priv);
2189
Daniel Vetter9db529a2017-08-08 10:08:28 +02002190 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2191
Chris Wilson058d88c2016-08-15 10:49:06 +01002192 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 if (IS_ERR(vma))
2194 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Chris Wilson05a20d02016-08-18 17:16:55 +01002196 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002197 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2198 * fence, whereas 965+ only requires a fence if using
2199 * framebuffer compression. For simplicity, we always, when
2200 * possible, install a fence as the cost is not that onerous.
2201 *
2202 * If we fail to fence the tiled scanout, then either the
2203 * modeset will reject the change (which is highly unlikely as
2204 * the affected systems, all but one, do not have unmappable
2205 * space) or we will not be able to enable full powersaving
2206 * techniques (also likely not to apply due to various limits
2207 * FBC and the like impose on the size of the buffer, which
2208 * presumably we violated anyway with this unmappable buffer).
2209 * Anyway, it is presumably better to stumble onwards with
2210 * something and try to run the system in a "less than optimal"
2211 * mode that matches the user configuration.
2212 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002213 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002214 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002216 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002217err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002218 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2219
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002220 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002221 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222}
2223
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002224void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002225{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002226 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002227
Chris Wilson49ef5292016-08-18 17:17:00 +01002228 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002229 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002230 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002231}
2232
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002233static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2234 unsigned int rotation)
2235{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002236 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002237 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2238 else
2239 return fb->pitches[plane];
2240}
2241
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002242/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002243 * Convert the x/y offsets into a linear offset.
2244 * Only valid with 0/180 degree rotation, which is fine since linear
2245 * offset is only used with linear buffers on pre-hsw and tiled buffers
2246 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2247 */
2248u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002249 const struct intel_plane_state *state,
2250 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002251{
Ville Syrjälä29490562016-01-20 18:02:50 +02002252 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002253 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002254 unsigned int pitch = fb->pitches[plane];
2255
2256 return y * pitch + x * cpp;
2257}
2258
2259/*
2260 * Add the x/y offsets derived from fb->offsets[] to the user
2261 * specified plane src x/y offsets. The resulting x/y offsets
2262 * specify the start of scanout from the beginning of the gtt mapping.
2263 */
2264void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002265 const struct intel_plane_state *state,
2266 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002267
2268{
Ville Syrjälä29490562016-01-20 18:02:50 +02002269 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2270 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002271
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002272 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002273 *x += intel_fb->rotated[plane].x;
2274 *y += intel_fb->rotated[plane].y;
2275 } else {
2276 *x += intel_fb->normal[plane].x;
2277 *y += intel_fb->normal[plane].y;
2278 }
2279}
2280
Ville Syrjälä303ba692017-08-24 22:10:49 +03002281static u32 __intel_adjust_tile_offset(int *x, int *y,
2282 unsigned int tile_width,
2283 unsigned int tile_height,
2284 unsigned int tile_size,
2285 unsigned int pitch_tiles,
2286 u32 old_offset,
2287 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002288{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002289 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002290 unsigned int tiles;
2291
2292 WARN_ON(old_offset & (tile_size - 1));
2293 WARN_ON(new_offset & (tile_size - 1));
2294 WARN_ON(new_offset > old_offset);
2295
2296 tiles = (old_offset - new_offset) / tile_size;
2297
2298 *y += tiles / pitch_tiles * tile_height;
2299 *x += tiles % pitch_tiles * tile_width;
2300
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002301 /* minimize x in case it got needlessly big */
2302 *y += *x / pitch_pixels * tile_height;
2303 *x %= pitch_pixels;
2304
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002305 return new_offset;
2306}
2307
Ville Syrjälä303ba692017-08-24 22:10:49 +03002308static u32 _intel_adjust_tile_offset(int *x, int *y,
2309 const struct drm_framebuffer *fb, int plane,
2310 unsigned int rotation,
2311 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002312{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002313 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002314 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002315 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2316
2317 WARN_ON(new_offset > old_offset);
2318
Ben Widawsky2f075562017-03-24 14:29:48 -07002319 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002320 unsigned int tile_size, tile_width, tile_height;
2321 unsigned int pitch_tiles;
2322
2323 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002324 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002325
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002326 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002327 pitch_tiles = pitch / tile_height;
2328 swap(tile_width, tile_height);
2329 } else {
2330 pitch_tiles = pitch / (tile_width * cpp);
2331 }
2332
Ville Syrjälä303ba692017-08-24 22:10:49 +03002333 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2334 tile_size, pitch_tiles,
2335 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002336 } else {
2337 old_offset += *y * pitch + *x * cpp;
2338
2339 *y = (old_offset - new_offset) / pitch;
2340 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2341 }
2342
2343 return new_offset;
2344}
2345
2346/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002347 * Adjust the tile offset by moving the difference into
2348 * the x/y offsets.
2349 */
2350static u32 intel_adjust_tile_offset(int *x, int *y,
2351 const struct intel_plane_state *state, int plane,
2352 u32 old_offset, u32 new_offset)
2353{
2354 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2355 state->base.rotation,
2356 old_offset, new_offset);
2357}
2358
2359/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002360 * Computes the linear offset to the base tile and adjusts
2361 * x, y. bytes per pixel is assumed to be a power-of-two.
2362 *
2363 * In the 90/270 rotated case, x and y are assumed
2364 * to be already rotated to match the rotated GTT view, and
2365 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002366 *
2367 * This function is used when computing the derived information
2368 * under intel_framebuffer, so using any of that information
2369 * here is not allowed. Anything under drm_framebuffer can be
2370 * used. This is why the user has to pass in the pitch since it
2371 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002372 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002373static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2374 int *x, int *y,
2375 const struct drm_framebuffer *fb, int plane,
2376 unsigned int pitch,
2377 unsigned int rotation,
2378 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002379{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002380 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002381 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002382 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002383
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002384 if (alignment)
2385 alignment--;
2386
Ben Widawsky2f075562017-03-24 14:29:48 -07002387 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 unsigned int tile_size, tile_width, tile_height;
2389 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390
Ville Syrjäläd8433102016-01-12 21:08:35 +02002391 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002392 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002393
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002394 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002395 pitch_tiles = pitch / tile_height;
2396 swap(tile_width, tile_height);
2397 } else {
2398 pitch_tiles = pitch / (tile_width * cpp);
2399 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002400
Ville Syrjäläd8433102016-01-12 21:08:35 +02002401 tile_rows = *y / tile_height;
2402 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002403
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002404 tiles = *x / tile_width;
2405 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002406
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2408 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002409
Ville Syrjälä303ba692017-08-24 22:10:49 +03002410 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2411 tile_size, pitch_tiles,
2412 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002413 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002414 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002415 offset_aligned = offset & ~alignment;
2416
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002417 *y = (offset & alignment) / pitch;
2418 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002419 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002420
2421 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002422}
2423
Ville Syrjälä6687c902015-09-15 13:16:41 +03002424u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002425 const struct intel_plane_state *state,
2426 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002427{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002428 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2429 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002430 const struct drm_framebuffer *fb = state->base.fb;
2431 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002432 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002433 u32 alignment;
2434
2435 if (intel_plane->id == PLANE_CURSOR)
2436 alignment = intel_cursor_alignment(dev_priv);
2437 else
2438 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002439
2440 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2441 rotation, alignment);
2442}
2443
Ville Syrjälä303ba692017-08-24 22:10:49 +03002444/* Convert the fb->offset[] into x/y offsets */
2445static int intel_fb_offset_to_xy(int *x, int *y,
2446 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002447{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002448 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449
Ville Syrjälä303ba692017-08-24 22:10:49 +03002450 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2451 fb->offsets[plane] % intel_tile_size(dev_priv))
2452 return -EINVAL;
2453
2454 *x = 0;
2455 *y = 0;
2456
2457 _intel_adjust_tile_offset(x, y,
2458 fb, plane, DRM_MODE_ROTATE_0,
2459 fb->offsets[plane], 0);
2460
2461 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002462}
2463
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002464static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2465{
2466 switch (fb_modifier) {
2467 case I915_FORMAT_MOD_X_TILED:
2468 return I915_TILING_X;
2469 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002470 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002471 return I915_TILING_Y;
2472 default:
2473 return I915_TILING_NONE;
2474 }
2475}
2476
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002477static const struct drm_format_info ccs_formats[] = {
2478 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2479 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2480 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2481 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2482};
2483
2484static const struct drm_format_info *
2485lookup_format_info(const struct drm_format_info formats[],
2486 int num_formats, u32 format)
2487{
2488 int i;
2489
2490 for (i = 0; i < num_formats; i++) {
2491 if (formats[i].format == format)
2492 return &formats[i];
2493 }
2494
2495 return NULL;
2496}
2497
2498static const struct drm_format_info *
2499intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2500{
2501 switch (cmd->modifier[0]) {
2502 case I915_FORMAT_MOD_Y_TILED_CCS:
2503 case I915_FORMAT_MOD_Yf_TILED_CCS:
2504 return lookup_format_info(ccs_formats,
2505 ARRAY_SIZE(ccs_formats),
2506 cmd->pixel_format);
2507 default:
2508 return NULL;
2509 }
2510}
2511
Ville Syrjälä6687c902015-09-15 13:16:41 +03002512static int
2513intel_fill_fb_info(struct drm_i915_private *dev_priv,
2514 struct drm_framebuffer *fb)
2515{
2516 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2517 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2518 u32 gtt_offset_rotated = 0;
2519 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002520 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002521 unsigned int tile_size = intel_tile_size(dev_priv);
2522
2523 for (i = 0; i < num_planes; i++) {
2524 unsigned int width, height;
2525 unsigned int cpp, size;
2526 u32 offset;
2527 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002528 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002529
Ville Syrjälä353c8592016-12-14 23:30:57 +02002530 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002531 width = drm_framebuffer_plane_width(fb->width, fb, i);
2532 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002533
Ville Syrjälä303ba692017-08-24 22:10:49 +03002534 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2535 if (ret) {
2536 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2537 i, fb->offsets[i]);
2538 return ret;
2539 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002540
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002541 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2542 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2543 int hsub = fb->format->hsub;
2544 int vsub = fb->format->vsub;
2545 int tile_width, tile_height;
2546 int main_x, main_y;
2547 int ccs_x, ccs_y;
2548
2549 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002550 tile_width *= hsub;
2551 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002552
Ville Syrjälä303ba692017-08-24 22:10:49 +03002553 ccs_x = (x * hsub) % tile_width;
2554 ccs_y = (y * vsub) % tile_height;
2555 main_x = intel_fb->normal[0].x % tile_width;
2556 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002557
2558 /*
2559 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2560 * x/y offsets must match between CCS and the main surface.
2561 */
2562 if (main_x != ccs_x || main_y != ccs_y) {
2563 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2564 main_x, main_y,
2565 ccs_x, ccs_y,
2566 intel_fb->normal[0].x,
2567 intel_fb->normal[0].y,
2568 x, y);
2569 return -EINVAL;
2570 }
2571 }
2572
Ville Syrjälä6687c902015-09-15 13:16:41 +03002573 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002574 * The fence (if used) is aligned to the start of the object
2575 * so having the framebuffer wrap around across the edge of the
2576 * fenced region doesn't really work. We have no API to configure
2577 * the fence start offset within the object (nor could we probably
2578 * on gen2/3). So it's just easier if we just require that the
2579 * fb layout agrees with the fence layout. We already check that the
2580 * fb stride matches the fence stride elsewhere.
2581 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002582 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002583 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002584 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2585 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002586 return -EINVAL;
2587 }
2588
2589 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002590 * First pixel of the framebuffer from
2591 * the start of the normal gtt mapping.
2592 */
2593 intel_fb->normal[i].x = x;
2594 intel_fb->normal[i].y = y;
2595
2596 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002597 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002598 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002599 offset /= tile_size;
2600
Ben Widawsky2f075562017-03-24 14:29:48 -07002601 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002602 unsigned int tile_width, tile_height;
2603 unsigned int pitch_tiles;
2604 struct drm_rect r;
2605
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002606 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002607
2608 rot_info->plane[i].offset = offset;
2609 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2610 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2611 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2612
2613 intel_fb->rotated[i].pitch =
2614 rot_info->plane[i].height * tile_height;
2615
2616 /* how many tiles does this plane need */
2617 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2618 /*
2619 * If the plane isn't horizontally tile aligned,
2620 * we need one more tile.
2621 */
2622 if (x != 0)
2623 size++;
2624
2625 /* rotate the x/y offsets to match the GTT view */
2626 r.x1 = x;
2627 r.y1 = y;
2628 r.x2 = x + width;
2629 r.y2 = y + height;
2630 drm_rect_rotate(&r,
2631 rot_info->plane[i].width * tile_width,
2632 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002633 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002634 x = r.x1;
2635 y = r.y1;
2636
2637 /* rotate the tile dimensions to match the GTT view */
2638 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2639 swap(tile_width, tile_height);
2640
2641 /*
2642 * We only keep the x/y offsets, so push all of the
2643 * gtt offset into the x/y offsets.
2644 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002645 __intel_adjust_tile_offset(&x, &y,
2646 tile_width, tile_height,
2647 tile_size, pitch_tiles,
2648 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002649
2650 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2651
2652 /*
2653 * First pixel of the framebuffer from
2654 * the start of the rotated gtt mapping.
2655 */
2656 intel_fb->rotated[i].x = x;
2657 intel_fb->rotated[i].y = y;
2658 } else {
2659 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2660 x * cpp, tile_size);
2661 }
2662
2663 /* how many tiles in total needed in the bo */
2664 max_size = max(max_size, offset + size);
2665 }
2666
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002667 if (max_size * tile_size > intel_fb->obj->base.size) {
2668 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2669 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002670 return -EINVAL;
2671 }
2672
2673 return 0;
2674}
2675
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002676static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002677{
2678 switch (format) {
2679 case DISPPLANE_8BPP:
2680 return DRM_FORMAT_C8;
2681 case DISPPLANE_BGRX555:
2682 return DRM_FORMAT_XRGB1555;
2683 case DISPPLANE_BGRX565:
2684 return DRM_FORMAT_RGB565;
2685 default:
2686 case DISPPLANE_BGRX888:
2687 return DRM_FORMAT_XRGB8888;
2688 case DISPPLANE_RGBX888:
2689 return DRM_FORMAT_XBGR8888;
2690 case DISPPLANE_BGRX101010:
2691 return DRM_FORMAT_XRGB2101010;
2692 case DISPPLANE_RGBX101010:
2693 return DRM_FORMAT_XBGR2101010;
2694 }
2695}
2696
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002697static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2698{
2699 switch (format) {
2700 case PLANE_CTL_FORMAT_RGB_565:
2701 return DRM_FORMAT_RGB565;
2702 default:
2703 case PLANE_CTL_FORMAT_XRGB_8888:
2704 if (rgb_order) {
2705 if (alpha)
2706 return DRM_FORMAT_ABGR8888;
2707 else
2708 return DRM_FORMAT_XBGR8888;
2709 } else {
2710 if (alpha)
2711 return DRM_FORMAT_ARGB8888;
2712 else
2713 return DRM_FORMAT_XRGB8888;
2714 }
2715 case PLANE_CTL_FORMAT_XRGB_2101010:
2716 if (rgb_order)
2717 return DRM_FORMAT_XBGR2101010;
2718 else
2719 return DRM_FORMAT_XRGB2101010;
2720 }
2721}
2722
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002723static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002724intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2725 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726{
2727 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002728 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002729 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730 struct drm_i915_gem_object *obj = NULL;
2731 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002732 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002733 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2734 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2735 PAGE_SIZE);
2736
2737 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002738
Chris Wilsonff2652e2014-03-10 08:07:02 +00002739 if (plane_config->size == 0)
2740 return false;
2741
Paulo Zanoni3badb492015-09-23 12:52:23 -03002742 /* If the FB is too big, just don't use it since fbdev is not very
2743 * important and we should probably use that space with FBC or other
2744 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002745 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002746 return false;
2747
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002748 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002749 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002750 base_aligned,
2751 base_aligned,
2752 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002753 mutex_unlock(&dev->struct_mutex);
2754 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002755 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002756
Chris Wilson3e510a82016-08-05 10:14:23 +01002757 if (plane_config->tiling == I915_TILING_X)
2758 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002759
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002760 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002761 mode_cmd.width = fb->width;
2762 mode_cmd.height = fb->height;
2763 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002764 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002765 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002766
Chris Wilson24dbf512017-02-15 10:59:18 +00002767 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002768 DRM_DEBUG_KMS("intel fb init failed\n");
2769 goto out_unref_obj;
2770 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002771
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
Daniel Vetterf6936e22015-03-26 12:17:05 +01002773 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002774 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002775
2776out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002777 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002778 return false;
2779}
2780
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002781static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002782intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2783 struct intel_plane_state *plane_state,
2784 bool visible)
2785{
2786 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2787
2788 plane_state->base.visible = visible;
2789
2790 /* FIXME pre-g4x don't work like this */
2791 if (visible) {
2792 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2793 crtc_state->active_planes |= BIT(plane->id);
2794 } else {
2795 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2796 crtc_state->active_planes &= ~BIT(plane->id);
2797 }
2798
2799 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2800 crtc_state->base.crtc->name,
2801 crtc_state->active_planes);
2802}
2803
2804static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002805intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2806 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002807{
2808 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002809 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002810 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002811 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002812 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002813 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002814 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2815 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002816 struct intel_plane_state *intel_state =
2817 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002818 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002819
Damien Lespiau2d140302015-02-05 17:22:18 +00002820 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002821 return;
2822
Daniel Vetterf6936e22015-03-26 12:17:05 +01002823 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002824 fb = &plane_config->fb->base;
2825 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002826 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002827
Damien Lespiau2d140302015-02-05 17:22:18 +00002828 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829
2830 /*
2831 * Failed to alloc the obj, check to see if we should share
2832 * an fb with another CRTC instead
2833 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002834 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002835 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002836
2837 if (c == &intel_crtc->base)
2838 continue;
2839
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002840 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002841 continue;
2842
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002843 state = to_intel_plane_state(c->primary->state);
2844 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002845 continue;
2846
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002847 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2848 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302849 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002850 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002851 }
2852 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002853
Matt Roper200757f2015-12-03 11:37:36 -08002854 /*
2855 * We've failed to reconstruct the BIOS FB. Current display state
2856 * indicates that the primary plane is visible, but has a NULL FB,
2857 * which will lead to problems later if we don't fix it up. The
2858 * simplest solution is to just disable the primary plane now and
2859 * pretend the BIOS never had it enabled.
2860 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002861 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2862 to_intel_plane_state(plane_state),
2863 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002864 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002865 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002866 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002867
Daniel Vetter88595ac2015-03-26 12:42:24 +01002868 return;
2869
2870valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002871 mutex_lock(&dev->struct_mutex);
2872 intel_state->vma =
2873 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2874 mutex_unlock(&dev->struct_mutex);
2875 if (IS_ERR(intel_state->vma)) {
2876 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2877 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2878
2879 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302880 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002881 return;
2882 }
2883
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002884 plane_state->src_x = 0;
2885 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002886 plane_state->src_w = fb->width << 16;
2887 plane_state->src_h = fb->height << 16;
2888
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002889 plane_state->crtc_x = 0;
2890 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002891 plane_state->crtc_w = fb->width;
2892 plane_state->crtc_h = fb->height;
2893
Rob Clark1638d302016-11-05 11:08:08 -04002894 intel_state->base.src = drm_plane_state_src(plane_state);
2895 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002896
Daniel Vetter88595ac2015-03-26 12:42:24 +01002897 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002898 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002899 dev_priv->preserve_bios_swizzle = true;
2900
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302901 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002902 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002903 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002904
2905 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2906 to_intel_plane_state(plane_state),
2907 true);
2908
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002909 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2910 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002911}
2912
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002913static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2914 unsigned int rotation)
2915{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002916 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002918 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002919 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002920 case I915_FORMAT_MOD_X_TILED:
2921 switch (cpp) {
2922 case 8:
2923 return 4096;
2924 case 4:
2925 case 2:
2926 case 1:
2927 return 8192;
2928 default:
2929 MISSING_CASE(cpp);
2930 break;
2931 }
2932 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002933 case I915_FORMAT_MOD_Y_TILED_CCS:
2934 case I915_FORMAT_MOD_Yf_TILED_CCS:
2935 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936 case I915_FORMAT_MOD_Y_TILED:
2937 case I915_FORMAT_MOD_Yf_TILED:
2938 switch (cpp) {
2939 case 8:
2940 return 2048;
2941 case 4:
2942 return 4096;
2943 case 2:
2944 case 1:
2945 return 8192;
2946 default:
2947 MISSING_CASE(cpp);
2948 break;
2949 }
2950 break;
2951 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002952 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002953 }
2954
2955 return 2048;
2956}
2957
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002958static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2959 int main_x, int main_y, u32 main_offset)
2960{
2961 const struct drm_framebuffer *fb = plane_state->base.fb;
2962 int hsub = fb->format->hsub;
2963 int vsub = fb->format->vsub;
2964 int aux_x = plane_state->aux.x;
2965 int aux_y = plane_state->aux.y;
2966 u32 aux_offset = plane_state->aux.offset;
2967 u32 alignment = intel_surf_alignment(fb, 1);
2968
2969 while (aux_offset >= main_offset && aux_y <= main_y) {
2970 int x, y;
2971
2972 if (aux_x == main_x && aux_y == main_y)
2973 break;
2974
2975 if (aux_offset == 0)
2976 break;
2977
2978 x = aux_x / hsub;
2979 y = aux_y / vsub;
2980 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2981 aux_offset, aux_offset - alignment);
2982 aux_x = x * hsub + aux_x % hsub;
2983 aux_y = y * vsub + aux_y % vsub;
2984 }
2985
2986 if (aux_x != main_x || aux_y != main_y)
2987 return false;
2988
2989 plane_state->aux.offset = aux_offset;
2990 plane_state->aux.x = aux_x;
2991 plane_state->aux.y = aux_y;
2992
2993 return true;
2994}
2995
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996static int skl_check_main_surface(struct intel_plane_state *plane_state)
2997{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002998 const struct drm_framebuffer *fb = plane_state->base.fb;
2999 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003000 int x = plane_state->base.src.x1 >> 16;
3001 int y = plane_state->base.src.y1 >> 16;
3002 int w = drm_rect_width(&plane_state->base.src) >> 16;
3003 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003004 int max_width = skl_max_plane_width(fb, 0, rotation);
3005 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003006 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003007
3008 if (w > max_width || h > max_height) {
3009 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3010 w, h, max_width, max_height);
3011 return -EINVAL;
3012 }
3013
3014 intel_add_fb_offsets(&x, &y, plane_state, 0);
3015 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003016 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017
3018 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003019 * AUX surface offset is specified as the distance from the
3020 * main surface offset, and it must be non-negative. Make
3021 * sure that is what we will get.
3022 */
3023 if (offset > aux_offset)
3024 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3025 offset, aux_offset & ~(alignment - 1));
3026
3027 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003028 * When using an X-tiled surface, the plane blows up
3029 * if the x offset + width exceed the stride.
3030 *
3031 * TODO: linear and Y-tiled seem fine, Yf untested,
3032 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003033 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003034 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003035
3036 while ((x + w) * cpp > fb->pitches[0]) {
3037 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003038 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003039 return -EINVAL;
3040 }
3041
3042 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3043 offset, offset - alignment);
3044 }
3045 }
3046
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003047 /*
3048 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3049 * they match with the main surface x/y offsets.
3050 */
3051 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3052 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3053 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3054 if (offset == 0)
3055 break;
3056
3057 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3058 offset, offset - alignment);
3059 }
3060
3061 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3062 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3063 return -EINVAL;
3064 }
3065 }
3066
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003067 plane_state->main.offset = offset;
3068 plane_state->main.x = x;
3069 plane_state->main.y = y;
3070
3071 return 0;
3072}
3073
Ville Syrjälä8d970652016-01-28 16:30:28 +02003074static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3075{
3076 const struct drm_framebuffer *fb = plane_state->base.fb;
3077 unsigned int rotation = plane_state->base.rotation;
3078 int max_width = skl_max_plane_width(fb, 1, rotation);
3079 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003080 int x = plane_state->base.src.x1 >> 17;
3081 int y = plane_state->base.src.y1 >> 17;
3082 int w = drm_rect_width(&plane_state->base.src) >> 17;
3083 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003084 u32 offset;
3085
3086 intel_add_fb_offsets(&x, &y, plane_state, 1);
3087 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3088
3089 /* FIXME not quite sure how/if these apply to the chroma plane */
3090 if (w > max_width || h > max_height) {
3091 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3092 w, h, max_width, max_height);
3093 return -EINVAL;
3094 }
3095
3096 plane_state->aux.offset = offset;
3097 plane_state->aux.x = x;
3098 plane_state->aux.y = y;
3099
3100 return 0;
3101}
3102
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003103static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3104{
3105 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3106 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3107 const struct drm_framebuffer *fb = plane_state->base.fb;
3108 int src_x = plane_state->base.src.x1 >> 16;
3109 int src_y = plane_state->base.src.y1 >> 16;
3110 int hsub = fb->format->hsub;
3111 int vsub = fb->format->vsub;
3112 int x = src_x / hsub;
3113 int y = src_y / vsub;
3114 u32 offset;
3115
3116 switch (plane->id) {
3117 case PLANE_PRIMARY:
3118 case PLANE_SPRITE0:
3119 break;
3120 default:
3121 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3122 return -EINVAL;
3123 }
3124
3125 if (crtc->pipe == PIPE_C) {
3126 DRM_DEBUG_KMS("No RC support on pipe C\n");
3127 return -EINVAL;
3128 }
3129
3130 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3131 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3132 plane_state->base.rotation);
3133 return -EINVAL;
3134 }
3135
3136 intel_add_fb_offsets(&x, &y, plane_state, 1);
3137 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3138
3139 plane_state->aux.offset = offset;
3140 plane_state->aux.x = x * hsub + src_x % hsub;
3141 plane_state->aux.y = y * vsub + src_y % vsub;
3142
3143 return 0;
3144}
3145
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003146int skl_check_plane_surface(struct intel_plane_state *plane_state)
3147{
3148 const struct drm_framebuffer *fb = plane_state->base.fb;
3149 unsigned int rotation = plane_state->base.rotation;
3150 int ret;
3151
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003152 if (!plane_state->base.visible)
3153 return 0;
3154
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003155 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003156 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003157 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003158 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003159 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003160
Ville Syrjälä8d970652016-01-28 16:30:28 +02003161 /*
3162 * Handle the AUX surface first since
3163 * the main surface setup depends on it.
3164 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003165 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003166 ret = skl_check_nv12_aux_surface(plane_state);
3167 if (ret)
3168 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003169 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3170 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3171 ret = skl_check_ccs_aux_surface(plane_state);
3172 if (ret)
3173 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003174 } else {
3175 plane_state->aux.offset = ~0xfff;
3176 plane_state->aux.x = 0;
3177 plane_state->aux.y = 0;
3178 }
3179
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003180 ret = skl_check_main_surface(plane_state);
3181 if (ret)
3182 return ret;
3183
3184 return 0;
3185}
3186
Ville Syrjälä7145f602017-03-23 21:27:07 +02003187static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3188 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003189{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003190 struct drm_i915_private *dev_priv =
3191 to_i915(plane_state->base.plane->dev);
3192 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3193 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003194 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003195 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003196
Ville Syrjälä7145f602017-03-23 21:27:07 +02003197 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003198
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003199 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3200 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003201 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003202
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003203 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3204 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003205
Ville Syrjäläd509e282017-03-27 21:55:32 +03003206 if (INTEL_GEN(dev_priv) < 4)
3207 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003208
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003209 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003210 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003211 dspcntr |= DISPPLANE_8BPP;
3212 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003213 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003214 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003215 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003216 case DRM_FORMAT_RGB565:
3217 dspcntr |= DISPPLANE_BGRX565;
3218 break;
3219 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003220 dspcntr |= DISPPLANE_BGRX888;
3221 break;
3222 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003223 dspcntr |= DISPPLANE_RGBX888;
3224 break;
3225 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003226 dspcntr |= DISPPLANE_BGRX101010;
3227 break;
3228 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003229 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003230 break;
3231 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003232 MISSING_CASE(fb->format->format);
3233 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003234 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003235
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003236 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003237 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003238 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003239
Robert Fossc2c446a2017-05-19 16:50:17 -04003240 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003241 dspcntr |= DISPPLANE_ROTATE_180;
3242
Robert Fossc2c446a2017-05-19 16:50:17 -04003243 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003244 dspcntr |= DISPPLANE_MIRROR;
3245
Ville Syrjälä7145f602017-03-23 21:27:07 +02003246 return dspcntr;
3247}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003248
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003249int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003250{
3251 struct drm_i915_private *dev_priv =
3252 to_i915(plane_state->base.plane->dev);
3253 int src_x = plane_state->base.src.x1 >> 16;
3254 int src_y = plane_state->base.src.y1 >> 16;
3255 u32 offset;
3256
3257 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003258
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003259 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003260 offset = intel_compute_tile_offset(&src_x, &src_y,
3261 plane_state, 0);
3262 else
3263 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003264
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003265 /* HSW/BDW do this automagically in hardware */
3266 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3267 unsigned int rotation = plane_state->base.rotation;
3268 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3269 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3270
Robert Fossc2c446a2017-05-19 16:50:17 -04003271 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003272 src_x += src_w - 1;
3273 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003274 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003275 src_x += src_w - 1;
3276 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303277 }
3278
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003279 plane_state->main.offset = offset;
3280 plane_state->main.x = src_x;
3281 plane_state->main.y = src_y;
3282
3283 return 0;
3284}
3285
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003286static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003287 const struct intel_crtc_state *crtc_state,
3288 const struct intel_plane_state *plane_state)
3289{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003290 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003291 const struct drm_framebuffer *fb = plane_state->base.fb;
3292 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003293 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003294 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003295 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003296 int x = plane_state->main.x;
3297 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003298 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003299 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003300
Ville Syrjälä29490562016-01-20 18:02:50 +02003301 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003302
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003303 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003304 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003305 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003306 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003307
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003308 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3309
Ville Syrjälä78587de2017-03-09 17:44:32 +02003310 if (INTEL_GEN(dev_priv) < 4) {
3311 /* pipesrc and dspsize control the size that is scaled from,
3312 * which should always be the user's requested size.
3313 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003314 I915_WRITE_FW(DSPSIZE(plane),
3315 ((crtc_state->pipe_src_h - 1) << 16) |
3316 (crtc_state->pipe_src_w - 1));
3317 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003318 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003319 I915_WRITE_FW(PRIMSIZE(plane),
3320 ((crtc_state->pipe_src_h - 1) << 16) |
3321 (crtc_state->pipe_src_w - 1));
3322 I915_WRITE_FW(PRIMPOS(plane), 0);
3323 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003324 }
3325
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003326 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303327
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003328 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003329 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3330 I915_WRITE_FW(DSPSURF(plane),
3331 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003332 dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003333 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3334 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003335 I915_WRITE_FW(DSPSURF(plane),
3336 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003337 dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003338 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3339 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003340 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003341 I915_WRITE_FW(DSPADDR(plane),
3342 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003343 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003344 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003345 POSTING_READ_FW(reg);
3346
3347 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003348}
3349
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003350static void i9xx_disable_primary_plane(struct intel_plane *primary,
3351 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003352{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003353 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3354 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003355 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003356
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003357 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3358
3359 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003360 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003361 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003362 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363 I915_WRITE_FW(DSPADDR(plane), 0);
3364 POSTING_READ_FW(DSPCNTR(plane));
3365
3366 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003367}
3368
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003369static u32
3370intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003371{
Ben Widawsky2f075562017-03-24 14:29:48 -07003372 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003373 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003374 else
3375 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003376}
3377
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003378static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3379{
3380 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003381 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003382
3383 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3384 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3385 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003386}
3387
Chandra Kondurua1b22782015-04-07 15:28:45 -07003388/*
3389 * This function detaches (aka. unbinds) unused scalers in hardware
3390 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003391static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003392{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003393 struct intel_crtc_scaler_state *scaler_state;
3394 int i;
3395
Chandra Kondurua1b22782015-04-07 15:28:45 -07003396 scaler_state = &intel_crtc->config->scaler_state;
3397
3398 /* loop through and disable scalers that aren't in use */
3399 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003400 if (!scaler_state->scalers[i].in_use)
3401 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003402 }
3403}
3404
Ville Syrjäläd2196772016-01-28 18:33:11 +02003405u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3406 unsigned int rotation)
3407{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003408 u32 stride;
3409
3410 if (plane >= fb->format->num_planes)
3411 return 0;
3412
3413 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003414
3415 /*
3416 * The stride is either expressed as a multiple of 64 bytes chunks for
3417 * linear buffers or in number of tiles for tiled buffers.
3418 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003419 if (drm_rotation_90_or_270(rotation))
3420 stride /= intel_tile_height(fb, plane);
3421 else
3422 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003423
3424 return stride;
3425}
3426
Ville Syrjälä2e881262017-03-17 23:17:56 +02003427static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003428{
Chandra Konduru6156a452015-04-27 13:48:39 -07003429 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003430 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003431 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003432 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003433 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003435 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003436 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003437 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003438 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003439 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003440 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003441 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003442 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003443 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003444 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003445 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003446 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003447 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003448 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003449 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003450 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003451 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003452 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003453 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003455
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003456 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003457}
3458
James Ausmus4036c782017-11-13 10:11:28 -08003459/*
3460 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3461 * to be already pre-multiplied. We need to add a knob (or a different
3462 * DRM_FORMAT) for user-space to configure that.
3463 */
3464static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3465{
3466 switch (pixel_format) {
3467 case DRM_FORMAT_ABGR8888:
3468 case DRM_FORMAT_ARGB8888:
3469 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3470 default:
3471 return PLANE_CTL_ALPHA_DISABLE;
3472 }
3473}
3474
3475static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3476{
3477 switch (pixel_format) {
3478 case DRM_FORMAT_ABGR8888:
3479 case DRM_FORMAT_ARGB8888:
3480 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3481 default:
3482 return PLANE_COLOR_ALPHA_DISABLE;
3483 }
3484}
3485
Ville Syrjälä2e881262017-03-17 23:17:56 +02003486static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003487{
Chandra Konduru6156a452015-04-27 13:48:39 -07003488 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003489 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003490 break;
3491 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003492 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003493 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003494 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003495 case I915_FORMAT_MOD_Y_TILED_CCS:
3496 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003497 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003498 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003499 case I915_FORMAT_MOD_Yf_TILED_CCS:
3500 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003501 default:
3502 MISSING_CASE(fb_modifier);
3503 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003504
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003505 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003506}
3507
Ville Syrjälä2e881262017-03-17 23:17:56 +02003508static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003509{
Chandra Konduru6156a452015-04-27 13:48:39 -07003510 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003511 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003512 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303513 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003514 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303515 * while i915 HW rotation is clockwise, thats why this swapping.
3516 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003517 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303518 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003519 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003520 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003521 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303522 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003523 default:
3524 MISSING_CASE(rotation);
3525 }
3526
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003527 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003528}
3529
Ville Syrjälä2e881262017-03-17 23:17:56 +02003530u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3531 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003532{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003533 struct drm_i915_private *dev_priv =
3534 to_i915(plane_state->base.plane->dev);
3535 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003536 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003537 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003538 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003539
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003540 plane_ctl = PLANE_CTL_ENABLE;
3541
James Ausmus4036c782017-11-13 10:11:28 -08003542 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3543 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003544 plane_ctl |=
3545 PLANE_CTL_PIPE_GAMMA_ENABLE |
3546 PLANE_CTL_PIPE_CSC_ENABLE |
3547 PLANE_CTL_PLANE_GAMMA_DISABLE;
3548 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003549
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003550 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003551 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003552 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003553
Ville Syrjälä2e881262017-03-17 23:17:56 +02003554 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3555 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3556 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3557 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3558
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003559 return plane_ctl;
3560}
3561
James Ausmus4036c782017-11-13 10:11:28 -08003562u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3563 const struct intel_plane_state *plane_state)
3564{
3565 const struct drm_framebuffer *fb = plane_state->base.fb;
3566 u32 plane_color_ctl = 0;
3567
3568 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3569 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3570 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3571 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3572
3573 return plane_color_ctl;
3574}
3575
Maarten Lankhorst73974892016-08-05 23:28:27 +03003576static int
3577__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003578 struct drm_atomic_state *state,
3579 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003580{
3581 struct drm_crtc_state *crtc_state;
3582 struct drm_crtc *crtc;
3583 int i, ret;
3584
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003585 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003586 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003587
3588 if (!state)
3589 return 0;
3590
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003591 /*
3592 * We've duplicated the state, pointers to the old state are invalid.
3593 *
3594 * Don't attempt to use the old state until we commit the duplicated state.
3595 */
3596 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003597 /*
3598 * Force recalculation even if we restore
3599 * current state. With fast modeset this may not result
3600 * in a modeset when the state is compatible.
3601 */
3602 crtc_state->mode_changed = true;
3603 }
3604
3605 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003606 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3607 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003609 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003610
3611 WARN_ON(ret == -EDEADLK);
3612 return ret;
3613}
3614
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003615static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3616{
Ville Syrjäläae981042016-08-05 23:28:30 +03003617 return intel_has_gpu_reset(dev_priv) &&
3618 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003619}
3620
Chris Wilsonc0336662016-05-06 15:40:21 +01003621void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003622{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003623 struct drm_device *dev = &dev_priv->drm;
3624 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3625 struct drm_atomic_state *state;
3626 int ret;
3627
Daniel Vetterce87ea12017-07-19 14:54:55 +02003628
3629 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003630 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003631 !gpu_reset_clobbers_display(dev_priv))
3632 return;
3633
Daniel Vetter9db529a2017-08-08 10:08:28 +02003634 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3635 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3636 wake_up_all(&dev_priv->gpu_error.wait_queue);
3637
3638 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3639 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3640 i915_gem_set_wedged(dev_priv);
3641 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003642
Maarten Lankhorst73974892016-08-05 23:28:27 +03003643 /*
3644 * Need mode_config.mutex so that we don't
3645 * trample ongoing ->detect() and whatnot.
3646 */
3647 mutex_lock(&dev->mode_config.mutex);
3648 drm_modeset_acquire_init(ctx, 0);
3649 while (1) {
3650 ret = drm_modeset_lock_all_ctx(dev, ctx);
3651 if (ret != -EDEADLK)
3652 break;
3653
3654 drm_modeset_backoff(ctx);
3655 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003656 /*
3657 * Disabling the crtcs gracefully seems nicer. Also the
3658 * g33 docs say we should at least disable all the planes.
3659 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003660 state = drm_atomic_helper_duplicate_state(dev, ctx);
3661 if (IS_ERR(state)) {
3662 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003663 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003664 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003665 }
3666
3667 ret = drm_atomic_helper_disable_all(dev, ctx);
3668 if (ret) {
3669 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003670 drm_atomic_state_put(state);
3671 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003672 }
3673
3674 dev_priv->modeset_restore_state = state;
3675 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003676}
3677
Chris Wilsonc0336662016-05-06 15:40:21 +01003678void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003679{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003680 struct drm_device *dev = &dev_priv->drm;
3681 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3682 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3683 int ret;
3684
Daniel Vetterce87ea12017-07-19 14:54:55 +02003685 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003686 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003687 !gpu_reset_clobbers_display(dev_priv))
3688 return;
3689
3690 if (!state)
3691 goto unlock;
3692
Maarten Lankhorst73974892016-08-05 23:28:27 +03003693 dev_priv->modeset_restore_state = NULL;
3694
Ville Syrjälä75147472014-11-24 18:28:11 +02003695 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003696 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003697 /* for testing only restore the display */
3698 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003699 if (ret)
3700 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003701 } else {
3702 /*
3703 * The display has been reset as well,
3704 * so need a full re-initialization.
3705 */
3706 intel_runtime_pm_disable_interrupts(dev_priv);
3707 intel_runtime_pm_enable_interrupts(dev_priv);
3708
Imre Deak51f59202016-09-14 13:04:13 +03003709 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003710 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003711 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003712
3713 spin_lock_irq(&dev_priv->irq_lock);
3714 if (dev_priv->display.hpd_irq_setup)
3715 dev_priv->display.hpd_irq_setup(dev_priv);
3716 spin_unlock_irq(&dev_priv->irq_lock);
3717
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003718 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003719 if (ret)
3720 DRM_ERROR("Restoring old state failed with %i\n", ret);
3721
3722 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003723 }
3724
Daniel Vetterce87ea12017-07-19 14:54:55 +02003725 drm_atomic_state_put(state);
3726unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003727 drm_modeset_drop_locks(ctx);
3728 drm_modeset_acquire_fini(ctx);
3729 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003730
3731 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003732}
3733
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003734static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3735 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003736{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003737 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003738 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003739
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003740 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003741 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003742
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003743 /*
3744 * Update pipe size and adjust fitter if needed: the reason for this is
3745 * that in compute_mode_changes we check the native mode (not the pfit
3746 * mode) to see if we can flip rather than do a full mode set. In the
3747 * fastboot case, we'll flip, but if we don't update the pipesrc and
3748 * pfit state, we'll end up with a big fb scanned out into the wrong
3749 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003750 */
3751
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003752 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003753 ((new_crtc_state->pipe_src_w - 1) << 16) |
3754 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003755
3756 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003757 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003758 skl_detach_scalers(crtc);
3759
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003760 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003761 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003762 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003763 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003764 ironlake_pfit_enable(crtc);
3765 else if (old_crtc_state->pch_pfit.enabled)
3766 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003767 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003768}
3769
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003770static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003771{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003772 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003773 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003774 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003775 i915_reg_t reg;
3776 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003777
3778 /* enable normal train */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003781 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003782 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3783 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003784 } else {
3785 temp &= ~FDI_LINK_TRAIN_NONE;
3786 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003787 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003788 I915_WRITE(reg, temp);
3789
3790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003792 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003793 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3794 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3795 } else {
3796 temp &= ~FDI_LINK_TRAIN_NONE;
3797 temp |= FDI_LINK_TRAIN_NONE;
3798 }
3799 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3800
3801 /* wait one idle pattern time */
3802 POSTING_READ(reg);
3803 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003804
3805 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003806 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003807 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3808 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003809}
3810
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003812static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3813 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003815 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003816 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003817 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003818 i915_reg_t reg;
3819 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003820
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003821 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003823
Adam Jacksone1a44742010-06-25 15:32:14 -04003824 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3825 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 reg = FDI_RX_IMR(pipe);
3827 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003828 temp &= ~FDI_RX_SYMBOL_LOCK;
3829 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 I915_WRITE(reg, temp);
3831 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003832 udelay(150);
3833
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003837 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003838 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 temp &= ~FDI_LINK_TRAIN_NONE;
3840 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 reg = FDI_RX_CTL(pipe);
3844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845 temp &= ~FDI_LINK_TRAIN_NONE;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3848
3849 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850 udelay(150);
3851
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003852 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003853 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3854 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3855 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003856
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003858 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3861
3862 if ((temp & FDI_RX_BIT_LOCK)) {
3863 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865 break;
3866 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003868 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870
3871 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 reg = FDI_TX_CTL(pipe);
3873 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874 temp &= ~FDI_LINK_TRAIN_NONE;
3875 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 reg = FDI_RX_CTL(pipe);
3879 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880 temp &= ~FDI_LINK_TRAIN_NONE;
3881 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
3883
3884 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 udelay(150);
3886
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003888 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003890 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3891
3892 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 DRM_DEBUG_KMS("FDI train 2 done.\n");
3895 break;
3896 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003898 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900
3901 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003902
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903}
3904
Akshay Joshi0206e352011-08-16 15:34:10 -04003905static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3907 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3908 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3909 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3910};
3911
3912/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003913static void gen6_fdi_link_train(struct intel_crtc *crtc,
3914 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003916 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003917 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003918 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003919 i915_reg_t reg;
3920 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921
Adam Jacksone1a44742010-06-25 15:32:14 -04003922 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3923 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_RX_IMR(pipe);
3925 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003926 temp &= ~FDI_RX_SYMBOL_LOCK;
3927 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 I915_WRITE(reg, temp);
3929
3930 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003931 udelay(150);
3932
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 reg = FDI_TX_CTL(pipe);
3935 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003936 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003937 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 temp &= ~FDI_LINK_TRAIN_NONE;
3939 temp |= FDI_LINK_TRAIN_PATTERN_1;
3940 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3941 /* SNB-B */
3942 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944
Daniel Vetterd74cf322012-10-26 10:58:13 +02003945 I915_WRITE(FDI_RX_MISC(pipe),
3946 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3947
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 reg = FDI_RX_CTL(pipe);
3949 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003950 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3953 } else {
3954 temp &= ~FDI_LINK_TRAIN_NONE;
3955 temp |= FDI_LINK_TRAIN_PATTERN_1;
3956 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3958
3959 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 udelay(150);
3961
Akshay Joshi0206e352011-08-16 15:34:10 -04003962 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 reg = FDI_TX_CTL(pipe);
3964 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3966 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 I915_WRITE(reg, temp);
3968
3969 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 udelay(500);
3971
Sean Paulfa37d392012-03-02 12:53:39 -05003972 for (retry = 0; retry < 5; retry++) {
3973 reg = FDI_RX_IIR(pipe);
3974 temp = I915_READ(reg);
3975 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3976 if (temp & FDI_RX_BIT_LOCK) {
3977 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3978 DRM_DEBUG_KMS("FDI train 1 done.\n");
3979 break;
3980 }
3981 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 }
Sean Paulfa37d392012-03-02 12:53:39 -05003983 if (retry < 5)
3984 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
3986 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988
3989 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003990 reg = FDI_TX_CTL(pipe);
3991 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 temp &= ~FDI_LINK_TRAIN_NONE;
3993 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003994 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3996 /* SNB-B */
3997 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3998 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004000
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 reg = FDI_RX_CTL(pipe);
4002 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004003 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4005 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4006 } else {
4007 temp &= ~FDI_LINK_TRAIN_NONE;
4008 temp |= FDI_LINK_TRAIN_PATTERN_2;
4009 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004010 I915_WRITE(reg, temp);
4011
4012 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004013 udelay(150);
4014
Akshay Joshi0206e352011-08-16 15:34:10 -04004015 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 reg = FDI_TX_CTL(pipe);
4017 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004018 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4019 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 I915_WRITE(reg, temp);
4021
4022 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004023 udelay(500);
4024
Sean Paulfa37d392012-03-02 12:53:39 -05004025 for (retry = 0; retry < 5; retry++) {
4026 reg = FDI_RX_IIR(pipe);
4027 temp = I915_READ(reg);
4028 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4029 if (temp & FDI_RX_SYMBOL_LOCK) {
4030 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4031 DRM_DEBUG_KMS("FDI train 2 done.\n");
4032 break;
4033 }
4034 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004035 }
Sean Paulfa37d392012-03-02 12:53:39 -05004036 if (retry < 5)
4037 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038 }
4039 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041
4042 DRM_DEBUG_KMS("FDI train done.\n");
4043}
4044
Jesse Barnes357555c2011-04-28 15:09:55 -07004045/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004046static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4047 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004048{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004049 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004050 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004051 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004052 i915_reg_t reg;
4053 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004054
4055 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4056 for train result */
4057 reg = FDI_RX_IMR(pipe);
4058 temp = I915_READ(reg);
4059 temp &= ~FDI_RX_SYMBOL_LOCK;
4060 temp &= ~FDI_RX_BIT_LOCK;
4061 I915_WRITE(reg, temp);
4062
4063 POSTING_READ(reg);
4064 udelay(150);
4065
Daniel Vetter01a415f2012-10-27 15:58:40 +02004066 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4067 I915_READ(FDI_RX_IIR(pipe)));
4068
Jesse Barnes139ccd32013-08-19 11:04:55 -07004069 /* Try each vswing and preemphasis setting twice before moving on */
4070 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4071 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004072 reg = FDI_TX_CTL(pipe);
4073 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004074 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4075 temp &= ~FDI_TX_ENABLE;
4076 I915_WRITE(reg, temp);
4077
4078 reg = FDI_RX_CTL(pipe);
4079 temp = I915_READ(reg);
4080 temp &= ~FDI_LINK_TRAIN_AUTO;
4081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4082 temp &= ~FDI_RX_ENABLE;
4083 I915_WRITE(reg, temp);
4084
4085 /* enable CPU FDI TX and PCH FDI RX */
4086 reg = FDI_TX_CTL(pipe);
4087 temp = I915_READ(reg);
4088 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004089 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004091 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004092 temp |= snb_b_fdi_train_param[j/2];
4093 temp |= FDI_COMPOSITE_SYNC;
4094 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4095
4096 I915_WRITE(FDI_RX_MISC(pipe),
4097 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4098
4099 reg = FDI_RX_CTL(pipe);
4100 temp = I915_READ(reg);
4101 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4102 temp |= FDI_COMPOSITE_SYNC;
4103 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4104
4105 POSTING_READ(reg);
4106 udelay(1); /* should be 0.5us */
4107
4108 for (i = 0; i < 4; i++) {
4109 reg = FDI_RX_IIR(pipe);
4110 temp = I915_READ(reg);
4111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4112
4113 if (temp & FDI_RX_BIT_LOCK ||
4114 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4115 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4116 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4117 i);
4118 break;
4119 }
4120 udelay(1); /* should be 0.5us */
4121 }
4122 if (i == 4) {
4123 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4124 continue;
4125 }
4126
4127 /* Train 2 */
4128 reg = FDI_TX_CTL(pipe);
4129 temp = I915_READ(reg);
4130 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4131 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4132 I915_WRITE(reg, temp);
4133
4134 reg = FDI_RX_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4137 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004138 I915_WRITE(reg, temp);
4139
4140 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004141 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004142
Jesse Barnes139ccd32013-08-19 11:04:55 -07004143 for (i = 0; i < 4; i++) {
4144 reg = FDI_RX_IIR(pipe);
4145 temp = I915_READ(reg);
4146 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004147
Jesse Barnes139ccd32013-08-19 11:04:55 -07004148 if (temp & FDI_RX_SYMBOL_LOCK ||
4149 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4150 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4151 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4152 i);
4153 goto train_done;
4154 }
4155 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004156 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004157 if (i == 4)
4158 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004159 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004160
Jesse Barnes139ccd32013-08-19 11:04:55 -07004161train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004162 DRM_DEBUG_KMS("FDI train done.\n");
4163}
4164
Daniel Vetter88cefb62012-08-12 19:27:14 +02004165static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004166{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004167 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004168 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004169 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004170 i915_reg_t reg;
4171 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004172
Jesse Barnes0e23b992010-09-10 11:10:00 -07004173 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 reg = FDI_RX_CTL(pipe);
4175 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004176 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004177 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4180
4181 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004182 udelay(200);
4183
4184 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp = I915_READ(reg);
4186 I915_WRITE(reg, temp | FDI_PCDCLK);
4187
4188 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004189 udelay(200);
4190
Paulo Zanoni20749732012-11-23 15:30:38 -02004191 /* Enable CPU FDI TX PLL, always on for Ironlake */
4192 reg = FDI_TX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4195 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004196
Paulo Zanoni20749732012-11-23 15:30:38 -02004197 POSTING_READ(reg);
4198 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004199 }
4200}
4201
Daniel Vetter88cefb62012-08-12 19:27:14 +02004202static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4203{
4204 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004205 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004206 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004207 i915_reg_t reg;
4208 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004209
4210 /* Switch from PCDclk to Rawclk */
4211 reg = FDI_RX_CTL(pipe);
4212 temp = I915_READ(reg);
4213 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4214
4215 /* Disable CPU FDI TX PLL */
4216 reg = FDI_TX_CTL(pipe);
4217 temp = I915_READ(reg);
4218 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4219
4220 POSTING_READ(reg);
4221 udelay(100);
4222
4223 reg = FDI_RX_CTL(pipe);
4224 temp = I915_READ(reg);
4225 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4226
4227 /* Wait for the clocks to turn off. */
4228 POSTING_READ(reg);
4229 udelay(100);
4230}
4231
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004232static void ironlake_fdi_disable(struct drm_crtc *crtc)
4233{
4234 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004235 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4237 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004238 i915_reg_t reg;
4239 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004240
4241 /* disable CPU FDI tx and PCH FDI rx */
4242 reg = FDI_TX_CTL(pipe);
4243 temp = I915_READ(reg);
4244 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4245 POSTING_READ(reg);
4246
4247 reg = FDI_RX_CTL(pipe);
4248 temp = I915_READ(reg);
4249 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004250 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004251 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4252
4253 POSTING_READ(reg);
4254 udelay(100);
4255
4256 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004257 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004258 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004259
4260 /* still set train pattern 1 */
4261 reg = FDI_TX_CTL(pipe);
4262 temp = I915_READ(reg);
4263 temp &= ~FDI_LINK_TRAIN_NONE;
4264 temp |= FDI_LINK_TRAIN_PATTERN_1;
4265 I915_WRITE(reg, temp);
4266
4267 reg = FDI_RX_CTL(pipe);
4268 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004269 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004270 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4271 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4272 } else {
4273 temp &= ~FDI_LINK_TRAIN_NONE;
4274 temp |= FDI_LINK_TRAIN_PATTERN_1;
4275 }
4276 /* BPC in FDI rx is consistent with that in PIPECONF */
4277 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004278 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004279 I915_WRITE(reg, temp);
4280
4281 POSTING_READ(reg);
4282 udelay(100);
4283}
4284
Chris Wilson49d73912016-11-29 09:50:08 +00004285bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004286{
Daniel Vetterfa058872017-07-20 19:57:52 +02004287 struct drm_crtc *crtc;
4288 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004289
Daniel Vetterfa058872017-07-20 19:57:52 +02004290 drm_for_each_crtc(crtc, &dev_priv->drm) {
4291 struct drm_crtc_commit *commit;
4292 spin_lock(&crtc->commit_lock);
4293 commit = list_first_entry_or_null(&crtc->commit_list,
4294 struct drm_crtc_commit, commit_entry);
4295 cleanup_done = commit ?
4296 try_wait_for_completion(&commit->cleanup_done) : true;
4297 spin_unlock(&crtc->commit_lock);
4298
4299 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004300 continue;
4301
Daniel Vetterfa058872017-07-20 19:57:52 +02004302 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004303
4304 return true;
4305 }
4306
4307 return false;
4308}
4309
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004310void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004311{
4312 u32 temp;
4313
4314 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4315
4316 mutex_lock(&dev_priv->sb_lock);
4317
4318 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4319 temp |= SBI_SSCCTL_DISABLE;
4320 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4321
4322 mutex_unlock(&dev_priv->sb_lock);
4323}
4324
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004325/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004326static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004327{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004328 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4329 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4331 u32 temp;
4332
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004333 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004335 /* The iCLK virtual clock root frequency is in MHz,
4336 * but the adjusted_mode->crtc_clock in in KHz. To get the
4337 * divisors, it is necessary to divide one by another, so we
4338 * convert the virtual clock precision to KHz here for higher
4339 * precision.
4340 */
4341 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342 u32 iclk_virtual_root_freq = 172800 * 1000;
4343 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004344 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004346 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4347 clock << auxdiv);
4348 divsel = (desired_divisor / iclk_pi_range) - 2;
4349 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004351 /*
4352 * Near 20MHz is a corner case which is
4353 * out of range for the 7-bit divisor
4354 */
4355 if (divsel <= 0x7f)
4356 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004357 }
4358
4359 /* This should not happen with any sane values */
4360 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4361 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4362 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4363 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4364
4365 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004366 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004367 auxdiv,
4368 divsel,
4369 phasedir,
4370 phaseinc);
4371
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004372 mutex_lock(&dev_priv->sb_lock);
4373
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004374 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004375 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004376 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4377 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4378 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4379 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4380 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4381 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004382 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383
4384 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4387 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389
4390 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004391 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004393 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004394
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004395 mutex_unlock(&dev_priv->sb_lock);
4396
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004397 /* Wait for initialization time */
4398 udelay(24);
4399
4400 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4401}
4402
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004403int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4404{
4405 u32 divsel, phaseinc, auxdiv;
4406 u32 iclk_virtual_root_freq = 172800 * 1000;
4407 u32 iclk_pi_range = 64;
4408 u32 desired_divisor;
4409 u32 temp;
4410
4411 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4412 return 0;
4413
4414 mutex_lock(&dev_priv->sb_lock);
4415
4416 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4417 if (temp & SBI_SSCCTL_DISABLE) {
4418 mutex_unlock(&dev_priv->sb_lock);
4419 return 0;
4420 }
4421
4422 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4423 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4424 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4425 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4426 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4427
4428 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4429 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4430 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4431
4432 mutex_unlock(&dev_priv->sb_lock);
4433
4434 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4435
4436 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4437 desired_divisor << auxdiv);
4438}
4439
Daniel Vetter275f01b22013-05-03 11:49:47 +02004440static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4441 enum pipe pch_transcoder)
4442{
4443 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004444 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004445 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004446
4447 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4448 I915_READ(HTOTAL(cpu_transcoder)));
4449 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4450 I915_READ(HBLANK(cpu_transcoder)));
4451 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4452 I915_READ(HSYNC(cpu_transcoder)));
4453
4454 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4455 I915_READ(VTOTAL(cpu_transcoder)));
4456 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4457 I915_READ(VBLANK(cpu_transcoder)));
4458 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4459 I915_READ(VSYNC(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4461 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4462}
4463
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004464static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004465{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004466 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004467 uint32_t temp;
4468
4469 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004470 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004471 return;
4472
4473 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4474 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4475
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004476 temp &= ~FDI_BC_BIFURCATION_SELECT;
4477 if (enable)
4478 temp |= FDI_BC_BIFURCATION_SELECT;
4479
4480 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004481 I915_WRITE(SOUTH_CHICKEN1, temp);
4482 POSTING_READ(SOUTH_CHICKEN1);
4483}
4484
4485static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4486{
4487 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004488
4489 switch (intel_crtc->pipe) {
4490 case PIPE_A:
4491 break;
4492 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004493 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004494 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004495 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004496 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004497
4498 break;
4499 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004500 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004501
4502 break;
4503 default:
4504 BUG();
4505 }
4506}
4507
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004508/* Return which DP Port should be selected for Transcoder DP control */
4509static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004510intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004511{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004512 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004513 struct intel_encoder *encoder;
4514
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004515 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004516 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004517 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004518 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004519 }
4520
4521 return -1;
4522}
4523
Jesse Barnesf67a5592011-01-05 10:31:48 -08004524/*
4525 * Enable PCH resources required for PCH ports:
4526 * - PCH PLLs
4527 * - FDI training & RX/TX
4528 * - update transcoder timings
4529 * - DP transcoding bits
4530 * - transcoder
4531 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004532static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004533{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004534 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004535 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004536 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004537 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004538 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004539
Daniel Vetterab9412b2013-05-03 11:49:46 +02004540 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004541
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004542 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004543 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004544
Daniel Vettercd986ab2012-10-26 10:58:12 +02004545 /* Write the TU size bits before fdi link training, so that error
4546 * detection works. */
4547 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4548 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4549
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004551 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004552
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004553 /* We need to program the right clock selection before writing the pixel
4554 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004555 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004556 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004557
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004559 temp |= TRANS_DPLL_ENABLE(pipe);
4560 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004561 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004562 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004563 temp |= sel;
4564 else
4565 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004569 /* XXX: pch pll's can be enabled any time before we enable the PCH
4570 * transcoder, and we actually should do this to not upset any PCH
4571 * transcoder that already use the clock when we share it.
4572 *
4573 * Note that enable_shared_dpll tries to do the right thing, but
4574 * get_shared_dpll unconditionally resets the pll - we need that to have
4575 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004576 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004577
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004578 /* set transcoder timing, panel must allow it */
4579 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004580 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004582 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004583
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004584 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004585 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004587 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004589 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004590 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004591 temp = I915_READ(reg);
4592 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004593 TRANS_DP_SYNC_MASK |
4594 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004595 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004596 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004597
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004598 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004599 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004600 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004601 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004602
4603 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004604 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004610 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 break;
4613 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004614 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 }
4616
Chris Wilson5eddb702010-09-11 13:48:45 +01004617 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618 }
4619
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004620 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004621}
4622
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004623static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004624{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004625 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004626 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004627 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004629 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004631 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004632
Paulo Zanoni0540e482012-10-31 18:12:40 -02004633 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004634 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni937bb612012-10-31 18:12:47 -02004636 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004637}
4638
Daniel Vettera1520312013-05-03 11:49:50 +02004639static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004640{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004641 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004642 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004643 u32 temp;
4644
4645 temp = I915_READ(dslreg);
4646 udelay(500);
4647 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004649 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004650 }
4651}
4652
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004653static int
4654skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004655 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004658 struct intel_crtc_scaler_state *scaler_state =
4659 &crtc_state->scaler_state;
4660 struct intel_crtc *intel_crtc =
4661 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304662 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4663 const struct drm_display_mode *adjusted_mode =
4664 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004666
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004667 /*
4668 * Src coordinates are already rotated by 270 degrees for
4669 * the 90/270 degree plane rotation cases (to match the
4670 * GTT mapping), hence no need to account for rotation here.
4671 */
4672 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004673
Shashank Sharmae5c05932017-07-21 20:55:05 +05304674 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4675 need_scaling = true;
4676
Chandra Kondurua1b22782015-04-07 15:28:45 -07004677 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304678 * Scaling/fitting not supported in IF-ID mode in GEN9+
4679 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4680 * Once NV12 is enabled, handle it here while allocating scaler
4681 * for NV12.
4682 */
4683 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4684 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4685 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4686 return -EINVAL;
4687 }
4688
4689 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004690 * if plane is being disabled or scaler is no more required or force detach
4691 * - free scaler binded to this plane/crtc
4692 * - in order to do this, update crtc->scaler_usage
4693 *
4694 * Here scaler state in crtc_state is set free so that
4695 * scaler can be assigned to other user. Actual register
4696 * update to free the scaler is done in plane/panel-fit programming.
4697 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4698 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004700 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004701 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004702 scaler_state->scalers[*scaler_id].in_use = 0;
4703
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4705 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4706 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004707 scaler_state->scaler_users);
4708 *scaler_id = -1;
4709 }
4710 return 0;
4711 }
4712
4713 /* range checks */
4714 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4715 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4716
4717 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4718 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004720 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004722 return -EINVAL;
4723 }
4724
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004725 /* mark this plane as a scaler user in crtc_state */
4726 scaler_state->scaler_users |= (1 << scaler_user);
4727 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4728 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4729 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4730 scaler_state->scaler_users);
4731
4732 return 0;
4733}
4734
4735/**
4736 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4737 *
4738 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739 *
4740 * Return
4741 * 0 - scaler_usage updated successfully
4742 * error - requested scaling cannot be supported or other error condition
4743 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004744int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004745{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004746 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004748 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004749 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004751 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004752}
4753
4754/**
4755 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4756 *
4757 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004758 * @plane_state: atomic plane state to update
4759 *
4760 * Return
4761 * 0 - scaler_usage updated successfully
4762 * error - requested scaling cannot be supported or other error condition
4763 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004764static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4765 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004766{
4767
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004768 struct intel_plane *intel_plane =
4769 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004770 struct drm_framebuffer *fb = plane_state->base.fb;
4771 int ret;
4772
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004773 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004774
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004775 ret = skl_update_scaler(crtc_state, force_detach,
4776 drm_plane_index(&intel_plane->base),
4777 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004778 drm_rect_width(&plane_state->base.src) >> 16,
4779 drm_rect_height(&plane_state->base.src) >> 16,
4780 drm_rect_width(&plane_state->base.dst),
4781 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004782
4783 if (ret || plane_state->scaler_id < 0)
4784 return ret;
4785
Chandra Kondurua1b22782015-04-07 15:28:45 -07004786 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004787 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004788 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4789 intel_plane->base.base.id,
4790 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004791 return -EINVAL;
4792 }
4793
4794 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004795 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004796 case DRM_FORMAT_RGB565:
4797 case DRM_FORMAT_XBGR8888:
4798 case DRM_FORMAT_XRGB8888:
4799 case DRM_FORMAT_ABGR8888:
4800 case DRM_FORMAT_ARGB8888:
4801 case DRM_FORMAT_XRGB2101010:
4802 case DRM_FORMAT_XBGR2101010:
4803 case DRM_FORMAT_YUYV:
4804 case DRM_FORMAT_YVYU:
4805 case DRM_FORMAT_UYVY:
4806 case DRM_FORMAT_VYUY:
4807 break;
4808 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004809 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4810 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004811 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004812 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004813 }
4814
Chandra Kondurua1b22782015-04-07 15:28:45 -07004815 return 0;
4816}
4817
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004818static void skylake_scaler_disable(struct intel_crtc *crtc)
4819{
4820 int i;
4821
4822 for (i = 0; i < crtc->num_scalers; i++)
4823 skl_detach_scaler(crtc, i);
4824}
4825
4826static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004827{
4828 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004829 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004830 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004831 struct intel_crtc_scaler_state *scaler_state =
4832 &crtc->config->scaler_state;
4833
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004834 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004835 int id;
4836
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004837 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004838 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004839
4840 id = scaler_state->scaler_id;
4841 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4842 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4843 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4844 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004845 }
4846}
4847
Jesse Barnesb074cec2013-04-25 12:55:02 -07004848static void ironlake_pfit_enable(struct intel_crtc *crtc)
4849{
4850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004851 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004852 int pipe = crtc->pipe;
4853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004855 /* Force use of hard-coded filter coefficients
4856 * as some pre-programmed values are broken,
4857 * e.g. x201.
4858 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004859 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004860 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4861 PF_PIPE_SEL_IVB(pipe));
4862 else
4863 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4865 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004866 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867}
4868
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004869void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004870{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004871 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004872 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875 return;
4876
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004877 /*
4878 * We can only enable IPS after we enable a plane and wait for a vblank
4879 * This function is called from post_plane_update, which is run after
4880 * a vblank wait.
4881 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004882
Paulo Zanonid77e4532013-09-24 13:52:55 -03004883 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004884 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004885 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004886 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4887 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004888 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004889 /* Quoting Art Runyan: "its not safe to expect any particular
4890 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004891 * mailbox." Moreover, the mailbox may return a bogus state,
4892 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 */
4894 } else {
4895 I915_WRITE(IPS_CTL, IPS_ENABLE);
4896 /* The bit only becomes 1 in the next vblank, so this wait here
4897 * is essentially intel_wait_for_vblank. If we don't have this
4898 * and don't wait for vblanks until the end of crtc_enable, then
4899 * the HW state readout code will complain that the expected
4900 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004901 if (intel_wait_for_register(dev_priv,
4902 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4903 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004904 DRM_ERROR("Timed out waiting for IPS enable\n");
4905 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004906}
4907
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004908void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909{
4910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004911 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914 return;
4915
4916 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004917 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004918 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004919 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004920 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004921 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004922 if (intel_wait_for_register(dev_priv,
4923 IPS_CTL, IPS_ENABLE, 0,
4924 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004925 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004926 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004927 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004928 POSTING_READ(IPS_CTL);
4929 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004930
4931 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004932 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004933}
4934
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004935static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004936{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004937 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004938 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004939
4940 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004941 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004942 mutex_unlock(&dev->struct_mutex);
4943 }
4944
4945 /* Let userspace switch the overlay on again. In most cases userspace
4946 * has to recompute where to put it anyway.
4947 */
4948}
4949
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004950/**
4951 * intel_post_enable_primary - Perform operations after enabling primary plane
4952 * @crtc: the CRTC whose primary plane was just enabled
4953 *
4954 * Performs potentially sleeping operations that must be done after the primary
4955 * plane is enabled, such as updating FBC and IPS. Note that this may be
4956 * called due to an explicit primary plane update, or due to an implicit
4957 * re-enable that is caused when a sprite plane is updated to no longer
4958 * completely hide the primary plane.
4959 */
4960static void
4961intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004962{
4963 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004964 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004968 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 * FIXME IPS should be fine as long as one plane is
4970 * enabled, but in practice it seems to have problems
4971 * when going from primary only to sprite only and vice
4972 * versa.
4973 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004974 hsw_enable_ips(intel_crtc);
4975
Daniel Vetterf99d7062014-06-19 16:01:59 +02004976 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004977 * Gen2 reports pipe underruns whenever all planes are disabled.
4978 * So don't enable underrun reporting before at least some planes
4979 * are enabled.
4980 * FIXME: Need to fix the logic to work when we turn off all planes
4981 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004982 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004983 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004984 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4985
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004986 /* Underruns don't always raise interrupts, so check manually. */
4987 intel_check_cpu_fifo_underruns(dev_priv);
4988 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004989}
4990
Ville Syrjälä2622a082016-03-09 19:07:26 +02004991/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992static void
4993intel_pre_disable_primary(struct drm_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004996 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4998 int pipe = intel_crtc->pipe;
4999
5000 /*
5001 * Gen2 reports pipe underruns whenever all planes are disabled.
5002 * So diasble underrun reporting before all the planes get disabled.
5003 * FIXME: Need to fix the logic to work when we turn off all planes
5004 * but leave the pipe running.
5005 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005006 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5008
5009 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005010 * FIXME IPS should be fine as long as one plane is
5011 * enabled, but in practice it seems to have problems
5012 * when going from primary only to sprite only and vice
5013 * versa.
5014 */
5015 hsw_disable_ips(intel_crtc);
5016}
5017
5018/* FIXME get rid of this and use pre_plane_update */
5019static void
5020intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5021{
5022 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005023 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 int pipe = intel_crtc->pipe;
5026
5027 intel_pre_disable_primary(crtc);
5028
5029 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005030 * Vblank time updates from the shadow to live plane control register
5031 * are blocked if the memory self-refresh mode is active at that
5032 * moment. So to make sure the plane gets truly disabled, disable
5033 * first the self-refresh mode. The self-refresh enable bit in turn
5034 * will be checked/applied by the HW only at the next frame start
5035 * event which is after the vblank start event, so we need to have a
5036 * wait-for-vblank between disabling the plane and the pipe.
5037 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005038 if (HAS_GMCH_DISPLAY(dev_priv) &&
5039 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005040 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005041}
5042
Daniel Vetter5a21b662016-05-24 17:13:53 +02005043static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5044{
5045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5046 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5047 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005048 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5049 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005050 struct drm_plane *primary = crtc->base.primary;
5051 struct drm_plane_state *old_pri_state =
5052 drm_atomic_get_existing_plane_state(old_state, primary);
5053
Chris Wilson5748b6a2016-08-04 16:32:38 +01005054 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005055
Daniel Vetter5a21b662016-05-24 17:13:53 +02005056 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005057 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005058
5059 if (old_pri_state) {
5060 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005061 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5062 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005063 struct intel_plane_state *old_primary_state =
5064 to_intel_plane_state(old_pri_state);
5065
5066 intel_fbc_post_update(crtc);
5067
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005068 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005069 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005070 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071 intel_post_enable_primary(&crtc->base);
5072 }
5073}
5074
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005075static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5076 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005077{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005078 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005079 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005080 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005081 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5082 struct drm_plane *primary = crtc->base.primary;
5083 struct drm_plane_state *old_pri_state =
5084 drm_atomic_get_existing_plane_state(old_state, primary);
5085 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005086 struct intel_atomic_state *old_intel_state =
5087 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005088
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005089 if (old_pri_state) {
5090 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005091 intel_atomic_get_new_plane_state(old_intel_state,
5092 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005093 struct intel_plane_state *old_primary_state =
5094 to_intel_plane_state(old_pri_state);
5095
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005096 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005097
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005098 if (old_primary_state->base.visible &&
5099 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005100 intel_pre_disable_primary(&crtc->base);
5101 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005102
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005103 /*
5104 * Vblank time updates from the shadow to live plane control register
5105 * are blocked if the memory self-refresh mode is active at that
5106 * moment. So to make sure the plane gets truly disabled, disable
5107 * first the self-refresh mode. The self-refresh enable bit in turn
5108 * will be checked/applied by the HW only at the next frame start
5109 * event which is after the vblank start event, so we need to have a
5110 * wait-for-vblank between disabling the plane and the pipe.
5111 */
5112 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5113 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5114 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005115
Matt Ropered4a6a72016-02-23 17:20:13 -08005116 /*
5117 * IVB workaround: must disable low power watermarks for at least
5118 * one frame before enabling scaling. LP watermarks can be re-enabled
5119 * when scaling is disabled.
5120 *
5121 * WaCxSRDisabledForSpriteScaling:ivb
5122 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005123 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005124 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005125
5126 /*
5127 * If we're doing a modeset, we're done. No need to do any pre-vblank
5128 * watermark programming here.
5129 */
5130 if (needs_modeset(&pipe_config->base))
5131 return;
5132
5133 /*
5134 * For platforms that support atomic watermarks, program the
5135 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5136 * will be the intermediate values that are safe for both pre- and
5137 * post- vblank; when vblank happens, the 'active' values will be set
5138 * to the final 'target' values and we'll do this again to get the
5139 * optimal watermarks. For gen9+ platforms, the values we program here
5140 * will be the final target values which will get automatically latched
5141 * at vblank time; no further programming will be necessary.
5142 *
5143 * If a platform hasn't been transitioned to atomic watermarks yet,
5144 * we'll continue to update watermarks the old way, if flags tell
5145 * us to.
5146 */
5147 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005148 dev_priv->display.initial_watermarks(old_intel_state,
5149 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005150 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005151 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005152}
5153
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005154static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005155{
5156 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005158 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005159 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005160
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005161 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005162
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005163 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005164 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005165
Daniel Vetterf99d7062014-06-19 16:01:59 +02005166 /*
5167 * FIXME: Once we grow proper nuclear flip support out of this we need
5168 * to compute the mask of flip planes precisely. For the time being
5169 * consider this a flip to a NULL plane.
5170 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005171 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005172}
5173
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005174static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005175 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005176 struct drm_atomic_state *old_state)
5177{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005178 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 struct drm_connector *conn;
5180 int i;
5181
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005182 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct intel_encoder *encoder =
5184 to_intel_encoder(conn_state->best_encoder);
5185
5186 if (conn_state->crtc != crtc)
5187 continue;
5188
5189 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005190 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005191 }
5192}
5193
5194static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005195 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 struct drm_atomic_state *old_state)
5197{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005198 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct drm_connector *conn;
5200 int i;
5201
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005202 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 struct intel_encoder *encoder =
5204 to_intel_encoder(conn_state->best_encoder);
5205
5206 if (conn_state->crtc != crtc)
5207 continue;
5208
5209 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005210 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005211 }
5212}
5213
5214static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005215 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 struct drm_atomic_state *old_state)
5217{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005218 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 struct drm_connector *conn;
5220 int i;
5221
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005222 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 struct intel_encoder *encoder =
5224 to_intel_encoder(conn_state->best_encoder);
5225
5226 if (conn_state->crtc != crtc)
5227 continue;
5228
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005229 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005230 intel_opregion_notify_encoder(encoder, true);
5231 }
5232}
5233
5234static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005235 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005236 struct drm_atomic_state *old_state)
5237{
5238 struct drm_connector_state *old_conn_state;
5239 struct drm_connector *conn;
5240 int i;
5241
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005242 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 struct intel_encoder *encoder =
5244 to_intel_encoder(old_conn_state->best_encoder);
5245
5246 if (old_conn_state->crtc != crtc)
5247 continue;
5248
5249 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005250 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005251 }
5252}
5253
5254static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005255 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 struct drm_atomic_state *old_state)
5257{
5258 struct drm_connector_state *old_conn_state;
5259 struct drm_connector *conn;
5260 int i;
5261
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005262 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005263 struct intel_encoder *encoder =
5264 to_intel_encoder(old_conn_state->best_encoder);
5265
5266 if (old_conn_state->crtc != crtc)
5267 continue;
5268
5269 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005270 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005271 }
5272}
5273
5274static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005275 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005276 struct drm_atomic_state *old_state)
5277{
5278 struct drm_connector_state *old_conn_state;
5279 struct drm_connector *conn;
5280 int i;
5281
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005282 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005283 struct intel_encoder *encoder =
5284 to_intel_encoder(old_conn_state->best_encoder);
5285
5286 if (old_conn_state->crtc != crtc)
5287 continue;
5288
5289 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005290 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005291 }
5292}
5293
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005294static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5295 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005296{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005297 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005298 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005299 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5301 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005302 struct intel_atomic_state *old_intel_state =
5303 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005304
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005305 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306 return;
5307
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005308 /*
5309 * Sometimes spurious CPU pipe underruns happen during FDI
5310 * training, at least with VGA+HDMI cloning. Suppress them.
5311 *
5312 * On ILK we get an occasional spurious CPU pipe underruns
5313 * between eDP port A enable and vdd enable. Also PCH port
5314 * enable seems to result in the occasional CPU pipe underrun.
5315 *
5316 * Spurious PCH underruns also occur during PCH enabling.
5317 */
5318 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5319 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005320 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005321 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5322
5323 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005324 intel_prepare_shared_dpll(intel_crtc);
5325
Ville Syrjälä37a56502016-06-22 21:57:04 +03005326 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305327 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005328
5329 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005330 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005333 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005334 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005335 }
5336
5337 ironlake_set_pipeconf(crtc);
5338
Jesse Barnesf67a5592011-01-05 10:31:48 -08005339 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005340
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005341 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005342
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005343 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005344 /* Note: FDI PLL enabling _must_ be done before we enable the
5345 * cpu pipes, hence this is separate from all the other fdi/pch
5346 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005347 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005348 } else {
5349 assert_fdi_tx_disabled(dev_priv, pipe);
5350 assert_fdi_rx_disabled(dev_priv, pipe);
5351 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005352
Jesse Barnesb074cec2013-04-25 12:55:02 -07005353 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005354
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005355 /*
5356 * On ILK+ LUT must be loaded before the pipe is running but with
5357 * clocks enabled
5358 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005359 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005360
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005361 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005362 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005363 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005365 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005366 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005367
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005368 assert_vblank_disabled(crtc);
5369 drm_crtc_vblank_on(crtc);
5370
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005371 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005372
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005373 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005374 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005375
5376 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5377 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005378 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005379 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005380 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005381}
5382
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005383/* IPS only exists on ULT machines and is tied to pipe A. */
5384static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5385{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005386 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005387}
5388
Imre Deaked69cd42017-10-02 10:55:57 +03005389static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5390 enum pipe pipe, bool apply)
5391{
5392 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5393 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5394
5395 if (apply)
5396 val |= mask;
5397 else
5398 val &= ~mask;
5399
5400 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5401}
5402
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005403static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5404 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005406 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005407 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005409 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005410 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005411 struct intel_atomic_state *old_intel_state =
5412 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005413 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005414
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005415 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005416 return;
5417
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005418 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005419
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005420 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005421 intel_enable_shared_dpll(intel_crtc);
5422
Ville Syrjälä37a56502016-06-22 21:57:04 +03005423 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305424 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005425
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005426 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005427 intel_set_pipe_timings(intel_crtc);
5428
Jani Nikulabc58be62016-03-18 17:05:39 +02005429 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005430
Jani Nikula4d1de972016-03-18 17:05:42 +02005431 if (cpu_transcoder != TRANSCODER_EDP &&
5432 !transcoder_is_dsi(cpu_transcoder)) {
5433 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005434 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005435 }
5436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005437 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005438 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005439 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005440 }
5441
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005442 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005443 haswell_set_pipeconf(crtc);
5444
Jani Nikula391bf042016-03-18 17:05:40 +02005445 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005446
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005447 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005448
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005449 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005450
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005451 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005452
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005453 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005454 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005455
Imre Deaked69cd42017-10-02 10:55:57 +03005456 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5457 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5458 intel_crtc->config->pch_pfit.enabled;
5459 if (psl_clkgate_wa)
5460 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5461
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005462 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005463 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005464 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005465 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005466
5467 /*
5468 * On ILK+ LUT must be loaded before the pipe is running but with
5469 * clocks enabled
5470 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005471 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005472
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005473 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005474 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005475 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005476
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005477 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005478 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005479
5480 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005481 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005482 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005484 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005485 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005486
Ville Syrjälä00370712016-11-14 19:44:06 +02005487 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005488 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005489
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005490 assert_vblank_disabled(crtc);
5491 drm_crtc_vblank_on(crtc);
5492
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005493 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005494
Imre Deaked69cd42017-10-02 10:55:57 +03005495 if (psl_clkgate_wa) {
5496 intel_wait_for_vblank(dev_priv, pipe);
5497 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5498 }
5499
Paulo Zanonie4916942013-09-20 16:21:19 -03005500 /* If we change the relative order between pipe/planes enabling, we need
5501 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005502 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005503 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005504 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5505 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005506 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005507}
5508
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005509static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005510{
5511 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005512 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005513 int pipe = crtc->pipe;
5514
5515 /* To avoid upsetting the power well on haswell only disable the pfit if
5516 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005517 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005518 I915_WRITE(PF_CTL(pipe), 0);
5519 I915_WRITE(PF_WIN_POS(pipe), 0);
5520 I915_WRITE(PF_WIN_SZ(pipe), 0);
5521 }
5522}
5523
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005524static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5525 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005526{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005527 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005528 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005529 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5531 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005532
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005533 /*
5534 * Sometimes spurious CPU pipe underruns happen when the
5535 * pipe is already disabled, but FDI RX/TX is still enabled.
5536 * Happens at least with VGA+HDMI cloning. Suppress them.
5537 */
5538 if (intel_crtc->config->has_pch_encoder) {
5539 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005540 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005541 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005542
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005543 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005544
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005545 drm_crtc_vblank_off(crtc);
5546 assert_vblank_disabled(crtc);
5547
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005548 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005549
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005550 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005551
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005552 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005553 ironlake_fdi_disable(crtc);
5554
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005555 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005557 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005558 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005559
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005560 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005561 i915_reg_t reg;
5562 u32 temp;
5563
Daniel Vetterd925c592013-06-05 13:34:04 +02005564 /* disable TRANS_DP_CTL */
5565 reg = TRANS_DP_CTL(pipe);
5566 temp = I915_READ(reg);
5567 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5568 TRANS_DP_PORT_SEL_MASK);
5569 temp |= TRANS_DP_PORT_SEL_NONE;
5570 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005571
Daniel Vetterd925c592013-06-05 13:34:04 +02005572 /* disable DPLL_SEL */
5573 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005574 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005575 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005576 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005577
Daniel Vetterd925c592013-06-05 13:34:04 +02005578 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005579 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005580
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005581 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005582 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005583}
5584
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005585static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5586 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005587{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005588 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005589 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005591 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005593 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005594
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005595 drm_crtc_vblank_off(crtc);
5596 assert_vblank_disabled(crtc);
5597
Jani Nikula4d1de972016-03-18 17:05:42 +02005598 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005599 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005600 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005601
Ville Syrjälä00370712016-11-14 19:44:06 +02005602 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005603 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005604
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005605 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305606 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005608 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005609 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005610 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005611 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005613 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005614 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005615
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005616 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005617}
5618
Jesse Barnes2dd24552013-04-25 12:55:01 -07005619static void i9xx_pfit_enable(struct intel_crtc *crtc)
5620{
5621 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005622 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005623 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005624
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005625 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005626 return;
5627
Daniel Vetterc0b03412013-05-28 12:05:54 +02005628 /*
5629 * The panel fitter should only be adjusted whilst the pipe is disabled,
5630 * according to register description and PRM.
5631 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005632 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5633 assert_pipe_disabled(dev_priv, crtc->pipe);
5634
Jesse Barnesb074cec2013-04-25 12:55:02 -07005635 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5636 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005637
5638 /* Border color in case we don't scale up to the full screen. Black by
5639 * default, change to something else for debugging. */
5640 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005641}
5642
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005643enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005644{
5645 switch (port) {
5646 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005647 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005648 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005649 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005650 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005651 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005652 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005653 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005654 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005655 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005656 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005657 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005658 return POWER_DOMAIN_PORT_OTHER;
5659 }
5660}
5661
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005662static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5663 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005664{
5665 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005666 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005667 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5669 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005670 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005671 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005672
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005673 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005674 return 0;
5675
Imre Deak77d22dc2014-03-05 16:20:52 +02005676 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5677 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005678 if (crtc_state->pch_pfit.enabled ||
5679 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005680 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005681
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005682 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5683 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5684
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005685 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005686 }
Imre Deak319be8a2014-03-04 19:22:57 +02005687
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005688 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5689 mask |= BIT(POWER_DOMAIN_AUDIO);
5690
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005691 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005692 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005693
Imre Deak77d22dc2014-03-05 16:20:52 +02005694 return mask;
5695}
5696
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005697static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005698modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5699 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005700{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005701 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5703 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005704 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005705
5706 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005707 intel_crtc->enabled_power_domains = new_domains =
5708 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005709
Daniel Vetter5a21b662016-05-24 17:13:53 +02005710 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005711
5712 for_each_power_domain(domain, domains)
5713 intel_display_power_get(dev_priv, domain);
5714
Daniel Vetter5a21b662016-05-24 17:13:53 +02005715 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005716}
5717
5718static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005719 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005720{
5721 enum intel_display_power_domain domain;
5722
5723 for_each_power_domain(domain, domains)
5724 intel_display_power_put(dev_priv, domain);
5725}
5726
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005727static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5728 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005729{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005730 struct intel_atomic_state *old_intel_state =
5731 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005732 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005733 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005734 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005738 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005739 return;
5740
Ville Syrjälä37a56502016-06-22 21:57:04 +03005741 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305742 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005743
5744 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005745 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005746
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005747 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005748 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005749
5750 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5751 I915_WRITE(CHV_CANVAS(pipe), 0);
5752 }
5753
Daniel Vetter5b18e572014-04-24 23:55:06 +02005754 i9xx_set_pipeconf(intel_crtc);
5755
Jesse Barnes89b667f2013-04-18 14:51:36 -07005756 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005757
Daniel Vettera72e4c92014-09-30 10:56:47 +02005758 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005759
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005760 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005761
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005762 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005763 chv_prepare_pll(intel_crtc, intel_crtc->config);
5764 chv_enable_pll(intel_crtc, intel_crtc->config);
5765 } else {
5766 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5767 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005769
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005770 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771
Jesse Barnes2dd24552013-04-25 12:55:01 -07005772 i9xx_pfit_enable(intel_crtc);
5773
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005774 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005775
Ville Syrjäläff32c542017-03-02 19:14:57 +02005776 dev_priv->display.initial_watermarks(old_intel_state,
5777 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005778 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005779
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005780 assert_vblank_disabled(crtc);
5781 drm_crtc_vblank_on(crtc);
5782
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005783 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784}
5785
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005786static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5787{
5788 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005789 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005790
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005791 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5792 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005793}
5794
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005795static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5796 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005797{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005798 struct intel_atomic_state *old_intel_state =
5799 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005800 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005801 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005802 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005804 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005805
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005806 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005807 return;
5808
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005809 i9xx_set_pll_dividers(intel_crtc);
5810
Ville Syrjälä37a56502016-06-22 21:57:04 +03005811 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305812 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005813
5814 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005815 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005816
Daniel Vetter5b18e572014-04-24 23:55:06 +02005817 i9xx_set_pipeconf(intel_crtc);
5818
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005819 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005820
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005821 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005822 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005823
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005824 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005825
Ville Syrjälä939994d2017-09-13 17:08:56 +03005826 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005827
Jesse Barnes2dd24552013-04-25 12:55:01 -07005828 i9xx_pfit_enable(intel_crtc);
5829
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005830 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005831
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005832 if (dev_priv->display.initial_watermarks != NULL)
5833 dev_priv->display.initial_watermarks(old_intel_state,
5834 intel_crtc->config);
5835 else
5836 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005837 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005838
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005839 assert_vblank_disabled(crtc);
5840 drm_crtc_vblank_on(crtc);
5841
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005842 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005843}
5844
Daniel Vetter87476d62013-04-11 16:29:06 +02005845static void i9xx_pfit_disable(struct intel_crtc *crtc)
5846{
5847 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005848 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005850 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005851 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005852
5853 assert_pipe_disabled(dev_priv, crtc->pipe);
5854
Daniel Vetter328d8e82013-05-08 10:36:31 +02005855 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5856 I915_READ(PFIT_CONTROL));
5857 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005858}
5859
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005860static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5861 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005862{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005863 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005864 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005865 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5867 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005868
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005869 /*
5870 * On gen2 planes are double buffered but the pipe isn't, so we must
5871 * wait for planes to fully turn off before disabling the pipe.
5872 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005873 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005874 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005875
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005876 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005877
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005878 drm_crtc_vblank_off(crtc);
5879 assert_vblank_disabled(crtc);
5880
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005881 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005882
Daniel Vetter87476d62013-04-11 16:29:06 +02005883 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005884
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005885 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005886
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005887 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005888 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005889 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005890 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005891 vlv_disable_pll(dev_priv, pipe);
5892 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005893 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005894 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005895
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005896 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005897
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005898 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005899 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005900
5901 if (!dev_priv->display.initial_watermarks)
5902 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005903
5904 /* clock the pipe down to 640x480@60 to potentially save power */
5905 if (IS_I830(dev_priv))
5906 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005907}
5908
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005909static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5910 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005911{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005912 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005914 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005915 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005916 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005917 struct drm_atomic_state *state;
5918 struct intel_crtc_state *crtc_state;
5919 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005920
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005921 if (!intel_crtc->active)
5922 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005923
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005924 if (crtc->primary->state->visible) {
Ville Syrjälä2622a082016-03-09 19:07:26 +02005925 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005926
5927 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005928 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005929 }
5930
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005931 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005932 if (!state) {
5933 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5934 crtc->base.id, crtc->name);
5935 return;
5936 }
5937
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005938 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005939
5940 /* Everything's already locked, -EDEADLK can't happen. */
5941 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5942 ret = drm_atomic_add_affected_connectors(state, crtc);
5943
5944 WARN_ON(IS_ERR(crtc_state) || ret);
5945
5946 dev_priv->display.crtc_disable(crtc_state, state);
5947
Chris Wilson08536952016-10-14 13:18:18 +01005948 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005949
Ville Syrjälä78108b72016-05-27 20:59:19 +03005950 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5951 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005952
5953 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5954 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005955 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005956 crtc->enabled = false;
5957 crtc->state->connector_mask = 0;
5958 crtc->state->encoder_mask = 0;
5959
5960 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5961 encoder->base.crtc = NULL;
5962
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005963 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005964 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005965 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005966
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005967 domains = intel_crtc->enabled_power_domains;
5968 for_each_power_domain(domain, domains)
5969 intel_display_power_put(dev_priv, domain);
5970 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005971
5972 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005973 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005974 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005975}
5976
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005977/*
5978 * turn all crtc's off, but do not adjust state
5979 * This has to be paired with a call to intel_modeset_setup_hw_state.
5980 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005981int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005982{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005983 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005984 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005985 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005986
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005987 state = drm_atomic_helper_suspend(dev);
5988 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005989 if (ret)
5990 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005991 else
5992 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005993 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005994}
5995
Chris Wilsonea5b2132010-08-04 13:50:23 +01005996void intel_encoder_destroy(struct drm_encoder *encoder)
5997{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005998 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005999
Chris Wilsonea5b2132010-08-04 13:50:23 +01006000 drm_encoder_cleanup(encoder);
6001 kfree(intel_encoder);
6002}
6003
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006004/* Cross check the actual hw state with our own modeset state tracking (and it's
6005 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006006static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6007 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006008{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006009 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006010
6011 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6012 connector->base.base.id,
6013 connector->base.name);
6014
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006015 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006016 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006017
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006018 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006019 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006020
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006021 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006022 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006023
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006024 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006025 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006026
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006027 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006028 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006029
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006030 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006031 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006032
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006033 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006034 "attached encoder crtc differs from connector crtc\n");
6035 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006036 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006037 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006038 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006039 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006040 }
6041}
6042
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006043int intel_connector_init(struct intel_connector *connector)
6044{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006045 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006046
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006047 /*
6048 * Allocate enough memory to hold intel_digital_connector_state,
6049 * This might be a few bytes too many, but for connectors that don't
6050 * need it we'll free the state and allocate a smaller one on the first
6051 * succesful commit anyway.
6052 */
6053 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6054 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006055 return -ENOMEM;
6056
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006057 __drm_atomic_helper_connector_reset(&connector->base,
6058 &conn_state->base);
6059
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006060 return 0;
6061}
6062
6063struct intel_connector *intel_connector_alloc(void)
6064{
6065 struct intel_connector *connector;
6066
6067 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6068 if (!connector)
6069 return NULL;
6070
6071 if (intel_connector_init(connector) < 0) {
6072 kfree(connector);
6073 return NULL;
6074 }
6075
6076 return connector;
6077}
6078
James Ausmus091a4f92017-10-13 11:01:44 -07006079/*
6080 * Free the bits allocated by intel_connector_alloc.
6081 * This should only be used after intel_connector_alloc has returned
6082 * successfully, and before drm_connector_init returns successfully.
6083 * Otherwise the destroy callbacks for the connector and the state should
6084 * take care of proper cleanup/free
6085 */
6086void intel_connector_free(struct intel_connector *connector)
6087{
6088 kfree(to_intel_digital_connector_state(connector->base.state));
6089 kfree(connector);
6090}
6091
Daniel Vetterf0947c32012-07-02 13:10:34 +02006092/* Simple connector->get_hw_state implementation for encoders that support only
6093 * one connector and no cloning and hence the encoder state determines the state
6094 * of the connector. */
6095bool intel_connector_get_hw_state(struct intel_connector *connector)
6096{
Daniel Vetter24929352012-07-02 20:28:59 +02006097 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006098 struct intel_encoder *encoder = connector->encoder;
6099
6100 return encoder->get_hw_state(encoder, &pipe);
6101}
6102
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006103static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006104{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006105 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6106 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006107
6108 return 0;
6109}
6110
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006111static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006112 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006113{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006114 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006115 struct drm_atomic_state *state = pipe_config->base.state;
6116 struct intel_crtc *other_crtc;
6117 struct intel_crtc_state *other_crtc_state;
6118
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006119 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6120 pipe_name(pipe), pipe_config->fdi_lanes);
6121 if (pipe_config->fdi_lanes > 4) {
6122 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6123 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006124 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006125 }
6126
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006127 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006128 if (pipe_config->fdi_lanes > 2) {
6129 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6130 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006131 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006132 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006134 }
6135 }
6136
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006137 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006138 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006139
6140 /* Ivybridge 3 pipe is really complicated */
6141 switch (pipe) {
6142 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006143 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006144 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006145 if (pipe_config->fdi_lanes <= 2)
6146 return 0;
6147
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006148 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006149 other_crtc_state =
6150 intel_atomic_get_crtc_state(state, other_crtc);
6151 if (IS_ERR(other_crtc_state))
6152 return PTR_ERR(other_crtc_state);
6153
6154 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006155 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6156 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006157 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006158 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006159 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006160 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006161 if (pipe_config->fdi_lanes > 2) {
6162 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6163 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006164 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006165 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006166
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006167 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006168 other_crtc_state =
6169 intel_atomic_get_crtc_state(state, other_crtc);
6170 if (IS_ERR(other_crtc_state))
6171 return PTR_ERR(other_crtc_state);
6172
6173 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006174 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006175 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006176 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006177 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006178 default:
6179 BUG();
6180 }
6181}
6182
Daniel Vettere29c22c2013-02-21 00:00:16 +01006183#define RETRY 1
6184static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006185 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006186{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006187 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006188 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006189 int lane, link_bw, fdi_dotclock, ret;
6190 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006191
Daniel Vettere29c22c2013-02-21 00:00:16 +01006192retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006193 /* FDI is a binary signal running at ~2.7GHz, encoding
6194 * each output octet as 10 bits. The actual frequency
6195 * is stored as a divider into a 100MHz clock, and the
6196 * mode pixel clock is stored in units of 1KHz.
6197 * Hence the bw of each lane in terms of the mode signal
6198 * is:
6199 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006200 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006201
Damien Lespiau241bfc32013-09-25 16:45:37 +01006202 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006203
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006204 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006205 pipe_config->pipe_bpp);
6206
6207 pipe_config->fdi_lanes = lane;
6208
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006209 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006210 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006211
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006212 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006213 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006214 pipe_config->pipe_bpp -= 2*3;
6215 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6216 pipe_config->pipe_bpp);
6217 needs_recompute = true;
6218 pipe_config->bw_constrained = true;
6219
6220 goto retry;
6221 }
6222
6223 if (needs_recompute)
6224 return RETRY;
6225
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006226 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006227}
6228
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006229static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6230 struct intel_crtc_state *pipe_config)
6231{
Ville Syrjälä6e644622017-08-17 17:55:09 +03006232 if (pipe_config->ips_force_disable)
6233 return false;
6234
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006235 if (pipe_config->pipe_bpp > 24)
6236 return false;
6237
6238 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006239 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006240 return true;
6241
6242 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006243 * We compare against max which means we must take
6244 * the increased cdclk requirement into account when
6245 * calculating the new cdclk.
6246 *
6247 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006248 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006249 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006250 dev_priv->max_cdclk_freq * 95 / 100;
6251}
6252
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006253static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006254 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006255{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006256 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006257 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006258
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006259 pipe_config->ips_enabled = i915_modparams.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006260 hsw_crtc_supports_ips(crtc) &&
6261 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006262}
6263
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006264static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6265{
6266 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6267
6268 /* GDG double wide on either pipe, otherwise pipe A only */
6269 return INTEL_INFO(dev_priv)->gen < 4 &&
6270 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6271}
6272
Ville Syrjäläceb99322017-01-20 20:22:05 +02006273static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6274{
6275 uint32_t pixel_rate;
6276
6277 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6278
6279 /*
6280 * We only use IF-ID interlacing. If we ever use
6281 * PF-ID we'll need to adjust the pixel_rate here.
6282 */
6283
6284 if (pipe_config->pch_pfit.enabled) {
6285 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6286 uint32_t pfit_size = pipe_config->pch_pfit.size;
6287
6288 pipe_w = pipe_config->pipe_src_w;
6289 pipe_h = pipe_config->pipe_src_h;
6290
6291 pfit_w = (pfit_size >> 16) & 0xFFFF;
6292 pfit_h = pfit_size & 0xFFFF;
6293 if (pipe_w < pfit_w)
6294 pipe_w = pfit_w;
6295 if (pipe_h < pfit_h)
6296 pipe_h = pfit_h;
6297
6298 if (WARN_ON(!pfit_w || !pfit_h))
6299 return pixel_rate;
6300
6301 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6302 pfit_w * pfit_h);
6303 }
6304
6305 return pixel_rate;
6306}
6307
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006308static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6309{
6310 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6311
6312 if (HAS_GMCH_DISPLAY(dev_priv))
6313 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6314 crtc_state->pixel_rate =
6315 crtc_state->base.adjusted_mode.crtc_clock;
6316 else
6317 crtc_state->pixel_rate =
6318 ilk_pipe_pixel_rate(crtc_state);
6319}
6320
Daniel Vettera43f6e02013-06-07 23:10:32 +02006321static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006322 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006323{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006324 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006325 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006326 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006327 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006328
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006329 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006330 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006331
6332 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006333 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006334 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006335 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006336 if (intel_crtc_supports_double_wide(crtc) &&
6337 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006338 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006339 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006340 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006341 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006342
Ville Syrjäläf3261152016-05-24 21:34:18 +03006343 if (adjusted_mode->crtc_clock > clock_limit) {
6344 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6345 adjusted_mode->crtc_clock, clock_limit,
6346 yesno(pipe_config->double_wide));
6347 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006348 }
Chris Wilson89749352010-09-12 18:25:19 +01006349
Shashank Sharma25edf912017-07-21 20:55:07 +05306350 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6351 /*
6352 * There is only one pipe CSC unit per pipe, and we need that
6353 * for output conversion from RGB->YCBCR. So if CTM is already
6354 * applied we can't support YCBCR420 output.
6355 */
6356 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6357 return -EINVAL;
6358 }
6359
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006360 /*
6361 * Pipe horizontal size must be even in:
6362 * - DVO ganged mode
6363 * - LVDS dual channel mode
6364 * - Double wide pipe
6365 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006366 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006367 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6368 pipe_config->pipe_src_w &= ~1;
6369
Damien Lespiau8693a822013-05-03 18:48:11 +01006370 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6371 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006372 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006373 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006374 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006375 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006376
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006377 intel_crtc_compute_pixel_rate(pipe_config);
6378
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006379 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006380 hsw_compute_ips_config(crtc, pipe_config);
6381
Daniel Vetter877d48d2013-04-19 11:24:43 +02006382 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006383 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006384
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006385 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006386}
6387
Zhenyu Wang2c072452009-06-05 15:38:42 +08006388static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006389intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006390{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006391 while (*num > DATA_LINK_M_N_MASK ||
6392 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006393 *num >>= 1;
6394 *den >>= 1;
6395 }
6396}
6397
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006398static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006399 uint32_t *ret_m, uint32_t *ret_n,
6400 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006401{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006402 /*
6403 * Reduce M/N as much as possible without loss in precision. Several DP
6404 * dongles in particular seem to be fussy about too large *link* M/N
6405 * values. The passed in values are more likely to have the least
6406 * significant bits zero than M after rounding below, so do this first.
6407 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006408 if (reduce_m_n) {
6409 while ((m & 1) == 0 && (n & 1) == 0) {
6410 m >>= 1;
6411 n >>= 1;
6412 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006413 }
6414
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006415 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6416 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6417 intel_reduce_m_n_ratio(ret_m, ret_n);
6418}
6419
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006420void
6421intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6422 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006423 struct intel_link_m_n *m_n,
6424 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006425{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006426 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006427
6428 compute_m_n(bits_per_pixel * pixel_clock,
6429 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006430 &m_n->gmch_m, &m_n->gmch_n,
6431 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006432
6433 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006434 &m_n->link_m, &m_n->link_n,
6435 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006436}
6437
Chris Wilsona7615032011-01-12 17:04:08 +00006438static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6439{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006440 if (i915_modparams.panel_use_ssc >= 0)
6441 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006442 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006443 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006444}
6445
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006446static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006447{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006448 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006449}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006450
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006451static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6452{
6453 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006454}
6455
Daniel Vetterf47709a2013-03-28 10:42:02 +01006456static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006457 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006458 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006459{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006461 u32 fp, fp2 = 0;
6462
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006463 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006464 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006465 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006466 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006467 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006468 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006469 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006470 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006471 }
6472
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006473 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006474
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006475 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006476 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006477 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006478 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006479 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006480 }
6481}
6482
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006483static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6484 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006485{
6486 u32 reg_val;
6487
6488 /*
6489 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6490 * and set it to a reasonable value instead.
6491 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006492 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006493 reg_val &= 0xffffff00;
6494 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006496
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006497 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006498 reg_val &= 0x00ffffff;
6499 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006500 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006501
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006502 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006503 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006504 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006505
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006506 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006507 reg_val &= 0x00ffffff;
6508 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006509 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006510}
6511
Daniel Vetterb5518422013-05-03 11:49:48 +02006512static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6513 struct intel_link_m_n *m_n)
6514{
6515 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006516 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006517 int pipe = crtc->pipe;
6518
Daniel Vettere3b95f12013-05-03 11:49:49 +02006519 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6520 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6521 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6522 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006523}
6524
6525static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006526 struct intel_link_m_n *m_n,
6527 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006528{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006529 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006530 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006531 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006532
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006533 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006534 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6535 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6536 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6537 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006538 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6539 * for gen < 8) and if DRRS is supported (to make sure the
6540 * registers are not unnecessarily accessed).
6541 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006542 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6543 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006544 I915_WRITE(PIPE_DATA_M2(transcoder),
6545 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6546 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6547 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6548 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6549 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006550 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006551 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6552 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6553 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6554 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006555 }
6556}
6557
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306558void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006559{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306560 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6561
6562 if (m_n == M1_N1) {
6563 dp_m_n = &crtc->config->dp_m_n;
6564 dp_m2_n2 = &crtc->config->dp_m2_n2;
6565 } else if (m_n == M2_N2) {
6566
6567 /*
6568 * M2_N2 registers are not supported. Hence m2_n2 divider value
6569 * needs to be programmed into M1_N1.
6570 */
6571 dp_m_n = &crtc->config->dp_m2_n2;
6572 } else {
6573 DRM_ERROR("Unsupported divider value\n");
6574 return;
6575 }
6576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006577 if (crtc->config->has_pch_encoder)
6578 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006579 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306580 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006581}
6582
Daniel Vetter251ac862015-06-18 10:30:24 +02006583static void vlv_compute_dpll(struct intel_crtc *crtc,
6584 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006585{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006586 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006587 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006588 if (crtc->pipe != PIPE_A)
6589 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006590
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006591 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006592 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006593 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6594 DPLL_EXT_BUFFER_ENABLE_VLV;
6595
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006596 pipe_config->dpll_hw_state.dpll_md =
6597 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6598}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006599
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006600static void chv_compute_dpll(struct intel_crtc *crtc,
6601 struct intel_crtc_state *pipe_config)
6602{
6603 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006604 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006605 if (crtc->pipe != PIPE_A)
6606 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6607
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006608 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006609 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006610 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6611
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006612 pipe_config->dpll_hw_state.dpll_md =
6613 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006614}
6615
Ville Syrjäläd288f652014-10-28 13:20:22 +02006616static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006617 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006618{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006619 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006620 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006621 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006622 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006623 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006624 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006625
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006626 /* Enable Refclk */
6627 I915_WRITE(DPLL(pipe),
6628 pipe_config->dpll_hw_state.dpll &
6629 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6630
6631 /* No need to actually set up the DPLL with DSI */
6632 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6633 return;
6634
Ville Syrjäläa5805162015-05-26 20:42:30 +03006635 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006636
Ville Syrjäläd288f652014-10-28 13:20:22 +02006637 bestn = pipe_config->dpll.n;
6638 bestm1 = pipe_config->dpll.m1;
6639 bestm2 = pipe_config->dpll.m2;
6640 bestp1 = pipe_config->dpll.p1;
6641 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006642
Jesse Barnes89b667f2013-04-18 14:51:36 -07006643 /* See eDP HDMI DPIO driver vbios notes doc */
6644
6645 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006646 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006647 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006648
6649 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006650 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006651
6652 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006653 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006654 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006655 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006656
6657 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006658 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006659
6660 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006661 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6662 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6663 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006664 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006665
6666 /*
6667 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6668 * but we don't support that).
6669 * Note: don't use the DAC post divider as it seems unstable.
6670 */
6671 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006672 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006673
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006674 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006675 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006676
Jesse Barnes89b667f2013-04-18 14:51:36 -07006677 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006678 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006679 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6680 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006681 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006682 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006683 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006684 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006685 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006686
Ville Syrjälä37a56502016-06-22 21:57:04 +03006687 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006688 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006689 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006690 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006691 0x0df40000);
6692 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006693 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694 0x0df70000);
6695 } else { /* HDMI or VGA */
6696 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006697 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006698 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006699 0x0df70000);
6700 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006701 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702 0x0df40000);
6703 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006704
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006705 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006707 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006708 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006709 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006711 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006712 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006713}
6714
Ville Syrjäläd288f652014-10-28 13:20:22 +02006715static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006716 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006717{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006718 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006719 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006720 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006721 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306722 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006723 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306724 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306725 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006726
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006727 /* Enable Refclk and SSC */
6728 I915_WRITE(DPLL(pipe),
6729 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6730
6731 /* No need to actually set up the DPLL with DSI */
6732 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6733 return;
6734
Ville Syrjäläd288f652014-10-28 13:20:22 +02006735 bestn = pipe_config->dpll.n;
6736 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6737 bestm1 = pipe_config->dpll.m1;
6738 bestm2 = pipe_config->dpll.m2 >> 22;
6739 bestp1 = pipe_config->dpll.p1;
6740 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306741 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306742 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306743 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006744
Ville Syrjäläa5805162015-05-26 20:42:30 +03006745 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006746
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006747 /* p1 and p2 divider */
6748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6749 5 << DPIO_CHV_S1_DIV_SHIFT |
6750 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6751 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6752 1 << DPIO_CHV_K_DIV_SHIFT);
6753
6754 /* Feedback post-divider - m2 */
6755 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6756
6757 /* Feedback refclk divider - n and m1 */
6758 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6759 DPIO_CHV_M1_DIV_BY_2 |
6760 1 << DPIO_CHV_N_DIV_SHIFT);
6761
6762 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006763 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006764
6765 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306766 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6767 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6768 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6769 if (bestm2_frac)
6770 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6771 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006772
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306773 /* Program digital lock detect threshold */
6774 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6775 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6776 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6777 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6778 if (!bestm2_frac)
6779 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6780 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6781
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006782 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306783 if (vco == 5400000) {
6784 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6785 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6786 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6787 tribuf_calcntr = 0x9;
6788 } else if (vco <= 6200000) {
6789 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6790 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6791 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6792 tribuf_calcntr = 0x9;
6793 } else if (vco <= 6480000) {
6794 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6795 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6796 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6797 tribuf_calcntr = 0x8;
6798 } else {
6799 /* Not supported. Apply the same limits as in the max case */
6800 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6801 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6802 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6803 tribuf_calcntr = 0;
6804 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006805 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6806
Ville Syrjälä968040b2015-03-11 22:52:08 +02006807 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306808 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6809 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6810 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6811
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006812 /* AFC Recal */
6813 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6814 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6815 DPIO_AFC_RECAL);
6816
Ville Syrjäläa5805162015-05-26 20:42:30 +03006817 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006818}
6819
Ville Syrjäläd288f652014-10-28 13:20:22 +02006820/**
6821 * vlv_force_pll_on - forcibly enable just the PLL
6822 * @dev_priv: i915 private structure
6823 * @pipe: pipe PLL to enable
6824 * @dpll: PLL configuration
6825 *
6826 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6827 * in cases where we need the PLL enabled even when @pipe is not going to
6828 * be enabled.
6829 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006830int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006831 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006832{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006833 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006834 struct intel_crtc_state *pipe_config;
6835
6836 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6837 if (!pipe_config)
6838 return -ENOMEM;
6839
6840 pipe_config->base.crtc = &crtc->base;
6841 pipe_config->pixel_multiplier = 1;
6842 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006843
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006844 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006845 chv_compute_dpll(crtc, pipe_config);
6846 chv_prepare_pll(crtc, pipe_config);
6847 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006848 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006849 vlv_compute_dpll(crtc, pipe_config);
6850 vlv_prepare_pll(crtc, pipe_config);
6851 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006852 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006853
6854 kfree(pipe_config);
6855
6856 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006857}
6858
6859/**
6860 * vlv_force_pll_off - forcibly disable just the PLL
6861 * @dev_priv: i915 private structure
6862 * @pipe: pipe PLL to disable
6863 *
6864 * Disable the PLL for @pipe. To be used in cases where we need
6865 * the PLL enabled even when @pipe is not going to be enabled.
6866 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006867void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006868{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006869 if (IS_CHERRYVIEW(dev_priv))
6870 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006871 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006872 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006873}
6874
Daniel Vetter251ac862015-06-18 10:30:24 +02006875static void i9xx_compute_dpll(struct intel_crtc *crtc,
6876 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006877 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006878{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006879 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006880 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006881 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006882
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006883 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306884
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006885 dpll = DPLL_VGA_MODE_DIS;
6886
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006887 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006888 dpll |= DPLLB_MODE_LVDS;
6889 else
6890 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006891
Jani Nikula73f67aa2016-12-07 22:48:09 +02006892 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6893 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006894 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006895 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006896 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006897
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006898 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6899 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006900 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006901
Ville Syrjälä37a56502016-06-22 21:57:04 +03006902 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006903 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006904
6905 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006906 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006907 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6908 else {
6909 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006910 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006911 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6912 }
6913 switch (clock->p2) {
6914 case 5:
6915 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6916 break;
6917 case 7:
6918 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6919 break;
6920 case 10:
6921 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6922 break;
6923 case 14:
6924 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6925 break;
6926 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006927 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006928 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6929
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006930 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006931 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006932 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006933 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006934 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6935 else
6936 dpll |= PLL_REF_INPUT_DREFCLK;
6937
6938 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006939 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006940
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006941 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006942 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006943 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006944 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006945 }
6946}
6947
Daniel Vetter251ac862015-06-18 10:30:24 +02006948static void i8xx_compute_dpll(struct intel_crtc *crtc,
6949 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006950 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006951{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006952 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006953 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006954 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006955 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006956
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006957 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306958
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006959 dpll = DPLL_VGA_MODE_DIS;
6960
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006961 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006962 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6963 } else {
6964 if (clock->p1 == 2)
6965 dpll |= PLL_P1_DIVIDE_BY_TWO;
6966 else
6967 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6968 if (clock->p2 == 4)
6969 dpll |= PLL_P2_DIVIDE_BY_4;
6970 }
6971
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006972 if (!IS_I830(dev_priv) &&
6973 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006974 dpll |= DPLL_DVO_2X_MODE;
6975
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006976 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006977 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006978 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6979 else
6980 dpll |= PLL_REF_INPUT_DREFCLK;
6981
6982 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006983 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006984}
6985
Daniel Vetter8a654f32013-06-01 17:16:22 +02006986static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006987{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006988 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006989 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006990 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006991 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006992 uint32_t crtc_vtotal, crtc_vblank_end;
6993 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006994
6995 /* We need to be careful not to changed the adjusted mode, for otherwise
6996 * the hw state checker will get angry at the mismatch. */
6997 crtc_vtotal = adjusted_mode->crtc_vtotal;
6998 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006999
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007000 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007001 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007002 crtc_vtotal -= 1;
7003 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007004
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007005 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007006 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7007 else
7008 vsyncshift = adjusted_mode->crtc_hsync_start -
7009 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007010 if (vsyncshift < 0)
7011 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007012 }
7013
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007014 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007015 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007016
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007017 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007018 (adjusted_mode->crtc_hdisplay - 1) |
7019 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007020 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007021 (adjusted_mode->crtc_hblank_start - 1) |
7022 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007023 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007024 (adjusted_mode->crtc_hsync_start - 1) |
7025 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7026
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007027 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007028 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007029 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007030 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007031 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007032 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007033 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007034 (adjusted_mode->crtc_vsync_start - 1) |
7035 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7036
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007037 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7038 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7039 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7040 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007041 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007042 (pipe == PIPE_B || pipe == PIPE_C))
7043 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7044
Jani Nikulabc58be62016-03-18 17:05:39 +02007045}
7046
7047static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7048{
7049 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007050 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007051 enum pipe pipe = intel_crtc->pipe;
7052
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007053 /* pipesrc controls the size that is scaled from, which should
7054 * always be the user's requested size.
7055 */
7056 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007057 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7058 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007059}
7060
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007061static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007062 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007063{
7064 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007065 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007066 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7067 uint32_t tmp;
7068
7069 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007070 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7071 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007072 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007073 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7074 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007075 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007076 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7077 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007078
7079 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007080 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7081 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007082 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007083 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7084 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007085 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007086 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7087 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007088
7089 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007090 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7091 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7092 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007093 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007094}
7095
7096static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7097 struct intel_crtc_state *pipe_config)
7098{
7099 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007100 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007101 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007102
7103 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007104 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7105 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7106
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007107 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7108 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007109}
7110
Daniel Vetterf6a83282014-02-11 15:28:57 -08007111void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007112 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007113{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007114 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7115 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7116 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7117 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007118
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007119 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7120 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7121 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7122 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007123
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007124 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007125 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007126
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007127 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007128
7129 mode->hsync = drm_mode_hsync(mode);
7130 mode->vrefresh = drm_mode_vrefresh(mode);
7131 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007132}
7133
Daniel Vetter84b046f2013-02-19 18:48:54 +01007134static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7135{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007136 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007137 uint32_t pipeconf;
7138
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007139 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007140
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007141 /* we keep both pipes enabled on 830 */
7142 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007143 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007145 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007146 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007147
Daniel Vetterff9ce462013-04-24 14:57:17 +02007148 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007149 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7150 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007151 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007152 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007153 pipeconf |= PIPECONF_DITHER_EN |
7154 PIPECONF_DITHER_TYPE_SP;
7155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007156 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007157 case 18:
7158 pipeconf |= PIPECONF_6BPC;
7159 break;
7160 case 24:
7161 pipeconf |= PIPECONF_8BPC;
7162 break;
7163 case 30:
7164 pipeconf |= PIPECONF_10BPC;
7165 break;
7166 default:
7167 /* Case prevented by intel_choose_pipe_bpp_dither. */
7168 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007169 }
7170 }
7171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007172 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007173 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007174 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007175 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7176 else
7177 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7178 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007179 pipeconf |= PIPECONF_PROGRESSIVE;
7180
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007181 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007182 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007183 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007184
Daniel Vetter84b046f2013-02-19 18:48:54 +01007185 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7186 POSTING_READ(PIPECONF(intel_crtc->pipe));
7187}
7188
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007189static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7190 struct intel_crtc_state *crtc_state)
7191{
7192 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007193 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007194 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007195 int refclk = 48000;
7196
7197 memset(&crtc_state->dpll_hw_state, 0,
7198 sizeof(crtc_state->dpll_hw_state));
7199
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007200 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007201 if (intel_panel_use_ssc(dev_priv)) {
7202 refclk = dev_priv->vbt.lvds_ssc_freq;
7203 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7204 }
7205
7206 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007207 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007208 limit = &intel_limits_i8xx_dvo;
7209 } else {
7210 limit = &intel_limits_i8xx_dac;
7211 }
7212
7213 if (!crtc_state->clock_set &&
7214 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7215 refclk, NULL, &crtc_state->dpll)) {
7216 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7217 return -EINVAL;
7218 }
7219
7220 i8xx_compute_dpll(crtc, crtc_state, NULL);
7221
7222 return 0;
7223}
7224
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007225static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7226 struct intel_crtc_state *crtc_state)
7227{
7228 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007229 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007230 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007231 int refclk = 96000;
7232
7233 memset(&crtc_state->dpll_hw_state, 0,
7234 sizeof(crtc_state->dpll_hw_state));
7235
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007236 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007237 if (intel_panel_use_ssc(dev_priv)) {
7238 refclk = dev_priv->vbt.lvds_ssc_freq;
7239 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7240 }
7241
7242 if (intel_is_dual_link_lvds(dev))
7243 limit = &intel_limits_g4x_dual_channel_lvds;
7244 else
7245 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007246 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7247 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007248 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007249 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007250 limit = &intel_limits_g4x_sdvo;
7251 } else {
7252 /* The option is for other outputs */
7253 limit = &intel_limits_i9xx_sdvo;
7254 }
7255
7256 if (!crtc_state->clock_set &&
7257 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7258 refclk, NULL, &crtc_state->dpll)) {
7259 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7260 return -EINVAL;
7261 }
7262
7263 i9xx_compute_dpll(crtc, crtc_state, NULL);
7264
7265 return 0;
7266}
7267
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007268static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7269 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007270{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007271 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007272 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007273 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007274 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007275
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007276 memset(&crtc_state->dpll_hw_state, 0,
7277 sizeof(crtc_state->dpll_hw_state));
7278
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007279 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007280 if (intel_panel_use_ssc(dev_priv)) {
7281 refclk = dev_priv->vbt.lvds_ssc_freq;
7282 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7283 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007284
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007285 limit = &intel_limits_pineview_lvds;
7286 } else {
7287 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007288 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007289
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007290 if (!crtc_state->clock_set &&
7291 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7292 refclk, NULL, &crtc_state->dpll)) {
7293 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7294 return -EINVAL;
7295 }
7296
7297 i9xx_compute_dpll(crtc, crtc_state, NULL);
7298
7299 return 0;
7300}
7301
7302static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7303 struct intel_crtc_state *crtc_state)
7304{
7305 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007306 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007307 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007308 int refclk = 96000;
7309
7310 memset(&crtc_state->dpll_hw_state, 0,
7311 sizeof(crtc_state->dpll_hw_state));
7312
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007313 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007314 if (intel_panel_use_ssc(dev_priv)) {
7315 refclk = dev_priv->vbt.lvds_ssc_freq;
7316 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007317 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007318
7319 limit = &intel_limits_i9xx_lvds;
7320 } else {
7321 limit = &intel_limits_i9xx_sdvo;
7322 }
7323
7324 if (!crtc_state->clock_set &&
7325 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7326 refclk, NULL, &crtc_state->dpll)) {
7327 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7328 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007329 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007330
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007331 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007332
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007333 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007334}
7335
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007336static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7337 struct intel_crtc_state *crtc_state)
7338{
7339 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007340 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007341
7342 memset(&crtc_state->dpll_hw_state, 0,
7343 sizeof(crtc_state->dpll_hw_state));
7344
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007345 if (!crtc_state->clock_set &&
7346 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7347 refclk, NULL, &crtc_state->dpll)) {
7348 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7349 return -EINVAL;
7350 }
7351
7352 chv_compute_dpll(crtc, crtc_state);
7353
7354 return 0;
7355}
7356
7357static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7358 struct intel_crtc_state *crtc_state)
7359{
7360 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007361 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007362
7363 memset(&crtc_state->dpll_hw_state, 0,
7364 sizeof(crtc_state->dpll_hw_state));
7365
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007366 if (!crtc_state->clock_set &&
7367 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7368 refclk, NULL, &crtc_state->dpll)) {
7369 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7370 return -EINVAL;
7371 }
7372
7373 vlv_compute_dpll(crtc, crtc_state);
7374
7375 return 0;
7376}
7377
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007378static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007379 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007380{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007381 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007382 uint32_t tmp;
7383
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007384 if (INTEL_GEN(dev_priv) <= 3 &&
7385 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007386 return;
7387
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007388 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007389 if (!(tmp & PFIT_ENABLE))
7390 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007391
Daniel Vetter06922822013-07-11 13:35:40 +02007392 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007393 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007394 if (crtc->pipe != PIPE_B)
7395 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007396 } else {
7397 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7398 return;
7399 }
7400
Daniel Vetter06922822013-07-11 13:35:40 +02007401 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007402 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007403}
7404
Jesse Barnesacbec812013-09-20 11:29:32 -07007405static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007406 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007407{
7408 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007409 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007410 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007411 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007412 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007413 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007414
Ville Syrjäläb5219732016-03-15 16:40:01 +02007415 /* In case of DSI, DPLL will not be used */
7416 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307417 return;
7418
Ville Syrjäläa5805162015-05-26 20:42:30 +03007419 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007421 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007422
7423 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7424 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7425 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7426 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7427 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7428
Imre Deakdccbea32015-06-22 23:35:51 +03007429 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007430}
7431
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007432static void
7433i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7434 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007435{
7436 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007437 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007438 u32 val, base, offset;
7439 int pipe = crtc->pipe, plane = crtc->plane;
7440 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007441 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007442 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007443 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007444
Damien Lespiau42a7b082015-02-05 19:35:13 +00007445 val = I915_READ(DSPCNTR(plane));
7446 if (!(val & DISPLAY_PLANE_ENABLE))
7447 return;
7448
Damien Lespiaud9806c92015-01-21 14:07:19 +00007449 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007450 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007451 DRM_DEBUG_KMS("failed to alloc fb\n");
7452 return;
7453 }
7454
Damien Lespiau1b842c82015-01-21 13:50:54 +00007455 fb = &intel_fb->base;
7456
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007457 fb->dev = dev;
7458
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007459 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007460 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007461 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007462 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007463 }
7464 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007465
7466 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007467 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007468 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007469
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007470 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007471 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007472 offset = I915_READ(DSPTILEOFF(plane));
7473 else
7474 offset = I915_READ(DSPLINOFF(plane));
7475 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7476 } else {
7477 base = I915_READ(DSPADDR(plane));
7478 }
7479 plane_config->base = base;
7480
7481 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007482 fb->width = ((val >> 16) & 0xfff) + 1;
7483 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007484
7485 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007486 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007487
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007488 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007489
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007490 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007491
Damien Lespiau2844a922015-01-20 12:51:48 +00007492 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7493 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007494 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007495 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007496
Damien Lespiau2d140302015-02-05 17:22:18 +00007497 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007498}
7499
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007500static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007501 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007502{
7503 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007504 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007505 int pipe = pipe_config->cpu_transcoder;
7506 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007507 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007508 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007509 int refclk = 100000;
7510
Ville Syrjäläb5219732016-03-15 16:40:01 +02007511 /* In case of DSI, DPLL will not be used */
7512 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7513 return;
7514
Ville Syrjäläa5805162015-05-26 20:42:30 +03007515 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007516 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7517 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7518 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7519 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007520 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007521 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007522
7523 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007524 clock.m2 = (pll_dw0 & 0xff) << 22;
7525 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7526 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007527 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7528 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7529 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7530
Imre Deakdccbea32015-06-22 23:35:51 +03007531 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007532}
7533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007534static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007535 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007536{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007538 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007539 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007540 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007541
Imre Deak17290502016-02-12 18:55:11 +02007542 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7543 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007544 return false;
7545
Daniel Vettere143a212013-07-04 12:01:15 +02007546 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007547 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007548
Imre Deak17290502016-02-12 18:55:11 +02007549 ret = false;
7550
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007551 tmp = I915_READ(PIPECONF(crtc->pipe));
7552 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007553 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007554
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007555 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7556 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007557 switch (tmp & PIPECONF_BPC_MASK) {
7558 case PIPECONF_6BPC:
7559 pipe_config->pipe_bpp = 18;
7560 break;
7561 case PIPECONF_8BPC:
7562 pipe_config->pipe_bpp = 24;
7563 break;
7564 case PIPECONF_10BPC:
7565 pipe_config->pipe_bpp = 30;
7566 break;
7567 default:
7568 break;
7569 }
7570 }
7571
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007572 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007573 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007574 pipe_config->limited_color_range = true;
7575
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007576 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007577 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7578
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007579 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007580 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007581
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007582 i9xx_get_pfit_config(crtc, pipe_config);
7583
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007584 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007585 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007586 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007587 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7588 else
7589 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007590 pipe_config->pixel_multiplier =
7591 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7592 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007593 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007594 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007595 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007596 tmp = I915_READ(DPLL(crtc->pipe));
7597 pipe_config->pixel_multiplier =
7598 ((tmp & SDVO_MULTIPLIER_MASK)
7599 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7600 } else {
7601 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7602 * port and will be fixed up in the encoder->get_config
7603 * function. */
7604 pipe_config->pixel_multiplier = 1;
7605 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007606 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007607 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007608 /*
7609 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7610 * on 830. Filter it out here so that we don't
7611 * report errors due to that.
7612 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007613 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007614 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7615
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007616 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7617 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007618 } else {
7619 /* Mask out read-only status bits. */
7620 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7621 DPLL_PORTC_READY_MASK |
7622 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007623 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007624
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007625 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007626 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007627 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007628 vlv_crtc_clock_get(crtc, pipe_config);
7629 else
7630 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007631
Ville Syrjälä0f646142015-08-26 19:39:18 +03007632 /*
7633 * Normally the dotclock is filled in by the encoder .get_config()
7634 * but in case the pipe is enabled w/o any ports we need a sane
7635 * default.
7636 */
7637 pipe_config->base.adjusted_mode.crtc_clock =
7638 pipe_config->port_clock / pipe_config->pixel_multiplier;
7639
Imre Deak17290502016-02-12 18:55:11 +02007640 ret = true;
7641
7642out:
7643 intel_display_power_put(dev_priv, power_domain);
7644
7645 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007646}
7647
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007648static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007649{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007650 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007651 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007654 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007655 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007656 bool has_ck505 = false;
7657 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007658 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007659
7660 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007661 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007662 switch (encoder->type) {
7663 case INTEL_OUTPUT_LVDS:
7664 has_panel = true;
7665 has_lvds = true;
7666 break;
7667 case INTEL_OUTPUT_EDP:
7668 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007669 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007670 has_cpu_edp = true;
7671 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007672 default:
7673 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007674 }
7675 }
7676
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007677 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007678 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007679 can_ssc = has_ck505;
7680 } else {
7681 has_ck505 = false;
7682 can_ssc = true;
7683 }
7684
Lyude1c1a24d2016-06-14 11:04:09 -04007685 /* Check if any DPLLs are using the SSC source */
7686 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7687 u32 temp = I915_READ(PCH_DPLL(i));
7688
7689 if (!(temp & DPLL_VCO_ENABLE))
7690 continue;
7691
7692 if ((temp & PLL_REF_INPUT_MASK) ==
7693 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7694 using_ssc_source = true;
7695 break;
7696 }
7697 }
7698
7699 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7700 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007701
7702 /* Ironlake: try to setup display ref clock before DPLL
7703 * enabling. This is only under driver's control after
7704 * PCH B stepping, previous chipset stepping should be
7705 * ignoring this setting.
7706 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007707 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007708
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007709 /* As we must carefully and slowly disable/enable each source in turn,
7710 * compute the final state we want first and check if we need to
7711 * make any changes at all.
7712 */
7713 final = val;
7714 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007715 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007716 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007717 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007718 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7719
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007720 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007721 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007722 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007723
Keith Packard199e5d72011-09-22 12:01:57 -07007724 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007725 final |= DREF_SSC_SOURCE_ENABLE;
7726
7727 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7728 final |= DREF_SSC1_ENABLE;
7729
7730 if (has_cpu_edp) {
7731 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7732 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7733 else
7734 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7735 } else
7736 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007737 } else if (using_ssc_source) {
7738 final |= DREF_SSC_SOURCE_ENABLE;
7739 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007740 }
7741
7742 if (final == val)
7743 return;
7744
7745 /* Always enable nonspread source */
7746 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7747
7748 if (has_ck505)
7749 val |= DREF_NONSPREAD_CK505_ENABLE;
7750 else
7751 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7752
7753 if (has_panel) {
7754 val &= ~DREF_SSC_SOURCE_MASK;
7755 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007756
Keith Packard199e5d72011-09-22 12:01:57 -07007757 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007758 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007759 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007760 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007761 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007762 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007763
7764 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007765 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007766 POSTING_READ(PCH_DREF_CONTROL);
7767 udelay(200);
7768
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007770
7771 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007772 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007773 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007774 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007775 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007776 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007777 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007778 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007779 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007780
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007781 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007782 POSTING_READ(PCH_DREF_CONTROL);
7783 udelay(200);
7784 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007785 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007786
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007787 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007788
7789 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007790 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007791
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007792 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007793 POSTING_READ(PCH_DREF_CONTROL);
7794 udelay(200);
7795
Lyude1c1a24d2016-06-14 11:04:09 -04007796 if (!using_ssc_source) {
7797 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007798
Lyude1c1a24d2016-06-14 11:04:09 -04007799 /* Turn off the SSC source */
7800 val &= ~DREF_SSC_SOURCE_MASK;
7801 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007802
Lyude1c1a24d2016-06-14 11:04:09 -04007803 /* Turn off SSC1 */
7804 val &= ~DREF_SSC1_ENABLE;
7805
7806 I915_WRITE(PCH_DREF_CONTROL, val);
7807 POSTING_READ(PCH_DREF_CONTROL);
7808 udelay(200);
7809 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007810 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007811
7812 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007813}
7814
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007815static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007816{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007817 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007818
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007819 tmp = I915_READ(SOUTH_CHICKEN2);
7820 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7821 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007822
Imre Deakcf3598c2016-06-28 13:37:31 +03007823 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7824 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007825 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007826
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007827 tmp = I915_READ(SOUTH_CHICKEN2);
7828 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7829 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007830
Imre Deakcf3598c2016-06-28 13:37:31 +03007831 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7832 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007833 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007834}
7835
7836/* WaMPhyProgramming:hsw */
7837static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7838{
7839 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007840
7841 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7842 tmp &= ~(0xFF << 24);
7843 tmp |= (0x12 << 24);
7844 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7845
Paulo Zanonidde86e22012-12-01 12:04:25 -02007846 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7847 tmp |= (1 << 11);
7848 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7849
7850 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7851 tmp |= (1 << 11);
7852 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7853
Paulo Zanonidde86e22012-12-01 12:04:25 -02007854 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7855 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7856 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7857
7858 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7859 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7860 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7861
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007862 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7863 tmp &= ~(7 << 13);
7864 tmp |= (5 << 13);
7865 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007866
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007867 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7868 tmp &= ~(7 << 13);
7869 tmp |= (5 << 13);
7870 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007871
7872 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7873 tmp &= ~0xFF;
7874 tmp |= 0x1C;
7875 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7876
7877 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7878 tmp &= ~0xFF;
7879 tmp |= 0x1C;
7880 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7881
7882 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7883 tmp &= ~(0xFF << 16);
7884 tmp |= (0x1C << 16);
7885 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7886
7887 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7888 tmp &= ~(0xFF << 16);
7889 tmp |= (0x1C << 16);
7890 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7891
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007892 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7893 tmp |= (1 << 27);
7894 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007895
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007896 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7897 tmp |= (1 << 27);
7898 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007899
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007900 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7901 tmp &= ~(0xF << 28);
7902 tmp |= (4 << 28);
7903 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007904
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007905 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7906 tmp &= ~(0xF << 28);
7907 tmp |= (4 << 28);
7908 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007909}
7910
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007911/* Implements 3 different sequences from BSpec chapter "Display iCLK
7912 * Programming" based on the parameters passed:
7913 * - Sequence to enable CLKOUT_DP
7914 * - Sequence to enable CLKOUT_DP without spread
7915 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7916 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007917static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7918 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007919{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007920 uint32_t reg, tmp;
7921
7922 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7923 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007924 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7925 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007926 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007927
Ville Syrjäläa5805162015-05-26 20:42:30 +03007928 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007929
7930 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7931 tmp &= ~SBI_SSCCTL_DISABLE;
7932 tmp |= SBI_SSCCTL_PATHALT;
7933 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7934
7935 udelay(24);
7936
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007937 if (with_spread) {
7938 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7939 tmp &= ~SBI_SSCCTL_PATHALT;
7940 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007941
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007942 if (with_fdi) {
7943 lpt_reset_fdi_mphy(dev_priv);
7944 lpt_program_fdi_mphy(dev_priv);
7945 }
7946 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007947
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007948 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007949 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7950 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7951 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007952
Ville Syrjäläa5805162015-05-26 20:42:30 +03007953 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007954}
7955
Paulo Zanoni47701c32013-07-23 11:19:25 -03007956/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007957static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007958{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007959 uint32_t reg, tmp;
7960
Ville Syrjäläa5805162015-05-26 20:42:30 +03007961 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007962
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007963 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007964 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7965 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7966 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7967
7968 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7969 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7970 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7971 tmp |= SBI_SSCCTL_PATHALT;
7972 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7973 udelay(32);
7974 }
7975 tmp |= SBI_SSCCTL_DISABLE;
7976 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7977 }
7978
Ville Syrjäläa5805162015-05-26 20:42:30 +03007979 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007980}
7981
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007982#define BEND_IDX(steps) ((50 + (steps)) / 5)
7983
7984static const uint16_t sscdivintphase[] = {
7985 [BEND_IDX( 50)] = 0x3B23,
7986 [BEND_IDX( 45)] = 0x3B23,
7987 [BEND_IDX( 40)] = 0x3C23,
7988 [BEND_IDX( 35)] = 0x3C23,
7989 [BEND_IDX( 30)] = 0x3D23,
7990 [BEND_IDX( 25)] = 0x3D23,
7991 [BEND_IDX( 20)] = 0x3E23,
7992 [BEND_IDX( 15)] = 0x3E23,
7993 [BEND_IDX( 10)] = 0x3F23,
7994 [BEND_IDX( 5)] = 0x3F23,
7995 [BEND_IDX( 0)] = 0x0025,
7996 [BEND_IDX( -5)] = 0x0025,
7997 [BEND_IDX(-10)] = 0x0125,
7998 [BEND_IDX(-15)] = 0x0125,
7999 [BEND_IDX(-20)] = 0x0225,
8000 [BEND_IDX(-25)] = 0x0225,
8001 [BEND_IDX(-30)] = 0x0325,
8002 [BEND_IDX(-35)] = 0x0325,
8003 [BEND_IDX(-40)] = 0x0425,
8004 [BEND_IDX(-45)] = 0x0425,
8005 [BEND_IDX(-50)] = 0x0525,
8006};
8007
8008/*
8009 * Bend CLKOUT_DP
8010 * steps -50 to 50 inclusive, in steps of 5
8011 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8012 * change in clock period = -(steps / 10) * 5.787 ps
8013 */
8014static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8015{
8016 uint32_t tmp;
8017 int idx = BEND_IDX(steps);
8018
8019 if (WARN_ON(steps % 5 != 0))
8020 return;
8021
8022 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8023 return;
8024
8025 mutex_lock(&dev_priv->sb_lock);
8026
8027 if (steps % 10 != 0)
8028 tmp = 0xAAAAAAAB;
8029 else
8030 tmp = 0x00000000;
8031 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8032
8033 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8034 tmp &= 0xffff0000;
8035 tmp |= sscdivintphase[idx];
8036 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8037
8038 mutex_unlock(&dev_priv->sb_lock);
8039}
8040
8041#undef BEND_IDX
8042
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008043static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008044{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008045 struct intel_encoder *encoder;
8046 bool has_vga = false;
8047
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008048 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008049 switch (encoder->type) {
8050 case INTEL_OUTPUT_ANALOG:
8051 has_vga = true;
8052 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008053 default:
8054 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008055 }
8056 }
8057
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008058 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008059 lpt_bend_clkout_dp(dev_priv, 0);
8060 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008061 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008062 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008063 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008064}
8065
Paulo Zanonidde86e22012-12-01 12:04:25 -02008066/*
8067 * Initialize reference clocks when the driver loads
8068 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008069void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008070{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008071 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008072 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008073 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008074 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008075}
8076
Daniel Vetter6ff93602013-04-19 11:24:36 +02008077static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008078{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008079 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8081 int pipe = intel_crtc->pipe;
8082 uint32_t val;
8083
Daniel Vetter78114072013-06-13 00:54:57 +02008084 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008086 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008087 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008088 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008089 break;
8090 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008091 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008092 break;
8093 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008094 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008095 break;
8096 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008097 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008098 break;
8099 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008100 /* Case prevented by intel_choose_pipe_bpp_dither. */
8101 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008102 }
8103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008104 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008105 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008107 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008108 val |= PIPECONF_INTERLACED_ILK;
8109 else
8110 val |= PIPECONF_PROGRESSIVE;
8111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008112 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008113 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008114
Paulo Zanonic8203562012-09-12 10:06:29 -03008115 I915_WRITE(PIPECONF(pipe), val);
8116 POSTING_READ(PIPECONF(pipe));
8117}
8118
Daniel Vetter6ff93602013-04-19 11:24:36 +02008119static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008120{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008121 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008123 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008124 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008125
Jani Nikula391bf042016-03-18 17:05:40 +02008126 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008127 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8128
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008129 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008130 val |= PIPECONF_INTERLACED_ILK;
8131 else
8132 val |= PIPECONF_PROGRESSIVE;
8133
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008134 I915_WRITE(PIPECONF(cpu_transcoder), val);
8135 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008136}
8137
Jani Nikula391bf042016-03-18 17:05:40 +02008138static void haswell_set_pipemisc(struct drm_crtc *crtc)
8139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008140 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308142 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008143
8144 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8145 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008146
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008147 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008148 case 18:
8149 val |= PIPEMISC_DITHER_6_BPC;
8150 break;
8151 case 24:
8152 val |= PIPEMISC_DITHER_8_BPC;
8153 break;
8154 case 30:
8155 val |= PIPEMISC_DITHER_10_BPC;
8156 break;
8157 case 36:
8158 val |= PIPEMISC_DITHER_12_BPC;
8159 break;
8160 default:
8161 /* Case prevented by pipe_config_set_bpp. */
8162 BUG();
8163 }
8164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008165 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008166 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8167
Shashank Sharmab22ca992017-07-24 19:19:32 +05308168 if (config->ycbcr420) {
8169 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8170 PIPEMISC_YUV420_ENABLE |
8171 PIPEMISC_YUV420_MODE_FULL_BLEND;
8172 }
8173
Jani Nikula391bf042016-03-18 17:05:40 +02008174 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008175 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008176}
8177
Paulo Zanonid4b19312012-11-29 11:29:32 -02008178int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8179{
8180 /*
8181 * Account for spread spectrum to avoid
8182 * oversubscribing the link. Max center spread
8183 * is 2.5%; use 5% for safety's sake.
8184 */
8185 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008186 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008187}
8188
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008189static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008190{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008191 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008192}
8193
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008194static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8195 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008196 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008197{
8198 struct drm_crtc *crtc = &intel_crtc->base;
8199 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008200 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008201 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008202 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008203
Chris Wilsonc1858122010-12-03 21:35:48 +00008204 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008205 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008206 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008207 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008208 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008209 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008210 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008212 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008213
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008214 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008215
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008216 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8217 fp |= FP_CB_TUNE;
8218
8219 if (reduced_clock) {
8220 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8221
8222 if (reduced_clock->m < factor * reduced_clock->n)
8223 fp2 |= FP_CB_TUNE;
8224 } else {
8225 fp2 = fp;
8226 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008227
Chris Wilson5eddb702010-09-11 13:48:45 +01008228 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008229
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008230 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008231 dpll |= DPLLB_MODE_LVDS;
8232 else
8233 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008234
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008236 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008237
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8239 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008240 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008241
Ville Syrjälä37a56502016-06-22 21:57:04 +03008242 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008243 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008244
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008245 /*
8246 * The high speed IO clock is only really required for
8247 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8248 * possible to share the DPLL between CRT and HDMI. Enabling
8249 * the clock needlessly does no real harm, except use up a
8250 * bit of power potentially.
8251 *
8252 * We'll limit this to IVB with 3 pipes, since it has only two
8253 * DPLLs and so DPLL sharing is the only way to get three pipes
8254 * driving PCH ports at the same time. On SNB we could do this,
8255 * and potentially avoid enabling the second DPLL, but it's not
8256 * clear if it''s a win or loss power wise. No point in doing
8257 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8258 */
8259 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8260 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8261 dpll |= DPLL_SDVO_HIGH_SPEED;
8262
Eric Anholta07d6782011-03-30 13:01:08 -07008263 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008264 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008265 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008266 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008267
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008268 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008269 case 5:
8270 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8271 break;
8272 case 7:
8273 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8274 break;
8275 case 10:
8276 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8277 break;
8278 case 14:
8279 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8280 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008281 }
8282
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008283 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8284 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008285 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008286 else
8287 dpll |= PLL_REF_INPUT_DREFCLK;
8288
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008289 dpll |= DPLL_VCO_ENABLE;
8290
8291 crtc_state->dpll_hw_state.dpll = dpll;
8292 crtc_state->dpll_hw_state.fp0 = fp;
8293 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008294}
8295
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008296static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8297 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008298{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008299 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008300 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008301 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008302 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008303
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008304 memset(&crtc_state->dpll_hw_state, 0,
8305 sizeof(crtc_state->dpll_hw_state));
8306
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008307 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8308 if (!crtc_state->has_pch_encoder)
8309 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008310
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008311 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008312 if (intel_panel_use_ssc(dev_priv)) {
8313 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8314 dev_priv->vbt.lvds_ssc_freq);
8315 refclk = dev_priv->vbt.lvds_ssc_freq;
8316 }
8317
8318 if (intel_is_dual_link_lvds(dev)) {
8319 if (refclk == 100000)
8320 limit = &intel_limits_ironlake_dual_lvds_100m;
8321 else
8322 limit = &intel_limits_ironlake_dual_lvds;
8323 } else {
8324 if (refclk == 100000)
8325 limit = &intel_limits_ironlake_single_lvds_100m;
8326 else
8327 limit = &intel_limits_ironlake_single_lvds;
8328 }
8329 } else {
8330 limit = &intel_limits_ironlake_dac;
8331 }
8332
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008333 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008334 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8335 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008336 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8337 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008338 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008339
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008340 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008341
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008342 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008343 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8344 pipe_name(crtc->pipe));
8345 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008346 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008347
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008348 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008349}
8350
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008351static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8352 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008353{
8354 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008355 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008356 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008357
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008358 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8359 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8360 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8361 & ~TU_SIZE_MASK;
8362 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8363 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8364 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8365}
8366
8367static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8368 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008369 struct intel_link_m_n *m_n,
8370 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008371{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008372 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008373 enum pipe pipe = crtc->pipe;
8374
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008375 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008376 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8377 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8378 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8379 & ~TU_SIZE_MASK;
8380 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8381 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8382 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008383 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8384 * gen < 8) and if DRRS is supported (to make sure the
8385 * registers are not unnecessarily read).
8386 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008387 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008388 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008389 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8390 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8391 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8392 & ~TU_SIZE_MASK;
8393 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8394 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8395 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8396 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008397 } else {
8398 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8399 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8400 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8401 & ~TU_SIZE_MASK;
8402 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8403 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8404 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8405 }
8406}
8407
8408void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008409 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008410{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008411 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008412 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8413 else
8414 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008415 &pipe_config->dp_m_n,
8416 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008417}
8418
Daniel Vetter72419202013-04-04 13:28:53 +02008419static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008420 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008421{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008422 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008423 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008424}
8425
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008426static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008427 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008428{
8429 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008430 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008431 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8432 uint32_t ps_ctrl = 0;
8433 int id = -1;
8434 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008435
Chandra Kondurua1b22782015-04-07 15:28:45 -07008436 /* find scaler attached to this pipe */
8437 for (i = 0; i < crtc->num_scalers; i++) {
8438 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8439 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8440 id = i;
8441 pipe_config->pch_pfit.enabled = true;
8442 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8443 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8444 break;
8445 }
8446 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008447
Chandra Kondurua1b22782015-04-07 15:28:45 -07008448 scaler_state->scaler_id = id;
8449 if (id >= 0) {
8450 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8451 } else {
8452 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008453 }
8454}
8455
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008456static void
8457skylake_get_initial_plane_config(struct intel_crtc *crtc,
8458 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008459{
8460 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008461 struct drm_i915_private *dev_priv = to_i915(dev);
James Ausmus4036c782017-11-13 10:11:28 -08008462 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008463 int pipe = crtc->pipe;
8464 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008465 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008466 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008467 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008468
Damien Lespiaud9806c92015-01-21 14:07:19 +00008469 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008470 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008471 DRM_DEBUG_KMS("failed to alloc fb\n");
8472 return;
8473 }
8474
Damien Lespiau1b842c82015-01-21 13:50:54 +00008475 fb = &intel_fb->base;
8476
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008477 fb->dev = dev;
8478
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008479 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008480 if (!(val & PLANE_CTL_ENABLE))
8481 goto error;
8482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008483 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008484
8485 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
8486 alpha = I915_READ(PLANE_COLOR_CTL(pipe, 0));
8487 alpha &= PLANE_COLOR_ALPHA_MASK;
8488 } else {
8489 alpha = val & PLANE_CTL_ALPHA_MASK;
8490 }
8491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008492 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008493 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008494 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008495
Damien Lespiau40f46282015-02-27 11:15:21 +00008496 tiling = val & PLANE_CTL_TILED_MASK;
8497 switch (tiling) {
8498 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008499 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008500 break;
8501 case PLANE_CTL_TILED_X:
8502 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008503 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008504 break;
8505 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008506 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8507 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8508 else
8509 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008510 break;
8511 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008512 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8513 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8514 else
8515 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008516 break;
8517 default:
8518 MISSING_CASE(tiling);
8519 goto error;
8520 }
8521
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008522 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8523 plane_config->base = base;
8524
8525 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8526
8527 val = I915_READ(PLANE_SIZE(pipe, 0));
8528 fb->height = ((val >> 16) & 0xfff) + 1;
8529 fb->width = ((val >> 0) & 0x1fff) + 1;
8530
8531 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008532 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008533 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8534
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008535 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008536
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008537 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008538
8539 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8540 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008541 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008542 plane_config->size);
8543
Damien Lespiau2d140302015-02-05 17:22:18 +00008544 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008545 return;
8546
8547error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008548 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008549}
8550
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008551static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008552 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008553{
8554 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008555 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008556 uint32_t tmp;
8557
8558 tmp = I915_READ(PF_CTL(crtc->pipe));
8559
8560 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008561 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008562 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8563 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008564
8565 /* We currently do not free assignements of panel fitters on
8566 * ivb/hsw (since we don't use the higher upscaling modes which
8567 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008568 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008569 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8570 PF_PIPE_SEL_IVB(crtc->pipe));
8571 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008572 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008573}
8574
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008575static void
8576ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8577 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008578{
8579 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008580 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008581 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008582 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008583 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008584 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008585 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008586 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008587
Damien Lespiau42a7b082015-02-05 19:35:13 +00008588 val = I915_READ(DSPCNTR(pipe));
8589 if (!(val & DISPLAY_PLANE_ENABLE))
8590 return;
8591
Damien Lespiaud9806c92015-01-21 14:07:19 +00008592 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008593 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008594 DRM_DEBUG_KMS("failed to alloc fb\n");
8595 return;
8596 }
8597
Damien Lespiau1b842c82015-01-21 13:50:54 +00008598 fb = &intel_fb->base;
8599
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008600 fb->dev = dev;
8601
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008602 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008603 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008604 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008605 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008606 }
8607 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008608
8609 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008610 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008611 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008612
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008613 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008614 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008615 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008616 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008617 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008618 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008619 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008620 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008621 }
8622 plane_config->base = base;
8623
8624 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008625 fb->width = ((val >> 16) & 0xfff) + 1;
8626 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008627
8628 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008629 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008630
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008631 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008632
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008633 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008634
Damien Lespiau2844a922015-01-20 12:51:48 +00008635 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8636 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008637 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008638 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008639
Damien Lespiau2d140302015-02-05 17:22:18 +00008640 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008641}
8642
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008643static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008644 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008645{
8646 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008647 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008648 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008649 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008650 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008651
Imre Deak17290502016-02-12 18:55:11 +02008652 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8653 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008654 return false;
8655
Daniel Vettere143a212013-07-04 12:01:15 +02008656 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008657 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008658
Imre Deak17290502016-02-12 18:55:11 +02008659 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008660 tmp = I915_READ(PIPECONF(crtc->pipe));
8661 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008662 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008663
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008664 switch (tmp & PIPECONF_BPC_MASK) {
8665 case PIPECONF_6BPC:
8666 pipe_config->pipe_bpp = 18;
8667 break;
8668 case PIPECONF_8BPC:
8669 pipe_config->pipe_bpp = 24;
8670 break;
8671 case PIPECONF_10BPC:
8672 pipe_config->pipe_bpp = 30;
8673 break;
8674 case PIPECONF_12BPC:
8675 pipe_config->pipe_bpp = 36;
8676 break;
8677 default:
8678 break;
8679 }
8680
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008681 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8682 pipe_config->limited_color_range = true;
8683
Daniel Vetterab9412b2013-05-03 11:49:46 +02008684 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008685 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008686 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008687
Daniel Vetter88adfff2013-03-28 10:42:01 +01008688 pipe_config->has_pch_encoder = true;
8689
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008690 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8691 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8692 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008693
8694 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008695
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008696 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008697 /*
8698 * The pipe->pch transcoder and pch transcoder->pll
8699 * mapping is fixed.
8700 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008701 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008702 } else {
8703 tmp = I915_READ(PCH_DPLL_SEL);
8704 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008705 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008706 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008707 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008708 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008709
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008710 pipe_config->shared_dpll =
8711 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8712 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008713
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008714 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8715 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008716
8717 tmp = pipe_config->dpll_hw_state.dpll;
8718 pipe_config->pixel_multiplier =
8719 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8720 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008721
8722 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008723 } else {
8724 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008725 }
8726
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008727 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008728 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008729
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008730 ironlake_get_pfit_config(crtc, pipe_config);
8731
Imre Deak17290502016-02-12 18:55:11 +02008732 ret = true;
8733
8734out:
8735 intel_display_power_put(dev_priv, power_domain);
8736
8737 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008738}
8739
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008740static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8741{
Chris Wilson91c8a322016-07-05 10:40:23 +01008742 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008743 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008744
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008745 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008746 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747 pipe_name(crtc->pipe));
8748
Imre Deak9c3a16c2017-08-14 18:15:30 +03008749 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8750 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008751 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008752 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8753 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008754 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008755 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008756 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008757 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008758 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008759 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008760 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008761 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008762 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008763 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008764 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008765
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008766 /*
8767 * In theory we can still leave IRQs enabled, as long as only the HPD
8768 * interrupts remain enabled. We used to check for that, but since it's
8769 * gen-specific and since we only disable LCPLL after we fully disable
8770 * the interrupts, the check below should be enough.
8771 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008772 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008773}
8774
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008775static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8776{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008777 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008778 return I915_READ(D_COMP_HSW);
8779 else
8780 return I915_READ(D_COMP_BDW);
8781}
8782
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008783static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8784{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008785 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008786 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008787 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8788 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008789 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008790 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008791 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008792 I915_WRITE(D_COMP_BDW, val);
8793 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008794 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008795}
8796
8797/*
8798 * This function implements pieces of two sequences from BSpec:
8799 * - Sequence for display software to disable LCPLL
8800 * - Sequence for display software to allow package C8+
8801 * The steps implemented here are just the steps that actually touch the LCPLL
8802 * register. Callers should take care of disabling all the display engine
8803 * functions, doing the mode unset, fixing interrupts, etc.
8804 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008805static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8806 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008807{
8808 uint32_t val;
8809
8810 assert_can_disable_lcpll(dev_priv);
8811
8812 val = I915_READ(LCPLL_CTL);
8813
8814 if (switch_to_fclk) {
8815 val |= LCPLL_CD_SOURCE_FCLK;
8816 I915_WRITE(LCPLL_CTL, val);
8817
Imre Deakf53dd632016-06-28 13:37:32 +03008818 if (wait_for_us(I915_READ(LCPLL_CTL) &
8819 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008820 DRM_ERROR("Switching to FCLK failed\n");
8821
8822 val = I915_READ(LCPLL_CTL);
8823 }
8824
8825 val |= LCPLL_PLL_DISABLE;
8826 I915_WRITE(LCPLL_CTL, val);
8827 POSTING_READ(LCPLL_CTL);
8828
Chris Wilson24d84412016-06-30 15:33:07 +01008829 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008830 DRM_ERROR("LCPLL still locked\n");
8831
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008832 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008833 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008834 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008835 ndelay(100);
8836
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008837 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8838 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008839 DRM_ERROR("D_COMP RCOMP still in progress\n");
8840
8841 if (allow_power_down) {
8842 val = I915_READ(LCPLL_CTL);
8843 val |= LCPLL_POWER_DOWN_ALLOW;
8844 I915_WRITE(LCPLL_CTL, val);
8845 POSTING_READ(LCPLL_CTL);
8846 }
8847}
8848
8849/*
8850 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8851 * source.
8852 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008853static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008854{
8855 uint32_t val;
8856
8857 val = I915_READ(LCPLL_CTL);
8858
8859 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8860 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8861 return;
8862
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008863 /*
8864 * Make sure we're not on PC8 state before disabling PC8, otherwise
8865 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008866 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008867 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008868
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008869 if (val & LCPLL_POWER_DOWN_ALLOW) {
8870 val &= ~LCPLL_POWER_DOWN_ALLOW;
8871 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008872 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008873 }
8874
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008875 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008876 val |= D_COMP_COMP_FORCE;
8877 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008878 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008879
8880 val = I915_READ(LCPLL_CTL);
8881 val &= ~LCPLL_PLL_DISABLE;
8882 I915_WRITE(LCPLL_CTL, val);
8883
Chris Wilson93220c02016-06-30 15:33:08 +01008884 if (intel_wait_for_register(dev_priv,
8885 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8886 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008887 DRM_ERROR("LCPLL not locked yet\n");
8888
8889 if (val & LCPLL_CD_SOURCE_FCLK) {
8890 val = I915_READ(LCPLL_CTL);
8891 val &= ~LCPLL_CD_SOURCE_FCLK;
8892 I915_WRITE(LCPLL_CTL, val);
8893
Imre Deakf53dd632016-06-28 13:37:32 +03008894 if (wait_for_us((I915_READ(LCPLL_CTL) &
8895 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008896 DRM_ERROR("Switching back to LCPLL failed\n");
8897 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008898
Mika Kuoppala59bad942015-01-16 11:34:40 +02008899 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008900
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008901 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008902 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008903}
8904
Paulo Zanoni765dab672014-03-07 20:08:18 -03008905/*
8906 * Package states C8 and deeper are really deep PC states that can only be
8907 * reached when all the devices on the system allow it, so even if the graphics
8908 * device allows PC8+, it doesn't mean the system will actually get to these
8909 * states. Our driver only allows PC8+ when going into runtime PM.
8910 *
8911 * The requirements for PC8+ are that all the outputs are disabled, the power
8912 * well is disabled and most interrupts are disabled, and these are also
8913 * requirements for runtime PM. When these conditions are met, we manually do
8914 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8915 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8916 * hang the machine.
8917 *
8918 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8919 * the state of some registers, so when we come back from PC8+ we need to
8920 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8921 * need to take care of the registers kept by RC6. Notice that this happens even
8922 * if we don't put the device in PCI D3 state (which is what currently happens
8923 * because of the runtime PM support).
8924 *
8925 * For more, read "Display Sequences for Package C8" on the hardware
8926 * documentation.
8927 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008928void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008929{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008930 uint32_t val;
8931
Paulo Zanonic67a4702013-08-19 13:18:09 -03008932 DRM_DEBUG_KMS("Enabling package C8+\n");
8933
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008934 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008935 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8936 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8937 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8938 }
8939
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008940 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008941 hsw_disable_lcpll(dev_priv, true, true);
8942}
8943
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008944void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008945{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008946 uint32_t val;
8947
Paulo Zanonic67a4702013-08-19 13:18:09 -03008948 DRM_DEBUG_KMS("Disabling package C8+\n");
8949
8950 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008951 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008952
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008953 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008954 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8955 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8956 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8957 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008958}
8959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8961 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008962{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008963 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008964 struct intel_encoder *encoder =
8965 intel_ddi_get_crtc_new_encoder(crtc_state);
8966
8967 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8968 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8969 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008970 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008971 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008972 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008973
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008974 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008975}
8976
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008977static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8978 enum port port,
8979 struct intel_crtc_state *pipe_config)
8980{
8981 enum intel_dpll_id id;
8982 u32 temp;
8983
8984 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008985 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008986
8987 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8988 return;
8989
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8991}
8992
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308993static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8994 enum port port,
8995 struct intel_crtc_state *pipe_config)
8996{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008997 enum intel_dpll_id id;
8998
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308999 switch (port) {
9000 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009001 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309002 break;
9003 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009004 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309005 break;
9006 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009007 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309008 break;
9009 default:
9010 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009011 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309012 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009013
9014 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309015}
9016
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009017static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9018 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009019 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009020{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009021 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009022 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009023
9024 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009025 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009026
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009027 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009028 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009029
9030 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009031}
9032
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009033static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9034 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009035 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009036{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009037 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009038 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009039
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009040 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009041 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009042 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009043 break;
9044 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009045 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009046 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009047 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009048 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009049 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009050 case PORT_CLK_SEL_LCPLL_810:
9051 id = DPLL_ID_LCPLL_810;
9052 break;
9053 case PORT_CLK_SEL_LCPLL_1350:
9054 id = DPLL_ID_LCPLL_1350;
9055 break;
9056 case PORT_CLK_SEL_LCPLL_2700:
9057 id = DPLL_ID_LCPLL_2700;
9058 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009059 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009060 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009061 /* fall through */
9062 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009063 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009064 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009065
9066 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009067}
9068
Jani Nikulacf304292016-03-18 17:05:41 +02009069static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9070 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009071 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009072{
9073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009074 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009075 enum intel_display_power_domain power_domain;
9076 u32 tmp;
9077
Imre Deakd9a7bc62016-05-12 16:18:50 +03009078 /*
9079 * The pipe->transcoder mapping is fixed with the exception of the eDP
9080 * transcoder handled below.
9081 */
Jani Nikulacf304292016-03-18 17:05:41 +02009082 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9083
9084 /*
9085 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9086 * consistency and less surprising code; it's in always on power).
9087 */
9088 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9089 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9090 enum pipe trans_edp_pipe;
9091 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9092 default:
9093 WARN(1, "unknown pipe linked to edp transcoder\n");
9094 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9095 case TRANS_DDI_EDP_INPUT_A_ON:
9096 trans_edp_pipe = PIPE_A;
9097 break;
9098 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9099 trans_edp_pipe = PIPE_B;
9100 break;
9101 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9102 trans_edp_pipe = PIPE_C;
9103 break;
9104 }
9105
9106 if (trans_edp_pipe == crtc->pipe)
9107 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9108 }
9109
9110 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9111 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9112 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009113 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009114
9115 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9116
9117 return tmp & PIPECONF_ENABLE;
9118}
9119
Jani Nikula4d1de972016-03-18 17:05:42 +02009120static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9121 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009122 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009123{
9124 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009125 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009126 enum intel_display_power_domain power_domain;
9127 enum port port;
9128 enum transcoder cpu_transcoder;
9129 u32 tmp;
9130
Jani Nikula4d1de972016-03-18 17:05:42 +02009131 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9132 if (port == PORT_A)
9133 cpu_transcoder = TRANSCODER_DSI_A;
9134 else
9135 cpu_transcoder = TRANSCODER_DSI_C;
9136
9137 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9138 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9139 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009140 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009141
Imre Deakdb18b6a2016-03-24 12:41:40 +02009142 /*
9143 * The PLL needs to be enabled with a valid divider
9144 * configuration, otherwise accessing DSI registers will hang
9145 * the machine. See BSpec North Display Engine
9146 * registers/MIPI[BXT]. We can break out here early, since we
9147 * need the same DSI PLL to be enabled for both DSI ports.
9148 */
9149 if (!intel_dsi_pll_is_enabled(dev_priv))
9150 break;
9151
Jani Nikula4d1de972016-03-18 17:05:42 +02009152 /* XXX: this works for video mode only */
9153 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9154 if (!(tmp & DPI_ENABLE))
9155 continue;
9156
9157 tmp = I915_READ(MIPI_CTRL(port));
9158 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9159 continue;
9160
9161 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009162 break;
9163 }
9164
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009165 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009166}
9167
Daniel Vetter26804af2014-06-25 22:01:55 +03009168static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009169 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009170{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009171 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009172 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009173 enum port port;
9174 uint32_t tmp;
9175
9176 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9177
9178 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9179
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009180 if (IS_CANNONLAKE(dev_priv))
9181 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9182 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009183 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009184 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309185 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009186 else
9187 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009188
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009189 pll = pipe_config->shared_dpll;
9190 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009191 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9192 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009193 }
9194
Daniel Vetter26804af2014-06-25 22:01:55 +03009195 /*
9196 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9197 * DDI E. So just check whether this pipe is wired to DDI E and whether
9198 * the PCH transcoder is on.
9199 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009200 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009201 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009202 pipe_config->has_pch_encoder = true;
9203
9204 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9205 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9206 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9207
9208 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9209 }
9210}
9211
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009212static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009213 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009214{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009215 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009216 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009217 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009218 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009219
Imre Deake79dfb52017-07-20 01:50:57 +03009220 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009221
Imre Deak17290502016-02-12 18:55:11 +02009222 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9223 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009224 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009225 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009226
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009227 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009228
Jani Nikulacf304292016-03-18 17:05:41 +02009229 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009230
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009231 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009232 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9233 WARN_ON(active);
9234 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009235 }
9236
Jani Nikulacf304292016-03-18 17:05:41 +02009237 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009238 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009240 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009241 haswell_get_ddi_port_state(crtc, pipe_config);
9242 intel_get_pipe_timings(crtc, pipe_config);
9243 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009244
Jani Nikulabc58be62016-03-18 17:05:39 +02009245 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009246
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009247 pipe_config->gamma_mode =
9248 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9249
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009250 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309251 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9252 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9253
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009254 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309255 bool blend_mode_420 = tmp &
9256 PIPEMISC_YUV420_MODE_FULL_BLEND;
9257
9258 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9259 if (pipe_config->ycbcr420 != clrspace_yuv ||
9260 pipe_config->ycbcr420 != blend_mode_420)
9261 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9262 } else if (clrspace_yuv) {
9263 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9264 }
9265 }
9266
Imre Deak17290502016-02-12 18:55:11 +02009267 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9268 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009269 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009270 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009271 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009272 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009273 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009274 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009275
Jani Nikula4d1de972016-03-18 17:05:42 +02009276 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9277 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009278 pipe_config->pixel_multiplier =
9279 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9280 } else {
9281 pipe_config->pixel_multiplier = 1;
9282 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009283
Imre Deak17290502016-02-12 18:55:11 +02009284out:
9285 for_each_power_domain(power_domain, power_domain_mask)
9286 intel_display_power_put(dev_priv, power_domain);
9287
Jani Nikulacf304292016-03-18 17:05:41 +02009288 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009289}
9290
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009291static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009292{
9293 struct drm_i915_private *dev_priv =
9294 to_i915(plane_state->base.plane->dev);
9295 const struct drm_framebuffer *fb = plane_state->base.fb;
9296 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9297 u32 base;
9298
9299 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9300 base = obj->phys_handle->busaddr;
9301 else
9302 base = intel_plane_ggtt_offset(plane_state);
9303
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009304 base += plane_state->main.offset;
9305
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009306 /* ILK+ do this automagically */
9307 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009308 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009309 base += (plane_state->base.crtc_h *
9310 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9311
9312 return base;
9313}
9314
Ville Syrjäläed270222017-03-27 21:55:36 +03009315static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9316{
9317 int x = plane_state->base.crtc_x;
9318 int y = plane_state->base.crtc_y;
9319 u32 pos = 0;
9320
9321 if (x < 0) {
9322 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9323 x = -x;
9324 }
9325 pos |= x << CURSOR_X_SHIFT;
9326
9327 if (y < 0) {
9328 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9329 y = -y;
9330 }
9331 pos |= y << CURSOR_Y_SHIFT;
9332
9333 return pos;
9334}
9335
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009336static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9337{
9338 const struct drm_mode_config *config =
9339 &plane_state->base.plane->dev->mode_config;
9340 int width = plane_state->base.crtc_w;
9341 int height = plane_state->base.crtc_h;
9342
9343 return width > 0 && width <= config->cursor_width &&
9344 height > 0 && height <= config->cursor_height;
9345}
9346
Ville Syrjälä659056f2017-03-27 21:55:39 +03009347static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9348 struct intel_plane_state *plane_state)
9349{
9350 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009351 int src_x, src_y;
9352 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009353 int ret;
9354
9355 ret = drm_plane_helper_check_state(&plane_state->base,
9356 &plane_state->clip,
9357 DRM_PLANE_HELPER_NO_SCALING,
9358 DRM_PLANE_HELPER_NO_SCALING,
9359 true, true);
9360 if (ret)
9361 return ret;
9362
9363 if (!fb)
9364 return 0;
9365
9366 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9367 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9368 return -EINVAL;
9369 }
9370
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009371 src_x = plane_state->base.src_x >> 16;
9372 src_y = plane_state->base.src_y >> 16;
9373
9374 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9375 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9376
9377 if (src_x != 0 || src_y != 0) {
9378 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9379 return -EINVAL;
9380 }
9381
9382 plane_state->main.offset = offset;
9383
Ville Syrjälä659056f2017-03-27 21:55:39 +03009384 return 0;
9385}
9386
Ville Syrjälä292889e2017-03-17 23:18:01 +02009387static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9388 const struct intel_plane_state *plane_state)
9389{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009390 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009391
Ville Syrjälä292889e2017-03-17 23:18:01 +02009392 return CURSOR_ENABLE |
9393 CURSOR_GAMMA_ENABLE |
9394 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009395 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009396}
9397
Ville Syrjälä659056f2017-03-27 21:55:39 +03009398static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9399{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009400 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009401
9402 /*
9403 * 845g/865g are only limited by the width of their cursors,
9404 * the height is arbitrary up to the precision of the register.
9405 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009406 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009407}
9408
9409static int i845_check_cursor(struct intel_plane *plane,
9410 struct intel_crtc_state *crtc_state,
9411 struct intel_plane_state *plane_state)
9412{
9413 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009414 int ret;
9415
9416 ret = intel_check_cursor(crtc_state, plane_state);
9417 if (ret)
9418 return ret;
9419
9420 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009421 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009422 return 0;
9423
9424 /* Check for which cursor types we support */
9425 if (!i845_cursor_size_ok(plane_state)) {
9426 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9427 plane_state->base.crtc_w,
9428 plane_state->base.crtc_h);
9429 return -EINVAL;
9430 }
9431
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009432 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009433 case 256:
9434 case 512:
9435 case 1024:
9436 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009437 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009438 default:
9439 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9440 fb->pitches[0]);
9441 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009442 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009443
Ville Syrjälä659056f2017-03-27 21:55:39 +03009444 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9445
9446 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009447}
9448
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009449static void i845_update_cursor(struct intel_plane *plane,
9450 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009451 const struct intel_plane_state *plane_state)
9452{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009453 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009454 u32 cntl = 0, base = 0, pos = 0, size = 0;
9455 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009456
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009457 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009458 unsigned int width = plane_state->base.crtc_w;
9459 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009460
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009461 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009462 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009463
9464 base = intel_cursor_base(plane_state);
9465 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009466 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009467
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009468 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9469
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009470 /* On these chipsets we can only modify the base/size/stride
9471 * whilst the cursor is disabled.
9472 */
9473 if (plane->cursor.base != base ||
9474 plane->cursor.size != size ||
9475 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009476 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009477 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009478 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009479 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009480 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009481
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009482 plane->cursor.base = base;
9483 plane->cursor.size = size;
9484 plane->cursor.cntl = cntl;
9485 } else {
9486 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009487 }
9488
Ville Syrjälä75343a42017-03-27 21:55:38 +03009489 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009490
9491 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9492}
9493
9494static void i845_disable_cursor(struct intel_plane *plane,
9495 struct intel_crtc *crtc)
9496{
9497 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009498}
9499
Ville Syrjälä292889e2017-03-17 23:18:01 +02009500static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9501 const struct intel_plane_state *plane_state)
9502{
9503 struct drm_i915_private *dev_priv =
9504 to_i915(plane_state->base.plane->dev);
9505 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009506 u32 cntl;
9507
9508 cntl = MCURSOR_GAMMA_ENABLE;
9509
9510 if (HAS_DDI(dev_priv))
9511 cntl |= CURSOR_PIPE_CSC_ENABLE;
9512
Ville Syrjäläd509e282017-03-27 21:55:32 +03009513 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009514
9515 switch (plane_state->base.crtc_w) {
9516 case 64:
9517 cntl |= CURSOR_MODE_64_ARGB_AX;
9518 break;
9519 case 128:
9520 cntl |= CURSOR_MODE_128_ARGB_AX;
9521 break;
9522 case 256:
9523 cntl |= CURSOR_MODE_256_ARGB_AX;
9524 break;
9525 default:
9526 MISSING_CASE(plane_state->base.crtc_w);
9527 return 0;
9528 }
9529
Robert Fossc2c446a2017-05-19 16:50:17 -04009530 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009531 cntl |= CURSOR_ROTATE_180;
9532
9533 return cntl;
9534}
9535
Ville Syrjälä659056f2017-03-27 21:55:39 +03009536static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009537{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009538 struct drm_i915_private *dev_priv =
9539 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009540 int width = plane_state->base.crtc_w;
9541 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009542
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009543 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009544 return false;
9545
Ville Syrjälä024faac2017-03-27 21:55:42 +03009546 /* Cursor width is limited to a few power-of-two sizes */
9547 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009548 case 256:
9549 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009550 case 64:
9551 break;
9552 default:
9553 return false;
9554 }
9555
Ville Syrjälädc41c152014-08-13 11:57:05 +03009556 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009557 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9558 * height from 8 lines up to the cursor width, when the
9559 * cursor is not rotated. Everything else requires square
9560 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009561 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009562 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009563 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009564 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009565 return false;
9566 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009567 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009568 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009569 }
9570
9571 return true;
9572}
9573
Ville Syrjälä659056f2017-03-27 21:55:39 +03009574static int i9xx_check_cursor(struct intel_plane *plane,
9575 struct intel_crtc_state *crtc_state,
9576 struct intel_plane_state *plane_state)
9577{
9578 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9579 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009580 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009581 int ret;
9582
9583 ret = intel_check_cursor(crtc_state, plane_state);
9584 if (ret)
9585 return ret;
9586
9587 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009588 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009589 return 0;
9590
9591 /* Check for which cursor types we support */
9592 if (!i9xx_cursor_size_ok(plane_state)) {
9593 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9594 plane_state->base.crtc_w,
9595 plane_state->base.crtc_h);
9596 return -EINVAL;
9597 }
9598
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009599 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9600 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9601 fb->pitches[0], plane_state->base.crtc_w);
9602 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009603 }
9604
9605 /*
9606 * There's something wrong with the cursor on CHV pipe C.
9607 * If it straddles the left edge of the screen then
9608 * moving it away from the edge or disabling it often
9609 * results in a pipe underrun, and often that can lead to
9610 * dead pipe (constant underrun reported, and it scans
9611 * out just a solid color). To recover from that, the
9612 * display power well must be turned off and on again.
9613 * Refuse the put the cursor into that compromised position.
9614 */
9615 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9616 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9617 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9618 return -EINVAL;
9619 }
9620
9621 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9622
9623 return 0;
9624}
9625
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009626static void i9xx_update_cursor(struct intel_plane *plane,
9627 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309628 const struct intel_plane_state *plane_state)
9629{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009630 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9631 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009632 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009633 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309634
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009635 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009636 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009637
Ville Syrjälä024faac2017-03-27 21:55:42 +03009638 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9639 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9640
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009641 base = intel_cursor_base(plane_state);
9642 pos = intel_cursor_position(plane_state);
9643 }
9644
9645 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9646
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009647 /*
9648 * On some platforms writing CURCNTR first will also
9649 * cause CURPOS to be armed by the CURBASE write.
9650 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009651 * arm itself. Thus we always start the full update
9652 * with a CURCNTR write.
9653 *
9654 * On other platforms CURPOS always requires the
9655 * CURBASE write to arm the update. Additonally
9656 * a write to any of the cursor register will cancel
9657 * an already armed cursor update. Thus leaving out
9658 * the CURBASE write after CURPOS could lead to a
9659 * cursor that doesn't appear to move, or even change
9660 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009661 *
9662 * CURCNTR and CUR_FBC_CTL are always
9663 * armed by the CURBASE write only.
9664 */
9665 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009666 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009667 plane->cursor.cntl != cntl) {
9668 I915_WRITE_FW(CURCNTR(pipe), cntl);
9669 if (HAS_CUR_FBC(dev_priv))
9670 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9671 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009672 I915_WRITE_FW(CURBASE(pipe), base);
9673
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009674 plane->cursor.base = base;
9675 plane->cursor.size = fbc_ctl;
9676 plane->cursor.cntl = cntl;
9677 } else {
9678 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009679 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009680 }
9681
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309682 POSTING_READ_FW(CURBASE(pipe));
9683
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009684 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009685}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009686
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009687static void i9xx_disable_cursor(struct intel_plane *plane,
9688 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009689{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009690 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009691}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009692
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009693
Jesse Barnes79e53942008-11-07 14:24:08 -08009694/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009695static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009696 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9697 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9698};
9699
Daniel Vettera8bb6812014-02-10 18:00:39 +01009700struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009701intel_framebuffer_create(struct drm_i915_gem_object *obj,
9702 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009703{
9704 struct intel_framebuffer *intel_fb;
9705 int ret;
9706
9707 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009708 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009709 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009710
Chris Wilson24dbf512017-02-15 10:59:18 +00009711 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009712 if (ret)
9713 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009714
9715 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009716
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009717err:
9718 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009719 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009720}
9721
9722static u32
9723intel_framebuffer_pitch_for_width(int width, int bpp)
9724{
9725 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9726 return ALIGN(pitch, 64);
9727}
9728
9729static u32
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009730intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
Chris Wilsond2dff872011-04-19 08:36:26 +01009731{
9732 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009733 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009734}
9735
9736static struct drm_framebuffer *
9737intel_framebuffer_create_for_mode(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009738 const struct drm_display_mode *mode,
Chris Wilsond2dff872011-04-19 08:36:26 +01009739 int depth, int bpp)
9740{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009741 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009742 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009743 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009744
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009745 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009746 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009747 if (IS_ERR(obj))
9748 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009749
9750 mode_cmd.width = mode->hdisplay;
9751 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009752 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9753 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009754 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009755
Chris Wilson24dbf512017-02-15 10:59:18 +00009756 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009757 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009758 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009759
9760 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009761}
9762
9763static struct drm_framebuffer *
9764mode_fits_in_fbdev(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009765 const struct drm_display_mode *mode)
Chris Wilsond2dff872011-04-19 08:36:26 +01009766{
Daniel Vetter06957262015-08-10 13:34:08 +02009767#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009768 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009769 struct drm_i915_gem_object *obj;
9770 struct drm_framebuffer *fb;
9771
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009772 if (!dev_priv->fbdev)
9773 return NULL;
9774
9775 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009776 return NULL;
9777
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009778 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009779 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009780
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009781 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009782 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009783 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009784 return NULL;
9785
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009786 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009787 return NULL;
9788
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309789 drm_framebuffer_get(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009790 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009791#else
9792 return NULL;
9793#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009794}
9795
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009796static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9797 struct drm_crtc *crtc,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009798 const struct drm_display_mode *mode,
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009799 struct drm_framebuffer *fb,
9800 int x, int y)
9801{
9802 struct drm_plane_state *plane_state;
9803 int hdisplay, vdisplay;
9804 int ret;
9805
9806 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9807 if (IS_ERR(plane_state))
9808 return PTR_ERR(plane_state);
9809
9810 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009811 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009812 else
9813 hdisplay = vdisplay = 0;
9814
9815 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9816 if (ret)
9817 return ret;
9818 drm_atomic_set_fb_for_plane(plane_state, fb);
9819 plane_state->crtc_x = 0;
9820 plane_state->crtc_y = 0;
9821 plane_state->crtc_w = hdisplay;
9822 plane_state->crtc_h = vdisplay;
9823 plane_state->src_x = x << 16;
9824 plane_state->src_y = y << 16;
9825 plane_state->src_w = hdisplay << 16;
9826 plane_state->src_h = vdisplay << 16;
9827
9828 return 0;
9829}
9830
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009831int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009832 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009833 struct intel_load_detect_pipe *old,
9834 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009835{
9836 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009837 struct intel_encoder *intel_encoder =
9838 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009839 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009840 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009841 struct drm_crtc *crtc = NULL;
9842 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009843 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009844 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009845 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009846 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009847 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009848 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009849 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009850
Chris Wilsond2dff872011-04-19 08:36:26 +01009851 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009852 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009853 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009854
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009855 old->restore_state = NULL;
9856
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009857 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009858
Jesse Barnes79e53942008-11-07 14:24:08 -08009859 /*
9860 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009861 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009862 * - if the connector already has an assigned crtc, use it (but make
9863 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009864 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009865 * - try to find the first unused crtc that can drive this connector,
9866 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009867 */
9868
9869 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009870 if (connector->state->crtc) {
9871 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009872
Rob Clark51fd3712013-11-19 12:10:12 -05009873 ret = drm_modeset_lock(&crtc->mutex, ctx);
9874 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009875 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009876
9877 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009878 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009879 }
9880
9881 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009882 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009883 i++;
9884 if (!(encoder->possible_crtcs & (1 << i)))
9885 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009886
9887 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9888 if (ret)
9889 goto fail;
9890
9891 if (possible_crtc->state->enable) {
9892 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009893 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009894 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009895
9896 crtc = possible_crtc;
9897 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 }
9899
9900 /*
9901 * If we didn't find an unused CRTC, don't use any.
9902 */
9903 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009904 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009905 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009906 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009907 }
9908
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009909found:
9910 intel_crtc = to_intel_crtc(crtc);
9911
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009912 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9913 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009914 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009915
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009916 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009917 restore_state = drm_atomic_state_alloc(dev);
9918 if (!state || !restore_state) {
9919 ret = -ENOMEM;
9920 goto fail;
9921 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009922
9923 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009924 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009925
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009926 connector_state = drm_atomic_get_connector_state(state, connector);
9927 if (IS_ERR(connector_state)) {
9928 ret = PTR_ERR(connector_state);
9929 goto fail;
9930 }
9931
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009932 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9933 if (ret)
9934 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009935
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009936 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9937 if (IS_ERR(crtc_state)) {
9938 ret = PTR_ERR(crtc_state);
9939 goto fail;
9940 }
9941
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009942 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009943
Chris Wilson64927112011-04-20 07:25:26 +01009944 if (!mode)
9945 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009946
Chris Wilsond2dff872011-04-19 08:36:26 +01009947 /* We need a framebuffer large enough to accommodate all accesses
9948 * that the plane may generate whilst we perform load detection.
9949 * We can not rely on the fbcon either being present (we get called
9950 * during its initialisation to detect all boot displays, or it may
9951 * not even exist) or that it is large enough to satisfy the
9952 * requested mode.
9953 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009954 fb = mode_fits_in_fbdev(dev, mode);
9955 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009956 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009957 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009958 } else
9959 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009960 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009961 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009962 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009963 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009964 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009965
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009966 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9967 if (ret)
9968 goto fail;
9969
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309970 drm_framebuffer_put(fb);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009971
9972 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9973 if (ret)
9974 goto fail;
9975
9976 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9977 if (!ret)
9978 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9979 if (!ret)
9980 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9981 if (ret) {
9982 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9983 goto fail;
9984 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009985
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009986 ret = drm_atomic_commit(state);
9987 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009988 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009989 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009990 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009991
9992 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009993 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009994
Jesse Barnes79e53942008-11-07 14:24:08 -08009995 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009996 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009997 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009998
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009999fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010000 if (state) {
10001 drm_atomic_state_put(state);
10002 state = NULL;
10003 }
10004 if (restore_state) {
10005 drm_atomic_state_put(restore_state);
10006 restore_state = NULL;
10007 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010008
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010009 if (ret == -EDEADLK)
10010 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010011
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010012 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010013}
10014
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010015void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010016 struct intel_load_detect_pipe *old,
10017 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010018{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010019 struct intel_encoder *intel_encoder =
10020 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010021 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010022 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010023 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010024
Chris Wilsond2dff872011-04-19 08:36:26 +010010025 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010026 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010027 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010028
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010029 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010030 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010031
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010032 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010033 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010034 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010035 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010036}
10037
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010038static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010039 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010040{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010041 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010042 u32 dpll = pipe_config->dpll_hw_state.dpll;
10043
10044 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010045 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010046 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010047 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010048 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010049 return 96000;
10050 else
10051 return 48000;
10052}
10053
Jesse Barnes79e53942008-11-07 14:24:08 -080010054/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010055static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010056 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010057{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010058 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010059 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010060 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010061 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010062 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010063 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010064 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010065 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010066
10067 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010068 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010069 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010070 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010071
10072 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010073 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010074 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10075 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010076 } else {
10077 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10078 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10079 }
10080
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010081 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010082 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010083 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10084 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010085 else
10086 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010087 DPLL_FPA01_P1_POST_DIV_SHIFT);
10088
10089 switch (dpll & DPLL_MODE_MASK) {
10090 case DPLLB_MODE_DAC_SERIAL:
10091 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10092 5 : 10;
10093 break;
10094 case DPLLB_MODE_LVDS:
10095 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10096 7 : 14;
10097 break;
10098 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010099 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010100 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010101 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010102 }
10103
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010104 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010105 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010106 else
Imre Deakdccbea32015-06-22 23:35:51 +030010107 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010108 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010109 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010110 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010111
10112 if (is_lvds) {
10113 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10114 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010115
10116 if (lvds & LVDS_CLKB_POWER_UP)
10117 clock.p2 = 7;
10118 else
10119 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010120 } else {
10121 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10122 clock.p1 = 2;
10123 else {
10124 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10125 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10126 }
10127 if (dpll & PLL_P2_DIVIDE_BY_4)
10128 clock.p2 = 4;
10129 else
10130 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010131 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010132
Imre Deakdccbea32015-06-22 23:35:51 +030010133 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010134 }
10135
Ville Syrjälä18442d02013-09-13 16:00:08 +030010136 /*
10137 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010138 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010139 * encoder's get_config() function.
10140 */
Imre Deakdccbea32015-06-22 23:35:51 +030010141 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010142}
10143
Ville Syrjälä6878da02013-09-13 15:59:11 +030010144int intel_dotclock_calculate(int link_freq,
10145 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010146{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010147 /*
10148 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010149 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010150 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010151 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010152 *
10153 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010154 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010155 */
10156
Ville Syrjälä6878da02013-09-13 15:59:11 +030010157 if (!m_n->link_n)
10158 return 0;
10159
Chris Wilson31236982017-09-13 11:51:53 +010010160 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010161}
10162
Ville Syrjälä18442d02013-09-13 16:00:08 +030010163static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010164 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010165{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010166 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010167
10168 /* read out port_clock from the DPLL */
10169 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010170
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010171 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010172 * In case there is an active pipe without active ports,
10173 * we may need some idea for the dotclock anyway.
10174 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010175 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010176 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010177 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010178 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010179}
10180
Ville Syrjäläde330812017-10-09 19:19:50 +030010181/* Returns the currently programmed mode of the given encoder. */
10182struct drm_display_mode *
10183intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010184{
Ville Syrjäläde330812017-10-09 19:19:50 +030010185 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10186 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010187 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010188 struct intel_crtc *crtc;
10189 enum pipe pipe;
10190
10191 if (!encoder->get_hw_state(encoder, &pipe))
10192 return NULL;
10193
10194 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010195
10196 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10197 if (!mode)
10198 return NULL;
10199
Ville Syrjäläde330812017-10-09 19:19:50 +030010200 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10201 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010202 kfree(mode);
10203 return NULL;
10204 }
10205
Ville Syrjäläde330812017-10-09 19:19:50 +030010206 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010207
Ville Syrjäläde330812017-10-09 19:19:50 +030010208 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10209 kfree(crtc_state);
10210 kfree(mode);
10211 return NULL;
10212 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010213
Ville Syrjäläde330812017-10-09 19:19:50 +030010214 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010215
Ville Syrjäläde330812017-10-09 19:19:50 +030010216 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010217
Ville Syrjäläde330812017-10-09 19:19:50 +030010218 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010219
Jesse Barnes79e53942008-11-07 14:24:08 -080010220 return mode;
10221}
10222
10223static void intel_crtc_destroy(struct drm_crtc *crtc)
10224{
10225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10226
10227 drm_crtc_cleanup(crtc);
10228 kfree(intel_crtc);
10229}
10230
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010231/**
10232 * intel_wm_need_update - Check whether watermarks need updating
10233 * @plane: drm plane
10234 * @state: new plane state
10235 *
10236 * Check current plane state versus the new one to determine whether
10237 * watermarks need to be recalculated.
10238 *
10239 * Returns true or false.
10240 */
10241static bool intel_wm_need_update(struct drm_plane *plane,
10242 struct drm_plane_state *state)
10243{
Matt Roperd21fbe82015-09-24 15:53:12 -070010244 struct intel_plane_state *new = to_intel_plane_state(state);
10245 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10246
10247 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010248 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010249 return true;
10250
10251 if (!cur->base.fb || !new->base.fb)
10252 return false;
10253
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010254 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010255 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010256 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10257 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10258 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10259 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010260 return true;
10261
10262 return false;
10263}
10264
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010265static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010266{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010267 int src_w = drm_rect_width(&state->base.src) >> 16;
10268 int src_h = drm_rect_height(&state->base.src) >> 16;
10269 int dst_w = drm_rect_width(&state->base.dst);
10270 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010271
10272 return (src_w != dst_w || src_h != dst_h);
10273}
10274
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010275int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10276 struct drm_crtc_state *crtc_state,
10277 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010278 struct drm_plane_state *plane_state)
10279{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010280 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010281 struct drm_crtc *crtc = crtc_state->crtc;
10282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010283 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010284 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010285 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010286 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010287 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010288 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010289 bool turn_off, turn_on, visible, was_visible;
10290 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010291 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010292
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010293 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010294 ret = skl_update_scaler_plane(
10295 to_intel_crtc_state(crtc_state),
10296 to_intel_plane_state(plane_state));
10297 if (ret)
10298 return ret;
10299 }
10300
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010301 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010302 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010303
10304 if (!was_crtc_enabled && WARN_ON(was_visible))
10305 was_visible = false;
10306
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010307 /*
10308 * Visibility is calculated as if the crtc was on, but
10309 * after scaler setup everything depends on it being off
10310 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010311 *
10312 * FIXME this is wrong for watermarks. Watermarks should also
10313 * be computed as if the pipe would be active. Perhaps move
10314 * per-plane wm computation to the .check_plane() hook, and
10315 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010316 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010317 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010318 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010319 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10320 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010321
10322 if (!was_visible && !visible)
10323 return 0;
10324
Maarten Lankhorste8861672016-02-24 11:24:26 +010010325 if (fb != old_plane_state->base.fb)
10326 pipe_config->fb_changed = true;
10327
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010328 turn_off = was_visible && (!visible || mode_changed);
10329 turn_on = visible && (!was_visible || mode_changed);
10330
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010331 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010332 intel_crtc->base.base.id, intel_crtc->base.name,
10333 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010334 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010335
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010336 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010337 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010338 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010339 turn_off, turn_on, mode_changed);
10340
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010341 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010342 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010343 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010344
10345 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010346 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010347 pipe_config->disable_cxsr = true;
10348 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010349 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010350 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010351
Ville Syrjälä852eb002015-06-24 22:00:07 +030010352 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010353 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010354 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010355 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010356 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010357 /* FIXME bollocks */
10358 pipe_config->update_wm_pre = true;
10359 pipe_config->update_wm_post = true;
10360 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010361 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010362
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010363 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010364 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010365
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010366 /*
10367 * WaCxSRDisabledForSpriteScaling:ivb
10368 *
10369 * cstate->update_wm was already set above, so this flag will
10370 * take effect when we commit and program watermarks.
10371 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010372 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010373 needs_scaling(to_intel_plane_state(plane_state)) &&
10374 !needs_scaling(old_plane_state))
10375 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010376
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010377 return 0;
10378}
10379
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010380static bool encoders_cloneable(const struct intel_encoder *a,
10381 const struct intel_encoder *b)
10382{
10383 /* masks could be asymmetric, so check both ways */
10384 return a == b || (a->cloneable & (1 << b->type) &&
10385 b->cloneable & (1 << a->type));
10386}
10387
10388static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10389 struct intel_crtc *crtc,
10390 struct intel_encoder *encoder)
10391{
10392 struct intel_encoder *source_encoder;
10393 struct drm_connector *connector;
10394 struct drm_connector_state *connector_state;
10395 int i;
10396
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010397 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010398 if (connector_state->crtc != &crtc->base)
10399 continue;
10400
10401 source_encoder =
10402 to_intel_encoder(connector_state->best_encoder);
10403 if (!encoders_cloneable(encoder, source_encoder))
10404 return false;
10405 }
10406
10407 return true;
10408}
10409
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010410static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10411 struct drm_crtc_state *crtc_state)
10412{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010413 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010414 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010416 struct intel_crtc_state *pipe_config =
10417 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010418 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010419 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010420 bool mode_changed = needs_modeset(crtc_state);
10421
Ville Syrjälä852eb002015-06-24 22:00:07 +030010422 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010423 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010424
Maarten Lankhorstad421372015-06-15 12:33:42 +020010425 if (mode_changed && crtc_state->enable &&
10426 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010427 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010428 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10429 pipe_config);
10430 if (ret)
10431 return ret;
10432 }
10433
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010434 if (crtc_state->color_mgmt_changed) {
10435 ret = intel_color_check(crtc, crtc_state);
10436 if (ret)
10437 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010438
10439 /*
10440 * Changing color management on Intel hardware is
10441 * handled as part of planes update.
10442 */
10443 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010444 }
10445
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010446 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010447 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010448 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010449 if (ret) {
10450 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010451 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010452 }
10453 }
10454
10455 if (dev_priv->display.compute_intermediate_wm &&
10456 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10457 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10458 return 0;
10459
10460 /*
10461 * Calculate 'intermediate' watermarks that satisfy both the
10462 * old state and the new state. We can program these
10463 * immediately.
10464 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010465 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010466 intel_crtc,
10467 pipe_config);
10468 if (ret) {
10469 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10470 return ret;
10471 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010472 } else if (dev_priv->display.compute_intermediate_wm) {
10473 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10474 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010475 }
10476
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010477 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010478 if (mode_changed)
10479 ret = skl_update_scaler_crtc(pipe_config);
10480
10481 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010482 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10483 pipe_config);
10484 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010485 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010486 pipe_config);
10487 }
10488
10489 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010490}
10491
Jani Nikula65b38e02015-04-13 11:26:56 +030010492static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010493 .atomic_begin = intel_begin_crtc_commit,
10494 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010495 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010496};
10497
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010498static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10499{
10500 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010501 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010502
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010503 drm_connector_list_iter_begin(dev, &conn_iter);
10504 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010505 if (connector->base.state->crtc)
10506 drm_connector_unreference(&connector->base);
10507
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010508 if (connector->base.encoder) {
10509 connector->base.state->best_encoder =
10510 connector->base.encoder;
10511 connector->base.state->crtc =
10512 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010513
10514 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010515 } else {
10516 connector->base.state->best_encoder = NULL;
10517 connector->base.state->crtc = NULL;
10518 }
10519 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010520 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010521}
10522
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010523static void
Robin Schroereba905b2014-05-18 02:24:50 +020010524connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010525 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010526{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010527 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010528 int bpp = pipe_config->pipe_bpp;
10529
10530 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010531 connector->base.base.id,
10532 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010533
10534 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010535 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010536 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010537 bpp, info->bpc * 3);
10538 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010539 }
10540
Mario Kleiner196f9542016-07-06 12:05:45 +020010541 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010542 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010543 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10544 bpp);
10545 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010546 }
10547}
10548
10549static int
10550compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010551 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010552{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010553 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010554 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010555 struct drm_connector *connector;
10556 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010557 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010558
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010559 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10560 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010561 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010562 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010563 bpp = 12*3;
10564 else
10565 bpp = 8*3;
10566
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010567
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010568 pipe_config->pipe_bpp = bpp;
10569
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010570 state = pipe_config->base.state;
10571
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010572 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010573 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010574 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010575 continue;
10576
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010577 connected_sink_compute_bpp(to_intel_connector(connector),
10578 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010579 }
10580
10581 return bpp;
10582}
10583
Daniel Vetter644db712013-09-19 14:53:58 +020010584static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10585{
10586 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10587 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010588 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010589 mode->crtc_hdisplay, mode->crtc_hsync_start,
10590 mode->crtc_hsync_end, mode->crtc_htotal,
10591 mode->crtc_vdisplay, mode->crtc_vsync_start,
10592 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10593}
10594
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010595static inline void
10596intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010597 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010598{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010599 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10600 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010601 m_n->gmch_m, m_n->gmch_n,
10602 m_n->link_m, m_n->link_n, m_n->tu);
10603}
10604
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010605#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10606
10607static const char * const output_type_str[] = {
10608 OUTPUT_TYPE(UNUSED),
10609 OUTPUT_TYPE(ANALOG),
10610 OUTPUT_TYPE(DVO),
10611 OUTPUT_TYPE(SDVO),
10612 OUTPUT_TYPE(LVDS),
10613 OUTPUT_TYPE(TVOUT),
10614 OUTPUT_TYPE(HDMI),
10615 OUTPUT_TYPE(DP),
10616 OUTPUT_TYPE(EDP),
10617 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010618 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010619 OUTPUT_TYPE(DP_MST),
10620};
10621
10622#undef OUTPUT_TYPE
10623
10624static void snprintf_output_types(char *buf, size_t len,
10625 unsigned int output_types)
10626{
10627 char *str = buf;
10628 int i;
10629
10630 str[0] = '\0';
10631
10632 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10633 int r;
10634
10635 if ((output_types & BIT(i)) == 0)
10636 continue;
10637
10638 r = snprintf(str, len, "%s%s",
10639 str != buf ? "," : "", output_type_str[i]);
10640 if (r >= len)
10641 break;
10642 str += r;
10643 len -= r;
10644
10645 output_types &= ~BIT(i);
10646 }
10647
10648 WARN_ON_ONCE(output_types != 0);
10649}
10650
Daniel Vetterc0b03412013-05-28 12:05:54 +020010651static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010652 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010653 const char *context)
10654{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010655 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010656 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010657 struct drm_plane *plane;
10658 struct intel_plane *intel_plane;
10659 struct intel_plane_state *state;
10660 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010661 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010662
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010663 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10664 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010665
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010666 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10667 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10668 buf, pipe_config->output_types);
10669
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010670 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10671 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010672 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010673
10674 if (pipe_config->has_pch_encoder)
10675 intel_dump_m_n_config(pipe_config, "fdi",
10676 pipe_config->fdi_lanes,
10677 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010678
Shashank Sharmab22ca992017-07-24 19:19:32 +053010679 if (pipe_config->ycbcr420)
10680 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10681
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010682 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010683 intel_dump_m_n_config(pipe_config, "dp m_n",
10684 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010685 if (pipe_config->has_drrs)
10686 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10687 pipe_config->lane_count,
10688 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010689 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010690
Daniel Vetter55072d12014-11-20 16:10:28 +010010691 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010692 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010693
Daniel Vetterc0b03412013-05-28 12:05:54 +020010694 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010695 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010696 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010697 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10698 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010699 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010700 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010701 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10702 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010703
10704 if (INTEL_GEN(dev_priv) >= 9)
10705 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10706 crtc->num_scalers,
10707 pipe_config->scaler_state.scaler_users,
10708 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010709
10710 if (HAS_GMCH_DISPLAY(dev_priv))
10711 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10712 pipe_config->gmch_pfit.control,
10713 pipe_config->gmch_pfit.pgm_ratios,
10714 pipe_config->gmch_pfit.lvds_border_bits);
10715 else
10716 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10717 pipe_config->pch_pfit.pos,
10718 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010719 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010720
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010721 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10722 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010723
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010724 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010725
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010726 DRM_DEBUG_KMS("planes on this crtc\n");
10727 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010728 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010729 intel_plane = to_intel_plane(plane);
10730 if (intel_plane->pipe != crtc->pipe)
10731 continue;
10732
10733 state = to_intel_plane_state(plane->state);
10734 fb = state->base.fb;
10735 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010736 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10737 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010738 continue;
10739 }
10740
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010741 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10742 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010743 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010744 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010745 if (INTEL_GEN(dev_priv) >= 9)
10746 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10747 state->scaler_id,
10748 state->base.src.x1 >> 16,
10749 state->base.src.y1 >> 16,
10750 drm_rect_width(&state->base.src) >> 16,
10751 drm_rect_height(&state->base.src) >> 16,
10752 state->base.dst.x1, state->base.dst.y1,
10753 drm_rect_width(&state->base.dst),
10754 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010755 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010756}
10757
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010758static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010759{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010760 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010761 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010762 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010763 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010764 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010765
10766 /*
10767 * Walk the connector list instead of the encoder
10768 * list to detect the problem on ddi platforms
10769 * where there's just one encoder per digital port.
10770 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010771 drm_connector_list_iter_begin(dev, &conn_iter);
10772 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010773 struct drm_connector_state *connector_state;
10774 struct intel_encoder *encoder;
10775
10776 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10777 if (!connector_state)
10778 connector_state = connector->state;
10779
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010780 if (!connector_state->best_encoder)
10781 continue;
10782
10783 encoder = to_intel_encoder(connector_state->best_encoder);
10784
10785 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010786
10787 switch (encoder->type) {
10788 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010789 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010790 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010791 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010792 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010793 case INTEL_OUTPUT_HDMI:
10794 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010795 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010796
10797 /* the same port mustn't appear more than once */
10798 if (used_ports & port_mask)
10799 return false;
10800
10801 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010802 break;
10803 case INTEL_OUTPUT_DP_MST:
10804 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010805 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010806 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010807 default:
10808 break;
10809 }
10810 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010811 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010812
Ville Syrjälä477321e2016-07-28 17:50:40 +030010813 /* can't mix MST and SST/HDMI on the same port */
10814 if (used_ports & used_mst_ports)
10815 return false;
10816
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010817 return true;
10818}
10819
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010820static void
10821clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10822{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010823 struct drm_i915_private *dev_priv =
10824 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010825 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010826 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010827 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010828 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010829 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010830
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010831 /* FIXME: before the switch to atomic started, a new pipe_config was
10832 * kzalloc'd. Code that depends on any field being zero should be
10833 * fixed, so that the crtc_state can be safely duplicated. For now,
10834 * only fields that are know to not cause problems are preserved. */
10835
Chandra Konduru663a3642015-04-07 15:28:41 -070010836 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010837 shared_dpll = crtc_state->shared_dpll;
10838 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010839 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010840 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010841 if (IS_G4X(dev_priv) ||
10842 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010843 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010844
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010845 /* Keep base drm_crtc_state intact, only clear our extended struct */
10846 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10847 memset(&crtc_state->base + 1, 0,
10848 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010849
Chandra Konduru663a3642015-04-07 15:28:41 -070010850 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010851 crtc_state->shared_dpll = shared_dpll;
10852 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010853 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010854 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010855 if (IS_G4X(dev_priv) ||
10856 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010857 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010858}
10859
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010860static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010861intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010862 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010863{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010864 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010865 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010866 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010867 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010868 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010869 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010870 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010871
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010872 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010873
Daniel Vettere143a212013-07-04 12:01:15 +020010874 pipe_config->cpu_transcoder =
10875 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010876
Imre Deak2960bc92013-07-30 13:36:32 +030010877 /*
10878 * Sanitize sync polarity flags based on requested ones. If neither
10879 * positive or negative polarity is requested, treat this as meaning
10880 * negative polarity.
10881 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010882 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010883 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010884 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010885
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010886 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010887 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010888 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010889
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010890 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10891 pipe_config);
10892 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010893 goto fail;
10894
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010895 /*
10896 * Determine the real pipe dimensions. Note that stereo modes can
10897 * increase the actual pipe size due to the frame doubling and
10898 * insertion of additional space for blanks between the frame. This
10899 * is stored in the crtc timings. We use the requested mode to do this
10900 * computation to clearly distinguish it from the adjusted mode, which
10901 * can be changed by the connectors in the below retry loop.
10902 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010903 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010904 &pipe_config->pipe_src_w,
10905 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010906
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010907 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010908 if (connector_state->crtc != crtc)
10909 continue;
10910
10911 encoder = to_intel_encoder(connector_state->best_encoder);
10912
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010913 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10914 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10915 goto fail;
10916 }
10917
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010918 /*
10919 * Determine output_types before calling the .compute_config()
10920 * hooks so that the hooks can use this information safely.
10921 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010922 if (encoder->compute_output_type)
10923 pipe_config->output_types |=
10924 BIT(encoder->compute_output_type(encoder, pipe_config,
10925 connector_state));
10926 else
10927 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010928 }
10929
Daniel Vettere29c22c2013-02-21 00:00:16 +010010930encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010931 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010932 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010933 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010934
Daniel Vetter135c81b2013-07-21 21:37:09 +020010935 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010936 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10937 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010938
Daniel Vetter7758a112012-07-08 19:40:39 +020010939 /* Pass our mode to the connectors and the CRTC to give them a chance to
10940 * adjust it according to limitations or connector properties, and also
10941 * a chance to reject the mode entirely.
10942 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010943 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010944 if (connector_state->crtc != crtc)
10945 continue;
10946
10947 encoder = to_intel_encoder(connector_state->best_encoder);
10948
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010949 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010950 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010951 goto fail;
10952 }
10953 }
10954
Daniel Vetterff9a6752013-06-01 17:16:21 +020010955 /* Set default port clock if not overwritten by the encoder. Needs to be
10956 * done afterwards in case the encoder adjusts the mode. */
10957 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010958 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010959 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010960
Daniel Vettera43f6e02013-06-07 23:10:32 +020010961 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010962 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010963 DRM_DEBUG_KMS("CRTC fixup failed\n");
10964 goto fail;
10965 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010966
10967 if (ret == RETRY) {
10968 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10969 ret = -EINVAL;
10970 goto fail;
10971 }
10972
10973 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10974 retry = false;
10975 goto encoder_retry;
10976 }
10977
Daniel Vettere8fa4272015-08-12 11:43:34 +020010978 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010979 * only enable it on 6bpc panels and when its not a compliance
10980 * test requesting 6bpc video pattern.
10981 */
10982 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10983 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010984 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010985 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010986
Daniel Vetter7758a112012-07-08 19:40:39 +020010987fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010988 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010989}
10990
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010991static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020010992intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010993{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010994 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010995 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020010996 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010997
Ville Syrjälä76688512014-01-10 11:28:06 +020010998 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010999 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11000 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011001
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011002 /*
11003 * Update legacy state to satisfy fbc code. This can
11004 * be removed when fbc uses the atomic state.
11005 */
11006 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11007 struct drm_plane_state *plane_state = crtc->primary->state;
11008
11009 crtc->primary->fb = plane_state->fb;
11010 crtc->x = plane_state->src_x >> 16;
11011 crtc->y = plane_state->src_y >> 16;
11012 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011013 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011014}
11015
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011016static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011017{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011018 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011019
11020 if (clock1 == clock2)
11021 return true;
11022
11023 if (!clock1 || !clock2)
11024 return false;
11025
11026 diff = abs(clock1 - clock2);
11027
11028 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11029 return true;
11030
11031 return false;
11032}
11033
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011034static bool
11035intel_compare_m_n(unsigned int m, unsigned int n,
11036 unsigned int m2, unsigned int n2,
11037 bool exact)
11038{
11039 if (m == m2 && n == n2)
11040 return true;
11041
11042 if (exact || !m || !n || !m2 || !n2)
11043 return false;
11044
11045 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11046
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011047 if (n > n2) {
11048 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011049 m2 <<= 1;
11050 n2 <<= 1;
11051 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011052 } else if (n < n2) {
11053 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011054 m <<= 1;
11055 n <<= 1;
11056 }
11057 }
11058
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011059 if (n != n2)
11060 return false;
11061
11062 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011063}
11064
11065static bool
11066intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11067 struct intel_link_m_n *m2_n2,
11068 bool adjust)
11069{
11070 if (m_n->tu == m2_n2->tu &&
11071 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11072 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11073 intel_compare_m_n(m_n->link_m, m_n->link_n,
11074 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11075 if (adjust)
11076 *m2_n2 = *m_n;
11077
11078 return true;
11079 }
11080
11081 return false;
11082}
11083
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011084static void __printf(3, 4)
11085pipe_config_err(bool adjust, const char *name, const char *format, ...)
11086{
11087 char *level;
11088 unsigned int category;
11089 struct va_format vaf;
11090 va_list args;
11091
11092 if (adjust) {
11093 level = KERN_DEBUG;
11094 category = DRM_UT_KMS;
11095 } else {
11096 level = KERN_ERR;
11097 category = DRM_UT_NONE;
11098 }
11099
11100 va_start(args, format);
11101 vaf.fmt = format;
11102 vaf.va = &args;
11103
11104 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11105
11106 va_end(args);
11107}
11108
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011109static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011110intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011111 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011112 struct intel_crtc_state *pipe_config,
11113 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011114{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011115 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011116 bool fixup_inherited = adjust &&
11117 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11118 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011119
Daniel Vetter66e985c2013-06-05 13:34:20 +020011120#define PIPE_CONF_CHECK_X(name) \
11121 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011122 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011123 "(expected 0x%08x, found 0x%08x)\n", \
11124 current_config->name, \
11125 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011126 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011127 }
11128
Daniel Vetter08a24032013-04-19 11:25:34 +020011129#define PIPE_CONF_CHECK_I(name) \
11130 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011131 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011132 "(expected %i, found %i)\n", \
11133 current_config->name, \
11134 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011135 ret = false; \
11136 }
11137
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011138#define PIPE_CONF_CHECK_BOOL(name) \
11139 if (current_config->name != pipe_config->name) { \
11140 pipe_config_err(adjust, __stringify(name), \
11141 "(expected %s, found %s)\n", \
11142 yesno(current_config->name), \
11143 yesno(pipe_config->name)); \
11144 ret = false; \
11145 }
11146
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011147/*
11148 * Checks state where we only read out the enabling, but not the entire
11149 * state itself (like full infoframes or ELD for audio). These states
11150 * require a full modeset on bootup to fix up.
11151 */
11152#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11153 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11154 PIPE_CONF_CHECK_BOOL(name); \
11155 } else { \
11156 pipe_config_err(adjust, __stringify(name), \
11157 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11158 yesno(current_config->name), \
11159 yesno(pipe_config->name)); \
11160 ret = false; \
11161 }
11162
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011163#define PIPE_CONF_CHECK_P(name) \
11164 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011165 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011166 "(expected %p, found %p)\n", \
11167 current_config->name, \
11168 pipe_config->name); \
11169 ret = false; \
11170 }
11171
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011172#define PIPE_CONF_CHECK_M_N(name) \
11173 if (!intel_compare_link_m_n(&current_config->name, \
11174 &pipe_config->name,\
11175 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011176 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011177 "(expected tu %i gmch %i/%i link %i/%i, " \
11178 "found tu %i, gmch %i/%i link %i/%i)\n", \
11179 current_config->name.tu, \
11180 current_config->name.gmch_m, \
11181 current_config->name.gmch_n, \
11182 current_config->name.link_m, \
11183 current_config->name.link_n, \
11184 pipe_config->name.tu, \
11185 pipe_config->name.gmch_m, \
11186 pipe_config->name.gmch_n, \
11187 pipe_config->name.link_m, \
11188 pipe_config->name.link_n); \
11189 ret = false; \
11190 }
11191
Daniel Vetter55c561a2016-03-30 11:34:36 +020011192/* This is required for BDW+ where there is only one set of registers for
11193 * switching between high and low RR.
11194 * This macro can be used whenever a comparison has to be made between one
11195 * hw state and multiple sw state variables.
11196 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011197#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11198 if (!intel_compare_link_m_n(&current_config->name, \
11199 &pipe_config->name, adjust) && \
11200 !intel_compare_link_m_n(&current_config->alt_name, \
11201 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011202 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011203 "(expected tu %i gmch %i/%i link %i/%i, " \
11204 "or tu %i gmch %i/%i link %i/%i, " \
11205 "found tu %i, gmch %i/%i link %i/%i)\n", \
11206 current_config->name.tu, \
11207 current_config->name.gmch_m, \
11208 current_config->name.gmch_n, \
11209 current_config->name.link_m, \
11210 current_config->name.link_n, \
11211 current_config->alt_name.tu, \
11212 current_config->alt_name.gmch_m, \
11213 current_config->alt_name.gmch_n, \
11214 current_config->alt_name.link_m, \
11215 current_config->alt_name.link_n, \
11216 pipe_config->name.tu, \
11217 pipe_config->name.gmch_m, \
11218 pipe_config->name.gmch_n, \
11219 pipe_config->name.link_m, \
11220 pipe_config->name.link_n); \
11221 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011222 }
11223
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011224#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11225 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011226 pipe_config_err(adjust, __stringify(name), \
11227 "(%x) (expected %i, found %i)\n", \
11228 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011229 current_config->name & (mask), \
11230 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011231 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011232 }
11233
Ville Syrjälä5e550652013-09-06 23:29:07 +030011234#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11235 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011236 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011237 "(expected %i, found %i)\n", \
11238 current_config->name, \
11239 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011240 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011241 }
11242
Daniel Vetterbb760062013-06-06 14:55:52 +020011243#define PIPE_CONF_QUIRK(quirk) \
11244 ((current_config->quirks | pipe_config->quirks) & (quirk))
11245
Daniel Vettereccb1402013-05-22 00:50:22 +020011246 PIPE_CONF_CHECK_I(cpu_transcoder);
11247
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011248 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011249 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011250 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011251
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011252 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011253 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011254
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011255 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011256 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011257
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011258 if (current_config->has_drrs)
11259 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11260 } else
11261 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011262
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011263 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011264
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011265 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11266 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11267 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11268 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11269 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11270 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011271
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011272 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11273 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11274 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11275 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11276 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11277 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011278
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011279 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011280 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011281 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011282 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011283 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011284
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011285 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11286 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011287 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011288 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011289
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011290 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011291
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011292 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011293 DRM_MODE_FLAG_INTERLACE);
11294
Daniel Vetterbb760062013-06-06 14:55:52 +020011295 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011296 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011297 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011298 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011299 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011300 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011301 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011302 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011303 DRM_MODE_FLAG_NVSYNC);
11304 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011305
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011306 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011307 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011308 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011309 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011310 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011311
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011312 if (!adjust) {
11313 PIPE_CONF_CHECK_I(pipe_src_w);
11314 PIPE_CONF_CHECK_I(pipe_src_h);
11315
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011316 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011317 if (current_config->pch_pfit.enabled) {
11318 PIPE_CONF_CHECK_X(pch_pfit.pos);
11319 PIPE_CONF_CHECK_X(pch_pfit.size);
11320 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011321
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011322 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011323 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011324 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011325
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011326 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011327
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011328 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011329 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011330 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011331 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11332 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011333 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011334 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011335 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11336 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11337 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011338 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11339 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11340 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11341 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11342 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11343 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11344 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11345 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11346 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11347 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11348 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11349 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011350
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011351 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11352 PIPE_CONF_CHECK_X(dsi_pll.div);
11353
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011354 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011355 PIPE_CONF_CHECK_I(pipe_bpp);
11356
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011357 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011358 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011359
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011360 PIPE_CONF_CHECK_I(min_voltage_level);
11361
Daniel Vetter66e985c2013-06-05 13:34:20 +020011362#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011363#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011364#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011365#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011366#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011367#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011368#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011369#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011370
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011371 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011372}
11373
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011374static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11375 const struct intel_crtc_state *pipe_config)
11376{
11377 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011378 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011379 &pipe_config->fdi_m_n);
11380 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11381
11382 /*
11383 * FDI already provided one idea for the dotclock.
11384 * Yell if the encoder disagrees.
11385 */
11386 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11387 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11388 fdi_dotclock, dotclock);
11389 }
11390}
11391
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011392static void verify_wm_state(struct drm_crtc *crtc,
11393 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011394{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011395 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011396 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011397 struct skl_pipe_wm hw_wm, *sw_wm;
11398 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11399 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11401 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011402 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011403
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011404 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011405 return;
11406
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011407 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011408 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011409
Damien Lespiau08db6652014-11-04 17:06:52 +000011410 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11411 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11412
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011413 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011414 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011415 hw_plane_wm = &hw_wm.planes[plane];
11416 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011417
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011418 /* Watermarks */
11419 for (level = 0; level <= max_level; level++) {
11420 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11421 &sw_plane_wm->wm[level]))
11422 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011423
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011424 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11425 pipe_name(pipe), plane + 1, level,
11426 sw_plane_wm->wm[level].plane_en,
11427 sw_plane_wm->wm[level].plane_res_b,
11428 sw_plane_wm->wm[level].plane_res_l,
11429 hw_plane_wm->wm[level].plane_en,
11430 hw_plane_wm->wm[level].plane_res_b,
11431 hw_plane_wm->wm[level].plane_res_l);
11432 }
11433
11434 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11435 &sw_plane_wm->trans_wm)) {
11436 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11437 pipe_name(pipe), plane + 1,
11438 sw_plane_wm->trans_wm.plane_en,
11439 sw_plane_wm->trans_wm.plane_res_b,
11440 sw_plane_wm->trans_wm.plane_res_l,
11441 hw_plane_wm->trans_wm.plane_en,
11442 hw_plane_wm->trans_wm.plane_res_b,
11443 hw_plane_wm->trans_wm.plane_res_l);
11444 }
11445
11446 /* DDB */
11447 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11448 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11449
11450 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011451 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011452 pipe_name(pipe), plane + 1,
11453 sw_ddb_entry->start, sw_ddb_entry->end,
11454 hw_ddb_entry->start, hw_ddb_entry->end);
11455 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011456 }
11457
Lyude27082492016-08-24 07:48:10 +020011458 /*
11459 * cursor
11460 * If the cursor plane isn't active, we may not have updated it's ddb
11461 * allocation. In that case since the ddb allocation will be updated
11462 * once the plane becomes visible, we can skip this check
11463 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011464 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011465 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11466 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011467
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011468 /* Watermarks */
11469 for (level = 0; level <= max_level; level++) {
11470 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11471 &sw_plane_wm->wm[level]))
11472 continue;
11473
11474 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11475 pipe_name(pipe), level,
11476 sw_plane_wm->wm[level].plane_en,
11477 sw_plane_wm->wm[level].plane_res_b,
11478 sw_plane_wm->wm[level].plane_res_l,
11479 hw_plane_wm->wm[level].plane_en,
11480 hw_plane_wm->wm[level].plane_res_b,
11481 hw_plane_wm->wm[level].plane_res_l);
11482 }
11483
11484 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11485 &sw_plane_wm->trans_wm)) {
11486 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11487 pipe_name(pipe),
11488 sw_plane_wm->trans_wm.plane_en,
11489 sw_plane_wm->trans_wm.plane_res_b,
11490 sw_plane_wm->trans_wm.plane_res_l,
11491 hw_plane_wm->trans_wm.plane_en,
11492 hw_plane_wm->trans_wm.plane_res_b,
11493 hw_plane_wm->trans_wm.plane_res_l);
11494 }
11495
11496 /* DDB */
11497 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11498 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11499
11500 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011501 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011502 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011503 sw_ddb_entry->start, sw_ddb_entry->end,
11504 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011505 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011506 }
11507}
11508
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011509static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011510verify_connector_state(struct drm_device *dev,
11511 struct drm_atomic_state *state,
11512 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011513{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011514 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011515 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011516 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011517
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011518 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011519 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011520 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011521
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011522 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011523 continue;
11524
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011525 if (crtc)
11526 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11527
11528 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011529
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011530 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011531 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011532 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011533}
11534
11535static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011536verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011537{
11538 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011539 struct drm_connector *connector;
11540 struct drm_connector_state *old_conn_state, *new_conn_state;
11541 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011542
Damien Lespiaub2784e12014-08-05 11:29:37 +010011543 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011544 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011545 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011546
11547 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11548 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011549 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011550
Daniel Vetter86b04262017-03-01 10:52:26 +010011551 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11552 new_conn_state, i) {
11553 if (old_conn_state->best_encoder == &encoder->base)
11554 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011555
Daniel Vetter86b04262017-03-01 10:52:26 +010011556 if (new_conn_state->best_encoder != &encoder->base)
11557 continue;
11558 found = enabled = true;
11559
11560 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011561 encoder->base.crtc,
11562 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011563 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011564
11565 if (!found)
11566 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011567
Rob Clarke2c719b2014-12-15 13:56:32 -050011568 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011569 "encoder's enabled state mismatch "
11570 "(expected %i, found %i)\n",
11571 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011572
11573 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011574 bool active;
11575
11576 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011577 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011578 "encoder detached but still enabled on pipe %c.\n",
11579 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011580 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011581 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011582}
11583
11584static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011585verify_crtc_state(struct drm_crtc *crtc,
11586 struct drm_crtc_state *old_crtc_state,
11587 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011588{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011589 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011590 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011591 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11593 struct intel_crtc_state *pipe_config, *sw_config;
11594 struct drm_atomic_state *old_state;
11595 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011597 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011598 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011599 pipe_config = to_intel_crtc_state(old_crtc_state);
11600 memset(pipe_config, 0, sizeof(*pipe_config));
11601 pipe_config->base.crtc = crtc;
11602 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011603
Ville Syrjälä78108b72016-05-27 20:59:19 +030011604 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011605
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011606 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011607
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011608 /* we keep both pipes enabled on 830 */
11609 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011610 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011611
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011612 I915_STATE_WARN(new_crtc_state->active != active,
11613 "crtc active state doesn't match with hw state "
11614 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011615
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011616 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11617 "transitional active state does not match atomic hw state "
11618 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011619
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011620 for_each_encoder_on_crtc(dev, crtc, encoder) {
11621 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011622
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011623 active = encoder->get_hw_state(encoder, &pipe);
11624 I915_STATE_WARN(active != new_crtc_state->active,
11625 "[ENCODER:%i] active %i with crtc active %i\n",
11626 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011627
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011628 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11629 "Encoder connected to wrong pipe %c\n",
11630 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011631
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011632 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011633 encoder->get_config(encoder, pipe_config);
11634 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011635
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011636 intel_crtc_compute_pixel_rate(pipe_config);
11637
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011638 if (!new_crtc_state->active)
11639 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011640
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011641 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011642
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011643 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011644 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011645 pipe_config, false)) {
11646 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11647 intel_dump_pipe_config(intel_crtc, pipe_config,
11648 "[hw state]");
11649 intel_dump_pipe_config(intel_crtc, sw_config,
11650 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011651 }
11652}
11653
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011654static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011655verify_single_dpll_state(struct drm_i915_private *dev_priv,
11656 struct intel_shared_dpll *pll,
11657 struct drm_crtc *crtc,
11658 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011659{
11660 struct intel_dpll_hw_state dpll_hw_state;
11661 unsigned crtc_mask;
11662 bool active;
11663
11664 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11665
11666 DRM_DEBUG_KMS("%s\n", pll->name);
11667
11668 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11669
11670 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11671 I915_STATE_WARN(!pll->on && pll->active_mask,
11672 "pll in active use but not on in sw tracking\n");
11673 I915_STATE_WARN(pll->on && !pll->active_mask,
11674 "pll is on but not used by any active crtc\n");
11675 I915_STATE_WARN(pll->on != active,
11676 "pll on state mismatch (expected %i, found %i)\n",
11677 pll->on, active);
11678 }
11679
11680 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011681 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011682 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011683 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011684
11685 return;
11686 }
11687
11688 crtc_mask = 1 << drm_crtc_index(crtc);
11689
11690 if (new_state->active)
11691 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11692 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11693 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11694 else
11695 I915_STATE_WARN(pll->active_mask & crtc_mask,
11696 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11697 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11698
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011699 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011700 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011701 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011702
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011703 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011704 &dpll_hw_state,
11705 sizeof(dpll_hw_state)),
11706 "pll hw state mismatch\n");
11707}
11708
11709static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011710verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11711 struct drm_crtc_state *old_crtc_state,
11712 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011713{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011714 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011715 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11716 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11717
11718 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011719 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011720
11721 if (old_state->shared_dpll &&
11722 old_state->shared_dpll != new_state->shared_dpll) {
11723 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11724 struct intel_shared_dpll *pll = old_state->shared_dpll;
11725
11726 I915_STATE_WARN(pll->active_mask & crtc_mask,
11727 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11728 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011729 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011730 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11731 pipe_name(drm_crtc_index(crtc)));
11732 }
11733}
11734
11735static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011736intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011737 struct drm_atomic_state *state,
11738 struct drm_crtc_state *old_state,
11739 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011740{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011741 if (!needs_modeset(new_state) &&
11742 !to_intel_crtc_state(new_state)->update_pipe)
11743 return;
11744
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011745 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011746 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011747 verify_crtc_state(crtc, old_state, new_state);
11748 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011749}
11750
11751static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011752verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011753{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011754 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011755 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011756
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011757 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011758 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011759}
Daniel Vetter53589012013-06-05 13:34:16 +020011760
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011761static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011762intel_modeset_verify_disabled(struct drm_device *dev,
11763 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011764{
Daniel Vetter86b04262017-03-01 10:52:26 +010011765 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011766 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011767 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011768}
11769
Ville Syrjälä80715b22014-05-15 20:23:23 +030011770static void update_scanline_offset(struct intel_crtc *crtc)
11771{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011772 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011773
11774 /*
11775 * The scanline counter increments at the leading edge of hsync.
11776 *
11777 * On most platforms it starts counting from vtotal-1 on the
11778 * first active line. That means the scanline counter value is
11779 * always one less than what we would expect. Ie. just after
11780 * start of vblank, which also occurs at start of hsync (on the
11781 * last active line), the scanline counter will read vblank_start-1.
11782 *
11783 * On gen2 the scanline counter starts counting from 1 instead
11784 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11785 * to keep the value positive), instead of adding one.
11786 *
11787 * On HSW+ the behaviour of the scanline counter depends on the output
11788 * type. For DP ports it behaves like most other platforms, but on HDMI
11789 * there's an extra 1 line difference. So we need to add two instead of
11790 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011791 *
11792 * On VLV/CHV DSI the scanline counter would appear to increment
11793 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11794 * that means we can't tell whether we're in vblank or not while
11795 * we're on that particular line. We must still set scanline_offset
11796 * to 1 so that the vblank timestamps come out correct when we query
11797 * the scanline counter from within the vblank interrupt handler.
11798 * However if queried just before the start of vblank we'll get an
11799 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011800 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011801 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011802 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011803 int vtotal;
11804
Ville Syrjälä124abe02015-09-08 13:40:45 +030011805 vtotal = adjusted_mode->crtc_vtotal;
11806 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011807 vtotal /= 2;
11808
11809 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011810 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011811 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011812 crtc->scanline_offset = 2;
11813 } else
11814 crtc->scanline_offset = 1;
11815}
11816
Maarten Lankhorstad421372015-06-15 12:33:42 +020011817static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011818{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011819 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011820 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011821 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011822 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011823 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011824
11825 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011826 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011827
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011828 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011830 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011831 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011832
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011833 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011834 continue;
11835
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011836 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011837
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011838 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011839 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011840
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011841 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011842 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011843}
11844
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011845/*
11846 * This implements the workaround described in the "notes" section of the mode
11847 * set sequence documentation. When going from no pipes or single pipe to
11848 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11849 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11850 */
11851static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11852{
11853 struct drm_crtc_state *crtc_state;
11854 struct intel_crtc *intel_crtc;
11855 struct drm_crtc *crtc;
11856 struct intel_crtc_state *first_crtc_state = NULL;
11857 struct intel_crtc_state *other_crtc_state = NULL;
11858 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11859 int i;
11860
11861 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011862 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011863 intel_crtc = to_intel_crtc(crtc);
11864
11865 if (!crtc_state->active || !needs_modeset(crtc_state))
11866 continue;
11867
11868 if (first_crtc_state) {
11869 other_crtc_state = to_intel_crtc_state(crtc_state);
11870 break;
11871 } else {
11872 first_crtc_state = to_intel_crtc_state(crtc_state);
11873 first_pipe = intel_crtc->pipe;
11874 }
11875 }
11876
11877 /* No workaround needed? */
11878 if (!first_crtc_state)
11879 return 0;
11880
11881 /* w/a possibly needed, check how many crtc's are already enabled. */
11882 for_each_intel_crtc(state->dev, intel_crtc) {
11883 struct intel_crtc_state *pipe_config;
11884
11885 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11886 if (IS_ERR(pipe_config))
11887 return PTR_ERR(pipe_config);
11888
11889 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11890
11891 if (!pipe_config->base.active ||
11892 needs_modeset(&pipe_config->base))
11893 continue;
11894
11895 /* 2 or more enabled crtcs means no need for w/a */
11896 if (enabled_pipe != INVALID_PIPE)
11897 return 0;
11898
11899 enabled_pipe = intel_crtc->pipe;
11900 }
11901
11902 if (enabled_pipe != INVALID_PIPE)
11903 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11904 else if (other_crtc_state)
11905 other_crtc_state->hsw_workaround_pipe = first_pipe;
11906
11907 return 0;
11908}
11909
Ville Syrjälä8d965612016-11-14 18:35:10 +020011910static int intel_lock_all_pipes(struct drm_atomic_state *state)
11911{
11912 struct drm_crtc *crtc;
11913
11914 /* Add all pipes to the state */
11915 for_each_crtc(state->dev, crtc) {
11916 struct drm_crtc_state *crtc_state;
11917
11918 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11919 if (IS_ERR(crtc_state))
11920 return PTR_ERR(crtc_state);
11921 }
11922
11923 return 0;
11924}
11925
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011926static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11927{
11928 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011929
Ville Syrjälä8d965612016-11-14 18:35:10 +020011930 /*
11931 * Add all pipes to the state, and force
11932 * a modeset on all the active ones.
11933 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011934 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011935 struct drm_crtc_state *crtc_state;
11936 int ret;
11937
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011938 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11939 if (IS_ERR(crtc_state))
11940 return PTR_ERR(crtc_state);
11941
11942 if (!crtc_state->active || needs_modeset(crtc_state))
11943 continue;
11944
11945 crtc_state->mode_changed = true;
11946
11947 ret = drm_atomic_add_affected_connectors(state, crtc);
11948 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011949 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011950
11951 ret = drm_atomic_add_affected_planes(state, crtc);
11952 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011953 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011954 }
11955
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011956 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011957}
11958
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011959static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011960{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011961 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011962 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011963 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011964 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011965 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011966
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011967 if (!check_digital_port_conflicts(state)) {
11968 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11969 return -EINVAL;
11970 }
11971
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011972 intel_state->modeset = true;
11973 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011974 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11975 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011976
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011977 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11978 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011979 intel_state->active_crtcs |= 1 << i;
11980 else
11981 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011982
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011983 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011984 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011985 }
11986
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011987 /*
11988 * See if the config requires any additional preparation, e.g.
11989 * to adjust global state with pipes off. We need to do this
11990 * here so we can get the modeset_pipe updated config for the new
11991 * mode set on this crtc. For other crtcs we need to use the
11992 * adjusted_mode bits in the crtc directly.
11993 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011994 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011995 ret = dev_priv->display.modeset_calc_cdclk(state);
11996 if (ret < 0)
11997 return ret;
11998
Ville Syrjälä8d965612016-11-14 18:35:10 +020011999 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012000 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012001 * holding all the crtc locks, even if we don't end up
12002 * touching the hardware
12003 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012004 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12005 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012006 ret = intel_lock_all_pipes(state);
12007 if (ret < 0)
12008 return ret;
12009 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012010
Ville Syrjälä8d965612016-11-14 18:35:10 +020012011 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012012 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12013 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012014 ret = intel_modeset_all_pipes(state);
12015 if (ret < 0)
12016 return ret;
12017 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012018
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012019 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12020 intel_state->cdclk.logical.cdclk,
12021 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012022 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12023 intel_state->cdclk.logical.voltage_level,
12024 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012025 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012026 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012027 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012028
Maarten Lankhorstad421372015-06-15 12:33:42 +020012029 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012030
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012031 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012032 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012033
Maarten Lankhorstad421372015-06-15 12:33:42 +020012034 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012035}
12036
Matt Roperaa363132015-09-24 15:53:18 -070012037/*
12038 * Handle calculation of various watermark data at the end of the atomic check
12039 * phase. The code here should be run after the per-crtc and per-plane 'check'
12040 * handlers to ensure that all derived state has been updated.
12041 */
Matt Roper55994c22016-05-12 07:06:08 -070012042static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012043{
12044 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012045 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012046
12047 /* Is there platform-specific watermark information to calculate? */
12048 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012049 return dev_priv->display.compute_global_watermarks(state);
12050
12051 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012052}
12053
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012054/**
12055 * intel_atomic_check - validate state object
12056 * @dev: drm device
12057 * @state: state to validate
12058 */
12059static int intel_atomic_check(struct drm_device *dev,
12060 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012061{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012062 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012063 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012064 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012065 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012066 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012067 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012068
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012069 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012070 if (ret)
12071 return ret;
12072
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012073 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012074 struct intel_crtc_state *pipe_config =
12075 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012076
12077 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012078 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012079 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012080
Daniel Vetter26495482015-07-15 14:15:52 +020012081 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012082 continue;
12083
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012084 if (!crtc_state->enable) {
12085 any_ms = true;
12086 continue;
12087 }
12088
Daniel Vetter26495482015-07-15 14:15:52 +020012089 /* FIXME: For only active_changed we shouldn't need to do any
12090 * state recomputation at all. */
12091
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012092 ret = drm_atomic_add_affected_connectors(state, crtc);
12093 if (ret)
12094 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012095
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012096 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012097 if (ret) {
12098 intel_dump_pipe_config(to_intel_crtc(crtc),
12099 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012100 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012101 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012102
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012103 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012104 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012105 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012106 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012107 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012108 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012109 }
12110
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012111 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012112 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012113
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012114 ret = drm_atomic_add_affected_planes(state, crtc);
12115 if (ret)
12116 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012117
Daniel Vetter26495482015-07-15 14:15:52 +020012118 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12119 needs_modeset(crtc_state) ?
12120 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012121 }
12122
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012123 if (any_ms) {
12124 ret = intel_modeset_checks(state);
12125
12126 if (ret)
12127 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012128 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012129 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012130 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012131
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012132 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012133 if (ret)
12134 return ret;
12135
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012136 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012137 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012138}
12139
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012140static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012141 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012142{
Chris Wilsonfd700752017-07-26 17:00:36 +010012143 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012144}
12145
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012146u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12147{
12148 struct drm_device *dev = crtc->base.dev;
12149
12150 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012151 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012152
12153 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12154}
12155
Lyude896e5bb2016-08-24 07:48:09 +020012156static void intel_update_crtc(struct drm_crtc *crtc,
12157 struct drm_atomic_state *state,
12158 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012159 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012160{
12161 struct drm_device *dev = crtc->dev;
12162 struct drm_i915_private *dev_priv = to_i915(dev);
12163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012164 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12165 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012166
12167 if (modeset) {
12168 update_scanline_offset(intel_crtc);
12169 dev_priv->display.crtc_enable(pipe_config, state);
12170 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012171 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12172 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012173 }
12174
12175 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12176 intel_fbc_enable(
12177 intel_crtc, pipe_config,
12178 to_intel_plane_state(crtc->primary->state));
12179 }
12180
12181 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012182}
12183
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012184static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012185{
12186 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012187 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012188 int i;
12189
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012190 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12191 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012192 continue;
12193
12194 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012195 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012196 }
12197}
12198
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012199static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012200{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012201 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012202 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12203 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012204 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012205 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012206 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012207 unsigned int updated = 0;
12208 bool progress;
12209 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012210 int i;
12211
12212 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12213
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012214 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012215 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012216 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012217 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012218
12219 /*
12220 * Whenever the number of active pipes changes, we need to make sure we
12221 * update the pipes in the right order so that their ddb allocations
12222 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12223 * cause pipe underruns and other bad stuff.
12224 */
12225 do {
Lyude27082492016-08-24 07:48:10 +020012226 progress = false;
12227
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012228 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012229 bool vbl_wait = false;
12230 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012231
12232 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012233 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012234 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012235
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012236 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012237 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012238
Mika Kahola2b685042017-10-10 13:17:03 +030012239 if (skl_ddb_allocation_overlaps(dev_priv,
12240 entries,
12241 &cstate->wm.skl.ddb,
12242 i))
Lyude27082492016-08-24 07:48:10 +020012243 continue;
12244
12245 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012246 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012247
12248 /*
12249 * If this is an already active pipe, it's DDB changed,
12250 * and this isn't the last pipe that needs updating
12251 * then we need to wait for a vblank to pass for the
12252 * new ddb allocation to take effect.
12253 */
Lyudece0ba282016-09-15 10:46:35 -040012254 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012255 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012256 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012257 intel_state->wm_results.dirty_pipes != updated)
12258 vbl_wait = true;
12259
12260 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012261 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012262
12263 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012264 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012265
12266 progress = true;
12267 }
12268 } while (progress);
12269}
12270
Chris Wilsonba318c62017-02-02 20:47:41 +000012271static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12272{
12273 struct intel_atomic_state *state, *next;
12274 struct llist_node *freed;
12275
12276 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12277 llist_for_each_entry_safe(state, next, freed, freed)
12278 drm_atomic_state_put(&state->base);
12279}
12280
12281static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12282{
12283 struct drm_i915_private *dev_priv =
12284 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12285
12286 intel_atomic_helper_free_state(dev_priv);
12287}
12288
Daniel Vetter9db529a2017-08-08 10:08:28 +020012289static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12290{
12291 struct wait_queue_entry wait_fence, wait_reset;
12292 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12293
12294 init_wait_entry(&wait_fence, 0);
12295 init_wait_entry(&wait_reset, 0);
12296 for (;;) {
12297 prepare_to_wait(&intel_state->commit_ready.wait,
12298 &wait_fence, TASK_UNINTERRUPTIBLE);
12299 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12300 &wait_reset, TASK_UNINTERRUPTIBLE);
12301
12302
12303 if (i915_sw_fence_done(&intel_state->commit_ready)
12304 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12305 break;
12306
12307 schedule();
12308 }
12309 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12310 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12311}
12312
Daniel Vetter94f05022016-06-14 18:01:00 +020012313static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012314{
Daniel Vetter94f05022016-06-14 18:01:00 +020012315 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012316 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012317 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012318 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012319 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012320 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012321 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012322 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012323
Daniel Vetter9db529a2017-08-08 10:08:28 +020012324 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012325
Daniel Vetterea0000f2016-06-13 16:13:46 +020012326 drm_atomic_helper_wait_for_dependencies(state);
12327
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012328 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012329 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012330
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012331 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12333
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012334 if (needs_modeset(new_crtc_state) ||
12335 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012336
12337 put_domains[to_intel_crtc(crtc)->pipe] =
12338 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012339 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012340 }
12341
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012342 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012343 continue;
12344
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012345 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12346 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012347
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012348 if (old_crtc_state->active) {
12349 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012350 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012351 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012352 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012353 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012354
12355 /*
12356 * Underruns don't always raise
12357 * interrupts, so check manually.
12358 */
12359 intel_check_cpu_fifo_underruns(dev_priv);
12360 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012361
Ville Syrjälä21794812017-08-23 18:22:26 +030012362 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012363 /*
12364 * Make sure we don't call initial_watermarks
12365 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012366 *
12367 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012368 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012369 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012370 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012371 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012372 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012373 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012374 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012375
Daniel Vetterea9d7582012-07-10 10:42:52 +020012376 /* Only after disabling all output pipelines that will be changed can we
12377 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012378 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012379
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012380 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012381 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012382
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012383 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012384
Lyude656d1b82016-08-17 15:55:54 -040012385 /*
12386 * SKL workaround: bspec recommends we disable the SAGV when we
12387 * have more then one pipe enabled
12388 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012389 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012390 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012391
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012392 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012393 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012394
Lyude896e5bb2016-08-24 07:48:09 +020012395 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012396 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12397 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012398
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012399 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012400 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012401 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012402 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012403 spin_unlock_irq(&dev->event_lock);
12404
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012405 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012406 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012407 }
12408
Lyude896e5bb2016-08-24 07:48:09 +020012409 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012410 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012411
Daniel Vetter94f05022016-06-14 18:01:00 +020012412 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12413 * already, but still need the state for the delayed optimization. To
12414 * fix this:
12415 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12416 * - schedule that vblank worker _before_ calling hw_done
12417 * - at the start of commit_tail, cancel it _synchrously
12418 * - switch over to the vblank wait helper in the core after that since
12419 * we don't need out special handling any more.
12420 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012421 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012422
12423 /*
12424 * Now that the vblank has passed, we can go ahead and program the
12425 * optimal watermarks on platforms that need two-step watermark
12426 * programming.
12427 *
12428 * TODO: Move this (and other cleanup) to an async worker eventually.
12429 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012430 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12431 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012432
12433 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012434 dev_priv->display.optimize_watermarks(intel_state,
12435 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012436 }
12437
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012438 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012439 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12440
12441 if (put_domains[i])
12442 modeset_put_power_domains(dev_priv, put_domains[i]);
12443
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012444 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012445 }
12446
Paulo Zanoni56feca92016-09-22 18:00:28 -030012447 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012448 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012449
Daniel Vetter94f05022016-06-14 18:01:00 +020012450 drm_atomic_helper_commit_hw_done(state);
12451
Chris Wilsond5553c02017-05-04 12:55:08 +010012452 if (intel_state->modeset) {
12453 /* As one of the primary mmio accessors, KMS has a high
12454 * likelihood of triggering bugs in unclaimed access. After we
12455 * finish modesetting, see if an error has been flagged, and if
12456 * so enable debugging for the next modeset - and hope we catch
12457 * the culprit.
12458 */
12459 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012460 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012461 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012462
Daniel Vetter5a21b662016-05-24 17:13:53 +020012463 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012464
Daniel Vetterea0000f2016-06-13 16:13:46 +020012465 drm_atomic_helper_commit_cleanup_done(state);
12466
Chris Wilson08536952016-10-14 13:18:18 +010012467 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012468
Chris Wilsonba318c62017-02-02 20:47:41 +000012469 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012470}
12471
12472static void intel_atomic_commit_work(struct work_struct *work)
12473{
Chris Wilsonc004a902016-10-28 13:58:45 +010012474 struct drm_atomic_state *state =
12475 container_of(work, struct drm_atomic_state, commit_work);
12476
Daniel Vetter94f05022016-06-14 18:01:00 +020012477 intel_atomic_commit_tail(state);
12478}
12479
Chris Wilsonc004a902016-10-28 13:58:45 +010012480static int __i915_sw_fence_call
12481intel_atomic_commit_ready(struct i915_sw_fence *fence,
12482 enum i915_sw_fence_notify notify)
12483{
12484 struct intel_atomic_state *state =
12485 container_of(fence, struct intel_atomic_state, commit_ready);
12486
12487 switch (notify) {
12488 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012489 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012490 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012491 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012492 {
12493 struct intel_atomic_helper *helper =
12494 &to_i915(state->base.dev)->atomic_helper;
12495
12496 if (llist_add(&state->freed, &helper->free_list))
12497 schedule_work(&helper->free_work);
12498 break;
12499 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012500 }
12501
12502 return NOTIFY_DONE;
12503}
12504
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012505static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12506{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012507 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012508 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012509 int i;
12510
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012511 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012512 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012513 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012514 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012515}
12516
Daniel Vetter94f05022016-06-14 18:01:00 +020012517/**
12518 * intel_atomic_commit - commit validated state object
12519 * @dev: DRM device
12520 * @state: the top-level driver state object
12521 * @nonblock: nonblocking commit
12522 *
12523 * This function commits a top-level state object that has been validated
12524 * with drm_atomic_helper_check().
12525 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012526 * RETURNS
12527 * Zero for success or -errno.
12528 */
12529static int intel_atomic_commit(struct drm_device *dev,
12530 struct drm_atomic_state *state,
12531 bool nonblock)
12532{
12533 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012534 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012535 int ret = 0;
12536
Chris Wilsonc004a902016-10-28 13:58:45 +010012537 drm_atomic_state_get(state);
12538 i915_sw_fence_init(&intel_state->commit_ready,
12539 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012540
Ville Syrjälä440df932017-03-29 17:21:23 +030012541 /*
12542 * The intel_legacy_cursor_update() fast path takes care
12543 * of avoiding the vblank waits for simple cursor
12544 * movement and flips. For cursor on/off and size changes,
12545 * we want to perform the vblank waits so that watermark
12546 * updates happen during the correct frames. Gen9+ have
12547 * double buffered watermarks and so shouldn't need this.
12548 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012549 * Unset state->legacy_cursor_update before the call to
12550 * drm_atomic_helper_setup_commit() because otherwise
12551 * drm_atomic_helper_wait_for_flip_done() is a noop and
12552 * we get FIFO underruns because we didn't wait
12553 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012554 *
12555 * FIXME doing watermarks and fb cleanup from a vblank worker
12556 * (assuming we had any) would solve these problems.
12557 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012558 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12559 struct intel_crtc_state *new_crtc_state;
12560 struct intel_crtc *crtc;
12561 int i;
12562
12563 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12564 if (new_crtc_state->wm.need_postvbl_update ||
12565 new_crtc_state->update_wm_post)
12566 state->legacy_cursor_update = false;
12567 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012568
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012569 ret = intel_atomic_prepare_commit(dev, state);
12570 if (ret) {
12571 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12572 i915_sw_fence_commit(&intel_state->commit_ready);
12573 return ret;
12574 }
12575
12576 ret = drm_atomic_helper_setup_commit(state, nonblock);
12577 if (!ret)
12578 ret = drm_atomic_helper_swap_state(state, true);
12579
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012580 if (ret) {
12581 i915_sw_fence_commit(&intel_state->commit_ready);
12582
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012583 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012584 return ret;
12585 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012586 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012587 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012588 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012589
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012590 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012591 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12592 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012593 memcpy(dev_priv->min_voltage_level,
12594 intel_state->min_voltage_level,
12595 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012596 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012597 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12598 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012599 }
12600
Chris Wilson08536952016-10-14 13:18:18 +010012601 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012602 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012603
12604 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012605 if (nonblock)
12606 queue_work(system_unbound_wq, &state->commit_work);
12607 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012608 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012609
Mika Kuoppala75714942015-12-16 09:26:48 +020012610
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012611 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012612}
12613
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012614static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012615 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012616 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012617 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012618 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012619 .atomic_duplicate_state = intel_crtc_duplicate_state,
12620 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012621 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012622};
12623
Chris Wilson74d290f2017-08-17 13:37:06 +010012624struct wait_rps_boost {
12625 struct wait_queue_entry wait;
12626
12627 struct drm_crtc *crtc;
12628 struct drm_i915_gem_request *request;
12629};
12630
12631static int do_rps_boost(struct wait_queue_entry *_wait,
12632 unsigned mode, int sync, void *key)
12633{
12634 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12635 struct drm_i915_gem_request *rq = wait->request;
12636
12637 gen6_rps_boost(rq, NULL);
12638 i915_gem_request_put(rq);
12639
12640 drm_crtc_vblank_put(wait->crtc);
12641
12642 list_del(&wait->wait.entry);
12643 kfree(wait);
12644 return 1;
12645}
12646
12647static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12648 struct dma_fence *fence)
12649{
12650 struct wait_rps_boost *wait;
12651
12652 if (!dma_fence_is_i915(fence))
12653 return;
12654
12655 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12656 return;
12657
12658 if (drm_crtc_vblank_get(crtc))
12659 return;
12660
12661 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12662 if (!wait) {
12663 drm_crtc_vblank_put(crtc);
12664 return;
12665 }
12666
12667 wait->request = to_request(dma_fence_get(fence));
12668 wait->crtc = crtc;
12669
12670 wait->wait.func = do_rps_boost;
12671 wait->wait.flags = 0;
12672
12673 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12674}
12675
Matt Roper6beb8c232014-12-01 15:40:14 -080012676/**
12677 * intel_prepare_plane_fb - Prepare fb for usage on plane
12678 * @plane: drm plane to prepare for
12679 * @fb: framebuffer to prepare for presentation
12680 *
12681 * Prepares a framebuffer for usage on a display plane. Generally this
12682 * involves pinning the underlying object and updating the frontbuffer tracking
12683 * bits. Some older platforms need special physical address handling for
12684 * cursor planes.
12685 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012686 * Must be called with struct_mutex held.
12687 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012688 * Returns 0 on success, negative error code on failure.
12689 */
12690int
12691intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012692 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012693{
Chris Wilsonc004a902016-10-28 13:58:45 +010012694 struct intel_atomic_state *intel_state =
12695 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012696 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012697 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012698 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012699 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012700 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012701
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012702 if (old_obj) {
12703 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012704 drm_atomic_get_existing_crtc_state(new_state->state,
12705 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012706
12707 /* Big Hammer, we also need to ensure that any pending
12708 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12709 * current scanout is retired before unpinning the old
12710 * framebuffer. Note that we rely on userspace rendering
12711 * into the buffer attached to the pipe they are waiting
12712 * on. If not, userspace generates a GPU hang with IPEHR
12713 * point to the MI_WAIT_FOR_EVENT.
12714 *
12715 * This should only fail upon a hung GPU, in which case we
12716 * can safely continue.
12717 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012718 if (needs_modeset(crtc_state)) {
12719 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12720 old_obj->resv, NULL,
12721 false, 0,
12722 GFP_KERNEL);
12723 if (ret < 0)
12724 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012725 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012726 }
12727
Chris Wilsonc004a902016-10-28 13:58:45 +010012728 if (new_state->fence) { /* explicit fencing */
12729 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12730 new_state->fence,
12731 I915_FENCE_TIMEOUT,
12732 GFP_KERNEL);
12733 if (ret < 0)
12734 return ret;
12735 }
12736
Chris Wilsonc37efb92016-06-17 08:28:47 +010012737 if (!obj)
12738 return 0;
12739
Chris Wilson4d3088c2017-07-26 17:00:38 +010012740 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012741 if (ret)
12742 return ret;
12743
Chris Wilson4d3088c2017-07-26 17:00:38 +010012744 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12745 if (ret) {
12746 i915_gem_object_unpin_pages(obj);
12747 return ret;
12748 }
12749
Chris Wilsonfd700752017-07-26 17:00:36 +010012750 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12751 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12752 const int align = intel_cursor_alignment(dev_priv);
12753
12754 ret = i915_gem_object_attach_phys(obj, align);
12755 } else {
12756 struct i915_vma *vma;
12757
12758 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12759 if (!IS_ERR(vma))
12760 to_intel_plane_state(new_state)->vma = vma;
12761 else
12762 ret = PTR_ERR(vma);
12763 }
12764
12765 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12766
12767 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012768 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012769 if (ret)
12770 return ret;
12771
Chris Wilsonc004a902016-10-28 13:58:45 +010012772 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012773 struct dma_fence *fence;
12774
Chris Wilsonc004a902016-10-28 13:58:45 +010012775 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12776 obj->resv, NULL,
12777 false, I915_FENCE_TIMEOUT,
12778 GFP_KERNEL);
12779 if (ret < 0)
12780 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012781
12782 fence = reservation_object_get_excl_rcu(obj->resv);
12783 if (fence) {
12784 add_rps_boost_after_vblank(new_state->crtc, fence);
12785 dma_fence_put(fence);
12786 }
12787 } else {
12788 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012789 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012790
Chris Wilsond07f0e52016-10-28 13:58:44 +010012791 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012792}
12793
Matt Roper38f3ce32014-12-02 07:45:25 -080012794/**
12795 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12796 * @plane: drm plane to clean up for
12797 * @fb: old framebuffer that was on plane
12798 *
12799 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012800 *
12801 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012802 */
12803void
12804intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012805 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012806{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012807 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012808
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012809 /* Should only be called after a successful intel_prepare_plane_fb()! */
12810 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012811 if (vma) {
12812 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012813 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012814 mutex_unlock(&plane->dev->struct_mutex);
12815 }
Matt Roper465c1202014-05-29 08:06:54 -070012816}
12817
Chandra Konduru6156a452015-04-27 13:48:39 -070012818int
12819skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12820{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012821 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012822 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012823 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012824
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012825 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012826 return DRM_PLANE_HELPER_NO_SCALING;
12827
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012828 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012829
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012830 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12831 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12832
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012833 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012834 max_dotclk *= 2;
12835
12836 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012837 return DRM_PLANE_HELPER_NO_SCALING;
12838
12839 /*
12840 * skl max scale is lower of:
12841 * close to 3 but not 3, -1 is for that purpose
12842 * or
12843 * cdclk/crtc_clock
12844 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012845 max_scale = min((1 << 16) * 3 - 1,
12846 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012847
12848 return max_scale;
12849}
12850
Matt Roper465c1202014-05-29 08:06:54 -070012851static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012852intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012853 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012854 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012855{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012856 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012857 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012858 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012859 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12860 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012861 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012862
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012863 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012864 /* use scaler when colorkey is not required */
12865 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12866 min_scale = 1;
12867 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12868 }
Sonika Jindald8106362015-04-10 14:37:28 +053012869 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012870 }
Sonika Jindald8106362015-04-10 14:37:28 +053012871
Daniel Vettercc926382016-08-15 10:41:47 +020012872 ret = drm_plane_helper_check_state(&state->base,
12873 &state->clip,
12874 min_scale, max_scale,
12875 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012876 if (ret)
12877 return ret;
12878
Daniel Vettercc926382016-08-15 10:41:47 +020012879 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012880 return 0;
12881
12882 if (INTEL_GEN(dev_priv) >= 9) {
12883 ret = skl_check_plane_surface(state);
12884 if (ret)
12885 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012886
12887 state->ctl = skl_plane_ctl(crtc_state, state);
12888 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012889 ret = i9xx_check_plane_surface(state);
12890 if (ret)
12891 return ret;
12892
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012893 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012894 }
12895
James Ausmus4036c782017-11-13 10:11:28 -080012896 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12897 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12898
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012899 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012900}
12901
Daniel Vetter5a21b662016-05-24 17:13:53 +020012902static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12903 struct drm_crtc_state *old_crtc_state)
12904{
12905 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012906 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012908 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012909 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012910 struct intel_atomic_state *old_intel_state =
12911 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012912 struct intel_crtc_state *intel_cstate =
12913 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12914 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012915
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012916 if (!modeset &&
12917 (intel_cstate->base.color_mgmt_changed ||
12918 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012919 intel_color_set_csc(&intel_cstate->base);
12920 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012921 }
12922
Daniel Vetter5a21b662016-05-24 17:13:53 +020012923 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012924 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012925
12926 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012927 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012928
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012929 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012930 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012931 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012932 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012933
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012934out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012935 if (dev_priv->display.atomic_update_watermarks)
12936 dev_priv->display.atomic_update_watermarks(old_intel_state,
12937 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012938}
12939
12940static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12941 struct drm_crtc_state *old_crtc_state)
12942{
12943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012944 struct intel_atomic_state *old_intel_state =
12945 to_intel_atomic_state(old_crtc_state->state);
12946 struct intel_crtc_state *new_crtc_state =
12947 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012948
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012949 intel_pipe_update_end(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012950}
12951
Matt Ropercf4c7c12014-12-04 10:27:42 -080012952/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012953 * intel_plane_destroy - destroy a plane
12954 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012955 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012956 * Common destruction function for all types of planes (primary, cursor,
12957 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012958 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012959void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012960{
Matt Roper465c1202014-05-29 08:06:54 -070012961 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012962 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012963}
12964
Ben Widawsky714244e2017-08-01 09:58:16 -070012965static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12966{
12967 switch (format) {
12968 case DRM_FORMAT_C8:
12969 case DRM_FORMAT_RGB565:
12970 case DRM_FORMAT_XRGB1555:
12971 case DRM_FORMAT_XRGB8888:
12972 return modifier == DRM_FORMAT_MOD_LINEAR ||
12973 modifier == I915_FORMAT_MOD_X_TILED;
12974 default:
12975 return false;
12976 }
12977}
12978
12979static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12980{
12981 switch (format) {
12982 case DRM_FORMAT_C8:
12983 case DRM_FORMAT_RGB565:
12984 case DRM_FORMAT_XRGB8888:
12985 case DRM_FORMAT_XBGR8888:
12986 case DRM_FORMAT_XRGB2101010:
12987 case DRM_FORMAT_XBGR2101010:
12988 return modifier == DRM_FORMAT_MOD_LINEAR ||
12989 modifier == I915_FORMAT_MOD_X_TILED;
12990 default:
12991 return false;
12992 }
12993}
12994
12995static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12996{
12997 switch (format) {
12998 case DRM_FORMAT_XRGB8888:
12999 case DRM_FORMAT_XBGR8888:
13000 case DRM_FORMAT_ARGB8888:
13001 case DRM_FORMAT_ABGR8888:
13002 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13003 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13004 return true;
13005 /* fall through */
13006 case DRM_FORMAT_RGB565:
13007 case DRM_FORMAT_XRGB2101010:
13008 case DRM_FORMAT_XBGR2101010:
13009 case DRM_FORMAT_YUYV:
13010 case DRM_FORMAT_YVYU:
13011 case DRM_FORMAT_UYVY:
13012 case DRM_FORMAT_VYUY:
13013 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13014 return true;
13015 /* fall through */
13016 case DRM_FORMAT_C8:
13017 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13018 modifier == I915_FORMAT_MOD_X_TILED ||
13019 modifier == I915_FORMAT_MOD_Y_TILED)
13020 return true;
13021 /* fall through */
13022 default:
13023 return false;
13024 }
13025}
13026
13027static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13028 uint32_t format,
13029 uint64_t modifier)
13030{
13031 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13032
13033 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13034 return false;
13035
13036 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13037 modifier != DRM_FORMAT_MOD_LINEAR)
13038 return false;
13039
13040 if (INTEL_GEN(dev_priv) >= 9)
13041 return skl_mod_supported(format, modifier);
13042 else if (INTEL_GEN(dev_priv) >= 4)
13043 return i965_mod_supported(format, modifier);
13044 else
13045 return i8xx_mod_supported(format, modifier);
13046
13047 unreachable();
13048}
13049
13050static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13051 uint32_t format,
13052 uint64_t modifier)
13053{
13054 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13055 return false;
13056
13057 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13058}
13059
13060static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013061 .update_plane = drm_atomic_helper_update_plane,
13062 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013063 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013064 .atomic_get_property = intel_plane_atomic_get_property,
13065 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013066 .atomic_duplicate_state = intel_plane_duplicate_state,
13067 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013068 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013069};
13070
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013071static int
13072intel_legacy_cursor_update(struct drm_plane *plane,
13073 struct drm_crtc *crtc,
13074 struct drm_framebuffer *fb,
13075 int crtc_x, int crtc_y,
13076 unsigned int crtc_w, unsigned int crtc_h,
13077 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013078 uint32_t src_w, uint32_t src_h,
13079 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013080{
13081 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13082 int ret;
13083 struct drm_plane_state *old_plane_state, *new_plane_state;
13084 struct intel_plane *intel_plane = to_intel_plane(plane);
13085 struct drm_framebuffer *old_fb;
13086 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013087 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013088
13089 /*
13090 * When crtc is inactive or there is a modeset pending,
13091 * wait for it to complete in the slowpath
13092 */
13093 if (!crtc_state->active || needs_modeset(crtc_state) ||
13094 to_intel_crtc_state(crtc_state)->update_pipe)
13095 goto slow;
13096
13097 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013098 /*
13099 * Don't do an async update if there is an outstanding commit modifying
13100 * the plane. This prevents our async update's changes from getting
13101 * overridden by a previous synchronous update's state.
13102 */
13103 if (old_plane_state->commit &&
13104 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13105 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013106
13107 /*
13108 * If any parameters change that may affect watermarks,
13109 * take the slowpath. Only changing fb or position should be
13110 * in the fastpath.
13111 */
13112 if (old_plane_state->crtc != crtc ||
13113 old_plane_state->src_w != src_w ||
13114 old_plane_state->src_h != src_h ||
13115 old_plane_state->crtc_w != crtc_w ||
13116 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013117 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013118 goto slow;
13119
13120 new_plane_state = intel_plane_duplicate_state(plane);
13121 if (!new_plane_state)
13122 return -ENOMEM;
13123
13124 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13125
13126 new_plane_state->src_x = src_x;
13127 new_plane_state->src_y = src_y;
13128 new_plane_state->src_w = src_w;
13129 new_plane_state->src_h = src_h;
13130 new_plane_state->crtc_x = crtc_x;
13131 new_plane_state->crtc_y = crtc_y;
13132 new_plane_state->crtc_w = crtc_w;
13133 new_plane_state->crtc_h = crtc_h;
13134
13135 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013136 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13137 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013138 to_intel_plane_state(new_plane_state));
13139 if (ret)
13140 goto out_free;
13141
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013142 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13143 if (ret)
13144 goto out_free;
13145
13146 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013147 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013148
13149 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13150 if (ret) {
13151 DRM_DEBUG_KMS("failed to attach phys object\n");
13152 goto out_unlock;
13153 }
13154 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013155 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13156 if (IS_ERR(vma)) {
13157 DRM_DEBUG_KMS("failed to pin object\n");
13158
13159 ret = PTR_ERR(vma);
13160 goto out_unlock;
13161 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013162
13163 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013164 }
13165
13166 old_fb = old_plane_state->fb;
13167
13168 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13169 intel_plane->frontbuffer_bit);
13170
13171 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013172 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013173
Ville Syrjälä72259532017-03-02 19:15:05 +020013174 if (plane->state->visible) {
13175 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013176 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013177 to_intel_crtc_state(crtc->state),
13178 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013179 } else {
13180 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013181 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013182 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013183
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013184 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013185 if (old_vma)
13186 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013187
13188out_unlock:
13189 mutex_unlock(&dev_priv->drm.struct_mutex);
13190out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013191 if (ret)
13192 intel_plane_destroy_state(plane, new_plane_state);
13193 else
13194 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013195 return ret;
13196
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013197slow:
13198 return drm_atomic_helper_update_plane(plane, crtc, fb,
13199 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013200 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013201}
13202
13203static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13204 .update_plane = intel_legacy_cursor_update,
13205 .disable_plane = drm_atomic_helper_disable_plane,
13206 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013207 .atomic_get_property = intel_plane_atomic_get_property,
13208 .atomic_set_property = intel_plane_atomic_set_property,
13209 .atomic_duplicate_state = intel_plane_duplicate_state,
13210 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013211 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013212};
13213
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013214static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013215intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013216{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013217 struct intel_plane *primary = NULL;
13218 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013219 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013220 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013221 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013222 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013223 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013224
13225 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013226 if (!primary) {
13227 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013228 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013229 }
Matt Roper465c1202014-05-29 08:06:54 -070013230
Matt Roper8e7d6882015-01-21 16:35:41 -080013231 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013232 if (!state) {
13233 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013234 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013235 }
13236
Matt Roper8e7d6882015-01-21 16:35:41 -080013237 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013238
Matt Roper465c1202014-05-29 08:06:54 -070013239 primary->can_scale = false;
13240 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013241 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013242 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013243 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013244 }
Matt Roper465c1202014-05-29 08:06:54 -070013245 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013246 /*
13247 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13248 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13249 */
13250 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13251 primary->plane = (enum plane) !pipe;
13252 else
13253 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013254 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013255 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013256 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013257
Ben Widawsky714244e2017-08-01 09:58:16 -070013258 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013259 intel_primary_formats = skl_primary_formats;
13260 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013261 modifiers = skl_format_modifiers_ccs;
13262
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013263 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013264 primary->disable_plane = skl_disable_plane;
Ben Widawsky714244e2017-08-01 09:58:16 -070013265 } else if (INTEL_GEN(dev_priv) >= 9) {
13266 intel_primary_formats = skl_primary_formats;
13267 num_formats = ARRAY_SIZE(skl_primary_formats);
13268 if (pipe < PIPE_C)
13269 modifiers = skl_format_modifiers_ccs;
13270 else
13271 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013272
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013273 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013274 primary->disable_plane = skl_disable_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013275 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013276 intel_primary_formats = i965_primary_formats;
13277 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013278 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013279
13280 primary->update_plane = i9xx_update_primary_plane;
13281 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013282 } else {
13283 intel_primary_formats = i8xx_primary_formats;
13284 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013285 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013286
13287 primary->update_plane = i9xx_update_primary_plane;
13288 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013289 }
13290
Ville Syrjälä580503c2016-10-31 22:37:00 +020013291 if (INTEL_GEN(dev_priv) >= 9)
13292 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13293 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013294 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013295 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013296 DRM_PLANE_TYPE_PRIMARY,
13297 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013298 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013299 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13300 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013301 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013302 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013303 DRM_PLANE_TYPE_PRIMARY,
13304 "primary %c", pipe_name(pipe));
13305 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013306 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13307 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013308 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013309 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013310 DRM_PLANE_TYPE_PRIMARY,
13311 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013312 if (ret)
13313 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013314
Dave Airlie5481e272016-10-25 16:36:13 +100013315 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013316 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013317 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13318 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013319 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13320 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013321 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13322 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013323 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013324 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013325 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013326 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013327 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013328 }
13329
Dave Airlie5481e272016-10-25 16:36:13 +100013330 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013331 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013332 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013333 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013334
Matt Roperea2c67b2014-12-23 10:41:52 -080013335 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13336
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013337 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013338
13339fail:
13340 kfree(state);
13341 kfree(primary);
13342
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013343 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013344}
13345
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013346static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013347intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13348 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013349{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013350 struct intel_plane *cursor = NULL;
13351 struct intel_plane_state *state = NULL;
13352 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013353
13354 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013355 if (!cursor) {
13356 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013357 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013358 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013359
Matt Roper8e7d6882015-01-21 16:35:41 -080013360 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013361 if (!state) {
13362 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013363 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013364 }
13365
Matt Roper8e7d6882015-01-21 16:35:41 -080013366 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013367
Matt Roper3d7d6512014-06-10 08:28:13 -070013368 cursor->can_scale = false;
13369 cursor->max_downscale = 1;
13370 cursor->pipe = pipe;
13371 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013372 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013373 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013374
13375 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13376 cursor->update_plane = i845_update_cursor;
13377 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013378 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013379 } else {
13380 cursor->update_plane = i9xx_update_cursor;
13381 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013382 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013383 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013384
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013385 cursor->cursor.base = ~0;
13386 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013387
13388 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13389 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013390
Ville Syrjälä580503c2016-10-31 22:37:00 +020013391 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013392 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013393 intel_cursor_formats,
13394 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013395 cursor_format_modifiers,
13396 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013397 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013398 if (ret)
13399 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013400
Dave Airlie5481e272016-10-25 16:36:13 +100013401 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013402 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013403 DRM_MODE_ROTATE_0,
13404 DRM_MODE_ROTATE_0 |
13405 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013406
Ville Syrjälä580503c2016-10-31 22:37:00 +020013407 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013408 state->scaler_id = -1;
13409
Matt Roperea2c67b2014-12-23 10:41:52 -080013410 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13411
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013412 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013413
13414fail:
13415 kfree(state);
13416 kfree(cursor);
13417
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013418 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013419}
13420
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013421static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13422 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013423{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013424 struct intel_crtc_scaler_state *scaler_state =
13425 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013427 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013428
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013429 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13430 if (!crtc->num_scalers)
13431 return;
13432
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013433 for (i = 0; i < crtc->num_scalers; i++) {
13434 struct intel_scaler *scaler = &scaler_state->scalers[i];
13435
13436 scaler->in_use = 0;
13437 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013438 }
13439
13440 scaler_state->scaler_id = -1;
13441}
13442
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013443static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013444{
13445 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013446 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013447 struct intel_plane *primary = NULL;
13448 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013449 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013450
Daniel Vetter955382f2013-09-19 14:05:45 +020013451 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013452 if (!intel_crtc)
13453 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013454
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013455 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013456 if (!crtc_state) {
13457 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013458 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013459 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013460 intel_crtc->config = crtc_state;
13461 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013462 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013463
Ville Syrjälä580503c2016-10-31 22:37:00 +020013464 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013465 if (IS_ERR(primary)) {
13466 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013467 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013468 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013469 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013470
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013471 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013472 struct intel_plane *plane;
13473
Ville Syrjälä580503c2016-10-31 22:37:00 +020013474 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013475 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013476 ret = PTR_ERR(plane);
13477 goto fail;
13478 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013479 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013480 }
13481
Ville Syrjälä580503c2016-10-31 22:37:00 +020013482 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013483 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013484 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013485 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013486 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013487 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013488
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013489 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013490 &primary->base, &cursor->base,
13491 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013492 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013493 if (ret)
13494 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013495
Jesse Barnes80824002009-09-10 15:28:06 -070013496 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013497 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013498
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013499 /* initialize shared scalers */
13500 intel_crtc_init_scalers(intel_crtc, crtc_state);
13501
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013502 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13503 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013504 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13505 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013506
Jesse Barnes79e53942008-11-07 14:24:08 -080013507 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013508
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013509 intel_color_init(&intel_crtc->base);
13510
Daniel Vetter87b6b102014-05-15 15:33:46 +020013511 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013512
13513 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013514
13515fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013516 /*
13517 * drm_mode_config_cleanup() will free up any
13518 * crtcs/planes already initialized.
13519 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013520 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013521 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013522
13523 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013524}
13525
Jesse Barnes752aa882013-10-31 18:55:49 +020013526enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13527{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013528 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013529
Rob Clark51fd3712013-11-19 12:10:12 -050013530 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013531
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013532 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013533 return INVALID_PIPE;
13534
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013535 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013536}
13537
Carl Worth08d7b3d2009-04-29 14:43:54 -070013538int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013539 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013540{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013541 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013542 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013543 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013544
Keith Packard418da172017-03-14 23:25:07 -070013545 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013546 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013547 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013548
Rob Clark7707e652014-07-17 23:30:04 -040013549 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013550 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013551
Daniel Vetterc05422d2009-08-11 16:05:30 +020013552 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013553}
13554
Daniel Vetter66a92782012-07-12 20:08:18 +020013555static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013556{
Daniel Vetter66a92782012-07-12 20:08:18 +020013557 struct drm_device *dev = encoder->base.dev;
13558 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013559 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013560 int entry = 0;
13561
Damien Lespiaub2784e12014-08-05 11:29:37 +010013562 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013563 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013564 index_mask |= (1 << entry);
13565
Jesse Barnes79e53942008-11-07 14:24:08 -080013566 entry++;
13567 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013568
Jesse Barnes79e53942008-11-07 14:24:08 -080013569 return index_mask;
13570}
13571
Ville Syrjälä646d5772016-10-31 22:37:14 +020013572static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013573{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013574 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013575 return false;
13576
13577 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13578 return false;
13579
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013580 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013581 return false;
13582
13583 return true;
13584}
13585
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013586static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013587{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013588 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013589 return false;
13590
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013591 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013592 return false;
13593
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013594 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013595 return false;
13596
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013597 if (HAS_PCH_LPT_H(dev_priv) &&
13598 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013599 return false;
13600
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013601 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013602 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013603 return false;
13604
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013605 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013606 return false;
13607
13608 return true;
13609}
13610
Imre Deak8090ba82016-08-10 14:07:33 +030013611void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13612{
13613 int pps_num;
13614 int pps_idx;
13615
13616 if (HAS_DDI(dev_priv))
13617 return;
13618 /*
13619 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13620 * everywhere where registers can be write protected.
13621 */
13622 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13623 pps_num = 2;
13624 else
13625 pps_num = 1;
13626
13627 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13628 u32 val = I915_READ(PP_CONTROL(pps_idx));
13629
13630 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13631 I915_WRITE(PP_CONTROL(pps_idx), val);
13632 }
13633}
13634
Imre Deak44cb7342016-08-10 14:07:29 +030013635static void intel_pps_init(struct drm_i915_private *dev_priv)
13636{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013637 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013638 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13639 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13640 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13641 else
13642 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013643
13644 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013645}
13646
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013647static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013648{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013649 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013650 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013651
Imre Deak44cb7342016-08-10 14:07:29 +030013652 intel_pps_init(dev_priv);
13653
Imre Deak97a824e12016-06-21 11:51:47 +030013654 /*
13655 * intel_edp_init_connector() depends on this completing first, to
13656 * prevent the registeration of both eDP and LVDS and the incorrect
13657 * sharing of the PPS.
13658 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013659 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013660
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013661 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013662 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013663
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013664 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013665 /*
13666 * FIXME: Broxton doesn't support port detection via the
13667 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13668 * detect the ports.
13669 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013670 intel_ddi_init(dev_priv, PORT_A);
13671 intel_ddi_init(dev_priv, PORT_B);
13672 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013673
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013674 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013675 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013676 int found;
13677
Jesse Barnesde31fac2015-03-06 15:53:32 -080013678 /*
13679 * Haswell uses DDI functions to detect digital outputs.
13680 * On SKL pre-D0 the strap isn't connected, so we assume
13681 * it's there.
13682 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013683 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013684 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013685 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013686 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013687
13688 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13689 * register */
13690 found = I915_READ(SFUSE_STRAP);
13691
13692 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013693 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013694 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013695 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013696 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013697 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013698 /*
13699 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13700 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013701 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013702 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13703 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13704 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013705 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013706
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013707 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013708 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013709 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013710
Ville Syrjälä646d5772016-10-31 22:37:14 +020013711 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013712 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013713
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013714 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013715 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013716 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013717 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013718 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013719 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013720 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013721 }
13722
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013723 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013724 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013725
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013726 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013727 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013728
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013729 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013731
Daniel Vetter270b3042012-10-27 15:52:05 +020013732 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013733 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013734 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013735 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013736
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013737 /*
13738 * The DP_DETECTED bit is the latched state of the DDC
13739 * SDA pin at boot. However since eDP doesn't require DDC
13740 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13741 * eDP ports may have been muxed to an alternate function.
13742 * Thus we can't rely on the DP_DETECTED bit alone to detect
13743 * eDP ports. Consult the VBT as well as DP_DETECTED to
13744 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013745 *
13746 * Sadly the straps seem to be missing sometimes even for HDMI
13747 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13748 * and VBT for the presence of the port. Additionally we can't
13749 * trust the port type the VBT declares as we've seen at least
13750 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013751 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013752 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013753 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13754 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013755 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013756 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013757 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013758
Jani Nikula7b91bf72017-08-18 12:30:19 +030013759 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013760 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13761 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013762 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013763 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013764 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013765
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013766 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013767 /*
13768 * eDP not supported on port D,
13769 * so no need to worry about it
13770 */
13771 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13772 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013773 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013774 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013775 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013776 }
13777
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013778 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013779 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013780 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013781
Paulo Zanonie2debe92013-02-18 19:00:27 -030013782 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013783 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013784 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013785 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013786 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013787 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013788 }
Ma Ling27185ae2009-08-24 13:50:23 +080013789
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013790 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013791 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013792 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013793
13794 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013795
Paulo Zanonie2debe92013-02-18 19:00:27 -030013796 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013797 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013798 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013799 }
Ma Ling27185ae2009-08-24 13:50:23 +080013800
Paulo Zanonie2debe92013-02-18 19:00:27 -030013801 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013802
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013803 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013804 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013805 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013806 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013807 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013808 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013809 }
Ma Ling27185ae2009-08-24 13:50:23 +080013810
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013811 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013812 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013813 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013814 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013815
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013816 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013817 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013818
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013819 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013820
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013821 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013822 encoder->base.possible_crtcs = encoder->crtc_mask;
13823 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013824 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013825 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013826
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013827 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013828
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013829 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013830}
13831
13832static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13833{
13834 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013835
Daniel Vetteref2d6332014-02-10 18:00:38 +010013836 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013837
Chris Wilsondd689282017-03-01 15:41:28 +000013838 i915_gem_object_lock(intel_fb->obj);
13839 WARN_ON(!intel_fb->obj->framebuffer_references--);
13840 i915_gem_object_unlock(intel_fb->obj);
13841
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013842 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013843
Jesse Barnes79e53942008-11-07 14:24:08 -080013844 kfree(intel_fb);
13845}
13846
13847static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013848 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013849 unsigned int *handle)
13850{
13851 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013852 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013853
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013854 if (obj->userptr.mm) {
13855 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13856 return -EINVAL;
13857 }
13858
Chris Wilson05394f32010-11-08 19:18:58 +000013859 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013860}
13861
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013862static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13863 struct drm_file *file,
13864 unsigned flags, unsigned color,
13865 struct drm_clip_rect *clips,
13866 unsigned num_clips)
13867{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013868 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013869
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013870 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013871 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013872
13873 return 0;
13874}
13875
Jesse Barnes79e53942008-11-07 14:24:08 -080013876static const struct drm_framebuffer_funcs intel_fb_funcs = {
13877 .destroy = intel_user_framebuffer_destroy,
13878 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013879 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013880};
13881
Damien Lespiaub3218032015-02-27 11:15:18 +000013882static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013883u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13884 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013885{
Chris Wilson24dbf512017-02-15 10:59:18 +000013886 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013887
13888 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013889 int cpp = drm_format_plane_cpp(pixel_format, 0);
13890
Damien Lespiaub3218032015-02-27 11:15:18 +000013891 /* "The stride in bytes must not exceed the of the size of 8K
13892 * pixels and 32K bytes."
13893 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013894 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013895 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013896 return 32*1024;
13897 } else if (gen >= 4) {
13898 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13899 return 16*1024;
13900 else
13901 return 32*1024;
13902 } else if (gen >= 3) {
13903 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13904 return 8*1024;
13905 else
13906 return 16*1024;
13907 } else {
13908 /* XXX DSPC is limited to 4k tiled */
13909 return 8*1024;
13910 }
13911}
13912
Chris Wilson24dbf512017-02-15 10:59:18 +000013913static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13914 struct drm_i915_gem_object *obj,
13915 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013916{
Chris Wilson24dbf512017-02-15 10:59:18 +000013917 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013918 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013919 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013920 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013921 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013922 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013923 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013924
Chris Wilsondd689282017-03-01 15:41:28 +000013925 i915_gem_object_lock(obj);
13926 obj->framebuffer_references++;
13927 tiling = i915_gem_object_get_tiling(obj);
13928 stride = i915_gem_object_get_stride(obj);
13929 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013930
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013931 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013932 /*
13933 * If there's a fence, enforce that
13934 * the fb modifier and tiling mode match.
13935 */
13936 if (tiling != I915_TILING_NONE &&
13937 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013938 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013939 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013940 }
13941 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013942 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013943 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013944 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013945 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013946 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013947 }
13948 }
13949
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013950 /* Passed in modifier sanity checking. */
13951 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013952 case I915_FORMAT_MOD_Y_TILED_CCS:
13953 case I915_FORMAT_MOD_Yf_TILED_CCS:
13954 switch (mode_cmd->pixel_format) {
13955 case DRM_FORMAT_XBGR8888:
13956 case DRM_FORMAT_ABGR8888:
13957 case DRM_FORMAT_XRGB8888:
13958 case DRM_FORMAT_ARGB8888:
13959 break;
13960 default:
13961 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13962 goto err;
13963 }
13964 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013965 case I915_FORMAT_MOD_Y_TILED:
13966 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013967 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013968 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13969 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013970 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013971 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013972 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013973 case I915_FORMAT_MOD_X_TILED:
13974 break;
13975 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013976 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13977 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013978 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013979 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013980
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013981 /*
13982 * gen2/3 display engine uses the fence if present,
13983 * so the tiling mode must match the fb modifier exactly.
13984 */
13985 if (INTEL_INFO(dev_priv)->gen < 4 &&
13986 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013987 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013988 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013989 }
13990
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013991 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013992 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013993 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013994 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013995 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013996 "tiled" : "linear",
13997 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013998 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013999 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014000
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014001 /*
14002 * If there's a fence, enforce that
14003 * the fb pitch and fence stride match.
14004 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014005 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14006 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14007 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014008 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014009 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014010
Ville Syrjälä57779d02012-10-31 17:50:14 +020014011 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014012 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014013 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014014 case DRM_FORMAT_RGB565:
14015 case DRM_FORMAT_XRGB8888:
14016 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014017 break;
14018 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014019 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014020 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14021 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014022 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014023 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014024 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014025 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014026 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014027 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014028 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14029 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014030 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014031 }
14032 break;
14033 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014034 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014035 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014036 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014037 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14038 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014039 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014040 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014041 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014042 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014043 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014044 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14045 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014046 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014047 }
14048 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014049 case DRM_FORMAT_YUYV:
14050 case DRM_FORMAT_UYVY:
14051 case DRM_FORMAT_YVYU:
14052 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014053 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014054 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14055 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014056 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014057 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014058 break;
14059 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014060 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14061 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014062 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014063 }
14064
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014065 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14066 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014067 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014068
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014069 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014070
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014071 for (i = 0; i < fb->format->num_planes; i++) {
14072 u32 stride_alignment;
14073
14074 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14075 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014076 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014077 }
14078
14079 stride_alignment = intel_fb_stride_alignment(fb, i);
14080
14081 /*
14082 * Display WA #0531: skl,bxt,kbl,glk
14083 *
14084 * Render decompression and plane width > 3840
14085 * combined with horizontal panning requires the
14086 * plane stride to be a multiple of 4. We'll just
14087 * require the entire fb to accommodate that to avoid
14088 * potential runtime errors at plane configuration time.
14089 */
14090 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14091 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14092 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14093 stride_alignment *= 4;
14094
14095 if (fb->pitches[i] & (stride_alignment - 1)) {
14096 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14097 i, fb->pitches[i], stride_alignment);
14098 goto err;
14099 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014100 }
14101
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014102 intel_fb->obj = obj;
14103
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014104 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014105 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014106 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014107
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014108 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014109 if (ret) {
14110 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014111 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014112 }
14113
Jesse Barnes79e53942008-11-07 14:24:08 -080014114 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014115
14116err:
Chris Wilsondd689282017-03-01 15:41:28 +000014117 i915_gem_object_lock(obj);
14118 obj->framebuffer_references--;
14119 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014120 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014121}
14122
Jesse Barnes79e53942008-11-07 14:24:08 -080014123static struct drm_framebuffer *
14124intel_user_framebuffer_create(struct drm_device *dev,
14125 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014126 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014127{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014128 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014129 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014130 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014131
Chris Wilson03ac0642016-07-20 13:31:51 +010014132 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14133 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014134 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014135
Chris Wilson24dbf512017-02-15 10:59:18 +000014136 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014137 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014138 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014139
14140 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014141}
14142
Chris Wilson778e23a2016-12-05 14:29:39 +000014143static void intel_atomic_state_free(struct drm_atomic_state *state)
14144{
14145 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14146
14147 drm_atomic_state_default_release(state);
14148
14149 i915_sw_fence_fini(&intel_state->commit_ready);
14150
14151 kfree(state);
14152}
14153
Jesse Barnes79e53942008-11-07 14:24:08 -080014154static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014155 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014156 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014157 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014158 .atomic_check = intel_atomic_check,
14159 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014160 .atomic_state_alloc = intel_atomic_state_alloc,
14161 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014162 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014163};
14164
Imre Deak88212942016-03-16 13:38:53 +020014165/**
14166 * intel_init_display_hooks - initialize the display modesetting hooks
14167 * @dev_priv: device private
14168 */
14169void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014170{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014171 intel_init_cdclk_hooks(dev_priv);
14172
Imre Deak88212942016-03-16 13:38:53 +020014173 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014174 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014175 dev_priv->display.get_initial_plane_config =
14176 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014177 dev_priv->display.crtc_compute_clock =
14178 haswell_crtc_compute_clock;
14179 dev_priv->display.crtc_enable = haswell_crtc_enable;
14180 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014181 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014182 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014183 dev_priv->display.get_initial_plane_config =
14184 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014185 dev_priv->display.crtc_compute_clock =
14186 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014187 dev_priv->display.crtc_enable = haswell_crtc_enable;
14188 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014189 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014190 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014191 dev_priv->display.get_initial_plane_config =
14192 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014193 dev_priv->display.crtc_compute_clock =
14194 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014195 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14196 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014197 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014198 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014199 dev_priv->display.get_initial_plane_config =
14200 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014201 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14202 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14203 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14204 } else if (IS_VALLEYVIEW(dev_priv)) {
14205 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14206 dev_priv->display.get_initial_plane_config =
14207 i9xx_get_initial_plane_config;
14208 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014209 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14210 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014211 } else if (IS_G4X(dev_priv)) {
14212 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14213 dev_priv->display.get_initial_plane_config =
14214 i9xx_get_initial_plane_config;
14215 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14216 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14217 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014218 } else if (IS_PINEVIEW(dev_priv)) {
14219 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14220 dev_priv->display.get_initial_plane_config =
14221 i9xx_get_initial_plane_config;
14222 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14223 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14224 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014225 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014226 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014227 dev_priv->display.get_initial_plane_config =
14228 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014229 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014230 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14231 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014232 } else {
14233 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14234 dev_priv->display.get_initial_plane_config =
14235 i9xx_get_initial_plane_config;
14236 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14237 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14238 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014239 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014240
Imre Deak88212942016-03-16 13:38:53 +020014241 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014242 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014243 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014244 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014245 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014246 /* FIXME: detect B0+ stepping and use auto training */
14247 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014248 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014249 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014250 }
14251
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014252 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014253 dev_priv->display.update_crtcs = skl_update_crtcs;
14254 else
14255 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014256}
14257
Jesse Barnesb690e962010-07-19 13:53:12 -070014258/*
Keith Packard435793d2011-07-12 14:56:22 -070014259 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14260 */
14261static void quirk_ssc_force_disable(struct drm_device *dev)
14262{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014263 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014264 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014265 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014266}
14267
Carsten Emde4dca20e2012-03-15 15:56:26 +010014268/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014269 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14270 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014271 */
14272static void quirk_invert_brightness(struct drm_device *dev)
14273{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014274 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014275 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014276 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014277}
14278
Scot Doyle9c72cc62014-07-03 23:27:50 +000014279/* Some VBT's incorrectly indicate no backlight is present */
14280static void quirk_backlight_present(struct drm_device *dev)
14281{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014282 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014283 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14284 DRM_INFO("applying backlight present quirk\n");
14285}
14286
Manasi Navarec99a2592017-06-30 09:33:48 -070014287/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14288 * which is 300 ms greater than eDP spec T12 min.
14289 */
14290static void quirk_increase_t12_delay(struct drm_device *dev)
14291{
14292 struct drm_i915_private *dev_priv = to_i915(dev);
14293
14294 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14295 DRM_INFO("Applying T12 delay quirk\n");
14296}
14297
Jesse Barnesb690e962010-07-19 13:53:12 -070014298struct intel_quirk {
14299 int device;
14300 int subsystem_vendor;
14301 int subsystem_device;
14302 void (*hook)(struct drm_device *dev);
14303};
14304
Egbert Eich5f85f172012-10-14 15:46:38 +020014305/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14306struct intel_dmi_quirk {
14307 void (*hook)(struct drm_device *dev);
14308 const struct dmi_system_id (*dmi_id_list)[];
14309};
14310
14311static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14312{
14313 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14314 return 1;
14315}
14316
14317static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14318 {
14319 .dmi_id_list = &(const struct dmi_system_id[]) {
14320 {
14321 .callback = intel_dmi_reverse_brightness,
14322 .ident = "NCR Corporation",
14323 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14324 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14325 },
14326 },
14327 { } /* terminating entry */
14328 },
14329 .hook = quirk_invert_brightness,
14330 },
14331};
14332
Ben Widawskyc43b5632012-04-16 14:07:40 -070014333static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014334 /* Lenovo U160 cannot use SSC on LVDS */
14335 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014336
14337 /* Sony Vaio Y cannot use SSC on LVDS */
14338 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014339
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014340 /* Acer Aspire 5734Z must invert backlight brightness */
14341 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14342
14343 /* Acer/eMachines G725 */
14344 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14345
14346 /* Acer/eMachines e725 */
14347 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14348
14349 /* Acer/Packard Bell NCL20 */
14350 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14351
14352 /* Acer Aspire 4736Z */
14353 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014354
14355 /* Acer Aspire 5336 */
14356 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014357
14358 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14359 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014360
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014361 /* Acer C720 Chromebook (Core i3 4005U) */
14362 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14363
jens steinb2a96012014-10-28 20:25:53 +010014364 /* Apple Macbook 2,1 (Core 2 T7400) */
14365 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14366
Jani Nikula1b9448b02015-11-05 11:49:59 +020014367 /* Apple Macbook 4,1 */
14368 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14369
Scot Doyled4967d82014-07-03 23:27:52 +000014370 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14371 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014372
14373 /* HP Chromebook 14 (Celeron 2955U) */
14374 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014375
14376 /* Dell Chromebook 11 */
14377 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014378
14379 /* Dell Chromebook 11 (2015 version) */
14380 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014381
14382 /* Toshiba Satellite P50-C-18C */
14383 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014384};
14385
14386static void intel_init_quirks(struct drm_device *dev)
14387{
14388 struct pci_dev *d = dev->pdev;
14389 int i;
14390
14391 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14392 struct intel_quirk *q = &intel_quirks[i];
14393
14394 if (d->device == q->device &&
14395 (d->subsystem_vendor == q->subsystem_vendor ||
14396 q->subsystem_vendor == PCI_ANY_ID) &&
14397 (d->subsystem_device == q->subsystem_device ||
14398 q->subsystem_device == PCI_ANY_ID))
14399 q->hook(dev);
14400 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014401 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14402 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14403 intel_dmi_quirks[i].hook(dev);
14404 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014405}
14406
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014407/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014408static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014409{
David Weinehall52a05c32016-08-22 13:32:44 +030014410 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014411 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014412 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014413
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014414 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014415 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014416 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014417 sr1 = inb(VGA_SR_DATA);
14418 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014419 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014420 udelay(300);
14421
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014422 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014423 POSTING_READ(vga_reg);
14424}
14425
Daniel Vetterf8175862012-04-10 15:50:11 +020014426void intel_modeset_init_hw(struct drm_device *dev)
14427{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014428 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014429
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014430 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014431 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014432 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014433}
14434
Matt Roperd93c0372015-12-03 11:37:41 -080014435/*
14436 * Calculate what we think the watermarks should be for the state we've read
14437 * out of the hardware and then immediately program those watermarks so that
14438 * we ensure the hardware settings match our internal state.
14439 *
14440 * We can calculate what we think WM's should be by creating a duplicate of the
14441 * current state (which was constructed during hardware readout) and running it
14442 * through the atomic check code to calculate new watermark values in the
14443 * state object.
14444 */
14445static void sanitize_watermarks(struct drm_device *dev)
14446{
14447 struct drm_i915_private *dev_priv = to_i915(dev);
14448 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014449 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014450 struct drm_crtc *crtc;
14451 struct drm_crtc_state *cstate;
14452 struct drm_modeset_acquire_ctx ctx;
14453 int ret;
14454 int i;
14455
14456 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014457 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014458 return;
14459
14460 /*
14461 * We need to hold connection_mutex before calling duplicate_state so
14462 * that the connector loop is protected.
14463 */
14464 drm_modeset_acquire_init(&ctx, 0);
14465retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014466 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014467 if (ret == -EDEADLK) {
14468 drm_modeset_backoff(&ctx);
14469 goto retry;
14470 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014471 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014472 }
14473
14474 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14475 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014476 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014477
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014478 intel_state = to_intel_atomic_state(state);
14479
Matt Ropered4a6a72016-02-23 17:20:13 -080014480 /*
14481 * Hardware readout is the only time we don't want to calculate
14482 * intermediate watermarks (since we don't trust the current
14483 * watermarks).
14484 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014485 if (!HAS_GMCH_DISPLAY(dev_priv))
14486 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014487
Matt Roperd93c0372015-12-03 11:37:41 -080014488 ret = intel_atomic_check(dev, state);
14489 if (ret) {
14490 /*
14491 * If we fail here, it means that the hardware appears to be
14492 * programmed in a way that shouldn't be possible, given our
14493 * understanding of watermark requirements. This might mean a
14494 * mistake in the hardware readout code or a mistake in the
14495 * watermark calculations for a given platform. Raise a WARN
14496 * so that this is noticeable.
14497 *
14498 * If this actually happens, we'll have to just leave the
14499 * BIOS-programmed watermarks untouched and hope for the best.
14500 */
14501 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014502 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014503 }
14504
14505 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014506 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014507 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14508
Matt Ropered4a6a72016-02-23 17:20:13 -080014509 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014510 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014511
14512 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014513 }
14514
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014515put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014516 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014517fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014518 drm_modeset_drop_locks(&ctx);
14519 drm_modeset_acquire_fini(&ctx);
14520}
14521
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014522static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14523{
14524 if (IS_GEN5(dev_priv)) {
14525 u32 fdi_pll_clk =
14526 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14527
14528 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14529 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14530 dev_priv->fdi_pll_freq = 270000;
14531 } else {
14532 return;
14533 }
14534
14535 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14536}
14537
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014538int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014539{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014540 struct drm_i915_private *dev_priv = to_i915(dev);
14541 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014542 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014543 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014544
14545 drm_mode_config_init(dev);
14546
14547 dev->mode_config.min_width = 0;
14548 dev->mode_config.min_height = 0;
14549
Dave Airlie019d96c2011-09-29 16:20:42 +010014550 dev->mode_config.preferred_depth = 24;
14551 dev->mode_config.prefer_shadow = 1;
14552
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014553 dev->mode_config.allow_fb_modifiers = true;
14554
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014555 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014556
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014557 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014558 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014559 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014560
Jesse Barnesb690e962010-07-19 13:53:12 -070014561 intel_init_quirks(dev);
14562
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014563 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014564
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014565 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014566 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014567
Lukas Wunner69f92f62015-07-15 13:57:35 +020014568 /*
14569 * There may be no VBT; and if the BIOS enabled SSC we can
14570 * just keep using it to avoid unnecessary flicker. Whereas if the
14571 * BIOS isn't using it, don't assume it will work even if the VBT
14572 * indicates as much.
14573 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014574 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014575 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14576 DREF_SSC1_ENABLE);
14577
14578 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14579 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14580 bios_lvds_use_ssc ? "en" : "dis",
14581 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14582 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14583 }
14584 }
14585
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014586 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014587 dev->mode_config.max_width = 2048;
14588 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014589 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014590 dev->mode_config.max_width = 4096;
14591 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014592 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014593 dev->mode_config.max_width = 8192;
14594 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014595 }
Damien Lespiau068be562014-03-28 14:17:49 +000014596
Jani Nikula2a307c22016-11-30 17:43:04 +020014597 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14598 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014599 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014600 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014601 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14602 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14603 } else {
14604 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14605 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14606 }
14607
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014608 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014609
Zhao Yakui28c97732009-10-09 11:39:41 +080014610 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014611 INTEL_INFO(dev_priv)->num_pipes,
14612 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014613
Damien Lespiau055e3932014-08-18 13:49:10 +010014614 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014615 int ret;
14616
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014617 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014618 if (ret) {
14619 drm_mode_config_cleanup(dev);
14620 return ret;
14621 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014622 }
14623
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014624 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014625 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014626
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014627 intel_update_czclk(dev_priv);
14628 intel_modeset_init_hw(dev);
14629
Ville Syrjäläb2045352016-05-13 23:41:27 +030014630 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014631 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014632
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014633 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014634 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014635 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014636
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014637 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014638 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014639 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014640
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014641 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014642 struct intel_initial_plane_config plane_config = {};
14643
Jesse Barnes46f297f2014-03-07 08:57:48 -080014644 if (!crtc->active)
14645 continue;
14646
Jesse Barnes46f297f2014-03-07 08:57:48 -080014647 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014648 * Note that reserving the BIOS fb up front prevents us
14649 * from stuffing other stolen allocations like the ring
14650 * on top. This prevents some ugliness at boot time, and
14651 * can even allow for smooth boot transitions if the BIOS
14652 * fb is large enough for the active pipe configuration.
14653 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014654 dev_priv->display.get_initial_plane_config(crtc,
14655 &plane_config);
14656
14657 /*
14658 * If the fb is shared between multiple heads, we'll
14659 * just get the first one.
14660 */
14661 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014662 }
Matt Roperd93c0372015-12-03 11:37:41 -080014663
14664 /*
14665 * Make sure hardware watermarks really match the state we read out.
14666 * Note that we need to do this after reconstructing the BIOS fb's
14667 * since the watermark calculation done here will use pstate->fb.
14668 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014669 if (!HAS_GMCH_DISPLAY(dev_priv))
14670 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014671
14672 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014673}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014674
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014675void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14676{
14677 /* 640x480@60Hz, ~25175 kHz */
14678 struct dpll clock = {
14679 .m1 = 18,
14680 .m2 = 7,
14681 .p1 = 13,
14682 .p2 = 4,
14683 .n = 2,
14684 };
14685 u32 dpll, fp;
14686 int i;
14687
14688 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14689
14690 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14691 pipe_name(pipe), clock.vco, clock.dot);
14692
14693 fp = i9xx_dpll_compute_fp(&clock);
14694 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14695 DPLL_VGA_MODE_DIS |
14696 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14697 PLL_P2_DIVIDE_BY_4 |
14698 PLL_REF_INPUT_DREFCLK |
14699 DPLL_VCO_ENABLE;
14700
14701 I915_WRITE(FP0(pipe), fp);
14702 I915_WRITE(FP1(pipe), fp);
14703
14704 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14705 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14706 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14707 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14708 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14709 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14710 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14711
14712 /*
14713 * Apparently we need to have VGA mode enabled prior to changing
14714 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14715 * dividers, even though the register value does change.
14716 */
14717 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14718 I915_WRITE(DPLL(pipe), dpll);
14719
14720 /* Wait for the clocks to stabilize. */
14721 POSTING_READ(DPLL(pipe));
14722 udelay(150);
14723
14724 /* The pixel multiplier can only be updated once the
14725 * DPLL is enabled and the clocks are stable.
14726 *
14727 * So write it again.
14728 */
14729 I915_WRITE(DPLL(pipe), dpll);
14730
14731 /* We do this three times for luck */
14732 for (i = 0; i < 3 ; i++) {
14733 I915_WRITE(DPLL(pipe), dpll);
14734 POSTING_READ(DPLL(pipe));
14735 udelay(150); /* wait for warmup */
14736 }
14737
14738 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14739 POSTING_READ(PIPECONF(pipe));
14740}
14741
14742void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14743{
14744 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14745 pipe_name(pipe));
14746
14747 assert_plane_disabled(dev_priv, PLANE_A);
14748 assert_plane_disabled(dev_priv, PLANE_B);
14749
14750 I915_WRITE(PIPECONF(pipe), 0);
14751 POSTING_READ(PIPECONF(pipe));
14752
14753 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14754 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14755
14756 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14757 POSTING_READ(DPLL(pipe));
14758}
14759
Daniel Vetterfa555832012-10-10 23:14:00 +020014760static bool
14761intel_check_plane_mapping(struct intel_crtc *crtc)
14762{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014763 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030014764 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014765
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014766 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014767 return true;
14768
Ville Syrjälä649636e2015-09-22 19:50:01 +030014769 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014770
14771 if ((val & DISPLAY_PLANE_ENABLE) &&
14772 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14773 return false;
14774
14775 return true;
14776}
14777
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014778static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14779{
14780 struct drm_device *dev = crtc->base.dev;
14781 struct intel_encoder *encoder;
14782
14783 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14784 return true;
14785
14786 return false;
14787}
14788
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014789static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14790{
14791 struct drm_device *dev = encoder->base.dev;
14792 struct intel_connector *connector;
14793
14794 for_each_connector_on_encoder(dev, &encoder->base, connector)
14795 return connector;
14796
14797 return NULL;
14798}
14799
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014800static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014801 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014802{
14803 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014804 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014805}
14806
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014807static void intel_sanitize_crtc(struct intel_crtc *crtc,
14808 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014809{
14810 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014811 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014812 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014813
Daniel Vetter24929352012-07-02 20:28:59 +020014814 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014815 if (!transcoder_is_dsi(cpu_transcoder)) {
14816 i915_reg_t reg = PIPECONF(cpu_transcoder);
14817
14818 I915_WRITE(reg,
14819 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14820 }
Daniel Vetter24929352012-07-02 20:28:59 +020014821
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014822 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014823 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014824 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014825 struct intel_plane *plane;
14826
Daniel Vetter96256042015-02-13 21:03:42 +010014827 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014828
14829 /* Disable everything but the primary plane */
14830 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14831 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14832 continue;
14833
Ville Syrjälä72259532017-03-02 19:15:05 +020014834 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030014835 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014836 }
Daniel Vetter96256042015-02-13 21:03:42 +010014837 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014838
Daniel Vetter24929352012-07-02 20:28:59 +020014839 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014840 * disable the crtc (and hence change the state) if it is wrong. Note
14841 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014842 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014843 bool plane;
14844
Ville Syrjälä78108b72016-05-27 20:59:19 +030014845 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14846 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014847
14848 /* Pipe has the wrong plane attached and the plane is active.
14849 * Temporarily change the plane mapping and disable everything
14850 * ... */
14851 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010014852 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014853 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014854 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014855 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014856 }
Daniel Vetter24929352012-07-02 20:28:59 +020014857
14858 /* Adjust the state of the output pipe according to whether we
14859 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014860 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014861 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014862
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014863 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014864 /*
14865 * We start out with underrun reporting disabled to avoid races.
14866 * For correct bookkeeping mark this on active crtcs.
14867 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014868 * Also on gmch platforms we dont have any hardware bits to
14869 * disable the underrun reporting. Which means we need to start
14870 * out with underrun reporting disabled also on inactive pipes,
14871 * since otherwise we'll complain about the garbage we read when
14872 * e.g. coming up after runtime pm.
14873 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014874 * No protection against concurrent access is required - at
14875 * worst a fifo underrun happens which also sets this to false.
14876 */
14877 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014878 /*
14879 * We track the PCH trancoder underrun reporting state
14880 * within the crtc. With crtc for pipe A housing the underrun
14881 * reporting state for PCH transcoder A, crtc for pipe B housing
14882 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14883 * and marking underrun reporting as disabled for the non-existing
14884 * PCH transcoders B and C would prevent enabling the south
14885 * error interrupt (see cpt_can_enable_serr_int()).
14886 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014887 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014888 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014889 }
Daniel Vetter24929352012-07-02 20:28:59 +020014890}
14891
14892static void intel_sanitize_encoder(struct intel_encoder *encoder)
14893{
14894 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014895
14896 /* We need to check both for a crtc link (meaning that the
14897 * encoder is active and trying to read from a pipe) and the
14898 * pipe itself being active. */
14899 bool has_active_crtc = encoder->base.crtc &&
14900 to_intel_crtc(encoder->base.crtc)->active;
14901
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014902 connector = intel_encoder_find_connector(encoder);
14903 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014904 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14905 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014906 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014907
14908 /* Connector is active, but has no active pipe. This is
14909 * fallout from our resume register restoring. Disable
14910 * the encoder manually again. */
14911 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014912 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14913
Daniel Vetter24929352012-07-02 20:28:59 +020014914 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14915 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014916 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014917 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014918 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014919 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014920 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014921 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014922
14923 /* Inconsistent output/port/pipe state happens presumably due to
14924 * a bug in one of the get_hw_state functions. Or someplace else
14925 * in our code, like the register restore mess on resume. Clamp
14926 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014927
14928 connector->base.dpms = DRM_MODE_DPMS_OFF;
14929 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014930 }
14931 /* Enabled encoders without active connectors will be fixed in
14932 * the crtc fixup. */
14933}
14934
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014935void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014936{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014937 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014938
Imre Deak04098752014-02-18 00:02:16 +020014939 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14940 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014941 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014942 }
14943}
14944
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014945void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014946{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014947 /* This function can be called both from intel_modeset_setup_hw_state or
14948 * at a very early point in our resume sequence, where the power well
14949 * structures are not yet restored. Since this function is at a very
14950 * paranoid "someone might have enabled VGA while we were not looking"
14951 * level, just check if the power well is enabled instead of trying to
14952 * follow the "don't touch the power well if we don't need it" policy
14953 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014954 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014955 return;
14956
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014957 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014958
14959 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014960}
14961
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014962static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014963{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014965
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014966 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014967}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014968
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014969/* FIXME read out full plane state for all planes */
14970static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014971{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014972 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14973 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014974
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014975 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014976
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014977 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14978 to_intel_plane_state(primary->base.state),
14979 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014980}
14981
Daniel Vetter30e984d2013-06-05 13:34:17 +020014982static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014983{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014984 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014985 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014986 struct intel_crtc *crtc;
14987 struct intel_encoder *encoder;
14988 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014989 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014990 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014991
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014992 dev_priv->active_crtcs = 0;
14993
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014994 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014995 struct intel_crtc_state *crtc_state =
14996 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014997
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014998 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014999 memset(crtc_state, 0, sizeof(*crtc_state));
15000 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015001
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015002 crtc_state->base.active = crtc_state->base.enable =
15003 dev_priv->display.get_pipe_config(crtc, crtc_state);
15004
15005 crtc->base.enabled = crtc_state->base.enable;
15006 crtc->active = crtc_state->base.active;
15007
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015008 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015009 dev_priv->active_crtcs |= 1 << crtc->pipe;
15010
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015011 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015012
Ville Syrjälä78108b72016-05-27 20:59:19 +030015013 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15014 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015015 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015016 }
15017
Daniel Vetter53589012013-06-05 13:34:16 +020015018 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15019 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15020
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015021 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015022 &pll->state.hw_state);
15023 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015024 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015025 struct intel_crtc_state *crtc_state =
15026 to_intel_crtc_state(crtc->base.state);
15027
15028 if (crtc_state->base.active &&
15029 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015030 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015031 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015032 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015033
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015034 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015035 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015036 }
15037
Damien Lespiaub2784e12014-08-05 11:29:37 +010015038 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015039 pipe = 0;
15040
15041 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015042 struct intel_crtc_state *crtc_state;
15043
Ville Syrjälä98187832016-10-31 22:37:10 +020015044 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015045 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015046
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015047 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015048 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015049 } else {
15050 encoder->base.crtc = NULL;
15051 }
15052
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015053 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015054 encoder->base.base.id, encoder->base.name,
15055 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015056 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015057 }
15058
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015059 drm_connector_list_iter_begin(dev, &conn_iter);
15060 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015061 if (connector->get_hw_state(connector)) {
15062 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015063
15064 encoder = connector->encoder;
15065 connector->base.encoder = &encoder->base;
15066
15067 if (encoder->base.crtc &&
15068 encoder->base.crtc->state->active) {
15069 /*
15070 * This has to be done during hardware readout
15071 * because anything calling .crtc_disable may
15072 * rely on the connector_mask being accurate.
15073 */
15074 encoder->base.crtc->state->connector_mask |=
15075 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015076 encoder->base.crtc->state->encoder_mask |=
15077 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015078 }
15079
Daniel Vetter24929352012-07-02 20:28:59 +020015080 } else {
15081 connector->base.dpms = DRM_MODE_DPMS_OFF;
15082 connector->base.encoder = NULL;
15083 }
15084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015085 connector->base.base.id, connector->base.name,
15086 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015087 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015088 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015089
15090 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015091 struct intel_crtc_state *crtc_state =
15092 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015093 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015094
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015095 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015096 if (crtc_state->base.active) {
15097 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15098 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015099 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15100
15101 /*
15102 * The initial mode needs to be set in order to keep
15103 * the atomic core happy. It wants a valid mode if the
15104 * crtc's enabled, so we do the above call.
15105 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015106 * But we don't set all the derived state fully, hence
15107 * set a flag to indicate that a full recalculation is
15108 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015109 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015110 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015111
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015112 intel_crtc_compute_pixel_rate(crtc_state);
15113
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015114 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015115 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015116 if (WARN_ON(min_cdclk < 0))
15117 min_cdclk = 0;
15118 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015119
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015120 drm_calc_timestamping_constants(&crtc->base,
15121 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015122 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015123 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015124
Ville Syrjäläd305e062017-08-30 21:57:03 +030015125 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015126 dev_priv->min_voltage_level[crtc->pipe] =
15127 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015128
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015129 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015130 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015131}
15132
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015133static void
15134get_encoder_power_domains(struct drm_i915_private *dev_priv)
15135{
15136 struct intel_encoder *encoder;
15137
15138 for_each_intel_encoder(&dev_priv->drm, encoder) {
15139 u64 get_domains;
15140 enum intel_display_power_domain domain;
15141
15142 if (!encoder->get_power_domains)
15143 continue;
15144
15145 get_domains = encoder->get_power_domains(encoder);
15146 for_each_power_domain(domain, get_domains)
15147 intel_display_power_get(dev_priv, domain);
15148 }
15149}
15150
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015151/* Scan out the current hw modeset state,
15152 * and sanitizes it to the current state
15153 */
15154static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015155intel_modeset_setup_hw_state(struct drm_device *dev,
15156 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015157{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015158 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015159 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015160 struct intel_crtc *crtc;
15161 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015162 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015163
Ville Syrjäläf72b84c2017-11-08 15:35:55 +020015164 if (IS_HASWELL(dev_priv)) {
15165 /*
15166 * WaRsPkgCStateDisplayPMReq:hsw
15167 * System hang if this isn't done before disabling all planes!
15168 */
15169 I915_WRITE(CHICKEN_PAR1_1,
15170 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15171 }
15172
Daniel Vetter30e984d2013-06-05 13:34:17 +020015173 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015174
15175 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015176 get_encoder_power_domains(dev_priv);
15177
Damien Lespiaub2784e12014-08-05 11:29:37 +010015178 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015179 intel_sanitize_encoder(encoder);
15180 }
15181
Damien Lespiau055e3932014-08-18 13:49:10 +010015182 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015183 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015184
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015185 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015186 intel_dump_pipe_config(crtc, crtc->config,
15187 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015188 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015189
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015190 intel_modeset_update_connector_atomic_state(dev);
15191
Daniel Vetter35c95372013-07-17 06:55:04 +020015192 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15193 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15194
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015195 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015196 continue;
15197
15198 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15199
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015200 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015201 pll->on = false;
15202 }
15203
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015204 if (IS_G4X(dev_priv)) {
15205 g4x_wm_get_hw_state(dev);
15206 g4x_wm_sanitize(dev_priv);
15207 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015208 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015209 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015210 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015211 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015212 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015213 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015214 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015215
15216 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015217 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015218
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015219 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015220 if (WARN_ON(put_domains))
15221 modeset_put_power_domains(dev_priv, put_domains);
15222 }
15223 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015224
Imre Deak8d8c3862017-02-17 17:39:46 +020015225 intel_power_domains_verify_state(dev_priv);
15226
Paulo Zanoni010cf732016-01-19 11:35:48 -020015227 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015228}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015229
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015230void intel_display_resume(struct drm_device *dev)
15231{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015232 struct drm_i915_private *dev_priv = to_i915(dev);
15233 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15234 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015235 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015236
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015237 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015238 if (state)
15239 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015240
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015241 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015242
Maarten Lankhorst73974892016-08-05 23:28:27 +030015243 while (1) {
15244 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15245 if (ret != -EDEADLK)
15246 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015247
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015248 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015249 }
15250
Maarten Lankhorst73974892016-08-05 23:28:27 +030015251 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015252 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015253
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015254 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015255 drm_modeset_drop_locks(&ctx);
15256 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015257
Chris Wilson08536952016-10-14 13:18:18 +010015258 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015259 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015260 if (state)
15261 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015262}
15263
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015264int intel_connector_register(struct drm_connector *connector)
15265{
15266 struct intel_connector *intel_connector = to_intel_connector(connector);
15267 int ret;
15268
15269 ret = intel_backlight_device_register(intel_connector);
15270 if (ret)
15271 goto err;
15272
15273 return 0;
15274
15275err:
15276 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015277}
15278
Chris Wilsonc191eca2016-06-17 11:40:33 +010015279void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015280{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015281 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015282
Chris Wilsone63d87c2016-06-17 11:40:34 +010015283 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015284 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015285}
15286
Manasi Navare886c6b82017-10-26 14:52:00 -070015287static void intel_hpd_poll_fini(struct drm_device *dev)
15288{
15289 struct intel_connector *connector;
15290 struct drm_connector_list_iter conn_iter;
15291
15292 /* First disable polling... */
15293 drm_kms_helper_poll_fini(dev);
15294
15295 /* Then kill the work that may have been queued by hpd. */
15296 drm_connector_list_iter_begin(dev, &conn_iter);
15297 for_each_intel_connector_iter(connector, &conn_iter) {
15298 if (connector->modeset_retry_work.func)
15299 cancel_work_sync(&connector->modeset_retry_work);
15300 }
15301 drm_connector_list_iter_end(&conn_iter);
15302}
15303
Jesse Barnes79e53942008-11-07 14:24:08 -080015304void intel_modeset_cleanup(struct drm_device *dev)
15305{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015306 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015307
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015308 flush_work(&dev_priv->atomic_helper.free_work);
15309 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15310
Chris Wilsondc979972016-05-10 14:10:04 +010015311 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015312
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015313 /*
15314 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015315 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015316 * experience fancy races otherwise.
15317 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015318 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015319
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015320 /*
15321 * Due to the hpd irq storm handling the hotplug work can re-arm the
15322 * poll handlers. Hence disable polling after hpd handling is shut down.
15323 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015324 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015325
Daniel Vetter4f256d82017-07-15 00:46:55 +020015326 /* poll work can call into fbdev, hence clean that up afterwards */
15327 intel_fbdev_fini(dev_priv);
15328
Jesse Barnes723bfd72010-10-07 16:01:13 -070015329 intel_unregister_dsm_handler();
15330
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015331 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015332
Chris Wilson1630fe72011-07-08 12:22:42 +010015333 /* flush any delayed tasks or pending work */
15334 flush_scheduled_work();
15335
Jesse Barnes79e53942008-11-07 14:24:08 -080015336 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015337
Chris Wilson1ee8da62016-05-12 12:43:23 +010015338 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015339
Chris Wilsondc979972016-05-10 14:10:04 +010015340 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015341
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015342 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015343}
15344
Chris Wilsondf0e9242010-09-09 16:20:55 +010015345void intel_connector_attach_encoder(struct intel_connector *connector,
15346 struct intel_encoder *encoder)
15347{
15348 connector->encoder = encoder;
15349 drm_mode_connector_attach_encoder(&connector->base,
15350 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015351}
Dave Airlie28d52042009-09-21 14:33:58 +100015352
15353/*
15354 * set vga decode state - true == enable VGA decode
15355 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015356int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015357{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015358 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015359 u16 gmch_ctrl;
15360
Chris Wilson75fa0412014-02-07 18:37:02 -020015361 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15362 DRM_ERROR("failed to read control word\n");
15363 return -EIO;
15364 }
15365
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015366 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15367 return 0;
15368
Dave Airlie28d52042009-09-21 14:33:58 +100015369 if (state)
15370 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15371 else
15372 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015373
15374 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15375 DRM_ERROR("failed to write control word\n");
15376 return -EIO;
15377 }
15378
Dave Airlie28d52042009-09-21 14:33:58 +100015379 return 0;
15380}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015381
Chris Wilson98a2f412016-10-12 10:05:18 +010015382#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15383
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015384struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015385
15386 u32 power_well_driver;
15387
Chris Wilson63b66e52013-08-08 15:12:06 +020015388 int num_transcoders;
15389
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015390 struct intel_cursor_error_state {
15391 u32 control;
15392 u32 position;
15393 u32 base;
15394 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015395 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015396
15397 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015398 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015399 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015400 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015401 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015402
15403 struct intel_plane_error_state {
15404 u32 control;
15405 u32 stride;
15406 u32 size;
15407 u32 pos;
15408 u32 addr;
15409 u32 surface;
15410 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015411 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015412
15413 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015414 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015415 enum transcoder cpu_transcoder;
15416
15417 u32 conf;
15418
15419 u32 htotal;
15420 u32 hblank;
15421 u32 hsync;
15422 u32 vtotal;
15423 u32 vblank;
15424 u32 vsync;
15425 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015426};
15427
15428struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015429intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015430{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015431 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015432 int transcoders[] = {
15433 TRANSCODER_A,
15434 TRANSCODER_B,
15435 TRANSCODER_C,
15436 TRANSCODER_EDP,
15437 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015438 int i;
15439
Chris Wilsonc0336662016-05-06 15:40:21 +010015440 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015441 return NULL;
15442
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015443 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015444 if (error == NULL)
15445 return NULL;
15446
Chris Wilsonc0336662016-05-06 15:40:21 +010015447 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015448 error->power_well_driver =
15449 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015450
Damien Lespiau055e3932014-08-18 13:49:10 +010015451 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015452 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015453 __intel_display_power_is_enabled(dev_priv,
15454 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015455 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015456 continue;
15457
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015458 error->cursor[i].control = I915_READ(CURCNTR(i));
15459 error->cursor[i].position = I915_READ(CURPOS(i));
15460 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015461
15462 error->plane[i].control = I915_READ(DSPCNTR(i));
15463 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015464 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015465 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015466 error->plane[i].pos = I915_READ(DSPPOS(i));
15467 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015468 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015469 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015470 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015471 error->plane[i].surface = I915_READ(DSPSURF(i));
15472 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15473 }
15474
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015475 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015476
Chris Wilsonc0336662016-05-06 15:40:21 +010015477 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015478 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015479 }
15480
Jani Nikula4d1de972016-03-18 17:05:42 +020015481 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015482 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015483 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015484 error->num_transcoders++; /* Account for eDP. */
15485
15486 for (i = 0; i < error->num_transcoders; i++) {
15487 enum transcoder cpu_transcoder = transcoders[i];
15488
Imre Deakddf9c532013-11-27 22:02:02 +020015489 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015490 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015491 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015492 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015493 continue;
15494
Chris Wilson63b66e52013-08-08 15:12:06 +020015495 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15496
15497 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15498 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15499 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15500 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15501 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15502 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15503 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015504 }
15505
15506 return error;
15507}
15508
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015509#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15510
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015511void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015512intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015513 struct intel_display_error_state *error)
15514{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015515 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516 int i;
15517
Chris Wilson63b66e52013-08-08 15:12:06 +020015518 if (!error)
15519 return;
15520
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015521 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015522 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015523 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015524 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015525 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015526 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015527 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015528 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015529 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015530 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015531
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015532 err_printf(m, "Plane [%d]:\n", i);
15533 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15534 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015535 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015536 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15537 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015538 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015539 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015540 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015541 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015542 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15543 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015544 }
15545
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015546 err_printf(m, "Cursor [%d]:\n", i);
15547 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15548 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15549 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015550 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015551
15552 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015553 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015554 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015555 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015556 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015557 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15558 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15559 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15560 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15561 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15562 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15563 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15564 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015565}
Chris Wilson98a2f412016-10-12 10:05:18 +010015566
15567#endif