blob: 3097fb164fd8d29f1e2782c22e921c018105da51 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
914{
915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnes040484a2011-01-03 12:14:26 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200926 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800927{
Jesse Barnes040484a2011-01-03 12:14:26 -0800928 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200929 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800930
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300931 if (HAS_PCH_LPT(dev_priv->dev)) {
932 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
933 return;
934 }
935
Chris Wilson92b27b02012-05-20 18:10:50 +0100936 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200937 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939
Daniel Vetter53589012013-06-05 13:34:16 +0200940 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200942 "%s assertion failure (expected %s, current %s)\n",
943 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800944}
Daniel Vettere9d69442013-06-05 13:34:15 +0200945#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
946#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947
948static void assert_fdi_tx(struct drm_i915_private *dev_priv,
949 enum pipe pipe, bool state)
950{
951 int reg;
952 u32 val;
953 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200954 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
955 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800956
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200957 if (HAS_DDI(dev_priv->dev)) {
958 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200959 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300960 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200961 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300962 } else {
963 reg = FDI_TX_CTL(pipe);
964 val = I915_READ(reg);
965 cur_state = !!(val & FDI_TX_ENABLE);
966 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800967 WARN(cur_state != state,
968 "FDI TX state assertion failure (expected %s, current %s)\n",
969 state_string(state), state_string(cur_state));
970}
971#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
972#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
973
974static void assert_fdi_rx(struct drm_i915_private *dev_priv,
975 enum pipe pipe, bool state)
976{
977 int reg;
978 u32 val;
979 bool cur_state;
980
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200981 reg = FDI_RX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800984 WARN(cur_state != state,
985 "FDI RX state assertion failure (expected %s, current %s)\n",
986 state_string(state), state_string(cur_state));
987}
988#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
989#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
990
991static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
992 enum pipe pipe)
993{
994 int reg;
995 u32 val;
996
997 /* ILK FDI PLL is always enabled */
998 if (dev_priv->info->gen == 5)
999 return;
1000
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001001 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001002 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001003 return;
1004
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 reg = FDI_TX_CTL(pipe);
1006 val = I915_READ(reg);
1007 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1008}
1009
1010static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1011 enum pipe pipe)
1012{
1013 int reg;
1014 u32 val;
1015
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1019}
1020
Jesse Barnesea0760c2011-01-04 15:09:32 -08001021static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1022 enum pipe pipe)
1023{
1024 int pp_reg, lvds_reg;
1025 u32 val;
1026 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001027 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028
1029 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1030 pp_reg = PCH_PP_CONTROL;
1031 lvds_reg = PCH_LVDS;
1032 } else {
1033 pp_reg = PP_CONTROL;
1034 lvds_reg = LVDS;
1035 }
1036
1037 val = I915_READ(pp_reg);
1038 if (!(val & PANEL_POWER_ON) ||
1039 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1040 locked = false;
1041
1042 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1043 panel_pipe = PIPE_B;
1044
1045 WARN(panel_pipe == pipe && locked,
1046 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001047 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048}
1049
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050void assert_pipe(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001055 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001056 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1057 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
Daniel Vetter8e636782012-01-22 01:36:48 +01001059 /* if we need the pipe A quirk it must be always on */
1060 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1061 state = true;
1062
Paulo Zanonib97186f2013-05-03 12:15:36 -03001063 if (!intel_display_power_enabled(dev_priv->dev,
1064 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001065 cur_state = false;
1066 } else {
1067 reg = PIPECONF(cpu_transcoder);
1068 val = I915_READ(reg);
1069 cur_state = !!(val & PIPECONF_ENABLE);
1070 }
1071
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001098 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 int reg, i;
1100 u32 val;
1101 int cur_pipe;
1102
Ville Syrjälä653e1022013-06-04 13:49:05 +03001103 /* Primary planes are fixed to pipes on gen4+ */
1104 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001105 reg = DSPCNTR(pipe);
1106 val = I915_READ(reg);
1107 WARN((val & DISPLAY_PLANE_ENABLE),
1108 "plane %c assertion failure, should be disabled but not\n",
1109 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001110 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001111 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112
Jesse Barnesb24e7172011-01-04 15:09:30 -08001113 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001114 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115 reg = DSPCNTR(i);
1116 val = I915_READ(reg);
1117 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1118 DISPPLANE_SEL_PIPE_SHIFT;
1119 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1121 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 }
1123}
1124
Jesse Barnes19332d72013-03-28 09:55:38 -07001125static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001128 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001129 int reg, i;
1130 u32 val;
1131
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001132 if (IS_VALLEYVIEW(dev)) {
1133 for (i = 0; i < dev_priv->num_plane; i++) {
1134 reg = SPCNTR(pipe, i);
1135 val = I915_READ(reg);
1136 WARN((val & SP_ENABLE),
1137 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1138 sprite_name(pipe, i), pipe_name(pipe));
1139 }
1140 } else if (INTEL_INFO(dev)->gen >= 7) {
1141 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001142 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001143 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001144 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001145 plane_name(pipe), pipe_name(pipe));
1146 } else if (INTEL_INFO(dev)->gen >= 5) {
1147 reg = DVSCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DVS_ENABLE),
1150 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1151 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 }
1153}
1154
Jesse Barnes92f25842011-01-04 15:09:34 -08001155static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1156{
1157 u32 val;
1158 bool enabled;
1159
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001160 if (HAS_PCH_LPT(dev_priv->dev)) {
1161 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1162 return;
1163 }
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165 val = I915_READ(PCH_DREF_CONTROL);
1166 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1167 DREF_SUPERSPREAD_SOURCE_MASK));
1168 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1169}
1170
Daniel Vetterab9412b2013-05-03 11:49:46 +02001171static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001173{
1174 int reg;
1175 u32 val;
1176 bool enabled;
1177
Daniel Vetterab9412b2013-05-03 11:49:46 +02001178 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001179 val = I915_READ(reg);
1180 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181 WARN(enabled,
1182 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1183 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001184}
1185
Keith Packard4e634382011-08-06 10:39:45 -07001186static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001188{
1189 if ((val & DP_PORT_EN) == 0)
1190 return false;
1191
1192 if (HAS_PCH_CPT(dev_priv->dev)) {
1193 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1194 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1195 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1196 return false;
1197 } else {
1198 if ((val & DP_PIPE_MASK) != (pipe << 30))
1199 return false;
1200 }
1201 return true;
1202}
1203
Keith Packard1519b992011-08-06 10:35:34 -07001204static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, u32 val)
1206{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001207 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001208 return false;
1209
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001211 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001212 return false;
1213 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001214 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001215 return false;
1216 }
1217 return true;
1218}
1219
1220static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe, u32 val)
1222{
1223 if ((val & LVDS_PORT_EN) == 0)
1224 return false;
1225
1226 if (HAS_PCH_CPT(dev_priv->dev)) {
1227 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1228 return false;
1229 } else {
1230 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1231 return false;
1232 }
1233 return true;
1234}
1235
1236static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, u32 val)
1238{
1239 if ((val & ADPA_DAC_ENABLE) == 0)
1240 return false;
1241 if (HAS_PCH_CPT(dev_priv->dev)) {
1242 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1243 return false;
1244 } else {
1245 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1246 return false;
1247 }
1248 return true;
1249}
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001252 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001253{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001254 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001255 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001256 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001257 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001258
Daniel Vetter75c5da22012-09-10 21:58:29 +02001259 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1260 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001261 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001262}
1263
1264static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe, int reg)
1266{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001267 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001268 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001269 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001273 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001275}
1276
1277static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1278 enum pipe pipe)
1279{
1280 int reg;
1281 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001282
Keith Packardf0575e92011-07-25 22:12:43 -07001283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1285 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001286
1287 reg = PCH_ADPA;
1288 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001290 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
1293 reg = PCH_LVDS;
1294 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001295 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001296 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001297 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298
Paulo Zanonie2debe92013-02-18 19:00:27 -03001299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1301 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001305 * intel_enable_pll - enable a PLL
1306 * @dev_priv: i915 private structure
1307 * @pipe: pipe PLL to enable
1308 *
1309 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1310 * make sure the PLL reg is writable first though, since the panel write
1311 * protect mechanism may be enabled.
1312 *
1313 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001314 *
1315 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 */
1317static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001322 assert_pipe_disabled(dev_priv, pipe);
1323
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001324 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001325 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326
1327 /* PLL is protected by panel, make sure we can write it */
1328 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1329 assert_panel_unlocked(dev_priv, pipe);
1330
1331 reg = DPLL(pipe);
1332 val = I915_READ(reg);
1333 val |= DPLL_VCO_ENABLE;
1334
1335 /* We do this three times for luck */
1336 I915_WRITE(reg, val);
1337 POSTING_READ(reg);
1338 udelay(150); /* wait for warmup */
1339 I915_WRITE(reg, val);
1340 POSTING_READ(reg);
1341 udelay(150); /* wait for warmup */
1342 I915_WRITE(reg, val);
1343 POSTING_READ(reg);
1344 udelay(150); /* wait for warmup */
1345}
1346
1347/**
1348 * intel_disable_pll - disable a PLL
1349 * @dev_priv: i915 private structure
1350 * @pipe: pipe PLL to disable
1351 *
1352 * Disable the PLL for @pipe, making sure the pipe is off first.
1353 *
1354 * Note! This is for pre-ILK only.
1355 */
1356static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1357{
1358 int reg;
1359 u32 val;
1360
1361 /* Don't disable pipe A or pipe A PLLs if needed */
1362 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1363 return;
1364
1365 /* Make sure the pipe isn't still relying on us */
1366 assert_pipe_disabled(dev_priv, pipe);
1367
1368 reg = DPLL(pipe);
1369 val = I915_READ(reg);
1370 val &= ~DPLL_VCO_ENABLE;
1371 I915_WRITE(reg, val);
1372 POSTING_READ(reg);
1373}
1374
Jesse Barnes89b667f2013-04-18 14:51:36 -07001375void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1376{
1377 u32 port_mask;
1378
1379 if (!port)
1380 port_mask = DPLL_PORTB_READY_MASK;
1381 else
1382 port_mask = DPLL_PORTC_READY_MASK;
1383
1384 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1385 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1386 'B' + port, I915_READ(DPLL(0)));
1387}
1388
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001389/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001390 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001391 * @dev_priv: i915 private structure
1392 * @pipe: pipe PLL to enable
1393 *
1394 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1395 * drives the transcoder clock.
1396 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001397static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001398{
Daniel Vettere2b78262013-06-07 23:10:03 +02001399 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1400 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001401
Chris Wilson48da64a2012-05-13 20:16:12 +01001402 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001404 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001405 return;
1406
1407 if (WARN_ON(pll->refcount == 0))
1408 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001409
Daniel Vetter46edb022013-06-05 13:34:12 +02001410 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1411 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001412 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001413
Daniel Vettercdbd2312013-06-05 13:34:03 +02001414 if (pll->active++) {
1415 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001416 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001417 return;
1418 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001419 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001420
Daniel Vetter46edb022013-06-05 13:34:12 +02001421 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001422 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001423 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001424}
1425
Daniel Vettere2b78262013-06-07 23:10:03 +02001426static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001427{
Daniel Vettere2b78262013-06-07 23:10:03 +02001428 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1429 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001430
Jesse Barnes92f25842011-01-04 15:09:34 -08001431 /* PCH only available on ILK+ */
1432 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001433 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 return;
1435
Chris Wilson48da64a2012-05-13 20:16:12 +01001436 if (WARN_ON(pll->refcount == 0))
1437 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001438
Daniel Vetter46edb022013-06-05 13:34:12 +02001439 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1440 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001441 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001442
Chris Wilson48da64a2012-05-13 20:16:12 +01001443 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001444 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001445 return;
1446 }
1447
Daniel Vettere9d69442013-06-05 13:34:15 +02001448 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001449 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001450 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001451 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001452
Daniel Vetter46edb022013-06-05 13:34:12 +02001453 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001454 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001458static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001460{
Daniel Vetter23670b322012-11-01 09:15:30 +01001461 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001462 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001464 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001465
1466 /* PCH only available on ILK+ */
1467 BUG_ON(dev_priv->info->gen < 5);
1468
1469 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001470 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001471 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001472
1473 /* FDI must be feeding us bits for PCH ports */
1474 assert_fdi_tx_enabled(dev_priv, pipe);
1475 assert_fdi_rx_enabled(dev_priv, pipe);
1476
Daniel Vetter23670b322012-11-01 09:15:30 +01001477 if (HAS_PCH_CPT(dev)) {
1478 /* Workaround: Set the timing override bit before enabling the
1479 * pch transcoder. */
1480 reg = TRANS_CHICKEN2(pipe);
1481 val = I915_READ(reg);
1482 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1483 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001484 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001485
Daniel Vetterab9412b2013-05-03 11:49:46 +02001486 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001487 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001488 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001489
1490 if (HAS_PCH_IBX(dev_priv->dev)) {
1491 /*
1492 * make the BPC in transcoder be consistent with
1493 * that in pipeconf reg.
1494 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001495 val &= ~PIPECONF_BPC_MASK;
1496 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001497 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001498
1499 val &= ~TRANS_INTERLACE_MASK;
1500 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001501 if (HAS_PCH_IBX(dev_priv->dev) &&
1502 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1503 val |= TRANS_LEGACY_INTERLACED_ILK;
1504 else
1505 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001506 else
1507 val |= TRANS_PROGRESSIVE;
1508
Jesse Barnes040484a2011-01-03 12:14:26 -08001509 I915_WRITE(reg, val | TRANS_ENABLE);
1510 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001511 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001512}
1513
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001514static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001515 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001516{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001517 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001518
1519 /* PCH only available on ILK+ */
1520 BUG_ON(dev_priv->info->gen < 5);
1521
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001522 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001523 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001524 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001525
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001526 /* Workaround: set timing override bit. */
1527 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001528 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001529 I915_WRITE(_TRANSA_CHICKEN2, val);
1530
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001531 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001532 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001533
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001534 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1535 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001536 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001537 else
1538 val |= TRANS_PROGRESSIVE;
1539
Daniel Vetterab9412b2013-05-03 11:49:46 +02001540 I915_WRITE(LPT_TRANSCONF, val);
1541 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001542 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543}
1544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001545static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1546 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001547{
Daniel Vetter23670b322012-11-01 09:15:30 +01001548 struct drm_device *dev = dev_priv->dev;
1549 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001550
1551 /* FDI relies on the transcoder */
1552 assert_fdi_tx_disabled(dev_priv, pipe);
1553 assert_fdi_rx_disabled(dev_priv, pipe);
1554
Jesse Barnes291906f2011-02-02 12:28:03 -08001555 /* Ports must be off as well */
1556 assert_pch_ports_disabled(dev_priv, pipe);
1557
Daniel Vetterab9412b2013-05-03 11:49:46 +02001558 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001559 val = I915_READ(reg);
1560 val &= ~TRANS_ENABLE;
1561 I915_WRITE(reg, val);
1562 /* wait for PCH transcoder off, transcoder state */
1563 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001564 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001565
1566 if (!HAS_PCH_IBX(dev)) {
1567 /* Workaround: Clear the timing override chicken bit again. */
1568 reg = TRANS_CHICKEN2(pipe);
1569 val = I915_READ(reg);
1570 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1571 I915_WRITE(reg, val);
1572 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001573}
1574
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001575static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001577 u32 val;
1578
Daniel Vetterab9412b2013-05-03 11:49:46 +02001579 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001580 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001581 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001583 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001584 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001585
1586 /* Workaround: clear timing override bit. */
1587 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001588 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001589 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001590}
1591
1592/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001593 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001594 * @dev_priv: i915 private structure
1595 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001596 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001597 *
1598 * Enable @pipe, making sure that various hardware specific requirements
1599 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1600 *
1601 * @pipe should be %PIPE_A or %PIPE_B.
1602 *
1603 * Will wait until the pipe is actually running (i.e. first vblank) before
1604 * returning.
1605 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001606static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1607 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001608{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001609 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1610 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001611 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001612 int reg;
1613 u32 val;
1614
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001615 assert_planes_disabled(dev_priv, pipe);
1616 assert_sprites_disabled(dev_priv, pipe);
1617
Paulo Zanoni681e5812012-12-06 11:12:38 -02001618 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001619 pch_transcoder = TRANSCODER_A;
1620 else
1621 pch_transcoder = pipe;
1622
Jesse Barnesb24e7172011-01-04 15:09:30 -08001623 /*
1624 * A pipe without a PLL won't actually be able to drive bits from
1625 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1626 * need the check.
1627 */
1628 if (!HAS_PCH_SPLIT(dev_priv->dev))
1629 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001630 else {
1631 if (pch_port) {
1632 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001633 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001634 assert_fdi_tx_pll_enabled(dev_priv,
1635 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 }
1637 /* FIXME: assert CPU port conditions for SNB+ */
1638 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001639
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001640 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001642 if (val & PIPECONF_ENABLE)
1643 return;
1644
1645 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001646 intel_wait_for_vblank(dev_priv->dev, pipe);
1647}
1648
1649/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001650 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 * @dev_priv: i915 private structure
1652 * @pipe: pipe to disable
1653 *
1654 * Disable @pipe, making sure that various hardware specific requirements
1655 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1656 *
1657 * @pipe should be %PIPE_A or %PIPE_B.
1658 *
1659 * Will wait until the pipe has shut down before returning.
1660 */
1661static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1662 enum pipe pipe)
1663{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001664 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1665 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001666 int reg;
1667 u32 val;
1668
1669 /*
1670 * Make sure planes won't keep trying to pump pixels to us,
1671 * or we might hang the display.
1672 */
1673 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001674 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001675
1676 /* Don't disable pipe A or pipe A PLLs if needed */
1677 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1678 return;
1679
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001680 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001681 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001682 if ((val & PIPECONF_ENABLE) == 0)
1683 return;
1684
1685 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001686 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1687}
1688
Keith Packardd74362c2011-07-28 14:47:14 -07001689/*
1690 * Plane regs are double buffered, going from enabled->disabled needs a
1691 * trigger in order to latch. The display address reg provides this.
1692 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001693void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001694 enum plane plane)
1695{
Damien Lespiau14f86142012-10-29 15:24:49 +00001696 if (dev_priv->info->gen >= 4)
1697 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1698 else
1699 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001700}
1701
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702/**
1703 * intel_enable_plane - enable a display plane on a given pipe
1704 * @dev_priv: i915 private structure
1705 * @plane: plane to enable
1706 * @pipe: pipe being fed
1707 *
1708 * Enable @plane on @pipe, making sure that @pipe is running first.
1709 */
1710static void intel_enable_plane(struct drm_i915_private *dev_priv,
1711 enum plane plane, enum pipe pipe)
1712{
1713 int reg;
1714 u32 val;
1715
1716 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1717 assert_pipe_enabled(dev_priv, pipe);
1718
1719 reg = DSPCNTR(plane);
1720 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001721 if (val & DISPLAY_PLANE_ENABLE)
1722 return;
1723
1724 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001725 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 intel_wait_for_vblank(dev_priv->dev, pipe);
1727}
1728
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729/**
1730 * intel_disable_plane - disable a display plane
1731 * @dev_priv: i915 private structure
1732 * @plane: plane to disable
1733 * @pipe: pipe consuming the data
1734 *
1735 * Disable @plane; should be an independent operation.
1736 */
1737static void intel_disable_plane(struct drm_i915_private *dev_priv,
1738 enum plane plane, enum pipe pipe)
1739{
1740 int reg;
1741 u32 val;
1742
1743 reg = DSPCNTR(plane);
1744 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001745 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1746 return;
1747
1748 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001749 intel_flush_display_plane(dev_priv, plane);
1750 intel_wait_for_vblank(dev_priv->dev, pipe);
1751}
1752
Chris Wilson693db182013-03-05 14:52:39 +00001753static bool need_vtd_wa(struct drm_device *dev)
1754{
1755#ifdef CONFIG_INTEL_IOMMU
1756 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1757 return true;
1758#endif
1759 return false;
1760}
1761
Chris Wilson127bd2a2010-07-23 23:32:05 +01001762int
Chris Wilson48b956c2010-09-14 12:50:34 +01001763intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001764 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001765 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001766{
Chris Wilsonce453d82011-02-21 14:43:56 +00001767 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001768 u32 alignment;
1769 int ret;
1770
Chris Wilson05394f32010-11-08 19:18:58 +00001771 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001772 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001773 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1774 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001775 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001776 alignment = 4 * 1024;
1777 else
1778 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001779 break;
1780 case I915_TILING_X:
1781 /* pin() will align the object as required by fence */
1782 alignment = 0;
1783 break;
1784 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001785 /* Despite that we check this in framebuffer_init userspace can
1786 * screw us over and change the tiling after the fact. Only
1787 * pinned buffers can't change their tiling. */
1788 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 return -EINVAL;
1790 default:
1791 BUG();
1792 }
1793
Chris Wilson693db182013-03-05 14:52:39 +00001794 /* Note that the w/a also requires 64 PTE of padding following the
1795 * bo. We currently fill all unused PTE with the shadow page and so
1796 * we should always have valid PTE following the scanout preventing
1797 * the VT-d warning.
1798 */
1799 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1800 alignment = 256 * 1024;
1801
Chris Wilsonce453d82011-02-21 14:43:56 +00001802 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001803 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001804 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001805 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001806
1807 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1808 * fence, whereas 965+ only requires a fence if using
1809 * framebuffer compression. For simplicity, we always install
1810 * a fence as the cost is not that onerous.
1811 */
Chris Wilson06d98132012-04-17 15:31:24 +01001812 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001813 if (ret)
1814 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001815
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001816 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001817
Chris Wilsonce453d82011-02-21 14:43:56 +00001818 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001819 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001820
1821err_unpin:
1822 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001823err_interruptible:
1824 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001825 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001826}
1827
Chris Wilson1690e1e2011-12-14 13:57:08 +01001828void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1829{
1830 i915_gem_object_unpin_fence(obj);
1831 i915_gem_object_unpin(obj);
1832}
1833
Daniel Vetterc2c75132012-07-05 12:17:30 +02001834/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1835 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001836unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1837 unsigned int tiling_mode,
1838 unsigned int cpp,
1839 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001840{
Chris Wilsonbc752862013-02-21 20:04:31 +00001841 if (tiling_mode != I915_TILING_NONE) {
1842 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001843
Chris Wilsonbc752862013-02-21 20:04:31 +00001844 tile_rows = *y / 8;
1845 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001846
Chris Wilsonbc752862013-02-21 20:04:31 +00001847 tiles = *x / (512/cpp);
1848 *x %= 512/cpp;
1849
1850 return tile_rows * pitch * 8 + tiles * 4096;
1851 } else {
1852 unsigned int offset;
1853
1854 offset = *y * pitch + *x * cpp;
1855 *y = 0;
1856 *x = (offset & 4095) / cpp;
1857 return offset & -4096;
1858 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001859}
1860
Jesse Barnes17638cd2011-06-24 12:19:23 -07001861static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1862 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001863{
1864 struct drm_device *dev = crtc->dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1867 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001868 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001869 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001870 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001871 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001872 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001873
1874 switch (plane) {
1875 case 0:
1876 case 1:
1877 break;
1878 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001879 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001880 return -EINVAL;
1881 }
1882
1883 intel_fb = to_intel_framebuffer(fb);
1884 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001885
Chris Wilson5eddb702010-09-11 13:48:45 +01001886 reg = DSPCNTR(plane);
1887 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001888 /* Mask out pixel format bits in case we change it */
1889 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001890 switch (fb->pixel_format) {
1891 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001892 dspcntr |= DISPPLANE_8BPP;
1893 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001894 case DRM_FORMAT_XRGB1555:
1895 case DRM_FORMAT_ARGB1555:
1896 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001897 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001898 case DRM_FORMAT_RGB565:
1899 dspcntr |= DISPPLANE_BGRX565;
1900 break;
1901 case DRM_FORMAT_XRGB8888:
1902 case DRM_FORMAT_ARGB8888:
1903 dspcntr |= DISPPLANE_BGRX888;
1904 break;
1905 case DRM_FORMAT_XBGR8888:
1906 case DRM_FORMAT_ABGR8888:
1907 dspcntr |= DISPPLANE_RGBX888;
1908 break;
1909 case DRM_FORMAT_XRGB2101010:
1910 case DRM_FORMAT_ARGB2101010:
1911 dspcntr |= DISPPLANE_BGRX101010;
1912 break;
1913 case DRM_FORMAT_XBGR2101010:
1914 case DRM_FORMAT_ABGR2101010:
1915 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001916 break;
1917 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001918 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001919 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001920
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001921 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001922 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001923 dspcntr |= DISPPLANE_TILED;
1924 else
1925 dspcntr &= ~DISPPLANE_TILED;
1926 }
1927
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001928 if (IS_G4X(dev))
1929 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1930
Chris Wilson5eddb702010-09-11 13:48:45 +01001931 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001932
Daniel Vettere506a0c2012-07-05 12:17:29 +02001933 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001934
Daniel Vetterc2c75132012-07-05 12:17:30 +02001935 if (INTEL_INFO(dev)->gen >= 4) {
1936 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001937 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1938 fb->bits_per_pixel / 8,
1939 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001940 linear_offset -= intel_crtc->dspaddr_offset;
1941 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001942 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001943 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001944
1945 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1946 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001947 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001948 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001949 I915_MODIFY_DISPBASE(DSPSURF(plane),
1950 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001951 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001953 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001954 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001955 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001956
Jesse Barnes17638cd2011-06-24 12:19:23 -07001957 return 0;
1958}
1959
1960static int ironlake_update_plane(struct drm_crtc *crtc,
1961 struct drm_framebuffer *fb, int x, int y)
1962{
1963 struct drm_device *dev = crtc->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1966 struct intel_framebuffer *intel_fb;
1967 struct drm_i915_gem_object *obj;
1968 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001970 u32 dspcntr;
1971 u32 reg;
1972
1973 switch (plane) {
1974 case 0:
1975 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001976 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001977 break;
1978 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001979 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001980 return -EINVAL;
1981 }
1982
1983 intel_fb = to_intel_framebuffer(fb);
1984 obj = intel_fb->obj;
1985
1986 reg = DSPCNTR(plane);
1987 dspcntr = I915_READ(reg);
1988 /* Mask out pixel format bits in case we change it */
1989 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001990 switch (fb->pixel_format) {
1991 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992 dspcntr |= DISPPLANE_8BPP;
1993 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001994 case DRM_FORMAT_RGB565:
1995 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001996 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001997 case DRM_FORMAT_XRGB8888:
1998 case DRM_FORMAT_ARGB8888:
1999 dspcntr |= DISPPLANE_BGRX888;
2000 break;
2001 case DRM_FORMAT_XBGR8888:
2002 case DRM_FORMAT_ABGR8888:
2003 dspcntr |= DISPPLANE_RGBX888;
2004 break;
2005 case DRM_FORMAT_XRGB2101010:
2006 case DRM_FORMAT_ARGB2101010:
2007 dspcntr |= DISPPLANE_BGRX101010;
2008 break;
2009 case DRM_FORMAT_XBGR2101010:
2010 case DRM_FORMAT_ABGR2101010:
2011 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002012 break;
2013 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002014 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002015 }
2016
2017 if (obj->tiling_mode != I915_TILING_NONE)
2018 dspcntr |= DISPPLANE_TILED;
2019 else
2020 dspcntr &= ~DISPPLANE_TILED;
2021
2022 /* must disable */
2023 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2024
2025 I915_WRITE(reg, dspcntr);
2026
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002028 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002029 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2030 fb->bits_per_pixel / 8,
2031 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002033
Daniel Vettere506a0c2012-07-05 12:17:29 +02002034 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2035 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002036 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002037 I915_MODIFY_DISPBASE(DSPSURF(plane),
2038 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002039 if (IS_HASWELL(dev)) {
2040 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2041 } else {
2042 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2043 I915_WRITE(DSPLINOFF(plane), linear_offset);
2044 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002045 POSTING_READ(reg);
2046
2047 return 0;
2048}
2049
2050/* Assume fb object is pinned & idle & fenced and just update base pointers */
2051static int
2052intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2053 int x, int y, enum mode_set_atomic state)
2054{
2055 struct drm_device *dev = crtc->dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002058 if (dev_priv->display.disable_fbc)
2059 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002060 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002061
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002062 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002063}
2064
Ville Syrjälä96a02912013-02-18 19:08:49 +02002065void intel_display_handle_reset(struct drm_device *dev)
2066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 struct drm_crtc *crtc;
2069
2070 /*
2071 * Flips in the rings have been nuked by the reset,
2072 * so complete all pending flips so that user space
2073 * will get its events and not get stuck.
2074 *
2075 * Also update the base address of all primary
2076 * planes to the the last fb to make sure we're
2077 * showing the correct fb after a reset.
2078 *
2079 * Need to make two loops over the crtcs so that we
2080 * don't try to grab a crtc mutex before the
2081 * pending_flip_queue really got woken up.
2082 */
2083
2084 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2086 enum plane plane = intel_crtc->plane;
2087
2088 intel_prepare_page_flip(dev, plane);
2089 intel_finish_page_flip_plane(dev, plane);
2090 }
2091
2092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2094
2095 mutex_lock(&crtc->mutex);
2096 if (intel_crtc->active)
2097 dev_priv->display.update_plane(crtc, crtc->fb,
2098 crtc->x, crtc->y);
2099 mutex_unlock(&crtc->mutex);
2100 }
2101}
2102
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002103static int
Chris Wilson14667a42012-04-03 17:58:35 +01002104intel_finish_fb(struct drm_framebuffer *old_fb)
2105{
2106 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2107 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2108 bool was_interruptible = dev_priv->mm.interruptible;
2109 int ret;
2110
Chris Wilson14667a42012-04-03 17:58:35 +01002111 /* Big Hammer, we also need to ensure that any pending
2112 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2113 * current scanout is retired before unpinning the old
2114 * framebuffer.
2115 *
2116 * This should only fail upon a hung GPU, in which case we
2117 * can safely continue.
2118 */
2119 dev_priv->mm.interruptible = false;
2120 ret = i915_gem_object_finish_gpu(obj);
2121 dev_priv->mm.interruptible = was_interruptible;
2122
2123 return ret;
2124}
2125
Ville Syrjälä198598d2012-10-31 17:50:24 +02002126static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2127{
2128 struct drm_device *dev = crtc->dev;
2129 struct drm_i915_master_private *master_priv;
2130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2131
2132 if (!dev->primary->master)
2133 return;
2134
2135 master_priv = dev->primary->master->driver_priv;
2136 if (!master_priv->sarea_priv)
2137 return;
2138
2139 switch (intel_crtc->pipe) {
2140 case 0:
2141 master_priv->sarea_priv->pipeA_x = x;
2142 master_priv->sarea_priv->pipeA_y = y;
2143 break;
2144 case 1:
2145 master_priv->sarea_priv->pipeB_x = x;
2146 master_priv->sarea_priv->pipeB_y = y;
2147 break;
2148 default:
2149 break;
2150 }
2151}
2152
Chris Wilson14667a42012-04-03 17:58:35 +01002153static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002154intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002155 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002156{
2157 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002158 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002160 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002161 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002162
2163 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002164 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002165 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002166 return 0;
2167 }
2168
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002169 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002170 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2171 plane_name(intel_crtc->plane),
2172 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002173 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 }
2175
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002177 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002178 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002179 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002180 if (ret != 0) {
2181 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002182 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002183 return ret;
2184 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002185
Daniel Vetter94352cf2012-07-05 22:51:56 +02002186 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002187 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002190 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002191 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002193
Daniel Vetter94352cf2012-07-05 22:51:56 +02002194 old_fb = crtc->fb;
2195 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002196 crtc->x = x;
2197 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002198
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002199 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002200 if (intel_crtc->active && old_fb != fb)
2201 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002202 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002203 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002204
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002205 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002207
Ville Syrjälä198598d2012-10-31 17:50:24 +02002208 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209
2210 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211}
2212
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002213static void intel_fdi_normal_train(struct drm_crtc *crtc)
2214{
2215 struct drm_device *dev = crtc->dev;
2216 struct drm_i915_private *dev_priv = dev->dev_private;
2217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2218 int pipe = intel_crtc->pipe;
2219 u32 reg, temp;
2220
2221 /* enable normal train */
2222 reg = FDI_TX_CTL(pipe);
2223 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002224 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002225 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2226 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002227 } else {
2228 temp &= ~FDI_LINK_TRAIN_NONE;
2229 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002230 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002231 I915_WRITE(reg, temp);
2232
2233 reg = FDI_RX_CTL(pipe);
2234 temp = I915_READ(reg);
2235 if (HAS_PCH_CPT(dev)) {
2236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2237 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2238 } else {
2239 temp &= ~FDI_LINK_TRAIN_NONE;
2240 temp |= FDI_LINK_TRAIN_NONE;
2241 }
2242 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2243
2244 /* wait one idle pattern time */
2245 POSTING_READ(reg);
2246 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002247
2248 /* IVB wants error correction enabled */
2249 if (IS_IVYBRIDGE(dev))
2250 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2251 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002252}
2253
Daniel Vetter1e833f42013-02-19 22:31:57 +01002254static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2255{
2256 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2257}
2258
Daniel Vetter01a415f2012-10-27 15:58:40 +02002259static void ivb_modeset_global_resources(struct drm_device *dev)
2260{
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *pipe_B_crtc =
2263 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2264 struct intel_crtc *pipe_C_crtc =
2265 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2266 uint32_t temp;
2267
Daniel Vetter1e833f42013-02-19 22:31:57 +01002268 /*
2269 * When everything is off disable fdi C so that we could enable fdi B
2270 * with all lanes. Note that we don't care about enabled pipes without
2271 * an enabled pch encoder.
2272 */
2273 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2274 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002275 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2276 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2277
2278 temp = I915_READ(SOUTH_CHICKEN1);
2279 temp &= ~FDI_BC_BIFURCATION_SELECT;
2280 DRM_DEBUG_KMS("disabling fdi C rx\n");
2281 I915_WRITE(SOUTH_CHICKEN1, temp);
2282 }
2283}
2284
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002285/* The FDI link training functions for ILK/Ibexpeak. */
2286static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2287{
2288 struct drm_device *dev = crtc->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002292 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002293 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002294
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002295 /* FDI needs bits from pipe & plane first */
2296 assert_pipe_enabled(dev_priv, pipe);
2297 assert_plane_enabled(dev_priv, plane);
2298
Adam Jacksone1a44742010-06-25 15:32:14 -04002299 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2300 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002301 reg = FDI_RX_IMR(pipe);
2302 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002303 temp &= ~FDI_RX_SYMBOL_LOCK;
2304 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 I915_WRITE(reg, temp);
2306 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002307 udelay(150);
2308
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002309 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 reg = FDI_TX_CTL(pipe);
2311 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002312 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2313 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002314 temp &= ~FDI_LINK_TRAIN_NONE;
2315 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002316 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_RX_CTL(pipe);
2319 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2323
2324 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002325 udelay(150);
2326
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002327 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002328 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2329 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2330 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002331
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002333 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002335 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2336
2337 if ((temp & FDI_RX_BIT_LOCK)) {
2338 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340 break;
2341 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002343 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002345
2346 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = FDI_TX_CTL(pipe);
2348 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349 temp &= ~FDI_LINK_TRAIN_NONE;
2350 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 reg = FDI_RX_CTL(pipe);
2354 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 temp &= ~FDI_LINK_TRAIN_NONE;
2356 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002357 I915_WRITE(reg, temp);
2358
2359 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 udelay(150);
2361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002363 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2366
2367 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 DRM_DEBUG_KMS("FDI train 2 done.\n");
2370 break;
2371 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002372 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002373 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375
2376 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378}
2379
Akshay Joshi0206e352011-08-16 15:34:10 -04002380static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2382 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2383 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2384 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2385};
2386
2387/* The FDI link training functions for SNB/Cougarpoint. */
2388static void gen6_fdi_link_train(struct drm_crtc *crtc)
2389{
2390 struct drm_device *dev = crtc->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2393 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002394 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2397 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 reg = FDI_RX_IMR(pipe);
2399 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002400 temp &= ~FDI_RX_SYMBOL_LOCK;
2401 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp);
2403
2404 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002405 udelay(150);
2406
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_TX_CTL(pipe);
2409 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002410 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2411 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_PATTERN_1;
2414 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2415 /* SNB-B */
2416 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418
Daniel Vetterd74cf322012-10-26 10:58:13 +02002419 I915_WRITE(FDI_RX_MISC(pipe),
2420 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2421
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_RX_CTL(pipe);
2423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 if (HAS_PCH_CPT(dev)) {
2425 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2426 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2427 } else {
2428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_1;
2430 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2432
2433 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 udelay(150);
2435
Akshay Joshi0206e352011-08-16 15:34:10 -04002436 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 reg = FDI_TX_CTL(pipe);
2438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2440 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 I915_WRITE(reg, temp);
2442
2443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 udelay(500);
2445
Sean Paulfa37d392012-03-02 12:53:39 -05002446 for (retry = 0; retry < 5; retry++) {
2447 reg = FDI_RX_IIR(pipe);
2448 temp = I915_READ(reg);
2449 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2450 if (temp & FDI_RX_BIT_LOCK) {
2451 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2452 DRM_DEBUG_KMS("FDI train 1 done.\n");
2453 break;
2454 }
2455 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 }
Sean Paulfa37d392012-03-02 12:53:39 -05002457 if (retry < 5)
2458 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 }
2460 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
2463 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 reg = FDI_TX_CTL(pipe);
2465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_PATTERN_2;
2468 if (IS_GEN6(dev)) {
2469 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2470 /* SNB-B */
2471 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2472 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_RX_CTL(pipe);
2476 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 if (HAS_PCH_CPT(dev)) {
2478 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2479 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2480 } else {
2481 temp &= ~FDI_LINK_TRAIN_NONE;
2482 temp |= FDI_LINK_TRAIN_PATTERN_2;
2483 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 I915_WRITE(reg, temp);
2485
2486 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 udelay(150);
2488
Akshay Joshi0206e352011-08-16 15:34:10 -04002489 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 reg = FDI_TX_CTL(pipe);
2491 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2493 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp);
2495
2496 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 udelay(500);
2498
Sean Paulfa37d392012-03-02 12:53:39 -05002499 for (retry = 0; retry < 5; retry++) {
2500 reg = FDI_RX_IIR(pipe);
2501 temp = I915_READ(reg);
2502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2503 if (temp & FDI_RX_SYMBOL_LOCK) {
2504 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2505 DRM_DEBUG_KMS("FDI train 2 done.\n");
2506 break;
2507 }
2508 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 }
Sean Paulfa37d392012-03-02 12:53:39 -05002510 if (retry < 5)
2511 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 }
2513 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515
2516 DRM_DEBUG_KMS("FDI train done.\n");
2517}
2518
Jesse Barnes357555c2011-04-28 15:09:55 -07002519/* Manual link training for Ivy Bridge A0 parts */
2520static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
2526 u32 reg, temp, i;
2527
2528 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2529 for train result */
2530 reg = FDI_RX_IMR(pipe);
2531 temp = I915_READ(reg);
2532 temp &= ~FDI_RX_SYMBOL_LOCK;
2533 temp &= ~FDI_RX_BIT_LOCK;
2534 I915_WRITE(reg, temp);
2535
2536 POSTING_READ(reg);
2537 udelay(150);
2538
Daniel Vetter01a415f2012-10-27 15:58:40 +02002539 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2540 I915_READ(FDI_RX_IIR(pipe)));
2541
Jesse Barnes357555c2011-04-28 15:09:55 -07002542 /* enable CPU FDI TX and PCH FDI RX */
2543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002545 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2546 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002547 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2548 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002551 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002552 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2553
Daniel Vetterd74cf322012-10-26 10:58:13 +02002554 I915_WRITE(FDI_RX_MISC(pipe),
2555 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2556
Jesse Barnes357555c2011-04-28 15:09:55 -07002557 reg = FDI_RX_CTL(pipe);
2558 temp = I915_READ(reg);
2559 temp &= ~FDI_LINK_TRAIN_AUTO;
2560 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2561 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002562 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002563 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2564
2565 POSTING_READ(reg);
2566 udelay(150);
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002569 reg = FDI_TX_CTL(pipe);
2570 temp = I915_READ(reg);
2571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= snb_b_fdi_train_param[i];
2573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
2576 udelay(500);
2577
2578 reg = FDI_RX_IIR(pipe);
2579 temp = I915_READ(reg);
2580 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2581
2582 if (temp & FDI_RX_BIT_LOCK ||
2583 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2584 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002586 break;
2587 }
2588 }
2589 if (i == 4)
2590 DRM_ERROR("FDI train 1 fail!\n");
2591
2592 /* Train 2 */
2593 reg = FDI_TX_CTL(pipe);
2594 temp = I915_READ(reg);
2595 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2596 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2598 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2599 I915_WRITE(reg, temp);
2600
2601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2604 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2605 I915_WRITE(reg, temp);
2606
2607 POSTING_READ(reg);
2608 udelay(150);
2609
Akshay Joshi0206e352011-08-16 15:34:10 -04002610 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
2613 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2614 temp |= snb_b_fdi_train_param[i];
2615 I915_WRITE(reg, temp);
2616
2617 POSTING_READ(reg);
2618 udelay(500);
2619
2620 reg = FDI_RX_IIR(pipe);
2621 temp = I915_READ(reg);
2622 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2623
2624 if (temp & FDI_RX_SYMBOL_LOCK) {
2625 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002626 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002627 break;
2628 }
2629 }
2630 if (i == 4)
2631 DRM_ERROR("FDI train 2 fail!\n");
2632
2633 DRM_DEBUG_KMS("FDI train done.\n");
2634}
2635
Daniel Vetter88cefb62012-08-12 19:27:14 +02002636static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002637{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002638 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002639 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002640 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002642
Jesse Barnesc64e3112010-09-10 11:27:03 -07002643
Jesse Barnes0e23b992010-09-10 11:10:00 -07002644 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 reg = FDI_RX_CTL(pipe);
2646 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002647 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002649 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2651
2652 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002653 udelay(200);
2654
2655 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002656 temp = I915_READ(reg);
2657 I915_WRITE(reg, temp | FDI_PCDCLK);
2658
2659 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002660 udelay(200);
2661
Paulo Zanoni20749732012-11-23 15:30:38 -02002662 /* Enable CPU FDI TX PLL, always on for Ironlake */
2663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
2665 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2666 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002667
Paulo Zanoni20749732012-11-23 15:30:38 -02002668 POSTING_READ(reg);
2669 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 }
2671}
2672
Daniel Vetter88cefb62012-08-12 19:27:14 +02002673static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2674{
2675 struct drm_device *dev = intel_crtc->base.dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 int pipe = intel_crtc->pipe;
2678 u32 reg, temp;
2679
2680 /* Switch from PCDclk to Rawclk */
2681 reg = FDI_RX_CTL(pipe);
2682 temp = I915_READ(reg);
2683 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2684
2685 /* Disable CPU FDI TX PLL */
2686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
2688 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2689
2690 POSTING_READ(reg);
2691 udelay(100);
2692
2693 reg = FDI_RX_CTL(pipe);
2694 temp = I915_READ(reg);
2695 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2696
2697 /* Wait for the clocks to turn off. */
2698 POSTING_READ(reg);
2699 udelay(100);
2700}
2701
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002702static void ironlake_fdi_disable(struct drm_crtc *crtc)
2703{
2704 struct drm_device *dev = crtc->dev;
2705 struct drm_i915_private *dev_priv = dev->dev_private;
2706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2707 int pipe = intel_crtc->pipe;
2708 u32 reg, temp;
2709
2710 /* disable CPU FDI tx and PCH FDI rx */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2714 POSTING_READ(reg);
2715
2716 reg = FDI_RX_CTL(pipe);
2717 temp = I915_READ(reg);
2718 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002719 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002720 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2721
2722 POSTING_READ(reg);
2723 udelay(100);
2724
2725 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002726 if (HAS_PCH_IBX(dev)) {
2727 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002728 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002729
2730 /* still set train pattern 1 */
2731 reg = FDI_TX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 temp &= ~FDI_LINK_TRAIN_NONE;
2734 temp |= FDI_LINK_TRAIN_PATTERN_1;
2735 I915_WRITE(reg, temp);
2736
2737 reg = FDI_RX_CTL(pipe);
2738 temp = I915_READ(reg);
2739 if (HAS_PCH_CPT(dev)) {
2740 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2741 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2742 } else {
2743 temp &= ~FDI_LINK_TRAIN_NONE;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1;
2745 }
2746 /* BPC in FDI rx is consistent with that in PIPECONF */
2747 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002748 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
2752 udelay(100);
2753}
2754
Chris Wilson5bb61642012-09-27 21:25:58 +01002755static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002760 unsigned long flags;
2761 bool pending;
2762
Ville Syrjälä10d83732013-01-29 18:13:34 +02002763 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2764 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002765 return false;
2766
2767 spin_lock_irqsave(&dev->event_lock, flags);
2768 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2769 spin_unlock_irqrestore(&dev->event_lock, flags);
2770
2771 return pending;
2772}
2773
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002774static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2775{
Chris Wilson0f911282012-04-17 10:05:38 +01002776 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002777 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002778
2779 if (crtc->fb == NULL)
2780 return;
2781
Daniel Vetter2c10d572012-12-20 21:24:07 +01002782 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2783
Chris Wilson5bb61642012-09-27 21:25:58 +01002784 wait_event(dev_priv->pending_flip_queue,
2785 !intel_crtc_has_pending_flip(crtc));
2786
Chris Wilson0f911282012-04-17 10:05:38 +01002787 mutex_lock(&dev->struct_mutex);
2788 intel_finish_fb(crtc->fb);
2789 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002790}
2791
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002792/* Program iCLKIP clock to the desired frequency */
2793static void lpt_program_iclkip(struct drm_crtc *crtc)
2794{
2795 struct drm_device *dev = crtc->dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2798 u32 temp;
2799
Daniel Vetter09153002012-12-12 14:06:44 +01002800 mutex_lock(&dev_priv->dpio_lock);
2801
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002802 /* It is necessary to ungate the pixclk gate prior to programming
2803 * the divisors, and gate it back when it is done.
2804 */
2805 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2806
2807 /* Disable SSCCTL */
2808 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002809 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2810 SBI_SSCCTL_DISABLE,
2811 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002812
2813 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2814 if (crtc->mode.clock == 20000) {
2815 auxdiv = 1;
2816 divsel = 0x41;
2817 phaseinc = 0x20;
2818 } else {
2819 /* The iCLK virtual clock root frequency is in MHz,
2820 * but the crtc->mode.clock in in KHz. To get the divisors,
2821 * it is necessary to divide one by another, so we
2822 * convert the virtual clock precision to KHz here for higher
2823 * precision.
2824 */
2825 u32 iclk_virtual_root_freq = 172800 * 1000;
2826 u32 iclk_pi_range = 64;
2827 u32 desired_divisor, msb_divisor_value, pi_value;
2828
2829 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2830 msb_divisor_value = desired_divisor / iclk_pi_range;
2831 pi_value = desired_divisor % iclk_pi_range;
2832
2833 auxdiv = 0;
2834 divsel = msb_divisor_value - 2;
2835 phaseinc = pi_value;
2836 }
2837
2838 /* This should not happen with any sane values */
2839 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2840 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2841 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2842 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2843
2844 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2845 crtc->mode.clock,
2846 auxdiv,
2847 divsel,
2848 phasedir,
2849 phaseinc);
2850
2851 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002852 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002853 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2854 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2855 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2856 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2857 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2858 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002859 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002860
2861 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002862 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002863 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2864 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002865 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002866
2867 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002868 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002869 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002870 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002871
2872 /* Wait for initialization time */
2873 udelay(24);
2874
2875 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002876
2877 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002878}
2879
Daniel Vetter275f01b22013-05-03 11:49:47 +02002880static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2881 enum pipe pch_transcoder)
2882{
2883 struct drm_device *dev = crtc->base.dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
2885 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2886
2887 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2888 I915_READ(HTOTAL(cpu_transcoder)));
2889 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2890 I915_READ(HBLANK(cpu_transcoder)));
2891 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2892 I915_READ(HSYNC(cpu_transcoder)));
2893
2894 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2895 I915_READ(VTOTAL(cpu_transcoder)));
2896 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2897 I915_READ(VBLANK(cpu_transcoder)));
2898 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2899 I915_READ(VSYNC(cpu_transcoder)));
2900 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2901 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2902}
2903
Jesse Barnesf67a5592011-01-05 10:31:48 -08002904/*
2905 * Enable PCH resources required for PCH ports:
2906 * - PCH PLLs
2907 * - FDI training & RX/TX
2908 * - update transcoder timings
2909 * - DP transcoding bits
2910 * - transcoder
2911 */
2912static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002913{
2914 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2917 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002918 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919
Daniel Vetterab9412b2013-05-03 11:49:46 +02002920 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002921
Daniel Vettercd986ab2012-10-26 10:58:12 +02002922 /* Write the TU size bits before fdi link training, so that error
2923 * detection works. */
2924 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2925 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2926
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002927 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002928 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002929
Daniel Vetter572deb32012-10-27 18:46:14 +02002930 /* XXX: pch pll's can be enabled any time before we enable the PCH
2931 * transcoder, and we actually should do this to not upset any PCH
2932 * transcoder that already use the clock when we share it.
2933 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002934 * Note that enable_shared_dpll tries to do the right thing, but
2935 * get_shared_dpll unconditionally resets the pll - we need that to have
2936 * the right LVDS enable sequence. */
2937 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002938
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002939 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002940 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002941
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002942 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002943 temp |= TRANS_DPLL_ENABLE(pipe);
2944 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002945 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002946 temp |= sel;
2947 else
2948 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002949 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002950 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002951
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002952 /* set transcoder timing, panel must allow it */
2953 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002954 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002956 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002957
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002958 /* For PCH DP, enable TRANS_DP_CTL */
2959 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002960 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2961 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002962 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 reg = TRANS_DP_CTL(pipe);
2964 temp = I915_READ(reg);
2965 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002966 TRANS_DP_SYNC_MASK |
2967 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 temp |= (TRANS_DP_OUTPUT_ENABLE |
2969 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002970 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002971
2972 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002974 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002976
2977 switch (intel_trans_dp_port_sel(crtc)) {
2978 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002979 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002980 break;
2981 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002983 break;
2984 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986 break;
2987 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02002988 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002989 }
2990
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002992 }
2993
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002994 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002995}
2996
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02002997static void lpt_pch_enable(struct drm_crtc *crtc)
2998{
2999 struct drm_device *dev = crtc->dev;
3000 struct drm_i915_private *dev_priv = dev->dev_private;
3001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003002 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003003
Daniel Vetterab9412b2013-05-03 11:49:46 +02003004 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003005
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003006 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003007
Paulo Zanoni0540e482012-10-31 18:12:40 -02003008 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003009 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003010
Paulo Zanoni937bb612012-10-31 18:12:47 -02003011 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003012}
3013
Daniel Vettere2b78262013-06-07 23:10:03 +02003014static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003015{
Daniel Vettere2b78262013-06-07 23:10:03 +02003016 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003017
3018 if (pll == NULL)
3019 return;
3020
3021 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003022 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003023 return;
3024 }
3025
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003026 if (--pll->refcount == 0) {
3027 WARN_ON(pll->on);
3028 WARN_ON(pll->active);
3029 }
3030
Daniel Vettera43f6e02013-06-07 23:10:32 +02003031 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003032}
3033
Daniel Vettere2b78262013-06-07 23:10:03 +02003034static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003035{
Daniel Vettere2b78262013-06-07 23:10:03 +02003036 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3037 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3038 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003040 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003041 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3042 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003043 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003044 }
3045
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003046 if (HAS_PCH_IBX(dev_priv->dev)) {
3047 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003048 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003049 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003050
Daniel Vetter46edb022013-06-05 13:34:12 +02003051 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3052 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003053
3054 goto found;
3055 }
3056
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003057 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3058 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003059
3060 /* Only want to check enabled timings first */
3061 if (pll->refcount == 0)
3062 continue;
3063
Daniel Vettere9a632a2013-06-05 13:34:13 +02003064 if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
3065 fp == I915_READ(PCH_FP0(pll->id))) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003066 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003067 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003068 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003069
3070 goto found;
3071 }
3072 }
3073
3074 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003075 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3076 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003077 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003078 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3079 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003080 goto found;
3081 }
3082 }
3083
3084 return NULL;
3085
3086found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003087 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003088 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3089 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003090
Daniel Vettercdbd2312013-06-05 13:34:03 +02003091 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003092 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3093 sizeof(pll->hw_state));
3094
Daniel Vetter46edb022013-06-05 13:34:12 +02003095 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003096 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003097 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098
Daniel Vettercdbd2312013-06-05 13:34:03 +02003099 /* Wait for the clocks to stabilize before rewriting the regs */
Daniel Vettere9a632a2013-06-05 13:34:13 +02003100 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
3101 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003102 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003103
Daniel Vettere9a632a2013-06-05 13:34:13 +02003104 I915_WRITE(PCH_FP0(pll->id), fp);
3105 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003106 }
3107 pll->refcount++;
3108
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109 return pll;
3110}
3111
Daniel Vettera1520312013-05-03 11:49:50 +02003112static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003113{
3114 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003115 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003116 u32 temp;
3117
3118 temp = I915_READ(dslreg);
3119 udelay(500);
3120 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003121 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003122 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003123 }
3124}
3125
Jesse Barnesb074cec2013-04-25 12:55:02 -07003126static void ironlake_pfit_enable(struct intel_crtc *crtc)
3127{
3128 struct drm_device *dev = crtc->base.dev;
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 int pipe = crtc->pipe;
3131
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003132 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003133 /* Force use of hard-coded filter coefficients
3134 * as some pre-programmed values are broken,
3135 * e.g. x201.
3136 */
3137 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3138 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3139 PF_PIPE_SEL_IVB(pipe));
3140 else
3141 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3142 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3143 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3144 }
3145}
3146
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003147static void intel_enable_planes(struct drm_crtc *crtc)
3148{
3149 struct drm_device *dev = crtc->dev;
3150 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3151 struct intel_plane *intel_plane;
3152
3153 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3154 if (intel_plane->pipe == pipe)
3155 intel_plane_restore(&intel_plane->base);
3156}
3157
3158static void intel_disable_planes(struct drm_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3162 struct intel_plane *intel_plane;
3163
3164 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3165 if (intel_plane->pipe == pipe)
3166 intel_plane_disable(&intel_plane->base);
3167}
3168
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169static void ironlake_crtc_enable(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003174 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 int pipe = intel_crtc->pipe;
3176 int plane = intel_crtc->plane;
3177 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003178
Daniel Vetter08a48462012-07-02 11:43:47 +02003179 WARN_ON(!crtc->enabled);
3180
Jesse Barnesf67a5592011-01-05 10:31:48 -08003181 if (intel_crtc->active)
3182 return;
3183
3184 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003185
3186 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3187 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3188
Jesse Barnesf67a5592011-01-05 10:31:48 -08003189 intel_update_watermarks(dev);
3190
3191 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3192 temp = I915_READ(PCH_LVDS);
3193 if ((temp & LVDS_PORT_EN) == 0)
3194 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3195 }
3196
Jesse Barnesf67a5592011-01-05 10:31:48 -08003197
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003198 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003199 /* Note: FDI PLL enabling _must_ be done before we enable the
3200 * cpu pipes, hence this is separate from all the other fdi/pch
3201 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003202 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003203 } else {
3204 assert_fdi_tx_disabled(dev_priv, pipe);
3205 assert_fdi_rx_disabled(dev_priv, pipe);
3206 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003208 for_each_encoder_on_crtc(dev, crtc, encoder)
3209 if (encoder->pre_enable)
3210 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003211
3212 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003213 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003214
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003215 /*
3216 * On ILK+ LUT must be loaded before the pipe is running but with
3217 * clocks enabled
3218 */
3219 intel_crtc_load_lut(crtc);
3220
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003221 intel_enable_pipe(dev_priv, pipe,
3222 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003223 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003224 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003225 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003226
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003227 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003228 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003229
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003230 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003231 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003232 mutex_unlock(&dev->struct_mutex);
3233
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003234 for_each_encoder_on_crtc(dev, crtc, encoder)
3235 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003236
3237 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003238 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003239
3240 /*
3241 * There seems to be a race in PCH platform hw (at least on some
3242 * outputs) where an enabled pipe still completes any pageflip right
3243 * away (as if the pipe is off) instead of waiting for vblank. As soon
3244 * as the first vblank happend, everything works as expected. Hence just
3245 * wait for one vblank before returning to avoid strange things
3246 * happening.
3247 */
3248 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003249}
3250
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003251/* IPS only exists on ULT machines and is tied to pipe A. */
3252static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3253{
3254 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3255}
3256
3257static void hsw_enable_ips(struct intel_crtc *crtc)
3258{
3259 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3260
3261 if (!crtc->config.ips_enabled)
3262 return;
3263
3264 /* We can only enable IPS after we enable a plane and wait for a vblank.
3265 * We guarantee that the plane is enabled by calling intel_enable_ips
3266 * only after intel_enable_plane. And intel_enable_plane already waits
3267 * for a vblank, so all we need to do here is to enable the IPS bit. */
3268 assert_plane_enabled(dev_priv, crtc->plane);
3269 I915_WRITE(IPS_CTL, IPS_ENABLE);
3270}
3271
3272static void hsw_disable_ips(struct intel_crtc *crtc)
3273{
3274 struct drm_device *dev = crtc->base.dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
3276
3277 if (!crtc->config.ips_enabled)
3278 return;
3279
3280 assert_plane_enabled(dev_priv, crtc->plane);
3281 I915_WRITE(IPS_CTL, 0);
3282
3283 /* We need to wait for a vblank before we can disable the plane. */
3284 intel_wait_for_vblank(dev, crtc->pipe);
3285}
3286
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003287static void haswell_crtc_enable(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3292 struct intel_encoder *encoder;
3293 int pipe = intel_crtc->pipe;
3294 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003295
3296 WARN_ON(!crtc->enabled);
3297
3298 if (intel_crtc->active)
3299 return;
3300
3301 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003302
3303 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3304 if (intel_crtc->config.has_pch_encoder)
3305 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3306
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003307 intel_update_watermarks(dev);
3308
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003309 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003310 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003311
3312 for_each_encoder_on_crtc(dev, crtc, encoder)
3313 if (encoder->pre_enable)
3314 encoder->pre_enable(encoder);
3315
Paulo Zanoni1f544382012-10-24 11:32:00 -02003316 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003317
Paulo Zanoni1f544382012-10-24 11:32:00 -02003318 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003319 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003320
3321 /*
3322 * On ILK+ LUT must be loaded before the pipe is running but with
3323 * clocks enabled
3324 */
3325 intel_crtc_load_lut(crtc);
3326
Paulo Zanoni1f544382012-10-24 11:32:00 -02003327 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003328 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003329
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003330 intel_enable_pipe(dev_priv, pipe,
3331 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003333 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003334 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003335
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003336 hsw_enable_ips(intel_crtc);
3337
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003338 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003339 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340
3341 mutex_lock(&dev->struct_mutex);
3342 intel_update_fbc(dev);
3343 mutex_unlock(&dev->struct_mutex);
3344
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003345 for_each_encoder_on_crtc(dev, crtc, encoder)
3346 encoder->enable(encoder);
3347
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348 /*
3349 * There seems to be a race in PCH platform hw (at least on some
3350 * outputs) where an enabled pipe still completes any pageflip right
3351 * away (as if the pipe is off) instead of waiting for vblank. As soon
3352 * as the first vblank happend, everything works as expected. Hence just
3353 * wait for one vblank before returning to avoid strange things
3354 * happening.
3355 */
3356 intel_wait_for_vblank(dev, intel_crtc->pipe);
3357}
3358
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003359static void ironlake_pfit_disable(struct intel_crtc *crtc)
3360{
3361 struct drm_device *dev = crtc->base.dev;
3362 struct drm_i915_private *dev_priv = dev->dev_private;
3363 int pipe = crtc->pipe;
3364
3365 /* To avoid upsetting the power well on haswell only disable the pfit if
3366 * it's in use. The hw state code will make sure we get this right. */
3367 if (crtc->config.pch_pfit.size) {
3368 I915_WRITE(PF_CTL(pipe), 0);
3369 I915_WRITE(PF_WIN_POS(pipe), 0);
3370 I915_WRITE(PF_WIN_SZ(pipe), 0);
3371 }
3372}
3373
Jesse Barnes6be4a602010-09-10 10:26:01 -07003374static void ironlake_crtc_disable(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003379 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003380 int pipe = intel_crtc->pipe;
3381 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003382 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003383
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003384
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003385 if (!intel_crtc->active)
3386 return;
3387
Daniel Vetterea9d7582012-07-10 10:42:52 +02003388 for_each_encoder_on_crtc(dev, crtc, encoder)
3389 encoder->disable(encoder);
3390
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003391 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003392 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003393
Chris Wilson973d04f2011-07-08 12:22:37 +01003394 if (dev_priv->cfb_plane == plane)
3395 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003396
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003397 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003398 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003399 intel_disable_plane(dev_priv, plane, pipe);
3400
Daniel Vetterd925c592013-06-05 13:34:04 +02003401 if (intel_crtc->config.has_pch_encoder)
3402 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3403
Jesse Barnesb24e7172011-01-04 15:09:30 -08003404 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003405
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003406 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003407
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003408 for_each_encoder_on_crtc(dev, crtc, encoder)
3409 if (encoder->post_disable)
3410 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411
Daniel Vetterd925c592013-06-05 13:34:04 +02003412 if (intel_crtc->config.has_pch_encoder) {
3413 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003414
Daniel Vetterd925c592013-06-05 13:34:04 +02003415 ironlake_disable_pch_transcoder(dev_priv, pipe);
3416 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003417
Daniel Vetterd925c592013-06-05 13:34:04 +02003418 if (HAS_PCH_CPT(dev)) {
3419 /* disable TRANS_DP_CTL */
3420 reg = TRANS_DP_CTL(pipe);
3421 temp = I915_READ(reg);
3422 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3423 TRANS_DP_PORT_SEL_MASK);
3424 temp |= TRANS_DP_PORT_SEL_NONE;
3425 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003426
Daniel Vetterd925c592013-06-05 13:34:04 +02003427 /* disable DPLL_SEL */
3428 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003429 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003430 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003431 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003432
3433 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003434 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003435
3436 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437 }
3438
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003439 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003440 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003441
3442 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003443 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003444 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003445}
3446
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003447static void haswell_crtc_disable(struct drm_crtc *crtc)
3448{
3449 struct drm_device *dev = crtc->dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3452 struct intel_encoder *encoder;
3453 int pipe = intel_crtc->pipe;
3454 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003455 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003456
3457 if (!intel_crtc->active)
3458 return;
3459
3460 for_each_encoder_on_crtc(dev, crtc, encoder)
3461 encoder->disable(encoder);
3462
3463 intel_crtc_wait_for_pending_flips(crtc);
3464 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003465
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003466 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003467 if (dev_priv->cfb_plane == plane)
3468 intel_disable_fbc(dev);
3469
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003470 hsw_disable_ips(intel_crtc);
3471
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003472 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003473 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003474 intel_disable_plane(dev_priv, plane, pipe);
3475
Paulo Zanoni86642812013-04-12 17:57:57 -03003476 if (intel_crtc->config.has_pch_encoder)
3477 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003478 intel_disable_pipe(dev_priv, pipe);
3479
Paulo Zanoniad80a812012-10-24 16:06:19 -02003480 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003482 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003483
Paulo Zanoni1f544382012-10-24 11:32:00 -02003484 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
3486 for_each_encoder_on_crtc(dev, crtc, encoder)
3487 if (encoder->post_disable)
3488 encoder->post_disable(encoder);
3489
Daniel Vetter88adfff2013-03-28 10:42:01 +01003490 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003491 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003492 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003493 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003494 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003495
3496 intel_crtc->active = false;
3497 intel_update_watermarks(dev);
3498
3499 mutex_lock(&dev->struct_mutex);
3500 intel_update_fbc(dev);
3501 mutex_unlock(&dev->struct_mutex);
3502}
3503
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003504static void ironlake_crtc_off(struct drm_crtc *crtc)
3505{
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003507 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003508}
3509
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003510static void haswell_crtc_off(struct drm_crtc *crtc)
3511{
3512 intel_ddi_put_crtc_pll(crtc);
3513}
3514
Daniel Vetter02e792f2009-09-15 22:57:34 +02003515static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3516{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003517 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003518 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003520
Chris Wilson23f09ce2010-08-12 13:53:37 +01003521 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003522 dev_priv->mm.interruptible = false;
3523 (void) intel_overlay_switch_off(intel_crtc->overlay);
3524 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003525 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003526 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003527
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003528 /* Let userspace switch the overlay on again. In most cases userspace
3529 * has to recompute where to put it anyway.
3530 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003531}
3532
Egbert Eich61bc95c2013-03-04 09:24:38 -05003533/**
3534 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3535 * cursor plane briefly if not already running after enabling the display
3536 * plane.
3537 * This workaround avoids occasional blank screens when self refresh is
3538 * enabled.
3539 */
3540static void
3541g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3542{
3543 u32 cntl = I915_READ(CURCNTR(pipe));
3544
3545 if ((cntl & CURSOR_MODE) == 0) {
3546 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3547
3548 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3549 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3550 intel_wait_for_vblank(dev_priv->dev, pipe);
3551 I915_WRITE(CURCNTR(pipe), cntl);
3552 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3553 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3554 }
3555}
3556
Jesse Barnes2dd24552013-04-25 12:55:01 -07003557static void i9xx_pfit_enable(struct intel_crtc *crtc)
3558{
3559 struct drm_device *dev = crtc->base.dev;
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 struct intel_crtc_config *pipe_config = &crtc->config;
3562
Daniel Vetter328d8e82013-05-08 10:36:31 +02003563 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003564 return;
3565
Daniel Vetterc0b03412013-05-28 12:05:54 +02003566 /*
3567 * The panel fitter should only be adjusted whilst the pipe is disabled,
3568 * according to register description and PRM.
3569 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003570 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3571 assert_pipe_disabled(dev_priv, crtc->pipe);
3572
Jesse Barnesb074cec2013-04-25 12:55:02 -07003573 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3574 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003575
3576 /* Border color in case we don't scale up to the full screen. Black by
3577 * default, change to something else for debugging. */
3578 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003579}
3580
Jesse Barnes89b667f2013-04-18 14:51:36 -07003581static void valleyview_crtc_enable(struct drm_crtc *crtc)
3582{
3583 struct drm_device *dev = crtc->dev;
3584 struct drm_i915_private *dev_priv = dev->dev_private;
3585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3586 struct intel_encoder *encoder;
3587 int pipe = intel_crtc->pipe;
3588 int plane = intel_crtc->plane;
3589
3590 WARN_ON(!crtc->enabled);
3591
3592 if (intel_crtc->active)
3593 return;
3594
3595 intel_crtc->active = true;
3596 intel_update_watermarks(dev);
3597
3598 mutex_lock(&dev_priv->dpio_lock);
3599
3600 for_each_encoder_on_crtc(dev, crtc, encoder)
3601 if (encoder->pre_pll_enable)
3602 encoder->pre_pll_enable(encoder);
3603
3604 intel_enable_pll(dev_priv, pipe);
3605
3606 for_each_encoder_on_crtc(dev, crtc, encoder)
3607 if (encoder->pre_enable)
3608 encoder->pre_enable(encoder);
3609
3610 /* VLV wants encoder enabling _before_ the pipe is up. */
3611 for_each_encoder_on_crtc(dev, crtc, encoder)
3612 encoder->enable(encoder);
3613
Jesse Barnes2dd24552013-04-25 12:55:01 -07003614 /* Enable panel fitting for eDP */
3615 i9xx_pfit_enable(intel_crtc);
3616
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003617 intel_crtc_load_lut(crtc);
3618
Jesse Barnes89b667f2013-04-18 14:51:36 -07003619 intel_enable_pipe(dev_priv, pipe, false);
3620 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003621 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003622 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003623
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003624 intel_update_fbc(dev);
3625
Jesse Barnes89b667f2013-04-18 14:51:36 -07003626 mutex_unlock(&dev_priv->dpio_lock);
3627}
3628
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003629static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003630{
3631 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003634 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003635 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003636 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003637
Daniel Vetter08a48462012-07-02 11:43:47 +02003638 WARN_ON(!crtc->enabled);
3639
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003640 if (intel_crtc->active)
3641 return;
3642
3643 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003644 intel_update_watermarks(dev);
3645
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003646 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003647
3648 for_each_encoder_on_crtc(dev, crtc, encoder)
3649 if (encoder->pre_enable)
3650 encoder->pre_enable(encoder);
3651
Jesse Barnes2dd24552013-04-25 12:55:01 -07003652 /* Enable panel fitting for LVDS */
3653 i9xx_pfit_enable(intel_crtc);
3654
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003655 intel_crtc_load_lut(crtc);
3656
Jesse Barnes040484a2011-01-03 12:14:26 -08003657 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003658 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003659 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003660 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003661 if (IS_G4X(dev))
3662 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003663 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003664
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003665 /* Give the overlay scaler a chance to enable if it's on this pipe */
3666 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003667
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003668 intel_update_fbc(dev);
3669
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003670 for_each_encoder_on_crtc(dev, crtc, encoder)
3671 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003672}
3673
Daniel Vetter87476d62013-04-11 16:29:06 +02003674static void i9xx_pfit_disable(struct intel_crtc *crtc)
3675{
3676 struct drm_device *dev = crtc->base.dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003678
3679 if (!crtc->config.gmch_pfit.control)
3680 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003681
3682 assert_pipe_disabled(dev_priv, crtc->pipe);
3683
Daniel Vetter328d8e82013-05-08 10:36:31 +02003684 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3685 I915_READ(PFIT_CONTROL));
3686 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003687}
3688
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003689static void i9xx_crtc_disable(struct drm_crtc *crtc)
3690{
3691 struct drm_device *dev = crtc->dev;
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003694 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003695 int pipe = intel_crtc->pipe;
3696 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003697
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003698 if (!intel_crtc->active)
3699 return;
3700
Daniel Vetterea9d7582012-07-10 10:42:52 +02003701 for_each_encoder_on_crtc(dev, crtc, encoder)
3702 encoder->disable(encoder);
3703
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003704 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003705 intel_crtc_wait_for_pending_flips(crtc);
3706 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707
Chris Wilson973d04f2011-07-08 12:22:37 +01003708 if (dev_priv->cfb_plane == plane)
3709 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003710
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003711 intel_crtc_dpms_overlay(intel_crtc, false);
3712 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003713 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003714 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003715
Jesse Barnesb24e7172011-01-04 15:09:30 -08003716 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003717
Daniel Vetter87476d62013-04-11 16:29:06 +02003718 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003719
Jesse Barnes89b667f2013-04-18 14:51:36 -07003720 for_each_encoder_on_crtc(dev, crtc, encoder)
3721 if (encoder->post_disable)
3722 encoder->post_disable(encoder);
3723
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003724 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003725
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003726 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003727 intel_update_fbc(dev);
3728 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729}
3730
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003731static void i9xx_crtc_off(struct drm_crtc *crtc)
3732{
3733}
3734
Daniel Vetter976f8a22012-07-08 22:34:21 +02003735static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3736 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_master_private *master_priv;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003742
3743 if (!dev->primary->master)
3744 return;
3745
3746 master_priv = dev->primary->master->driver_priv;
3747 if (!master_priv->sarea_priv)
3748 return;
3749
Jesse Barnes79e53942008-11-07 14:24:08 -08003750 switch (pipe) {
3751 case 0:
3752 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3753 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3754 break;
3755 case 1:
3756 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3757 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3758 break;
3759 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003760 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003761 break;
3762 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003763}
3764
Daniel Vetter976f8a22012-07-08 22:34:21 +02003765/**
3766 * Sets the power management mode of the pipe and plane.
3767 */
3768void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003769{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003770 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003771 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003772 struct intel_encoder *intel_encoder;
3773 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003774
Daniel Vetter976f8a22012-07-08 22:34:21 +02003775 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3776 enable |= intel_encoder->connectors_active;
3777
3778 if (enable)
3779 dev_priv->display.crtc_enable(crtc);
3780 else
3781 dev_priv->display.crtc_disable(crtc);
3782
3783 intel_crtc_update_sarea(crtc, enable);
3784}
3785
Daniel Vetter976f8a22012-07-08 22:34:21 +02003786static void intel_crtc_disable(struct drm_crtc *crtc)
3787{
3788 struct drm_device *dev = crtc->dev;
3789 struct drm_connector *connector;
3790 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003792
3793 /* crtc should still be enabled when we disable it. */
3794 WARN_ON(!crtc->enabled);
3795
3796 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003797 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003798 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003799 dev_priv->display.off(crtc);
3800
Chris Wilson931872f2012-01-16 23:01:13 +00003801 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3802 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003803
3804 if (crtc->fb) {
3805 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003806 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003807 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003808 crtc->fb = NULL;
3809 }
3810
3811 /* Update computed state. */
3812 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3813 if (!connector->encoder || !connector->encoder->crtc)
3814 continue;
3815
3816 if (connector->encoder->crtc != crtc)
3817 continue;
3818
3819 connector->dpms = DRM_MODE_DPMS_OFF;
3820 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003821 }
3822}
3823
Daniel Vettera261b242012-07-26 19:21:47 +02003824void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003825{
Daniel Vettera261b242012-07-26 19:21:47 +02003826 struct drm_crtc *crtc;
3827
3828 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3829 if (crtc->enabled)
3830 intel_crtc_disable(crtc);
3831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003832}
3833
Chris Wilsonea5b2132010-08-04 13:50:23 +01003834void intel_encoder_destroy(struct drm_encoder *encoder)
3835{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003836 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003837
Chris Wilsonea5b2132010-08-04 13:50:23 +01003838 drm_encoder_cleanup(encoder);
3839 kfree(intel_encoder);
3840}
3841
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003842/* Simple dpms helper for encodres with just one connector, no cloning and only
3843 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3844 * state of the entire output pipe. */
3845void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3846{
3847 if (mode == DRM_MODE_DPMS_ON) {
3848 encoder->connectors_active = true;
3849
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003850 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003851 } else {
3852 encoder->connectors_active = false;
3853
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003854 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003855 }
3856}
3857
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003858/* Cross check the actual hw state with our own modeset state tracking (and it's
3859 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003860static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003861{
3862 if (connector->get_hw_state(connector)) {
3863 struct intel_encoder *encoder = connector->encoder;
3864 struct drm_crtc *crtc;
3865 bool encoder_enabled;
3866 enum pipe pipe;
3867
3868 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3869 connector->base.base.id,
3870 drm_get_connector_name(&connector->base));
3871
3872 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3873 "wrong connector dpms state\n");
3874 WARN(connector->base.encoder != &encoder->base,
3875 "active connector not linked to encoder\n");
3876 WARN(!encoder->connectors_active,
3877 "encoder->connectors_active not set\n");
3878
3879 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3880 WARN(!encoder_enabled, "encoder not enabled\n");
3881 if (WARN_ON(!encoder->base.crtc))
3882 return;
3883
3884 crtc = encoder->base.crtc;
3885
3886 WARN(!crtc->enabled, "crtc not enabled\n");
3887 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3888 WARN(pipe != to_intel_crtc(crtc)->pipe,
3889 "encoder active on the wrong pipe\n");
3890 }
3891}
3892
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003893/* Even simpler default implementation, if there's really no special case to
3894 * consider. */
3895void intel_connector_dpms(struct drm_connector *connector, int mode)
3896{
3897 struct intel_encoder *encoder = intel_attached_encoder(connector);
3898
3899 /* All the simple cases only support two dpms states. */
3900 if (mode != DRM_MODE_DPMS_ON)
3901 mode = DRM_MODE_DPMS_OFF;
3902
3903 if (mode == connector->dpms)
3904 return;
3905
3906 connector->dpms = mode;
3907
3908 /* Only need to change hw state when actually enabled */
3909 if (encoder->base.crtc)
3910 intel_encoder_dpms(encoder, mode);
3911 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003912 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003913
Daniel Vetterb9805142012-08-31 17:37:33 +02003914 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003915}
3916
Daniel Vetterf0947c32012-07-02 13:10:34 +02003917/* Simple connector->get_hw_state implementation for encoders that support only
3918 * one connector and no cloning and hence the encoder state determines the state
3919 * of the connector. */
3920bool intel_connector_get_hw_state(struct intel_connector *connector)
3921{
Daniel Vetter24929352012-07-02 20:28:59 +02003922 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003923 struct intel_encoder *encoder = connector->encoder;
3924
3925 return encoder->get_hw_state(encoder, &pipe);
3926}
3927
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003928static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3929 struct intel_crtc_config *pipe_config)
3930{
3931 struct drm_i915_private *dev_priv = dev->dev_private;
3932 struct intel_crtc *pipe_B_crtc =
3933 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3934
3935 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3936 pipe_name(pipe), pipe_config->fdi_lanes);
3937 if (pipe_config->fdi_lanes > 4) {
3938 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3939 pipe_name(pipe), pipe_config->fdi_lanes);
3940 return false;
3941 }
3942
3943 if (IS_HASWELL(dev)) {
3944 if (pipe_config->fdi_lanes > 2) {
3945 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3946 pipe_config->fdi_lanes);
3947 return false;
3948 } else {
3949 return true;
3950 }
3951 }
3952
3953 if (INTEL_INFO(dev)->num_pipes == 2)
3954 return true;
3955
3956 /* Ivybridge 3 pipe is really complicated */
3957 switch (pipe) {
3958 case PIPE_A:
3959 return true;
3960 case PIPE_B:
3961 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3962 pipe_config->fdi_lanes > 2) {
3963 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3964 pipe_name(pipe), pipe_config->fdi_lanes);
3965 return false;
3966 }
3967 return true;
3968 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003969 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003970 pipe_B_crtc->config.fdi_lanes <= 2) {
3971 if (pipe_config->fdi_lanes > 2) {
3972 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3973 pipe_name(pipe), pipe_config->fdi_lanes);
3974 return false;
3975 }
3976 } else {
3977 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3978 return false;
3979 }
3980 return true;
3981 default:
3982 BUG();
3983 }
3984}
3985
Daniel Vettere29c22c2013-02-21 00:00:16 +01003986#define RETRY 1
3987static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3988 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003989{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003990 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003991 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02003992 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003993 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003994
Daniel Vettere29c22c2013-02-21 00:00:16 +01003995retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003996 /* FDI is a binary signal running at ~2.7GHz, encoding
3997 * each output octet as 10 bits. The actual frequency
3998 * is stored as a divider into a 100MHz clock, and the
3999 * mode pixel clock is stored in units of 1KHz.
4000 * Hence the bw of each lane in terms of the mode signal
4001 * is:
4002 */
4003 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4004
Daniel Vetterff9a6752013-06-01 17:16:21 +02004005 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004006 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004007
4008 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004009 pipe_config->pipe_bpp);
4010
4011 pipe_config->fdi_lanes = lane;
4012
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004013 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004014 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004015
Daniel Vettere29c22c2013-02-21 00:00:16 +01004016 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4017 intel_crtc->pipe, pipe_config);
4018 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4019 pipe_config->pipe_bpp -= 2*3;
4020 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4021 pipe_config->pipe_bpp);
4022 needs_recompute = true;
4023 pipe_config->bw_constrained = true;
4024
4025 goto retry;
4026 }
4027
4028 if (needs_recompute)
4029 return RETRY;
4030
4031 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004032}
4033
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004034static void hsw_compute_ips_config(struct intel_crtc *crtc,
4035 struct intel_crtc_config *pipe_config)
4036{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004037 pipe_config->ips_enabled = i915_enable_ips &&
4038 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004039 pipe_config->pipe_bpp == 24;
4040}
4041
Daniel Vettera43f6e02013-06-07 23:10:32 +02004042static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004043 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004044{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004045 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004046 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004047
Eric Anholtbad720f2009-10-22 16:11:14 -07004048 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004049 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004050 if (pipe_config->requested_mode.clock * 3
4051 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004053 }
Chris Wilson89749352010-09-12 18:25:19 +01004054
Daniel Vetterf9bef082012-04-15 19:53:19 +02004055 /* All interlaced capable intel hw wants timings in frames. Note though
4056 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4057 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004058 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004059 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004060
Damien Lespiau8693a822013-05-03 18:48:11 +01004061 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4062 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004063 */
4064 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4065 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004066 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004067
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004068 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004069 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004070 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004071 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4072 * for lvds. */
4073 pipe_config->pipe_bpp = 8*3;
4074 }
4075
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004076 if (IS_HASWELL(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004077 hsw_compute_ips_config(crtc, pipe_config);
4078
4079 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4080 * clock survives for now. */
4081 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4082 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004083
Daniel Vetter877d48d2013-04-19 11:24:43 +02004084 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004085 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004086
Daniel Vettere29c22c2013-02-21 00:00:16 +01004087 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004088}
4089
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004090static int valleyview_get_display_clock_speed(struct drm_device *dev)
4091{
4092 return 400000; /* FIXME */
4093}
4094
Jesse Barnese70236a2009-09-21 10:42:27 -07004095static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004096{
Jesse Barnese70236a2009-09-21 10:42:27 -07004097 return 400000;
4098}
Jesse Barnes79e53942008-11-07 14:24:08 -08004099
Jesse Barnese70236a2009-09-21 10:42:27 -07004100static int i915_get_display_clock_speed(struct drm_device *dev)
4101{
4102 return 333000;
4103}
Jesse Barnes79e53942008-11-07 14:24:08 -08004104
Jesse Barnese70236a2009-09-21 10:42:27 -07004105static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4106{
4107 return 200000;
4108}
Jesse Barnes79e53942008-11-07 14:24:08 -08004109
Jesse Barnese70236a2009-09-21 10:42:27 -07004110static int i915gm_get_display_clock_speed(struct drm_device *dev)
4111{
4112 u16 gcfgc = 0;
4113
4114 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4115
4116 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004117 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004118 else {
4119 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4120 case GC_DISPLAY_CLOCK_333_MHZ:
4121 return 333000;
4122 default:
4123 case GC_DISPLAY_CLOCK_190_200_MHZ:
4124 return 190000;
4125 }
4126 }
4127}
Jesse Barnes79e53942008-11-07 14:24:08 -08004128
Jesse Barnese70236a2009-09-21 10:42:27 -07004129static int i865_get_display_clock_speed(struct drm_device *dev)
4130{
4131 return 266000;
4132}
4133
4134static int i855_get_display_clock_speed(struct drm_device *dev)
4135{
4136 u16 hpllcc = 0;
4137 /* Assume that the hardware is in the high speed state. This
4138 * should be the default.
4139 */
4140 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4141 case GC_CLOCK_133_200:
4142 case GC_CLOCK_100_200:
4143 return 200000;
4144 case GC_CLOCK_166_250:
4145 return 250000;
4146 case GC_CLOCK_100_133:
4147 return 133000;
4148 }
4149
4150 /* Shouldn't happen */
4151 return 0;
4152}
4153
4154static int i830_get_display_clock_speed(struct drm_device *dev)
4155{
4156 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004157}
4158
Zhenyu Wang2c072452009-06-05 15:38:42 +08004159static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004160intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004161{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004162 while (*num > DATA_LINK_M_N_MASK ||
4163 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004164 *num >>= 1;
4165 *den >>= 1;
4166 }
4167}
4168
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004169static void compute_m_n(unsigned int m, unsigned int n,
4170 uint32_t *ret_m, uint32_t *ret_n)
4171{
4172 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4173 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4174 intel_reduce_m_n_ratio(ret_m, ret_n);
4175}
4176
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004177void
4178intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4179 int pixel_clock, int link_clock,
4180 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004181{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004182 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004183
4184 compute_m_n(bits_per_pixel * pixel_clock,
4185 link_clock * nlanes * 8,
4186 &m_n->gmch_m, &m_n->gmch_n);
4187
4188 compute_m_n(pixel_clock, link_clock,
4189 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004190}
4191
Chris Wilsona7615032011-01-12 17:04:08 +00004192static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4193{
Keith Packard72bbe582011-09-26 16:09:45 -07004194 if (i915_panel_use_ssc >= 0)
4195 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004196 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004197 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004198}
4199
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004200static int vlv_get_refclk(struct drm_crtc *crtc)
4201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 int refclk = 27000; /* for DP & HDMI */
4205
4206 return 100000; /* only one validated so far */
4207
4208 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4209 refclk = 96000;
4210 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4211 if (intel_panel_use_ssc(dev_priv))
4212 refclk = 100000;
4213 else
4214 refclk = 96000;
4215 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4216 refclk = 100000;
4217 }
4218
4219 return refclk;
4220}
4221
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004222static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4223{
4224 struct drm_device *dev = crtc->dev;
4225 struct drm_i915_private *dev_priv = dev->dev_private;
4226 int refclk;
4227
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004228 if (IS_VALLEYVIEW(dev)) {
4229 refclk = vlv_get_refclk(crtc);
4230 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004231 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004232 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004233 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4234 refclk / 1000);
4235 } else if (!IS_GEN2(dev)) {
4236 refclk = 96000;
4237 } else {
4238 refclk = 48000;
4239 }
4240
4241 return refclk;
4242}
4243
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004244static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4245{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004246 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004247}
4248
4249static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4250{
4251 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4252}
4253
Daniel Vetterf47709a2013-03-28 10:42:02 +01004254static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004255 intel_clock_t *reduced_clock)
4256{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004257 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004258 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004259 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004260 u32 fp, fp2 = 0;
4261
4262 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004263 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004264 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004265 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004266 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004267 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004268 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004269 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004270 }
4271
4272 I915_WRITE(FP0(pipe), fp);
4273
Daniel Vetterf47709a2013-03-28 10:42:02 +01004274 crtc->lowfreq_avail = false;
4275 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004276 reduced_clock && i915_powersave) {
4277 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004278 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004279 } else {
4280 I915_WRITE(FP1(pipe), fp);
4281 }
4282}
4283
Jesse Barnes89b667f2013-04-18 14:51:36 -07004284static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4285{
4286 u32 reg_val;
4287
4288 /*
4289 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4290 * and set it to a reasonable value instead.
4291 */
Jani Nikulaae992582013-05-22 15:36:19 +03004292 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004293 reg_val &= 0xffffff00;
4294 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004295 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004296
Jani Nikulaae992582013-05-22 15:36:19 +03004297 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004298 reg_val &= 0x8cffffff;
4299 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004300 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004301
Jani Nikulaae992582013-05-22 15:36:19 +03004302 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004303 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004304 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004305
Jani Nikulaae992582013-05-22 15:36:19 +03004306 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004307 reg_val &= 0x00ffffff;
4308 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004309 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004310}
4311
Daniel Vetterb5518422013-05-03 11:49:48 +02004312static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4313 struct intel_link_m_n *m_n)
4314{
4315 struct drm_device *dev = crtc->base.dev;
4316 struct drm_i915_private *dev_priv = dev->dev_private;
4317 int pipe = crtc->pipe;
4318
Daniel Vettere3b95f12013-05-03 11:49:49 +02004319 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4320 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4321 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4322 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004323}
4324
4325static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4326 struct intel_link_m_n *m_n)
4327{
4328 struct drm_device *dev = crtc->base.dev;
4329 struct drm_i915_private *dev_priv = dev->dev_private;
4330 int pipe = crtc->pipe;
4331 enum transcoder transcoder = crtc->config.cpu_transcoder;
4332
4333 if (INTEL_INFO(dev)->gen >= 5) {
4334 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4335 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4336 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4337 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4338 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004339 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4340 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4341 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4342 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004343 }
4344}
4345
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004346static void intel_dp_set_m_n(struct intel_crtc *crtc)
4347{
4348 if (crtc->config.has_pch_encoder)
4349 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4350 else
4351 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4352}
4353
Daniel Vetterf47709a2013-03-28 10:42:02 +01004354static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004355{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004356 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004357 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004358 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004359 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004360 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004361 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004362 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004363 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004364
Daniel Vetter09153002012-12-12 14:06:44 +01004365 mutex_lock(&dev_priv->dpio_lock);
4366
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004368
Daniel Vetterf47709a2013-03-28 10:42:02 +01004369 bestn = crtc->config.dpll.n;
4370 bestm1 = crtc->config.dpll.m1;
4371 bestm2 = crtc->config.dpll.m2;
4372 bestp1 = crtc->config.dpll.p1;
4373 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004374
Jesse Barnes89b667f2013-04-18 14:51:36 -07004375 /* See eDP HDMI DPIO driver vbios notes doc */
4376
4377 /* PLL B needs special handling */
4378 if (pipe)
4379 vlv_pllb_recal_opamp(dev_priv);
4380
4381 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004382 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383
4384 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004385 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004386 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004387 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004388
4389 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004390 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391
4392 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004393 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4394 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4395 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004396 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004397
4398 /*
4399 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4400 * but we don't support that).
4401 * Note: don't use the DAC post divider as it seems unstable.
4402 */
4403 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004404 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004405
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004406 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004407 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004408
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004410 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004412 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 0x005f0021);
4414 else
Jani Nikulaae992582013-05-22 15:36:19 +03004415 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004416 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004417
Jesse Barnes89b667f2013-04-18 14:51:36 -07004418 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4419 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4420 /* Use SSC source */
4421 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004422 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423 0x0df40000);
4424 else
Jani Nikulaae992582013-05-22 15:36:19 +03004425 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004426 0x0df70000);
4427 } else { /* HDMI or VGA */
4428 /* Use bend source */
4429 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004430 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004431 0x0df70000);
4432 else
Jani Nikulaae992582013-05-22 15:36:19 +03004433 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004434 0x0df40000);
4435 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004436
Jani Nikulaae992582013-05-22 15:36:19 +03004437 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004438 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4439 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4440 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4441 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004442 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004443
Jani Nikulaae992582013-05-22 15:36:19 +03004444 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004445
4446 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4447 if (encoder->pre_pll_enable)
4448 encoder->pre_pll_enable(encoder);
4449
4450 /* Enable DPIO clock input */
4451 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4452 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4453 if (pipe)
4454 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004455
4456 dpll |= DPLL_VCO_ENABLE;
4457 I915_WRITE(DPLL(pipe), dpll);
4458 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004459 udelay(150);
4460
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004461 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4462 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4463
Daniel Vetteref1b4602013-06-01 17:17:04 +02004464 dpll_md = (crtc->config.pixel_multiplier - 1)
4465 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004466 I915_WRITE(DPLL_MD(pipe), dpll_md);
4467 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004468
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 if (crtc->config.has_dp_encoder)
4470 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004471
4472 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004473}
4474
Daniel Vetterf47709a2013-03-28 10:42:02 +01004475static void i9xx_update_pll(struct intel_crtc *crtc,
4476 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004477 int num_connectors)
4478{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004479 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004480 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004481 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004482 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004483 u32 dpll;
4484 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004485 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004486
Daniel Vetterf47709a2013-03-28 10:42:02 +01004487 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304488
Daniel Vetterf47709a2013-03-28 10:42:02 +01004489 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4490 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004491
4492 dpll = DPLL_VGA_MODE_DIS;
4493
Daniel Vetterf47709a2013-03-28 10:42:02 +01004494 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004495 dpll |= DPLLB_MODE_LVDS;
4496 else
4497 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004498
Daniel Vetteref1b4602013-06-01 17:17:04 +02004499 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004500 dpll |= (crtc->config.pixel_multiplier - 1)
4501 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004502 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004503
4504 if (is_sdvo)
4505 dpll |= DPLL_DVO_HIGH_SPEED;
4506
Daniel Vetterf47709a2013-03-28 10:42:02 +01004507 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004508 dpll |= DPLL_DVO_HIGH_SPEED;
4509
4510 /* compute bitmask from p1 value */
4511 if (IS_PINEVIEW(dev))
4512 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4513 else {
4514 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4515 if (IS_G4X(dev) && reduced_clock)
4516 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4517 }
4518 switch (clock->p2) {
4519 case 5:
4520 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4521 break;
4522 case 7:
4523 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4524 break;
4525 case 10:
4526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4527 break;
4528 case 14:
4529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4530 break;
4531 }
4532 if (INTEL_INFO(dev)->gen >= 4)
4533 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4534
Daniel Vetter09ede542013-04-30 14:01:45 +02004535 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004537 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004538 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4539 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4540 else
4541 dpll |= PLL_REF_INPUT_DREFCLK;
4542
4543 dpll |= DPLL_VCO_ENABLE;
4544 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4545 POSTING_READ(DPLL(pipe));
4546 udelay(150);
4547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004549 if (encoder->pre_pll_enable)
4550 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004551
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 if (crtc->config.has_dp_encoder)
4553 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554
4555 I915_WRITE(DPLL(pipe), dpll);
4556
4557 /* Wait for the clocks to stabilize. */
4558 POSTING_READ(DPLL(pipe));
4559 udelay(150);
4560
4561 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004562 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4563 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004564 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004565 } else {
4566 /* The pixel multiplier can only be updated once the
4567 * DPLL is enabled and the clocks are stable.
4568 *
4569 * So write it again.
4570 */
4571 I915_WRITE(DPLL(pipe), dpll);
4572 }
4573}
4574
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004576 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577 int num_connectors)
4578{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004581 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004582 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004585
Daniel Vetterf47709a2013-03-28 10:42:02 +01004586 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304587
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004588 dpll = DPLL_VGA_MODE_DIS;
4589
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004591 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4592 } else {
4593 if (clock->p1 == 2)
4594 dpll |= PLL_P1_DIVIDE_BY_TWO;
4595 else
4596 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4597 if (clock->p2 == 4)
4598 dpll |= PLL_P2_DIVIDE_BY_4;
4599 }
4600
Daniel Vetterf47709a2013-03-28 10:42:02 +01004601 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004602 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4603 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4604 else
4605 dpll |= PLL_REF_INPUT_DREFCLK;
4606
4607 dpll |= DPLL_VCO_ENABLE;
4608 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4609 POSTING_READ(DPLL(pipe));
4610 udelay(150);
4611
Daniel Vetterf47709a2013-03-28 10:42:02 +01004612 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004613 if (encoder->pre_pll_enable)
4614 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004616 I915_WRITE(DPLL(pipe), dpll);
4617
4618 /* Wait for the clocks to stabilize. */
4619 POSTING_READ(DPLL(pipe));
4620 udelay(150);
4621
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622 /* The pixel multiplier can only be updated once the
4623 * DPLL is enabled and the clocks are stable.
4624 *
4625 * So write it again.
4626 */
4627 I915_WRITE(DPLL(pipe), dpll);
4628}
4629
Daniel Vetter8a654f32013-06-01 17:16:22 +02004630static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004631{
4632 struct drm_device *dev = intel_crtc->base.dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004635 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004636 struct drm_display_mode *adjusted_mode =
4637 &intel_crtc->config.adjusted_mode;
4638 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004639 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4640
4641 /* We need to be careful not to changed the adjusted mode, for otherwise
4642 * the hw state checker will get angry at the mismatch. */
4643 crtc_vtotal = adjusted_mode->crtc_vtotal;
4644 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004645
4646 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4647 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004648 crtc_vtotal -= 1;
4649 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004650 vsyncshift = adjusted_mode->crtc_hsync_start
4651 - adjusted_mode->crtc_htotal / 2;
4652 } else {
4653 vsyncshift = 0;
4654 }
4655
4656 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004657 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004658
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004659 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004660 (adjusted_mode->crtc_hdisplay - 1) |
4661 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004662 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663 (adjusted_mode->crtc_hblank_start - 1) |
4664 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004665 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666 (adjusted_mode->crtc_hsync_start - 1) |
4667 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4668
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004671 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004672 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004674 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004675 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004676 (adjusted_mode->crtc_vsync_start - 1) |
4677 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4678
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004679 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4680 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4681 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4682 * bits. */
4683 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4684 (pipe == PIPE_B || pipe == PIPE_C))
4685 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4686
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687 /* pipesrc controls the size that is scaled from, which should
4688 * always be the user's requested size.
4689 */
4690 I915_WRITE(PIPESRC(pipe),
4691 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4692}
4693
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004694static void intel_get_pipe_timings(struct intel_crtc *crtc,
4695 struct intel_crtc_config *pipe_config)
4696{
4697 struct drm_device *dev = crtc->base.dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4700 uint32_t tmp;
4701
4702 tmp = I915_READ(HTOTAL(cpu_transcoder));
4703 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4704 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4705 tmp = I915_READ(HBLANK(cpu_transcoder));
4706 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4707 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4708 tmp = I915_READ(HSYNC(cpu_transcoder));
4709 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4710 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4711
4712 tmp = I915_READ(VTOTAL(cpu_transcoder));
4713 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4714 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4715 tmp = I915_READ(VBLANK(cpu_transcoder));
4716 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4717 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4718 tmp = I915_READ(VSYNC(cpu_transcoder));
4719 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4720 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4721
4722 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4723 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4724 pipe_config->adjusted_mode.crtc_vtotal += 1;
4725 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4726 }
4727
4728 tmp = I915_READ(PIPESRC(crtc->pipe));
4729 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4730 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4731}
4732
Daniel Vetter84b046f2013-02-19 18:48:54 +01004733static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4734{
4735 struct drm_device *dev = intel_crtc->base.dev;
4736 struct drm_i915_private *dev_priv = dev->dev_private;
4737 uint32_t pipeconf;
4738
4739 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4740
4741 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4742 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4743 * core speed.
4744 *
4745 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4746 * pipe == 0 check?
4747 */
4748 if (intel_crtc->config.requested_mode.clock >
4749 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4750 pipeconf |= PIPECONF_DOUBLE_WIDE;
4751 else
4752 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4753 }
4754
Daniel Vetterff9ce462013-04-24 14:57:17 +02004755 /* only g4x and later have fancy bpc/dither controls */
4756 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4757 pipeconf &= ~(PIPECONF_BPC_MASK |
4758 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004759
Daniel Vetterff9ce462013-04-24 14:57:17 +02004760 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4761 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4762 pipeconf |= PIPECONF_DITHER_EN |
4763 PIPECONF_DITHER_TYPE_SP;
4764
4765 switch (intel_crtc->config.pipe_bpp) {
4766 case 18:
4767 pipeconf |= PIPECONF_6BPC;
4768 break;
4769 case 24:
4770 pipeconf |= PIPECONF_8BPC;
4771 break;
4772 case 30:
4773 pipeconf |= PIPECONF_10BPC;
4774 break;
4775 default:
4776 /* Case prevented by intel_choose_pipe_bpp_dither. */
4777 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004778 }
4779 }
4780
4781 if (HAS_PIPE_CXSR(dev)) {
4782 if (intel_crtc->lowfreq_avail) {
4783 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4784 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4785 } else {
4786 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4787 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4788 }
4789 }
4790
4791 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4792 if (!IS_GEN2(dev) &&
4793 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4794 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4795 else
4796 pipeconf |= PIPECONF_PROGRESSIVE;
4797
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004798 if (IS_VALLEYVIEW(dev)) {
4799 if (intel_crtc->config.limited_color_range)
4800 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4801 else
4802 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4803 }
4804
Daniel Vetter84b046f2013-02-19 18:48:54 +01004805 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4806 POSTING_READ(PIPECONF(intel_crtc->pipe));
4807}
4808
Eric Anholtf564048e2011-03-30 13:01:02 -07004809static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004810 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004811 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004812{
4813 struct drm_device *dev = crtc->dev;
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004816 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004817 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004818 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004819 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004820 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004821 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004822 bool ok, has_reduced_clock = false;
4823 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004824 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004825 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004826 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004828 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004829 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004830 case INTEL_OUTPUT_LVDS:
4831 is_lvds = true;
4832 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004833 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004834
Eric Anholtc751ce42010-03-25 11:48:48 -07004835 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 }
4837
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004838 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004839
Ma Lingd4906092009-03-18 20:13:27 +08004840 /*
4841 * Returns a set of divisors for the desired target clock with the given
4842 * refclk, or FALSE. The returned values represent the clock equation:
4843 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4844 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004845 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004846 ok = dev_priv->display.find_dpll(limit, crtc,
4847 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004848 refclk, NULL, &clock);
4849 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004850 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004851 return -EINVAL;
4852 }
4853
4854 /* Ensure that the cursor is valid for the new mode before changing... */
4855 intel_crtc_update_cursor(crtc, true);
4856
4857 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004858 /*
4859 * Ensure we match the reduced clock's P to the target clock.
4860 * If the clocks don't match, we can't switch the display clock
4861 * by using the FP0/FP1. In such case we will disable the LVDS
4862 * downclock feature.
4863 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004864 has_reduced_clock =
4865 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004866 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004867 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004868 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004870 /* Compat-code for transition, will disappear. */
4871 if (!intel_crtc->config.clock_set) {
4872 intel_crtc->config.dpll.n = clock.n;
4873 intel_crtc->config.dpll.m1 = clock.m1;
4874 intel_crtc->config.dpll.m2 = clock.m2;
4875 intel_crtc->config.dpll.p1 = clock.p1;
4876 intel_crtc->config.dpll.p2 = clock.p2;
4877 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004878
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004879 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004880 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304881 has_reduced_clock ? &reduced_clock : NULL,
4882 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004883 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004884 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004885 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004886 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004887 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004888 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004889
Eric Anholtf564048e2011-03-30 13:01:02 -07004890 /* Set up the display plane register */
4891 dspcntr = DISPPLANE_GAMMA_ENABLE;
4892
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004893 if (!IS_VALLEYVIEW(dev)) {
4894 if (pipe == 0)
4895 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4896 else
4897 dspcntr |= DISPPLANE_SEL_PIPE_B;
4898 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004899
Daniel Vetter8a654f32013-06-01 17:16:22 +02004900 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004901
4902 /* pipesrc and dspsize control the size that is scaled from,
4903 * which should always be the user's requested size.
4904 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004905 I915_WRITE(DSPSIZE(plane),
4906 ((mode->vdisplay - 1) << 16) |
4907 (mode->hdisplay - 1));
4908 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004909
Daniel Vetter84b046f2013-02-19 18:48:54 +01004910 i9xx_set_pipeconf(intel_crtc);
4911
Eric Anholtf564048e2011-03-30 13:01:02 -07004912 I915_WRITE(DSPCNTR(plane), dspcntr);
4913 POSTING_READ(DSPCNTR(plane));
4914
Daniel Vetter94352cf2012-07-05 22:51:56 +02004915 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004916
4917 intel_update_watermarks(dev);
4918
Eric Anholtf564048e2011-03-30 13:01:02 -07004919 return ret;
4920}
4921
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004922static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4923 struct intel_crtc_config *pipe_config)
4924{
4925 struct drm_device *dev = crtc->base.dev;
4926 struct drm_i915_private *dev_priv = dev->dev_private;
4927 uint32_t tmp;
4928
4929 tmp = I915_READ(PFIT_CONTROL);
4930
4931 if (INTEL_INFO(dev)->gen < 4) {
4932 if (crtc->pipe != PIPE_B)
4933 return;
4934
4935 /* gen2/3 store dither state in pfit control, needs to match */
4936 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4937 } else {
4938 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4939 return;
4940 }
4941
4942 if (!(tmp & PFIT_ENABLE))
4943 return;
4944
4945 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4946 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4947 if (INTEL_INFO(dev)->gen < 5)
4948 pipe_config->gmch_pfit.lvds_border_bits =
4949 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4950}
4951
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004952static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4953 struct intel_crtc_config *pipe_config)
4954{
4955 struct drm_device *dev = crtc->base.dev;
4956 struct drm_i915_private *dev_priv = dev->dev_private;
4957 uint32_t tmp;
4958
Daniel Vettereccb1402013-05-22 00:50:22 +02004959 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004960 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004961
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004962 tmp = I915_READ(PIPECONF(crtc->pipe));
4963 if (!(tmp & PIPECONF_ENABLE))
4964 return false;
4965
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004966 intel_get_pipe_timings(crtc, pipe_config);
4967
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004968 i9xx_get_pfit_config(crtc, pipe_config);
4969
Daniel Vetter6c49f242013-06-06 12:45:25 +02004970 if (INTEL_INFO(dev)->gen >= 4) {
4971 tmp = I915_READ(DPLL_MD(crtc->pipe));
4972 pipe_config->pixel_multiplier =
4973 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4974 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
4975 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4976 tmp = I915_READ(DPLL(crtc->pipe));
4977 pipe_config->pixel_multiplier =
4978 ((tmp & SDVO_MULTIPLIER_MASK)
4979 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4980 } else {
4981 /* Note that on i915G/GM the pixel multiplier is in the sdvo
4982 * port and will be fixed up in the encoder->get_config
4983 * function. */
4984 pipe_config->pixel_multiplier = 1;
4985 }
4986
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004987 return true;
4988}
4989
Paulo Zanonidde86e22012-12-01 12:04:25 -02004990static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004991{
4992 struct drm_i915_private *dev_priv = dev->dev_private;
4993 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004994 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004995 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004996 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004997 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004998 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004999 bool has_ck505 = false;
5000 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005001
5002 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005003 list_for_each_entry(encoder, &mode_config->encoder_list,
5004 base.head) {
5005 switch (encoder->type) {
5006 case INTEL_OUTPUT_LVDS:
5007 has_panel = true;
5008 has_lvds = true;
5009 break;
5010 case INTEL_OUTPUT_EDP:
5011 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005012 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005013 has_cpu_edp = true;
5014 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005015 }
5016 }
5017
Keith Packard99eb6a02011-09-26 14:29:12 -07005018 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005019 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005020 can_ssc = has_ck505;
5021 } else {
5022 has_ck505 = false;
5023 can_ssc = true;
5024 }
5025
Imre Deak2de69052013-05-08 13:14:04 +03005026 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5027 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005028
5029 /* Ironlake: try to setup display ref clock before DPLL
5030 * enabling. This is only under driver's control after
5031 * PCH B stepping, previous chipset stepping should be
5032 * ignoring this setting.
5033 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005034 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005035
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005036 /* As we must carefully and slowly disable/enable each source in turn,
5037 * compute the final state we want first and check if we need to
5038 * make any changes at all.
5039 */
5040 final = val;
5041 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005042 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005043 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005044 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5046
5047 final &= ~DREF_SSC_SOURCE_MASK;
5048 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5049 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005050
Keith Packard199e5d72011-09-22 12:01:57 -07005051 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005052 final |= DREF_SSC_SOURCE_ENABLE;
5053
5054 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5055 final |= DREF_SSC1_ENABLE;
5056
5057 if (has_cpu_edp) {
5058 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5059 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5060 else
5061 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5062 } else
5063 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5064 } else {
5065 final |= DREF_SSC_SOURCE_DISABLE;
5066 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5067 }
5068
5069 if (final == val)
5070 return;
5071
5072 /* Always enable nonspread source */
5073 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5074
5075 if (has_ck505)
5076 val |= DREF_NONSPREAD_CK505_ENABLE;
5077 else
5078 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5079
5080 if (has_panel) {
5081 val &= ~DREF_SSC_SOURCE_MASK;
5082 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005083
Keith Packard199e5d72011-09-22 12:01:57 -07005084 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005085 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005086 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005087 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005088 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005090
5091 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005093 POSTING_READ(PCH_DREF_CONTROL);
5094 udelay(200);
5095
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005096 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005097
5098 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005099 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005100 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005101 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005103 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005104 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005105 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005106 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005108
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005109 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005110 POSTING_READ(PCH_DREF_CONTROL);
5111 udelay(200);
5112 } else {
5113 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5114
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005115 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005116
5117 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005121 POSTING_READ(PCH_DREF_CONTROL);
5122 udelay(200);
5123
5124 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005125 val &= ~DREF_SSC_SOURCE_MASK;
5126 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005127
5128 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005130
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005131 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005132 POSTING_READ(PCH_DREF_CONTROL);
5133 udelay(200);
5134 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005135
5136 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005137}
5138
Paulo Zanonidde86e22012-12-01 12:04:25 -02005139/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5140static void lpt_init_pch_refclk(struct drm_device *dev)
5141{
5142 struct drm_i915_private *dev_priv = dev->dev_private;
5143 struct drm_mode_config *mode_config = &dev->mode_config;
5144 struct intel_encoder *encoder;
5145 bool has_vga = false;
5146 bool is_sdv = false;
5147 u32 tmp;
5148
5149 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5150 switch (encoder->type) {
5151 case INTEL_OUTPUT_ANALOG:
5152 has_vga = true;
5153 break;
5154 }
5155 }
5156
5157 if (!has_vga)
5158 return;
5159
Daniel Vetterc00db242013-01-22 15:33:27 +01005160 mutex_lock(&dev_priv->dpio_lock);
5161
Paulo Zanonidde86e22012-12-01 12:04:25 -02005162 /* XXX: Rip out SDV support once Haswell ships for real. */
5163 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5164 is_sdv = true;
5165
5166 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5167 tmp &= ~SBI_SSCCTL_DISABLE;
5168 tmp |= SBI_SSCCTL_PATHALT;
5169 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5170
5171 udelay(24);
5172
5173 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5174 tmp &= ~SBI_SSCCTL_PATHALT;
5175 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5176
5177 if (!is_sdv) {
5178 tmp = I915_READ(SOUTH_CHICKEN2);
5179 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5180 I915_WRITE(SOUTH_CHICKEN2, tmp);
5181
5182 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5183 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5184 DRM_ERROR("FDI mPHY reset assert timeout\n");
5185
5186 tmp = I915_READ(SOUTH_CHICKEN2);
5187 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5188 I915_WRITE(SOUTH_CHICKEN2, tmp);
5189
5190 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5191 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5192 100))
5193 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5194 }
5195
5196 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5197 tmp &= ~(0xFF << 24);
5198 tmp |= (0x12 << 24);
5199 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5200
Paulo Zanonidde86e22012-12-01 12:04:25 -02005201 if (is_sdv) {
5202 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5203 tmp |= 0x7FFF;
5204 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5205 }
5206
5207 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5208 tmp |= (1 << 11);
5209 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5210
5211 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5212 tmp |= (1 << 11);
5213 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5214
5215 if (is_sdv) {
5216 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5217 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5218 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5219
5220 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5221 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5222 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5223
5224 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5225 tmp |= (0x3F << 8);
5226 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5227
5228 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5229 tmp |= (0x3F << 8);
5230 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5231 }
5232
5233 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5234 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5235 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5236
5237 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5238 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5239 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5240
5241 if (!is_sdv) {
5242 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5243 tmp &= ~(7 << 13);
5244 tmp |= (5 << 13);
5245 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5246
5247 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5248 tmp &= ~(7 << 13);
5249 tmp |= (5 << 13);
5250 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5251 }
5252
5253 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5254 tmp &= ~0xFF;
5255 tmp |= 0x1C;
5256 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5257
5258 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5259 tmp &= ~0xFF;
5260 tmp |= 0x1C;
5261 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5262
5263 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5264 tmp &= ~(0xFF << 16);
5265 tmp |= (0x1C << 16);
5266 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5267
5268 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5269 tmp &= ~(0xFF << 16);
5270 tmp |= (0x1C << 16);
5271 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5272
5273 if (!is_sdv) {
5274 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5275 tmp |= (1 << 27);
5276 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5277
5278 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5279 tmp |= (1 << 27);
5280 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5281
5282 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5283 tmp &= ~(0xF << 28);
5284 tmp |= (4 << 28);
5285 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5286
5287 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5288 tmp &= ~(0xF << 28);
5289 tmp |= (4 << 28);
5290 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5291 }
5292
5293 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5294 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5295 tmp |= SBI_DBUFF0_ENABLE;
5296 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005297
5298 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005299}
5300
5301/*
5302 * Initialize reference clocks when the driver loads
5303 */
5304void intel_init_pch_refclk(struct drm_device *dev)
5305{
5306 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5307 ironlake_init_pch_refclk(dev);
5308 else if (HAS_PCH_LPT(dev))
5309 lpt_init_pch_refclk(dev);
5310}
5311
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005312static int ironlake_get_refclk(struct drm_crtc *crtc)
5313{
5314 struct drm_device *dev = crtc->dev;
5315 struct drm_i915_private *dev_priv = dev->dev_private;
5316 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005317 int num_connectors = 0;
5318 bool is_lvds = false;
5319
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005320 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005321 switch (encoder->type) {
5322 case INTEL_OUTPUT_LVDS:
5323 is_lvds = true;
5324 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005325 }
5326 num_connectors++;
5327 }
5328
5329 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5330 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005331 dev_priv->vbt.lvds_ssc_freq);
5332 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005333 }
5334
5335 return 120000;
5336}
5337
Daniel Vetter6ff93602013-04-19 11:24:36 +02005338static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005339{
5340 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5342 int pipe = intel_crtc->pipe;
5343 uint32_t val;
5344
Daniel Vetter78114072013-06-13 00:54:57 +02005345 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005346
Daniel Vetter965e0c42013-03-27 00:44:57 +01005347 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005348 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005349 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005350 break;
5351 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005352 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005353 break;
5354 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005355 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005356 break;
5357 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005358 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 break;
5360 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005361 /* Case prevented by intel_choose_pipe_bpp_dither. */
5362 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005363 }
5364
Daniel Vetterd8b32242013-04-25 17:54:44 +02005365 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005366 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5367
Daniel Vetter6ff93602013-04-19 11:24:36 +02005368 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005369 val |= PIPECONF_INTERLACED_ILK;
5370 else
5371 val |= PIPECONF_PROGRESSIVE;
5372
Daniel Vetter50f3b012013-03-27 00:44:56 +01005373 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005374 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005375
Paulo Zanonic8203562012-09-12 10:06:29 -03005376 I915_WRITE(PIPECONF(pipe), val);
5377 POSTING_READ(PIPECONF(pipe));
5378}
5379
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005380/*
5381 * Set up the pipe CSC unit.
5382 *
5383 * Currently only full range RGB to limited range RGB conversion
5384 * is supported, but eventually this should handle various
5385 * RGB<->YCbCr scenarios as well.
5386 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005387static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005388{
5389 struct drm_device *dev = crtc->dev;
5390 struct drm_i915_private *dev_priv = dev->dev_private;
5391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5392 int pipe = intel_crtc->pipe;
5393 uint16_t coeff = 0x7800; /* 1.0 */
5394
5395 /*
5396 * TODO: Check what kind of values actually come out of the pipe
5397 * with these coeff/postoff values and adjust to get the best
5398 * accuracy. Perhaps we even need to take the bpc value into
5399 * consideration.
5400 */
5401
Daniel Vetter50f3b012013-03-27 00:44:56 +01005402 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005403 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5404
5405 /*
5406 * GY/GU and RY/RU should be the other way around according
5407 * to BSpec, but reality doesn't agree. Just set them up in
5408 * a way that results in the correct picture.
5409 */
5410 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5411 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5412
5413 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5414 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5415
5416 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5417 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5418
5419 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5420 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5421 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5422
5423 if (INTEL_INFO(dev)->gen > 6) {
5424 uint16_t postoff = 0;
5425
Daniel Vetter50f3b012013-03-27 00:44:56 +01005426 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005427 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5428
5429 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5430 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5431 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5432
5433 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5434 } else {
5435 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5436
Daniel Vetter50f3b012013-03-27 00:44:56 +01005437 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005438 mode |= CSC_BLACK_SCREEN_OFFSET;
5439
5440 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5441 }
5442}
5443
Daniel Vetter6ff93602013-04-19 11:24:36 +02005444static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005445{
5446 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005448 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005449 uint32_t val;
5450
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005451 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005452
5453 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005454 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005455 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5456
5457 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005458 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005459 val |= PIPECONF_INTERLACED_ILK;
5460 else
5461 val |= PIPECONF_PROGRESSIVE;
5462
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005463 I915_WRITE(PIPECONF(cpu_transcoder), val);
5464 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005465}
5466
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005467static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005468 intel_clock_t *clock,
5469 bool *has_reduced_clock,
5470 intel_clock_t *reduced_clock)
5471{
5472 struct drm_device *dev = crtc->dev;
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 struct intel_encoder *intel_encoder;
5475 int refclk;
5476 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005477 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005478
5479 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5480 switch (intel_encoder->type) {
5481 case INTEL_OUTPUT_LVDS:
5482 is_lvds = true;
5483 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005484 }
5485 }
5486
5487 refclk = ironlake_get_refclk(crtc);
5488
5489 /*
5490 * Returns a set of divisors for the desired target clock with the given
5491 * refclk, or FALSE. The returned values represent the clock equation:
5492 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5493 */
5494 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005495 ret = dev_priv->display.find_dpll(limit, crtc,
5496 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005497 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005498 if (!ret)
5499 return false;
5500
5501 if (is_lvds && dev_priv->lvds_downclock_avail) {
5502 /*
5503 * Ensure we match the reduced clock's P to the target clock.
5504 * If the clocks don't match, we can't switch the display clock
5505 * by using the FP0/FP1. In such case we will disable the LVDS
5506 * downclock feature.
5507 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005508 *has_reduced_clock =
5509 dev_priv->display.find_dpll(limit, crtc,
5510 dev_priv->lvds_downclock,
5511 refclk, clock,
5512 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005513 }
5514
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005515 return true;
5516}
5517
Daniel Vetter01a415f2012-10-27 15:58:40 +02005518static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5519{
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 uint32_t temp;
5522
5523 temp = I915_READ(SOUTH_CHICKEN1);
5524 if (temp & FDI_BC_BIFURCATION_SELECT)
5525 return;
5526
5527 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5528 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5529
5530 temp |= FDI_BC_BIFURCATION_SELECT;
5531 DRM_DEBUG_KMS("enabling fdi C rx\n");
5532 I915_WRITE(SOUTH_CHICKEN1, temp);
5533 POSTING_READ(SOUTH_CHICKEN1);
5534}
5535
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005536static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5537{
5538 struct drm_device *dev = intel_crtc->base.dev;
5539 struct drm_i915_private *dev_priv = dev->dev_private;
5540
5541 switch (intel_crtc->pipe) {
5542 case PIPE_A:
5543 break;
5544 case PIPE_B:
5545 if (intel_crtc->config.fdi_lanes > 2)
5546 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5547 else
5548 cpt_enable_fdi_bc_bifurcation(dev);
5549
5550 break;
5551 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005552 cpt_enable_fdi_bc_bifurcation(dev);
5553
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005554 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005555 default:
5556 BUG();
5557 }
5558}
5559
Paulo Zanonid4b19312012-11-29 11:29:32 -02005560int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5561{
5562 /*
5563 * Account for spread spectrum to avoid
5564 * oversubscribing the link. Max center spread
5565 * is 2.5%; use 5% for safety's sake.
5566 */
5567 u32 bps = target_clock * bpp * 21 / 20;
5568 return bps / (link_bw * 8) + 1;
5569}
5570
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005571static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5572{
5573 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5574}
5575
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005576static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005577 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005578 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005579{
5580 struct drm_crtc *crtc = &intel_crtc->base;
5581 struct drm_device *dev = crtc->dev;
5582 struct drm_i915_private *dev_priv = dev->dev_private;
5583 struct intel_encoder *intel_encoder;
5584 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005585 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005586 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005587
5588 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5589 switch (intel_encoder->type) {
5590 case INTEL_OUTPUT_LVDS:
5591 is_lvds = true;
5592 break;
5593 case INTEL_OUTPUT_SDVO:
5594 case INTEL_OUTPUT_HDMI:
5595 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005596 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005597 }
5598
5599 num_connectors++;
5600 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005601
Chris Wilsonc1858122010-12-03 21:35:48 +00005602 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005603 factor = 21;
5604 if (is_lvds) {
5605 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005606 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005607 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005608 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005609 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005610 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005611
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005612 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005613 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005614
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005615 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5616 *fp2 |= FP_CB_TUNE;
5617
Chris Wilson5eddb702010-09-11 13:48:45 +01005618 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005619
Eric Anholta07d6782011-03-30 13:01:08 -07005620 if (is_lvds)
5621 dpll |= DPLLB_MODE_LVDS;
5622 else
5623 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005624
Daniel Vetteref1b4602013-06-01 17:17:04 +02005625 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5626 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005627
5628 if (is_sdvo)
5629 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005630 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005631 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005632
Eric Anholta07d6782011-03-30 13:01:08 -07005633 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005634 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005635 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005636 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005637
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005638 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005639 case 5:
5640 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5641 break;
5642 case 7:
5643 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5644 break;
5645 case 10:
5646 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5647 break;
5648 case 14:
5649 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5650 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 }
5652
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005653 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005654 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 else
5656 dpll |= PLL_REF_INPUT_DREFCLK;
5657
Daniel Vetter959e16d2013-06-05 13:34:21 +02005658 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005659}
5660
Jesse Barnes79e53942008-11-07 14:24:08 -08005661static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005662 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005663 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005664{
5665 struct drm_device *dev = crtc->dev;
5666 struct drm_i915_private *dev_priv = dev->dev_private;
5667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5668 int pipe = intel_crtc->pipe;
5669 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005670 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005671 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005672 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005673 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005674 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005675 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005676 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005677 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005678
5679 for_each_encoder_on_crtc(dev, crtc, encoder) {
5680 switch (encoder->type) {
5681 case INTEL_OUTPUT_LVDS:
5682 is_lvds = true;
5683 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005684 }
5685
5686 num_connectors++;
5687 }
5688
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005689 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5690 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5691
Daniel Vetterff9a6752013-06-01 17:16:21 +02005692 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005693 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005694 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005695 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5696 return -EINVAL;
5697 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005698 /* Compat-code for transition, will disappear. */
5699 if (!intel_crtc->config.clock_set) {
5700 intel_crtc->config.dpll.n = clock.n;
5701 intel_crtc->config.dpll.m1 = clock.m1;
5702 intel_crtc->config.dpll.m2 = clock.m2;
5703 intel_crtc->config.dpll.p1 = clock.p1;
5704 intel_crtc->config.dpll.p2 = clock.p2;
5705 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005706
5707 /* Ensure that the cursor is valid for the new mode before changing... */
5708 intel_crtc_update_cursor(crtc, true);
5709
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005710 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005711 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005712 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005713 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005714 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005715
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005716 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005717 &fp, &reduced_clock,
5718 has_reduced_clock ? &fp2 : NULL);
5719
Daniel Vetter959e16d2013-06-05 13:34:21 +02005720 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005721 intel_crtc->config.dpll_hw_state.fp0 = fp;
5722 if (has_reduced_clock)
5723 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5724 else
5725 intel_crtc->config.dpll_hw_state.fp1 = fp;
5726
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005727 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005728 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005729 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5730 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005731 return -EINVAL;
5732 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005733 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005734 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005735
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005736 if (intel_crtc->config.has_dp_encoder)
5737 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005738
Daniel Vetterdafd2262012-11-26 17:22:07 +01005739 for_each_encoder_on_crtc(dev, crtc, encoder)
5740 if (encoder->pre_pll_enable)
5741 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005742
Daniel Vettere2b78262013-06-07 23:10:03 +02005743 intel_crtc->lowfreq_avail = false;
5744
5745 if (intel_crtc->config.has_pch_encoder) {
5746 pll = intel_crtc_to_shared_dpll(intel_crtc);
5747
Daniel Vettere9a632a2013-06-05 13:34:13 +02005748 I915_WRITE(PCH_DPLL(pll->id), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005749
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005750 /* Wait for the clocks to stabilize. */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005751 POSTING_READ(PCH_DPLL(pll->id));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005752 udelay(150);
5753
Eric Anholt8febb292011-03-30 13:01:07 -07005754 /* The pixel multiplier can only be updated once the
5755 * DPLL is enabled and the clocks are stable.
5756 *
5757 * So write it again.
5758 */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005759 I915_WRITE(PCH_DPLL(pll->id), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005760
Jesse Barnes4b645f12011-10-12 09:51:31 -07005761 if (is_lvds && has_reduced_clock && i915_powersave) {
Daniel Vettere9a632a2013-06-05 13:34:13 +02005762 I915_WRITE(PCH_FP1(pll->id), fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005763 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005764 } else {
Daniel Vettere9a632a2013-06-05 13:34:13 +02005765 I915_WRITE(PCH_FP1(pll->id), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005766 }
5767 }
5768
Daniel Vetter8a654f32013-06-01 17:16:22 +02005769 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005770
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005771 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005772 intel_cpu_transcoder_set_m_n(intel_crtc,
5773 &intel_crtc->config.fdi_m_n);
5774 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005775
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005776 if (IS_IVYBRIDGE(dev))
5777 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005778
Daniel Vetter6ff93602013-04-19 11:24:36 +02005779 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005780
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005781 /* Set up the display plane register */
5782 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005783 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005784
Daniel Vetter94352cf2012-07-05 22:51:56 +02005785 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005786
5787 intel_update_watermarks(dev);
5788
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005789 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005790}
5791
Daniel Vetter72419202013-04-04 13:28:53 +02005792static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5793 struct intel_crtc_config *pipe_config)
5794{
5795 struct drm_device *dev = crtc->base.dev;
5796 struct drm_i915_private *dev_priv = dev->dev_private;
5797 enum transcoder transcoder = pipe_config->cpu_transcoder;
5798
5799 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5800 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5801 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5802 & ~TU_SIZE_MASK;
5803 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5804 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5805 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5806}
5807
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005808static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5809 struct intel_crtc_config *pipe_config)
5810{
5811 struct drm_device *dev = crtc->base.dev;
5812 struct drm_i915_private *dev_priv = dev->dev_private;
5813 uint32_t tmp;
5814
5815 tmp = I915_READ(PF_CTL(crtc->pipe));
5816
5817 if (tmp & PF_ENABLE) {
5818 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5819 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005820
5821 /* We currently do not free assignements of panel fitters on
5822 * ivb/hsw (since we don't use the higher upscaling modes which
5823 * differentiates them) so just WARN about this case for now. */
5824 if (IS_GEN7(dev)) {
5825 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5826 PF_PIPE_SEL_IVB(crtc->pipe));
5827 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005828 }
5829}
5830
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005831static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5832 struct intel_crtc_config *pipe_config)
5833{
5834 struct drm_device *dev = crtc->base.dev;
5835 struct drm_i915_private *dev_priv = dev->dev_private;
5836 uint32_t tmp;
5837
Daniel Vettereccb1402013-05-22 00:50:22 +02005838 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005839 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005840
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005841 tmp = I915_READ(PIPECONF(crtc->pipe));
5842 if (!(tmp & PIPECONF_ENABLE))
5843 return false;
5844
Daniel Vetterab9412b2013-05-03 11:49:46 +02005845 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005846 struct intel_shared_dpll *pll;
5847
Daniel Vetter88adfff2013-03-28 10:42:01 +01005848 pipe_config->has_pch_encoder = true;
5849
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005850 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5851 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5852 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005853
5854 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005855
5856 /* XXX: Can't properly read out the pch dpll pixel multiplier
5857 * since we don't have state tracking for pch clocks yet. */
5858 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005859
5860 if (HAS_PCH_IBX(dev_priv->dev)) {
5861 pipe_config->shared_dpll = crtc->pipe;
5862 } else {
5863 tmp = I915_READ(PCH_DPLL_SEL);
5864 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5865 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5866 else
5867 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5868 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005869
5870 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5871
5872 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5873 &pipe_config->dpll_hw_state));
Daniel Vetter6c49f242013-06-06 12:45:25 +02005874 } else {
5875 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005876 }
5877
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005878 intel_get_pipe_timings(crtc, pipe_config);
5879
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005880 ironlake_get_pfit_config(crtc, pipe_config);
5881
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005882 return true;
5883}
5884
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005885static void haswell_modeset_global_resources(struct drm_device *dev)
5886{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005887 bool enable = false;
5888 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005889
5890 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005891 if (!crtc->base.enabled)
5892 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005893
Daniel Vettere7a639c2013-05-31 17:49:17 +02005894 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5895 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005896 enable = true;
5897 }
5898
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005899 intel_set_power_well(dev, enable);
5900}
5901
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005902static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005903 int x, int y,
5904 struct drm_framebuffer *fb)
5905{
5906 struct drm_device *dev = crtc->dev;
5907 struct drm_i915_private *dev_priv = dev->dev_private;
5908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005909 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005910 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005911
Daniel Vetterff9a6752013-06-01 17:16:21 +02005912 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005913 return -EINVAL;
5914
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005915 /* Ensure that the cursor is valid for the new mode before changing... */
5916 intel_crtc_update_cursor(crtc, true);
5917
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005918 if (intel_crtc->config.has_dp_encoder)
5919 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005920
5921 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005922
Daniel Vetter8a654f32013-06-01 17:16:22 +02005923 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005924
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005925 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005926 intel_cpu_transcoder_set_m_n(intel_crtc,
5927 &intel_crtc->config.fdi_m_n);
5928 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005929
Daniel Vetter6ff93602013-04-19 11:24:36 +02005930 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005931
Daniel Vetter50f3b012013-03-27 00:44:56 +01005932 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005933
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005934 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005935 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005936 POSTING_READ(DSPCNTR(plane));
5937
5938 ret = intel_pipe_set_base(crtc, x, y, fb);
5939
5940 intel_update_watermarks(dev);
5941
Jesse Barnes79e53942008-11-07 14:24:08 -08005942 return ret;
5943}
5944
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005945static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5946 struct intel_crtc_config *pipe_config)
5947{
5948 struct drm_device *dev = crtc->base.dev;
5949 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005950 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005951 uint32_t tmp;
5952
Daniel Vettereccb1402013-05-22 00:50:22 +02005953 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005954 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5955
Daniel Vettereccb1402013-05-22 00:50:22 +02005956 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5957 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5958 enum pipe trans_edp_pipe;
5959 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5960 default:
5961 WARN(1, "unknown pipe linked to edp transcoder\n");
5962 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5963 case TRANS_DDI_EDP_INPUT_A_ON:
5964 trans_edp_pipe = PIPE_A;
5965 break;
5966 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5967 trans_edp_pipe = PIPE_B;
5968 break;
5969 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5970 trans_edp_pipe = PIPE_C;
5971 break;
5972 }
5973
5974 if (trans_edp_pipe == crtc->pipe)
5975 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5976 }
5977
Paulo Zanonib97186f2013-05-03 12:15:36 -03005978 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005979 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005980 return false;
5981
Daniel Vettereccb1402013-05-22 00:50:22 +02005982 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005983 if (!(tmp & PIPECONF_ENABLE))
5984 return false;
5985
Daniel Vetter88adfff2013-03-28 10:42:01 +01005986 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005987 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005988 * DDI E. So just check whether this pipe is wired to DDI E and whether
5989 * the PCH transcoder is on.
5990 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005991 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005992 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005993 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005994 pipe_config->has_pch_encoder = true;
5995
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005996 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5997 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5998 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005999
6000 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006001 }
6002
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006003 intel_get_pipe_timings(crtc, pipe_config);
6004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006005 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6006 if (intel_display_power_enabled(dev, pfit_domain))
6007 ironlake_get_pfit_config(crtc, pipe_config);
6008
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006009 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6010 (I915_READ(IPS_CTL) & IPS_ENABLE);
6011
Daniel Vetter6c49f242013-06-06 12:45:25 +02006012 pipe_config->pixel_multiplier = 1;
6013
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006014 return true;
6015}
6016
Eric Anholtf564048e2011-03-30 13:01:02 -07006017static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006018 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006019 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006020{
6021 struct drm_device *dev = crtc->dev;
6022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006023 struct drm_encoder_helper_funcs *encoder_funcs;
6024 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006026 struct drm_display_mode *adjusted_mode =
6027 &intel_crtc->config.adjusted_mode;
6028 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006029 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006030 int ret;
6031
Eric Anholt0b701d22011-03-30 13:01:03 -07006032 drm_vblank_pre_modeset(dev, pipe);
6033
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006034 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6035
Jesse Barnes79e53942008-11-07 14:24:08 -08006036 drm_vblank_post_modeset(dev, pipe);
6037
Daniel Vetter9256aa12012-10-31 19:26:13 +01006038 if (ret != 0)
6039 return ret;
6040
6041 for_each_encoder_on_crtc(dev, crtc, encoder) {
6042 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6043 encoder->base.base.id,
6044 drm_get_encoder_name(&encoder->base),
6045 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006046 if (encoder->mode_set) {
6047 encoder->mode_set(encoder);
6048 } else {
6049 encoder_funcs = encoder->base.helper_private;
6050 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6051 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006052 }
6053
6054 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006055}
6056
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006057static bool intel_eld_uptodate(struct drm_connector *connector,
6058 int reg_eldv, uint32_t bits_eldv,
6059 int reg_elda, uint32_t bits_elda,
6060 int reg_edid)
6061{
6062 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6063 uint8_t *eld = connector->eld;
6064 uint32_t i;
6065
6066 i = I915_READ(reg_eldv);
6067 i &= bits_eldv;
6068
6069 if (!eld[0])
6070 return !i;
6071
6072 if (!i)
6073 return false;
6074
6075 i = I915_READ(reg_elda);
6076 i &= ~bits_elda;
6077 I915_WRITE(reg_elda, i);
6078
6079 for (i = 0; i < eld[2]; i++)
6080 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6081 return false;
6082
6083 return true;
6084}
6085
Wu Fengguange0dac652011-09-05 14:25:34 +08006086static void g4x_write_eld(struct drm_connector *connector,
6087 struct drm_crtc *crtc)
6088{
6089 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6090 uint8_t *eld = connector->eld;
6091 uint32_t eldv;
6092 uint32_t len;
6093 uint32_t i;
6094
6095 i = I915_READ(G4X_AUD_VID_DID);
6096
6097 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6098 eldv = G4X_ELDV_DEVCL_DEVBLC;
6099 else
6100 eldv = G4X_ELDV_DEVCTG;
6101
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006102 if (intel_eld_uptodate(connector,
6103 G4X_AUD_CNTL_ST, eldv,
6104 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6105 G4X_HDMIW_HDMIEDID))
6106 return;
6107
Wu Fengguange0dac652011-09-05 14:25:34 +08006108 i = I915_READ(G4X_AUD_CNTL_ST);
6109 i &= ~(eldv | G4X_ELD_ADDR);
6110 len = (i >> 9) & 0x1f; /* ELD buffer size */
6111 I915_WRITE(G4X_AUD_CNTL_ST, i);
6112
6113 if (!eld[0])
6114 return;
6115
6116 len = min_t(uint8_t, eld[2], len);
6117 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6118 for (i = 0; i < len; i++)
6119 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6120
6121 i = I915_READ(G4X_AUD_CNTL_ST);
6122 i |= eldv;
6123 I915_WRITE(G4X_AUD_CNTL_ST, i);
6124}
6125
Wang Xingchao83358c852012-08-16 22:43:37 +08006126static void haswell_write_eld(struct drm_connector *connector,
6127 struct drm_crtc *crtc)
6128{
6129 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6130 uint8_t *eld = connector->eld;
6131 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006133 uint32_t eldv;
6134 uint32_t i;
6135 int len;
6136 int pipe = to_intel_crtc(crtc)->pipe;
6137 int tmp;
6138
6139 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6140 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6141 int aud_config = HSW_AUD_CFG(pipe);
6142 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6143
6144
6145 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6146
6147 /* Audio output enable */
6148 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6149 tmp = I915_READ(aud_cntrl_st2);
6150 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6151 I915_WRITE(aud_cntrl_st2, tmp);
6152
6153 /* Wait for 1 vertical blank */
6154 intel_wait_for_vblank(dev, pipe);
6155
6156 /* Set ELD valid state */
6157 tmp = I915_READ(aud_cntrl_st2);
6158 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6159 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6160 I915_WRITE(aud_cntrl_st2, tmp);
6161 tmp = I915_READ(aud_cntrl_st2);
6162 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6163
6164 /* Enable HDMI mode */
6165 tmp = I915_READ(aud_config);
6166 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6167 /* clear N_programing_enable and N_value_index */
6168 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6169 I915_WRITE(aud_config, tmp);
6170
6171 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6172
6173 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006174 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006175
6176 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6177 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6178 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6179 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6180 } else
6181 I915_WRITE(aud_config, 0);
6182
6183 if (intel_eld_uptodate(connector,
6184 aud_cntrl_st2, eldv,
6185 aud_cntl_st, IBX_ELD_ADDRESS,
6186 hdmiw_hdmiedid))
6187 return;
6188
6189 i = I915_READ(aud_cntrl_st2);
6190 i &= ~eldv;
6191 I915_WRITE(aud_cntrl_st2, i);
6192
6193 if (!eld[0])
6194 return;
6195
6196 i = I915_READ(aud_cntl_st);
6197 i &= ~IBX_ELD_ADDRESS;
6198 I915_WRITE(aud_cntl_st, i);
6199 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6200 DRM_DEBUG_DRIVER("port num:%d\n", i);
6201
6202 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6203 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6204 for (i = 0; i < len; i++)
6205 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6206
6207 i = I915_READ(aud_cntrl_st2);
6208 i |= eldv;
6209 I915_WRITE(aud_cntrl_st2, i);
6210
6211}
6212
Wu Fengguange0dac652011-09-05 14:25:34 +08006213static void ironlake_write_eld(struct drm_connector *connector,
6214 struct drm_crtc *crtc)
6215{
6216 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6217 uint8_t *eld = connector->eld;
6218 uint32_t eldv;
6219 uint32_t i;
6220 int len;
6221 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006222 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006223 int aud_cntl_st;
6224 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006225 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006226
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006227 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006228 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6229 aud_config = IBX_AUD_CFG(pipe);
6230 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006231 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006232 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006233 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6234 aud_config = CPT_AUD_CFG(pipe);
6235 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006236 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006237 }
6238
Wang Xingchao9b138a82012-08-09 16:52:18 +08006239 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006240
6241 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006242 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006243 if (!i) {
6244 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6245 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006246 eldv = IBX_ELD_VALIDB;
6247 eldv |= IBX_ELD_VALIDB << 4;
6248 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006249 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006250 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006251 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006252 }
6253
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006254 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6255 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6256 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006257 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6258 } else
6259 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006260
6261 if (intel_eld_uptodate(connector,
6262 aud_cntrl_st2, eldv,
6263 aud_cntl_st, IBX_ELD_ADDRESS,
6264 hdmiw_hdmiedid))
6265 return;
6266
Wu Fengguange0dac652011-09-05 14:25:34 +08006267 i = I915_READ(aud_cntrl_st2);
6268 i &= ~eldv;
6269 I915_WRITE(aud_cntrl_st2, i);
6270
6271 if (!eld[0])
6272 return;
6273
Wu Fengguange0dac652011-09-05 14:25:34 +08006274 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006275 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006276 I915_WRITE(aud_cntl_st, i);
6277
6278 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6279 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6280 for (i = 0; i < len; i++)
6281 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6282
6283 i = I915_READ(aud_cntrl_st2);
6284 i |= eldv;
6285 I915_WRITE(aud_cntrl_st2, i);
6286}
6287
6288void intel_write_eld(struct drm_encoder *encoder,
6289 struct drm_display_mode *mode)
6290{
6291 struct drm_crtc *crtc = encoder->crtc;
6292 struct drm_connector *connector;
6293 struct drm_device *dev = encoder->dev;
6294 struct drm_i915_private *dev_priv = dev->dev_private;
6295
6296 connector = drm_select_eld(encoder, mode);
6297 if (!connector)
6298 return;
6299
6300 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6301 connector->base.id,
6302 drm_get_connector_name(connector),
6303 connector->encoder->base.id,
6304 drm_get_encoder_name(connector->encoder));
6305
6306 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6307
6308 if (dev_priv->display.write_eld)
6309 dev_priv->display.write_eld(connector, crtc);
6310}
6311
Jesse Barnes79e53942008-11-07 14:24:08 -08006312/** Loads the palette/gamma unit for the CRTC with the prepared values */
6313void intel_crtc_load_lut(struct drm_crtc *crtc)
6314{
6315 struct drm_device *dev = crtc->dev;
6316 struct drm_i915_private *dev_priv = dev->dev_private;
6317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006318 enum pipe pipe = intel_crtc->pipe;
6319 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006320 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006321 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006322
6323 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006324 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006325 return;
6326
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006327 if (!HAS_PCH_SPLIT(dev_priv->dev))
6328 assert_pll_enabled(dev_priv, pipe);
6329
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006330 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006331 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006332 palreg = LGC_PALETTE(pipe);
6333
6334 /* Workaround : Do not read or write the pipe palette/gamma data while
6335 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6336 */
6337 if (intel_crtc->config.ips_enabled &&
6338 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6339 GAMMA_MODE_MODE_SPLIT)) {
6340 hsw_disable_ips(intel_crtc);
6341 reenable_ips = true;
6342 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006343
Jesse Barnes79e53942008-11-07 14:24:08 -08006344 for (i = 0; i < 256; i++) {
6345 I915_WRITE(palreg + 4 * i,
6346 (intel_crtc->lut_r[i] << 16) |
6347 (intel_crtc->lut_g[i] << 8) |
6348 intel_crtc->lut_b[i]);
6349 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006350
6351 if (reenable_ips)
6352 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006353}
6354
Chris Wilson560b85b2010-08-07 11:01:38 +01006355static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6356{
6357 struct drm_device *dev = crtc->dev;
6358 struct drm_i915_private *dev_priv = dev->dev_private;
6359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6360 bool visible = base != 0;
6361 u32 cntl;
6362
6363 if (intel_crtc->cursor_visible == visible)
6364 return;
6365
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006366 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006367 if (visible) {
6368 /* On these chipsets we can only modify the base whilst
6369 * the cursor is disabled.
6370 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006371 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006372
6373 cntl &= ~(CURSOR_FORMAT_MASK);
6374 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6375 cntl |= CURSOR_ENABLE |
6376 CURSOR_GAMMA_ENABLE |
6377 CURSOR_FORMAT_ARGB;
6378 } else
6379 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006380 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006381
6382 intel_crtc->cursor_visible = visible;
6383}
6384
6385static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6386{
6387 struct drm_device *dev = crtc->dev;
6388 struct drm_i915_private *dev_priv = dev->dev_private;
6389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6390 int pipe = intel_crtc->pipe;
6391 bool visible = base != 0;
6392
6393 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006394 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006395 if (base) {
6396 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6397 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6398 cntl |= pipe << 28; /* Connect to correct pipe */
6399 } else {
6400 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6401 cntl |= CURSOR_MODE_DISABLE;
6402 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006403 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006404
6405 intel_crtc->cursor_visible = visible;
6406 }
6407 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006408 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006409}
6410
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006411static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6412{
6413 struct drm_device *dev = crtc->dev;
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6416 int pipe = intel_crtc->pipe;
6417 bool visible = base != 0;
6418
6419 if (intel_crtc->cursor_visible != visible) {
6420 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6421 if (base) {
6422 cntl &= ~CURSOR_MODE;
6423 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6424 } else {
6425 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6426 cntl |= CURSOR_MODE_DISABLE;
6427 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006428 if (IS_HASWELL(dev))
6429 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006430 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6431
6432 intel_crtc->cursor_visible = visible;
6433 }
6434 /* and commit changes on next vblank */
6435 I915_WRITE(CURBASE_IVB(pipe), base);
6436}
6437
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006438/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006439static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6440 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006441{
6442 struct drm_device *dev = crtc->dev;
6443 struct drm_i915_private *dev_priv = dev->dev_private;
6444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6445 int pipe = intel_crtc->pipe;
6446 int x = intel_crtc->cursor_x;
6447 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006448 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006449 bool visible;
6450
6451 pos = 0;
6452
Chris Wilson6b383a72010-09-13 13:54:26 +01006453 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006454 base = intel_crtc->cursor_addr;
6455 if (x > (int) crtc->fb->width)
6456 base = 0;
6457
6458 if (y > (int) crtc->fb->height)
6459 base = 0;
6460 } else
6461 base = 0;
6462
6463 if (x < 0) {
6464 if (x + intel_crtc->cursor_width < 0)
6465 base = 0;
6466
6467 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6468 x = -x;
6469 }
6470 pos |= x << CURSOR_X_SHIFT;
6471
6472 if (y < 0) {
6473 if (y + intel_crtc->cursor_height < 0)
6474 base = 0;
6475
6476 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6477 y = -y;
6478 }
6479 pos |= y << CURSOR_Y_SHIFT;
6480
6481 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006482 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006483 return;
6484
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006485 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006486 I915_WRITE(CURPOS_IVB(pipe), pos);
6487 ivb_update_cursor(crtc, base);
6488 } else {
6489 I915_WRITE(CURPOS(pipe), pos);
6490 if (IS_845G(dev) || IS_I865G(dev))
6491 i845_update_cursor(crtc, base);
6492 else
6493 i9xx_update_cursor(crtc, base);
6494 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006495}
6496
Jesse Barnes79e53942008-11-07 14:24:08 -08006497static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006498 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 uint32_t handle,
6500 uint32_t width, uint32_t height)
6501{
6502 struct drm_device *dev = crtc->dev;
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006505 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006506 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006507 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
Jesse Barnes79e53942008-11-07 14:24:08 -08006509 /* if we want to turn off the cursor ignore width and height */
6510 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006511 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006512 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006513 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006514 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006515 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 }
6517
6518 /* Currently we only support 64x64 cursors */
6519 if (width != 64 || height != 64) {
6520 DRM_ERROR("we currently only support 64x64 cursors\n");
6521 return -EINVAL;
6522 }
6523
Chris Wilson05394f32010-11-08 19:18:58 +00006524 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006525 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 return -ENOENT;
6527
Chris Wilson05394f32010-11-08 19:18:58 +00006528 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006529 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006530 ret = -ENOMEM;
6531 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 }
6533
Dave Airlie71acb5e2008-12-30 20:31:46 +10006534 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006535 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006536 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006537 unsigned alignment;
6538
Chris Wilsond9e86c02010-11-10 16:40:20 +00006539 if (obj->tiling_mode) {
6540 DRM_ERROR("cursor cannot be tiled\n");
6541 ret = -EINVAL;
6542 goto fail_locked;
6543 }
6544
Chris Wilson693db182013-03-05 14:52:39 +00006545 /* Note that the w/a also requires 2 PTE of padding following
6546 * the bo. We currently fill all unused PTE with the shadow
6547 * page and so we should always have valid PTE following the
6548 * cursor preventing the VT-d warning.
6549 */
6550 alignment = 0;
6551 if (need_vtd_wa(dev))
6552 alignment = 64*1024;
6553
6554 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006555 if (ret) {
6556 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006557 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006558 }
6559
Chris Wilsond9e86c02010-11-10 16:40:20 +00006560 ret = i915_gem_object_put_fence(obj);
6561 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006562 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006563 goto fail_unpin;
6564 }
6565
Chris Wilson05394f32010-11-08 19:18:58 +00006566 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006567 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006568 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006569 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006570 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6571 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006572 if (ret) {
6573 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006574 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006575 }
Chris Wilson05394f32010-11-08 19:18:58 +00006576 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006577 }
6578
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006579 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006580 I915_WRITE(CURSIZE, (height << 12) | width);
6581
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006582 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006583 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006584 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006585 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006586 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6587 } else
6588 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006589 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006590 }
Jesse Barnes80824002009-09-10 15:28:06 -07006591
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006592 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006593
6594 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006595 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006596 intel_crtc->cursor_width = width;
6597 intel_crtc->cursor_height = height;
6598
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006599 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006600
Jesse Barnes79e53942008-11-07 14:24:08 -08006601 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006602fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006603 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006604fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006605 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006606fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006607 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006608 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006609}
6610
6611static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6612{
Jesse Barnes79e53942008-11-07 14:24:08 -08006613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006614
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006615 intel_crtc->cursor_x = x;
6616 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006617
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006618 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006619
6620 return 0;
6621}
6622
6623/** Sets the color ramps on behalf of RandR */
6624void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6625 u16 blue, int regno)
6626{
6627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6628
6629 intel_crtc->lut_r[regno] = red >> 8;
6630 intel_crtc->lut_g[regno] = green >> 8;
6631 intel_crtc->lut_b[regno] = blue >> 8;
6632}
6633
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006634void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6635 u16 *blue, int regno)
6636{
6637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6638
6639 *red = intel_crtc->lut_r[regno] << 8;
6640 *green = intel_crtc->lut_g[regno] << 8;
6641 *blue = intel_crtc->lut_b[regno] << 8;
6642}
6643
Jesse Barnes79e53942008-11-07 14:24:08 -08006644static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006645 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006646{
James Simmons72034252010-08-03 01:33:19 +01006647 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006649
James Simmons72034252010-08-03 01:33:19 +01006650 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006651 intel_crtc->lut_r[i] = red[i] >> 8;
6652 intel_crtc->lut_g[i] = green[i] >> 8;
6653 intel_crtc->lut_b[i] = blue[i] >> 8;
6654 }
6655
6656 intel_crtc_load_lut(crtc);
6657}
6658
Jesse Barnes79e53942008-11-07 14:24:08 -08006659/* VESA 640x480x72Hz mode to set on the pipe */
6660static struct drm_display_mode load_detect_mode = {
6661 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6662 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6663};
6664
Chris Wilsond2dff872011-04-19 08:36:26 +01006665static struct drm_framebuffer *
6666intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006667 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006668 struct drm_i915_gem_object *obj)
6669{
6670 struct intel_framebuffer *intel_fb;
6671 int ret;
6672
6673 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6674 if (!intel_fb) {
6675 drm_gem_object_unreference_unlocked(&obj->base);
6676 return ERR_PTR(-ENOMEM);
6677 }
6678
6679 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6680 if (ret) {
6681 drm_gem_object_unreference_unlocked(&obj->base);
6682 kfree(intel_fb);
6683 return ERR_PTR(ret);
6684 }
6685
6686 return &intel_fb->base;
6687}
6688
6689static u32
6690intel_framebuffer_pitch_for_width(int width, int bpp)
6691{
6692 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6693 return ALIGN(pitch, 64);
6694}
6695
6696static u32
6697intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6698{
6699 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6700 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6701}
6702
6703static struct drm_framebuffer *
6704intel_framebuffer_create_for_mode(struct drm_device *dev,
6705 struct drm_display_mode *mode,
6706 int depth, int bpp)
6707{
6708 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006709 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006710
6711 obj = i915_gem_alloc_object(dev,
6712 intel_framebuffer_size_for_mode(mode, bpp));
6713 if (obj == NULL)
6714 return ERR_PTR(-ENOMEM);
6715
6716 mode_cmd.width = mode->hdisplay;
6717 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006718 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6719 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006720 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006721
6722 return intel_framebuffer_create(dev, &mode_cmd, obj);
6723}
6724
6725static struct drm_framebuffer *
6726mode_fits_in_fbdev(struct drm_device *dev,
6727 struct drm_display_mode *mode)
6728{
6729 struct drm_i915_private *dev_priv = dev->dev_private;
6730 struct drm_i915_gem_object *obj;
6731 struct drm_framebuffer *fb;
6732
6733 if (dev_priv->fbdev == NULL)
6734 return NULL;
6735
6736 obj = dev_priv->fbdev->ifb.obj;
6737 if (obj == NULL)
6738 return NULL;
6739
6740 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006741 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6742 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006743 return NULL;
6744
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006745 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006746 return NULL;
6747
6748 return fb;
6749}
6750
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006751bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006752 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006753 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006754{
6755 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006756 struct intel_encoder *intel_encoder =
6757 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006759 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 struct drm_crtc *crtc = NULL;
6761 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006762 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006763 int i = -1;
6764
Chris Wilsond2dff872011-04-19 08:36:26 +01006765 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6766 connector->base.id, drm_get_connector_name(connector),
6767 encoder->base.id, drm_get_encoder_name(encoder));
6768
Jesse Barnes79e53942008-11-07 14:24:08 -08006769 /*
6770 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006771 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006772 * - if the connector already has an assigned crtc, use it (but make
6773 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006774 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006775 * - try to find the first unused crtc that can drive this connector,
6776 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 */
6778
6779 /* See if we already have a CRTC for this connector */
6780 if (encoder->crtc) {
6781 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006782
Daniel Vetter7b240562012-12-12 00:35:33 +01006783 mutex_lock(&crtc->mutex);
6784
Daniel Vetter24218aa2012-08-12 19:27:11 +02006785 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006786 old->load_detect_temp = false;
6787
6788 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006789 if (connector->dpms != DRM_MODE_DPMS_ON)
6790 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006791
Chris Wilson71731882011-04-19 23:10:58 +01006792 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 }
6794
6795 /* Find an unused one (if possible) */
6796 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6797 i++;
6798 if (!(encoder->possible_crtcs & (1 << i)))
6799 continue;
6800 if (!possible_crtc->enabled) {
6801 crtc = possible_crtc;
6802 break;
6803 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 }
6805
6806 /*
6807 * If we didn't find an unused CRTC, don't use any.
6808 */
6809 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006810 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6811 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006812 }
6813
Daniel Vetter7b240562012-12-12 00:35:33 +01006814 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006815 intel_encoder->new_crtc = to_intel_crtc(crtc);
6816 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
6818 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006819 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006820 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006821 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006822
Chris Wilson64927112011-04-20 07:25:26 +01006823 if (!mode)
6824 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006825
Chris Wilsond2dff872011-04-19 08:36:26 +01006826 /* We need a framebuffer large enough to accommodate all accesses
6827 * that the plane may generate whilst we perform load detection.
6828 * We can not rely on the fbcon either being present (we get called
6829 * during its initialisation to detect all boot displays, or it may
6830 * not even exist) or that it is large enough to satisfy the
6831 * requested mode.
6832 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006833 fb = mode_fits_in_fbdev(dev, mode);
6834 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006835 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006836 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6837 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006838 } else
6839 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006840 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006841 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006842 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006843 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006844 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006845
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006846 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006847 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006848 if (old->release_fb)
6849 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006850 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006851 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006852 }
Chris Wilson71731882011-04-19 23:10:58 +01006853
Jesse Barnes79e53942008-11-07 14:24:08 -08006854 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006855 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006856 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006857}
6858
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006859void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006860 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006861{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006862 struct intel_encoder *intel_encoder =
6863 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006864 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006865 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
Chris Wilsond2dff872011-04-19 08:36:26 +01006867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6868 connector->base.id, drm_get_connector_name(connector),
6869 encoder->base.id, drm_get_encoder_name(encoder));
6870
Chris Wilson8261b192011-04-19 23:18:09 +01006871 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006872 to_intel_connector(connector)->new_encoder = NULL;
6873 intel_encoder->new_crtc = NULL;
6874 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006875
Daniel Vetter36206362012-12-10 20:42:17 +01006876 if (old->release_fb) {
6877 drm_framebuffer_unregister_private(old->release_fb);
6878 drm_framebuffer_unreference(old->release_fb);
6879 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006880
Daniel Vetter67c96402013-01-23 16:25:09 +00006881 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006882 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006883 }
6884
Eric Anholtc751ce42010-03-25 11:48:48 -07006885 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006886 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6887 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006888
6889 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006890}
6891
6892/* Returns the clock of the currently programmed mode of the given pipe. */
6893static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6894{
6895 struct drm_i915_private *dev_priv = dev->dev_private;
6896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6897 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006898 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 u32 fp;
6900 intel_clock_t clock;
6901
6902 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006903 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006904 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006905 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006906
6907 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006908 if (IS_PINEVIEW(dev)) {
6909 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6910 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006911 } else {
6912 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6913 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6914 }
6915
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006916 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006917 if (IS_PINEVIEW(dev))
6918 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6919 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006920 else
6921 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006922 DPLL_FPA01_P1_POST_DIV_SHIFT);
6923
6924 switch (dpll & DPLL_MODE_MASK) {
6925 case DPLLB_MODE_DAC_SERIAL:
6926 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6927 5 : 10;
6928 break;
6929 case DPLLB_MODE_LVDS:
6930 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6931 7 : 14;
6932 break;
6933 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006934 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006935 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6936 return 0;
6937 }
6938
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006939 if (IS_PINEVIEW(dev))
6940 pineview_clock(96000, &clock);
6941 else
6942 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006943 } else {
6944 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6945
6946 if (is_lvds) {
6947 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6948 DPLL_FPA01_P1_POST_DIV_SHIFT);
6949 clock.p2 = 14;
6950
6951 if ((dpll & PLL_REF_INPUT_MASK) ==
6952 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6953 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006954 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006956 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006957 } else {
6958 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6959 clock.p1 = 2;
6960 else {
6961 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6962 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6963 }
6964 if (dpll & PLL_P2_DIVIDE_BY_4)
6965 clock.p2 = 4;
6966 else
6967 clock.p2 = 2;
6968
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006969 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 }
6971 }
6972
6973 /* XXX: It would be nice to validate the clocks, but we can't reuse
6974 * i830PllIsValid() because it relies on the xf86_config connector
6975 * configuration being accurate, which it isn't necessarily.
6976 */
6977
6978 return clock.dot;
6979}
6980
6981/** Returns the currently programmed mode of the given pipe. */
6982struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6983 struct drm_crtc *crtc)
6984{
Jesse Barnes548f2452011-02-17 10:40:53 -08006985 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006987 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006988 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006989 int htot = I915_READ(HTOTAL(cpu_transcoder));
6990 int hsync = I915_READ(HSYNC(cpu_transcoder));
6991 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6992 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006993
6994 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6995 if (!mode)
6996 return NULL;
6997
6998 mode->clock = intel_crtc_clock_get(dev, crtc);
6999 mode->hdisplay = (htot & 0xffff) + 1;
7000 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7001 mode->hsync_start = (hsync & 0xffff) + 1;
7002 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7003 mode->vdisplay = (vtot & 0xffff) + 1;
7004 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7005 mode->vsync_start = (vsync & 0xffff) + 1;
7006 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7007
7008 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007009
7010 return mode;
7011}
7012
Daniel Vetter3dec0092010-08-20 21:40:52 +02007013static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007014{
7015 struct drm_device *dev = crtc->dev;
7016 drm_i915_private_t *dev_priv = dev->dev_private;
7017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7018 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007019 int dpll_reg = DPLL(pipe);
7020 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007021
Eric Anholtbad720f2009-10-22 16:11:14 -07007022 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 return;
7024
7025 if (!dev_priv->lvds_downclock_avail)
7026 return;
7027
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007028 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007029 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007030 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007031
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007032 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007033
7034 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7035 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007036 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007037
Jesse Barnes652c3932009-08-17 13:31:43 -07007038 dpll = I915_READ(dpll_reg);
7039 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007040 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007041 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007042}
7043
7044static void intel_decrease_pllclock(struct drm_crtc *crtc)
7045{
7046 struct drm_device *dev = crtc->dev;
7047 drm_i915_private_t *dev_priv = dev->dev_private;
7048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007049
Eric Anholtbad720f2009-10-22 16:11:14 -07007050 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007051 return;
7052
7053 if (!dev_priv->lvds_downclock_avail)
7054 return;
7055
7056 /*
7057 * Since this is called by a timer, we should never get here in
7058 * the manual case.
7059 */
7060 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007061 int pipe = intel_crtc->pipe;
7062 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007063 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007064
Zhao Yakui44d98a62009-10-09 11:39:40 +08007065 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007066
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007067 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007068
Chris Wilson074b5e12012-05-02 12:07:06 +01007069 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007070 dpll |= DISPLAY_RATE_SELECT_FPA1;
7071 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007072 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007073 dpll = I915_READ(dpll_reg);
7074 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007075 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007076 }
7077
7078}
7079
Chris Wilsonf047e392012-07-21 12:31:41 +01007080void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007081{
Chris Wilsonf047e392012-07-21 12:31:41 +01007082 i915_update_gfx_val(dev->dev_private);
7083}
7084
7085void intel_mark_idle(struct drm_device *dev)
7086{
Chris Wilson725a5b52013-01-08 11:02:57 +00007087 struct drm_crtc *crtc;
7088
7089 if (!i915_powersave)
7090 return;
7091
7092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7093 if (!crtc->fb)
7094 continue;
7095
7096 intel_decrease_pllclock(crtc);
7097 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007098}
7099
Chris Wilsonc65355b2013-06-06 16:53:41 -03007100void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7101 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007102{
7103 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007104 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007105
7106 if (!i915_powersave)
7107 return;
7108
Jesse Barnes652c3932009-08-17 13:31:43 -07007109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007110 if (!crtc->fb)
7111 continue;
7112
Chris Wilsonc65355b2013-06-06 16:53:41 -03007113 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7114 continue;
7115
7116 intel_increase_pllclock(crtc);
7117 if (ring && intel_fbc_enabled(dev))
7118 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007119 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007120}
7121
Jesse Barnes79e53942008-11-07 14:24:08 -08007122static void intel_crtc_destroy(struct drm_crtc *crtc)
7123{
7124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007125 struct drm_device *dev = crtc->dev;
7126 struct intel_unpin_work *work;
7127 unsigned long flags;
7128
7129 spin_lock_irqsave(&dev->event_lock, flags);
7130 work = intel_crtc->unpin_work;
7131 intel_crtc->unpin_work = NULL;
7132 spin_unlock_irqrestore(&dev->event_lock, flags);
7133
7134 if (work) {
7135 cancel_work_sync(&work->work);
7136 kfree(work);
7137 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007138
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007139 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7140
Jesse Barnes79e53942008-11-07 14:24:08 -08007141 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007142
Jesse Barnes79e53942008-11-07 14:24:08 -08007143 kfree(intel_crtc);
7144}
7145
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007146static void intel_unpin_work_fn(struct work_struct *__work)
7147{
7148 struct intel_unpin_work *work =
7149 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007150 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007151
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007152 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007153 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007154 drm_gem_object_unreference(&work->pending_flip_obj->base);
7155 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007156
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007157 intel_update_fbc(dev);
7158 mutex_unlock(&dev->struct_mutex);
7159
7160 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7161 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7162
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007163 kfree(work);
7164}
7165
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007166static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007167 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007168{
7169 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7171 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007172 unsigned long flags;
7173
7174 /* Ignore early vblank irqs */
7175 if (intel_crtc == NULL)
7176 return;
7177
7178 spin_lock_irqsave(&dev->event_lock, flags);
7179 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007180
7181 /* Ensure we don't miss a work->pending update ... */
7182 smp_rmb();
7183
7184 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007185 spin_unlock_irqrestore(&dev->event_lock, flags);
7186 return;
7187 }
7188
Chris Wilsone7d841c2012-12-03 11:36:30 +00007189 /* and that the unpin work is consistent wrt ->pending. */
7190 smp_rmb();
7191
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007193
Rob Clark45a066e2012-10-08 14:50:40 -05007194 if (work->event)
7195 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007196
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007197 drm_vblank_put(dev, intel_crtc->pipe);
7198
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007199 spin_unlock_irqrestore(&dev->event_lock, flags);
7200
Daniel Vetter2c10d572012-12-20 21:24:07 +01007201 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007202
7203 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007204
7205 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007206}
7207
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007208void intel_finish_page_flip(struct drm_device *dev, int pipe)
7209{
7210 drm_i915_private_t *dev_priv = dev->dev_private;
7211 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7212
Mario Kleiner49b14a52010-12-09 07:00:07 +01007213 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007214}
7215
7216void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7217{
7218 drm_i915_private_t *dev_priv = dev->dev_private;
7219 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7220
Mario Kleiner49b14a52010-12-09 07:00:07 +01007221 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007222}
7223
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007224void intel_prepare_page_flip(struct drm_device *dev, int plane)
7225{
7226 drm_i915_private_t *dev_priv = dev->dev_private;
7227 struct intel_crtc *intel_crtc =
7228 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7229 unsigned long flags;
7230
Chris Wilsone7d841c2012-12-03 11:36:30 +00007231 /* NB: An MMIO update of the plane base pointer will also
7232 * generate a page-flip completion irq, i.e. every modeset
7233 * is also accompanied by a spurious intel_prepare_page_flip().
7234 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007235 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007236 if (intel_crtc->unpin_work)
7237 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007238 spin_unlock_irqrestore(&dev->event_lock, flags);
7239}
7240
Chris Wilsone7d841c2012-12-03 11:36:30 +00007241inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7242{
7243 /* Ensure that the work item is consistent when activating it ... */
7244 smp_wmb();
7245 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7246 /* and that it is marked active as soon as the irq could fire. */
7247 smp_wmb();
7248}
7249
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007250static int intel_gen2_queue_flip(struct drm_device *dev,
7251 struct drm_crtc *crtc,
7252 struct drm_framebuffer *fb,
7253 struct drm_i915_gem_object *obj)
7254{
7255 struct drm_i915_private *dev_priv = dev->dev_private;
7256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007257 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007258 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007259 int ret;
7260
Daniel Vetter6d90c952012-04-26 23:28:05 +02007261 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007262 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007263 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007264
Daniel Vetter6d90c952012-04-26 23:28:05 +02007265 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007267 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007268
7269 /* Can't queue multiple flips, so wait for the previous
7270 * one to finish before executing the next.
7271 */
7272 if (intel_crtc->plane)
7273 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7274 else
7275 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007276 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7277 intel_ring_emit(ring, MI_NOOP);
7278 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7279 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7280 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007281 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007282 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007283
7284 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007285 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007286 return 0;
7287
7288err_unpin:
7289 intel_unpin_fb_obj(obj);
7290err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291 return ret;
7292}
7293
7294static int intel_gen3_queue_flip(struct drm_device *dev,
7295 struct drm_crtc *crtc,
7296 struct drm_framebuffer *fb,
7297 struct drm_i915_gem_object *obj)
7298{
7299 struct drm_i915_private *dev_priv = dev->dev_private;
7300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007301 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007302 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007303 int ret;
7304
Daniel Vetter6d90c952012-04-26 23:28:05 +02007305 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007306 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007307 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007308
Daniel Vetter6d90c952012-04-26 23:28:05 +02007309 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007311 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312
7313 if (intel_crtc->plane)
7314 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7315 else
7316 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7318 intel_ring_emit(ring, MI_NOOP);
7319 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7320 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7321 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007322 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007323 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007324
Chris Wilsone7d841c2012-12-03 11:36:30 +00007325 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007326 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007327 return 0;
7328
7329err_unpin:
7330 intel_unpin_fb_obj(obj);
7331err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332 return ret;
7333}
7334
7335static int intel_gen4_queue_flip(struct drm_device *dev,
7336 struct drm_crtc *crtc,
7337 struct drm_framebuffer *fb,
7338 struct drm_i915_gem_object *obj)
7339{
7340 struct drm_i915_private *dev_priv = dev->dev_private;
7341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7342 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007343 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007344 int ret;
7345
Daniel Vetter6d90c952012-04-26 23:28:05 +02007346 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007347 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007348 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007349
Daniel Vetter6d90c952012-04-26 23:28:05 +02007350 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007351 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007352 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007353
7354 /* i965+ uses the linear or tiled offsets from the
7355 * Display Registers (which do not change across a page-flip)
7356 * so we need only reprogram the base address.
7357 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7359 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7360 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007361 intel_ring_emit(ring,
7362 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7363 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007364
7365 /* XXX Enabling the panel-fitter across page-flip is so far
7366 * untested on non-native modes, so ignore it for now.
7367 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7368 */
7369 pf = 0;
7370 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007371 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007372
7373 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007374 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007375 return 0;
7376
7377err_unpin:
7378 intel_unpin_fb_obj(obj);
7379err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380 return ret;
7381}
7382
7383static int intel_gen6_queue_flip(struct drm_device *dev,
7384 struct drm_crtc *crtc,
7385 struct drm_framebuffer *fb,
7386 struct drm_i915_gem_object *obj)
7387{
7388 struct drm_i915_private *dev_priv = dev->dev_private;
7389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007390 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007391 uint32_t pf, pipesrc;
7392 int ret;
7393
Daniel Vetter6d90c952012-04-26 23:28:05 +02007394 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007395 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007396 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007397
Daniel Vetter6d90c952012-04-26 23:28:05 +02007398 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007399 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007400 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007401
Daniel Vetter6d90c952012-04-26 23:28:05 +02007402 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7403 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7404 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007405 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007406
Chris Wilson99d9acd2012-04-17 20:37:00 +01007407 /* Contrary to the suggestions in the documentation,
7408 * "Enable Panel Fitter" does not seem to be required when page
7409 * flipping with a non-native mode, and worse causes a normal
7410 * modeset to fail.
7411 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7412 */
7413 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007414 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007415 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007416
7417 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007418 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007419 return 0;
7420
7421err_unpin:
7422 intel_unpin_fb_obj(obj);
7423err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424 return ret;
7425}
7426
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007427/*
7428 * On gen7 we currently use the blit ring because (in early silicon at least)
7429 * the render ring doesn't give us interrpts for page flip completion, which
7430 * means clients will hang after the first flip is queued. Fortunately the
7431 * blit ring generates interrupts properly, so use it instead.
7432 */
7433static int intel_gen7_queue_flip(struct drm_device *dev,
7434 struct drm_crtc *crtc,
7435 struct drm_framebuffer *fb,
7436 struct drm_i915_gem_object *obj)
7437{
7438 struct drm_i915_private *dev_priv = dev->dev_private;
7439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7440 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007441 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007442 int ret;
7443
7444 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7445 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007446 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007447
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007448 switch(intel_crtc->plane) {
7449 case PLANE_A:
7450 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7451 break;
7452 case PLANE_B:
7453 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7454 break;
7455 case PLANE_C:
7456 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7457 break;
7458 default:
7459 WARN_ONCE(1, "unknown plane in flip command\n");
7460 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007461 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007462 }
7463
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007464 ret = intel_ring_begin(ring, 4);
7465 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007466 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007467
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007468 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007469 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007470 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007471 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007472
7473 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007474 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007475 return 0;
7476
7477err_unpin:
7478 intel_unpin_fb_obj(obj);
7479err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007480 return ret;
7481}
7482
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007483static int intel_default_queue_flip(struct drm_device *dev,
7484 struct drm_crtc *crtc,
7485 struct drm_framebuffer *fb,
7486 struct drm_i915_gem_object *obj)
7487{
7488 return -ENODEV;
7489}
7490
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007491static int intel_crtc_page_flip(struct drm_crtc *crtc,
7492 struct drm_framebuffer *fb,
7493 struct drm_pending_vblank_event *event)
7494{
7495 struct drm_device *dev = crtc->dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007497 struct drm_framebuffer *old_fb = crtc->fb;
7498 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7500 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007501 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007502 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007503
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007504 /* Can't change pixel format via MI display flips. */
7505 if (fb->pixel_format != crtc->fb->pixel_format)
7506 return -EINVAL;
7507
7508 /*
7509 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7510 * Note that pitch changes could also affect these register.
7511 */
7512 if (INTEL_INFO(dev)->gen > 3 &&
7513 (fb->offsets[0] != crtc->fb->offsets[0] ||
7514 fb->pitches[0] != crtc->fb->pitches[0]))
7515 return -EINVAL;
7516
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517 work = kzalloc(sizeof *work, GFP_KERNEL);
7518 if (work == NULL)
7519 return -ENOMEM;
7520
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007521 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007522 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007523 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007524 INIT_WORK(&work->work, intel_unpin_work_fn);
7525
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007526 ret = drm_vblank_get(dev, intel_crtc->pipe);
7527 if (ret)
7528 goto free_work;
7529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007530 /* We borrow the event spin lock for protecting unpin_work */
7531 spin_lock_irqsave(&dev->event_lock, flags);
7532 if (intel_crtc->unpin_work) {
7533 spin_unlock_irqrestore(&dev->event_lock, flags);
7534 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007535 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007536
7537 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538 return -EBUSY;
7539 }
7540 intel_crtc->unpin_work = work;
7541 spin_unlock_irqrestore(&dev->event_lock, flags);
7542
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007543 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7544 flush_workqueue(dev_priv->wq);
7545
Chris Wilson79158102012-05-23 11:13:58 +01007546 ret = i915_mutex_lock_interruptible(dev);
7547 if (ret)
7548 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007549
Jesse Barnes75dfca82010-02-10 15:09:44 -08007550 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007551 drm_gem_object_reference(&work->old_fb_obj->base);
7552 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007553
7554 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007555
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007556 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007557
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007558 work->enable_stall_check = true;
7559
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007560 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007561 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007562
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007563 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7564 if (ret)
7565 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007566
Chris Wilson7782de32011-07-08 12:22:41 +01007567 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007568 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007569 mutex_unlock(&dev->struct_mutex);
7570
Jesse Barnese5510fa2010-07-01 16:48:37 -07007571 trace_i915_flip_request(intel_crtc->plane, obj);
7572
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007573 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007574
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007575cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007576 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007577 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007578 drm_gem_object_unreference(&work->old_fb_obj->base);
7579 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007580 mutex_unlock(&dev->struct_mutex);
7581
Chris Wilson79158102012-05-23 11:13:58 +01007582cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007583 spin_lock_irqsave(&dev->event_lock, flags);
7584 intel_crtc->unpin_work = NULL;
7585 spin_unlock_irqrestore(&dev->event_lock, flags);
7586
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007587 drm_vblank_put(dev, intel_crtc->pipe);
7588free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007589 kfree(work);
7590
7591 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007592}
7593
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007594static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007595 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7596 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007597};
7598
Daniel Vetter50f56112012-07-02 09:35:43 +02007599static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7600 struct drm_crtc *crtc)
7601{
7602 struct drm_device *dev;
7603 struct drm_crtc *tmp;
7604 int crtc_mask = 1;
7605
7606 WARN(!crtc, "checking null crtc?\n");
7607
7608 dev = crtc->dev;
7609
7610 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7611 if (tmp == crtc)
7612 break;
7613 crtc_mask <<= 1;
7614 }
7615
7616 if (encoder->possible_crtcs & crtc_mask)
7617 return true;
7618 return false;
7619}
7620
Daniel Vetter9a935852012-07-05 22:34:27 +02007621/**
7622 * intel_modeset_update_staged_output_state
7623 *
7624 * Updates the staged output configuration state, e.g. after we've read out the
7625 * current hw state.
7626 */
7627static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7628{
7629 struct intel_encoder *encoder;
7630 struct intel_connector *connector;
7631
7632 list_for_each_entry(connector, &dev->mode_config.connector_list,
7633 base.head) {
7634 connector->new_encoder =
7635 to_intel_encoder(connector->base.encoder);
7636 }
7637
7638 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7639 base.head) {
7640 encoder->new_crtc =
7641 to_intel_crtc(encoder->base.crtc);
7642 }
7643}
7644
7645/**
7646 * intel_modeset_commit_output_state
7647 *
7648 * This function copies the stage display pipe configuration to the real one.
7649 */
7650static void intel_modeset_commit_output_state(struct drm_device *dev)
7651{
7652 struct intel_encoder *encoder;
7653 struct intel_connector *connector;
7654
7655 list_for_each_entry(connector, &dev->mode_config.connector_list,
7656 base.head) {
7657 connector->base.encoder = &connector->new_encoder->base;
7658 }
7659
7660 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7661 base.head) {
7662 encoder->base.crtc = &encoder->new_crtc->base;
7663 }
7664}
7665
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007666static void
7667connected_sink_compute_bpp(struct intel_connector * connector,
7668 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007669{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007670 int bpp = pipe_config->pipe_bpp;
7671
7672 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7673 connector->base.base.id,
7674 drm_get_connector_name(&connector->base));
7675
7676 /* Don't use an invalid EDID bpc value */
7677 if (connector->base.display_info.bpc &&
7678 connector->base.display_info.bpc * 3 < bpp) {
7679 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7680 bpp, connector->base.display_info.bpc*3);
7681 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7682 }
7683
7684 /* Clamp bpp to 8 on screens without EDID 1.4 */
7685 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7686 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7687 bpp);
7688 pipe_config->pipe_bpp = 24;
7689 }
7690}
7691
7692static int
7693compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7694 struct drm_framebuffer *fb,
7695 struct intel_crtc_config *pipe_config)
7696{
7697 struct drm_device *dev = crtc->base.dev;
7698 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007699 int bpp;
7700
Daniel Vetterd42264b2013-03-28 16:38:08 +01007701 switch (fb->pixel_format) {
7702 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007703 bpp = 8*3; /* since we go through a colormap */
7704 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007705 case DRM_FORMAT_XRGB1555:
7706 case DRM_FORMAT_ARGB1555:
7707 /* checked in intel_framebuffer_init already */
7708 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7709 return -EINVAL;
7710 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 bpp = 6*3; /* min is 18bpp */
7712 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007713 case DRM_FORMAT_XBGR8888:
7714 case DRM_FORMAT_ABGR8888:
7715 /* checked in intel_framebuffer_init already */
7716 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7717 return -EINVAL;
7718 case DRM_FORMAT_XRGB8888:
7719 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007720 bpp = 8*3;
7721 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007722 case DRM_FORMAT_XRGB2101010:
7723 case DRM_FORMAT_ARGB2101010:
7724 case DRM_FORMAT_XBGR2101010:
7725 case DRM_FORMAT_ABGR2101010:
7726 /* checked in intel_framebuffer_init already */
7727 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007728 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007729 bpp = 10*3;
7730 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007731 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007732 default:
7733 DRM_DEBUG_KMS("unsupported depth\n");
7734 return -EINVAL;
7735 }
7736
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007737 pipe_config->pipe_bpp = bpp;
7738
7739 /* Clamp display bpp to EDID value */
7740 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007741 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007742 if (!connector->new_encoder ||
7743 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007744 continue;
7745
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007746 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007747 }
7748
7749 return bpp;
7750}
7751
Daniel Vetterc0b03412013-05-28 12:05:54 +02007752static void intel_dump_pipe_config(struct intel_crtc *crtc,
7753 struct intel_crtc_config *pipe_config,
7754 const char *context)
7755{
7756 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7757 context, pipe_name(crtc->pipe));
7758
7759 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7760 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7761 pipe_config->pipe_bpp, pipe_config->dither);
7762 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7763 pipe_config->has_pch_encoder,
7764 pipe_config->fdi_lanes,
7765 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7766 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7767 pipe_config->fdi_m_n.tu);
7768 DRM_DEBUG_KMS("requested mode:\n");
7769 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7770 DRM_DEBUG_KMS("adjusted mode:\n");
7771 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7772 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7773 pipe_config->gmch_pfit.control,
7774 pipe_config->gmch_pfit.pgm_ratios,
7775 pipe_config->gmch_pfit.lvds_border_bits);
7776 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7777 pipe_config->pch_pfit.pos,
7778 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007779 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007780}
7781
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007782static bool check_encoder_cloning(struct drm_crtc *crtc)
7783{
7784 int num_encoders = 0;
7785 bool uncloneable_encoders = false;
7786 struct intel_encoder *encoder;
7787
7788 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7789 base.head) {
7790 if (&encoder->new_crtc->base != crtc)
7791 continue;
7792
7793 num_encoders++;
7794 if (!encoder->cloneable)
7795 uncloneable_encoders = true;
7796 }
7797
7798 return !(num_encoders > 1 && uncloneable_encoders);
7799}
7800
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007801static struct intel_crtc_config *
7802intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007803 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007804 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007805{
7806 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007807 struct drm_encoder_helper_funcs *encoder_funcs;
7808 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007809 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007810 int plane_bpp, ret = -EINVAL;
7811 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007812
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007813 if (!check_encoder_cloning(crtc)) {
7814 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7815 return ERR_PTR(-EINVAL);
7816 }
7817
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007818 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7819 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007820 return ERR_PTR(-ENOMEM);
7821
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007822 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7823 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007824 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007825 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007826
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007827 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7828 * plane pixel format and any sink constraints into account. Returns the
7829 * source plane bpp so that dithering can be selected on mismatches
7830 * after encoders and crtc also have had their say. */
7831 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7832 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007833 if (plane_bpp < 0)
7834 goto fail;
7835
Daniel Vettere29c22c2013-02-21 00:00:16 +01007836encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007837 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007838 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007839 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007840
Daniel Vetter7758a112012-07-08 19:40:39 +02007841 /* Pass our mode to the connectors and the CRTC to give them a chance to
7842 * adjust it according to limitations or connector properties, and also
7843 * a chance to reject the mode entirely.
7844 */
7845 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7846 base.head) {
7847
7848 if (&encoder->new_crtc->base != crtc)
7849 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007850
7851 if (encoder->compute_config) {
7852 if (!(encoder->compute_config(encoder, pipe_config))) {
7853 DRM_DEBUG_KMS("Encoder config failure\n");
7854 goto fail;
7855 }
7856
7857 continue;
7858 }
7859
Daniel Vetter7758a112012-07-08 19:40:39 +02007860 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007861 if (!(encoder_funcs->mode_fixup(&encoder->base,
7862 &pipe_config->requested_mode,
7863 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007864 DRM_DEBUG_KMS("Encoder fixup failed\n");
7865 goto fail;
7866 }
7867 }
7868
Daniel Vetterff9a6752013-06-01 17:16:21 +02007869 /* Set default port clock if not overwritten by the encoder. Needs to be
7870 * done afterwards in case the encoder adjusts the mode. */
7871 if (!pipe_config->port_clock)
7872 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7873
Daniel Vettera43f6e02013-06-07 23:10:32 +02007874 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007875 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007876 DRM_DEBUG_KMS("CRTC fixup failed\n");
7877 goto fail;
7878 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007879
7880 if (ret == RETRY) {
7881 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7882 ret = -EINVAL;
7883 goto fail;
7884 }
7885
7886 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7887 retry = false;
7888 goto encoder_retry;
7889 }
7890
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007891 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7892 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7893 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7894
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007895 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007896fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007897 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007898 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007899}
7900
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007901/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7902 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7903static void
7904intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7905 unsigned *prepare_pipes, unsigned *disable_pipes)
7906{
7907 struct intel_crtc *intel_crtc;
7908 struct drm_device *dev = crtc->dev;
7909 struct intel_encoder *encoder;
7910 struct intel_connector *connector;
7911 struct drm_crtc *tmp_crtc;
7912
7913 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7914
7915 /* Check which crtcs have changed outputs connected to them, these need
7916 * to be part of the prepare_pipes mask. We don't (yet) support global
7917 * modeset across multiple crtcs, so modeset_pipes will only have one
7918 * bit set at most. */
7919 list_for_each_entry(connector, &dev->mode_config.connector_list,
7920 base.head) {
7921 if (connector->base.encoder == &connector->new_encoder->base)
7922 continue;
7923
7924 if (connector->base.encoder) {
7925 tmp_crtc = connector->base.encoder->crtc;
7926
7927 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7928 }
7929
7930 if (connector->new_encoder)
7931 *prepare_pipes |=
7932 1 << connector->new_encoder->new_crtc->pipe;
7933 }
7934
7935 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7936 base.head) {
7937 if (encoder->base.crtc == &encoder->new_crtc->base)
7938 continue;
7939
7940 if (encoder->base.crtc) {
7941 tmp_crtc = encoder->base.crtc;
7942
7943 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7944 }
7945
7946 if (encoder->new_crtc)
7947 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7948 }
7949
7950 /* Check for any pipes that will be fully disabled ... */
7951 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7952 base.head) {
7953 bool used = false;
7954
7955 /* Don't try to disable disabled crtcs. */
7956 if (!intel_crtc->base.enabled)
7957 continue;
7958
7959 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7960 base.head) {
7961 if (encoder->new_crtc == intel_crtc)
7962 used = true;
7963 }
7964
7965 if (!used)
7966 *disable_pipes |= 1 << intel_crtc->pipe;
7967 }
7968
7969
7970 /* set_mode is also used to update properties on life display pipes. */
7971 intel_crtc = to_intel_crtc(crtc);
7972 if (crtc->enabled)
7973 *prepare_pipes |= 1 << intel_crtc->pipe;
7974
Daniel Vetterb6c51642013-04-12 18:48:43 +02007975 /*
7976 * For simplicity do a full modeset on any pipe where the output routing
7977 * changed. We could be more clever, but that would require us to be
7978 * more careful with calling the relevant encoder->mode_set functions.
7979 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007980 if (*prepare_pipes)
7981 *modeset_pipes = *prepare_pipes;
7982
7983 /* ... and mask these out. */
7984 *modeset_pipes &= ~(*disable_pipes);
7985 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007986
7987 /*
7988 * HACK: We don't (yet) fully support global modesets. intel_set_config
7989 * obies this rule, but the modeset restore mode of
7990 * intel_modeset_setup_hw_state does not.
7991 */
7992 *modeset_pipes &= 1 << intel_crtc->pipe;
7993 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007994
7995 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7996 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007997}
7998
Daniel Vetterea9d7582012-07-10 10:42:52 +02007999static bool intel_crtc_in_use(struct drm_crtc *crtc)
8000{
8001 struct drm_encoder *encoder;
8002 struct drm_device *dev = crtc->dev;
8003
8004 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8005 if (encoder->crtc == crtc)
8006 return true;
8007
8008 return false;
8009}
8010
8011static void
8012intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8013{
8014 struct intel_encoder *intel_encoder;
8015 struct intel_crtc *intel_crtc;
8016 struct drm_connector *connector;
8017
8018 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8019 base.head) {
8020 if (!intel_encoder->base.crtc)
8021 continue;
8022
8023 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8024
8025 if (prepare_pipes & (1 << intel_crtc->pipe))
8026 intel_encoder->connectors_active = false;
8027 }
8028
8029 intel_modeset_commit_output_state(dev);
8030
8031 /* Update computed state. */
8032 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8033 base.head) {
8034 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8035 }
8036
8037 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8038 if (!connector->encoder || !connector->encoder->crtc)
8039 continue;
8040
8041 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8042
8043 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008044 struct drm_property *dpms_property =
8045 dev->mode_config.dpms_property;
8046
Daniel Vetterea9d7582012-07-10 10:42:52 +02008047 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008048 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008049 dpms_property,
8050 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008051
8052 intel_encoder = to_intel_encoder(connector->encoder);
8053 intel_encoder->connectors_active = true;
8054 }
8055 }
8056
8057}
8058
Daniel Vetter25c5b262012-07-08 22:08:04 +02008059#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8060 list_for_each_entry((intel_crtc), \
8061 &(dev)->mode_config.crtc_list, \
8062 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008063 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008064
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008065static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008066intel_pipe_config_compare(struct drm_device *dev,
8067 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008068 struct intel_crtc_config *pipe_config)
8069{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008070#define PIPE_CONF_CHECK_X(name) \
8071 if (current_config->name != pipe_config->name) { \
8072 DRM_ERROR("mismatch in " #name " " \
8073 "(expected 0x%08x, found 0x%08x)\n", \
8074 current_config->name, \
8075 pipe_config->name); \
8076 return false; \
8077 }
8078
Daniel Vetter08a24032013-04-19 11:25:34 +02008079#define PIPE_CONF_CHECK_I(name) \
8080 if (current_config->name != pipe_config->name) { \
8081 DRM_ERROR("mismatch in " #name " " \
8082 "(expected %i, found %i)\n", \
8083 current_config->name, \
8084 pipe_config->name); \
8085 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008086 }
8087
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008088#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8089 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8090 DRM_ERROR("mismatch in " #name " " \
8091 "(expected %i, found %i)\n", \
8092 current_config->name & (mask), \
8093 pipe_config->name & (mask)); \
8094 return false; \
8095 }
8096
Daniel Vetterbb760062013-06-06 14:55:52 +02008097#define PIPE_CONF_QUIRK(quirk) \
8098 ((current_config->quirks | pipe_config->quirks) & (quirk))
8099
Daniel Vettereccb1402013-05-22 00:50:22 +02008100 PIPE_CONF_CHECK_I(cpu_transcoder);
8101
Daniel Vetter08a24032013-04-19 11:25:34 +02008102 PIPE_CONF_CHECK_I(has_pch_encoder);
8103 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008104 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8105 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8106 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8107 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8108 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008109
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008110 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8111 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8112 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8113 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8114 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8115 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8116
8117 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8118 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8119 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8120 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8121 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8122 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8123
Daniel Vetter6c49f242013-06-06 12:45:25 +02008124 if (!HAS_PCH_SPLIT(dev))
8125 PIPE_CONF_CHECK_I(pixel_multiplier);
8126
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008127 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8128 DRM_MODE_FLAG_INTERLACE);
8129
Daniel Vetterbb760062013-06-06 14:55:52 +02008130 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8131 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8132 DRM_MODE_FLAG_PHSYNC);
8133 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8134 DRM_MODE_FLAG_NHSYNC);
8135 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8136 DRM_MODE_FLAG_PVSYNC);
8137 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8138 DRM_MODE_FLAG_NVSYNC);
8139 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008140
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008141 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8142 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8143
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008144 PIPE_CONF_CHECK_I(gmch_pfit.control);
8145 /* pfit ratios are autocomputed by the hw on gen4+ */
8146 if (INTEL_INFO(dev)->gen < 4)
8147 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8148 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8149 PIPE_CONF_CHECK_I(pch_pfit.pos);
8150 PIPE_CONF_CHECK_I(pch_pfit.size);
8151
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008152 PIPE_CONF_CHECK_I(ips_enabled);
8153
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008154 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008155 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8156 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8157 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008158
Daniel Vetter66e985c2013-06-05 13:34:20 +02008159#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008160#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008161#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008162#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008163
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008164 return true;
8165}
8166
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008167static void
8168check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008169{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008170 struct intel_connector *connector;
8171
8172 list_for_each_entry(connector, &dev->mode_config.connector_list,
8173 base.head) {
8174 /* This also checks the encoder/connector hw state with the
8175 * ->get_hw_state callbacks. */
8176 intel_connector_check_state(connector);
8177
8178 WARN(&connector->new_encoder->base != connector->base.encoder,
8179 "connector's staged encoder doesn't match current encoder\n");
8180 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008181}
8182
8183static void
8184check_encoder_state(struct drm_device *dev)
8185{
8186 struct intel_encoder *encoder;
8187 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008188
8189 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8190 base.head) {
8191 bool enabled = false;
8192 bool active = false;
8193 enum pipe pipe, tracked_pipe;
8194
8195 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8196 encoder->base.base.id,
8197 drm_get_encoder_name(&encoder->base));
8198
8199 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8200 "encoder's stage crtc doesn't match current crtc\n");
8201 WARN(encoder->connectors_active && !encoder->base.crtc,
8202 "encoder's active_connectors set, but no crtc\n");
8203
8204 list_for_each_entry(connector, &dev->mode_config.connector_list,
8205 base.head) {
8206 if (connector->base.encoder != &encoder->base)
8207 continue;
8208 enabled = true;
8209 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8210 active = true;
8211 }
8212 WARN(!!encoder->base.crtc != enabled,
8213 "encoder's enabled state mismatch "
8214 "(expected %i, found %i)\n",
8215 !!encoder->base.crtc, enabled);
8216 WARN(active && !encoder->base.crtc,
8217 "active encoder with no crtc\n");
8218
8219 WARN(encoder->connectors_active != active,
8220 "encoder's computed active state doesn't match tracked active state "
8221 "(expected %i, found %i)\n", active, encoder->connectors_active);
8222
8223 active = encoder->get_hw_state(encoder, &pipe);
8224 WARN(active != encoder->connectors_active,
8225 "encoder's hw state doesn't match sw tracking "
8226 "(expected %i, found %i)\n",
8227 encoder->connectors_active, active);
8228
8229 if (!encoder->base.crtc)
8230 continue;
8231
8232 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8233 WARN(active && pipe != tracked_pipe,
8234 "active encoder's pipe doesn't match"
8235 "(expected %i, found %i)\n",
8236 tracked_pipe, pipe);
8237
8238 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008239}
8240
8241static void
8242check_crtc_state(struct drm_device *dev)
8243{
8244 drm_i915_private_t *dev_priv = dev->dev_private;
8245 struct intel_crtc *crtc;
8246 struct intel_encoder *encoder;
8247 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008248
8249 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8250 base.head) {
8251 bool enabled = false;
8252 bool active = false;
8253
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008254 memset(&pipe_config, 0, sizeof(pipe_config));
8255
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008256 DRM_DEBUG_KMS("[CRTC:%d]\n",
8257 crtc->base.base.id);
8258
8259 WARN(crtc->active && !crtc->base.enabled,
8260 "active crtc, but not enabled in sw tracking\n");
8261
8262 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8263 base.head) {
8264 if (encoder->base.crtc != &crtc->base)
8265 continue;
8266 enabled = true;
8267 if (encoder->connectors_active)
8268 active = true;
8269 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008270
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008271 WARN(active != crtc->active,
8272 "crtc's computed active state doesn't match tracked active state "
8273 "(expected %i, found %i)\n", active, crtc->active);
8274 WARN(enabled != crtc->base.enabled,
8275 "crtc's computed enabled state doesn't match tracked enabled state "
8276 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8277
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008278 active = dev_priv->display.get_pipe_config(crtc,
8279 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008280 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8281 base.head) {
8282 if (encoder->base.crtc != &crtc->base)
8283 continue;
8284 if (encoder->get_config)
8285 encoder->get_config(encoder, &pipe_config);
8286 }
8287
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008288 WARN(crtc->active != active,
8289 "crtc active state doesn't match with hw state "
8290 "(expected %i, found %i)\n", crtc->active, active);
8291
Daniel Vetterc0b03412013-05-28 12:05:54 +02008292 if (active &&
8293 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8294 WARN(1, "pipe state doesn't match!\n");
8295 intel_dump_pipe_config(crtc, &pipe_config,
8296 "[hw state]");
8297 intel_dump_pipe_config(crtc, &crtc->config,
8298 "[sw state]");
8299 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008300 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008301}
8302
8303static void
8304check_shared_dpll_state(struct drm_device *dev)
8305{
8306 drm_i915_private_t *dev_priv = dev->dev_private;
8307 struct intel_crtc *crtc;
8308 struct intel_dpll_hw_state dpll_hw_state;
8309 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008310
8311 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8312 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8313 int enabled_crtcs = 0, active_crtcs = 0;
8314 bool active;
8315
8316 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8317
8318 DRM_DEBUG_KMS("%s\n", pll->name);
8319
8320 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8321
8322 WARN(pll->active > pll->refcount,
8323 "more active pll users than references: %i vs %i\n",
8324 pll->active, pll->refcount);
8325 WARN(pll->active && !pll->on,
8326 "pll in active use but not on in sw tracking\n");
8327 WARN(pll->on != active,
8328 "pll on state mismatch (expected %i, found %i)\n",
8329 pll->on, active);
8330
8331 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8332 base.head) {
8333 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8334 enabled_crtcs++;
8335 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8336 active_crtcs++;
8337 }
8338 WARN(pll->active != active_crtcs,
8339 "pll active crtcs mismatch (expected %i, found %i)\n",
8340 pll->active, active_crtcs);
8341 WARN(pll->refcount != enabled_crtcs,
8342 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8343 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008344
8345 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8346 sizeof(dpll_hw_state)),
8347 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008348 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008349}
8350
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008351void
8352intel_modeset_check_state(struct drm_device *dev)
8353{
8354 check_connector_state(dev);
8355 check_encoder_state(dev);
8356 check_crtc_state(dev);
8357 check_shared_dpll_state(dev);
8358}
8359
Daniel Vetterf30da182013-04-11 20:22:50 +02008360static int __intel_set_mode(struct drm_crtc *crtc,
8361 struct drm_display_mode *mode,
8362 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008363{
8364 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008365 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008366 struct drm_display_mode *saved_mode, *saved_hwmode;
8367 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008368 struct intel_crtc *intel_crtc;
8369 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008370 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008371
Tim Gardner3ac18232012-12-07 07:54:26 -07008372 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008373 if (!saved_mode)
8374 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008375 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008376
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008377 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008378 &prepare_pipes, &disable_pipes);
8379
Tim Gardner3ac18232012-12-07 07:54:26 -07008380 *saved_hwmode = crtc->hwmode;
8381 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008382
Daniel Vetter25c5b262012-07-08 22:08:04 +02008383 /* Hack: Because we don't (yet) support global modeset on multiple
8384 * crtcs, we don't keep track of the new mode for more than one crtc.
8385 * Hence simply check whether any bit is set in modeset_pipes in all the
8386 * pieces of code that are not yet converted to deal with mutliple crtcs
8387 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008388 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008389 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008390 if (IS_ERR(pipe_config)) {
8391 ret = PTR_ERR(pipe_config);
8392 pipe_config = NULL;
8393
Tim Gardner3ac18232012-12-07 07:54:26 -07008394 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008395 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008396 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8397 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008398 }
8399
Daniel Vetter460da9162013-03-27 00:44:51 +01008400 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8401 intel_crtc_disable(&intel_crtc->base);
8402
Daniel Vetterea9d7582012-07-10 10:42:52 +02008403 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8404 if (intel_crtc->base.enabled)
8405 dev_priv->display.crtc_disable(&intel_crtc->base);
8406 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008407
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008408 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8409 * to set it here already despite that we pass it down the callchain.
8410 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008411 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008412 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008413 /* mode_set/enable/disable functions rely on a correct pipe
8414 * config. */
8415 to_intel_crtc(crtc)->config = *pipe_config;
8416 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008417
Daniel Vetterea9d7582012-07-10 10:42:52 +02008418 /* Only after disabling all output pipelines that will be changed can we
8419 * update the the output configuration. */
8420 intel_modeset_update_state(dev, prepare_pipes);
8421
Daniel Vetter47fab732012-10-26 10:58:18 +02008422 if (dev_priv->display.modeset_global_resources)
8423 dev_priv->display.modeset_global_resources(dev);
8424
Daniel Vettera6778b32012-07-02 09:56:42 +02008425 /* Set up the DPLL and any encoders state that needs to adjust or depend
8426 * on the DPLL.
8427 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008428 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008429 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008430 x, y, fb);
8431 if (ret)
8432 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008433 }
8434
8435 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008436 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8437 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008438
Daniel Vetter25c5b262012-07-08 22:08:04 +02008439 if (modeset_pipes) {
8440 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008441 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008442
Daniel Vetter25c5b262012-07-08 22:08:04 +02008443 /* Calculate and store various constants which
8444 * are later needed by vblank and swap-completion
8445 * timestamping. They are derived from true hwmode.
8446 */
8447 drm_calc_timestamping_constants(crtc);
8448 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008449
8450 /* FIXME: add subpixel order */
8451done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008452 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008453 crtc->hwmode = *saved_hwmode;
8454 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008455 }
8456
Tim Gardner3ac18232012-12-07 07:54:26 -07008457out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008458 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008459 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008460 return ret;
8461}
8462
Daniel Vetterf30da182013-04-11 20:22:50 +02008463int intel_set_mode(struct drm_crtc *crtc,
8464 struct drm_display_mode *mode,
8465 int x, int y, struct drm_framebuffer *fb)
8466{
8467 int ret;
8468
8469 ret = __intel_set_mode(crtc, mode, x, y, fb);
8470
8471 if (ret == 0)
8472 intel_modeset_check_state(crtc->dev);
8473
8474 return ret;
8475}
8476
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008477void intel_crtc_restore_mode(struct drm_crtc *crtc)
8478{
8479 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8480}
8481
Daniel Vetter25c5b262012-07-08 22:08:04 +02008482#undef for_each_intel_crtc_masked
8483
Daniel Vetterd9e55602012-07-04 22:16:09 +02008484static void intel_set_config_free(struct intel_set_config *config)
8485{
8486 if (!config)
8487 return;
8488
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008489 kfree(config->save_connector_encoders);
8490 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008491 kfree(config);
8492}
8493
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008494static int intel_set_config_save_state(struct drm_device *dev,
8495 struct intel_set_config *config)
8496{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008497 struct drm_encoder *encoder;
8498 struct drm_connector *connector;
8499 int count;
8500
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008501 config->save_encoder_crtcs =
8502 kcalloc(dev->mode_config.num_encoder,
8503 sizeof(struct drm_crtc *), GFP_KERNEL);
8504 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008505 return -ENOMEM;
8506
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008507 config->save_connector_encoders =
8508 kcalloc(dev->mode_config.num_connector,
8509 sizeof(struct drm_encoder *), GFP_KERNEL);
8510 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008511 return -ENOMEM;
8512
8513 /* Copy data. Note that driver private data is not affected.
8514 * Should anything bad happen only the expected state is
8515 * restored, not the drivers personal bookkeeping.
8516 */
8517 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008518 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008519 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008520 }
8521
8522 count = 0;
8523 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008524 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008525 }
8526
8527 return 0;
8528}
8529
8530static void intel_set_config_restore_state(struct drm_device *dev,
8531 struct intel_set_config *config)
8532{
Daniel Vetter9a935852012-07-05 22:34:27 +02008533 struct intel_encoder *encoder;
8534 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008535 int count;
8536
8537 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008538 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8539 encoder->new_crtc =
8540 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008541 }
8542
8543 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008544 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8545 connector->new_encoder =
8546 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008547 }
8548}
8549
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008550static void
8551intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8552 struct intel_set_config *config)
8553{
8554
8555 /* We should be able to check here if the fb has the same properties
8556 * and then just flip_or_move it */
8557 if (set->crtc->fb != set->fb) {
8558 /* If we have no fb then treat it as a full mode set */
8559 if (set->crtc->fb == NULL) {
8560 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8561 config->mode_changed = true;
8562 } else if (set->fb == NULL) {
8563 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008564 } else if (set->fb->pixel_format !=
8565 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008566 config->mode_changed = true;
8567 } else
8568 config->fb_changed = true;
8569 }
8570
Daniel Vetter835c5872012-07-10 18:11:08 +02008571 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008572 config->fb_changed = true;
8573
8574 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8575 DRM_DEBUG_KMS("modes are different, full mode set\n");
8576 drm_mode_debug_printmodeline(&set->crtc->mode);
8577 drm_mode_debug_printmodeline(set->mode);
8578 config->mode_changed = true;
8579 }
8580}
8581
Daniel Vetter2e431052012-07-04 22:42:15 +02008582static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008583intel_modeset_stage_output_state(struct drm_device *dev,
8584 struct drm_mode_set *set,
8585 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008586{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008587 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008588 struct intel_connector *connector;
8589 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008590 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008591
Damien Lespiau9abdda72013-02-13 13:29:23 +00008592 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008593 * of connectors. For paranoia, double-check this. */
8594 WARN_ON(!set->fb && (set->num_connectors != 0));
8595 WARN_ON(set->fb && (set->num_connectors == 0));
8596
Daniel Vetter50f56112012-07-02 09:35:43 +02008597 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008598 list_for_each_entry(connector, &dev->mode_config.connector_list,
8599 base.head) {
8600 /* Otherwise traverse passed in connector list and get encoders
8601 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008602 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008603 if (set->connectors[ro] == &connector->base) {
8604 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008605 break;
8606 }
8607 }
8608
Daniel Vetter9a935852012-07-05 22:34:27 +02008609 /* If we disable the crtc, disable all its connectors. Also, if
8610 * the connector is on the changing crtc but not on the new
8611 * connector list, disable it. */
8612 if ((!set->fb || ro == set->num_connectors) &&
8613 connector->base.encoder &&
8614 connector->base.encoder->crtc == set->crtc) {
8615 connector->new_encoder = NULL;
8616
8617 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8618 connector->base.base.id,
8619 drm_get_connector_name(&connector->base));
8620 }
8621
8622
8623 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008624 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008625 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008626 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008627 }
8628 /* connector->new_encoder is now updated for all connectors. */
8629
8630 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008631 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008632 list_for_each_entry(connector, &dev->mode_config.connector_list,
8633 base.head) {
8634 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008635 continue;
8636
Daniel Vetter9a935852012-07-05 22:34:27 +02008637 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008638
8639 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008640 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008641 new_crtc = set->crtc;
8642 }
8643
8644 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008645 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8646 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008647 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008648 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008649 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8650
8651 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8652 connector->base.base.id,
8653 drm_get_connector_name(&connector->base),
8654 new_crtc->base.id);
8655 }
8656
8657 /* Check for any encoders that needs to be disabled. */
8658 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8659 base.head) {
8660 list_for_each_entry(connector,
8661 &dev->mode_config.connector_list,
8662 base.head) {
8663 if (connector->new_encoder == encoder) {
8664 WARN_ON(!connector->new_encoder->new_crtc);
8665
8666 goto next_encoder;
8667 }
8668 }
8669 encoder->new_crtc = NULL;
8670next_encoder:
8671 /* Only now check for crtc changes so we don't miss encoders
8672 * that will be disabled. */
8673 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008674 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008675 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008676 }
8677 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008678 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008679
Daniel Vetter2e431052012-07-04 22:42:15 +02008680 return 0;
8681}
8682
8683static int intel_crtc_set_config(struct drm_mode_set *set)
8684{
8685 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008686 struct drm_mode_set save_set;
8687 struct intel_set_config *config;
8688 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008689
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008690 BUG_ON(!set);
8691 BUG_ON(!set->crtc);
8692 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008693
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008694 /* Enforce sane interface api - has been abused by the fb helper. */
8695 BUG_ON(!set->mode && set->fb);
8696 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008697
Daniel Vetter2e431052012-07-04 22:42:15 +02008698 if (set->fb) {
8699 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8700 set->crtc->base.id, set->fb->base.id,
8701 (int)set->num_connectors, set->x, set->y);
8702 } else {
8703 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008704 }
8705
8706 dev = set->crtc->dev;
8707
8708 ret = -ENOMEM;
8709 config = kzalloc(sizeof(*config), GFP_KERNEL);
8710 if (!config)
8711 goto out_config;
8712
8713 ret = intel_set_config_save_state(dev, config);
8714 if (ret)
8715 goto out_config;
8716
8717 save_set.crtc = set->crtc;
8718 save_set.mode = &set->crtc->mode;
8719 save_set.x = set->crtc->x;
8720 save_set.y = set->crtc->y;
8721 save_set.fb = set->crtc->fb;
8722
8723 /* Compute whether we need a full modeset, only an fb base update or no
8724 * change at all. In the future we might also check whether only the
8725 * mode changed, e.g. for LVDS where we only change the panel fitter in
8726 * such cases. */
8727 intel_set_config_compute_mode_changes(set, config);
8728
Daniel Vetter9a935852012-07-05 22:34:27 +02008729 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008730 if (ret)
8731 goto fail;
8732
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008733 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008734 ret = intel_set_mode(set->crtc, set->mode,
8735 set->x, set->y, set->fb);
8736 if (ret) {
8737 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8738 set->crtc->base.id, ret);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008739 goto fail;
8740 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008741 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008742 intel_crtc_wait_for_pending_flips(set->crtc);
8743
Daniel Vetter4f660f42012-07-02 09:47:37 +02008744 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008745 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008746 }
8747
Daniel Vetterd9e55602012-07-04 22:16:09 +02008748 intel_set_config_free(config);
8749
Daniel Vetter50f56112012-07-02 09:35:43 +02008750 return 0;
8751
8752fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008753 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008754
8755 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008756 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008757 intel_set_mode(save_set.crtc, save_set.mode,
8758 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008759 DRM_ERROR("failed to restore config after modeset failure\n");
8760
Daniel Vetterd9e55602012-07-04 22:16:09 +02008761out_config:
8762 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008763 return ret;
8764}
8765
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008766static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008767 .cursor_set = intel_crtc_cursor_set,
8768 .cursor_move = intel_crtc_cursor_move,
8769 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008770 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008771 .destroy = intel_crtc_destroy,
8772 .page_flip = intel_crtc_page_flip,
8773};
8774
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008775static void intel_cpu_pll_init(struct drm_device *dev)
8776{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008777 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008778 intel_ddi_pll_init(dev);
8779}
8780
Daniel Vetter53589012013-06-05 13:34:16 +02008781static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
8782 struct intel_shared_dpll *pll,
8783 struct intel_dpll_hw_state *hw_state)
8784{
8785 uint32_t val;
8786
8787 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02008788 hw_state->dpll = val;
8789 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
8790 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02008791
8792 return val & DPLL_VCO_ENABLE;
8793}
8794
Daniel Vettere7b903d2013-06-05 13:34:14 +02008795static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8796 struct intel_shared_dpll *pll)
8797{
8798 uint32_t reg, val;
8799
8800 /* PCH refclock must be enabled first */
8801 assert_pch_refclk_enabled(dev_priv);
8802
8803 reg = PCH_DPLL(pll->id);
8804 val = I915_READ(reg);
8805 val |= DPLL_VCO_ENABLE;
8806 I915_WRITE(reg, val);
8807 POSTING_READ(reg);
8808 udelay(200);
8809}
8810
8811static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8812 struct intel_shared_dpll *pll)
8813{
8814 struct drm_device *dev = dev_priv->dev;
8815 struct intel_crtc *crtc;
8816 uint32_t reg, val;
8817
8818 /* Make sure no transcoder isn't still depending on us. */
8819 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8820 if (intel_crtc_to_shared_dpll(crtc) == pll)
8821 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8822 }
8823
8824 reg = PCH_DPLL(pll->id);
8825 val = I915_READ(reg);
8826 val &= ~DPLL_VCO_ENABLE;
8827 I915_WRITE(reg, val);
8828 POSTING_READ(reg);
8829 udelay(200);
8830}
8831
Daniel Vetter46edb022013-06-05 13:34:12 +02008832static char *ibx_pch_dpll_names[] = {
8833 "PCH DPLL A",
8834 "PCH DPLL B",
8835};
8836
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008837static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008838{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008839 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008840 int i;
8841
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008842 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008843
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008844 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008845 dev_priv->shared_dplls[i].id = i;
8846 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vettere7b903d2013-06-05 13:34:14 +02008847 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8848 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02008849 dev_priv->shared_dplls[i].get_hw_state =
8850 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008851 }
8852}
8853
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008854static void intel_shared_dpll_init(struct drm_device *dev)
8855{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008856 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008857
8858 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8859 ibx_pch_dpll_init(dev);
8860 else
8861 dev_priv->num_shared_dpll = 0;
8862
8863 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8864 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8865 dev_priv->num_shared_dpll);
8866}
8867
Hannes Ederb358d0a2008-12-18 21:18:47 +01008868static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008869{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008870 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008871 struct intel_crtc *intel_crtc;
8872 int i;
8873
8874 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8875 if (intel_crtc == NULL)
8876 return;
8877
8878 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8879
8880 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 for (i = 0; i < 256; i++) {
8882 intel_crtc->lut_r[i] = i;
8883 intel_crtc->lut_g[i] = i;
8884 intel_crtc->lut_b[i] = i;
8885 }
8886
Jesse Barnes80824002009-09-10 15:28:06 -07008887 /* Swap pipes & planes for FBC on pre-965 */
8888 intel_crtc->pipe = pipe;
8889 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008890 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008891 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008892 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008893 }
8894
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008895 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8896 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8897 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8898 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8899
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008901}
8902
Carl Worth08d7b3d2009-04-29 14:43:54 -07008903int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008904 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008905{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008906 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008907 struct drm_mode_object *drmmode_obj;
8908 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008909
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008910 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8911 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008912
Daniel Vetterc05422d2009-08-11 16:05:30 +02008913 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8914 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008915
Daniel Vetterc05422d2009-08-11 16:05:30 +02008916 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008917 DRM_ERROR("no such CRTC id\n");
8918 return -EINVAL;
8919 }
8920
Daniel Vetterc05422d2009-08-11 16:05:30 +02008921 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8922 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008923
Daniel Vetterc05422d2009-08-11 16:05:30 +02008924 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008925}
8926
Daniel Vetter66a92782012-07-12 20:08:18 +02008927static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008928{
Daniel Vetter66a92782012-07-12 20:08:18 +02008929 struct drm_device *dev = encoder->base.dev;
8930 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008931 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008932 int entry = 0;
8933
Daniel Vetter66a92782012-07-12 20:08:18 +02008934 list_for_each_entry(source_encoder,
8935 &dev->mode_config.encoder_list, base.head) {
8936
8937 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008939
8940 /* Intel hw has only one MUX where enocoders could be cloned. */
8941 if (encoder->cloneable && source_encoder->cloneable)
8942 index_mask |= (1 << entry);
8943
Jesse Barnes79e53942008-11-07 14:24:08 -08008944 entry++;
8945 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008946
Jesse Barnes79e53942008-11-07 14:24:08 -08008947 return index_mask;
8948}
8949
Chris Wilson4d302442010-12-14 19:21:29 +00008950static bool has_edp_a(struct drm_device *dev)
8951{
8952 struct drm_i915_private *dev_priv = dev->dev_private;
8953
8954 if (!IS_MOBILE(dev))
8955 return false;
8956
8957 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8958 return false;
8959
8960 if (IS_GEN5(dev) &&
8961 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8962 return false;
8963
8964 return true;
8965}
8966
Jesse Barnes79e53942008-11-07 14:24:08 -08008967static void intel_setup_outputs(struct drm_device *dev)
8968{
Eric Anholt725e30a2009-01-22 13:01:02 -08008969 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008970 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008971 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008972 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008973
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008974 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008975 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8976 /* disable the panel fitter on everything but LVDS */
8977 I915_WRITE(PFIT_CONTROL, 0);
8978 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008979
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008980 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008981 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008982
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008983 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008984 int found;
8985
8986 /* Haswell uses DDI functions to detect digital outputs */
8987 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8988 /* DDI A only supports eDP */
8989 if (found)
8990 intel_ddi_init(dev, PORT_A);
8991
8992 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8993 * register */
8994 found = I915_READ(SFUSE_STRAP);
8995
8996 if (found & SFUSE_STRAP_DDIB_DETECTED)
8997 intel_ddi_init(dev, PORT_B);
8998 if (found & SFUSE_STRAP_DDIC_DETECTED)
8999 intel_ddi_init(dev, PORT_C);
9000 if (found & SFUSE_STRAP_DDID_DETECTED)
9001 intel_ddi_init(dev, PORT_D);
9002 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009003 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009004 dpd_is_edp = intel_dpd_is_edp(dev);
9005
9006 if (has_edp_a(dev))
9007 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009008
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009009 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009010 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009011 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009012 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009013 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009014 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009015 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009016 }
9017
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009018 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009019 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009020
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009021 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009022 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009023
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009024 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009025 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009026
Daniel Vetter270b3042012-10-27 15:52:05 +02009027 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009028 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009029 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309030 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009031 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9032 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309033
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009034 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009035 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9036 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009037 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9038 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009039 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009040 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009041 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009042
Paulo Zanonie2debe92013-02-18 19:00:27 -03009043 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009044 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009045 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009046 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9047 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009048 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009049 }
Ma Ling27185ae2009-08-24 13:50:23 +08009050
Imre Deake7281ea2013-05-08 13:14:08 +03009051 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009052 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009053 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009054
9055 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009056
Paulo Zanonie2debe92013-02-18 19:00:27 -03009057 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009058 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009059 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009060 }
Ma Ling27185ae2009-08-24 13:50:23 +08009061
Paulo Zanonie2debe92013-02-18 19:00:27 -03009062 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009063
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009064 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9065 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009066 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009067 }
Imre Deake7281ea2013-05-08 13:14:08 +03009068 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009069 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009070 }
Ma Ling27185ae2009-08-24 13:50:23 +08009071
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009072 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009073 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009074 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009075 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009076 intel_dvo_init(dev);
9077
Zhenyu Wang103a1962009-11-27 11:44:36 +08009078 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009079 intel_tv_init(dev);
9080
Chris Wilson4ef69c72010-09-09 15:14:28 +01009081 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9082 encoder->base.possible_crtcs = encoder->crtc_mask;
9083 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009084 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009085 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009086
Paulo Zanonidde86e22012-12-01 12:04:25 -02009087 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009088
9089 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009090}
9091
9092static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9093{
9094 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009095
9096 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009097 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009098
9099 kfree(intel_fb);
9100}
9101
9102static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009103 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009104 unsigned int *handle)
9105{
9106 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009107 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009108
Chris Wilson05394f32010-11-08 19:18:58 +00009109 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009110}
9111
9112static const struct drm_framebuffer_funcs intel_fb_funcs = {
9113 .destroy = intel_user_framebuffer_destroy,
9114 .create_handle = intel_user_framebuffer_create_handle,
9115};
9116
Dave Airlie38651672010-03-30 05:34:13 +00009117int intel_framebuffer_init(struct drm_device *dev,
9118 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009119 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009120 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009121{
Jesse Barnes79e53942008-11-07 14:24:08 -08009122 int ret;
9123
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009124 if (obj->tiling_mode == I915_TILING_Y) {
9125 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009126 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009127 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009128
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009129 if (mode_cmd->pitches[0] & 63) {
9130 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9131 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009132 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009133 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009134
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009135 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009136 if (mode_cmd->pitches[0] > 32768) {
9137 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
9138 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009139 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009140 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009141
9142 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009143 mode_cmd->pitches[0] != obj->stride) {
9144 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9145 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009146 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009147 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009148
Ville Syrjälä57779d02012-10-31 17:50:14 +02009149 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009150 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009151 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009152 case DRM_FORMAT_RGB565:
9153 case DRM_FORMAT_XRGB8888:
9154 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009155 break;
9156 case DRM_FORMAT_XRGB1555:
9157 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009158 if (INTEL_INFO(dev)->gen > 3) {
9159 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009160 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009161 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009162 break;
9163 case DRM_FORMAT_XBGR8888:
9164 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009165 case DRM_FORMAT_XRGB2101010:
9166 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009167 case DRM_FORMAT_XBGR2101010:
9168 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009169 if (INTEL_INFO(dev)->gen < 4) {
9170 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009171 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009172 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009173 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009174 case DRM_FORMAT_YUYV:
9175 case DRM_FORMAT_UYVY:
9176 case DRM_FORMAT_YVYU:
9177 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009178 if (INTEL_INFO(dev)->gen < 5) {
9179 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009180 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009181 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009182 break;
9183 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009184 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009185 return -EINVAL;
9186 }
9187
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009188 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9189 if (mode_cmd->offsets[0] != 0)
9190 return -EINVAL;
9191
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009192 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9193 intel_fb->obj = obj;
9194
Jesse Barnes79e53942008-11-07 14:24:08 -08009195 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9196 if (ret) {
9197 DRM_ERROR("framebuffer init failed %d\n", ret);
9198 return ret;
9199 }
9200
Jesse Barnes79e53942008-11-07 14:24:08 -08009201 return 0;
9202}
9203
Jesse Barnes79e53942008-11-07 14:24:08 -08009204static struct drm_framebuffer *
9205intel_user_framebuffer_create(struct drm_device *dev,
9206 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009207 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009208{
Chris Wilson05394f32010-11-08 19:18:58 +00009209 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009210
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009211 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9212 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009213 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009214 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009215
Chris Wilsond2dff872011-04-19 08:36:26 +01009216 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009217}
9218
Jesse Barnes79e53942008-11-07 14:24:08 -08009219static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009220 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009221 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009222};
9223
Jesse Barnese70236a2009-09-21 10:42:27 -07009224/* Set up chip specific display functions */
9225static void intel_init_display(struct drm_device *dev)
9226{
9227 struct drm_i915_private *dev_priv = dev->dev_private;
9228
Daniel Vetteree9300b2013-06-03 22:40:22 +02009229 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9230 dev_priv->display.find_dpll = g4x_find_best_dpll;
9231 else if (IS_VALLEYVIEW(dev))
9232 dev_priv->display.find_dpll = vlv_find_best_dpll;
9233 else if (IS_PINEVIEW(dev))
9234 dev_priv->display.find_dpll = pnv_find_best_dpll;
9235 else
9236 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9237
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009238 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009240 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009241 dev_priv->display.crtc_enable = haswell_crtc_enable;
9242 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009243 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009244 dev_priv->display.update_plane = ironlake_update_plane;
9245 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009246 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009247 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009248 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9249 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009250 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009251 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009252 } else if (IS_VALLEYVIEW(dev)) {
9253 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9254 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9255 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9256 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9257 dev_priv->display.off = i9xx_crtc_off;
9258 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009259 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009260 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009261 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009262 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9263 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009264 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009265 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009266 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009267
Jesse Barnese70236a2009-09-21 10:42:27 -07009268 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009269 if (IS_VALLEYVIEW(dev))
9270 dev_priv->display.get_display_clock_speed =
9271 valleyview_get_display_clock_speed;
9272 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009273 dev_priv->display.get_display_clock_speed =
9274 i945_get_display_clock_speed;
9275 else if (IS_I915G(dev))
9276 dev_priv->display.get_display_clock_speed =
9277 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009278 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009279 dev_priv->display.get_display_clock_speed =
9280 i9xx_misc_get_display_clock_speed;
9281 else if (IS_I915GM(dev))
9282 dev_priv->display.get_display_clock_speed =
9283 i915gm_get_display_clock_speed;
9284 else if (IS_I865G(dev))
9285 dev_priv->display.get_display_clock_speed =
9286 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009287 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009288 dev_priv->display.get_display_clock_speed =
9289 i855_get_display_clock_speed;
9290 else /* 852, 830 */
9291 dev_priv->display.get_display_clock_speed =
9292 i830_get_display_clock_speed;
9293
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009294 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009295 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009296 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009297 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009298 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009299 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009300 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009301 } else if (IS_IVYBRIDGE(dev)) {
9302 /* FIXME: detect B0+ stepping and use auto training */
9303 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009304 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009305 dev_priv->display.modeset_global_resources =
9306 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009307 } else if (IS_HASWELL(dev)) {
9308 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009309 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009310 dev_priv->display.modeset_global_resources =
9311 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009312 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009313 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009314 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009315 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009316
9317 /* Default just returns -ENODEV to indicate unsupported */
9318 dev_priv->display.queue_flip = intel_default_queue_flip;
9319
9320 switch (INTEL_INFO(dev)->gen) {
9321 case 2:
9322 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9323 break;
9324
9325 case 3:
9326 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9327 break;
9328
9329 case 4:
9330 case 5:
9331 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9332 break;
9333
9334 case 6:
9335 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9336 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009337 case 7:
9338 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9339 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009340 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009341}
9342
Jesse Barnesb690e962010-07-19 13:53:12 -07009343/*
9344 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9345 * resume, or other times. This quirk makes sure that's the case for
9346 * affected systems.
9347 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009348static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009349{
9350 struct drm_i915_private *dev_priv = dev->dev_private;
9351
9352 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009353 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009354}
9355
Keith Packard435793d2011-07-12 14:56:22 -07009356/*
9357 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9358 */
9359static void quirk_ssc_force_disable(struct drm_device *dev)
9360{
9361 struct drm_i915_private *dev_priv = dev->dev_private;
9362 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009363 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009364}
9365
Carsten Emde4dca20e2012-03-15 15:56:26 +01009366/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009367 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9368 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009369 */
9370static void quirk_invert_brightness(struct drm_device *dev)
9371{
9372 struct drm_i915_private *dev_priv = dev->dev_private;
9373 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009374 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009375}
9376
9377struct intel_quirk {
9378 int device;
9379 int subsystem_vendor;
9380 int subsystem_device;
9381 void (*hook)(struct drm_device *dev);
9382};
9383
Egbert Eich5f85f172012-10-14 15:46:38 +02009384/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9385struct intel_dmi_quirk {
9386 void (*hook)(struct drm_device *dev);
9387 const struct dmi_system_id (*dmi_id_list)[];
9388};
9389
9390static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9391{
9392 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9393 return 1;
9394}
9395
9396static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9397 {
9398 .dmi_id_list = &(const struct dmi_system_id[]) {
9399 {
9400 .callback = intel_dmi_reverse_brightness,
9401 .ident = "NCR Corporation",
9402 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9403 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9404 },
9405 },
9406 { } /* terminating entry */
9407 },
9408 .hook = quirk_invert_brightness,
9409 },
9410};
9411
Ben Widawskyc43b5632012-04-16 14:07:40 -07009412static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009413 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009414 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009415
Jesse Barnesb690e962010-07-19 13:53:12 -07009416 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9417 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9418
Jesse Barnesb690e962010-07-19 13:53:12 -07009419 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9420 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9421
Daniel Vetterccd0d362012-10-10 23:13:59 +02009422 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009423 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009424 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009425
9426 /* Lenovo U160 cannot use SSC on LVDS */
9427 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009428
9429 /* Sony Vaio Y cannot use SSC on LVDS */
9430 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009431
9432 /* Acer Aspire 5734Z must invert backlight brightness */
9433 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009434
9435 /* Acer/eMachines G725 */
9436 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009437
9438 /* Acer/eMachines e725 */
9439 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009440
9441 /* Acer/Packard Bell NCL20 */
9442 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009443
9444 /* Acer Aspire 4736Z */
9445 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009446};
9447
9448static void intel_init_quirks(struct drm_device *dev)
9449{
9450 struct pci_dev *d = dev->pdev;
9451 int i;
9452
9453 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9454 struct intel_quirk *q = &intel_quirks[i];
9455
9456 if (d->device == q->device &&
9457 (d->subsystem_vendor == q->subsystem_vendor ||
9458 q->subsystem_vendor == PCI_ANY_ID) &&
9459 (d->subsystem_device == q->subsystem_device ||
9460 q->subsystem_device == PCI_ANY_ID))
9461 q->hook(dev);
9462 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009463 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9464 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9465 intel_dmi_quirks[i].hook(dev);
9466 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009467}
9468
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009469/* Disable the VGA plane that we never use */
9470static void i915_disable_vga(struct drm_device *dev)
9471{
9472 struct drm_i915_private *dev_priv = dev->dev_private;
9473 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009474 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009475
9476 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009477 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009478 sr1 = inb(VGA_SR_DATA);
9479 outb(sr1 | 1<<5, VGA_SR_DATA);
9480 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9481 udelay(300);
9482
9483 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9484 POSTING_READ(vga_reg);
9485}
9486
Daniel Vetterf8175862012-04-10 15:50:11 +02009487void intel_modeset_init_hw(struct drm_device *dev)
9488{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009489 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009490
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009491 intel_prepare_ddi(dev);
9492
Daniel Vetterf8175862012-04-10 15:50:11 +02009493 intel_init_clock_gating(dev);
9494
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009495 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009496 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009497 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009498}
9499
Imre Deak7d708ee2013-04-17 14:04:50 +03009500void intel_modeset_suspend_hw(struct drm_device *dev)
9501{
9502 intel_suspend_hw(dev);
9503}
9504
Jesse Barnes79e53942008-11-07 14:24:08 -08009505void intel_modeset_init(struct drm_device *dev)
9506{
Jesse Barnes652c3932009-08-17 13:31:43 -07009507 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009508 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009509
9510 drm_mode_config_init(dev);
9511
9512 dev->mode_config.min_width = 0;
9513 dev->mode_config.min_height = 0;
9514
Dave Airlie019d96c2011-09-29 16:20:42 +01009515 dev->mode_config.preferred_depth = 24;
9516 dev->mode_config.prefer_shadow = 1;
9517
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009518 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009519
Jesse Barnesb690e962010-07-19 13:53:12 -07009520 intel_init_quirks(dev);
9521
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009522 intel_init_pm(dev);
9523
Ben Widawskye3c74752013-04-05 13:12:39 -07009524 if (INTEL_INFO(dev)->num_pipes == 0)
9525 return;
9526
Jesse Barnese70236a2009-09-21 10:42:27 -07009527 intel_init_display(dev);
9528
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009529 if (IS_GEN2(dev)) {
9530 dev->mode_config.max_width = 2048;
9531 dev->mode_config.max_height = 2048;
9532 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009533 dev->mode_config.max_width = 4096;
9534 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009535 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009536 dev->mode_config.max_width = 8192;
9537 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009538 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009539 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009540
Zhao Yakui28c97732009-10-09 11:39:41 +08009541 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009542 INTEL_INFO(dev)->num_pipes,
9543 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009544
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009545 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009546 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009547 for (j = 0; j < dev_priv->num_plane; j++) {
9548 ret = intel_plane_init(dev, i, j);
9549 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009550 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9551 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009552 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009553 }
9554
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009555 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009556 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009557
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009558 /* Just disable it once at startup */
9559 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009560 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009561
9562 /* Just in case the BIOS is doing something questionable. */
9563 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009564}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009565
Daniel Vetter24929352012-07-02 20:28:59 +02009566static void
9567intel_connector_break_all_links(struct intel_connector *connector)
9568{
9569 connector->base.dpms = DRM_MODE_DPMS_OFF;
9570 connector->base.encoder = NULL;
9571 connector->encoder->connectors_active = false;
9572 connector->encoder->base.crtc = NULL;
9573}
9574
Daniel Vetter7fad7982012-07-04 17:51:47 +02009575static void intel_enable_pipe_a(struct drm_device *dev)
9576{
9577 struct intel_connector *connector;
9578 struct drm_connector *crt = NULL;
9579 struct intel_load_detect_pipe load_detect_temp;
9580
9581 /* We can't just switch on the pipe A, we need to set things up with a
9582 * proper mode and output configuration. As a gross hack, enable pipe A
9583 * by enabling the load detect pipe once. */
9584 list_for_each_entry(connector,
9585 &dev->mode_config.connector_list,
9586 base.head) {
9587 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9588 crt = &connector->base;
9589 break;
9590 }
9591 }
9592
9593 if (!crt)
9594 return;
9595
9596 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9597 intel_release_load_detect_pipe(crt, &load_detect_temp);
9598
9599
9600}
9601
Daniel Vetterfa555832012-10-10 23:14:00 +02009602static bool
9603intel_check_plane_mapping(struct intel_crtc *crtc)
9604{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009605 struct drm_device *dev = crtc->base.dev;
9606 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009607 u32 reg, val;
9608
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009609 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009610 return true;
9611
9612 reg = DSPCNTR(!crtc->plane);
9613 val = I915_READ(reg);
9614
9615 if ((val & DISPLAY_PLANE_ENABLE) &&
9616 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9617 return false;
9618
9619 return true;
9620}
9621
Daniel Vetter24929352012-07-02 20:28:59 +02009622static void intel_sanitize_crtc(struct intel_crtc *crtc)
9623{
9624 struct drm_device *dev = crtc->base.dev;
9625 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009626 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009627
Daniel Vetter24929352012-07-02 20:28:59 +02009628 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009629 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009630 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9631
9632 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009633 * disable the crtc (and hence change the state) if it is wrong. Note
9634 * that gen4+ has a fixed plane -> pipe mapping. */
9635 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009636 struct intel_connector *connector;
9637 bool plane;
9638
Daniel Vetter24929352012-07-02 20:28:59 +02009639 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9640 crtc->base.base.id);
9641
9642 /* Pipe has the wrong plane attached and the plane is active.
9643 * Temporarily change the plane mapping and disable everything
9644 * ... */
9645 plane = crtc->plane;
9646 crtc->plane = !plane;
9647 dev_priv->display.crtc_disable(&crtc->base);
9648 crtc->plane = plane;
9649
9650 /* ... and break all links. */
9651 list_for_each_entry(connector, &dev->mode_config.connector_list,
9652 base.head) {
9653 if (connector->encoder->base.crtc != &crtc->base)
9654 continue;
9655
9656 intel_connector_break_all_links(connector);
9657 }
9658
9659 WARN_ON(crtc->active);
9660 crtc->base.enabled = false;
9661 }
Daniel Vetter24929352012-07-02 20:28:59 +02009662
Daniel Vetter7fad7982012-07-04 17:51:47 +02009663 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9664 crtc->pipe == PIPE_A && !crtc->active) {
9665 /* BIOS forgot to enable pipe A, this mostly happens after
9666 * resume. Force-enable the pipe to fix this, the update_dpms
9667 * call below we restore the pipe to the right state, but leave
9668 * the required bits on. */
9669 intel_enable_pipe_a(dev);
9670 }
9671
Daniel Vetter24929352012-07-02 20:28:59 +02009672 /* Adjust the state of the output pipe according to whether we
9673 * have active connectors/encoders. */
9674 intel_crtc_update_dpms(&crtc->base);
9675
9676 if (crtc->active != crtc->base.enabled) {
9677 struct intel_encoder *encoder;
9678
9679 /* This can happen either due to bugs in the get_hw_state
9680 * functions or because the pipe is force-enabled due to the
9681 * pipe A quirk. */
9682 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9683 crtc->base.base.id,
9684 crtc->base.enabled ? "enabled" : "disabled",
9685 crtc->active ? "enabled" : "disabled");
9686
9687 crtc->base.enabled = crtc->active;
9688
9689 /* Because we only establish the connector -> encoder ->
9690 * crtc links if something is active, this means the
9691 * crtc is now deactivated. Break the links. connector
9692 * -> encoder links are only establish when things are
9693 * actually up, hence no need to break them. */
9694 WARN_ON(crtc->active);
9695
9696 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9697 WARN_ON(encoder->connectors_active);
9698 encoder->base.crtc = NULL;
9699 }
9700 }
9701}
9702
9703static void intel_sanitize_encoder(struct intel_encoder *encoder)
9704{
9705 struct intel_connector *connector;
9706 struct drm_device *dev = encoder->base.dev;
9707
9708 /* We need to check both for a crtc link (meaning that the
9709 * encoder is active and trying to read from a pipe) and the
9710 * pipe itself being active. */
9711 bool has_active_crtc = encoder->base.crtc &&
9712 to_intel_crtc(encoder->base.crtc)->active;
9713
9714 if (encoder->connectors_active && !has_active_crtc) {
9715 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9716 encoder->base.base.id,
9717 drm_get_encoder_name(&encoder->base));
9718
9719 /* Connector is active, but has no active pipe. This is
9720 * fallout from our resume register restoring. Disable
9721 * the encoder manually again. */
9722 if (encoder->base.crtc) {
9723 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9724 encoder->base.base.id,
9725 drm_get_encoder_name(&encoder->base));
9726 encoder->disable(encoder);
9727 }
9728
9729 /* Inconsistent output/port/pipe state happens presumably due to
9730 * a bug in one of the get_hw_state functions. Or someplace else
9731 * in our code, like the register restore mess on resume. Clamp
9732 * things to off as a safer default. */
9733 list_for_each_entry(connector,
9734 &dev->mode_config.connector_list,
9735 base.head) {
9736 if (connector->encoder != encoder)
9737 continue;
9738
9739 intel_connector_break_all_links(connector);
9740 }
9741 }
9742 /* Enabled encoders without active connectors will be fixed in
9743 * the crtc fixup. */
9744}
9745
Daniel Vetter44cec742013-01-25 17:53:21 +01009746void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009747{
9748 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009749 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009750
9751 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9752 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009753 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009754 }
9755}
9756
Daniel Vetter30e984d2013-06-05 13:34:17 +02009757static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +02009758{
9759 struct drm_i915_private *dev_priv = dev->dev_private;
9760 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +02009761 struct intel_crtc *crtc;
9762 struct intel_encoder *encoder;
9763 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +02009764 int i;
Daniel Vetter24929352012-07-02 20:28:59 +02009765
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009766 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9767 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009768 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009769
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009770 crtc->active = dev_priv->display.get_pipe_config(crtc,
9771 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009772
9773 crtc->base.enabled = crtc->active;
9774
9775 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9776 crtc->base.base.id,
9777 crtc->active ? "enabled" : "disabled");
9778 }
9779
Daniel Vetter53589012013-06-05 13:34:16 +02009780 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009781 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009782 intel_ddi_setup_hw_pll_state(dev);
9783
Daniel Vetter53589012013-06-05 13:34:16 +02009784 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9785 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9786
9787 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
9788 pll->active = 0;
9789 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9790 base.head) {
9791 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9792 pll->active++;
9793 }
9794 pll->refcount = pll->active;
9795
9796 DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
9797 pll->name, pll->refcount);
9798 }
9799
Daniel Vetter24929352012-07-02 20:28:59 +02009800 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9801 base.head) {
9802 pipe = 0;
9803
9804 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009805 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9806 encoder->base.crtc = &crtc->base;
9807 if (encoder->get_config)
9808 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009809 } else {
9810 encoder->base.crtc = NULL;
9811 }
9812
9813 encoder->connectors_active = false;
9814 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9815 encoder->base.base.id,
9816 drm_get_encoder_name(&encoder->base),
9817 encoder->base.crtc ? "enabled" : "disabled",
9818 pipe);
9819 }
9820
9821 list_for_each_entry(connector, &dev->mode_config.connector_list,
9822 base.head) {
9823 if (connector->get_hw_state(connector)) {
9824 connector->base.dpms = DRM_MODE_DPMS_ON;
9825 connector->encoder->connectors_active = true;
9826 connector->base.encoder = &connector->encoder->base;
9827 } else {
9828 connector->base.dpms = DRM_MODE_DPMS_OFF;
9829 connector->base.encoder = NULL;
9830 }
9831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9832 connector->base.base.id,
9833 drm_get_connector_name(&connector->base),
9834 connector->base.encoder ? "enabled" : "disabled");
9835 }
Daniel Vetter30e984d2013-06-05 13:34:17 +02009836}
9837
9838/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9839 * and i915 state tracking structures. */
9840void intel_modeset_setup_hw_state(struct drm_device *dev,
9841 bool force_restore)
9842{
9843 struct drm_i915_private *dev_priv = dev->dev_private;
9844 enum pipe pipe;
9845 struct drm_plane *plane;
9846 struct intel_crtc *crtc;
9847 struct intel_encoder *encoder;
9848
9849 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009850
9851 /* HW state is read out, now we need to sanitize this mess. */
9852 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9853 base.head) {
9854 intel_sanitize_encoder(encoder);
9855 }
9856
9857 for_each_pipe(pipe) {
9858 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9859 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009860 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009861 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009862
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009863 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009864 /*
9865 * We need to use raw interfaces for restoring state to avoid
9866 * checking (bogus) intermediate states.
9867 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009868 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009869 struct drm_crtc *crtc =
9870 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009871
9872 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9873 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009874 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009875 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9876 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009877
9878 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009879 } else {
9880 intel_modeset_update_staged_output_state(dev);
9881 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009882
9883 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009884
9885 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009886}
9887
9888void intel_modeset_gem_init(struct drm_device *dev)
9889{
Chris Wilson1833b132012-05-09 11:56:28 +01009890 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009891
9892 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009893
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009894 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009895}
9896
9897void intel_modeset_cleanup(struct drm_device *dev)
9898{
Jesse Barnes652c3932009-08-17 13:31:43 -07009899 struct drm_i915_private *dev_priv = dev->dev_private;
9900 struct drm_crtc *crtc;
9901 struct intel_crtc *intel_crtc;
9902
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009903 /*
9904 * Interrupts and polling as the first thing to avoid creating havoc.
9905 * Too much stuff here (turning of rps, connectors, ...) would
9906 * experience fancy races otherwise.
9907 */
9908 drm_irq_uninstall(dev);
9909 cancel_work_sync(&dev_priv->hotplug_work);
9910 /*
9911 * Due to the hpd irq storm handling the hotplug work can re-arm the
9912 * poll handlers. Hence disable polling after hpd handling is shut down.
9913 */
Keith Packardf87ea762010-10-03 19:36:26 -07009914 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009915
Jesse Barnes652c3932009-08-17 13:31:43 -07009916 mutex_lock(&dev->struct_mutex);
9917
Jesse Barnes723bfd72010-10-07 16:01:13 -07009918 intel_unregister_dsm_handler();
9919
Jesse Barnes652c3932009-08-17 13:31:43 -07009920 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9921 /* Skip inactive CRTCs */
9922 if (!crtc->fb)
9923 continue;
9924
9925 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009926 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009927 }
9928
Chris Wilson973d04f2011-07-08 12:22:37 +01009929 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009930
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009931 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009932
Daniel Vetter930ebb42012-06-29 23:32:16 +02009933 ironlake_teardown_rc6(dev);
9934
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009935 mutex_unlock(&dev->struct_mutex);
9936
Chris Wilson1630fe72011-07-08 12:22:42 +01009937 /* flush any delayed tasks or pending work */
9938 flush_scheduled_work();
9939
Jani Nikuladc652f92013-04-12 15:18:38 +03009940 /* destroy backlight, if any, before the connectors */
9941 intel_panel_destroy_backlight(dev);
9942
Jesse Barnes79e53942008-11-07 14:24:08 -08009943 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009944
9945 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009946}
9947
Dave Airlie28d52042009-09-21 14:33:58 +10009948/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009949 * Return which encoder is currently attached for connector.
9950 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009951struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009952{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009953 return &intel_attached_encoder(connector)->base;
9954}
Jesse Barnes79e53942008-11-07 14:24:08 -08009955
Chris Wilsondf0e9242010-09-09 16:20:55 +01009956void intel_connector_attach_encoder(struct intel_connector *connector,
9957 struct intel_encoder *encoder)
9958{
9959 connector->encoder = encoder;
9960 drm_mode_connector_attach_encoder(&connector->base,
9961 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009962}
Dave Airlie28d52042009-09-21 14:33:58 +10009963
9964/*
9965 * set vga decode state - true == enable VGA decode
9966 */
9967int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9968{
9969 struct drm_i915_private *dev_priv = dev->dev_private;
9970 u16 gmch_ctrl;
9971
9972 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9973 if (state)
9974 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9975 else
9976 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9977 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9978 return 0;
9979}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009980
9981#ifdef CONFIG_DEBUG_FS
9982#include <linux/seq_file.h>
9983
9984struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009985
9986 u32 power_well_driver;
9987
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009988 struct intel_cursor_error_state {
9989 u32 control;
9990 u32 position;
9991 u32 base;
9992 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009993 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009994
9995 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009996 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009997 u32 conf;
9998 u32 source;
9999
10000 u32 htotal;
10001 u32 hblank;
10002 u32 hsync;
10003 u32 vtotal;
10004 u32 vblank;
10005 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010006 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010007
10008 struct intel_plane_error_state {
10009 u32 control;
10010 u32 stride;
10011 u32 size;
10012 u32 pos;
10013 u32 addr;
10014 u32 surface;
10015 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010016 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010017};
10018
10019struct intel_display_error_state *
10020intel_display_capture_error_state(struct drm_device *dev)
10021{
Akshay Joshi0206e352011-08-16 15:34:10 -040010022 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010023 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010024 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010025 int i;
10026
10027 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10028 if (error == NULL)
10029 return NULL;
10030
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010031 if (HAS_POWER_WELL(dev))
10032 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10033
Damien Lespiau52331302012-08-15 19:23:25 +010010034 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010035 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010036 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010037
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010038 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10039 error->cursor[i].control = I915_READ(CURCNTR(i));
10040 error->cursor[i].position = I915_READ(CURPOS(i));
10041 error->cursor[i].base = I915_READ(CURBASE(i));
10042 } else {
10043 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10044 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10045 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10046 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010047
10048 error->plane[i].control = I915_READ(DSPCNTR(i));
10049 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010050 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010051 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010052 error->plane[i].pos = I915_READ(DSPPOS(i));
10053 }
Paulo Zanonica291362013-03-06 20:03:14 -030010054 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10055 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010056 if (INTEL_INFO(dev)->gen >= 4) {
10057 error->plane[i].surface = I915_READ(DSPSURF(i));
10058 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10059 }
10060
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010061 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010062 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010063 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10064 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10065 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10066 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10067 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10068 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010069 }
10070
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010071 /* In the code above we read the registers without checking if the power
10072 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10073 * prevent the next I915_WRITE from detecting it and printing an error
10074 * message. */
10075 if (HAS_POWER_WELL(dev))
10076 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
10077
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010078 return error;
10079}
10080
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010081#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10082
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010083void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010084intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010085 struct drm_device *dev,
10086 struct intel_display_error_state *error)
10087{
10088 int i;
10089
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010090 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010091 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010092 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010093 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010094 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010095 err_printf(m, "Pipe [%d]:\n", i);
10096 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010097 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010098 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10099 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10100 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10101 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10102 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10103 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10104 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10105 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010106
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010107 err_printf(m, "Plane [%d]:\n", i);
10108 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10109 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010110 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010111 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10112 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010113 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010114 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010115 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010116 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010117 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10118 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010119 }
10120
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010121 err_printf(m, "Cursor [%d]:\n", i);
10122 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10123 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10124 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010125 }
10126}
10127#endif