blob: 292563ea8271501bc2d5d147a5e81e51d0ed8c87 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002000 case DRM_FORMAT_MOD_NONE:
2001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002036 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ville Syrjälä603525d2016-01-12 21:08:37 +02002110 case DRM_FORMAT_MOD_NONE:
2111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002348 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002474 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002806 case DRM_FORMAT_MOD_NONE:
2807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002965static void i9xx_update_primary_plane(struct drm_plane *primary,
2966 const struct intel_crtc_state *crtc_state,
2967 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002968{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002969 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2971 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002972 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002973 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002974 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002975 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002976 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002977 int x = plane_state->base.src.x1 >> 16;
2978 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002979
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980 dspcntr = DISPPLANE_GAMMA_ENABLE;
2981
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002982 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002984 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002985 if (intel_crtc->pipe == PIPE_B)
2986 dspcntr |= DISPPLANE_SEL_PIPE_B;
2987
2988 /* pipesrc and dspsize control the size that is scaled from,
2989 * which should always be the user's requested size.
2990 */
2991 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002992 ((crtc_state->pipe_src_h - 1) << 16) |
2993 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002994 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002995 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002996 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002997 ((crtc_state->pipe_src_h - 1) << 16) |
2998 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002999 I915_WRITE(PRIMPOS(plane), 0);
3000 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003001 }
3002
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003003 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003005 dspcntr |= DISPPLANE_8BPP;
3006 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003007 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003008 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003009 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003010 case DRM_FORMAT_RGB565:
3011 dspcntr |= DISPPLANE_BGRX565;
3012 break;
3013 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014 dspcntr |= DISPPLANE_BGRX888;
3015 break;
3016 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003017 dspcntr |= DISPPLANE_RGBX888;
3018 break;
3019 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003020 dspcntr |= DISPPLANE_BGRX101010;
3021 break;
3022 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003023 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003024 break;
3025 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003026 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003027 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003028
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003029 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003030 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003031 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003032
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003033 if (rotation & DRM_ROTATE_180)
3034 dspcntr |= DISPPLANE_ROTATE_180;
3035
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003036 if (rotation & DRM_REFLECT_X)
3037 dspcntr |= DISPPLANE_MIRROR;
3038
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003039 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003040 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3041
Ville Syrjälä29490562016-01-20 18:02:50 +02003042 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003043
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003044 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003045 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003046 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003047
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003048 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003049 x += crtc_state->pipe_src_w - 1;
3050 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003051 } else if (rotation & DRM_REFLECT_X) {
3052 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303053 }
3054
Ville Syrjälä29490562016-01-20 18:02:50 +02003055 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003056
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003057 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003058 intel_crtc->dspaddr_offset = linear_offset;
3059
Paulo Zanoni2db33662015-09-14 15:20:03 -03003060 intel_crtc->adjusted_x = x;
3061 intel_crtc->adjusted_y = y;
3062
Sonika Jindal48404c12014-08-22 14:06:04 +05303063 I915_WRITE(reg, dspcntr);
3064
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003065 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003066 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003067 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003068 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003069 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003072 } else {
3073 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003074 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003075 intel_crtc->dspaddr_offset);
3076 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003078}
3079
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003080static void i9xx_disable_primary_plane(struct drm_plane *primary,
3081 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003082{
3083 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003084 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 int plane = intel_crtc->plane;
3087
3088 I915_WRITE(DSPCNTR(plane), 0);
3089 if (INTEL_INFO(dev_priv)->gen >= 4)
3090 I915_WRITE(DSPSURF(plane), 0);
3091 else
3092 I915_WRITE(DSPADDR(plane), 0);
3093 POSTING_READ(DSPCNTR(plane));
3094}
3095
3096static void ironlake_update_primary_plane(struct drm_plane *primary,
3097 const struct intel_crtc_state *crtc_state,
3098 const struct intel_plane_state *plane_state)
3099{
3100 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003101 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3103 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003104 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003105 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003106 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003107 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003108 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003109 int x = plane_state->base.src.x1 >> 16;
3110 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003111
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003112 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003113 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003114
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003115 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003116 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3117
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003118 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003119 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003120 dspcntr |= DISPPLANE_8BPP;
3121 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003122 case DRM_FORMAT_RGB565:
3123 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003124 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003125 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003126 dspcntr |= DISPPLANE_BGRX888;
3127 break;
3128 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003129 dspcntr |= DISPPLANE_RGBX888;
3130 break;
3131 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003132 dspcntr |= DISPPLANE_BGRX101010;
3133 break;
3134 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003135 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 break;
3137 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003138 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003139 }
3140
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003141 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003142 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003144 if (rotation & DRM_ROTATE_180)
3145 dspcntr |= DISPPLANE_ROTATE_180;
3146
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003147 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003148 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003149
Ville Syrjälä29490562016-01-20 18:02:50 +02003150 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003151
Daniel Vetterc2c75132012-07-05 12:17:30 +02003152 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003153 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003154
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003155 /* HSW+ does this automagically in hardware */
3156 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3157 rotation & DRM_ROTATE_180) {
3158 x += crtc_state->pipe_src_w - 1;
3159 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303160 }
3161
Ville Syrjälä29490562016-01-20 18:02:50 +02003162 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003163
Paulo Zanoni2db33662015-09-14 15:20:03 -03003164 intel_crtc->adjusted_x = x;
3165 intel_crtc->adjusted_y = y;
3166
Sonika Jindal48404c12014-08-22 14:06:04 +05303167 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003169 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003170 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003171 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003172 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003173 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003174 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3175 } else {
3176 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3177 I915_WRITE(DSPLINOFF(plane), linear_offset);
3178 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003180}
3181
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003182static u32
3183intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003184{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003185 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003186 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003187 else
3188 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003189}
3190
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003191static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3192{
3193 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003194 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003195
3196 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3197 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3198 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003199}
3200
Chandra Kondurua1b22782015-04-07 15:28:45 -07003201/*
3202 * This function detaches (aka. unbinds) unused scalers in hardware
3203 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003204static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003205{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003206 struct intel_crtc_scaler_state *scaler_state;
3207 int i;
3208
Chandra Kondurua1b22782015-04-07 15:28:45 -07003209 scaler_state = &intel_crtc->config->scaler_state;
3210
3211 /* loop through and disable scalers that aren't in use */
3212 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003213 if (!scaler_state->scalers[i].in_use)
3214 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003215 }
3216}
3217
Ville Syrjäläd2196772016-01-28 18:33:11 +02003218u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3219 unsigned int rotation)
3220{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003221 u32 stride;
3222
3223 if (plane >= fb->format->num_planes)
3224 return 0;
3225
3226 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003227
3228 /*
3229 * The stride is either expressed as a multiple of 64 bytes chunks for
3230 * linear buffers or in number of tiles for tiled buffers.
3231 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003232 if (drm_rotation_90_or_270(rotation))
3233 stride /= intel_tile_height(fb, plane);
3234 else
3235 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003236
3237 return stride;
3238}
3239
Chandra Konduru6156a452015-04-27 13:48:39 -07003240u32 skl_plane_ctl_format(uint32_t pixel_format)
3241{
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003243 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003244 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003245 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003246 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003247 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003248 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003249 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251 /*
3252 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3253 * to be already pre-multiplied. We need to add a knob (or a different
3254 * DRM_FORMAT) for user-space to configure that.
3255 */
3256 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003257 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003258 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003259 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003260 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003261 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003263 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003265 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003266 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003269 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003270 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003271 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003275 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003277
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003278 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003279}
3280
3281u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3282{
Chandra Konduru6156a452015-04-27 13:48:39 -07003283 switch (fb_modifier) {
3284 case DRM_FORMAT_MOD_NONE:
3285 break;
3286 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003287 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003288 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003289 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003290 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003291 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 default:
3293 MISSING_CASE(fb_modifier);
3294 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003295
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003296 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003297}
3298
3299u32 skl_plane_ctl_rotation(unsigned int rotation)
3300{
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003302 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003303 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303304 /*
3305 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3306 * while i915 HW rotation is clockwise, thats why this swapping.
3307 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003308 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303309 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003310 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003312 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303313 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 default:
3315 MISSING_CASE(rotation);
3316 }
3317
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319}
3320
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003321static void skylake_update_primary_plane(struct drm_plane *plane,
3322 const struct intel_crtc_state *crtc_state,
3323 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003324{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003325 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003326 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3328 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003329 enum plane_id plane_id = to_intel_plane(plane)->id;
3330 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003331 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003332 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003333 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003334 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003335 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003336 int src_x = plane_state->main.x;
3337 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003338 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3339 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3340 int dst_x = plane_state->base.dst.x1;
3341 int dst_y = plane_state->base.dst.y1;
3342 int dst_w = drm_rect_width(&plane_state->base.dst);
3343 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003344
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003345 plane_ctl = PLANE_CTL_ENABLE;
3346
3347 if (IS_GEMINILAKE(dev_priv)) {
3348 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3349 PLANE_COLOR_PIPE_GAMMA_ENABLE |
Ander Conselvan de Oliveira3bb56da2017-02-17 14:06:29 +02003350 PLANE_COLOR_PIPE_CSC_ENABLE |
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003351 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3352 } else {
3353 plane_ctl |=
3354 PLANE_CTL_PIPE_GAMMA_ENABLE |
3355 PLANE_CTL_PIPE_CSC_ENABLE |
3356 PLANE_CTL_PLANE_GAMMA_DISABLE;
3357 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003358
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003359 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003360 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003361 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003362
Ville Syrjälä6687c902015-09-15 13:16:41 +03003363 /* Sizes are 0 based */
3364 src_w--;
3365 src_h--;
3366 dst_w--;
3367 dst_h--;
3368
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003369 intel_crtc->dspaddr_offset = surf_addr;
3370
Ville Syrjälä6687c902015-09-15 13:16:41 +03003371 intel_crtc->adjusted_x = src_x;
3372 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003373
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003374 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3375 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3376 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3377 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003378
3379 if (scaler_id >= 0) {
3380 uint32_t ps_ctrl = 0;
3381
3382 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003383 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003384 crtc_state->scaler_state.scalers[scaler_id].mode;
3385 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3386 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3387 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3388 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003389 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003391 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003392 }
3393
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003394 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003395 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003396
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003397 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003398}
3399
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003400static void skylake_disable_primary_plane(struct drm_plane *primary,
3401 struct drm_crtc *crtc)
3402{
3403 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003404 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003405 enum plane_id plane_id = to_intel_plane(primary)->id;
3406 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003407
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003408 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3409 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3410 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003411}
3412
Jesse Barnes17638cd2011-06-24 12:19:23 -07003413/* Assume fb object is pinned & idle & fenced and just update base pointers */
3414static int
3415intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3416 int x, int y, enum mode_set_atomic state)
3417{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003418 /* Support for kgdboc is disabled, this needs a major rework. */
3419 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003420
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003421 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003422}
3423
Daniel Vetter5a21b662016-05-24 17:13:53 +02003424static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3425{
3426 struct intel_crtc *crtc;
3427
Chris Wilson91c8a322016-07-05 10:40:23 +01003428 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003429 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3430}
3431
Ville Syrjälä75147472014-11-24 18:28:11 +02003432static void intel_update_primary_planes(struct drm_device *dev)
3433{
Ville Syrjälä75147472014-11-24 18:28:11 +02003434 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003435
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003436 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003437 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003438 struct intel_plane_state *plane_state =
3439 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003440
Ville Syrjälä72259532017-03-02 19:15:05 +02003441 if (plane_state->base.visible) {
3442 trace_intel_update_plane(&plane->base,
3443 to_intel_crtc(crtc));
3444
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445 plane->update_plane(&plane->base,
3446 to_intel_crtc_state(crtc->state),
3447 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003448 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003449 }
3450}
3451
Maarten Lankhorst73974892016-08-05 23:28:27 +03003452static int
3453__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003454 struct drm_atomic_state *state,
3455 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003456{
3457 struct drm_crtc_state *crtc_state;
3458 struct drm_crtc *crtc;
3459 int i, ret;
3460
3461 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003462 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003463
3464 if (!state)
3465 return 0;
3466
3467 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3468 /*
3469 * Force recalculation even if we restore
3470 * current state. With fast modeset this may not result
3471 * in a modeset when the state is compatible.
3472 */
3473 crtc_state->mode_changed = true;
3474 }
3475
3476 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003477 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3478 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003479
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003480 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003481
3482 WARN_ON(ret == -EDEADLK);
3483 return ret;
3484}
3485
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003486static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3487{
Ville Syrjäläae981042016-08-05 23:28:30 +03003488 return intel_has_gpu_reset(dev_priv) &&
3489 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003490}
3491
Chris Wilsonc0336662016-05-06 15:40:21 +01003492void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003493{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003494 struct drm_device *dev = &dev_priv->drm;
3495 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3496 struct drm_atomic_state *state;
3497 int ret;
3498
Maarten Lankhorst73974892016-08-05 23:28:27 +03003499 /*
3500 * Need mode_config.mutex so that we don't
3501 * trample ongoing ->detect() and whatnot.
3502 */
3503 mutex_lock(&dev->mode_config.mutex);
3504 drm_modeset_acquire_init(ctx, 0);
3505 while (1) {
3506 ret = drm_modeset_lock_all_ctx(dev, ctx);
3507 if (ret != -EDEADLK)
3508 break;
3509
3510 drm_modeset_backoff(ctx);
3511 }
3512
3513 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003514 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003515 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003516 return;
3517
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003518 /*
3519 * Disabling the crtcs gracefully seems nicer. Also the
3520 * g33 docs say we should at least disable all the planes.
3521 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003522 state = drm_atomic_helper_duplicate_state(dev, ctx);
3523 if (IS_ERR(state)) {
3524 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003525 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003526 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003527 }
3528
3529 ret = drm_atomic_helper_disable_all(dev, ctx);
3530 if (ret) {
3531 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003532 drm_atomic_state_put(state);
3533 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 }
3535
3536 dev_priv->modeset_restore_state = state;
3537 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003538}
3539
Chris Wilsonc0336662016-05-06 15:40:21 +01003540void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003541{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003542 struct drm_device *dev = &dev_priv->drm;
3543 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3544 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3545 int ret;
3546
Daniel Vetter5a21b662016-05-24 17:13:53 +02003547 /*
3548 * Flips in the rings will be nuked by the reset,
3549 * so complete all pending flips so that user space
3550 * will get its events and not get stuck.
3551 */
3552 intel_complete_page_flips(dev_priv);
3553
Maarten Lankhorst73974892016-08-05 23:28:27 +03003554 dev_priv->modeset_restore_state = NULL;
3555
Ville Syrjälä75147472014-11-24 18:28:11 +02003556 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003557 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003558 if (!state) {
3559 /*
3560 * Flips in the rings have been nuked by the reset,
3561 * so update the base address of all primary
3562 * planes to the the last fb to make sure we're
3563 * showing the correct fb after a reset.
3564 *
3565 * FIXME: Atomic will make this obsolete since we won't schedule
3566 * CS-based flips (which might get lost in gpu resets) any more.
3567 */
3568 intel_update_primary_planes(dev);
3569 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003570 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003571 if (ret)
3572 DRM_ERROR("Restoring old state failed with %i\n", ret);
3573 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003574 } else {
3575 /*
3576 * The display has been reset as well,
3577 * so need a full re-initialization.
3578 */
3579 intel_runtime_pm_disable_interrupts(dev_priv);
3580 intel_runtime_pm_enable_interrupts(dev_priv);
3581
Imre Deak51f59202016-09-14 13:04:13 +03003582 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583 intel_modeset_init_hw(dev);
3584
3585 spin_lock_irq(&dev_priv->irq_lock);
3586 if (dev_priv->display.hpd_irq_setup)
3587 dev_priv->display.hpd_irq_setup(dev_priv);
3588 spin_unlock_irq(&dev_priv->irq_lock);
3589
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003590 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003591 if (ret)
3592 DRM_ERROR("Restoring old state failed with %i\n", ret);
3593
3594 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003595 }
3596
Chris Wilson08536952016-10-14 13:18:18 +01003597 if (state)
3598 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003599 drm_modeset_drop_locks(ctx);
3600 drm_modeset_acquire_fini(ctx);
3601 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003602}
3603
Chris Wilson8af29b02016-09-09 14:11:47 +01003604static bool abort_flip_on_reset(struct intel_crtc *crtc)
3605{
3606 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3607
3608 if (i915_reset_in_progress(error))
3609 return true;
3610
3611 if (crtc->reset_count != i915_reset_count(error))
3612 return true;
3613
3614 return false;
3615}
3616
Chris Wilson7d5e3792014-03-04 13:15:08 +00003617static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3618{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003619 struct drm_device *dev = crtc->dev;
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003621 bool pending;
3622
Chris Wilson8af29b02016-09-09 14:11:47 +01003623 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003624 return false;
3625
3626 spin_lock_irq(&dev->event_lock);
3627 pending = to_intel_crtc(crtc)->flip_work != NULL;
3628 spin_unlock_irq(&dev->event_lock);
3629
3630 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003631}
3632
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003633static void intel_update_pipe_config(struct intel_crtc *crtc,
3634 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003635{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003636 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003637 struct intel_crtc_state *pipe_config =
3638 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003639
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003640 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3641 crtc->base.mode = crtc->base.state->mode;
3642
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003643 /*
3644 * Update pipe size and adjust fitter if needed: the reason for this is
3645 * that in compute_mode_changes we check the native mode (not the pfit
3646 * mode) to see if we can flip rather than do a full mode set. In the
3647 * fastboot case, we'll flip, but if we don't update the pipesrc and
3648 * pfit state, we'll end up with a big fb scanned out into the wrong
3649 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003650 */
3651
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003652 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003653 ((pipe_config->pipe_src_w - 1) << 16) |
3654 (pipe_config->pipe_src_h - 1));
3655
3656 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003657 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003658 skl_detach_scalers(crtc);
3659
3660 if (pipe_config->pch_pfit.enabled)
3661 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003662 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003663 if (pipe_config->pch_pfit.enabled)
3664 ironlake_pfit_enable(crtc);
3665 else if (old_crtc_state->pch_pfit.enabled)
3666 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003667 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003668}
3669
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003670static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003671{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003672 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003673 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003674 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675 i915_reg_t reg;
3676 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003677
3678 /* enable normal train */
3679 reg = FDI_TX_CTL(pipe);
3680 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003681 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3683 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003684 } else {
3685 temp &= ~FDI_LINK_TRAIN_NONE;
3686 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003687 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003688 I915_WRITE(reg, temp);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003692 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003693 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3694 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3695 } else {
3696 temp &= ~FDI_LINK_TRAIN_NONE;
3697 temp |= FDI_LINK_TRAIN_NONE;
3698 }
3699 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3700
3701 /* wait one idle pattern time */
3702 POSTING_READ(reg);
3703 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003704
3705 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003706 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003707 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3708 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003709}
3710
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003711/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003712static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3713 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003714{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003716 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003717 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718 i915_reg_t reg;
3719 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003720
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003721 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003722 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003723
Adam Jacksone1a44742010-06-25 15:32:14 -04003724 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3725 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 reg = FDI_RX_IMR(pipe);
3727 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003728 temp &= ~FDI_RX_SYMBOL_LOCK;
3729 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003730 I915_WRITE(reg, temp);
3731 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003732 udelay(150);
3733
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003734 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 reg = FDI_TX_CTL(pipe);
3736 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003737 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003738 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003741 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003742
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 reg = FDI_RX_CTL(pipe);
3744 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003745 temp &= ~FDI_LINK_TRAIN_NONE;
3746 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3748
3749 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003750 udelay(150);
3751
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003752 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003753 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3754 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3755 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003756
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003758 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003760 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3761
3762 if ((temp & FDI_RX_BIT_LOCK)) {
3763 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765 break;
3766 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003768 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770
3771 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 temp &= ~FDI_LINK_TRAIN_NONE;
3775 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003777
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 reg = FDI_RX_CTL(pipe);
3779 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003780 temp &= ~FDI_LINK_TRAIN_NONE;
3781 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 I915_WRITE(reg, temp);
3783
3784 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 udelay(150);
3786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003788 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3791
3792 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 DRM_DEBUG_KMS("FDI train 2 done.\n");
3795 break;
3796 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003798 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800
3801 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003802
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803}
3804
Akshay Joshi0206e352011-08-16 15:34:10 -04003805static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3807 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3808 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3809 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3810};
3811
3812/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003813static void gen6_fdi_link_train(struct intel_crtc *crtc,
3814 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003816 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003817 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003818 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3823 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 reg = FDI_RX_IMR(pipe);
3825 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003826 temp &= ~FDI_RX_SYMBOL_LOCK;
3827 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 I915_WRITE(reg, temp);
3829
3830 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 udelay(150);
3832
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 reg = FDI_TX_CTL(pipe);
3835 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003836 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003837 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3841 /* SNB-B */
3842 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844
Daniel Vetterd74cf322012-10-26 10:58:13 +02003845 I915_WRITE(FDI_RX_MISC(pipe),
3846 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3847
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003850 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3858
3859 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 udelay(150);
3861
Akshay Joshi0206e352011-08-16 15:34:10 -04003862 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 reg = FDI_TX_CTL(pipe);
3864 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3866 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 I915_WRITE(reg, temp);
3868
3869 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870 udelay(500);
3871
Sean Paulfa37d392012-03-02 12:53:39 -05003872 for (retry = 0; retry < 5; retry++) {
3873 reg = FDI_RX_IIR(pipe);
3874 temp = I915_READ(reg);
3875 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3876 if (temp & FDI_RX_BIT_LOCK) {
3877 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3878 DRM_DEBUG_KMS("FDI train 1 done.\n");
3879 break;
3880 }
3881 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882 }
Sean Paulfa37d392012-03-02 12:53:39 -05003883 if (retry < 5)
3884 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 }
3886 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888
3889 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_TX_CTL(pipe);
3891 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003894 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3896 /* SNB-B */
3897 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3898 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 reg = FDI_RX_CTL(pipe);
3902 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003903 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3905 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3906 } else {
3907 temp &= ~FDI_LINK_TRAIN_NONE;
3908 temp |= FDI_LINK_TRAIN_PATTERN_2;
3909 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 I915_WRITE(reg, temp);
3911
3912 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913 udelay(150);
3914
Akshay Joshi0206e352011-08-16 15:34:10 -04003915 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 reg = FDI_TX_CTL(pipe);
3917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3919 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 I915_WRITE(reg, temp);
3921
3922 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923 udelay(500);
3924
Sean Paulfa37d392012-03-02 12:53:39 -05003925 for (retry = 0; retry < 5; retry++) {
3926 reg = FDI_RX_IIR(pipe);
3927 temp = I915_READ(reg);
3928 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3929 if (temp & FDI_RX_SYMBOL_LOCK) {
3930 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3931 DRM_DEBUG_KMS("FDI train 2 done.\n");
3932 break;
3933 }
3934 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 }
Sean Paulfa37d392012-03-02 12:53:39 -05003936 if (retry < 5)
3937 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 }
3939 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941
3942 DRM_DEBUG_KMS("FDI train done.\n");
3943}
3944
Jesse Barnes357555c2011-04-28 15:09:55 -07003945/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003946static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3947 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003948{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003949 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003950 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003951 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003952 i915_reg_t reg;
3953 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003954
3955 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3956 for train result */
3957 reg = FDI_RX_IMR(pipe);
3958 temp = I915_READ(reg);
3959 temp &= ~FDI_RX_SYMBOL_LOCK;
3960 temp &= ~FDI_RX_BIT_LOCK;
3961 I915_WRITE(reg, temp);
3962
3963 POSTING_READ(reg);
3964 udelay(150);
3965
Daniel Vetter01a415f2012-10-27 15:58:40 +02003966 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3967 I915_READ(FDI_RX_IIR(pipe)));
3968
Jesse Barnes139ccd32013-08-19 11:04:55 -07003969 /* Try each vswing and preemphasis setting twice before moving on */
3970 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3971 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003972 reg = FDI_TX_CTL(pipe);
3973 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003974 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3975 temp &= ~FDI_TX_ENABLE;
3976 I915_WRITE(reg, temp);
3977
3978 reg = FDI_RX_CTL(pipe);
3979 temp = I915_READ(reg);
3980 temp &= ~FDI_LINK_TRAIN_AUTO;
3981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3982 temp &= ~FDI_RX_ENABLE;
3983 I915_WRITE(reg, temp);
3984
3985 /* enable CPU FDI TX and PCH FDI RX */
3986 reg = FDI_TX_CTL(pipe);
3987 temp = I915_READ(reg);
3988 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003989 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003990 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003991 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003992 temp |= snb_b_fdi_train_param[j/2];
3993 temp |= FDI_COMPOSITE_SYNC;
3994 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3995
3996 I915_WRITE(FDI_RX_MISC(pipe),
3997 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3998
3999 reg = FDI_RX_CTL(pipe);
4000 temp = I915_READ(reg);
4001 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4002 temp |= FDI_COMPOSITE_SYNC;
4003 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4004
4005 POSTING_READ(reg);
4006 udelay(1); /* should be 0.5us */
4007
4008 for (i = 0; i < 4; i++) {
4009 reg = FDI_RX_IIR(pipe);
4010 temp = I915_READ(reg);
4011 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4012
4013 if (temp & FDI_RX_BIT_LOCK ||
4014 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4015 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4016 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4017 i);
4018 break;
4019 }
4020 udelay(1); /* should be 0.5us */
4021 }
4022 if (i == 4) {
4023 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4024 continue;
4025 }
4026
4027 /* Train 2 */
4028 reg = FDI_TX_CTL(pipe);
4029 temp = I915_READ(reg);
4030 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4031 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4032 I915_WRITE(reg, temp);
4033
4034 reg = FDI_RX_CTL(pipe);
4035 temp = I915_READ(reg);
4036 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4037 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 I915_WRITE(reg, temp);
4039
4040 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004041 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004042
Jesse Barnes139ccd32013-08-19 11:04:55 -07004043 for (i = 0; i < 4; i++) {
4044 reg = FDI_RX_IIR(pipe);
4045 temp = I915_READ(reg);
4046 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004047
Jesse Barnes139ccd32013-08-19 11:04:55 -07004048 if (temp & FDI_RX_SYMBOL_LOCK ||
4049 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4050 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4051 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4052 i);
4053 goto train_done;
4054 }
4055 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004056 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057 if (i == 4)
4058 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004059 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004060
Jesse Barnes139ccd32013-08-19 11:04:55 -07004061train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004062 DRM_DEBUG_KMS("FDI train done.\n");
4063}
4064
Daniel Vetter88cefb62012-08-12 19:27:14 +02004065static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004066{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004067 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004068 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004069 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004070 i915_reg_t reg;
4071 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004072
Jesse Barnes0e23b992010-09-10 11:10:00 -07004073 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 reg = FDI_RX_CTL(pipe);
4075 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004076 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004078 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004079 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4080
4081 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004082 udelay(200);
4083
4084 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 temp = I915_READ(reg);
4086 I915_WRITE(reg, temp | FDI_PCDCLK);
4087
4088 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004089 udelay(200);
4090
Paulo Zanoni20749732012-11-23 15:30:38 -02004091 /* Enable CPU FDI TX PLL, always on for Ironlake */
4092 reg = FDI_TX_CTL(pipe);
4093 temp = I915_READ(reg);
4094 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4095 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004096
Paulo Zanoni20749732012-11-23 15:30:38 -02004097 POSTING_READ(reg);
4098 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004099 }
4100}
4101
Daniel Vetter88cefb62012-08-12 19:27:14 +02004102static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4103{
4104 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004105 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004106 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107 i915_reg_t reg;
4108 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004109
4110 /* Switch from PCDclk to Rawclk */
4111 reg = FDI_RX_CTL(pipe);
4112 temp = I915_READ(reg);
4113 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4114
4115 /* Disable CPU FDI TX PLL */
4116 reg = FDI_TX_CTL(pipe);
4117 temp = I915_READ(reg);
4118 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4119
4120 POSTING_READ(reg);
4121 udelay(100);
4122
4123 reg = FDI_RX_CTL(pipe);
4124 temp = I915_READ(reg);
4125 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4126
4127 /* Wait for the clocks to turn off. */
4128 POSTING_READ(reg);
4129 udelay(100);
4130}
4131
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004132static void ironlake_fdi_disable(struct drm_crtc *crtc)
4133{
4134 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004135 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4137 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004138 i915_reg_t reg;
4139 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004140
4141 /* disable CPU FDI tx and PCH FDI rx */
4142 reg = FDI_TX_CTL(pipe);
4143 temp = I915_READ(reg);
4144 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4145 POSTING_READ(reg);
4146
4147 reg = FDI_RX_CTL(pipe);
4148 temp = I915_READ(reg);
4149 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004150 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004151 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4152
4153 POSTING_READ(reg);
4154 udelay(100);
4155
4156 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004157 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004158 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004159
4160 /* still set train pattern 1 */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 temp &= ~FDI_LINK_TRAIN_NONE;
4164 temp |= FDI_LINK_TRAIN_PATTERN_1;
4165 I915_WRITE(reg, temp);
4166
4167 reg = FDI_RX_CTL(pipe);
4168 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004169 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4172 } else {
4173 temp &= ~FDI_LINK_TRAIN_NONE;
4174 temp |= FDI_LINK_TRAIN_PATTERN_1;
4175 }
4176 /* BPC in FDI rx is consistent with that in PIPECONF */
4177 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004179 I915_WRITE(reg, temp);
4180
4181 POSTING_READ(reg);
4182 udelay(100);
4183}
4184
Chris Wilson49d73912016-11-29 09:50:08 +00004185bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004186{
4187 struct intel_crtc *crtc;
4188
4189 /* Note that we don't need to be called with mode_config.lock here
4190 * as our list of CRTC objects is static for the lifetime of the
4191 * device and so cannot disappear as we iterate. Similarly, we can
4192 * happily treat the predicates as racy, atomic checks as userspace
4193 * cannot claim and pin a new fb without at least acquring the
4194 * struct_mutex and so serialising with us.
4195 */
Chris Wilson49d73912016-11-29 09:50:08 +00004196 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004197 if (atomic_read(&crtc->unpin_work_count) == 0)
4198 continue;
4199
Daniel Vetter5a21b662016-05-24 17:13:53 +02004200 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004201 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004202
4203 return true;
4204 }
4205
4206 return false;
4207}
4208
Daniel Vetter5a21b662016-05-24 17:13:53 +02004209static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004210{
4211 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004212 struct intel_flip_work *work = intel_crtc->flip_work;
4213
4214 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004215
4216 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004217 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004218
4219 drm_crtc_vblank_put(&intel_crtc->base);
4220
Daniel Vetter5a21b662016-05-24 17:13:53 +02004221 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004222 trace_i915_flip_complete(intel_crtc->plane,
4223 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004224
4225 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004226}
4227
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004228static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004229{
Chris Wilson0f911282012-04-17 10:05:38 +01004230 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004231 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004232 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004233
Daniel Vetter2c10d572012-12-20 21:24:07 +01004234 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004235
4236 ret = wait_event_interruptible_timeout(
4237 dev_priv->pending_flip_queue,
4238 !intel_crtc_has_pending_flip(crtc),
4239 60*HZ);
4240
4241 if (ret < 0)
4242 return ret;
4243
Daniel Vetter5a21b662016-05-24 17:13:53 +02004244 if (ret == 0) {
4245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4246 struct intel_flip_work *work;
4247
4248 spin_lock_irq(&dev->event_lock);
4249 work = intel_crtc->flip_work;
4250 if (work && !is_mmio_work(work)) {
4251 WARN_ONCE(1, "Removing stuck page flip\n");
4252 page_flip_completed(intel_crtc);
4253 }
4254 spin_unlock_irq(&dev->event_lock);
4255 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004256
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004257 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004258}
4259
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004260void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004261{
4262 u32 temp;
4263
4264 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4265
4266 mutex_lock(&dev_priv->sb_lock);
4267
4268 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4269 temp |= SBI_SSCCTL_DISABLE;
4270 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4271
4272 mutex_unlock(&dev_priv->sb_lock);
4273}
4274
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004275/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004276static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004277{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004278 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4279 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004280 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4281 u32 temp;
4282
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004283 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004284
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004285 /* The iCLK virtual clock root frequency is in MHz,
4286 * but the adjusted_mode->crtc_clock in in KHz. To get the
4287 * divisors, it is necessary to divide one by another, so we
4288 * convert the virtual clock precision to KHz here for higher
4289 * precision.
4290 */
4291 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004292 u32 iclk_virtual_root_freq = 172800 * 1000;
4293 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004294 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004295
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004296 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4297 clock << auxdiv);
4298 divsel = (desired_divisor / iclk_pi_range) - 2;
4299 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004300
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004301 /*
4302 * Near 20MHz is a corner case which is
4303 * out of range for the 7-bit divisor
4304 */
4305 if (divsel <= 0x7f)
4306 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004307 }
4308
4309 /* This should not happen with any sane values */
4310 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4311 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4312 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4313 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4314
4315 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004316 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004317 auxdiv,
4318 divsel,
4319 phasedir,
4320 phaseinc);
4321
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004322 mutex_lock(&dev_priv->sb_lock);
4323
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004325 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4327 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4328 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4329 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4330 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4331 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004332 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333
4334 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004335 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004336 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4337 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004338 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339
4340 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004341 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004343 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004345 mutex_unlock(&dev_priv->sb_lock);
4346
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347 /* Wait for initialization time */
4348 udelay(24);
4349
4350 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4351}
4352
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004353int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4354{
4355 u32 divsel, phaseinc, auxdiv;
4356 u32 iclk_virtual_root_freq = 172800 * 1000;
4357 u32 iclk_pi_range = 64;
4358 u32 desired_divisor;
4359 u32 temp;
4360
4361 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4362 return 0;
4363
4364 mutex_lock(&dev_priv->sb_lock);
4365
4366 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4367 if (temp & SBI_SSCCTL_DISABLE) {
4368 mutex_unlock(&dev_priv->sb_lock);
4369 return 0;
4370 }
4371
4372 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4373 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4374 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4375 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4376 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4377
4378 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4379 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4380 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4381
4382 mutex_unlock(&dev_priv->sb_lock);
4383
4384 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4385
4386 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4387 desired_divisor << auxdiv);
4388}
4389
Daniel Vetter275f01b22013-05-03 11:49:47 +02004390static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4391 enum pipe pch_transcoder)
4392{
4393 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004394 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004395 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004396
4397 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4398 I915_READ(HTOTAL(cpu_transcoder)));
4399 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4400 I915_READ(HBLANK(cpu_transcoder)));
4401 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4402 I915_READ(HSYNC(cpu_transcoder)));
4403
4404 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4405 I915_READ(VTOTAL(cpu_transcoder)));
4406 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4407 I915_READ(VBLANK(cpu_transcoder)));
4408 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4409 I915_READ(VSYNC(cpu_transcoder)));
4410 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4411 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4412}
4413
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004414static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004416 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417 uint32_t temp;
4418
4419 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004420 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004421 return;
4422
4423 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4424 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4425
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004426 temp &= ~FDI_BC_BIFURCATION_SELECT;
4427 if (enable)
4428 temp |= FDI_BC_BIFURCATION_SELECT;
4429
4430 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004431 I915_WRITE(SOUTH_CHICKEN1, temp);
4432 POSTING_READ(SOUTH_CHICKEN1);
4433}
4434
4435static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4436{
4437 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004438
4439 switch (intel_crtc->pipe) {
4440 case PIPE_A:
4441 break;
4442 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004443 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004444 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004445 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004446 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004447
4448 break;
4449 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004450 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451
4452 break;
4453 default:
4454 BUG();
4455 }
4456}
4457
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004458/* Return which DP Port should be selected for Transcoder DP control */
4459static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004460intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004461{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004462 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004463 struct intel_encoder *encoder;
4464
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004465 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004466 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004467 encoder->type == INTEL_OUTPUT_EDP)
4468 return enc_to_dig_port(&encoder->base)->port;
4469 }
4470
4471 return -1;
4472}
4473
Jesse Barnesf67a5592011-01-05 10:31:48 -08004474/*
4475 * Enable PCH resources required for PCH ports:
4476 * - PCH PLLs
4477 * - FDI training & RX/TX
4478 * - update transcoder timings
4479 * - DP transcoding bits
4480 * - transcoder
4481 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004482static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004483{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004484 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004485 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004486 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004487 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004488 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004489
Daniel Vetterab9412b2013-05-03 11:49:46 +02004490 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004491
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004492 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004493 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004494
Daniel Vettercd986ab2012-10-26 10:58:12 +02004495 /* Write the TU size bits before fdi link training, so that error
4496 * detection works. */
4497 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4498 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4499
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004500 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004501 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004503 /* We need to program the right clock selection before writing the pixel
4504 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004505 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004506 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004507
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004508 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004509 temp |= TRANS_DPLL_ENABLE(pipe);
4510 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004511 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004512 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004513 temp |= sel;
4514 else
4515 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004516 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004517 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004518
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004519 /* XXX: pch pll's can be enabled any time before we enable the PCH
4520 * transcoder, and we actually should do this to not upset any PCH
4521 * transcoder that already use the clock when we share it.
4522 *
4523 * Note that enable_shared_dpll tries to do the right thing, but
4524 * get_shared_dpll unconditionally resets the pll - we need that to have
4525 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004526 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004527
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004528 /* set transcoder timing, panel must allow it */
4529 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004530 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004532 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004535 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004536 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004537 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004538 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004539 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004541 temp = I915_READ(reg);
4542 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004543 TRANS_DP_SYNC_MASK |
4544 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004545 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004546 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004548 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004549 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004550 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004551 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552
4553 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004554 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004555 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004556 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004557 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004558 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004559 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004560 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 break;
4563 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004564 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 }
4566
Chris Wilson5eddb702010-09-11 13:48:45 +01004567 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 }
4569
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004570 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004571}
4572
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004573static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004574{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004575 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004576 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004577 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004578
Daniel Vetterab9412b2013-05-03 11:49:46 +02004579 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004580
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004581 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004582
Paulo Zanoni0540e482012-10-31 18:12:40 -02004583 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004584 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004585
Paulo Zanoni937bb612012-10-31 18:12:47 -02004586 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004587}
4588
Daniel Vettera1520312013-05-03 11:49:50 +02004589static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004590{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004591 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004592 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004593 u32 temp;
4594
4595 temp = I915_READ(dslreg);
4596 udelay(500);
4597 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004598 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004599 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004600 }
4601}
4602
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004603static int
4604skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4605 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4606 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004607{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004608 struct intel_crtc_scaler_state *scaler_state =
4609 &crtc_state->scaler_state;
4610 struct intel_crtc *intel_crtc =
4611 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004612 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004613
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004614 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004615 (src_h != dst_w || src_w != dst_h):
4616 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004617
4618 /*
4619 * if plane is being disabled or scaler is no more required or force detach
4620 * - free scaler binded to this plane/crtc
4621 * - in order to do this, update crtc->scaler_usage
4622 *
4623 * Here scaler state in crtc_state is set free so that
4624 * scaler can be assigned to other user. Actual register
4625 * update to free the scaler is done in plane/panel-fit programming.
4626 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4627 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004628 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004629 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004630 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004631 scaler_state->scalers[*scaler_id].in_use = 0;
4632
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004633 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4634 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4635 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004636 scaler_state->scaler_users);
4637 *scaler_id = -1;
4638 }
4639 return 0;
4640 }
4641
4642 /* range checks */
4643 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4644 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4645
4646 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4647 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004648 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004649 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004650 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651 return -EINVAL;
4652 }
4653
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654 /* mark this plane as a scaler user in crtc_state */
4655 scaler_state->scaler_users |= (1 << scaler_user);
4656 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4657 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4658 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4659 scaler_state->scaler_users);
4660
4661 return 0;
4662}
4663
4664/**
4665 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4666 *
4667 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004668 *
4669 * Return
4670 * 0 - scaler_usage updated successfully
4671 * error - requested scaling cannot be supported or other error condition
4672 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004673int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004674{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004675 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004677 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004678 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004679 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004680 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681}
4682
4683/**
4684 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4685 *
4686 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687 * @plane_state: atomic plane state to update
4688 *
4689 * Return
4690 * 0 - scaler_usage updated successfully
4691 * error - requested scaling cannot be supported or other error condition
4692 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004693static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4694 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695{
4696
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004697 struct intel_plane *intel_plane =
4698 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 struct drm_framebuffer *fb = plane_state->base.fb;
4700 int ret;
4701
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004702 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 ret = skl_update_scaler(crtc_state, force_detach,
4705 drm_plane_index(&intel_plane->base),
4706 &plane_state->scaler_id,
4707 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004708 drm_rect_width(&plane_state->base.src) >> 16,
4709 drm_rect_height(&plane_state->base.src) >> 16,
4710 drm_rect_width(&plane_state->base.dst),
4711 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712
4713 if (ret || plane_state->scaler_id < 0)
4714 return ret;
4715
Chandra Kondurua1b22782015-04-07 15:28:45 -07004716 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004717 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004718 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4719 intel_plane->base.base.id,
4720 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004721 return -EINVAL;
4722 }
4723
4724 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004725 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726 case DRM_FORMAT_RGB565:
4727 case DRM_FORMAT_XBGR8888:
4728 case DRM_FORMAT_XRGB8888:
4729 case DRM_FORMAT_ABGR8888:
4730 case DRM_FORMAT_ARGB8888:
4731 case DRM_FORMAT_XRGB2101010:
4732 case DRM_FORMAT_XBGR2101010:
4733 case DRM_FORMAT_YUYV:
4734 case DRM_FORMAT_YVYU:
4735 case DRM_FORMAT_UYVY:
4736 case DRM_FORMAT_VYUY:
4737 break;
4738 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004739 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4740 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004741 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004743 }
4744
Chandra Kondurua1b22782015-04-07 15:28:45 -07004745 return 0;
4746}
4747
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004748static void skylake_scaler_disable(struct intel_crtc *crtc)
4749{
4750 int i;
4751
4752 for (i = 0; i < crtc->num_scalers; i++)
4753 skl_detach_scaler(crtc, i);
4754}
4755
4756static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004757{
4758 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004759 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004760 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 struct intel_crtc_scaler_state *scaler_state =
4762 &crtc->config->scaler_state;
4763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004764 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004765 int id;
4766
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004767 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004768 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004769
4770 id = scaler_state->scaler_id;
4771 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4772 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4773 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4774 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004775 }
4776}
4777
Jesse Barnesb074cec2013-04-25 12:55:02 -07004778static void ironlake_pfit_enable(struct intel_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004781 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004782 int pipe = crtc->pipe;
4783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004784 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004785 /* Force use of hard-coded filter coefficients
4786 * as some pre-programmed values are broken,
4787 * e.g. x201.
4788 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004789 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004790 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4791 PF_PIPE_SEL_IVB(pipe));
4792 else
4793 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004794 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4795 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004796 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004797}
4798
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004799void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004800{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004801 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004802 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004804 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004805 return;
4806
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004807 /*
4808 * We can only enable IPS after we enable a plane and wait for a vblank
4809 * This function is called from post_plane_update, which is run after
4810 * a vblank wait.
4811 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004812
Paulo Zanonid77e4532013-09-24 13:52:55 -03004813 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004814 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004815 mutex_lock(&dev_priv->rps.hw_lock);
4816 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4817 mutex_unlock(&dev_priv->rps.hw_lock);
4818 /* Quoting Art Runyan: "its not safe to expect any particular
4819 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004820 * mailbox." Moreover, the mailbox may return a bogus state,
4821 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004822 */
4823 } else {
4824 I915_WRITE(IPS_CTL, IPS_ENABLE);
4825 /* The bit only becomes 1 in the next vblank, so this wait here
4826 * is essentially intel_wait_for_vblank. If we don't have this
4827 * and don't wait for vblanks until the end of crtc_enable, then
4828 * the HW state readout code will complain that the expected
4829 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004830 if (intel_wait_for_register(dev_priv,
4831 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4832 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004833 DRM_ERROR("Timed out waiting for IPS enable\n");
4834 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835}
4836
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004837void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004838{
4839 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004840 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004843 return;
4844
4845 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004846 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004847 mutex_lock(&dev_priv->rps.hw_lock);
4848 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4849 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004850 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004851 if (intel_wait_for_register(dev_priv,
4852 IPS_CTL, IPS_ENABLE, 0,
4853 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004854 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004855 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004857 POSTING_READ(IPS_CTL);
4858 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004859
4860 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004861 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004862}
4863
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004864static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004865{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004866 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004867 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004868 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004869
4870 mutex_lock(&dev->struct_mutex);
4871 dev_priv->mm.interruptible = false;
4872 (void) intel_overlay_switch_off(intel_crtc->overlay);
4873 dev_priv->mm.interruptible = true;
4874 mutex_unlock(&dev->struct_mutex);
4875 }
4876
4877 /* Let userspace switch the overlay on again. In most cases userspace
4878 * has to recompute where to put it anyway.
4879 */
4880}
4881
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004882/**
4883 * intel_post_enable_primary - Perform operations after enabling primary plane
4884 * @crtc: the CRTC whose primary plane was just enabled
4885 *
4886 * Performs potentially sleeping operations that must be done after the primary
4887 * plane is enabled, such as updating FBC and IPS. Note that this may be
4888 * called due to an explicit primary plane update, or due to an implicit
4889 * re-enable that is caused when a sprite plane is updated to no longer
4890 * completely hide the primary plane.
4891 */
4892static void
4893intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004894{
4895 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004896 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4898 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004900 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004901 * FIXME IPS should be fine as long as one plane is
4902 * enabled, but in practice it seems to have problems
4903 * when going from primary only to sprite only and vice
4904 * versa.
4905 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004906 hsw_enable_ips(intel_crtc);
4907
Daniel Vetterf99d7062014-06-19 16:01:59 +02004908 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004909 * Gen2 reports pipe underruns whenever all planes are disabled.
4910 * So don't enable underrun reporting before at least some planes
4911 * are enabled.
4912 * FIXME: Need to fix the logic to work when we turn off all planes
4913 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004914 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004915 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004916 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4917
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004918 /* Underruns don't always raise interrupts, so check manually. */
4919 intel_check_cpu_fifo_underruns(dev_priv);
4920 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004921}
4922
Ville Syrjälä2622a082016-03-09 19:07:26 +02004923/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004924static void
4925intel_pre_disable_primary(struct drm_crtc *crtc)
4926{
4927 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004928 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4930 int pipe = intel_crtc->pipe;
4931
4932 /*
4933 * Gen2 reports pipe underruns whenever all planes are disabled.
4934 * So diasble underrun reporting before all the planes get disabled.
4935 * FIXME: Need to fix the logic to work when we turn off all planes
4936 * but leave the pipe running.
4937 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004938 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004939 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4940
4941 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004942 * FIXME IPS should be fine as long as one plane is
4943 * enabled, but in practice it seems to have problems
4944 * when going from primary only to sprite only and vice
4945 * versa.
4946 */
4947 hsw_disable_ips(intel_crtc);
4948}
4949
4950/* FIXME get rid of this and use pre_plane_update */
4951static void
4952intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004955 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4957 int pipe = intel_crtc->pipe;
4958
4959 intel_pre_disable_primary(crtc);
4960
4961 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004962 * Vblank time updates from the shadow to live plane control register
4963 * are blocked if the memory self-refresh mode is active at that
4964 * moment. So to make sure the plane gets truly disabled, disable
4965 * first the self-refresh mode. The self-refresh enable bit in turn
4966 * will be checked/applied by the HW only at the next frame start
4967 * event which is after the vblank start event, so we need to have a
4968 * wait-for-vblank between disabling the plane and the pipe.
4969 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004970 if (HAS_GMCH_DISPLAY(dev_priv) &&
4971 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004972 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004973}
4974
Daniel Vetter5a21b662016-05-24 17:13:53 +02004975static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4976{
4977 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4978 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4979 struct intel_crtc_state *pipe_config =
4980 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004981 struct drm_plane *primary = crtc->base.primary;
4982 struct drm_plane_state *old_pri_state =
4983 drm_atomic_get_existing_plane_state(old_state, primary);
4984
Chris Wilson5748b6a2016-08-04 16:32:38 +01004985 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004986
Daniel Vetter5a21b662016-05-24 17:13:53 +02004987 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004988 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004989
4990 if (old_pri_state) {
4991 struct intel_plane_state *primary_state =
4992 to_intel_plane_state(primary->state);
4993 struct intel_plane_state *old_primary_state =
4994 to_intel_plane_state(old_pri_state);
4995
4996 intel_fbc_post_update(crtc);
4997
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004998 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004999 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005000 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005001 intel_post_enable_primary(&crtc->base);
5002 }
5003}
5004
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005005static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005006{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005007 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005008 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005009 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005010 struct intel_crtc_state *pipe_config =
5011 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005012 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5013 struct drm_plane *primary = crtc->base.primary;
5014 struct drm_plane_state *old_pri_state =
5015 drm_atomic_get_existing_plane_state(old_state, primary);
5016 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005017 struct intel_atomic_state *old_intel_state =
5018 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005019
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005020 if (old_pri_state) {
5021 struct intel_plane_state *primary_state =
5022 to_intel_plane_state(primary->state);
5023 struct intel_plane_state *old_primary_state =
5024 to_intel_plane_state(old_pri_state);
5025
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005026 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005027
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005028 if (old_primary_state->base.visible &&
5029 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005030 intel_pre_disable_primary(&crtc->base);
5031 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005032
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005033 /*
5034 * Vblank time updates from the shadow to live plane control register
5035 * are blocked if the memory self-refresh mode is active at that
5036 * moment. So to make sure the plane gets truly disabled, disable
5037 * first the self-refresh mode. The self-refresh enable bit in turn
5038 * will be checked/applied by the HW only at the next frame start
5039 * event which is after the vblank start event, so we need to have a
5040 * wait-for-vblank between disabling the plane and the pipe.
5041 */
5042 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5043 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5044 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005045
Matt Ropered4a6a72016-02-23 17:20:13 -08005046 /*
5047 * IVB workaround: must disable low power watermarks for at least
5048 * one frame before enabling scaling. LP watermarks can be re-enabled
5049 * when scaling is disabled.
5050 *
5051 * WaCxSRDisabledForSpriteScaling:ivb
5052 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005053 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005054 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005055
5056 /*
5057 * If we're doing a modeset, we're done. No need to do any pre-vblank
5058 * watermark programming here.
5059 */
5060 if (needs_modeset(&pipe_config->base))
5061 return;
5062
5063 /*
5064 * For platforms that support atomic watermarks, program the
5065 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5066 * will be the intermediate values that are safe for both pre- and
5067 * post- vblank; when vblank happens, the 'active' values will be set
5068 * to the final 'target' values and we'll do this again to get the
5069 * optimal watermarks. For gen9+ platforms, the values we program here
5070 * will be the final target values which will get automatically latched
5071 * at vblank time; no further programming will be necessary.
5072 *
5073 * If a platform hasn't been transitioned to atomic watermarks yet,
5074 * we'll continue to update watermarks the old way, if flags tell
5075 * us to.
5076 */
5077 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005078 dev_priv->display.initial_watermarks(old_intel_state,
5079 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005080 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005081 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005082}
5083
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005084static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005085{
5086 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005088 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005089 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005090
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005091 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005092
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005093 drm_for_each_plane_mask(p, dev, plane_mask)
5094 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005095
Daniel Vetterf99d7062014-06-19 16:01:59 +02005096 /*
5097 * FIXME: Once we grow proper nuclear flip support out of this we need
5098 * to compute the mask of flip planes precisely. For the time being
5099 * consider this a flip to a NULL plane.
5100 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005101 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005102}
5103
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005104static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005105 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005106 struct drm_atomic_state *old_state)
5107{
5108 struct drm_connector_state *old_conn_state;
5109 struct drm_connector *conn;
5110 int i;
5111
5112 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5113 struct drm_connector_state *conn_state = conn->state;
5114 struct intel_encoder *encoder =
5115 to_intel_encoder(conn_state->best_encoder);
5116
5117 if (conn_state->crtc != crtc)
5118 continue;
5119
5120 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005121 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005122 }
5123}
5124
5125static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005126 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005127 struct drm_atomic_state *old_state)
5128{
5129 struct drm_connector_state *old_conn_state;
5130 struct drm_connector *conn;
5131 int i;
5132
5133 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5134 struct drm_connector_state *conn_state = conn->state;
5135 struct intel_encoder *encoder =
5136 to_intel_encoder(conn_state->best_encoder);
5137
5138 if (conn_state->crtc != crtc)
5139 continue;
5140
5141 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005142 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 }
5144}
5145
5146static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005147 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005148 struct drm_atomic_state *old_state)
5149{
5150 struct drm_connector_state *old_conn_state;
5151 struct drm_connector *conn;
5152 int i;
5153
5154 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5155 struct drm_connector_state *conn_state = conn->state;
5156 struct intel_encoder *encoder =
5157 to_intel_encoder(conn_state->best_encoder);
5158
5159 if (conn_state->crtc != crtc)
5160 continue;
5161
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005162 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 intel_opregion_notify_encoder(encoder, true);
5164 }
5165}
5166
5167static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005168 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005169 struct drm_atomic_state *old_state)
5170{
5171 struct drm_connector_state *old_conn_state;
5172 struct drm_connector *conn;
5173 int i;
5174
5175 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5176 struct intel_encoder *encoder =
5177 to_intel_encoder(old_conn_state->best_encoder);
5178
5179 if (old_conn_state->crtc != crtc)
5180 continue;
5181
5182 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005183 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005184 }
5185}
5186
5187static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 struct drm_atomic_state *old_state)
5190{
5191 struct drm_connector_state *old_conn_state;
5192 struct drm_connector *conn;
5193 int i;
5194
5195 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5196 struct intel_encoder *encoder =
5197 to_intel_encoder(old_conn_state->best_encoder);
5198
5199 if (old_conn_state->crtc != crtc)
5200 continue;
5201
5202 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005203 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005204 }
5205}
5206
5207static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 struct drm_atomic_state *old_state)
5210{
5211 struct drm_connector_state *old_conn_state;
5212 struct drm_connector *conn;
5213 int i;
5214
5215 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5216 struct intel_encoder *encoder =
5217 to_intel_encoder(old_conn_state->best_encoder);
5218
5219 if (old_conn_state->crtc != crtc)
5220 continue;
5221
5222 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005223 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005224 }
5225}
5226
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005227static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5228 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005229{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005230 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005231 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005232 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5234 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005235 struct intel_atomic_state *old_intel_state =
5236 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005237
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005238 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005239 return;
5240
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005241 /*
5242 * Sometimes spurious CPU pipe underruns happen during FDI
5243 * training, at least with VGA+HDMI cloning. Suppress them.
5244 *
5245 * On ILK we get an occasional spurious CPU pipe underruns
5246 * between eDP port A enable and vdd enable. Also PCH port
5247 * enable seems to result in the occasional CPU pipe underrun.
5248 *
5249 * Spurious PCH underruns also occur during PCH enabling.
5250 */
5251 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5252 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005253 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005254 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5255
5256 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005257 intel_prepare_shared_dpll(intel_crtc);
5258
Ville Syrjälä37a56502016-06-22 21:57:04 +03005259 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305260 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005261
5262 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005263 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005265 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005266 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005267 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005268 }
5269
5270 ironlake_set_pipeconf(crtc);
5271
Jesse Barnesf67a5592011-01-05 10:31:48 -08005272 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005273
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005274 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005275
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005276 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005277 /* Note: FDI PLL enabling _must_ be done before we enable the
5278 * cpu pipes, hence this is separate from all the other fdi/pch
5279 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005280 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005281 } else {
5282 assert_fdi_tx_disabled(dev_priv, pipe);
5283 assert_fdi_rx_disabled(dev_priv, pipe);
5284 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005285
Jesse Barnesb074cec2013-04-25 12:55:02 -07005286 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005287
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005288 /*
5289 * On ILK+ LUT must be loaded before the pipe is running but with
5290 * clocks enabled
5291 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005292 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005293
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005294 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005295 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005296 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005297
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005298 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005299 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005300
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005301 assert_vblank_disabled(crtc);
5302 drm_crtc_vblank_on(crtc);
5303
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005304 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005305
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005306 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005307 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005308
5309 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5310 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005311 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005312 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005313 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005314}
5315
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005316/* IPS only exists on ULT machines and is tied to pipe A. */
5317static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5318{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005319 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005320}
5321
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005322static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5323 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005324{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005325 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005326 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005328 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005329 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005330 struct intel_atomic_state *old_intel_state =
5331 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005332
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005333 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005334 return;
5335
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005336 if (intel_crtc->config->has_pch_encoder)
5337 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5338 false);
5339
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005340 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005341
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005342 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005343 intel_enable_shared_dpll(intel_crtc);
5344
Ville Syrjälä37a56502016-06-22 21:57:04 +03005345 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305346 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005347
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005348 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005349 intel_set_pipe_timings(intel_crtc);
5350
Jani Nikulabc58be62016-03-18 17:05:39 +02005351 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005352
Jani Nikula4d1de972016-03-18 17:05:42 +02005353 if (cpu_transcoder != TRANSCODER_EDP &&
5354 !transcoder_is_dsi(cpu_transcoder)) {
5355 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005356 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005357 }
5358
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005359 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005360 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005361 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005362 }
5363
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005364 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005365 haswell_set_pipeconf(crtc);
5366
Jani Nikula391bf042016-03-18 17:05:40 +02005367 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005368
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005369 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005370
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005371 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005372
Daniel Vetter6b698512015-11-28 11:05:39 +01005373 if (intel_crtc->config->has_pch_encoder)
5374 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5375 else
5376 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5377
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005378 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005379
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005380 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005381 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005382
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005383 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005384 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005386 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005387 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005388 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005389 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390
5391 /*
5392 * On ILK+ LUT must be loaded before the pipe is running but with
5393 * clocks enabled
5394 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005395 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005396
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005397 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005398 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005399 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005400
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005401 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005402 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005403
5404 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005405 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005406 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005407
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005408 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005409 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005410
Ville Syrjälä00370712016-11-14 19:44:06 +02005411 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005412 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005413
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005414 assert_vblank_disabled(crtc);
5415 drm_crtc_vblank_on(crtc);
5416
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005417 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005418
Daniel Vetter6b698512015-11-28 11:05:39 +01005419 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005420 intel_wait_for_vblank(dev_priv, pipe);
5421 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005422 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005423 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5424 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005425 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005426
Paulo Zanonie4916942013-09-20 16:21:19 -03005427 /* If we change the relative order between pipe/planes enabling, we need
5428 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005429 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005430 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005431 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5432 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005433 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005434}
5435
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005436static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005437{
5438 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005439 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005440 int pipe = crtc->pipe;
5441
5442 /* To avoid upsetting the power well on haswell only disable the pfit if
5443 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005444 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005445 I915_WRITE(PF_CTL(pipe), 0);
5446 I915_WRITE(PF_WIN_POS(pipe), 0);
5447 I915_WRITE(PF_WIN_SZ(pipe), 0);
5448 }
5449}
5450
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005451static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5452 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005453{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005454 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005455 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005456 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5458 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005459
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005460 /*
5461 * Sometimes spurious CPU pipe underruns happen when the
5462 * pipe is already disabled, but FDI RX/TX is still enabled.
5463 * Happens at least with VGA+HDMI cloning. Suppress them.
5464 */
5465 if (intel_crtc->config->has_pch_encoder) {
5466 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005467 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005468 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005469
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005470 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005471
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005472 drm_crtc_vblank_off(crtc);
5473 assert_vblank_disabled(crtc);
5474
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005475 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005476
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005477 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005478
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005479 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005480 ironlake_fdi_disable(crtc);
5481
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005482 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005484 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005485 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005486
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005487 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005488 i915_reg_t reg;
5489 u32 temp;
5490
Daniel Vetterd925c592013-06-05 13:34:04 +02005491 /* disable TRANS_DP_CTL */
5492 reg = TRANS_DP_CTL(pipe);
5493 temp = I915_READ(reg);
5494 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5495 TRANS_DP_PORT_SEL_MASK);
5496 temp |= TRANS_DP_PORT_SEL_NONE;
5497 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005498
Daniel Vetterd925c592013-06-05 13:34:04 +02005499 /* disable DPLL_SEL */
5500 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005501 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005502 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005503 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005504
Daniel Vetterd925c592013-06-05 13:34:04 +02005505 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005506 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005507
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005508 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005509 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005510}
5511
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005512static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5513 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005514{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005515 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005516 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005518 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005519
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005520 if (intel_crtc->config->has_pch_encoder)
5521 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5522 false);
5523
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005524 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005526 drm_crtc_vblank_off(crtc);
5527 assert_vblank_disabled(crtc);
5528
Jani Nikula4d1de972016-03-18 17:05:42 +02005529 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005530 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005531 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005532
Ville Syrjälä00370712016-11-14 19:44:06 +02005533 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005534 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005535
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005536 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305537 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005539 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005540 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005541 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005542 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005543
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005544 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005545 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005546
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005547 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005548
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005549 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005550 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5551 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005552}
5553
Jesse Barnes2dd24552013-04-25 12:55:01 -07005554static void i9xx_pfit_enable(struct intel_crtc *crtc)
5555{
5556 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005557 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005558 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005559
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005560 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005561 return;
5562
Daniel Vetterc0b03412013-05-28 12:05:54 +02005563 /*
5564 * The panel fitter should only be adjusted whilst the pipe is disabled,
5565 * according to register description and PRM.
5566 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005567 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5568 assert_pipe_disabled(dev_priv, crtc->pipe);
5569
Jesse Barnesb074cec2013-04-25 12:55:02 -07005570 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5571 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005572
5573 /* Border color in case we don't scale up to the full screen. Black by
5574 * default, change to something else for debugging. */
5575 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005576}
5577
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005578enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005579{
5580 switch (port) {
5581 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005582 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005583 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005584 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005585 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005586 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005587 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005588 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005589 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005590 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005591 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005592 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005593 return POWER_DOMAIN_PORT_OTHER;
5594 }
5595}
5596
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005597static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5598 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005599{
5600 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005601 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005602 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5604 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005605 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005606 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005607
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005608 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005609 return 0;
5610
Imre Deak77d22dc2014-03-05 16:20:52 +02005611 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5612 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005613 if (crtc_state->pch_pfit.enabled ||
5614 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005615 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005616
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005617 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5618 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5619
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005620 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005621 }
Imre Deak319be8a2014-03-04 19:22:57 +02005622
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005623 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5624 mask |= BIT(POWER_DOMAIN_AUDIO);
5625
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005626 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005627 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005628
Imre Deak77d22dc2014-03-05 16:20:52 +02005629 return mask;
5630}
5631
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005632static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005633modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5634 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005635{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005636 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5638 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005639 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005640
5641 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005642 intel_crtc->enabled_power_domains = new_domains =
5643 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005644
Daniel Vetter5a21b662016-05-24 17:13:53 +02005645 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005646
5647 for_each_power_domain(domain, domains)
5648 intel_display_power_get(dev_priv, domain);
5649
Daniel Vetter5a21b662016-05-24 17:13:53 +02005650 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005651}
5652
5653static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005654 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005655{
5656 enum intel_display_power_domain domain;
5657
5658 for_each_power_domain(domain, domains)
5659 intel_display_power_put(dev_priv, domain);
5660}
5661
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005662static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5663 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005664{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005665 struct intel_atomic_state *old_intel_state =
5666 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005667 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005668 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005669 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005672
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005673 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005674 return;
5675
Ville Syrjälä37a56502016-06-22 21:57:04 +03005676 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305677 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005678
5679 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005680 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005681
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005682 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005683 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005684
5685 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5686 I915_WRITE(CHV_CANVAS(pipe), 0);
5687 }
5688
Daniel Vetter5b18e572014-04-24 23:55:06 +02005689 i9xx_set_pipeconf(intel_crtc);
5690
Jesse Barnes89b667f2013-04-18 14:51:36 -07005691 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005692
Daniel Vettera72e4c92014-09-30 10:56:47 +02005693 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005694
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005695 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005696
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005697 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005698 chv_prepare_pll(intel_crtc, intel_crtc->config);
5699 chv_enable_pll(intel_crtc, intel_crtc->config);
5700 } else {
5701 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5702 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005703 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005704
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005705 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706
Jesse Barnes2dd24552013-04-25 12:55:01 -07005707 i9xx_pfit_enable(intel_crtc);
5708
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005709 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005710
Ville Syrjäläff32c542017-03-02 19:14:57 +02005711 dev_priv->display.initial_watermarks(old_intel_state,
5712 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005713 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005714
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005715 assert_vblank_disabled(crtc);
5716 drm_crtc_vblank_on(crtc);
5717
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005718 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005719}
5720
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005721static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5722{
5723 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005724 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005725
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005726 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5727 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005728}
5729
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005730static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5731 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005732{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005733 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005734 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005735 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005737 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005738
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005739 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005740 return;
5741
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005742 i9xx_set_pll_dividers(intel_crtc);
5743
Ville Syrjälä37a56502016-06-22 21:57:04 +03005744 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305745 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005746
5747 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005748 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005749
Daniel Vetter5b18e572014-04-24 23:55:06 +02005750 i9xx_set_pipeconf(intel_crtc);
5751
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005752 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005753
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005754 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005755 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005756
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005757 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005758
Daniel Vetterf6736a12013-06-05 13:34:30 +02005759 i9xx_enable_pll(intel_crtc);
5760
Jesse Barnes2dd24552013-04-25 12:55:01 -07005761 i9xx_pfit_enable(intel_crtc);
5762
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005763 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005764
Ville Syrjälä432081b2016-10-31 22:37:03 +02005765 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005766 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005767
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005768 assert_vblank_disabled(crtc);
5769 drm_crtc_vblank_on(crtc);
5770
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005771 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005772}
5773
Daniel Vetter87476d62013-04-11 16:29:06 +02005774static void i9xx_pfit_disable(struct intel_crtc *crtc)
5775{
5776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005777 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005779 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005780 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005781
5782 assert_pipe_disabled(dev_priv, crtc->pipe);
5783
Daniel Vetter328d8e82013-05-08 10:36:31 +02005784 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5785 I915_READ(PFIT_CONTROL));
5786 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005787}
5788
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005789static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5790 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005791{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005792 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005793 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005794 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5796 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005797
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005798 /*
5799 * On gen2 planes are double buffered but the pipe isn't, so we must
5800 * wait for planes to fully turn off before disabling the pipe.
5801 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005802 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005803 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005804
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005805 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005806
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005807 drm_crtc_vblank_off(crtc);
5808 assert_vblank_disabled(crtc);
5809
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005810 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005811
Daniel Vetter87476d62013-04-11 16:29:06 +02005812 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005813
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005814 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005815
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005816 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005817 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005818 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005819 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005820 vlv_disable_pll(dev_priv, pipe);
5821 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005822 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005823 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005824
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005825 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005826
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005827 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005828 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005829
5830 if (!dev_priv->display.initial_watermarks)
5831 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005832}
5833
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005834static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005835{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005836 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005838 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005839 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005840 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005841 struct drm_atomic_state *state;
5842 struct intel_crtc_state *crtc_state;
5843 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005844
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005845 if (!intel_crtc->active)
5846 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005847
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005848 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005849 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005850
Ville Syrjälä2622a082016-03-09 19:07:26 +02005851 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005852
5853 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005854 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005855 }
5856
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005857 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005858 if (!state) {
5859 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5860 crtc->base.id, crtc->name);
5861 return;
5862 }
5863
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005864 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5865
5866 /* Everything's already locked, -EDEADLK can't happen. */
5867 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5868 ret = drm_atomic_add_affected_connectors(state, crtc);
5869
5870 WARN_ON(IS_ERR(crtc_state) || ret);
5871
5872 dev_priv->display.crtc_disable(crtc_state, state);
5873
Chris Wilson08536952016-10-14 13:18:18 +01005874 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005875
Ville Syrjälä78108b72016-05-27 20:59:19 +03005876 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5877 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005878
5879 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5880 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005881 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005882 crtc->enabled = false;
5883 crtc->state->connector_mask = 0;
5884 crtc->state->encoder_mask = 0;
5885
5886 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5887 encoder->base.crtc = NULL;
5888
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005889 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005890 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005891 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005892
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005893 domains = intel_crtc->enabled_power_domains;
5894 for_each_power_domain(domain, domains)
5895 intel_display_power_put(dev_priv, domain);
5896 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005897
5898 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5899 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005900}
5901
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005902/*
5903 * turn all crtc's off, but do not adjust state
5904 * This has to be paired with a call to intel_modeset_setup_hw_state.
5905 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005906int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005907{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005908 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005909 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005910 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005911
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005912 state = drm_atomic_helper_suspend(dev);
5913 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005914 if (ret)
5915 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005916 else
5917 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005918 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005919}
5920
Chris Wilsonea5b2132010-08-04 13:50:23 +01005921void intel_encoder_destroy(struct drm_encoder *encoder)
5922{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005923 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005924
Chris Wilsonea5b2132010-08-04 13:50:23 +01005925 drm_encoder_cleanup(encoder);
5926 kfree(intel_encoder);
5927}
5928
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005929/* Cross check the actual hw state with our own modeset state tracking (and it's
5930 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005931static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005932{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005933 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005934
5935 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5936 connector->base.base.id,
5937 connector->base.name);
5938
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005939 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005940 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005941 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005942
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005943 I915_STATE_WARN(!crtc,
5944 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005945
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005946 if (!crtc)
5947 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005948
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005949 I915_STATE_WARN(!crtc->state->active,
5950 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005951
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005952 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005953 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005954
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005955 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005956 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005957
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005958 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005959 "attached encoder crtc differs from connector crtc\n");
5960 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005961 I915_STATE_WARN(crtc && crtc->state->active,
5962 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005963 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005964 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005965 }
5966}
5967
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005968int intel_connector_init(struct intel_connector *connector)
5969{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005970 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005971
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005972 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005973 return -ENOMEM;
5974
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005975 return 0;
5976}
5977
5978struct intel_connector *intel_connector_alloc(void)
5979{
5980 struct intel_connector *connector;
5981
5982 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5983 if (!connector)
5984 return NULL;
5985
5986 if (intel_connector_init(connector) < 0) {
5987 kfree(connector);
5988 return NULL;
5989 }
5990
5991 return connector;
5992}
5993
Daniel Vetterf0947c32012-07-02 13:10:34 +02005994/* Simple connector->get_hw_state implementation for encoders that support only
5995 * one connector and no cloning and hence the encoder state determines the state
5996 * of the connector. */
5997bool intel_connector_get_hw_state(struct intel_connector *connector)
5998{
Daniel Vetter24929352012-07-02 20:28:59 +02005999 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006000 struct intel_encoder *encoder = connector->encoder;
6001
6002 return encoder->get_hw_state(encoder, &pipe);
6003}
6004
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006005static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006006{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006007 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6008 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006009
6010 return 0;
6011}
6012
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006013static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006014 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006015{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006016 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006017 struct drm_atomic_state *state = pipe_config->base.state;
6018 struct intel_crtc *other_crtc;
6019 struct intel_crtc_state *other_crtc_state;
6020
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006021 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6022 pipe_name(pipe), pipe_config->fdi_lanes);
6023 if (pipe_config->fdi_lanes > 4) {
6024 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6025 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006026 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006027 }
6028
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006029 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006030 if (pipe_config->fdi_lanes > 2) {
6031 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6032 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006033 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006034 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006035 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006036 }
6037 }
6038
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006039 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006040 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006041
6042 /* Ivybridge 3 pipe is really complicated */
6043 switch (pipe) {
6044 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006045 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006047 if (pipe_config->fdi_lanes <= 2)
6048 return 0;
6049
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006050 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006051 other_crtc_state =
6052 intel_atomic_get_crtc_state(state, other_crtc);
6053 if (IS_ERR(other_crtc_state))
6054 return PTR_ERR(other_crtc_state);
6055
6056 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006057 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6058 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006059 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006060 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006061 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006062 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006063 if (pipe_config->fdi_lanes > 2) {
6064 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6065 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006066 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006067 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006068
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006069 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070 other_crtc_state =
6071 intel_atomic_get_crtc_state(state, other_crtc);
6072 if (IS_ERR(other_crtc_state))
6073 return PTR_ERR(other_crtc_state);
6074
6075 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006076 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006077 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006078 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006079 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006080 default:
6081 BUG();
6082 }
6083}
6084
Daniel Vettere29c22c2013-02-21 00:00:16 +01006085#define RETRY 1
6086static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006087 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006088{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006089 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006090 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006091 int lane, link_bw, fdi_dotclock, ret;
6092 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006093
Daniel Vettere29c22c2013-02-21 00:00:16 +01006094retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006095 /* FDI is a binary signal running at ~2.7GHz, encoding
6096 * each output octet as 10 bits. The actual frequency
6097 * is stored as a divider into a 100MHz clock, and the
6098 * mode pixel clock is stored in units of 1KHz.
6099 * Hence the bw of each lane in terms of the mode signal
6100 * is:
6101 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006102 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006103
Damien Lespiau241bfc32013-09-25 16:45:37 +01006104 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006105
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006106 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006107 pipe_config->pipe_bpp);
6108
6109 pipe_config->fdi_lanes = lane;
6110
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006111 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006112 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006113
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006114 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006115 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006116 pipe_config->pipe_bpp -= 2*3;
6117 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6118 pipe_config->pipe_bpp);
6119 needs_recompute = true;
6120 pipe_config->bw_constrained = true;
6121
6122 goto retry;
6123 }
6124
6125 if (needs_recompute)
6126 return RETRY;
6127
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006128 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006129}
6130
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006131static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6132 struct intel_crtc_state *pipe_config)
6133{
6134 if (pipe_config->pipe_bpp > 24)
6135 return false;
6136
6137 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006138 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006139 return true;
6140
6141 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006142 * We compare against max which means we must take
6143 * the increased cdclk requirement into account when
6144 * calculating the new cdclk.
6145 *
6146 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006147 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006148 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006149 dev_priv->max_cdclk_freq * 95 / 100;
6150}
6151
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006152static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006153 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006154{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006155 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006156 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006157
Jani Nikulad330a952014-01-21 11:24:25 +02006158 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006159 hsw_crtc_supports_ips(crtc) &&
6160 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006161}
6162
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006163static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6164{
6165 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6166
6167 /* GDG double wide on either pipe, otherwise pipe A only */
6168 return INTEL_INFO(dev_priv)->gen < 4 &&
6169 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6170}
6171
Ville Syrjäläceb99322017-01-20 20:22:05 +02006172static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6173{
6174 uint32_t pixel_rate;
6175
6176 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6177
6178 /*
6179 * We only use IF-ID interlacing. If we ever use
6180 * PF-ID we'll need to adjust the pixel_rate here.
6181 */
6182
6183 if (pipe_config->pch_pfit.enabled) {
6184 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6185 uint32_t pfit_size = pipe_config->pch_pfit.size;
6186
6187 pipe_w = pipe_config->pipe_src_w;
6188 pipe_h = pipe_config->pipe_src_h;
6189
6190 pfit_w = (pfit_size >> 16) & 0xFFFF;
6191 pfit_h = pfit_size & 0xFFFF;
6192 if (pipe_w < pfit_w)
6193 pipe_w = pfit_w;
6194 if (pipe_h < pfit_h)
6195 pipe_h = pfit_h;
6196
6197 if (WARN_ON(!pfit_w || !pfit_h))
6198 return pixel_rate;
6199
6200 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6201 pfit_w * pfit_h);
6202 }
6203
6204 return pixel_rate;
6205}
6206
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006207static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6208{
6209 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6210
6211 if (HAS_GMCH_DISPLAY(dev_priv))
6212 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6213 crtc_state->pixel_rate =
6214 crtc_state->base.adjusted_mode.crtc_clock;
6215 else
6216 crtc_state->pixel_rate =
6217 ilk_pipe_pixel_rate(crtc_state);
6218}
6219
Daniel Vettera43f6e02013-06-07 23:10:32 +02006220static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006221 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006222{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006223 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006224 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006225 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006226 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006227
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006228 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006229 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006230
6231 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006232 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006233 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006234 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006235 if (intel_crtc_supports_double_wide(crtc) &&
6236 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006237 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006238 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006239 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006240 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006241
Ville Syrjäläf3261152016-05-24 21:34:18 +03006242 if (adjusted_mode->crtc_clock > clock_limit) {
6243 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6244 adjusted_mode->crtc_clock, clock_limit,
6245 yesno(pipe_config->double_wide));
6246 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006247 }
Chris Wilson89749352010-09-12 18:25:19 +01006248
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006249 /*
6250 * Pipe horizontal size must be even in:
6251 * - DVO ganged mode
6252 * - LVDS dual channel mode
6253 * - Double wide pipe
6254 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006255 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006256 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6257 pipe_config->pipe_src_w &= ~1;
6258
Damien Lespiau8693a822013-05-03 18:48:11 +01006259 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6260 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006261 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006262 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006263 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006264 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006265
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006266 intel_crtc_compute_pixel_rate(pipe_config);
6267
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006268 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006269 hsw_compute_ips_config(crtc, pipe_config);
6270
Daniel Vetter877d48d2013-04-19 11:24:43 +02006271 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006272 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006273
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006274 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006275}
6276
Zhenyu Wang2c072452009-06-05 15:38:42 +08006277static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006278intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006279{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006280 while (*num > DATA_LINK_M_N_MASK ||
6281 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006282 *num >>= 1;
6283 *den >>= 1;
6284 }
6285}
6286
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006287static void compute_m_n(unsigned int m, unsigned int n,
6288 uint32_t *ret_m, uint32_t *ret_n)
6289{
6290 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6291 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6292 intel_reduce_m_n_ratio(ret_m, ret_n);
6293}
6294
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006295void
6296intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6297 int pixel_clock, int link_clock,
6298 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006299{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006300 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006301
6302 compute_m_n(bits_per_pixel * pixel_clock,
6303 link_clock * nlanes * 8,
6304 &m_n->gmch_m, &m_n->gmch_n);
6305
6306 compute_m_n(pixel_clock, link_clock,
6307 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006308}
6309
Chris Wilsona7615032011-01-12 17:04:08 +00006310static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6311{
Jani Nikulad330a952014-01-21 11:24:25 +02006312 if (i915.panel_use_ssc >= 0)
6313 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006314 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006315 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006316}
6317
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006318static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006319{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006320 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006321}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006322
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006323static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6324{
6325 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006326}
6327
Daniel Vetterf47709a2013-03-28 10:42:02 +01006328static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006329 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006330 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006331{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006332 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006333 u32 fp, fp2 = 0;
6334
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006335 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006336 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006337 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006338 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006339 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006340 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006341 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006342 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006343 }
6344
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006346
Daniel Vetterf47709a2013-03-28 10:42:02 +01006347 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006348 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006349 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006351 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006352 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006353 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006354 }
6355}
6356
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006357static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6358 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006359{
6360 u32 reg_val;
6361
6362 /*
6363 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6364 * and set it to a reasonable value instead.
6365 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006366 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006367 reg_val &= 0xffffff00;
6368 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006370
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006371 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006372 reg_val &= 0x8cffffff;
6373 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006374 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006375
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006376 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006377 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006380 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006381 reg_val &= 0x00ffffff;
6382 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384}
6385
Daniel Vetterb5518422013-05-03 11:49:48 +02006386static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6387 struct intel_link_m_n *m_n)
6388{
6389 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006390 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006391 int pipe = crtc->pipe;
6392
Daniel Vettere3b95f12013-05-03 11:49:49 +02006393 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6394 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6395 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6396 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006397}
6398
6399static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006400 struct intel_link_m_n *m_n,
6401 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006402{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006403 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006404 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006405 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006406
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006407 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006408 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6409 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6410 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6411 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006412 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6413 * for gen < 8) and if DRRS is supported (to make sure the
6414 * registers are not unnecessarily accessed).
6415 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006416 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6417 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006418 I915_WRITE(PIPE_DATA_M2(transcoder),
6419 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6420 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6421 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6422 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6423 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006424 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006425 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6426 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6427 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6428 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006429 }
6430}
6431
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306432void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006433{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306434 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6435
6436 if (m_n == M1_N1) {
6437 dp_m_n = &crtc->config->dp_m_n;
6438 dp_m2_n2 = &crtc->config->dp_m2_n2;
6439 } else if (m_n == M2_N2) {
6440
6441 /*
6442 * M2_N2 registers are not supported. Hence m2_n2 divider value
6443 * needs to be programmed into M1_N1.
6444 */
6445 dp_m_n = &crtc->config->dp_m2_n2;
6446 } else {
6447 DRM_ERROR("Unsupported divider value\n");
6448 return;
6449 }
6450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006451 if (crtc->config->has_pch_encoder)
6452 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006453 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306454 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006455}
6456
Daniel Vetter251ac862015-06-18 10:30:24 +02006457static void vlv_compute_dpll(struct intel_crtc *crtc,
6458 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006459{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006460 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006461 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006462 if (crtc->pipe != PIPE_A)
6463 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006464
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006465 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006466 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006467 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6468 DPLL_EXT_BUFFER_ENABLE_VLV;
6469
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006470 pipe_config->dpll_hw_state.dpll_md =
6471 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6472}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006473
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006474static void chv_compute_dpll(struct intel_crtc *crtc,
6475 struct intel_crtc_state *pipe_config)
6476{
6477 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006478 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006479 if (crtc->pipe != PIPE_A)
6480 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6481
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006482 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006483 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006484 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6485
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006486 pipe_config->dpll_hw_state.dpll_md =
6487 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006488}
6489
Ville Syrjäläd288f652014-10-28 13:20:22 +02006490static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006491 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006492{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006494 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006495 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006496 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006497 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006498 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006499
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006500 /* Enable Refclk */
6501 I915_WRITE(DPLL(pipe),
6502 pipe_config->dpll_hw_state.dpll &
6503 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6504
6505 /* No need to actually set up the DPLL with DSI */
6506 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6507 return;
6508
Ville Syrjäläa5805162015-05-26 20:42:30 +03006509 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006510
Ville Syrjäläd288f652014-10-28 13:20:22 +02006511 bestn = pipe_config->dpll.n;
6512 bestm1 = pipe_config->dpll.m1;
6513 bestm2 = pipe_config->dpll.m2;
6514 bestp1 = pipe_config->dpll.p1;
6515 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006516
Jesse Barnes89b667f2013-04-18 14:51:36 -07006517 /* See eDP HDMI DPIO driver vbios notes doc */
6518
6519 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006520 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006521 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006522
6523 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006524 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006525
6526 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006527 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006528 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006529 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006530
6531 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006532 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006533
6534 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006535 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6536 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6537 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006538 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006539
6540 /*
6541 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6542 * but we don't support that).
6543 * Note: don't use the DAC post divider as it seems unstable.
6544 */
6545 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006546 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006548 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006549 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006550
Jesse Barnes89b667f2013-04-18 14:51:36 -07006551 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006552 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006553 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6554 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006556 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006557 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006558 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006559 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006560
Ville Syrjälä37a56502016-06-22 21:57:04 +03006561 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006562 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006563 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006564 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006565 0x0df40000);
6566 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006567 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006568 0x0df70000);
6569 } else { /* HDMI or VGA */
6570 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006571 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006572 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006573 0x0df70000);
6574 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006575 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006576 0x0df40000);
6577 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006578
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006579 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006580 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006581 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006582 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006586 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006587}
6588
Ville Syrjäläd288f652014-10-28 13:20:22 +02006589static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006590 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006591{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006592 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006593 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006594 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006595 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306596 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006597 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306598 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306599 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006600
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006601 /* Enable Refclk and SSC */
6602 I915_WRITE(DPLL(pipe),
6603 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6604
6605 /* No need to actually set up the DPLL with DSI */
6606 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6607 return;
6608
Ville Syrjäläd288f652014-10-28 13:20:22 +02006609 bestn = pipe_config->dpll.n;
6610 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6611 bestm1 = pipe_config->dpll.m1;
6612 bestm2 = pipe_config->dpll.m2 >> 22;
6613 bestp1 = pipe_config->dpll.p1;
6614 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306615 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306616 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306617 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006618
Ville Syrjäläa5805162015-05-26 20:42:30 +03006619 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006620
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006621 /* p1 and p2 divider */
6622 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6623 5 << DPIO_CHV_S1_DIV_SHIFT |
6624 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6625 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6626 1 << DPIO_CHV_K_DIV_SHIFT);
6627
6628 /* Feedback post-divider - m2 */
6629 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6630
6631 /* Feedback refclk divider - n and m1 */
6632 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6633 DPIO_CHV_M1_DIV_BY_2 |
6634 1 << DPIO_CHV_N_DIV_SHIFT);
6635
6636 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006637 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006638
6639 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306640 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6641 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6642 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6643 if (bestm2_frac)
6644 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6645 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006646
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306647 /* Program digital lock detect threshold */
6648 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6649 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6650 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6651 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6652 if (!bestm2_frac)
6653 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6654 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6655
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006656 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306657 if (vco == 5400000) {
6658 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6659 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6660 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6661 tribuf_calcntr = 0x9;
6662 } else if (vco <= 6200000) {
6663 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6664 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6665 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6666 tribuf_calcntr = 0x9;
6667 } else if (vco <= 6480000) {
6668 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6669 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6670 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6671 tribuf_calcntr = 0x8;
6672 } else {
6673 /* Not supported. Apply the same limits as in the max case */
6674 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6675 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6676 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6677 tribuf_calcntr = 0;
6678 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006679 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6680
Ville Syrjälä968040b2015-03-11 22:52:08 +02006681 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306682 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6683 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6684 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6685
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006686 /* AFC Recal */
6687 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6688 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6689 DPIO_AFC_RECAL);
6690
Ville Syrjäläa5805162015-05-26 20:42:30 +03006691 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006692}
6693
Ville Syrjäläd288f652014-10-28 13:20:22 +02006694/**
6695 * vlv_force_pll_on - forcibly enable just the PLL
6696 * @dev_priv: i915 private structure
6697 * @pipe: pipe PLL to enable
6698 * @dpll: PLL configuration
6699 *
6700 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6701 * in cases where we need the PLL enabled even when @pipe is not going to
6702 * be enabled.
6703 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006704int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006705 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006706{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006707 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006708 struct intel_crtc_state *pipe_config;
6709
6710 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6711 if (!pipe_config)
6712 return -ENOMEM;
6713
6714 pipe_config->base.crtc = &crtc->base;
6715 pipe_config->pixel_multiplier = 1;
6716 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006717
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006718 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006719 chv_compute_dpll(crtc, pipe_config);
6720 chv_prepare_pll(crtc, pipe_config);
6721 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006722 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006723 vlv_compute_dpll(crtc, pipe_config);
6724 vlv_prepare_pll(crtc, pipe_config);
6725 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006726 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006727
6728 kfree(pipe_config);
6729
6730 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731}
6732
6733/**
6734 * vlv_force_pll_off - forcibly disable just the PLL
6735 * @dev_priv: i915 private structure
6736 * @pipe: pipe PLL to disable
6737 *
6738 * Disable the PLL for @pipe. To be used in cases where we need
6739 * the PLL enabled even when @pipe is not going to be enabled.
6740 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006741void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006742{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006743 if (IS_CHERRYVIEW(dev_priv))
6744 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006745 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006746 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006747}
6748
Daniel Vetter251ac862015-06-18 10:30:24 +02006749static void i9xx_compute_dpll(struct intel_crtc *crtc,
6750 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006751 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006752{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006753 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006754 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006755 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006756
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006757 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306758
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006759 dpll = DPLL_VGA_MODE_DIS;
6760
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006761 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006762 dpll |= DPLLB_MODE_LVDS;
6763 else
6764 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006765
Jani Nikula73f67aa2016-12-07 22:48:09 +02006766 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6767 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006768 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006769 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006770 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006771
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006772 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6773 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006774 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006775
Ville Syrjälä37a56502016-06-22 21:57:04 +03006776 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006777 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006778
6779 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006780 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006781 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6782 else {
6783 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006784 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006785 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6786 }
6787 switch (clock->p2) {
6788 case 5:
6789 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6790 break;
6791 case 7:
6792 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6793 break;
6794 case 10:
6795 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6796 break;
6797 case 14:
6798 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6799 break;
6800 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006801 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006802 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6803
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006804 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006805 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006806 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006807 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006808 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6809 else
6810 dpll |= PLL_REF_INPUT_DREFCLK;
6811
6812 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006813 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006814
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006815 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006816 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006817 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006818 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006819 }
6820}
6821
Daniel Vetter251ac862015-06-18 10:30:24 +02006822static void i8xx_compute_dpll(struct intel_crtc *crtc,
6823 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006824 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006825{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006827 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006828 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006829 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006831 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306832
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 dpll = DPLL_VGA_MODE_DIS;
6834
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006835 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006836 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6837 } else {
6838 if (clock->p1 == 2)
6839 dpll |= PLL_P1_DIVIDE_BY_TWO;
6840 else
6841 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6842 if (clock->p2 == 4)
6843 dpll |= PLL_P2_DIVIDE_BY_4;
6844 }
6845
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006846 if (!IS_I830(dev_priv) &&
6847 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006848 dpll |= DPLL_DVO_2X_MODE;
6849
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006850 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006851 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6853 else
6854 dpll |= PLL_REF_INPUT_DREFCLK;
6855
6856 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006857 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006858}
6859
Daniel Vetter8a654f32013-06-01 17:16:22 +02006860static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006861{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006862 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006863 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006864 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006865 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006866 uint32_t crtc_vtotal, crtc_vblank_end;
6867 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006868
6869 /* We need to be careful not to changed the adjusted mode, for otherwise
6870 * the hw state checker will get angry at the mismatch. */
6871 crtc_vtotal = adjusted_mode->crtc_vtotal;
6872 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006873
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006874 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006875 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006876 crtc_vtotal -= 1;
6877 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006878
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006879 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006880 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6881 else
6882 vsyncshift = adjusted_mode->crtc_hsync_start -
6883 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006884 if (vsyncshift < 0)
6885 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006886 }
6887
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006888 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006889 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006890
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006891 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006892 (adjusted_mode->crtc_hdisplay - 1) |
6893 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006894 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006895 (adjusted_mode->crtc_hblank_start - 1) |
6896 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006897 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006898 (adjusted_mode->crtc_hsync_start - 1) |
6899 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6900
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006901 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006903 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006904 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006905 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006906 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006907 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006908 (adjusted_mode->crtc_vsync_start - 1) |
6909 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6910
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006911 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6912 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6913 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6914 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006915 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006916 (pipe == PIPE_B || pipe == PIPE_C))
6917 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6918
Jani Nikulabc58be62016-03-18 17:05:39 +02006919}
6920
6921static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6922{
6923 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006924 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006925 enum pipe pipe = intel_crtc->pipe;
6926
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006927 /* pipesrc controls the size that is scaled from, which should
6928 * always be the user's requested size.
6929 */
6930 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006931 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6932 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006933}
6934
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006935static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006936 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006937{
6938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006939 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006940 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6941 uint32_t tmp;
6942
6943 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006944 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6945 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006946 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006947 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6948 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006949 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006950 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6951 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006952
6953 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006954 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6955 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006957 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6958 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006959 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006960 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6961 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006962
6963 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006964 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6965 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6966 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006967 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006968}
6969
6970static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6971 struct intel_crtc_state *pipe_config)
6972{
6973 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006974 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006975 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976
6977 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006978 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6979 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6980
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006981 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6982 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006983}
6984
Daniel Vetterf6a83282014-02-11 15:28:57 -08006985void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006986 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006987{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006988 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6989 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6990 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6991 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006992
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006993 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6994 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6995 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6996 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006997
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006998 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02006999 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007000
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007001 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007002
7003 mode->hsync = drm_mode_hsync(mode);
7004 mode->vrefresh = drm_mode_vrefresh(mode);
7005 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007006}
7007
Daniel Vetter84b046f2013-02-19 18:48:54 +01007008static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7009{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007010 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007011 uint32_t pipeconf;
7012
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007013 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007014
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007015 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7016 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7017 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007018
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007019 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007020 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007021
Daniel Vetterff9ce462013-04-24 14:57:17 +02007022 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007023 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7024 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007025 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007026 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007027 pipeconf |= PIPECONF_DITHER_EN |
7028 PIPECONF_DITHER_TYPE_SP;
7029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007030 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007031 case 18:
7032 pipeconf |= PIPECONF_6BPC;
7033 break;
7034 case 24:
7035 pipeconf |= PIPECONF_8BPC;
7036 break;
7037 case 30:
7038 pipeconf |= PIPECONF_10BPC;
7039 break;
7040 default:
7041 /* Case prevented by intel_choose_pipe_bpp_dither. */
7042 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007043 }
7044 }
7045
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007046 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007047 if (intel_crtc->lowfreq_avail) {
7048 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7049 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7050 } else {
7051 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007052 }
7053 }
7054
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007055 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007056 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007057 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007058 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7059 else
7060 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7061 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007062 pipeconf |= PIPECONF_PROGRESSIVE;
7063
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007064 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007065 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007066 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007067
Daniel Vetter84b046f2013-02-19 18:48:54 +01007068 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7069 POSTING_READ(PIPECONF(intel_crtc->pipe));
7070}
7071
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007072static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7073 struct intel_crtc_state *crtc_state)
7074{
7075 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007077 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007078 int refclk = 48000;
7079
7080 memset(&crtc_state->dpll_hw_state, 0,
7081 sizeof(crtc_state->dpll_hw_state));
7082
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007083 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007084 if (intel_panel_use_ssc(dev_priv)) {
7085 refclk = dev_priv->vbt.lvds_ssc_freq;
7086 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7087 }
7088
7089 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007090 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007091 limit = &intel_limits_i8xx_dvo;
7092 } else {
7093 limit = &intel_limits_i8xx_dac;
7094 }
7095
7096 if (!crtc_state->clock_set &&
7097 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7098 refclk, NULL, &crtc_state->dpll)) {
7099 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7100 return -EINVAL;
7101 }
7102
7103 i8xx_compute_dpll(crtc, crtc_state, NULL);
7104
7105 return 0;
7106}
7107
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007108static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7109 struct intel_crtc_state *crtc_state)
7110{
7111 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007112 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007113 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007114 int refclk = 96000;
7115
7116 memset(&crtc_state->dpll_hw_state, 0,
7117 sizeof(crtc_state->dpll_hw_state));
7118
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007119 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007120 if (intel_panel_use_ssc(dev_priv)) {
7121 refclk = dev_priv->vbt.lvds_ssc_freq;
7122 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7123 }
7124
7125 if (intel_is_dual_link_lvds(dev))
7126 limit = &intel_limits_g4x_dual_channel_lvds;
7127 else
7128 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007129 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7130 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007131 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007132 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007133 limit = &intel_limits_g4x_sdvo;
7134 } else {
7135 /* The option is for other outputs */
7136 limit = &intel_limits_i9xx_sdvo;
7137 }
7138
7139 if (!crtc_state->clock_set &&
7140 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7141 refclk, NULL, &crtc_state->dpll)) {
7142 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7143 return -EINVAL;
7144 }
7145
7146 i9xx_compute_dpll(crtc, crtc_state, NULL);
7147
7148 return 0;
7149}
7150
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007151static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7152 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007153{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007154 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007155 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007156 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007157 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007158
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007159 memset(&crtc_state->dpll_hw_state, 0,
7160 sizeof(crtc_state->dpll_hw_state));
7161
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007162 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007163 if (intel_panel_use_ssc(dev_priv)) {
7164 refclk = dev_priv->vbt.lvds_ssc_freq;
7165 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7166 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007167
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007168 limit = &intel_limits_pineview_lvds;
7169 } else {
7170 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007171 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007172
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007173 if (!crtc_state->clock_set &&
7174 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7175 refclk, NULL, &crtc_state->dpll)) {
7176 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7177 return -EINVAL;
7178 }
7179
7180 i9xx_compute_dpll(crtc, crtc_state, NULL);
7181
7182 return 0;
7183}
7184
7185static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7186 struct intel_crtc_state *crtc_state)
7187{
7188 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007189 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007190 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007191 int refclk = 96000;
7192
7193 memset(&crtc_state->dpll_hw_state, 0,
7194 sizeof(crtc_state->dpll_hw_state));
7195
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007196 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007197 if (intel_panel_use_ssc(dev_priv)) {
7198 refclk = dev_priv->vbt.lvds_ssc_freq;
7199 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007200 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007201
7202 limit = &intel_limits_i9xx_lvds;
7203 } else {
7204 limit = &intel_limits_i9xx_sdvo;
7205 }
7206
7207 if (!crtc_state->clock_set &&
7208 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7209 refclk, NULL, &crtc_state->dpll)) {
7210 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7211 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007213
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007214 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007215
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007216 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007217}
7218
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007219static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7220 struct intel_crtc_state *crtc_state)
7221{
7222 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007223 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007224
7225 memset(&crtc_state->dpll_hw_state, 0,
7226 sizeof(crtc_state->dpll_hw_state));
7227
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007228 if (!crtc_state->clock_set &&
7229 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7230 refclk, NULL, &crtc_state->dpll)) {
7231 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7232 return -EINVAL;
7233 }
7234
7235 chv_compute_dpll(crtc, crtc_state);
7236
7237 return 0;
7238}
7239
7240static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7241 struct intel_crtc_state *crtc_state)
7242{
7243 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007244 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007245
7246 memset(&crtc_state->dpll_hw_state, 0,
7247 sizeof(crtc_state->dpll_hw_state));
7248
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007249 if (!crtc_state->clock_set &&
7250 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7251 refclk, NULL, &crtc_state->dpll)) {
7252 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7253 return -EINVAL;
7254 }
7255
7256 vlv_compute_dpll(crtc, crtc_state);
7257
7258 return 0;
7259}
7260
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007261static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007262 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007263{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007264 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007265 uint32_t tmp;
7266
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007267 if (INTEL_GEN(dev_priv) <= 3 &&
7268 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007269 return;
7270
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007271 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007272 if (!(tmp & PFIT_ENABLE))
7273 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007274
Daniel Vetter06922822013-07-11 13:35:40 +02007275 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007276 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007277 if (crtc->pipe != PIPE_B)
7278 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007279 } else {
7280 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7281 return;
7282 }
7283
Daniel Vetter06922822013-07-11 13:35:40 +02007284 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007285 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007286}
7287
Jesse Barnesacbec812013-09-20 11:29:32 -07007288static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007289 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007290{
7291 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007292 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007293 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007294 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007295 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007296 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007297
Ville Syrjäläb5219732016-03-15 16:40:01 +02007298 /* In case of DSI, DPLL will not be used */
7299 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307300 return;
7301
Ville Syrjäläa5805162015-05-26 20:42:30 +03007302 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007304 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007305
7306 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7307 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7308 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7309 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7310 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7311
Imre Deakdccbea32015-06-22 23:35:51 +03007312 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007313}
7314
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007315static void
7316i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7317 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007318{
7319 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007320 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007321 u32 val, base, offset;
7322 int pipe = crtc->pipe, plane = crtc->plane;
7323 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007324 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007325 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007326 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007327
Damien Lespiau42a7b082015-02-05 19:35:13 +00007328 val = I915_READ(DSPCNTR(plane));
7329 if (!(val & DISPLAY_PLANE_ENABLE))
7330 return;
7331
Damien Lespiaud9806c92015-01-21 14:07:19 +00007332 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007333 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007334 DRM_DEBUG_KMS("failed to alloc fb\n");
7335 return;
7336 }
7337
Damien Lespiau1b842c82015-01-21 13:50:54 +00007338 fb = &intel_fb->base;
7339
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007340 fb->dev = dev;
7341
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007342 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007343 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007344 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007345 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007346 }
7347 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007348
7349 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007350 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007351 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007352
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007353 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007354 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007355 offset = I915_READ(DSPTILEOFF(plane));
7356 else
7357 offset = I915_READ(DSPLINOFF(plane));
7358 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7359 } else {
7360 base = I915_READ(DSPADDR(plane));
7361 }
7362 plane_config->base = base;
7363
7364 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007365 fb->width = ((val >> 16) & 0xfff) + 1;
7366 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007367
7368 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007369 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007370
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007371 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007372
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007373 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007374
Damien Lespiau2844a922015-01-20 12:51:48 +00007375 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7376 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007377 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007378 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007379
Damien Lespiau2d140302015-02-05 17:22:18 +00007380 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007381}
7382
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007383static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007384 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007385{
7386 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007387 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007388 int pipe = pipe_config->cpu_transcoder;
7389 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007390 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007391 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007392 int refclk = 100000;
7393
Ville Syrjäläb5219732016-03-15 16:40:01 +02007394 /* In case of DSI, DPLL will not be used */
7395 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7396 return;
7397
Ville Syrjäläa5805162015-05-26 20:42:30 +03007398 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007399 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7400 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7401 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7402 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007403 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007404 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007405
7406 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007407 clock.m2 = (pll_dw0 & 0xff) << 22;
7408 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7409 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007410 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7411 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7412 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7413
Imre Deakdccbea32015-06-22 23:35:51 +03007414 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415}
7416
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007417static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007418 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007419{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007420 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007421 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007422 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007423 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007424
Imre Deak17290502016-02-12 18:55:11 +02007425 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7426 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007427 return false;
7428
Daniel Vettere143a212013-07-04 12:01:15 +02007429 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007430 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007431
Imre Deak17290502016-02-12 18:55:11 +02007432 ret = false;
7433
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007434 tmp = I915_READ(PIPECONF(crtc->pipe));
7435 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007436 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007437
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007438 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7439 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007440 switch (tmp & PIPECONF_BPC_MASK) {
7441 case PIPECONF_6BPC:
7442 pipe_config->pipe_bpp = 18;
7443 break;
7444 case PIPECONF_8BPC:
7445 pipe_config->pipe_bpp = 24;
7446 break;
7447 case PIPECONF_10BPC:
7448 pipe_config->pipe_bpp = 30;
7449 break;
7450 default:
7451 break;
7452 }
7453 }
7454
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007455 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007456 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007457 pipe_config->limited_color_range = true;
7458
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007459 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007460 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7461
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007462 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007463 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007464
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007465 i9xx_get_pfit_config(crtc, pipe_config);
7466
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007467 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007468 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007469 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007470 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7471 else
7472 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007473 pipe_config->pixel_multiplier =
7474 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7475 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007476 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007477 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007478 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007479 tmp = I915_READ(DPLL(crtc->pipe));
7480 pipe_config->pixel_multiplier =
7481 ((tmp & SDVO_MULTIPLIER_MASK)
7482 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7483 } else {
7484 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7485 * port and will be fixed up in the encoder->get_config
7486 * function. */
7487 pipe_config->pixel_multiplier = 1;
7488 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007489 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007490 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007491 /*
7492 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7493 * on 830. Filter it out here so that we don't
7494 * report errors due to that.
7495 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007496 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007497 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7498
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007499 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7500 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007501 } else {
7502 /* Mask out read-only status bits. */
7503 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7504 DPLL_PORTC_READY_MASK |
7505 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007506 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007507
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007508 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007509 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007510 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007511 vlv_crtc_clock_get(crtc, pipe_config);
7512 else
7513 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007514
Ville Syrjälä0f646142015-08-26 19:39:18 +03007515 /*
7516 * Normally the dotclock is filled in by the encoder .get_config()
7517 * but in case the pipe is enabled w/o any ports we need a sane
7518 * default.
7519 */
7520 pipe_config->base.adjusted_mode.crtc_clock =
7521 pipe_config->port_clock / pipe_config->pixel_multiplier;
7522
Imre Deak17290502016-02-12 18:55:11 +02007523 ret = true;
7524
7525out:
7526 intel_display_power_put(dev_priv, power_domain);
7527
7528 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007529}
7530
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007531static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007532{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007533 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007534 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007535 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007536 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007537 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007538 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007539 bool has_ck505 = false;
7540 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007541 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007542
7543 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007544 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007545 switch (encoder->type) {
7546 case INTEL_OUTPUT_LVDS:
7547 has_panel = true;
7548 has_lvds = true;
7549 break;
7550 case INTEL_OUTPUT_EDP:
7551 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007552 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007553 has_cpu_edp = true;
7554 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007555 default:
7556 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007557 }
7558 }
7559
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007560 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007561 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007562 can_ssc = has_ck505;
7563 } else {
7564 has_ck505 = false;
7565 can_ssc = true;
7566 }
7567
Lyude1c1a24d2016-06-14 11:04:09 -04007568 /* Check if any DPLLs are using the SSC source */
7569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7570 u32 temp = I915_READ(PCH_DPLL(i));
7571
7572 if (!(temp & DPLL_VCO_ENABLE))
7573 continue;
7574
7575 if ((temp & PLL_REF_INPUT_MASK) ==
7576 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7577 using_ssc_source = true;
7578 break;
7579 }
7580 }
7581
7582 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7583 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007584
7585 /* Ironlake: try to setup display ref clock before DPLL
7586 * enabling. This is only under driver's control after
7587 * PCH B stepping, previous chipset stepping should be
7588 * ignoring this setting.
7589 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007590 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007591
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007592 /* As we must carefully and slowly disable/enable each source in turn,
7593 * compute the final state we want first and check if we need to
7594 * make any changes at all.
7595 */
7596 final = val;
7597 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007598 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007599 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007600 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007601 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7602
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007603 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007604 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007605 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007606
Keith Packard199e5d72011-09-22 12:01:57 -07007607 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007608 final |= DREF_SSC_SOURCE_ENABLE;
7609
7610 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7611 final |= DREF_SSC1_ENABLE;
7612
7613 if (has_cpu_edp) {
7614 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7615 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7616 else
7617 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7618 } else
7619 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007620 } else if (using_ssc_source) {
7621 final |= DREF_SSC_SOURCE_ENABLE;
7622 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007623 }
7624
7625 if (final == val)
7626 return;
7627
7628 /* Always enable nonspread source */
7629 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7630
7631 if (has_ck505)
7632 val |= DREF_NONSPREAD_CK505_ENABLE;
7633 else
7634 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7635
7636 if (has_panel) {
7637 val &= ~DREF_SSC_SOURCE_MASK;
7638 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007639
Keith Packard199e5d72011-09-22 12:01:57 -07007640 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007641 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007642 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007643 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007644 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007645 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007646
7647 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007648 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007649 POSTING_READ(PCH_DREF_CONTROL);
7650 udelay(200);
7651
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007653
7654 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007655 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007656 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007657 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007658 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007659 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007660 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007661 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007662 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007663
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007664 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007665 POSTING_READ(PCH_DREF_CONTROL);
7666 udelay(200);
7667 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007668 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007669
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007671
7672 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007673 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007674
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007675 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007676 POSTING_READ(PCH_DREF_CONTROL);
7677 udelay(200);
7678
Lyude1c1a24d2016-06-14 11:04:09 -04007679 if (!using_ssc_source) {
7680 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007681
Lyude1c1a24d2016-06-14 11:04:09 -04007682 /* Turn off the SSC source */
7683 val &= ~DREF_SSC_SOURCE_MASK;
7684 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007685
Lyude1c1a24d2016-06-14 11:04:09 -04007686 /* Turn off SSC1 */
7687 val &= ~DREF_SSC1_ENABLE;
7688
7689 I915_WRITE(PCH_DREF_CONTROL, val);
7690 POSTING_READ(PCH_DREF_CONTROL);
7691 udelay(200);
7692 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007693 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007694
7695 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007696}
7697
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007698static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007699{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007700 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007701
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007702 tmp = I915_READ(SOUTH_CHICKEN2);
7703 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7704 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007705
Imre Deakcf3598c2016-06-28 13:37:31 +03007706 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7707 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007708 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007709
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007710 tmp = I915_READ(SOUTH_CHICKEN2);
7711 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7712 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007713
Imre Deakcf3598c2016-06-28 13:37:31 +03007714 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7715 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007716 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007717}
7718
7719/* WaMPhyProgramming:hsw */
7720static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7721{
7722 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007723
7724 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7725 tmp &= ~(0xFF << 24);
7726 tmp |= (0x12 << 24);
7727 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7728
Paulo Zanonidde86e22012-12-01 12:04:25 -02007729 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7730 tmp |= (1 << 11);
7731 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7732
7733 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7734 tmp |= (1 << 11);
7735 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7736
Paulo Zanonidde86e22012-12-01 12:04:25 -02007737 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7738 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7739 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7740
7741 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7742 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7743 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007745 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7746 tmp &= ~(7 << 13);
7747 tmp |= (5 << 13);
7748 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007750 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7751 tmp &= ~(7 << 13);
7752 tmp |= (5 << 13);
7753 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007754
7755 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7756 tmp &= ~0xFF;
7757 tmp |= 0x1C;
7758 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7759
7760 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7761 tmp &= ~0xFF;
7762 tmp |= 0x1C;
7763 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7764
7765 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7766 tmp &= ~(0xFF << 16);
7767 tmp |= (0x1C << 16);
7768 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7769
7770 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7771 tmp &= ~(0xFF << 16);
7772 tmp |= (0x1C << 16);
7773 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7774
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007775 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7776 tmp |= (1 << 27);
7777 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007778
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007779 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7780 tmp |= (1 << 27);
7781 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007783 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7784 tmp &= ~(0xF << 28);
7785 tmp |= (4 << 28);
7786 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007788 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7789 tmp &= ~(0xF << 28);
7790 tmp |= (4 << 28);
7791 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007792}
7793
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007794/* Implements 3 different sequences from BSpec chapter "Display iCLK
7795 * Programming" based on the parameters passed:
7796 * - Sequence to enable CLKOUT_DP
7797 * - Sequence to enable CLKOUT_DP without spread
7798 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7799 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007800static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7801 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007802{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007803 uint32_t reg, tmp;
7804
7805 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7806 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007807 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7808 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007809 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007810
Ville Syrjäläa5805162015-05-26 20:42:30 +03007811 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007812
7813 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7814 tmp &= ~SBI_SSCCTL_DISABLE;
7815 tmp |= SBI_SSCCTL_PATHALT;
7816 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7817
7818 udelay(24);
7819
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007820 if (with_spread) {
7821 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7822 tmp &= ~SBI_SSCCTL_PATHALT;
7823 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007824
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007825 if (with_fdi) {
7826 lpt_reset_fdi_mphy(dev_priv);
7827 lpt_program_fdi_mphy(dev_priv);
7828 }
7829 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007830
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007831 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007832 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7833 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7834 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007835
Ville Syrjäläa5805162015-05-26 20:42:30 +03007836 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007837}
7838
Paulo Zanoni47701c32013-07-23 11:19:25 -03007839/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007840static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007841{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007842 uint32_t reg, tmp;
7843
Ville Syrjäläa5805162015-05-26 20:42:30 +03007844 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007845
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007846 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007847 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7848 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7849 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7850
7851 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7852 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7853 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7854 tmp |= SBI_SSCCTL_PATHALT;
7855 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7856 udelay(32);
7857 }
7858 tmp |= SBI_SSCCTL_DISABLE;
7859 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7860 }
7861
Ville Syrjäläa5805162015-05-26 20:42:30 +03007862 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007863}
7864
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007865#define BEND_IDX(steps) ((50 + (steps)) / 5)
7866
7867static const uint16_t sscdivintphase[] = {
7868 [BEND_IDX( 50)] = 0x3B23,
7869 [BEND_IDX( 45)] = 0x3B23,
7870 [BEND_IDX( 40)] = 0x3C23,
7871 [BEND_IDX( 35)] = 0x3C23,
7872 [BEND_IDX( 30)] = 0x3D23,
7873 [BEND_IDX( 25)] = 0x3D23,
7874 [BEND_IDX( 20)] = 0x3E23,
7875 [BEND_IDX( 15)] = 0x3E23,
7876 [BEND_IDX( 10)] = 0x3F23,
7877 [BEND_IDX( 5)] = 0x3F23,
7878 [BEND_IDX( 0)] = 0x0025,
7879 [BEND_IDX( -5)] = 0x0025,
7880 [BEND_IDX(-10)] = 0x0125,
7881 [BEND_IDX(-15)] = 0x0125,
7882 [BEND_IDX(-20)] = 0x0225,
7883 [BEND_IDX(-25)] = 0x0225,
7884 [BEND_IDX(-30)] = 0x0325,
7885 [BEND_IDX(-35)] = 0x0325,
7886 [BEND_IDX(-40)] = 0x0425,
7887 [BEND_IDX(-45)] = 0x0425,
7888 [BEND_IDX(-50)] = 0x0525,
7889};
7890
7891/*
7892 * Bend CLKOUT_DP
7893 * steps -50 to 50 inclusive, in steps of 5
7894 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7895 * change in clock period = -(steps / 10) * 5.787 ps
7896 */
7897static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7898{
7899 uint32_t tmp;
7900 int idx = BEND_IDX(steps);
7901
7902 if (WARN_ON(steps % 5 != 0))
7903 return;
7904
7905 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7906 return;
7907
7908 mutex_lock(&dev_priv->sb_lock);
7909
7910 if (steps % 10 != 0)
7911 tmp = 0xAAAAAAAB;
7912 else
7913 tmp = 0x00000000;
7914 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7915
7916 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7917 tmp &= 0xffff0000;
7918 tmp |= sscdivintphase[idx];
7919 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7920
7921 mutex_unlock(&dev_priv->sb_lock);
7922}
7923
7924#undef BEND_IDX
7925
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007926static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007927{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007928 struct intel_encoder *encoder;
7929 bool has_vga = false;
7930
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007931 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007932 switch (encoder->type) {
7933 case INTEL_OUTPUT_ANALOG:
7934 has_vga = true;
7935 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007936 default:
7937 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007938 }
7939 }
7940
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007941 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007942 lpt_bend_clkout_dp(dev_priv, 0);
7943 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007944 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007945 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007946 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007947}
7948
Paulo Zanonidde86e22012-12-01 12:04:25 -02007949/*
7950 * Initialize reference clocks when the driver loads
7951 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007952void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007953{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007954 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007955 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007956 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007957 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958}
7959
Daniel Vetter6ff93602013-04-19 11:24:36 +02007960static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007962 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7964 int pipe = intel_crtc->pipe;
7965 uint32_t val;
7966
Daniel Vetter78114072013-06-13 00:54:57 +02007967 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007969 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007970 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007971 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007972 break;
7973 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007974 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007975 break;
7976 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007977 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007978 break;
7979 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007980 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007981 break;
7982 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007983 /* Case prevented by intel_choose_pipe_bpp_dither. */
7984 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007985 }
7986
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007987 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007988 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7989
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007990 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007991 val |= PIPECONF_INTERLACED_ILK;
7992 else
7993 val |= PIPECONF_PROGRESSIVE;
7994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007995 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007996 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007997
Paulo Zanonic8203562012-09-12 10:06:29 -03007998 I915_WRITE(PIPECONF(pipe), val);
7999 POSTING_READ(PIPECONF(pipe));
8000}
8001
Daniel Vetter6ff93602013-04-19 11:24:36 +02008002static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008003{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008004 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008006 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008007 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008008
Jani Nikula391bf042016-03-18 17:05:40 +02008009 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008010 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008012 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008013 val |= PIPECONF_INTERLACED_ILK;
8014 else
8015 val |= PIPECONF_PROGRESSIVE;
8016
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008017 I915_WRITE(PIPECONF(cpu_transcoder), val);
8018 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008019}
8020
Jani Nikula391bf042016-03-18 17:05:40 +02008021static void haswell_set_pipemisc(struct drm_crtc *crtc)
8022{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008023 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8025
8026 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8027 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008029 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008030 case 18:
8031 val |= PIPEMISC_DITHER_6_BPC;
8032 break;
8033 case 24:
8034 val |= PIPEMISC_DITHER_8_BPC;
8035 break;
8036 case 30:
8037 val |= PIPEMISC_DITHER_10_BPC;
8038 break;
8039 case 36:
8040 val |= PIPEMISC_DITHER_12_BPC;
8041 break;
8042 default:
8043 /* Case prevented by pipe_config_set_bpp. */
8044 BUG();
8045 }
8046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008047 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008048 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8049
Jani Nikula391bf042016-03-18 17:05:40 +02008050 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008051 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008052}
8053
Paulo Zanonid4b19312012-11-29 11:29:32 -02008054int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8055{
8056 /*
8057 * Account for spread spectrum to avoid
8058 * oversubscribing the link. Max center spread
8059 * is 2.5%; use 5% for safety's sake.
8060 */
8061 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008062 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008063}
8064
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008065static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008066{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008067 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008068}
8069
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008070static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8071 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008072 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008073{
8074 struct drm_crtc *crtc = &intel_crtc->base;
8075 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008077 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008078 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008079
Chris Wilsonc1858122010-12-03 21:35:48 +00008080 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008081 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008082 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008083 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008084 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008085 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008086 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008087 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008088 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008089
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008090 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008091
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008092 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8093 fp |= FP_CB_TUNE;
8094
8095 if (reduced_clock) {
8096 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8097
8098 if (reduced_clock->m < factor * reduced_clock->n)
8099 fp2 |= FP_CB_TUNE;
8100 } else {
8101 fp2 = fp;
8102 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008103
Chris Wilson5eddb702010-09-11 13:48:45 +01008104 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008105
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008106 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008107 dpll |= DPLLB_MODE_LVDS;
8108 else
8109 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008110
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008111 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008112 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008113
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008114 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8115 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008116 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008117
Ville Syrjälä37a56502016-06-22 21:57:04 +03008118 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008119 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008120
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008121 /*
8122 * The high speed IO clock is only really required for
8123 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8124 * possible to share the DPLL between CRT and HDMI. Enabling
8125 * the clock needlessly does no real harm, except use up a
8126 * bit of power potentially.
8127 *
8128 * We'll limit this to IVB with 3 pipes, since it has only two
8129 * DPLLs and so DPLL sharing is the only way to get three pipes
8130 * driving PCH ports at the same time. On SNB we could do this,
8131 * and potentially avoid enabling the second DPLL, but it's not
8132 * clear if it''s a win or loss power wise. No point in doing
8133 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8134 */
8135 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8136 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8137 dpll |= DPLL_SDVO_HIGH_SPEED;
8138
Eric Anholta07d6782011-03-30 13:01:08 -07008139 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008140 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008141 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008142 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008143
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008144 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008145 case 5:
8146 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8147 break;
8148 case 7:
8149 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8150 break;
8151 case 10:
8152 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8153 break;
8154 case 14:
8155 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8156 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008157 }
8158
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008159 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8160 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008161 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008162 else
8163 dpll |= PLL_REF_INPUT_DREFCLK;
8164
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008165 dpll |= DPLL_VCO_ENABLE;
8166
8167 crtc_state->dpll_hw_state.dpll = dpll;
8168 crtc_state->dpll_hw_state.fp0 = fp;
8169 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008170}
8171
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008172static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8173 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008174{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008175 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008176 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008177 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008178 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008179 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008180 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008181 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008182
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008183 memset(&crtc_state->dpll_hw_state, 0,
8184 sizeof(crtc_state->dpll_hw_state));
8185
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008186 crtc->lowfreq_avail = false;
8187
8188 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8189 if (!crtc_state->has_pch_encoder)
8190 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008191
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008192 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008193 if (intel_panel_use_ssc(dev_priv)) {
8194 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8195 dev_priv->vbt.lvds_ssc_freq);
8196 refclk = dev_priv->vbt.lvds_ssc_freq;
8197 }
8198
8199 if (intel_is_dual_link_lvds(dev)) {
8200 if (refclk == 100000)
8201 limit = &intel_limits_ironlake_dual_lvds_100m;
8202 else
8203 limit = &intel_limits_ironlake_dual_lvds;
8204 } else {
8205 if (refclk == 100000)
8206 limit = &intel_limits_ironlake_single_lvds_100m;
8207 else
8208 limit = &intel_limits_ironlake_single_lvds;
8209 }
8210 } else {
8211 limit = &intel_limits_ironlake_dac;
8212 }
8213
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008214 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008215 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8216 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008217 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8218 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008219 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008220
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008221 ironlake_compute_dpll(crtc, crtc_state,
8222 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008223
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008224 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8225 if (pll == NULL) {
8226 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8227 pipe_name(crtc->pipe));
8228 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008229 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008230
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008231 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008232 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008233 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008234
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008235 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236}
8237
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008238static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8239 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008240{
8241 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008242 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008243 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008244
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008245 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8246 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8247 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8248 & ~TU_SIZE_MASK;
8249 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8250 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8251 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8252}
8253
8254static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8255 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008256 struct intel_link_m_n *m_n,
8257 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008258{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008259 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008260 enum pipe pipe = crtc->pipe;
8261
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008262 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008263 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8264 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8265 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8266 & ~TU_SIZE_MASK;
8267 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8268 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8269 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008270 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8271 * gen < 8) and if DRRS is supported (to make sure the
8272 * registers are not unnecessarily read).
8273 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008274 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008275 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008276 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8277 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8278 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8279 & ~TU_SIZE_MASK;
8280 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8281 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8282 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8283 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008284 } else {
8285 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8286 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8287 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8288 & ~TU_SIZE_MASK;
8289 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8290 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8291 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8292 }
8293}
8294
8295void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008296 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008297{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008298 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008299 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8300 else
8301 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008302 &pipe_config->dp_m_n,
8303 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008304}
8305
Daniel Vetter72419202013-04-04 13:28:53 +02008306static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008307 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008308{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008309 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008310 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008311}
8312
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008313static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008314 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008315{
8316 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008318 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8319 uint32_t ps_ctrl = 0;
8320 int id = -1;
8321 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008322
Chandra Kondurua1b22782015-04-07 15:28:45 -07008323 /* find scaler attached to this pipe */
8324 for (i = 0; i < crtc->num_scalers; i++) {
8325 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8326 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8327 id = i;
8328 pipe_config->pch_pfit.enabled = true;
8329 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8330 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8331 break;
8332 }
8333 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008334
Chandra Kondurua1b22782015-04-07 15:28:45 -07008335 scaler_state->scaler_id = id;
8336 if (id >= 0) {
8337 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8338 } else {
8339 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008340 }
8341}
8342
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008343static void
8344skylake_get_initial_plane_config(struct intel_crtc *crtc,
8345 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008346{
8347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008348 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008349 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008350 int pipe = crtc->pipe;
8351 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008352 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008353 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008354 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008355
Damien Lespiaud9806c92015-01-21 14:07:19 +00008356 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008357 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008358 DRM_DEBUG_KMS("failed to alloc fb\n");
8359 return;
8360 }
8361
Damien Lespiau1b842c82015-01-21 13:50:54 +00008362 fb = &intel_fb->base;
8363
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008364 fb->dev = dev;
8365
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008366 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008367 if (!(val & PLANE_CTL_ENABLE))
8368 goto error;
8369
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008370 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8371 fourcc = skl_format_to_fourcc(pixel_format,
8372 val & PLANE_CTL_ORDER_RGBX,
8373 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008374 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008375
Damien Lespiau40f46282015-02-27 11:15:21 +00008376 tiling = val & PLANE_CTL_TILED_MASK;
8377 switch (tiling) {
8378 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008379 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008380 break;
8381 case PLANE_CTL_TILED_X:
8382 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008383 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008384 break;
8385 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008386 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008387 break;
8388 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008389 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008390 break;
8391 default:
8392 MISSING_CASE(tiling);
8393 goto error;
8394 }
8395
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008396 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8397 plane_config->base = base;
8398
8399 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8400
8401 val = I915_READ(PLANE_SIZE(pipe, 0));
8402 fb->height = ((val >> 16) & 0xfff) + 1;
8403 fb->width = ((val >> 0) & 0x1fff) + 1;
8404
8405 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008406 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008407 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8408
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008409 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008410
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008411 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008412
8413 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8414 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008415 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008416 plane_config->size);
8417
Damien Lespiau2d140302015-02-05 17:22:18 +00008418 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008419 return;
8420
8421error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008422 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008423}
8424
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008425static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008426 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008427{
8428 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008429 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008430 uint32_t tmp;
8431
8432 tmp = I915_READ(PF_CTL(crtc->pipe));
8433
8434 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008435 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008436 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8437 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008438
8439 /* We currently do not free assignements of panel fitters on
8440 * ivb/hsw (since we don't use the higher upscaling modes which
8441 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008442 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008443 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8444 PF_PIPE_SEL_IVB(crtc->pipe));
8445 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008446 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008447}
8448
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008449static void
8450ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8451 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008452{
8453 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008454 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008455 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008456 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008457 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008458 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008459 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008460 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008461
Damien Lespiau42a7b082015-02-05 19:35:13 +00008462 val = I915_READ(DSPCNTR(pipe));
8463 if (!(val & DISPLAY_PLANE_ENABLE))
8464 return;
8465
Damien Lespiaud9806c92015-01-21 14:07:19 +00008466 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008467 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008468 DRM_DEBUG_KMS("failed to alloc fb\n");
8469 return;
8470 }
8471
Damien Lespiau1b842c82015-01-21 13:50:54 +00008472 fb = &intel_fb->base;
8473
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008474 fb->dev = dev;
8475
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008476 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008477 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008478 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008479 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008480 }
8481 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008482
8483 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008484 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008485 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008486
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008487 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008488 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008489 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008490 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008491 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008492 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008493 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008494 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008495 }
8496 plane_config->base = base;
8497
8498 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008499 fb->width = ((val >> 16) & 0xfff) + 1;
8500 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008501
8502 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008503 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008504
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008505 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008506
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008507 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508
Damien Lespiau2844a922015-01-20 12:51:48 +00008509 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8510 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008511 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008512 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008513
Damien Lespiau2d140302015-02-05 17:22:18 +00008514 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008515}
8516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008517static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008518 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008519{
8520 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008521 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008522 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008523 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008524 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008525
Imre Deak17290502016-02-12 18:55:11 +02008526 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8527 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008528 return false;
8529
Daniel Vettere143a212013-07-04 12:01:15 +02008530 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008531 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008532
Imre Deak17290502016-02-12 18:55:11 +02008533 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008534 tmp = I915_READ(PIPECONF(crtc->pipe));
8535 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008536 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008537
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008538 switch (tmp & PIPECONF_BPC_MASK) {
8539 case PIPECONF_6BPC:
8540 pipe_config->pipe_bpp = 18;
8541 break;
8542 case PIPECONF_8BPC:
8543 pipe_config->pipe_bpp = 24;
8544 break;
8545 case PIPECONF_10BPC:
8546 pipe_config->pipe_bpp = 30;
8547 break;
8548 case PIPECONF_12BPC:
8549 pipe_config->pipe_bpp = 36;
8550 break;
8551 default:
8552 break;
8553 }
8554
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008555 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8556 pipe_config->limited_color_range = true;
8557
Daniel Vetterab9412b2013-05-03 11:49:46 +02008558 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008559 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008560 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008561
Daniel Vetter88adfff2013-03-28 10:42:01 +01008562 pipe_config->has_pch_encoder = true;
8563
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008564 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8565 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8566 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008567
8568 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008569
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008570 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008571 /*
8572 * The pipe->pch transcoder and pch transcoder->pll
8573 * mapping is fixed.
8574 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008575 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008576 } else {
8577 tmp = I915_READ(PCH_DPLL_SEL);
8578 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008579 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008580 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008581 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008582 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008583
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008584 pipe_config->shared_dpll =
8585 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8586 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008587
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008588 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8589 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008590
8591 tmp = pipe_config->dpll_hw_state.dpll;
8592 pipe_config->pixel_multiplier =
8593 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8594 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008595
8596 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008597 } else {
8598 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008599 }
8600
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008601 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008602 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008603
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008604 ironlake_get_pfit_config(crtc, pipe_config);
8605
Imre Deak17290502016-02-12 18:55:11 +02008606 ret = true;
8607
8608out:
8609 intel_display_power_put(dev_priv, power_domain);
8610
8611 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008612}
8613
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008614static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8615{
Chris Wilson91c8a322016-07-05 10:40:23 +01008616 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008617 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008618
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008619 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008620 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008621 pipe_name(crtc->pipe));
8622
Rob Clarke2c719b2014-12-15 13:56:32 -05008623 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8624 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008625 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8626 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008627 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008628 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008629 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008630 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008631 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008632 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008633 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008634 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008635 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008636 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008637 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008638
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008639 /*
8640 * In theory we can still leave IRQs enabled, as long as only the HPD
8641 * interrupts remain enabled. We used to check for that, but since it's
8642 * gen-specific and since we only disable LCPLL after we fully disable
8643 * the interrupts, the check below should be enough.
8644 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008645 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008646}
8647
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008648static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8649{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008650 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008651 return I915_READ(D_COMP_HSW);
8652 else
8653 return I915_READ(D_COMP_BDW);
8654}
8655
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008656static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8657{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008658 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008659 mutex_lock(&dev_priv->rps.hw_lock);
8660 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8661 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008662 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008663 mutex_unlock(&dev_priv->rps.hw_lock);
8664 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008665 I915_WRITE(D_COMP_BDW, val);
8666 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008667 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008668}
8669
8670/*
8671 * This function implements pieces of two sequences from BSpec:
8672 * - Sequence for display software to disable LCPLL
8673 * - Sequence for display software to allow package C8+
8674 * The steps implemented here are just the steps that actually touch the LCPLL
8675 * register. Callers should take care of disabling all the display engine
8676 * functions, doing the mode unset, fixing interrupts, etc.
8677 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008678static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8679 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008680{
8681 uint32_t val;
8682
8683 assert_can_disable_lcpll(dev_priv);
8684
8685 val = I915_READ(LCPLL_CTL);
8686
8687 if (switch_to_fclk) {
8688 val |= LCPLL_CD_SOURCE_FCLK;
8689 I915_WRITE(LCPLL_CTL, val);
8690
Imre Deakf53dd632016-06-28 13:37:32 +03008691 if (wait_for_us(I915_READ(LCPLL_CTL) &
8692 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008693 DRM_ERROR("Switching to FCLK failed\n");
8694
8695 val = I915_READ(LCPLL_CTL);
8696 }
8697
8698 val |= LCPLL_PLL_DISABLE;
8699 I915_WRITE(LCPLL_CTL, val);
8700 POSTING_READ(LCPLL_CTL);
8701
Chris Wilson24d84412016-06-30 15:33:07 +01008702 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008703 DRM_ERROR("LCPLL still locked\n");
8704
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008705 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008706 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008707 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008708 ndelay(100);
8709
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008710 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8711 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712 DRM_ERROR("D_COMP RCOMP still in progress\n");
8713
8714 if (allow_power_down) {
8715 val = I915_READ(LCPLL_CTL);
8716 val |= LCPLL_POWER_DOWN_ALLOW;
8717 I915_WRITE(LCPLL_CTL, val);
8718 POSTING_READ(LCPLL_CTL);
8719 }
8720}
8721
8722/*
8723 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8724 * source.
8725 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008726static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008727{
8728 uint32_t val;
8729
8730 val = I915_READ(LCPLL_CTL);
8731
8732 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8733 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8734 return;
8735
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008736 /*
8737 * Make sure we're not on PC8 state before disabling PC8, otherwise
8738 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008739 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008740 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008741
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742 if (val & LCPLL_POWER_DOWN_ALLOW) {
8743 val &= ~LCPLL_POWER_DOWN_ALLOW;
8744 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008745 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746 }
8747
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008748 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008749 val |= D_COMP_COMP_FORCE;
8750 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008751 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008752
8753 val = I915_READ(LCPLL_CTL);
8754 val &= ~LCPLL_PLL_DISABLE;
8755 I915_WRITE(LCPLL_CTL, val);
8756
Chris Wilson93220c02016-06-30 15:33:08 +01008757 if (intel_wait_for_register(dev_priv,
8758 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8759 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008760 DRM_ERROR("LCPLL not locked yet\n");
8761
8762 if (val & LCPLL_CD_SOURCE_FCLK) {
8763 val = I915_READ(LCPLL_CTL);
8764 val &= ~LCPLL_CD_SOURCE_FCLK;
8765 I915_WRITE(LCPLL_CTL, val);
8766
Imre Deakf53dd632016-06-28 13:37:32 +03008767 if (wait_for_us((I915_READ(LCPLL_CTL) &
8768 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008769 DRM_ERROR("Switching back to LCPLL failed\n");
8770 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008771
Mika Kuoppala59bad942015-01-16 11:34:40 +02008772 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008773 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008774}
8775
Paulo Zanoni765dab672014-03-07 20:08:18 -03008776/*
8777 * Package states C8 and deeper are really deep PC states that can only be
8778 * reached when all the devices on the system allow it, so even if the graphics
8779 * device allows PC8+, it doesn't mean the system will actually get to these
8780 * states. Our driver only allows PC8+ when going into runtime PM.
8781 *
8782 * The requirements for PC8+ are that all the outputs are disabled, the power
8783 * well is disabled and most interrupts are disabled, and these are also
8784 * requirements for runtime PM. When these conditions are met, we manually do
8785 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8786 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8787 * hang the machine.
8788 *
8789 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8790 * the state of some registers, so when we come back from PC8+ we need to
8791 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8792 * need to take care of the registers kept by RC6. Notice that this happens even
8793 * if we don't put the device in PCI D3 state (which is what currently happens
8794 * because of the runtime PM support).
8795 *
8796 * For more, read "Display Sequences for Package C8" on the hardware
8797 * documentation.
8798 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008799void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008800{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008801 uint32_t val;
8802
Paulo Zanonic67a4702013-08-19 13:18:09 -03008803 DRM_DEBUG_KMS("Enabling package C8+\n");
8804
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008805 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008806 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8807 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8808 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8809 }
8810
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008811 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008812 hsw_disable_lcpll(dev_priv, true, true);
8813}
8814
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008815void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 uint32_t val;
8818
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 DRM_DEBUG_KMS("Disabling package C8+\n");
8820
8821 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008822 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008823
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008824 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8826 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8827 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8828 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008829}
8830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8832 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008833{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008834 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008835 if (!intel_ddi_pll_select(crtc, crtc_state))
8836 return -EINVAL;
8837 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008838
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008839 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008840
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008841 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842}
8843
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308844static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8845 enum port port,
8846 struct intel_crtc_state *pipe_config)
8847{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008848 enum intel_dpll_id id;
8849
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308850 switch (port) {
8851 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008852 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308853 break;
8854 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008855 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308856 break;
8857 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008858 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308859 break;
8860 default:
8861 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008862 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308863 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008864
8865 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308866}
8867
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008868static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8869 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008870 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008871{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008872 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008873 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008874
8875 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008876 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008877
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008878 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008879 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008880
8881 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008882}
8883
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008884static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8885 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008886 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008887{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008888 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008889 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008890
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008891 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008892 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008893 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008894 break;
8895 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008896 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008897 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008898 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008899 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008900 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008901 case PORT_CLK_SEL_LCPLL_810:
8902 id = DPLL_ID_LCPLL_810;
8903 break;
8904 case PORT_CLK_SEL_LCPLL_1350:
8905 id = DPLL_ID_LCPLL_1350;
8906 break;
8907 case PORT_CLK_SEL_LCPLL_2700:
8908 id = DPLL_ID_LCPLL_2700;
8909 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008910 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008911 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008912 /* fall through */
8913 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008914 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008915 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008916
8917 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008918}
8919
Jani Nikulacf304292016-03-18 17:05:41 +02008920static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8921 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008922 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008923{
8924 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008925 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008926 enum intel_display_power_domain power_domain;
8927 u32 tmp;
8928
Imre Deakd9a7bc62016-05-12 16:18:50 +03008929 /*
8930 * The pipe->transcoder mapping is fixed with the exception of the eDP
8931 * transcoder handled below.
8932 */
Jani Nikulacf304292016-03-18 17:05:41 +02008933 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8934
8935 /*
8936 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8937 * consistency and less surprising code; it's in always on power).
8938 */
8939 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8940 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8941 enum pipe trans_edp_pipe;
8942 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8943 default:
8944 WARN(1, "unknown pipe linked to edp transcoder\n");
8945 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8946 case TRANS_DDI_EDP_INPUT_A_ON:
8947 trans_edp_pipe = PIPE_A;
8948 break;
8949 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8950 trans_edp_pipe = PIPE_B;
8951 break;
8952 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8953 trans_edp_pipe = PIPE_C;
8954 break;
8955 }
8956
8957 if (trans_edp_pipe == crtc->pipe)
8958 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8959 }
8960
8961 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8962 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8963 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008964 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008965
8966 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8967
8968 return tmp & PIPECONF_ENABLE;
8969}
8970
Jani Nikula4d1de972016-03-18 17:05:42 +02008971static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8972 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008973 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008974{
8975 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008976 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008977 enum intel_display_power_domain power_domain;
8978 enum port port;
8979 enum transcoder cpu_transcoder;
8980 u32 tmp;
8981
Jani Nikula4d1de972016-03-18 17:05:42 +02008982 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8983 if (port == PORT_A)
8984 cpu_transcoder = TRANSCODER_DSI_A;
8985 else
8986 cpu_transcoder = TRANSCODER_DSI_C;
8987
8988 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
8989 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8990 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008991 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02008992
Imre Deakdb18b6a2016-03-24 12:41:40 +02008993 /*
8994 * The PLL needs to be enabled with a valid divider
8995 * configuration, otherwise accessing DSI registers will hang
8996 * the machine. See BSpec North Display Engine
8997 * registers/MIPI[BXT]. We can break out here early, since we
8998 * need the same DSI PLL to be enabled for both DSI ports.
8999 */
9000 if (!intel_dsi_pll_is_enabled(dev_priv))
9001 break;
9002
Jani Nikula4d1de972016-03-18 17:05:42 +02009003 /* XXX: this works for video mode only */
9004 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9005 if (!(tmp & DPI_ENABLE))
9006 continue;
9007
9008 tmp = I915_READ(MIPI_CTRL(port));
9009 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9010 continue;
9011
9012 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009013 break;
9014 }
9015
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009016 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009017}
9018
Daniel Vetter26804af2014-06-25 22:01:55 +03009019static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009020 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009021{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009023 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009024 enum port port;
9025 uint32_t tmp;
9026
9027 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9028
9029 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9030
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009031 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009032 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009033 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309034 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009035 else
9036 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009037
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009038 pll = pipe_config->shared_dpll;
9039 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009040 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9041 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009042 }
9043
Daniel Vetter26804af2014-06-25 22:01:55 +03009044 /*
9045 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9046 * DDI E. So just check whether this pipe is wired to DDI E and whether
9047 * the PCH transcoder is on.
9048 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009049 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009050 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009051 pipe_config->has_pch_encoder = true;
9052
9053 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9054 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9055 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9056
9057 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9058 }
9059}
9060
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009061static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009062 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009063{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009064 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009065 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009066 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009067 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009068
Imre Deak17290502016-02-12 18:55:11 +02009069 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9070 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009071 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009072 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009073
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009074 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009075
Jani Nikulacf304292016-03-18 17:05:41 +02009076 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009077
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009078 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009079 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9080 WARN_ON(active);
9081 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009082 }
9083
Jani Nikulacf304292016-03-18 17:05:41 +02009084 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009085 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009086
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009087 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009088 haswell_get_ddi_port_state(crtc, pipe_config);
9089 intel_get_pipe_timings(crtc, pipe_config);
9090 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009091
Jani Nikulabc58be62016-03-18 17:05:39 +02009092 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009093
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009094 pipe_config->gamma_mode =
9095 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9096
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009097 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309098 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009099
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009100 pipe_config->scaler_state.scaler_id = -1;
9101 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9102 }
9103
Imre Deak17290502016-02-12 18:55:11 +02009104 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9105 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009106 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009107 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009108 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009109 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009110 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009111 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009112
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009113 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009114 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9115 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009116
Jani Nikula4d1de972016-03-18 17:05:42 +02009117 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9118 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009119 pipe_config->pixel_multiplier =
9120 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9121 } else {
9122 pipe_config->pixel_multiplier = 1;
9123 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009124
Imre Deak17290502016-02-12 18:55:11 +02009125out:
9126 for_each_power_domain(power_domain, power_domain_mask)
9127 intel_display_power_put(dev_priv, power_domain);
9128
Jani Nikulacf304292016-03-18 17:05:41 +02009129 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009130}
9131
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009132static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9133 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009134{
9135 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009136 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009138 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009139
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009140 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009141 unsigned int width = plane_state->base.crtc_w;
9142 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009143 unsigned int stride = roundup_pow_of_two(width) * 4;
9144
9145 switch (stride) {
9146 default:
9147 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9148 width, stride);
9149 stride = 256;
9150 /* fallthrough */
9151 case 256:
9152 case 512:
9153 case 1024:
9154 case 2048:
9155 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009156 }
9157
Ville Syrjälädc41c152014-08-13 11:57:05 +03009158 cntl |= CURSOR_ENABLE |
9159 CURSOR_GAMMA_ENABLE |
9160 CURSOR_FORMAT_ARGB |
9161 CURSOR_STRIDE(stride);
9162
9163 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009164 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009165
Ville Syrjälädc41c152014-08-13 11:57:05 +03009166 if (intel_crtc->cursor_cntl != 0 &&
9167 (intel_crtc->cursor_base != base ||
9168 intel_crtc->cursor_size != size ||
9169 intel_crtc->cursor_cntl != cntl)) {
9170 /* On these chipsets we can only modify the base/size/stride
9171 * whilst the cursor is disabled.
9172 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009173 I915_WRITE(CURCNTR(PIPE_A), 0);
9174 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009175 intel_crtc->cursor_cntl = 0;
9176 }
9177
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009178 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009179 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009180 intel_crtc->cursor_base = base;
9181 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009182
9183 if (intel_crtc->cursor_size != size) {
9184 I915_WRITE(CURSIZE, size);
9185 intel_crtc->cursor_size = size;
9186 }
9187
Chris Wilson4b0e3332014-05-30 16:35:26 +03009188 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009189 I915_WRITE(CURCNTR(PIPE_A), cntl);
9190 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009191 intel_crtc->cursor_cntl = cntl;
9192 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009193}
9194
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009195static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9196 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009197{
9198 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009199 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9201 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009202 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009203
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009204 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009205 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009206 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309207 case 64:
9208 cntl |= CURSOR_MODE_64_ARGB_AX;
9209 break;
9210 case 128:
9211 cntl |= CURSOR_MODE_128_ARGB_AX;
9212 break;
9213 case 256:
9214 cntl |= CURSOR_MODE_256_ARGB_AX;
9215 break;
9216 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009217 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309218 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009219 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009220 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009221
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009222 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009223 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009224
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009225 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009226 cntl |= CURSOR_ROTATE_180;
9227 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009228
Chris Wilson4b0e3332014-05-30 16:35:26 +03009229 if (intel_crtc->cursor_cntl != cntl) {
9230 I915_WRITE(CURCNTR(pipe), cntl);
9231 POSTING_READ(CURCNTR(pipe));
9232 intel_crtc->cursor_cntl = cntl;
9233 }
9234
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009235 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009236 I915_WRITE(CURBASE(pipe), base);
9237 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009238
9239 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009240}
9241
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009242/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009243static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009244 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009245{
9246 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009247 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9249 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009250 u32 base = intel_crtc->cursor_addr;
9251 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009252
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009253 if (plane_state) {
9254 int x = plane_state->base.crtc_x;
9255 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009256
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009257 if (x < 0) {
9258 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9259 x = -x;
9260 }
9261 pos |= x << CURSOR_X_SHIFT;
9262
9263 if (y < 0) {
9264 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9265 y = -y;
9266 }
9267 pos |= y << CURSOR_Y_SHIFT;
9268
9269 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009270 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009271 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009272 base += (plane_state->base.crtc_h *
9273 plane_state->base.crtc_w - 1) * 4;
9274 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009275 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009276
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009277 I915_WRITE(CURPOS(pipe), pos);
9278
Jani Nikula2a307c22016-11-30 17:43:04 +02009279 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009280 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009281 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009282 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009283}
9284
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009285static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009286 uint32_t width, uint32_t height)
9287{
9288 if (width == 0 || height == 0)
9289 return false;
9290
9291 /*
9292 * 845g/865g are special in that they are only limited by
9293 * the width of their cursors, the height is arbitrary up to
9294 * the precision of the register. Everything else requires
9295 * square cursors, limited to a few power-of-two sizes.
9296 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009297 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009298 if ((width & 63) != 0)
9299 return false;
9300
Jani Nikula2a307c22016-11-30 17:43:04 +02009301 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009302 return false;
9303
9304 if (height > 1023)
9305 return false;
9306 } else {
9307 switch (width | height) {
9308 case 256:
9309 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009310 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009311 return false;
9312 case 64:
9313 break;
9314 default:
9315 return false;
9316 }
9317 }
9318
9319 return true;
9320}
9321
Jesse Barnes79e53942008-11-07 14:24:08 -08009322/* VESA 640x480x72Hz mode to set on the pipe */
9323static struct drm_display_mode load_detect_mode = {
9324 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9325 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9326};
9327
Daniel Vettera8bb6812014-02-10 18:00:39 +01009328struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009329intel_framebuffer_create(struct drm_i915_gem_object *obj,
9330 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009331{
9332 struct intel_framebuffer *intel_fb;
9333 int ret;
9334
9335 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009336 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009337 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009338
Chris Wilson24dbf512017-02-15 10:59:18 +00009339 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009340 if (ret)
9341 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009342
9343 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009344
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009345err:
9346 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009347 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009348}
9349
9350static u32
9351intel_framebuffer_pitch_for_width(int width, int bpp)
9352{
9353 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9354 return ALIGN(pitch, 64);
9355}
9356
9357static u32
9358intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9359{
9360 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009361 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009362}
9363
9364static struct drm_framebuffer *
9365intel_framebuffer_create_for_mode(struct drm_device *dev,
9366 struct drm_display_mode *mode,
9367 int depth, int bpp)
9368{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009369 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009370 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009371 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009372
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009373 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009374 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009375 if (IS_ERR(obj))
9376 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009377
9378 mode_cmd.width = mode->hdisplay;
9379 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009380 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9381 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009382 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009383
Chris Wilson24dbf512017-02-15 10:59:18 +00009384 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009385 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009386 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009387
9388 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009389}
9390
9391static struct drm_framebuffer *
9392mode_fits_in_fbdev(struct drm_device *dev,
9393 struct drm_display_mode *mode)
9394{
Daniel Vetter06957262015-08-10 13:34:08 +02009395#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009396 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009397 struct drm_i915_gem_object *obj;
9398 struct drm_framebuffer *fb;
9399
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009400 if (!dev_priv->fbdev)
9401 return NULL;
9402
9403 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009404 return NULL;
9405
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009406 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009407 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009408
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009409 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009410 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009411 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009412 return NULL;
9413
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009414 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009415 return NULL;
9416
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009417 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009418 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009419#else
9420 return NULL;
9421#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009422}
9423
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009424static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9425 struct drm_crtc *crtc,
9426 struct drm_display_mode *mode,
9427 struct drm_framebuffer *fb,
9428 int x, int y)
9429{
9430 struct drm_plane_state *plane_state;
9431 int hdisplay, vdisplay;
9432 int ret;
9433
9434 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9435 if (IS_ERR(plane_state))
9436 return PTR_ERR(plane_state);
9437
9438 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009439 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009440 else
9441 hdisplay = vdisplay = 0;
9442
9443 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9444 if (ret)
9445 return ret;
9446 drm_atomic_set_fb_for_plane(plane_state, fb);
9447 plane_state->crtc_x = 0;
9448 plane_state->crtc_y = 0;
9449 plane_state->crtc_w = hdisplay;
9450 plane_state->crtc_h = vdisplay;
9451 plane_state->src_x = x << 16;
9452 plane_state->src_y = y << 16;
9453 plane_state->src_w = hdisplay << 16;
9454 plane_state->src_h = vdisplay << 16;
9455
9456 return 0;
9457}
9458
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009459bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009460 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009461 struct intel_load_detect_pipe *old,
9462 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009463{
9464 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009465 struct intel_encoder *intel_encoder =
9466 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009467 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009468 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009469 struct drm_crtc *crtc = NULL;
9470 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009471 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009472 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009473 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009474 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009475 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009476 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009477 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009478
Chris Wilsond2dff872011-04-19 08:36:26 +01009479 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009480 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009481 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009482
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009483 old->restore_state = NULL;
9484
Rob Clark51fd3712013-11-19 12:10:12 -05009485retry:
9486 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9487 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009488 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009489
Jesse Barnes79e53942008-11-07 14:24:08 -08009490 /*
9491 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009492 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009493 * - if the connector already has an assigned crtc, use it (but make
9494 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009495 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009496 * - try to find the first unused crtc that can drive this connector,
9497 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009498 */
9499
9500 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009501 if (connector->state->crtc) {
9502 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009503
Rob Clark51fd3712013-11-19 12:10:12 -05009504 ret = drm_modeset_lock(&crtc->mutex, ctx);
9505 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009506 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009507
9508 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009509 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009510 }
9511
9512 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009513 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009514 i++;
9515 if (!(encoder->possible_crtcs & (1 << i)))
9516 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009517
9518 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9519 if (ret)
9520 goto fail;
9521
9522 if (possible_crtc->state->enable) {
9523 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009524 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009525 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009526
9527 crtc = possible_crtc;
9528 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009529 }
9530
9531 /*
9532 * If we didn't find an unused CRTC, don't use any.
9533 */
9534 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009535 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009536 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009537 }
9538
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009539found:
9540 intel_crtc = to_intel_crtc(crtc);
9541
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009542 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9543 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009544 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009545
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009546 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009547 restore_state = drm_atomic_state_alloc(dev);
9548 if (!state || !restore_state) {
9549 ret = -ENOMEM;
9550 goto fail;
9551 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009552
9553 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009554 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009555
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009556 connector_state = drm_atomic_get_connector_state(state, connector);
9557 if (IS_ERR(connector_state)) {
9558 ret = PTR_ERR(connector_state);
9559 goto fail;
9560 }
9561
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009562 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9563 if (ret)
9564 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009565
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009566 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9567 if (IS_ERR(crtc_state)) {
9568 ret = PTR_ERR(crtc_state);
9569 goto fail;
9570 }
9571
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009572 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009573
Chris Wilson64927112011-04-20 07:25:26 +01009574 if (!mode)
9575 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576
Chris Wilsond2dff872011-04-19 08:36:26 +01009577 /* We need a framebuffer large enough to accommodate all accesses
9578 * that the plane may generate whilst we perform load detection.
9579 * We can not rely on the fbcon either being present (we get called
9580 * during its initialisation to detect all boot displays, or it may
9581 * not even exist) or that it is large enough to satisfy the
9582 * requested mode.
9583 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009584 fb = mode_fits_in_fbdev(dev, mode);
9585 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009586 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009587 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009588 } else
9589 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009590 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009591 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009592 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009593 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009594
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009595 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9596 if (ret)
9597 goto fail;
9598
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009599 drm_framebuffer_unreference(fb);
9600
9601 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9602 if (ret)
9603 goto fail;
9604
9605 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9606 if (!ret)
9607 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9608 if (!ret)
9609 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9610 if (ret) {
9611 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9612 goto fail;
9613 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009614
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009615 ret = drm_atomic_commit(state);
9616 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009617 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009618 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009619 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009620
9621 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009622 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009623
Jesse Barnes79e53942008-11-07 14:24:08 -08009624 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009625 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009626 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009627
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009628fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009629 if (state) {
9630 drm_atomic_state_put(state);
9631 state = NULL;
9632 }
9633 if (restore_state) {
9634 drm_atomic_state_put(restore_state);
9635 restore_state = NULL;
9636 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009637
Rob Clark51fd3712013-11-19 12:10:12 -05009638 if (ret == -EDEADLK) {
9639 drm_modeset_backoff(ctx);
9640 goto retry;
9641 }
9642
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009643 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009644}
9645
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009646void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009647 struct intel_load_detect_pipe *old,
9648 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009649{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009650 struct intel_encoder *intel_encoder =
9651 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009652 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009653 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009654 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009655
Chris Wilsond2dff872011-04-19 08:36:26 +01009656 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009657 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009658 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009659
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009660 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009661 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009662
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009663 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009664 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009665 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009666 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009667}
9668
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009669static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009670 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009671{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009672 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009673 u32 dpll = pipe_config->dpll_hw_state.dpll;
9674
9675 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009676 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009677 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009678 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009679 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009680 return 96000;
9681 else
9682 return 48000;
9683}
9684
Jesse Barnes79e53942008-11-07 14:24:08 -08009685/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009686static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009687 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009688{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009689 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009690 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009691 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009692 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009693 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009694 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009695 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009696 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009697
9698 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009699 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009700 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009701 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009702
9703 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009704 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009705 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9706 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009707 } else {
9708 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9709 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9710 }
9711
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009712 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009713 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009714 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9715 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009716 else
9717 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009718 DPLL_FPA01_P1_POST_DIV_SHIFT);
9719
9720 switch (dpll & DPLL_MODE_MASK) {
9721 case DPLLB_MODE_DAC_SERIAL:
9722 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9723 5 : 10;
9724 break;
9725 case DPLLB_MODE_LVDS:
9726 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9727 7 : 14;
9728 break;
9729 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009730 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009731 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009732 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733 }
9734
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009735 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009736 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009737 else
Imre Deakdccbea32015-06-22 23:35:51 +03009738 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009739 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009740 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009741 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009742
9743 if (is_lvds) {
9744 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9745 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009746
9747 if (lvds & LVDS_CLKB_POWER_UP)
9748 clock.p2 = 7;
9749 else
9750 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009751 } else {
9752 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9753 clock.p1 = 2;
9754 else {
9755 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9756 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9757 }
9758 if (dpll & PLL_P2_DIVIDE_BY_4)
9759 clock.p2 = 4;
9760 else
9761 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009762 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009763
Imre Deakdccbea32015-06-22 23:35:51 +03009764 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009765 }
9766
Ville Syrjälä18442d02013-09-13 16:00:08 +03009767 /*
9768 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009769 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009770 * encoder's get_config() function.
9771 */
Imre Deakdccbea32015-06-22 23:35:51 +03009772 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009773}
9774
Ville Syrjälä6878da02013-09-13 15:59:11 +03009775int intel_dotclock_calculate(int link_freq,
9776 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009777{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009778 /*
9779 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009780 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009781 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009782 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009783 *
9784 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009785 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 */
9787
Ville Syrjälä6878da02013-09-13 15:59:11 +03009788 if (!m_n->link_n)
9789 return 0;
9790
9791 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9792}
9793
Ville Syrjälä18442d02013-09-13 16:00:08 +03009794static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009795 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009796{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009797 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009798
9799 /* read out port_clock from the DPLL */
9800 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009801
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009802 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009803 * In case there is an active pipe without active ports,
9804 * we may need some idea for the dotclock anyway.
9805 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009806 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009807 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009808 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009809 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009810}
9811
9812/** Returns the currently programmed mode of the given pipe. */
9813struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9814 struct drm_crtc *crtc)
9815{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009816 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009818 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009819 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009820 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009821 int htot = I915_READ(HTOTAL(cpu_transcoder));
9822 int hsync = I915_READ(HSYNC(cpu_transcoder));
9823 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9824 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009825 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009826
9827 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9828 if (!mode)
9829 return NULL;
9830
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009831 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9832 if (!pipe_config) {
9833 kfree(mode);
9834 return NULL;
9835 }
9836
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009837 /*
9838 * Construct a pipe_config sufficient for getting the clock info
9839 * back out of crtc_clock_get.
9840 *
9841 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9842 * to use a real value here instead.
9843 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009844 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9845 pipe_config->pixel_multiplier = 1;
9846 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9847 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9848 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9849 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009850
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009851 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009852 mode->hdisplay = (htot & 0xffff) + 1;
9853 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9854 mode->hsync_start = (hsync & 0xffff) + 1;
9855 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9856 mode->vdisplay = (vtot & 0xffff) + 1;
9857 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9858 mode->vsync_start = (vsync & 0xffff) + 1;
9859 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9860
9861 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009862
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009863 kfree(pipe_config);
9864
Jesse Barnes79e53942008-11-07 14:24:08 -08009865 return mode;
9866}
9867
9868static void intel_crtc_destroy(struct drm_crtc *crtc)
9869{
9870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009871 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009872 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009873
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009874 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009875 work = intel_crtc->flip_work;
9876 intel_crtc->flip_work = NULL;
9877 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009878
Daniel Vetter5a21b662016-05-24 17:13:53 +02009879 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009880 cancel_work_sync(&work->mmio_work);
9881 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009882 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009883 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009884
9885 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009886
Jesse Barnes79e53942008-11-07 14:24:08 -08009887 kfree(intel_crtc);
9888}
9889
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009890static void intel_unpin_work_fn(struct work_struct *__work)
9891{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009892 struct intel_flip_work *work =
9893 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009894 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9895 struct drm_device *dev = crtc->base.dev;
9896 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009897
Daniel Vetter5a21b662016-05-24 17:13:53 +02009898 if (is_mmio_work(work))
9899 flush_work(&work->mmio_work);
9900
9901 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009902 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009903 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009904 mutex_unlock(&dev->struct_mutex);
9905
Chris Wilsone8a261e2016-07-20 13:31:49 +01009906 i915_gem_request_put(work->flip_queued_req);
9907
Chris Wilson5748b6a2016-08-04 16:32:38 +01009908 intel_frontbuffer_flip_complete(to_i915(dev),
9909 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009910 intel_fbc_post_update(crtc);
9911 drm_framebuffer_unreference(work->old_fb);
9912
9913 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9914 atomic_dec(&crtc->unpin_work_count);
9915
9916 kfree(work);
9917}
9918
9919/* Is 'a' after or equal to 'b'? */
9920static bool g4x_flip_count_after_eq(u32 a, u32 b)
9921{
9922 return !((a - b) & 0x80000000);
9923}
9924
9925static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9926 struct intel_flip_work *work)
9927{
9928 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009929 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009930
Chris Wilson8af29b02016-09-09 14:11:47 +01009931 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009932 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009933
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009934 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009935 * The relevant registers doen't exist on pre-ctg.
9936 * As the flip done interrupt doesn't trigger for mmio
9937 * flips on gmch platforms, a flip count check isn't
9938 * really needed there. But since ctg has the registers,
9939 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009940 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009941 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009942 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009943
Daniel Vetter5a21b662016-05-24 17:13:53 +02009944 /*
9945 * BDW signals flip done immediately if the plane
9946 * is disabled, even if the plane enable is already
9947 * armed to occur at the next vblank :(
9948 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009949
Daniel Vetter5a21b662016-05-24 17:13:53 +02009950 /*
9951 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9952 * used the same base address. In that case the mmio flip might
9953 * have completed, but the CS hasn't even executed the flip yet.
9954 *
9955 * A flip count check isn't enough as the CS might have updated
9956 * the base address just after start of vblank, but before we
9957 * managed to process the interrupt. This means we'd complete the
9958 * CS flip too soon.
9959 *
9960 * Combining both checks should get us a good enough result. It may
9961 * still happen that the CS flip has been executed, but has not
9962 * yet actually completed. But in case the base address is the same
9963 * anyway, we don't really care.
9964 */
9965 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9966 crtc->flip_work->gtt_offset &&
9967 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
9968 crtc->flip_work->flip_count);
9969}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009970
Daniel Vetter5a21b662016-05-24 17:13:53 +02009971static bool
9972__pageflip_finished_mmio(struct intel_crtc *crtc,
9973 struct intel_flip_work *work)
9974{
9975 /*
9976 * MMIO work completes when vblank is different from
9977 * flip_queued_vblank.
9978 *
9979 * Reset counter value doesn't matter, this is handled by
9980 * i915_wait_request finishing early, so no need to handle
9981 * reset here.
9982 */
9983 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009984}
9985
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009986
9987static bool pageflip_finished(struct intel_crtc *crtc,
9988 struct intel_flip_work *work)
9989{
9990 if (!atomic_read(&work->pending))
9991 return false;
9992
9993 smp_rmb();
9994
Daniel Vetter5a21b662016-05-24 17:13:53 +02009995 if (is_mmio_work(work))
9996 return __pageflip_finished_mmio(crtc, work);
9997 else
9998 return __pageflip_finished_cs(crtc, work);
9999}
10000
10001void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10002{
Chris Wilson91c8a322016-07-05 10:40:23 +010010003 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010004 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010005 struct intel_flip_work *work;
10006 unsigned long flags;
10007
10008 /* Ignore early vblank irqs */
10009 if (!crtc)
10010 return;
10011
Daniel Vetterf3260382014-09-15 14:55:23 +020010012 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010013 * This is called both by irq handlers and the reset code (to complete
10014 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010015 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010016 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010017 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010018
10019 if (work != NULL &&
10020 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010021 pageflip_finished(crtc, work))
10022 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010023
10024 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010025}
10026
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010027void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010028{
Chris Wilson91c8a322016-07-05 10:40:23 +010010029 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010030 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010031 struct intel_flip_work *work;
10032 unsigned long flags;
10033
10034 /* Ignore early vblank irqs */
10035 if (!crtc)
10036 return;
10037
10038 /*
10039 * This is called both by irq handlers and the reset code (to complete
10040 * lost pageflips) so needs the full irqsave spinlocks.
10041 */
10042 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010043 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010044
Daniel Vetter5a21b662016-05-24 17:13:53 +020010045 if (work != NULL &&
10046 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010047 pageflip_finished(crtc, work))
10048 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010049
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010050 spin_unlock_irqrestore(&dev->event_lock, flags);
10051}
10052
Daniel Vetter5a21b662016-05-24 17:13:53 +020010053static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10054 struct intel_flip_work *work)
10055{
10056 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10057
10058 /* Ensure that the work item is consistent when activating it ... */
10059 smp_mb__before_atomic();
10060 atomic_set(&work->pending, 1);
10061}
10062
10063static int intel_gen2_queue_flip(struct drm_device *dev,
10064 struct drm_crtc *crtc,
10065 struct drm_framebuffer *fb,
10066 struct drm_i915_gem_object *obj,
10067 struct drm_i915_gem_request *req,
10068 uint32_t flags)
10069{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010071 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010072
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010073 cs = intel_ring_begin(req, 6);
10074 if (IS_ERR(cs))
10075 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010076
10077 /* Can't queue multiple flips, so wait for the previous
10078 * one to finish before executing the next.
10079 */
10080 if (intel_crtc->plane)
10081 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10082 else
10083 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010084 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10085 *cs++ = MI_NOOP;
10086 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10087 *cs++ = fb->pitches[0];
10088 *cs++ = intel_crtc->flip_work->gtt_offset;
10089 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010090
10091 return 0;
10092}
10093
10094static int intel_gen3_queue_flip(struct drm_device *dev,
10095 struct drm_crtc *crtc,
10096 struct drm_framebuffer *fb,
10097 struct drm_i915_gem_object *obj,
10098 struct drm_i915_gem_request *req,
10099 uint32_t flags)
10100{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010102 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010103
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010104 cs = intel_ring_begin(req, 6);
10105 if (IS_ERR(cs))
10106 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010107
10108 if (intel_crtc->plane)
10109 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10110 else
10111 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010112 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10113 *cs++ = MI_NOOP;
10114 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10115 *cs++ = fb->pitches[0];
10116 *cs++ = intel_crtc->flip_work->gtt_offset;
10117 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010118
10119 return 0;
10120}
10121
10122static int intel_gen4_queue_flip(struct drm_device *dev,
10123 struct drm_crtc *crtc,
10124 struct drm_framebuffer *fb,
10125 struct drm_i915_gem_object *obj,
10126 struct drm_i915_gem_request *req,
10127 uint32_t flags)
10128{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010129 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010131 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010132
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010133 cs = intel_ring_begin(req, 4);
10134 if (IS_ERR(cs))
10135 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010136
10137 /* i965+ uses the linear or tiled offsets from the
10138 * Display Registers (which do not change across a page-flip)
10139 * so we need only reprogram the base address.
10140 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010141 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10142 *cs++ = fb->pitches[0];
10143 *cs++ = intel_crtc->flip_work->gtt_offset |
10144 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010145
10146 /* XXX Enabling the panel-fitter across page-flip is so far
10147 * untested on non-native modes, so ignore it for now.
10148 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10149 */
10150 pf = 0;
10151 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010152 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010153
10154 return 0;
10155}
10156
10157static int intel_gen6_queue_flip(struct drm_device *dev,
10158 struct drm_crtc *crtc,
10159 struct drm_framebuffer *fb,
10160 struct drm_i915_gem_object *obj,
10161 struct drm_i915_gem_request *req,
10162 uint32_t flags)
10163{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010164 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010166 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010167
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010168 cs = intel_ring_begin(req, 4);
10169 if (IS_ERR(cs))
10170 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010171
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010172 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10173 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10174 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010175
10176 /* Contrary to the suggestions in the documentation,
10177 * "Enable Panel Fitter" does not seem to be required when page
10178 * flipping with a non-native mode, and worse causes a normal
10179 * modeset to fail.
10180 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10181 */
10182 pf = 0;
10183 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010184 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010185
10186 return 0;
10187}
10188
10189static int intel_gen7_queue_flip(struct drm_device *dev,
10190 struct drm_crtc *crtc,
10191 struct drm_framebuffer *fb,
10192 struct drm_i915_gem_object *obj,
10193 struct drm_i915_gem_request *req,
10194 uint32_t flags)
10195{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010196 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010198 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010199 int len, ret;
10200
10201 switch (intel_crtc->plane) {
10202 case PLANE_A:
10203 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10204 break;
10205 case PLANE_B:
10206 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10207 break;
10208 case PLANE_C:
10209 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10210 break;
10211 default:
10212 WARN_ONCE(1, "unknown plane in flip command\n");
10213 return -ENODEV;
10214 }
10215
10216 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010217 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218 len += 6;
10219 /*
10220 * On Gen 8, SRM is now taking an extra dword to accommodate
10221 * 48bits addresses, and we need a NOOP for the batch size to
10222 * stay even.
10223 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010224 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010225 len += 2;
10226 }
10227
10228 /*
10229 * BSpec MI_DISPLAY_FLIP for IVB:
10230 * "The full packet must be contained within the same cache line."
10231 *
10232 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10233 * cacheline, if we ever start emitting more commands before
10234 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10235 * then do the cacheline alignment, and finally emit the
10236 * MI_DISPLAY_FLIP.
10237 */
10238 ret = intel_ring_cacheline_align(req);
10239 if (ret)
10240 return ret;
10241
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010242 cs = intel_ring_begin(req, len);
10243 if (IS_ERR(cs))
10244 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010245
10246 /* Unmask the flip-done completion message. Note that the bspec says that
10247 * we should do this for both the BCS and RCS, and that we must not unmask
10248 * more than one flip event at any time (or ensure that one flip message
10249 * can be sent by waiting for flip-done prior to queueing new flips).
10250 * Experimentation says that BCS works despite DERRMR masking all
10251 * flip-done completion events and that unmasking all planes at once
10252 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10253 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10254 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010255 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010256 *cs++ = MI_LOAD_REGISTER_IMM(1);
10257 *cs++ = i915_mmio_reg_offset(DERRMR);
10258 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10259 DERRMR_PIPEB_PRI_FLIP_DONE |
10260 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010261 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010262 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10263 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010264 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010265 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10266 *cs++ = i915_mmio_reg_offset(DERRMR);
10267 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010268 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010269 *cs++ = 0;
10270 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010271 }
10272 }
10273
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010274 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10275 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10276 *cs++ = intel_crtc->flip_work->gtt_offset;
10277 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010278
10279 return 0;
10280}
10281
10282static bool use_mmio_flip(struct intel_engine_cs *engine,
10283 struct drm_i915_gem_object *obj)
10284{
10285 /*
10286 * This is not being used for older platforms, because
10287 * non-availability of flip done interrupt forces us to use
10288 * CS flips. Older platforms derive flip done using some clever
10289 * tricks involving the flip_pending status bits and vblank irqs.
10290 * So using MMIO flips there would disrupt this mechanism.
10291 */
10292
10293 if (engine == NULL)
10294 return true;
10295
10296 if (INTEL_GEN(engine->i915) < 5)
10297 return false;
10298
10299 if (i915.use_mmio_flip < 0)
10300 return false;
10301 else if (i915.use_mmio_flip > 0)
10302 return true;
10303 else if (i915.enable_execlists)
10304 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010305
Chris Wilsond07f0e52016-10-28 13:58:44 +010010306 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010307}
10308
10309static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10310 unsigned int rotation,
10311 struct intel_flip_work *work)
10312{
10313 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010314 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010315 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10316 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010317 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010318
10319 ctl = I915_READ(PLANE_CTL(pipe, 0));
10320 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010321 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010322 case DRM_FORMAT_MOD_NONE:
10323 break;
10324 case I915_FORMAT_MOD_X_TILED:
10325 ctl |= PLANE_CTL_TILED_X;
10326 break;
10327 case I915_FORMAT_MOD_Y_TILED:
10328 ctl |= PLANE_CTL_TILED_Y;
10329 break;
10330 case I915_FORMAT_MOD_Yf_TILED:
10331 ctl |= PLANE_CTL_TILED_YF;
10332 break;
10333 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010334 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010335 }
10336
10337 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010338 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10339 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10340 */
10341 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10342 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10343
10344 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10345 POSTING_READ(PLANE_SURF(pipe, 0));
10346}
10347
10348static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10349 struct intel_flip_work *work)
10350{
10351 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010352 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010353 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010354 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10355 u32 dspcntr;
10356
10357 dspcntr = I915_READ(reg);
10358
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010359 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010360 dspcntr |= DISPPLANE_TILED;
10361 else
10362 dspcntr &= ~DISPPLANE_TILED;
10363
10364 I915_WRITE(reg, dspcntr);
10365
10366 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10367 POSTING_READ(DSPSURF(intel_crtc->plane));
10368}
10369
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010370static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010371{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010372 struct intel_flip_work *work =
10373 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010374 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10375 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10376 struct intel_framebuffer *intel_fb =
10377 to_intel_framebuffer(crtc->base.primary->fb);
10378 struct drm_i915_gem_object *obj = intel_fb->obj;
10379
Chris Wilsond07f0e52016-10-28 13:58:44 +010010380 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010381
10382 intel_pipe_update_start(crtc);
10383
10384 if (INTEL_GEN(dev_priv) >= 9)
10385 skl_do_mmio_flip(crtc, work->rotation, work);
10386 else
10387 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10388 ilk_do_mmio_flip(crtc, work);
10389
10390 intel_pipe_update_end(crtc, work);
10391}
10392
10393static int intel_default_queue_flip(struct drm_device *dev,
10394 struct drm_crtc *crtc,
10395 struct drm_framebuffer *fb,
10396 struct drm_i915_gem_object *obj,
10397 struct drm_i915_gem_request *req,
10398 uint32_t flags)
10399{
10400 return -ENODEV;
10401}
10402
10403static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10404 struct intel_crtc *intel_crtc,
10405 struct intel_flip_work *work)
10406{
10407 u32 addr, vblank;
10408
10409 if (!atomic_read(&work->pending))
10410 return false;
10411
10412 smp_rmb();
10413
10414 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10415 if (work->flip_ready_vblank == 0) {
10416 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010417 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010418 return false;
10419
10420 work->flip_ready_vblank = vblank;
10421 }
10422
10423 if (vblank - work->flip_ready_vblank < 3)
10424 return false;
10425
10426 /* Potential stall - if we see that the flip has happened,
10427 * assume a missed interrupt. */
10428 if (INTEL_GEN(dev_priv) >= 4)
10429 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10430 else
10431 addr = I915_READ(DSPADDR(intel_crtc->plane));
10432
10433 /* There is a potential issue here with a false positive after a flip
10434 * to the same address. We could address this by checking for a
10435 * non-incrementing frame counter.
10436 */
10437 return addr == work->gtt_offset;
10438}
10439
10440void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10441{
Chris Wilson91c8a322016-07-05 10:40:23 +010010442 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010443 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010444 struct intel_flip_work *work;
10445
10446 WARN_ON(!in_interrupt());
10447
10448 if (crtc == NULL)
10449 return;
10450
10451 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010452 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010453
10454 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010455 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010456 WARN_ONCE(1,
10457 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010458 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10459 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010460 work = NULL;
10461 }
10462
10463 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010464 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010465 intel_queue_rps_boost_for_request(work->flip_queued_req);
10466 spin_unlock(&dev->event_lock);
10467}
10468
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010469__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010470static int intel_crtc_page_flip(struct drm_crtc *crtc,
10471 struct drm_framebuffer *fb,
10472 struct drm_pending_vblank_event *event,
10473 uint32_t page_flip_flags)
10474{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010475 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010476 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010477 struct drm_framebuffer *old_fb = crtc->primary->fb;
10478 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10480 struct drm_plane *primary = crtc->primary;
10481 enum pipe pipe = intel_crtc->pipe;
10482 struct intel_flip_work *work;
10483 struct intel_engine_cs *engine;
10484 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010485 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010486 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010487 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010488
Daniel Vetter5a21b662016-05-24 17:13:53 +020010489 /*
10490 * drm_mode_page_flip_ioctl() should already catch this, but double
10491 * check to be safe. In the future we may enable pageflipping from
10492 * a disabled primary plane.
10493 */
10494 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10495 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010496
Daniel Vetter5a21b662016-05-24 17:13:53 +020010497 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010498 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010499 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010500
Daniel Vetter5a21b662016-05-24 17:13:53 +020010501 /*
10502 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10503 * Note that pitch changes could also affect these register.
10504 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010505 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010506 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10507 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10508 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010509
Daniel Vetter5a21b662016-05-24 17:13:53 +020010510 if (i915_terminally_wedged(&dev_priv->gpu_error))
10511 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010512
Daniel Vetter5a21b662016-05-24 17:13:53 +020010513 work = kzalloc(sizeof(*work), GFP_KERNEL);
10514 if (work == NULL)
10515 return -ENOMEM;
10516
10517 work->event = event;
10518 work->crtc = crtc;
10519 work->old_fb = old_fb;
10520 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010521
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010522 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010523 if (ret)
10524 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010525
Daniel Vetter5a21b662016-05-24 17:13:53 +020010526 /* We borrow the event spin lock for protecting flip_work */
10527 spin_lock_irq(&dev->event_lock);
10528 if (intel_crtc->flip_work) {
10529 /* Before declaring the flip queue wedged, check if
10530 * the hardware completed the operation behind our backs.
10531 */
10532 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10533 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10534 page_flip_completed(intel_crtc);
10535 } else {
10536 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10537 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010538
Daniel Vetter5a21b662016-05-24 17:13:53 +020010539 drm_crtc_vblank_put(crtc);
10540 kfree(work);
10541 return -EBUSY;
10542 }
10543 }
10544 intel_crtc->flip_work = work;
10545 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010546
Daniel Vetter5a21b662016-05-24 17:13:53 +020010547 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10548 flush_workqueue(dev_priv->wq);
10549
10550 /* Reference the objects for the scheduled work. */
10551 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010552
10553 crtc->primary->fb = fb;
10554 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010555
Chris Wilson25dc5562016-07-20 13:31:52 +010010556 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010557
10558 ret = i915_mutex_lock_interruptible(dev);
10559 if (ret)
10560 goto cleanup;
10561
Chris Wilson8af29b02016-09-09 14:11:47 +010010562 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10563 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010564 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010565 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010566 }
10567
10568 atomic_inc(&intel_crtc->unpin_work_count);
10569
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010570 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010571 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10572
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010573 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010574 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010575 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010576 /* vlv: DISPLAY_FLIP fails to change tiling */
10577 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010578 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010579 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010580 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010581 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010582 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010583 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010584 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010585 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010586 }
10587
10588 mmio_flip = use_mmio_flip(engine, obj);
10589
Chris Wilson058d88c2016-08-15 10:49:06 +010010590 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10591 if (IS_ERR(vma)) {
10592 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010593 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010594 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010595
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010596 work->old_vma = to_intel_plane_state(primary->state)->vma;
10597 to_intel_plane_state(primary->state)->vma = vma;
10598
10599 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010600 work->rotation = crtc->primary->state->rotation;
10601
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010602 /*
10603 * There's the potential that the next frame will not be compatible with
10604 * FBC, so we want to call pre_update() before the actual page flip.
10605 * The problem is that pre_update() caches some information about the fb
10606 * object, so we want to do this only after the object is pinned. Let's
10607 * be on the safe side and do this immediately before scheduling the
10608 * flip.
10609 */
10610 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10611 to_intel_plane_state(primary->state));
10612
Daniel Vetter5a21b662016-05-24 17:13:53 +020010613 if (mmio_flip) {
10614 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010615 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010616 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010617 request = i915_gem_request_alloc(engine,
10618 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010619 if (IS_ERR(request)) {
10620 ret = PTR_ERR(request);
10621 goto cleanup_unpin;
10622 }
10623
Chris Wilsona2bc4692016-09-09 14:11:56 +010010624 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010625 if (ret)
10626 goto cleanup_request;
10627
Daniel Vetter5a21b662016-05-24 17:13:53 +020010628 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10629 page_flip_flags);
10630 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010631 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010632
10633 intel_mark_page_flip_active(intel_crtc, work);
10634
Chris Wilson8e637172016-08-02 22:50:26 +010010635 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010636 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010637 }
10638
Chris Wilson92117f02016-11-28 14:36:48 +000010639 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010640 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10641 to_intel_plane(primary)->frontbuffer_bit);
10642 mutex_unlock(&dev->struct_mutex);
10643
Chris Wilson5748b6a2016-08-04 16:32:38 +010010644 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010645 to_intel_plane(primary)->frontbuffer_bit);
10646
10647 trace_i915_flip_request(intel_crtc->plane, obj);
10648
10649 return 0;
10650
Chris Wilson8e637172016-08-02 22:50:26 +010010651cleanup_request:
10652 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010653cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010654 to_intel_plane_state(primary->state)->vma = work->old_vma;
10655 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010656cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010657 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010658unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010659 mutex_unlock(&dev->struct_mutex);
10660cleanup:
10661 crtc->primary->fb = old_fb;
10662 update_state_fb(crtc->primary);
10663
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010664 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665 drm_framebuffer_unreference(work->old_fb);
10666
10667 spin_lock_irq(&dev->event_lock);
10668 intel_crtc->flip_work = NULL;
10669 spin_unlock_irq(&dev->event_lock);
10670
10671 drm_crtc_vblank_put(crtc);
10672free_work:
10673 kfree(work);
10674
10675 if (ret == -EIO) {
10676 struct drm_atomic_state *state;
10677 struct drm_plane_state *plane_state;
10678
10679out_hang:
10680 state = drm_atomic_state_alloc(dev);
10681 if (!state)
10682 return -ENOMEM;
10683 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10684
10685retry:
10686 plane_state = drm_atomic_get_plane_state(state, primary);
10687 ret = PTR_ERR_OR_ZERO(plane_state);
10688 if (!ret) {
10689 drm_atomic_set_fb_for_plane(plane_state, fb);
10690
10691 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10692 if (!ret)
10693 ret = drm_atomic_commit(state);
10694 }
10695
10696 if (ret == -EDEADLK) {
10697 drm_modeset_backoff(state->acquire_ctx);
10698 drm_atomic_state_clear(state);
10699 goto retry;
10700 }
10701
Chris Wilson08536952016-10-14 13:18:18 +010010702 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010703
10704 if (ret == 0 && event) {
10705 spin_lock_irq(&dev->event_lock);
10706 drm_crtc_send_vblank_event(crtc, event);
10707 spin_unlock_irq(&dev->event_lock);
10708 }
10709 }
10710 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010711}
10712
Daniel Vetter5a21b662016-05-24 17:13:53 +020010713
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010714/**
10715 * intel_wm_need_update - Check whether watermarks need updating
10716 * @plane: drm plane
10717 * @state: new plane state
10718 *
10719 * Check current plane state versus the new one to determine whether
10720 * watermarks need to be recalculated.
10721 *
10722 * Returns true or false.
10723 */
10724static bool intel_wm_need_update(struct drm_plane *plane,
10725 struct drm_plane_state *state)
10726{
Matt Roperd21fbe82015-09-24 15:53:12 -070010727 struct intel_plane_state *new = to_intel_plane_state(state);
10728 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10729
10730 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010731 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010732 return true;
10733
10734 if (!cur->base.fb || !new->base.fb)
10735 return false;
10736
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010737 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010738 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010739 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10740 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10741 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10742 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010743 return true;
10744
10745 return false;
10746}
10747
Matt Roperd21fbe82015-09-24 15:53:12 -070010748static bool needs_scaling(struct intel_plane_state *state)
10749{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010750 int src_w = drm_rect_width(&state->base.src) >> 16;
10751 int src_h = drm_rect_height(&state->base.src) >> 16;
10752 int dst_w = drm_rect_width(&state->base.dst);
10753 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010754
10755 return (src_w != dst_w || src_h != dst_h);
10756}
10757
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010758int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10759 struct drm_plane_state *plane_state)
10760{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010761 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010762 struct drm_crtc *crtc = crtc_state->crtc;
10763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010764 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010765 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010766 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010767 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010768 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010769 bool mode_changed = needs_modeset(crtc_state);
10770 bool was_crtc_enabled = crtc->state->active;
10771 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010772 bool turn_off, turn_on, visible, was_visible;
10773 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010774 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010775
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010776 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010777 ret = skl_update_scaler_plane(
10778 to_intel_crtc_state(crtc_state),
10779 to_intel_plane_state(plane_state));
10780 if (ret)
10781 return ret;
10782 }
10783
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010784 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010785 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010786
10787 if (!was_crtc_enabled && WARN_ON(was_visible))
10788 was_visible = false;
10789
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010790 /*
10791 * Visibility is calculated as if the crtc was on, but
10792 * after scaler setup everything depends on it being off
10793 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010794 *
10795 * FIXME this is wrong for watermarks. Watermarks should also
10796 * be computed as if the pipe would be active. Perhaps move
10797 * per-plane wm computation to the .check_plane() hook, and
10798 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010799 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010800 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010801 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010802 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10803 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010804
10805 if (!was_visible && !visible)
10806 return 0;
10807
Maarten Lankhorste8861672016-02-24 11:24:26 +010010808 if (fb != old_plane_state->base.fb)
10809 pipe_config->fb_changed = true;
10810
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010811 turn_off = was_visible && (!visible || mode_changed);
10812 turn_on = visible && (!was_visible || mode_changed);
10813
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010814 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010815 intel_crtc->base.base.id, intel_crtc->base.name,
10816 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010817 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010818
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010819 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010820 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010821 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010822 turn_off, turn_on, mode_changed);
10823
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010824 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010825 if (INTEL_GEN(dev_priv) < 5)
10826 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010827
10828 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010829 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010830 pipe_config->disable_cxsr = true;
10831 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010832 if (INTEL_GEN(dev_priv) < 5)
10833 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010834
Ville Syrjälä852eb002015-06-24 22:00:07 +030010835 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010836 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010837 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010838 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010839 if (INTEL_GEN(dev_priv) < 5) {
10840 /* FIXME bollocks */
10841 pipe_config->update_wm_pre = true;
10842 pipe_config->update_wm_post = true;
10843 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010844 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010845
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010846 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010847 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010848
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010849 /*
10850 * WaCxSRDisabledForSpriteScaling:ivb
10851 *
10852 * cstate->update_wm was already set above, so this flag will
10853 * take effect when we commit and program watermarks.
10854 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010855 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010856 needs_scaling(to_intel_plane_state(plane_state)) &&
10857 !needs_scaling(old_plane_state))
10858 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010859
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010860 return 0;
10861}
10862
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010863static bool encoders_cloneable(const struct intel_encoder *a,
10864 const struct intel_encoder *b)
10865{
10866 /* masks could be asymmetric, so check both ways */
10867 return a == b || (a->cloneable & (1 << b->type) &&
10868 b->cloneable & (1 << a->type));
10869}
10870
10871static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10872 struct intel_crtc *crtc,
10873 struct intel_encoder *encoder)
10874{
10875 struct intel_encoder *source_encoder;
10876 struct drm_connector *connector;
10877 struct drm_connector_state *connector_state;
10878 int i;
10879
10880 for_each_connector_in_state(state, connector, connector_state, i) {
10881 if (connector_state->crtc != &crtc->base)
10882 continue;
10883
10884 source_encoder =
10885 to_intel_encoder(connector_state->best_encoder);
10886 if (!encoders_cloneable(encoder, source_encoder))
10887 return false;
10888 }
10889
10890 return true;
10891}
10892
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010893static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10894 struct drm_crtc_state *crtc_state)
10895{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010896 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010897 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010899 struct intel_crtc_state *pipe_config =
10900 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010901 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010902 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010903 bool mode_changed = needs_modeset(crtc_state);
10904
Ville Syrjälä852eb002015-06-24 22:00:07 +030010905 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010906 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010907
Maarten Lankhorstad421372015-06-15 12:33:42 +020010908 if (mode_changed && crtc_state->enable &&
10909 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010910 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010911 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10912 pipe_config);
10913 if (ret)
10914 return ret;
10915 }
10916
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010917 if (crtc_state->color_mgmt_changed) {
10918 ret = intel_color_check(crtc, crtc_state);
10919 if (ret)
10920 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010921
10922 /*
10923 * Changing color management on Intel hardware is
10924 * handled as part of planes update.
10925 */
10926 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010927 }
10928
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010929 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010930 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010931 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010932 if (ret) {
10933 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010934 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010935 }
10936 }
10937
10938 if (dev_priv->display.compute_intermediate_wm &&
10939 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10940 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10941 return 0;
10942
10943 /*
10944 * Calculate 'intermediate' watermarks that satisfy both the
10945 * old state and the new state. We can program these
10946 * immediately.
10947 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010948 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010949 intel_crtc,
10950 pipe_config);
10951 if (ret) {
10952 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10953 return ret;
10954 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010955 } else if (dev_priv->display.compute_intermediate_wm) {
10956 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10957 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010958 }
10959
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010960 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010961 if (mode_changed)
10962 ret = skl_update_scaler_crtc(pipe_config);
10963
10964 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010965 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010966 pipe_config);
10967 }
10968
10969 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010970}
10971
Jani Nikula65b38e02015-04-13 11:26:56 +030010972static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010973 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020010974 .atomic_begin = intel_begin_crtc_commit,
10975 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010976 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010977};
10978
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010979static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10980{
10981 struct intel_connector *connector;
10982
10983 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010984 if (connector->base.state->crtc)
10985 drm_connector_unreference(&connector->base);
10986
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010987 if (connector->base.encoder) {
10988 connector->base.state->best_encoder =
10989 connector->base.encoder;
10990 connector->base.state->crtc =
10991 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010992
10993 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010994 } else {
10995 connector->base.state->best_encoder = NULL;
10996 connector->base.state->crtc = NULL;
10997 }
10998 }
10999}
11000
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011001static void
Robin Schroereba905b2014-05-18 02:24:50 +020011002connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011003 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011004{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011005 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011006 int bpp = pipe_config->pipe_bpp;
11007
11008 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011009 connector->base.base.id,
11010 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011011
11012 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011013 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011014 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011015 bpp, info->bpc * 3);
11016 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011017 }
11018
Mario Kleiner196f9542016-07-06 12:05:45 +020011019 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011020 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011021 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11022 bpp);
11023 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011024 }
11025}
11026
11027static int
11028compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011029 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011030{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011031 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011032 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011033 struct drm_connector *connector;
11034 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011035 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011036
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011037 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11038 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011039 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011040 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011041 bpp = 12*3;
11042 else
11043 bpp = 8*3;
11044
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011045
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011046 pipe_config->pipe_bpp = bpp;
11047
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011048 state = pipe_config->base.state;
11049
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011050 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011051 for_each_connector_in_state(state, connector, connector_state, i) {
11052 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011053 continue;
11054
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011055 connected_sink_compute_bpp(to_intel_connector(connector),
11056 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011057 }
11058
11059 return bpp;
11060}
11061
Daniel Vetter644db712013-09-19 14:53:58 +020011062static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11063{
11064 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11065 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011066 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011067 mode->crtc_hdisplay, mode->crtc_hsync_start,
11068 mode->crtc_hsync_end, mode->crtc_htotal,
11069 mode->crtc_vdisplay, mode->crtc_vsync_start,
11070 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11071}
11072
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011073static inline void
11074intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011075 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011076{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011077 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11078 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011079 m_n->gmch_m, m_n->gmch_n,
11080 m_n->link_m, m_n->link_n, m_n->tu);
11081}
11082
Daniel Vetterc0b03412013-05-28 12:05:54 +020011083static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011084 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011085 const char *context)
11086{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011087 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011088 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011089 struct drm_plane *plane;
11090 struct intel_plane *intel_plane;
11091 struct intel_plane_state *state;
11092 struct drm_framebuffer *fb;
11093
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011094 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11095 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011096
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011097 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11098 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011099 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011100
11101 if (pipe_config->has_pch_encoder)
11102 intel_dump_m_n_config(pipe_config, "fdi",
11103 pipe_config->fdi_lanes,
11104 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011105
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011106 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011107 intel_dump_m_n_config(pipe_config, "dp m_n",
11108 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011109 if (pipe_config->has_drrs)
11110 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11111 pipe_config->lane_count,
11112 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011113 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011114
Daniel Vetter55072d12014-11-20 16:10:28 +010011115 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011116 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011117
Daniel Vetterc0b03412013-05-28 12:05:54 +020011118 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011119 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011120 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011121 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11122 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011123 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011124 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011125 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11126 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011127
11128 if (INTEL_GEN(dev_priv) >= 9)
11129 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11130 crtc->num_scalers,
11131 pipe_config->scaler_state.scaler_users,
11132 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011133
11134 if (HAS_GMCH_DISPLAY(dev_priv))
11135 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11136 pipe_config->gmch_pfit.control,
11137 pipe_config->gmch_pfit.pgm_ratios,
11138 pipe_config->gmch_pfit.lvds_border_bits);
11139 else
11140 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11141 pipe_config->pch_pfit.pos,
11142 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011143 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011144
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011145 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11146 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011147
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011148 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011149
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011150 DRM_DEBUG_KMS("planes on this crtc\n");
11151 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011152 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011153 intel_plane = to_intel_plane(plane);
11154 if (intel_plane->pipe != crtc->pipe)
11155 continue;
11156
11157 state = to_intel_plane_state(plane->state);
11158 fb = state->base.fb;
11159 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011160 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11161 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011162 continue;
11163 }
11164
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011165 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11166 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011167 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011168 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011169 if (INTEL_GEN(dev_priv) >= 9)
11170 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11171 state->scaler_id,
11172 state->base.src.x1 >> 16,
11173 state->base.src.y1 >> 16,
11174 drm_rect_width(&state->base.src) >> 16,
11175 drm_rect_height(&state->base.src) >> 16,
11176 state->base.dst.x1, state->base.dst.y1,
11177 drm_rect_width(&state->base.dst),
11178 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011179 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011180}
11181
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011182static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011183{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011184 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011185 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011186 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011187 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011188
11189 /*
11190 * Walk the connector list instead of the encoder
11191 * list to detect the problem on ddi platforms
11192 * where there's just one encoder per digital port.
11193 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011194 drm_for_each_connector(connector, dev) {
11195 struct drm_connector_state *connector_state;
11196 struct intel_encoder *encoder;
11197
11198 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11199 if (!connector_state)
11200 connector_state = connector->state;
11201
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011202 if (!connector_state->best_encoder)
11203 continue;
11204
11205 encoder = to_intel_encoder(connector_state->best_encoder);
11206
11207 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011208
11209 switch (encoder->type) {
11210 unsigned int port_mask;
11211 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011212 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011213 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011214 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011215 case INTEL_OUTPUT_HDMI:
11216 case INTEL_OUTPUT_EDP:
11217 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11218
11219 /* the same port mustn't appear more than once */
11220 if (used_ports & port_mask)
11221 return false;
11222
11223 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011224 break;
11225 case INTEL_OUTPUT_DP_MST:
11226 used_mst_ports |=
11227 1 << enc_to_mst(&encoder->base)->primary->port;
11228 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011229 default:
11230 break;
11231 }
11232 }
11233
Ville Syrjälä477321e2016-07-28 17:50:40 +030011234 /* can't mix MST and SST/HDMI on the same port */
11235 if (used_ports & used_mst_ports)
11236 return false;
11237
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011238 return true;
11239}
11240
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011241static void
11242clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11243{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011244 struct drm_i915_private *dev_priv =
11245 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011246 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011247 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011248 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011249 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011250 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011251
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011252 /* FIXME: before the switch to atomic started, a new pipe_config was
11253 * kzalloc'd. Code that depends on any field being zero should be
11254 * fixed, so that the crtc_state can be safely duplicated. For now,
11255 * only fields that are know to not cause problems are preserved. */
11256
Chandra Konduru663a3642015-04-07 15:28:41 -070011257 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011258 shared_dpll = crtc_state->shared_dpll;
11259 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011260 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011261 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11262 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011263
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011264 /* Keep base drm_crtc_state intact, only clear our extended struct */
11265 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11266 memset(&crtc_state->base + 1, 0,
11267 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011268
Chandra Konduru663a3642015-04-07 15:28:41 -070011269 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011270 crtc_state->shared_dpll = shared_dpll;
11271 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011272 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011273 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11274 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011275}
11276
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011277static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011278intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011279 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011280{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011281 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011282 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011283 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011284 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011285 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011286 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011287 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011288
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011289 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011290
Daniel Vettere143a212013-07-04 12:01:15 +020011291 pipe_config->cpu_transcoder =
11292 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011293
Imre Deak2960bc92013-07-30 13:36:32 +030011294 /*
11295 * Sanitize sync polarity flags based on requested ones. If neither
11296 * positive or negative polarity is requested, treat this as meaning
11297 * negative polarity.
11298 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011299 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011300 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011301 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011302
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011303 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011304 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011305 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011306
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011307 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11308 pipe_config);
11309 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011310 goto fail;
11311
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011312 /*
11313 * Determine the real pipe dimensions. Note that stereo modes can
11314 * increase the actual pipe size due to the frame doubling and
11315 * insertion of additional space for blanks between the frame. This
11316 * is stored in the crtc timings. We use the requested mode to do this
11317 * computation to clearly distinguish it from the adjusted mode, which
11318 * can be changed by the connectors in the below retry loop.
11319 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011320 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011321 &pipe_config->pipe_src_w,
11322 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011323
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011324 for_each_connector_in_state(state, connector, connector_state, i) {
11325 if (connector_state->crtc != crtc)
11326 continue;
11327
11328 encoder = to_intel_encoder(connector_state->best_encoder);
11329
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011330 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11331 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11332 goto fail;
11333 }
11334
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011335 /*
11336 * Determine output_types before calling the .compute_config()
11337 * hooks so that the hooks can use this information safely.
11338 */
11339 pipe_config->output_types |= 1 << encoder->type;
11340 }
11341
Daniel Vettere29c22c2013-02-21 00:00:16 +010011342encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011343 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011344 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011345 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011346
Daniel Vetter135c81b2013-07-21 21:37:09 +020011347 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011348 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11349 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011350
Daniel Vetter7758a112012-07-08 19:40:39 +020011351 /* Pass our mode to the connectors and the CRTC to give them a chance to
11352 * adjust it according to limitations or connector properties, and also
11353 * a chance to reject the mode entirely.
11354 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011355 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011356 if (connector_state->crtc != crtc)
11357 continue;
11358
11359 encoder = to_intel_encoder(connector_state->best_encoder);
11360
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011361 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011362 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011363 goto fail;
11364 }
11365 }
11366
Daniel Vetterff9a6752013-06-01 17:16:21 +020011367 /* Set default port clock if not overwritten by the encoder. Needs to be
11368 * done afterwards in case the encoder adjusts the mode. */
11369 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011370 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011371 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011372
Daniel Vettera43f6e02013-06-07 23:10:32 +020011373 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011374 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011375 DRM_DEBUG_KMS("CRTC fixup failed\n");
11376 goto fail;
11377 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011378
11379 if (ret == RETRY) {
11380 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11381 ret = -EINVAL;
11382 goto fail;
11383 }
11384
11385 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11386 retry = false;
11387 goto encoder_retry;
11388 }
11389
Daniel Vettere8fa4272015-08-12 11:43:34 +020011390 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011391 * only enable it on 6bpc panels and when its not a compliance
11392 * test requesting 6bpc video pattern.
11393 */
11394 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11395 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011396 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011397 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011398
Daniel Vetter7758a112012-07-08 19:40:39 +020011399fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011400 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011401}
11402
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011403static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011404intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011405{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011406 struct drm_crtc *crtc;
11407 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011408 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011409
Ville Syrjälä76688512014-01-10 11:28:06 +020011410 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011411 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011412 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011413
11414 /* Update hwmode for vblank functions */
11415 if (crtc->state->active)
11416 crtc->hwmode = crtc->state->adjusted_mode;
11417 else
11418 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011419
11420 /*
11421 * Update legacy state to satisfy fbc code. This can
11422 * be removed when fbc uses the atomic state.
11423 */
11424 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11425 struct drm_plane_state *plane_state = crtc->primary->state;
11426
11427 crtc->primary->fb = plane_state->fb;
11428 crtc->x = plane_state->src_x >> 16;
11429 crtc->y = plane_state->src_y >> 16;
11430 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011431 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011432}
11433
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011434static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011435{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011436 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011437
11438 if (clock1 == clock2)
11439 return true;
11440
11441 if (!clock1 || !clock2)
11442 return false;
11443
11444 diff = abs(clock1 - clock2);
11445
11446 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11447 return true;
11448
11449 return false;
11450}
11451
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011452static bool
11453intel_compare_m_n(unsigned int m, unsigned int n,
11454 unsigned int m2, unsigned int n2,
11455 bool exact)
11456{
11457 if (m == m2 && n == n2)
11458 return true;
11459
11460 if (exact || !m || !n || !m2 || !n2)
11461 return false;
11462
11463 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11464
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011465 if (n > n2) {
11466 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011467 m2 <<= 1;
11468 n2 <<= 1;
11469 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011470 } else if (n < n2) {
11471 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011472 m <<= 1;
11473 n <<= 1;
11474 }
11475 }
11476
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011477 if (n != n2)
11478 return false;
11479
11480 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011481}
11482
11483static bool
11484intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11485 struct intel_link_m_n *m2_n2,
11486 bool adjust)
11487{
11488 if (m_n->tu == m2_n2->tu &&
11489 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11490 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11491 intel_compare_m_n(m_n->link_m, m_n->link_n,
11492 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11493 if (adjust)
11494 *m2_n2 = *m_n;
11495
11496 return true;
11497 }
11498
11499 return false;
11500}
11501
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011502static void __printf(3, 4)
11503pipe_config_err(bool adjust, const char *name, const char *format, ...)
11504{
11505 char *level;
11506 unsigned int category;
11507 struct va_format vaf;
11508 va_list args;
11509
11510 if (adjust) {
11511 level = KERN_DEBUG;
11512 category = DRM_UT_KMS;
11513 } else {
11514 level = KERN_ERR;
11515 category = DRM_UT_NONE;
11516 }
11517
11518 va_start(args, format);
11519 vaf.fmt = format;
11520 vaf.va = &args;
11521
11522 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11523
11524 va_end(args);
11525}
11526
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011527static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011528intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011529 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011530 struct intel_crtc_state *pipe_config,
11531 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011532{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011533 bool ret = true;
11534
Daniel Vetter66e985c2013-06-05 13:34:20 +020011535#define PIPE_CONF_CHECK_X(name) \
11536 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011537 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011538 "(expected 0x%08x, found 0x%08x)\n", \
11539 current_config->name, \
11540 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011541 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011542 }
11543
Daniel Vetter08a24032013-04-19 11:25:34 +020011544#define PIPE_CONF_CHECK_I(name) \
11545 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011546 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011547 "(expected %i, found %i)\n", \
11548 current_config->name, \
11549 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011550 ret = false; \
11551 }
11552
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011553#define PIPE_CONF_CHECK_P(name) \
11554 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011555 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011556 "(expected %p, found %p)\n", \
11557 current_config->name, \
11558 pipe_config->name); \
11559 ret = false; \
11560 }
11561
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011562#define PIPE_CONF_CHECK_M_N(name) \
11563 if (!intel_compare_link_m_n(&current_config->name, \
11564 &pipe_config->name,\
11565 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011566 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011567 "(expected tu %i gmch %i/%i link %i/%i, " \
11568 "found tu %i, gmch %i/%i link %i/%i)\n", \
11569 current_config->name.tu, \
11570 current_config->name.gmch_m, \
11571 current_config->name.gmch_n, \
11572 current_config->name.link_m, \
11573 current_config->name.link_n, \
11574 pipe_config->name.tu, \
11575 pipe_config->name.gmch_m, \
11576 pipe_config->name.gmch_n, \
11577 pipe_config->name.link_m, \
11578 pipe_config->name.link_n); \
11579 ret = false; \
11580 }
11581
Daniel Vetter55c561a2016-03-30 11:34:36 +020011582/* This is required for BDW+ where there is only one set of registers for
11583 * switching between high and low RR.
11584 * This macro can be used whenever a comparison has to be made between one
11585 * hw state and multiple sw state variables.
11586 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011587#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11588 if (!intel_compare_link_m_n(&current_config->name, \
11589 &pipe_config->name, adjust) && \
11590 !intel_compare_link_m_n(&current_config->alt_name, \
11591 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011592 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011593 "(expected tu %i gmch %i/%i link %i/%i, " \
11594 "or tu %i gmch %i/%i link %i/%i, " \
11595 "found tu %i, gmch %i/%i link %i/%i)\n", \
11596 current_config->name.tu, \
11597 current_config->name.gmch_m, \
11598 current_config->name.gmch_n, \
11599 current_config->name.link_m, \
11600 current_config->name.link_n, \
11601 current_config->alt_name.tu, \
11602 current_config->alt_name.gmch_m, \
11603 current_config->alt_name.gmch_n, \
11604 current_config->alt_name.link_m, \
11605 current_config->alt_name.link_n, \
11606 pipe_config->name.tu, \
11607 pipe_config->name.gmch_m, \
11608 pipe_config->name.gmch_n, \
11609 pipe_config->name.link_m, \
11610 pipe_config->name.link_n); \
11611 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011612 }
11613
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011614#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11615 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011616 pipe_config_err(adjust, __stringify(name), \
11617 "(%x) (expected %i, found %i)\n", \
11618 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011619 current_config->name & (mask), \
11620 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011621 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011622 }
11623
Ville Syrjälä5e550652013-09-06 23:29:07 +030011624#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11625 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011626 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011627 "(expected %i, found %i)\n", \
11628 current_config->name, \
11629 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011630 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011631 }
11632
Daniel Vetterbb760062013-06-06 14:55:52 +020011633#define PIPE_CONF_QUIRK(quirk) \
11634 ((current_config->quirks | pipe_config->quirks) & (quirk))
11635
Daniel Vettereccb1402013-05-22 00:50:22 +020011636 PIPE_CONF_CHECK_I(cpu_transcoder);
11637
Daniel Vetter08a24032013-04-19 11:25:34 +020011638 PIPE_CONF_CHECK_I(has_pch_encoder);
11639 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011640 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011641
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011642 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011643 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011645 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011646 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011647
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011648 if (current_config->has_drrs)
11649 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11650 } else
11651 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011652
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011653 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011654
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011655 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11656 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11657 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11658 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011661
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011662 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11663 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11665 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11666 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011668
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011669 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011670 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011671 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011672 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011673 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011674 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011675
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011676 PIPE_CONF_CHECK_I(has_audio);
11677
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011678 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011679 DRM_MODE_FLAG_INTERLACE);
11680
Daniel Vetterbb760062013-06-06 14:55:52 +020011681 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011682 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011683 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011684 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011685 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011686 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011687 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011688 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011689 DRM_MODE_FLAG_NVSYNC);
11690 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011691
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011692 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011693 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011694 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011695 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011696 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011697
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011698 if (!adjust) {
11699 PIPE_CONF_CHECK_I(pipe_src_w);
11700 PIPE_CONF_CHECK_I(pipe_src_h);
11701
11702 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11703 if (current_config->pch_pfit.enabled) {
11704 PIPE_CONF_CHECK_X(pch_pfit.pos);
11705 PIPE_CONF_CHECK_X(pch_pfit.size);
11706 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011707
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011708 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011709 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011710 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011711
Jesse Barnese59150d2014-01-07 13:30:45 -080011712 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011713 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011714 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011715
Ville Syrjälä282740f2013-09-04 18:30:03 +030011716 PIPE_CONF_CHECK_I(double_wide);
11717
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011718 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011719 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011720 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011721 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11722 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011723 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011724 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011725 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11726 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11727 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011728
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011729 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11730 PIPE_CONF_CHECK_X(dsi_pll.div);
11731
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011732 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011733 PIPE_CONF_CHECK_I(pipe_bpp);
11734
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011735 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011736 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011737
Daniel Vetter66e985c2013-06-05 13:34:20 +020011738#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011739#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011740#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011741#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011742#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011743#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011744
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011745 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011746}
11747
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011748static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11749 const struct intel_crtc_state *pipe_config)
11750{
11751 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011752 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011753 &pipe_config->fdi_m_n);
11754 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11755
11756 /*
11757 * FDI already provided one idea for the dotclock.
11758 * Yell if the encoder disagrees.
11759 */
11760 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11761 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11762 fdi_dotclock, dotclock);
11763 }
11764}
11765
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011766static void verify_wm_state(struct drm_crtc *crtc,
11767 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011768{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011769 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011770 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011771 struct skl_pipe_wm hw_wm, *sw_wm;
11772 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11773 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11775 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011776 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011777
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011778 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011779 return;
11780
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011781 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011782 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011783
Damien Lespiau08db6652014-11-04 17:06:52 +000011784 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11785 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11786
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011787 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011788 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011789 hw_plane_wm = &hw_wm.planes[plane];
11790 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011791
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011792 /* Watermarks */
11793 for (level = 0; level <= max_level; level++) {
11794 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11795 &sw_plane_wm->wm[level]))
11796 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011797
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011798 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11799 pipe_name(pipe), plane + 1, level,
11800 sw_plane_wm->wm[level].plane_en,
11801 sw_plane_wm->wm[level].plane_res_b,
11802 sw_plane_wm->wm[level].plane_res_l,
11803 hw_plane_wm->wm[level].plane_en,
11804 hw_plane_wm->wm[level].plane_res_b,
11805 hw_plane_wm->wm[level].plane_res_l);
11806 }
11807
11808 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11809 &sw_plane_wm->trans_wm)) {
11810 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11811 pipe_name(pipe), plane + 1,
11812 sw_plane_wm->trans_wm.plane_en,
11813 sw_plane_wm->trans_wm.plane_res_b,
11814 sw_plane_wm->trans_wm.plane_res_l,
11815 hw_plane_wm->trans_wm.plane_en,
11816 hw_plane_wm->trans_wm.plane_res_b,
11817 hw_plane_wm->trans_wm.plane_res_l);
11818 }
11819
11820 /* DDB */
11821 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11822 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11823
11824 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011825 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011826 pipe_name(pipe), plane + 1,
11827 sw_ddb_entry->start, sw_ddb_entry->end,
11828 hw_ddb_entry->start, hw_ddb_entry->end);
11829 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011830 }
11831
Lyude27082492016-08-24 07:48:10 +020011832 /*
11833 * cursor
11834 * If the cursor plane isn't active, we may not have updated it's ddb
11835 * allocation. In that case since the ddb allocation will be updated
11836 * once the plane becomes visible, we can skip this check
11837 */
11838 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011839 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11840 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011841
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011842 /* Watermarks */
11843 for (level = 0; level <= max_level; level++) {
11844 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11845 &sw_plane_wm->wm[level]))
11846 continue;
11847
11848 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11849 pipe_name(pipe), level,
11850 sw_plane_wm->wm[level].plane_en,
11851 sw_plane_wm->wm[level].plane_res_b,
11852 sw_plane_wm->wm[level].plane_res_l,
11853 hw_plane_wm->wm[level].plane_en,
11854 hw_plane_wm->wm[level].plane_res_b,
11855 hw_plane_wm->wm[level].plane_res_l);
11856 }
11857
11858 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11859 &sw_plane_wm->trans_wm)) {
11860 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11861 pipe_name(pipe),
11862 sw_plane_wm->trans_wm.plane_en,
11863 sw_plane_wm->trans_wm.plane_res_b,
11864 sw_plane_wm->trans_wm.plane_res_l,
11865 hw_plane_wm->trans_wm.plane_en,
11866 hw_plane_wm->trans_wm.plane_res_b,
11867 hw_plane_wm->trans_wm.plane_res_l);
11868 }
11869
11870 /* DDB */
11871 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11872 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11873
11874 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011875 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011876 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011877 sw_ddb_entry->start, sw_ddb_entry->end,
11878 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011879 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011880 }
11881}
11882
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011883static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011884verify_connector_state(struct drm_device *dev,
11885 struct drm_atomic_state *state,
11886 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011887{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011888 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011889 struct drm_connector_state *old_conn_state;
11890 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011891
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011892 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011893 struct drm_encoder *encoder = connector->encoder;
11894 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011895
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011896 if (state->crtc != crtc)
11897 continue;
11898
Daniel Vetter5a21b662016-05-24 17:13:53 +020011899 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011900
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011901 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011902 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011903 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011904}
11905
11906static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011907verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011908{
11909 struct intel_encoder *encoder;
11910 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011911
Damien Lespiaub2784e12014-08-05 11:29:37 +010011912 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011913 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011914 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011915
11916 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11917 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011918 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011919
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011920 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011921 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011922 continue;
11923 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011924
11925 I915_STATE_WARN(connector->base.state->crtc !=
11926 encoder->base.crtc,
11927 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011928 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011929
Rob Clarke2c719b2014-12-15 13:56:32 -050011930 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011931 "encoder's enabled state mismatch "
11932 "(expected %i, found %i)\n",
11933 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011934
11935 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011936 bool active;
11937
11938 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011939 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011940 "encoder detached but still enabled on pipe %c.\n",
11941 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011942 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011943 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011944}
11945
11946static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011947verify_crtc_state(struct drm_crtc *crtc,
11948 struct drm_crtc_state *old_crtc_state,
11949 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011950{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011951 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011952 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011953 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11955 struct intel_crtc_state *pipe_config, *sw_config;
11956 struct drm_atomic_state *old_state;
11957 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011958
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011959 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011960 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011961 pipe_config = to_intel_crtc_state(old_crtc_state);
11962 memset(pipe_config, 0, sizeof(*pipe_config));
11963 pipe_config->base.crtc = crtc;
11964 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011965
Ville Syrjälä78108b72016-05-27 20:59:19 +030011966 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011967
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011968 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011969
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011970 /* hw state is inconsistent with the pipe quirk */
11971 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11972 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
11973 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011974
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011975 I915_STATE_WARN(new_crtc_state->active != active,
11976 "crtc active state doesn't match with hw state "
11977 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011978
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011979 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11980 "transitional active state does not match atomic hw state "
11981 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011982
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011983 for_each_encoder_on_crtc(dev, crtc, encoder) {
11984 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011985
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011986 active = encoder->get_hw_state(encoder, &pipe);
11987 I915_STATE_WARN(active != new_crtc_state->active,
11988 "[ENCODER:%i] active %i with crtc active %i\n",
11989 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011990
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011991 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11992 "Encoder connected to wrong pipe %c\n",
11993 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011994
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011995 if (active) {
11996 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011997 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011998 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011999 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012000
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012001 intel_crtc_compute_pixel_rate(pipe_config);
12002
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012003 if (!new_crtc_state->active)
12004 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012005
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012006 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012007
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012008 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012009 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012010 pipe_config, false)) {
12011 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12012 intel_dump_pipe_config(intel_crtc, pipe_config,
12013 "[hw state]");
12014 intel_dump_pipe_config(intel_crtc, sw_config,
12015 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012016 }
12017}
12018
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012019static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012020verify_single_dpll_state(struct drm_i915_private *dev_priv,
12021 struct intel_shared_dpll *pll,
12022 struct drm_crtc *crtc,
12023 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012024{
12025 struct intel_dpll_hw_state dpll_hw_state;
12026 unsigned crtc_mask;
12027 bool active;
12028
12029 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12030
12031 DRM_DEBUG_KMS("%s\n", pll->name);
12032
12033 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12034
12035 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12036 I915_STATE_WARN(!pll->on && pll->active_mask,
12037 "pll in active use but not on in sw tracking\n");
12038 I915_STATE_WARN(pll->on && !pll->active_mask,
12039 "pll is on but not used by any active crtc\n");
12040 I915_STATE_WARN(pll->on != active,
12041 "pll on state mismatch (expected %i, found %i)\n",
12042 pll->on, active);
12043 }
12044
12045 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012046 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012047 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012048 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049
12050 return;
12051 }
12052
12053 crtc_mask = 1 << drm_crtc_index(crtc);
12054
12055 if (new_state->active)
12056 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12057 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12058 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12059 else
12060 I915_STATE_WARN(pll->active_mask & crtc_mask,
12061 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12062 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12063
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012064 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012065 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012066 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012067
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012068 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012069 &dpll_hw_state,
12070 sizeof(dpll_hw_state)),
12071 "pll hw state mismatch\n");
12072}
12073
12074static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012075verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12076 struct drm_crtc_state *old_crtc_state,
12077 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012078{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012079 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012080 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12081 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12082
12083 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012084 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012085
12086 if (old_state->shared_dpll &&
12087 old_state->shared_dpll != new_state->shared_dpll) {
12088 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12089 struct intel_shared_dpll *pll = old_state->shared_dpll;
12090
12091 I915_STATE_WARN(pll->active_mask & crtc_mask,
12092 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12093 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012094 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012095 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12096 pipe_name(drm_crtc_index(crtc)));
12097 }
12098}
12099
12100static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012101intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012102 struct drm_atomic_state *state,
12103 struct drm_crtc_state *old_state,
12104 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012105{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012106 if (!needs_modeset(new_state) &&
12107 !to_intel_crtc_state(new_state)->update_pipe)
12108 return;
12109
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012110 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012111 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012112 verify_crtc_state(crtc, old_state, new_state);
12113 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012114}
12115
12116static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012117verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012118{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012119 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012120 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012121
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012122 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012123 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012124}
Daniel Vetter53589012013-06-05 13:34:16 +020012125
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012126static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012127intel_modeset_verify_disabled(struct drm_device *dev,
12128 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012129{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012130 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012131 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012132 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012133}
12134
Ville Syrjälä80715b22014-05-15 20:23:23 +030012135static void update_scanline_offset(struct intel_crtc *crtc)
12136{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012137 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012138
12139 /*
12140 * The scanline counter increments at the leading edge of hsync.
12141 *
12142 * On most platforms it starts counting from vtotal-1 on the
12143 * first active line. That means the scanline counter value is
12144 * always one less than what we would expect. Ie. just after
12145 * start of vblank, which also occurs at start of hsync (on the
12146 * last active line), the scanline counter will read vblank_start-1.
12147 *
12148 * On gen2 the scanline counter starts counting from 1 instead
12149 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12150 * to keep the value positive), instead of adding one.
12151 *
12152 * On HSW+ the behaviour of the scanline counter depends on the output
12153 * type. For DP ports it behaves like most other platforms, but on HDMI
12154 * there's an extra 1 line difference. So we need to add two instead of
12155 * one to the value.
12156 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012157 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012158 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012159 int vtotal;
12160
Ville Syrjälä124abe02015-09-08 13:40:45 +030012161 vtotal = adjusted_mode->crtc_vtotal;
12162 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012163 vtotal /= 2;
12164
12165 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012166 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012167 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012168 crtc->scanline_offset = 2;
12169 } else
12170 crtc->scanline_offset = 1;
12171}
12172
Maarten Lankhorstad421372015-06-15 12:33:42 +020012173static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012174{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012175 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012176 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012177 struct drm_crtc *crtc;
12178 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012179 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012180
12181 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012182 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012183
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012184 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012186 struct intel_shared_dpll *old_dpll =
12187 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012188
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012189 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012190 continue;
12191
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012192 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012193
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012194 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012195 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012196
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012197 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012198 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012199}
12200
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012201/*
12202 * This implements the workaround described in the "notes" section of the mode
12203 * set sequence documentation. When going from no pipes or single pipe to
12204 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12205 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12206 */
12207static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12208{
12209 struct drm_crtc_state *crtc_state;
12210 struct intel_crtc *intel_crtc;
12211 struct drm_crtc *crtc;
12212 struct intel_crtc_state *first_crtc_state = NULL;
12213 struct intel_crtc_state *other_crtc_state = NULL;
12214 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12215 int i;
12216
12217 /* look at all crtc's that are going to be enabled in during modeset */
12218 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12219 intel_crtc = to_intel_crtc(crtc);
12220
12221 if (!crtc_state->active || !needs_modeset(crtc_state))
12222 continue;
12223
12224 if (first_crtc_state) {
12225 other_crtc_state = to_intel_crtc_state(crtc_state);
12226 break;
12227 } else {
12228 first_crtc_state = to_intel_crtc_state(crtc_state);
12229 first_pipe = intel_crtc->pipe;
12230 }
12231 }
12232
12233 /* No workaround needed? */
12234 if (!first_crtc_state)
12235 return 0;
12236
12237 /* w/a possibly needed, check how many crtc's are already enabled. */
12238 for_each_intel_crtc(state->dev, intel_crtc) {
12239 struct intel_crtc_state *pipe_config;
12240
12241 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12242 if (IS_ERR(pipe_config))
12243 return PTR_ERR(pipe_config);
12244
12245 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12246
12247 if (!pipe_config->base.active ||
12248 needs_modeset(&pipe_config->base))
12249 continue;
12250
12251 /* 2 or more enabled crtcs means no need for w/a */
12252 if (enabled_pipe != INVALID_PIPE)
12253 return 0;
12254
12255 enabled_pipe = intel_crtc->pipe;
12256 }
12257
12258 if (enabled_pipe != INVALID_PIPE)
12259 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12260 else if (other_crtc_state)
12261 other_crtc_state->hsw_workaround_pipe = first_pipe;
12262
12263 return 0;
12264}
12265
Ville Syrjälä8d965612016-11-14 18:35:10 +020012266static int intel_lock_all_pipes(struct drm_atomic_state *state)
12267{
12268 struct drm_crtc *crtc;
12269
12270 /* Add all pipes to the state */
12271 for_each_crtc(state->dev, crtc) {
12272 struct drm_crtc_state *crtc_state;
12273
12274 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12275 if (IS_ERR(crtc_state))
12276 return PTR_ERR(crtc_state);
12277 }
12278
12279 return 0;
12280}
12281
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012282static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12283{
12284 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012285
Ville Syrjälä8d965612016-11-14 18:35:10 +020012286 /*
12287 * Add all pipes to the state, and force
12288 * a modeset on all the active ones.
12289 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012290 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012291 struct drm_crtc_state *crtc_state;
12292 int ret;
12293
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012294 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12295 if (IS_ERR(crtc_state))
12296 return PTR_ERR(crtc_state);
12297
12298 if (!crtc_state->active || needs_modeset(crtc_state))
12299 continue;
12300
12301 crtc_state->mode_changed = true;
12302
12303 ret = drm_atomic_add_affected_connectors(state, crtc);
12304 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012305 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012306
12307 ret = drm_atomic_add_affected_planes(state, crtc);
12308 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012309 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012310 }
12311
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012312 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012313}
12314
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012315static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012316{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012317 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012318 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012319 struct drm_crtc *crtc;
12320 struct drm_crtc_state *crtc_state;
12321 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012322
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012323 if (!check_digital_port_conflicts(state)) {
12324 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12325 return -EINVAL;
12326 }
12327
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012328 intel_state->modeset = true;
12329 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012330 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12331 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012332
12333 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12334 if (crtc_state->active)
12335 intel_state->active_crtcs |= 1 << i;
12336 else
12337 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012338
12339 if (crtc_state->active != crtc->state->active)
12340 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012341 }
12342
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012343 /*
12344 * See if the config requires any additional preparation, e.g.
12345 * to adjust global state with pipes off. We need to do this
12346 * here so we can get the modeset_pipe updated config for the new
12347 * mode set on this crtc. For other crtcs we need to use the
12348 * adjusted_mode bits in the crtc directly.
12349 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012350 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012351 ret = dev_priv->display.modeset_calc_cdclk(state);
12352 if (ret < 0)
12353 return ret;
12354
Ville Syrjälä8d965612016-11-14 18:35:10 +020012355 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012356 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012357 * holding all the crtc locks, even if we don't end up
12358 * touching the hardware
12359 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012360 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12361 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012362 ret = intel_lock_all_pipes(state);
12363 if (ret < 0)
12364 return ret;
12365 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012366
Ville Syrjälä8d965612016-11-14 18:35:10 +020012367 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012368 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12369 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012370 ret = intel_modeset_all_pipes(state);
12371 if (ret < 0)
12372 return ret;
12373 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012374
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012375 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12376 intel_state->cdclk.logical.cdclk,
12377 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012378 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012379 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012380 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012381
Maarten Lankhorstad421372015-06-15 12:33:42 +020012382 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012383
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012384 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012385 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012386
Maarten Lankhorstad421372015-06-15 12:33:42 +020012387 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012388}
12389
Matt Roperaa363132015-09-24 15:53:18 -070012390/*
12391 * Handle calculation of various watermark data at the end of the atomic check
12392 * phase. The code here should be run after the per-crtc and per-plane 'check'
12393 * handlers to ensure that all derived state has been updated.
12394 */
Matt Roper55994c22016-05-12 07:06:08 -070012395static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012396{
12397 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012398 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012399
12400 /* Is there platform-specific watermark information to calculate? */
12401 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012402 return dev_priv->display.compute_global_watermarks(state);
12403
12404 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012405}
12406
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012407/**
12408 * intel_atomic_check - validate state object
12409 * @dev: drm device
12410 * @state: state to validate
12411 */
12412static int intel_atomic_check(struct drm_device *dev,
12413 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012414{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012415 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012416 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012417 struct drm_crtc *crtc;
12418 struct drm_crtc_state *crtc_state;
12419 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012420 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012421
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012422 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012423 if (ret)
12424 return ret;
12425
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012426 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012427 struct intel_crtc_state *pipe_config =
12428 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012429
12430 /* Catch I915_MODE_FLAG_INHERITED */
12431 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12432 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012433
Daniel Vetter26495482015-07-15 14:15:52 +020012434 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012435 continue;
12436
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012437 if (!crtc_state->enable) {
12438 any_ms = true;
12439 continue;
12440 }
12441
Daniel Vetter26495482015-07-15 14:15:52 +020012442 /* FIXME: For only active_changed we shouldn't need to do any
12443 * state recomputation at all. */
12444
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012445 ret = drm_atomic_add_affected_connectors(state, crtc);
12446 if (ret)
12447 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012448
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012449 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012450 if (ret) {
12451 intel_dump_pipe_config(to_intel_crtc(crtc),
12452 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012453 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012454 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012455
Jani Nikula73831232015-11-19 10:26:30 +020012456 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012457 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012458 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012459 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012460 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012461 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012462 }
12463
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012464 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012465 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012466
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012467 ret = drm_atomic_add_affected_planes(state, crtc);
12468 if (ret)
12469 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012470
Daniel Vetter26495482015-07-15 14:15:52 +020012471 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12472 needs_modeset(crtc_state) ?
12473 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012474 }
12475
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012476 if (any_ms) {
12477 ret = intel_modeset_checks(state);
12478
12479 if (ret)
12480 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012481 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012482 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012483 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012484
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012485 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012486 if (ret)
12487 return ret;
12488
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012489 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012490 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012491}
12492
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012493static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012494 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012495{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012496 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012497 struct drm_crtc_state *crtc_state;
12498 struct drm_crtc *crtc;
12499 int i, ret;
12500
Daniel Vetter5a21b662016-05-24 17:13:53 +020012501 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12502 if (state->legacy_cursor_update)
12503 continue;
12504
12505 ret = intel_crtc_wait_for_pending_flips(crtc);
12506 if (ret)
12507 return ret;
12508
12509 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12510 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012511 }
12512
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012513 ret = mutex_lock_interruptible(&dev->struct_mutex);
12514 if (ret)
12515 return ret;
12516
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012517 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012518 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012519
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012520 return ret;
12521}
12522
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012523u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12524{
12525 struct drm_device *dev = crtc->base.dev;
12526
12527 if (!dev->max_vblank_count)
12528 return drm_accurate_vblank_count(&crtc->base);
12529
12530 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12531}
12532
Daniel Vetter5a21b662016-05-24 17:13:53 +020012533static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12534 struct drm_i915_private *dev_priv,
12535 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012536{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012537 unsigned last_vblank_count[I915_MAX_PIPES];
12538 enum pipe pipe;
12539 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012540
Daniel Vetter5a21b662016-05-24 17:13:53 +020012541 if (!crtc_mask)
12542 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012543
Daniel Vetter5a21b662016-05-24 17:13:53 +020012544 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012545 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12546 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012547
Daniel Vetter5a21b662016-05-24 17:13:53 +020012548 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012549 continue;
12550
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012551 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012552 if (WARN_ON(ret != 0)) {
12553 crtc_mask &= ~(1 << pipe);
12554 continue;
12555 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012556
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012557 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012558 }
12559
12560 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012561 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12562 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012563 long lret;
12564
12565 if (!((1 << pipe) & crtc_mask))
12566 continue;
12567
12568 lret = wait_event_timeout(dev->vblank[pipe].queue,
12569 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012570 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012571 msecs_to_jiffies(50));
12572
12573 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12574
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012575 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012576 }
12577}
12578
Daniel Vetter5a21b662016-05-24 17:13:53 +020012579static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012580{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012581 /* fb updated, need to unpin old fb */
12582 if (crtc_state->fb_changed)
12583 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012584
Daniel Vetter5a21b662016-05-24 17:13:53 +020012585 /* wm changes, need vblank before final wm's */
12586 if (crtc_state->update_wm_post)
12587 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012588
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012589 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012590 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012591
Daniel Vetter5a21b662016-05-24 17:13:53 +020012592 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012593}
12594
Lyude896e5bb2016-08-24 07:48:09 +020012595static void intel_update_crtc(struct drm_crtc *crtc,
12596 struct drm_atomic_state *state,
12597 struct drm_crtc_state *old_crtc_state,
12598 unsigned int *crtc_vblank_mask)
12599{
12600 struct drm_device *dev = crtc->dev;
12601 struct drm_i915_private *dev_priv = to_i915(dev);
12602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12603 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
12604 bool modeset = needs_modeset(crtc->state);
12605
12606 if (modeset) {
12607 update_scanline_offset(intel_crtc);
12608 dev_priv->display.crtc_enable(pipe_config, state);
12609 } else {
12610 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
12611 }
12612
12613 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12614 intel_fbc_enable(
12615 intel_crtc, pipe_config,
12616 to_intel_plane_state(crtc->primary->state));
12617 }
12618
12619 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12620
12621 if (needs_vblank_wait(pipe_config))
12622 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12623}
12624
12625static void intel_update_crtcs(struct drm_atomic_state *state,
12626 unsigned int *crtc_vblank_mask)
12627{
12628 struct drm_crtc *crtc;
12629 struct drm_crtc_state *old_crtc_state;
12630 int i;
12631
12632 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12633 if (!crtc->state->active)
12634 continue;
12635
12636 intel_update_crtc(crtc, state, old_crtc_state,
12637 crtc_vblank_mask);
12638 }
12639}
12640
Lyude27082492016-08-24 07:48:10 +020012641static void skl_update_crtcs(struct drm_atomic_state *state,
12642 unsigned int *crtc_vblank_mask)
12643{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012644 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012645 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12646 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012647 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020012648 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012649 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012650 unsigned int updated = 0;
12651 bool progress;
12652 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012653 int i;
12654
12655 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12656
12657 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
12658 /* ignore allocations for crtc's that have been turned off. */
12659 if (crtc->state->active)
12660 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012661
12662 /*
12663 * Whenever the number of active pipes changes, we need to make sure we
12664 * update the pipes in the right order so that their ddb allocations
12665 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12666 * cause pipe underruns and other bad stuff.
12667 */
12668 do {
Lyude27082492016-08-24 07:48:10 +020012669 progress = false;
12670
12671 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12672 bool vbl_wait = false;
12673 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012674
12675 intel_crtc = to_intel_crtc(crtc);
12676 cstate = to_intel_crtc_state(crtc->state);
12677 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012678
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012679 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012680 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012681
12682 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012683 continue;
12684
12685 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012686 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012687
12688 /*
12689 * If this is an already active pipe, it's DDB changed,
12690 * and this isn't the last pipe that needs updating
12691 * then we need to wait for a vblank to pass for the
12692 * new ddb allocation to take effect.
12693 */
Lyudece0ba282016-09-15 10:46:35 -040012694 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012695 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020012696 !crtc->state->active_changed &&
12697 intel_state->wm_results.dirty_pipes != updated)
12698 vbl_wait = true;
12699
12700 intel_update_crtc(crtc, state, old_crtc_state,
12701 crtc_vblank_mask);
12702
12703 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012704 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012705
12706 progress = true;
12707 }
12708 } while (progress);
12709}
12710
Chris Wilsonba318c62017-02-02 20:47:41 +000012711static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12712{
12713 struct intel_atomic_state *state, *next;
12714 struct llist_node *freed;
12715
12716 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12717 llist_for_each_entry_safe(state, next, freed, freed)
12718 drm_atomic_state_put(&state->base);
12719}
12720
12721static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12722{
12723 struct drm_i915_private *dev_priv =
12724 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12725
12726 intel_atomic_helper_free_state(dev_priv);
12727}
12728
Daniel Vetter94f05022016-06-14 18:01:00 +020012729static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012730{
Daniel Vetter94f05022016-06-14 18:01:00 +020012731 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012732 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012733 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012734 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012735 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012736 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012737 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012738 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012739 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012740 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012741
Daniel Vetterea0000f2016-06-13 16:13:46 +020012742 drm_atomic_helper_wait_for_dependencies(state);
12743
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012744 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012745 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012746
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012747 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12749
Daniel Vetter5a21b662016-05-24 17:13:53 +020012750 if (needs_modeset(crtc->state) ||
12751 to_intel_crtc_state(crtc->state)->update_pipe) {
12752 hw_check = true;
12753
12754 put_domains[to_intel_crtc(crtc)->pipe] =
12755 modeset_get_crtc_power_domains(crtc,
12756 to_intel_crtc_state(crtc->state));
12757 }
12758
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012759 if (!needs_modeset(crtc->state))
12760 continue;
12761
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012762 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012763
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012764 if (old_crtc_state->active) {
12765 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012766 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012767 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012768 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012769 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012770
12771 /*
12772 * Underruns don't always raise
12773 * interrupts, so check manually.
12774 */
12775 intel_check_cpu_fifo_underruns(dev_priv);
12776 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012777
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012778 if (!crtc->state->active) {
12779 /*
12780 * Make sure we don't call initial_watermarks
12781 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012782 *
12783 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012784 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012785 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012786 dev_priv->display.initial_watermarks(intel_state,
12787 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012788 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012789 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012790 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012791
Daniel Vetterea9d7582012-07-10 10:42:52 +020012792 /* Only after disabling all output pipelines that will be changed can we
12793 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012794 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012795
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012796 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012797 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012798
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012799 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012800
Lyude656d1b82016-08-17 15:55:54 -040012801 /*
12802 * SKL workaround: bspec recommends we disable the SAGV when we
12803 * have more then one pipe enabled
12804 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012805 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012806 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012807
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012808 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012809 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012810
Lyude896e5bb2016-08-24 07:48:09 +020012811 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012812 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020012813 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012814
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012815 /* Complete events for now disable pipes here. */
12816 if (modeset && !crtc->state->active && crtc->state->event) {
12817 spin_lock_irq(&dev->event_lock);
12818 drm_crtc_send_vblank_event(crtc, crtc->state->event);
12819 spin_unlock_irq(&dev->event_lock);
12820
12821 crtc->state->event = NULL;
12822 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012823 }
12824
Lyude896e5bb2016-08-24 07:48:09 +020012825 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12826 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12827
Daniel Vetter94f05022016-06-14 18:01:00 +020012828 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12829 * already, but still need the state for the delayed optimization. To
12830 * fix this:
12831 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12832 * - schedule that vblank worker _before_ calling hw_done
12833 * - at the start of commit_tail, cancel it _synchrously
12834 * - switch over to the vblank wait helper in the core after that since
12835 * we don't need out special handling any more.
12836 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012837 if (!state->legacy_cursor_update)
12838 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12839
12840 /*
12841 * Now that the vblank has passed, we can go ahead and program the
12842 * optimal watermarks on platforms that need two-step watermark
12843 * programming.
12844 *
12845 * TODO: Move this (and other cleanup) to an async worker eventually.
12846 */
12847 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12848 intel_cstate = to_intel_crtc_state(crtc->state);
12849
12850 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012851 dev_priv->display.optimize_watermarks(intel_state,
12852 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012853 }
12854
12855 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12856 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12857
12858 if (put_domains[i])
12859 modeset_put_power_domains(dev_priv, put_domains[i]);
12860
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012861 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012862 }
12863
Paulo Zanoni56feca92016-09-22 18:00:28 -030012864 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012865 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012866
Daniel Vetter94f05022016-06-14 18:01:00 +020012867 drm_atomic_helper_commit_hw_done(state);
12868
Daniel Vetter5a21b662016-05-24 17:13:53 +020012869 if (intel_state->modeset)
12870 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12871
12872 mutex_lock(&dev->struct_mutex);
12873 drm_atomic_helper_cleanup_planes(dev, state);
12874 mutex_unlock(&dev->struct_mutex);
12875
Daniel Vetterea0000f2016-06-13 16:13:46 +020012876 drm_atomic_helper_commit_cleanup_done(state);
12877
Chris Wilson08536952016-10-14 13:18:18 +010012878 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012879
Mika Kuoppala75714942015-12-16 09:26:48 +020012880 /* As one of the primary mmio accessors, KMS has a high likelihood
12881 * of triggering bugs in unclaimed access. After we finish
12882 * modesetting, see if an error has been flagged, and if so
12883 * enable debugging for the next modeset - and hope we catch
12884 * the culprit.
12885 *
12886 * XXX note that we assume display power is on at this point.
12887 * This might hold true now but we need to add pm helper to check
12888 * unclaimed only when the hardware is on, as atomic commits
12889 * can happen also when the device is completely off.
12890 */
12891 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012892
12893 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012894}
12895
12896static void intel_atomic_commit_work(struct work_struct *work)
12897{
Chris Wilsonc004a902016-10-28 13:58:45 +010012898 struct drm_atomic_state *state =
12899 container_of(work, struct drm_atomic_state, commit_work);
12900
Daniel Vetter94f05022016-06-14 18:01:00 +020012901 intel_atomic_commit_tail(state);
12902}
12903
Chris Wilsonc004a902016-10-28 13:58:45 +010012904static int __i915_sw_fence_call
12905intel_atomic_commit_ready(struct i915_sw_fence *fence,
12906 enum i915_sw_fence_notify notify)
12907{
12908 struct intel_atomic_state *state =
12909 container_of(fence, struct intel_atomic_state, commit_ready);
12910
12911 switch (notify) {
12912 case FENCE_COMPLETE:
12913 if (state->base.commit_work.func)
12914 queue_work(system_unbound_wq, &state->base.commit_work);
12915 break;
12916
12917 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012918 {
12919 struct intel_atomic_helper *helper =
12920 &to_i915(state->base.dev)->atomic_helper;
12921
12922 if (llist_add(&state->freed, &helper->free_list))
12923 schedule_work(&helper->free_work);
12924 break;
12925 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012926 }
12927
12928 return NOTIFY_DONE;
12929}
12930
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012931static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12932{
12933 struct drm_plane_state *old_plane_state;
12934 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012935 int i;
12936
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012937 for_each_plane_in_state(state, plane, old_plane_state, i)
12938 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
12939 intel_fb_obj(plane->state->fb),
12940 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012941}
12942
Daniel Vetter94f05022016-06-14 18:01:00 +020012943/**
12944 * intel_atomic_commit - commit validated state object
12945 * @dev: DRM device
12946 * @state: the top-level driver state object
12947 * @nonblock: nonblocking commit
12948 *
12949 * This function commits a top-level state object that has been validated
12950 * with drm_atomic_helper_check().
12951 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012952 * RETURNS
12953 * Zero for success or -errno.
12954 */
12955static int intel_atomic_commit(struct drm_device *dev,
12956 struct drm_atomic_state *state,
12957 bool nonblock)
12958{
12959 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012960 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012961 int ret = 0;
12962
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020012963 /*
12964 * The intel_legacy_cursor_update() fast path takes care
12965 * of avoiding the vblank waits for simple cursor
12966 * movement and flips. For cursor on/off and size changes,
12967 * we want to perform the vblank waits so that watermark
12968 * updates happen during the correct frames. Gen9+ have
12969 * double buffered watermarks and so shouldn't need this.
12970 */
12971 if (INTEL_GEN(dev_priv) < 9)
12972 state->legacy_cursor_update = false;
12973
Daniel Vetter94f05022016-06-14 18:01:00 +020012974 ret = drm_atomic_helper_setup_commit(state, nonblock);
12975 if (ret)
12976 return ret;
12977
Chris Wilsonc004a902016-10-28 13:58:45 +010012978 drm_atomic_state_get(state);
12979 i915_sw_fence_init(&intel_state->commit_ready,
12980 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012981
Chris Wilsond07f0e52016-10-28 13:58:44 +010012982 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012983 if (ret) {
12984 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010012985 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012986 return ret;
12987 }
12988
12989 drm_atomic_helper_swap_state(state, true);
12990 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012991 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012992 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012993
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012994 if (intel_state->modeset) {
12995 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
12996 sizeof(intel_state->min_pixclk));
12997 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012998 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12999 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013000 }
13001
Chris Wilson08536952016-10-14 13:18:18 +010013002 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013003 INIT_WORK(&state->commit_work,
13004 nonblock ? intel_atomic_commit_work : NULL);
13005
13006 i915_sw_fence_commit(&intel_state->commit_ready);
13007 if (!nonblock) {
13008 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013009 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013010 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013011
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013012 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013013}
13014
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013015void intel_crtc_restore_mode(struct drm_crtc *crtc)
13016{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013017 struct drm_device *dev = crtc->dev;
13018 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013019 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013020 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013021
13022 state = drm_atomic_state_alloc(dev);
13023 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013024 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13025 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013026 return;
13027 }
13028
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013029 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013030
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013031retry:
13032 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13033 ret = PTR_ERR_OR_ZERO(crtc_state);
13034 if (!ret) {
13035 if (!crtc_state->active)
13036 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013037
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013038 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013039 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013040 }
13041
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013042 if (ret == -EDEADLK) {
13043 drm_atomic_state_clear(state);
13044 drm_modeset_backoff(state->acquire_ctx);
13045 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013046 }
13047
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013048out:
Chris Wilson08536952016-10-14 13:18:18 +010013049 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013050}
13051
Bob Paauwea8784872016-07-15 14:59:02 +010013052/*
13053 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13054 * drm_atomic_helper_legacy_gamma_set() directly.
13055 */
13056static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13057 u16 *red, u16 *green, u16 *blue,
13058 uint32_t size)
13059{
13060 struct drm_device *dev = crtc->dev;
13061 struct drm_mode_config *config = &dev->mode_config;
13062 struct drm_crtc_state *state;
13063 int ret;
13064
13065 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13066 if (ret)
13067 return ret;
13068
13069 /*
13070 * Make sure we update the legacy properties so this works when
13071 * atomic is not enabled.
13072 */
13073
13074 state = crtc->state;
13075
13076 drm_object_property_set_value(&crtc->base,
13077 config->degamma_lut_property,
13078 (state->degamma_lut) ?
13079 state->degamma_lut->base.id : 0);
13080
13081 drm_object_property_set_value(&crtc->base,
13082 config->ctm_property,
13083 (state->ctm) ?
13084 state->ctm->base.id : 0);
13085
13086 drm_object_property_set_value(&crtc->base,
13087 config->gamma_lut_property,
13088 (state->gamma_lut) ?
13089 state->gamma_lut->base.id : 0);
13090
13091 return 0;
13092}
13093
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013094static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013095 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013096 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013097 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013098 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013099 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013100 .atomic_duplicate_state = intel_crtc_duplicate_state,
13101 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013102 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013103};
13104
Matt Roper6beb8c232014-12-01 15:40:14 -080013105/**
13106 * intel_prepare_plane_fb - Prepare fb for usage on plane
13107 * @plane: drm plane to prepare for
13108 * @fb: framebuffer to prepare for presentation
13109 *
13110 * Prepares a framebuffer for usage on a display plane. Generally this
13111 * involves pinning the underlying object and updating the frontbuffer tracking
13112 * bits. Some older platforms need special physical address handling for
13113 * cursor planes.
13114 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013115 * Must be called with struct_mutex held.
13116 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013117 * Returns 0 on success, negative error code on failure.
13118 */
13119int
13120intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013121 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013122{
Chris Wilsonc004a902016-10-28 13:58:45 +010013123 struct intel_atomic_state *intel_state =
13124 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013125 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013126 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013127 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013128 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013129 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013130
Chris Wilson57822dc2017-02-22 11:40:48 +000013131 if (obj) {
13132 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13133 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13134 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13135
13136 ret = i915_gem_object_attach_phys(obj, align);
13137 if (ret) {
13138 DRM_DEBUG_KMS("failed to attach phys object\n");
13139 return ret;
13140 }
13141 } else {
13142 struct i915_vma *vma;
13143
13144 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13145 if (IS_ERR(vma)) {
13146 DRM_DEBUG_KMS("failed to pin object\n");
13147 return PTR_ERR(vma);
13148 }
13149
13150 to_intel_plane_state(new_state)->vma = vma;
13151 }
13152 }
13153
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013154 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013155 return 0;
13156
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013157 if (old_obj) {
13158 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013159 drm_atomic_get_existing_crtc_state(new_state->state,
13160 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013161
13162 /* Big Hammer, we also need to ensure that any pending
13163 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13164 * current scanout is retired before unpinning the old
13165 * framebuffer. Note that we rely on userspace rendering
13166 * into the buffer attached to the pipe they are waiting
13167 * on. If not, userspace generates a GPU hang with IPEHR
13168 * point to the MI_WAIT_FOR_EVENT.
13169 *
13170 * This should only fail upon a hung GPU, in which case we
13171 * can safely continue.
13172 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013173 if (needs_modeset(crtc_state)) {
13174 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13175 old_obj->resv, NULL,
13176 false, 0,
13177 GFP_KERNEL);
13178 if (ret < 0)
13179 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013180 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013181 }
13182
Chris Wilsonc004a902016-10-28 13:58:45 +010013183 if (new_state->fence) { /* explicit fencing */
13184 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13185 new_state->fence,
13186 I915_FENCE_TIMEOUT,
13187 GFP_KERNEL);
13188 if (ret < 0)
13189 return ret;
13190 }
13191
Chris Wilsonc37efb92016-06-17 08:28:47 +010013192 if (!obj)
13193 return 0;
13194
Chris Wilsonc004a902016-10-28 13:58:45 +010013195 if (!new_state->fence) { /* implicit fencing */
13196 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13197 obj->resv, NULL,
13198 false, I915_FENCE_TIMEOUT,
13199 GFP_KERNEL);
13200 if (ret < 0)
13201 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013202
13203 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013204 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013205
Chris Wilsond07f0e52016-10-28 13:58:44 +010013206 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013207}
13208
Matt Roper38f3ce32014-12-02 07:45:25 -080013209/**
13210 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13211 * @plane: drm plane to clean up for
13212 * @fb: old framebuffer that was on plane
13213 *
13214 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013215 *
13216 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013217 */
13218void
13219intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013220 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013221{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013222 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013223
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013224 /* Should only be called after a successful intel_prepare_plane_fb()! */
13225 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13226 if (vma)
13227 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013228}
13229
Chandra Konduru6156a452015-04-27 13:48:39 -070013230int
13231skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13232{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013233 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013234 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013235 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013236
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013237 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013238 return DRM_PLANE_HELPER_NO_SCALING;
13239
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013240 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013241
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013242 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13243 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13244
13245 if (IS_GEMINILAKE(dev_priv))
13246 max_dotclk *= 2;
13247
13248 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013249 return DRM_PLANE_HELPER_NO_SCALING;
13250
13251 /*
13252 * skl max scale is lower of:
13253 * close to 3 but not 3, -1 is for that purpose
13254 * or
13255 * cdclk/crtc_clock
13256 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013257 max_scale = min((1 << 16) * 3 - 1,
13258 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013259
13260 return max_scale;
13261}
13262
Matt Roper465c1202014-05-29 08:06:54 -070013263static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013264intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013265 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013266 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013267{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013268 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013269 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013270 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013271 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13272 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013273 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013274
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013275 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013276 /* use scaler when colorkey is not required */
13277 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13278 min_scale = 1;
13279 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13280 }
Sonika Jindald8106362015-04-10 14:37:28 +053013281 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013282 }
Sonika Jindald8106362015-04-10 14:37:28 +053013283
Daniel Vettercc926382016-08-15 10:41:47 +020013284 ret = drm_plane_helper_check_state(&state->base,
13285 &state->clip,
13286 min_scale, max_scale,
13287 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013288 if (ret)
13289 return ret;
13290
Daniel Vettercc926382016-08-15 10:41:47 +020013291 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013292 return 0;
13293
13294 if (INTEL_GEN(dev_priv) >= 9) {
13295 ret = skl_check_plane_surface(state);
13296 if (ret)
13297 return ret;
13298 }
13299
13300 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013301}
13302
Daniel Vetter5a21b662016-05-24 17:13:53 +020013303static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13304 struct drm_crtc_state *old_crtc_state)
13305{
13306 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013307 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013309 struct intel_crtc_state *intel_cstate =
13310 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013311 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013312 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013313 struct intel_atomic_state *old_intel_state =
13314 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013315 bool modeset = needs_modeset(crtc->state);
13316
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013317 if (!modeset &&
13318 (intel_cstate->base.color_mgmt_changed ||
13319 intel_cstate->update_pipe)) {
13320 intel_color_set_csc(crtc->state);
13321 intel_color_load_luts(crtc->state);
13322 }
13323
Daniel Vetter5a21b662016-05-24 17:13:53 +020013324 /* Perform vblank evasion around commit operation */
13325 intel_pipe_update_start(intel_crtc);
13326
13327 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013328 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013329
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013330 if (intel_cstate->update_pipe)
13331 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13332 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013333 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013334
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013335out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013336 if (dev_priv->display.atomic_update_watermarks)
13337 dev_priv->display.atomic_update_watermarks(old_intel_state,
13338 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013339}
13340
13341static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13342 struct drm_crtc_state *old_crtc_state)
13343{
13344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13345
13346 intel_pipe_update_end(intel_crtc, NULL);
13347}
13348
Matt Ropercf4c7c12014-12-04 10:27:42 -080013349/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013350 * intel_plane_destroy - destroy a plane
13351 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013352 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013353 * Common destruction function for all types of planes (primary, cursor,
13354 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013355 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013356void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013357{
Matt Roper465c1202014-05-29 08:06:54 -070013358 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013359 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013360}
13361
Matt Roper65a3fea2015-01-21 16:35:42 -080013362const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013363 .update_plane = drm_atomic_helper_update_plane,
13364 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013365 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013366 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013367 .atomic_get_property = intel_plane_atomic_get_property,
13368 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013369 .atomic_duplicate_state = intel_plane_duplicate_state,
13370 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013371};
13372
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013373static int
13374intel_legacy_cursor_update(struct drm_plane *plane,
13375 struct drm_crtc *crtc,
13376 struct drm_framebuffer *fb,
13377 int crtc_x, int crtc_y,
13378 unsigned int crtc_w, unsigned int crtc_h,
13379 uint32_t src_x, uint32_t src_y,
13380 uint32_t src_w, uint32_t src_h)
13381{
13382 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13383 int ret;
13384 struct drm_plane_state *old_plane_state, *new_plane_state;
13385 struct intel_plane *intel_plane = to_intel_plane(plane);
13386 struct drm_framebuffer *old_fb;
13387 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013388 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013389
13390 /*
13391 * When crtc is inactive or there is a modeset pending,
13392 * wait for it to complete in the slowpath
13393 */
13394 if (!crtc_state->active || needs_modeset(crtc_state) ||
13395 to_intel_crtc_state(crtc_state)->update_pipe)
13396 goto slow;
13397
13398 old_plane_state = plane->state;
13399
13400 /*
13401 * If any parameters change that may affect watermarks,
13402 * take the slowpath. Only changing fb or position should be
13403 * in the fastpath.
13404 */
13405 if (old_plane_state->crtc != crtc ||
13406 old_plane_state->src_w != src_w ||
13407 old_plane_state->src_h != src_h ||
13408 old_plane_state->crtc_w != crtc_w ||
13409 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013410 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013411 goto slow;
13412
13413 new_plane_state = intel_plane_duplicate_state(plane);
13414 if (!new_plane_state)
13415 return -ENOMEM;
13416
13417 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13418
13419 new_plane_state->src_x = src_x;
13420 new_plane_state->src_y = src_y;
13421 new_plane_state->src_w = src_w;
13422 new_plane_state->src_h = src_h;
13423 new_plane_state->crtc_x = crtc_x;
13424 new_plane_state->crtc_y = crtc_y;
13425 new_plane_state->crtc_w = crtc_w;
13426 new_plane_state->crtc_h = crtc_h;
13427
13428 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13429 to_intel_plane_state(new_plane_state));
13430 if (ret)
13431 goto out_free;
13432
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013433 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13434 if (ret)
13435 goto out_free;
13436
13437 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13438 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13439
13440 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13441 if (ret) {
13442 DRM_DEBUG_KMS("failed to attach phys object\n");
13443 goto out_unlock;
13444 }
13445 } else {
13446 struct i915_vma *vma;
13447
13448 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13449 if (IS_ERR(vma)) {
13450 DRM_DEBUG_KMS("failed to pin object\n");
13451
13452 ret = PTR_ERR(vma);
13453 goto out_unlock;
13454 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013455
13456 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013457 }
13458
13459 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013460 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013461
13462 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13463 intel_plane->frontbuffer_bit);
13464
13465 /* Swap plane state */
13466 new_plane_state->fence = old_plane_state->fence;
13467 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13468 new_plane_state->fence = NULL;
13469 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013470 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013471
Ville Syrjälä72259532017-03-02 19:15:05 +020013472 if (plane->state->visible) {
13473 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013474 intel_plane->update_plane(plane,
13475 to_intel_crtc_state(crtc->state),
13476 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013477 } else {
13478 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013479 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013480 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013481
13482 intel_cleanup_plane_fb(plane, new_plane_state);
13483
13484out_unlock:
13485 mutex_unlock(&dev_priv->drm.struct_mutex);
13486out_free:
13487 intel_plane_destroy_state(plane, new_plane_state);
13488 return ret;
13489
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013490slow:
13491 return drm_atomic_helper_update_plane(plane, crtc, fb,
13492 crtc_x, crtc_y, crtc_w, crtc_h,
13493 src_x, src_y, src_w, src_h);
13494}
13495
13496static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13497 .update_plane = intel_legacy_cursor_update,
13498 .disable_plane = drm_atomic_helper_disable_plane,
13499 .destroy = intel_plane_destroy,
13500 .set_property = drm_atomic_helper_plane_set_property,
13501 .atomic_get_property = intel_plane_atomic_get_property,
13502 .atomic_set_property = intel_plane_atomic_set_property,
13503 .atomic_duplicate_state = intel_plane_duplicate_state,
13504 .atomic_destroy_state = intel_plane_destroy_state,
13505};
13506
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013507static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013508intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013509{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013510 struct intel_plane *primary = NULL;
13511 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013512 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013513 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013514 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013515 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013516
13517 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013518 if (!primary) {
13519 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013520 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013521 }
Matt Roper465c1202014-05-29 08:06:54 -070013522
Matt Roper8e7d6882015-01-21 16:35:41 -080013523 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013524 if (!state) {
13525 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013526 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013527 }
13528
Matt Roper8e7d6882015-01-21 16:35:41 -080013529 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013530
Matt Roper465c1202014-05-29 08:06:54 -070013531 primary->can_scale = false;
13532 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013533 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013534 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013535 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013536 }
Matt Roper465c1202014-05-29 08:06:54 -070013537 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013538 /*
13539 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13540 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13541 */
13542 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13543 primary->plane = (enum plane) !pipe;
13544 else
13545 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013546 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013547 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013548 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013549
Ville Syrjälä580503c2016-10-31 22:37:00 +020013550 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013551 intel_primary_formats = skl_primary_formats;
13552 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013553
13554 primary->update_plane = skylake_update_primary_plane;
13555 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013556 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013557 intel_primary_formats = i965_primary_formats;
13558 num_formats = ARRAY_SIZE(i965_primary_formats);
13559
13560 primary->update_plane = ironlake_update_primary_plane;
13561 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013562 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013563 intel_primary_formats = i965_primary_formats;
13564 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013565
13566 primary->update_plane = i9xx_update_primary_plane;
13567 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013568 } else {
13569 intel_primary_formats = i8xx_primary_formats;
13570 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013571
13572 primary->update_plane = i9xx_update_primary_plane;
13573 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013574 }
13575
Ville Syrjälä580503c2016-10-31 22:37:00 +020013576 if (INTEL_GEN(dev_priv) >= 9)
13577 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13578 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013579 intel_primary_formats, num_formats,
13580 DRM_PLANE_TYPE_PRIMARY,
13581 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013582 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013583 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13584 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013585 intel_primary_formats, num_formats,
13586 DRM_PLANE_TYPE_PRIMARY,
13587 "primary %c", pipe_name(pipe));
13588 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013589 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13590 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013591 intel_primary_formats, num_formats,
13592 DRM_PLANE_TYPE_PRIMARY,
13593 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013594 if (ret)
13595 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013596
Dave Airlie5481e272016-10-25 16:36:13 +100013597 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013598 supported_rotations =
13599 DRM_ROTATE_0 | DRM_ROTATE_90 |
13600 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013601 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13602 supported_rotations =
13603 DRM_ROTATE_0 | DRM_ROTATE_180 |
13604 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013605 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013606 supported_rotations =
13607 DRM_ROTATE_0 | DRM_ROTATE_180;
13608 } else {
13609 supported_rotations = DRM_ROTATE_0;
13610 }
13611
Dave Airlie5481e272016-10-25 16:36:13 +100013612 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013613 drm_plane_create_rotation_property(&primary->base,
13614 DRM_ROTATE_0,
13615 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013616
Matt Roperea2c67b2014-12-23 10:41:52 -080013617 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13618
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013619 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013620
13621fail:
13622 kfree(state);
13623 kfree(primary);
13624
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013625 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013626}
13627
Matt Roper3d7d6512014-06-10 08:28:13 -070013628static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013629intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013630 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013631 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013632{
Matt Roper2b875c22014-12-01 15:40:13 -080013633 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013634 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013635 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013636 unsigned stride;
13637 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013638
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013639 ret = drm_plane_helper_check_state(&state->base,
13640 &state->clip,
13641 DRM_PLANE_HELPER_NO_SCALING,
13642 DRM_PLANE_HELPER_NO_SCALING,
13643 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013644 if (ret)
13645 return ret;
13646
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013647 /* if we want to turn off the cursor ignore width and height */
13648 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013649 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013650
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013651 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013652 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13653 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013654 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13655 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013656 return -EINVAL;
13657 }
13658
Matt Roperea2c67b2014-12-23 10:41:52 -080013659 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13660 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013661 DRM_DEBUG_KMS("buffer is too small\n");
13662 return -ENOMEM;
13663 }
13664
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013665 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013666 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013667 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013669
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013670 /*
13671 * There's something wrong with the cursor on CHV pipe C.
13672 * If it straddles the left edge of the screen then
13673 * moving it away from the edge or disabling it often
13674 * results in a pipe underrun, and often that can lead to
13675 * dead pipe (constant underrun reported, and it scans
13676 * out just a solid color). To recover from that, the
13677 * display power well must be turned off and on again.
13678 * Refuse the put the cursor into that compromised position.
13679 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013680 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013681 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013682 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13683 return -EINVAL;
13684 }
13685
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013686 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013687}
13688
Matt Roperf4a2cf22014-12-01 15:40:12 -080013689static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013690intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013691 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013692{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13694
13695 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013696 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013697}
13698
13699static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013700intel_update_cursor_plane(struct drm_plane *plane,
13701 const struct intel_crtc_state *crtc_state,
13702 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013703{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013704 struct drm_crtc *crtc = crtc_state->base.crtc;
13705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013706 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013707 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013708 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013709
Matt Roperf4a2cf22014-12-01 15:40:12 -080013710 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013711 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013712 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013713 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013714 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013715 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013716
Gustavo Padovana912f122014-12-01 15:40:10 -080013717 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013718 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013719}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013720
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013721static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013722intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013723{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013724 struct intel_plane *cursor = NULL;
13725 struct intel_plane_state *state = NULL;
13726 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013727
13728 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013729 if (!cursor) {
13730 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013731 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013732 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013733
Matt Roper8e7d6882015-01-21 16:35:41 -080013734 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013735 if (!state) {
13736 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013737 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013738 }
13739
Matt Roper8e7d6882015-01-21 16:35:41 -080013740 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013741
Matt Roper3d7d6512014-06-10 08:28:13 -070013742 cursor->can_scale = false;
13743 cursor->max_downscale = 1;
13744 cursor->pipe = pipe;
13745 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013746 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013747 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013748 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013749 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013750 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013751
Ville Syrjälä580503c2016-10-31 22:37:00 +020013752 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013753 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013754 intel_cursor_formats,
13755 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013756 DRM_PLANE_TYPE_CURSOR,
13757 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013758 if (ret)
13759 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013760
Dave Airlie5481e272016-10-25 16:36:13 +100013761 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013762 drm_plane_create_rotation_property(&cursor->base,
13763 DRM_ROTATE_0,
13764 DRM_ROTATE_0 |
13765 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013766
Ville Syrjälä580503c2016-10-31 22:37:00 +020013767 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013768 state->scaler_id = -1;
13769
Matt Roperea2c67b2014-12-23 10:41:52 -080013770 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13771
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013772 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013773
13774fail:
13775 kfree(state);
13776 kfree(cursor);
13777
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013778 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013779}
13780
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013781static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13782 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013783{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013784 struct intel_crtc_scaler_state *scaler_state =
13785 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013786 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013787 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013788
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013789 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13790 if (!crtc->num_scalers)
13791 return;
13792
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013793 for (i = 0; i < crtc->num_scalers; i++) {
13794 struct intel_scaler *scaler = &scaler_state->scalers[i];
13795
13796 scaler->in_use = 0;
13797 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013798 }
13799
13800 scaler_state->scaler_id = -1;
13801}
13802
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013803static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013804{
13805 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013806 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013807 struct intel_plane *primary = NULL;
13808 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013809 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013810
Daniel Vetter955382f2013-09-19 14:05:45 +020013811 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013812 if (!intel_crtc)
13813 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013814
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013815 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013816 if (!crtc_state) {
13817 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013818 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013819 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013820 intel_crtc->config = crtc_state;
13821 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013822 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013823
Ville Syrjälä580503c2016-10-31 22:37:00 +020013824 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013825 if (IS_ERR(primary)) {
13826 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013827 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013828 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013829 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013830
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013831 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013832 struct intel_plane *plane;
13833
Ville Syrjälä580503c2016-10-31 22:37:00 +020013834 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013835 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013836 ret = PTR_ERR(plane);
13837 goto fail;
13838 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013839 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013840 }
13841
Ville Syrjälä580503c2016-10-31 22:37:00 +020013842 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013843 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013844 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013845 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013846 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013847 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013848
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013849 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013850 &primary->base, &cursor->base,
13851 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013852 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013853 if (ret)
13854 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013855
Jesse Barnes80824002009-09-10 15:28:06 -070013856 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013857 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013858
Chris Wilson4b0e3332014-05-30 16:35:26 +030013859 intel_crtc->cursor_base = ~0;
13860 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013861 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013862
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013863 /* initialize shared scalers */
13864 intel_crtc_init_scalers(intel_crtc, crtc_state);
13865
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013866 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13867 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013868 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13869 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013870
Jesse Barnes79e53942008-11-07 14:24:08 -080013871 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013872
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013873 intel_color_init(&intel_crtc->base);
13874
Daniel Vetter87b6b102014-05-15 15:33:46 +020013875 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013876
13877 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013878
13879fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013880 /*
13881 * drm_mode_config_cleanup() will free up any
13882 * crtcs/planes already initialized.
13883 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013884 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013885 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013886
13887 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013888}
13889
Jesse Barnes752aa882013-10-31 18:55:49 +020013890enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13891{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013892 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013893
Rob Clark51fd3712013-11-19 12:10:12 -050013894 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013895
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013896 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013897 return INVALID_PIPE;
13898
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013899 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013900}
13901
Carl Worth08d7b3d2009-04-29 14:43:54 -070013902int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013903 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013904{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013905 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013906 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013907 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013908
Rob Clark7707e652014-07-17 23:30:04 -040013909 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013910 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013911 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013912
Rob Clark7707e652014-07-17 23:30:04 -040013913 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013914 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013915
Daniel Vetterc05422d2009-08-11 16:05:30 +020013916 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013917}
13918
Daniel Vetter66a92782012-07-12 20:08:18 +020013919static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013920{
Daniel Vetter66a92782012-07-12 20:08:18 +020013921 struct drm_device *dev = encoder->base.dev;
13922 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013923 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013924 int entry = 0;
13925
Damien Lespiaub2784e12014-08-05 11:29:37 +010013926 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013927 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013928 index_mask |= (1 << entry);
13929
Jesse Barnes79e53942008-11-07 14:24:08 -080013930 entry++;
13931 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013932
Jesse Barnes79e53942008-11-07 14:24:08 -080013933 return index_mask;
13934}
13935
Ville Syrjälä646d5772016-10-31 22:37:14 +020013936static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013937{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013938 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013939 return false;
13940
13941 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13942 return false;
13943
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013944 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013945 return false;
13946
13947 return true;
13948}
13949
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013950static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013951{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013952 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013953 return false;
13954
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013955 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013956 return false;
13957
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013958 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013959 return false;
13960
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013961 if (HAS_PCH_LPT_H(dev_priv) &&
13962 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013963 return false;
13964
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013965 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013966 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013967 return false;
13968
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013969 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013970 return false;
13971
13972 return true;
13973}
13974
Imre Deak8090ba82016-08-10 14:07:33 +030013975void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13976{
13977 int pps_num;
13978 int pps_idx;
13979
13980 if (HAS_DDI(dev_priv))
13981 return;
13982 /*
13983 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13984 * everywhere where registers can be write protected.
13985 */
13986 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13987 pps_num = 2;
13988 else
13989 pps_num = 1;
13990
13991 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13992 u32 val = I915_READ(PP_CONTROL(pps_idx));
13993
13994 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13995 I915_WRITE(PP_CONTROL(pps_idx), val);
13996 }
13997}
13998
Imre Deak44cb7342016-08-10 14:07:29 +030013999static void intel_pps_init(struct drm_i915_private *dev_priv)
14000{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014001 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014002 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14003 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14004 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14005 else
14006 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014007
14008 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014009}
14010
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014011static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014012{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014013 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014014 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014015
Imre Deak44cb7342016-08-10 14:07:29 +030014016 intel_pps_init(dev_priv);
14017
Imre Deak97a824e12016-06-21 11:51:47 +030014018 /*
14019 * intel_edp_init_connector() depends on this completing first, to
14020 * prevent the registeration of both eDP and LVDS and the incorrect
14021 * sharing of the PPS.
14022 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014023 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014024
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014025 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014026 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014027
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014028 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014029 /*
14030 * FIXME: Broxton doesn't support port detection via the
14031 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14032 * detect the ports.
14033 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014034 intel_ddi_init(dev_priv, PORT_A);
14035 intel_ddi_init(dev_priv, PORT_B);
14036 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014037
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014038 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014039 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014040 int found;
14041
Jesse Barnesde31fac2015-03-06 15:53:32 -080014042 /*
14043 * Haswell uses DDI functions to detect digital outputs.
14044 * On SKL pre-D0 the strap isn't connected, so we assume
14045 * it's there.
14046 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014047 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014048 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014049 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014050 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014051
14052 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14053 * register */
14054 found = I915_READ(SFUSE_STRAP);
14055
14056 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014057 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014058 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014059 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014060 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014061 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014062 /*
14063 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14064 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014065 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014066 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14067 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14068 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014069 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014070
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014071 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014072 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014073 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014074
Ville Syrjälä646d5772016-10-31 22:37:14 +020014075 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014076 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014077
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014078 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014079 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014080 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014081 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014082 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014083 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014084 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014085 }
14086
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014087 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014088 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014089
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014090 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014091 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014092
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014093 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014094 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014095
Daniel Vetter270b3042012-10-27 15:52:05 +020014096 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014097 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014098 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014099 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014100
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014101 /*
14102 * The DP_DETECTED bit is the latched state of the DDC
14103 * SDA pin at boot. However since eDP doesn't require DDC
14104 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14105 * eDP ports may have been muxed to an alternate function.
14106 * Thus we can't rely on the DP_DETECTED bit alone to detect
14107 * eDP ports. Consult the VBT as well as DP_DETECTED to
14108 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014109 *
14110 * Sadly the straps seem to be missing sometimes even for HDMI
14111 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14112 * and VBT for the presence of the port. Additionally we can't
14113 * trust the port type the VBT declares as we've seen at least
14114 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014115 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014116 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014117 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14118 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014119 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014120 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014121 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014122
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014123 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014124 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14125 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014126 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014127 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014128 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014129
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014130 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014131 /*
14132 * eDP not supported on port D,
14133 * so no need to worry about it
14134 */
14135 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14136 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014137 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014138 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014139 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014140 }
14141
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014142 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014143 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014144 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014145
Paulo Zanonie2debe92013-02-18 19:00:27 -030014146 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014147 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014149 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014150 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014151 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014152 }
Ma Ling27185ae2009-08-24 13:50:23 +080014153
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014154 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014155 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014156 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014157
14158 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014159
Paulo Zanonie2debe92013-02-18 19:00:27 -030014160 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014161 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014162 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014163 }
Ma Ling27185ae2009-08-24 13:50:23 +080014164
Paulo Zanonie2debe92013-02-18 19:00:27 -030014165 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014166
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014167 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014168 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014170 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014171 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014172 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014173 }
Ma Ling27185ae2009-08-24 13:50:23 +080014174
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014175 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014176 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014177 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014179
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014180 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014181 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014182
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014183 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014184
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014186 encoder->base.possible_crtcs = encoder->crtc_mask;
14187 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014188 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014189 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014190
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014192
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014193 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014194}
14195
14196static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14197{
14198 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014199
Daniel Vetteref2d6332014-02-10 18:00:38 +010014200 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014201
Chris Wilsondd689282017-03-01 15:41:28 +000014202 i915_gem_object_lock(intel_fb->obj);
14203 WARN_ON(!intel_fb->obj->framebuffer_references--);
14204 i915_gem_object_unlock(intel_fb->obj);
14205
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014206 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014207
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 kfree(intel_fb);
14209}
14210
14211static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014212 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014213 unsigned int *handle)
14214{
14215 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014216 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014217
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014218 if (obj->userptr.mm) {
14219 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14220 return -EINVAL;
14221 }
14222
Chris Wilson05394f32010-11-08 19:18:58 +000014223 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014224}
14225
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014226static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14227 struct drm_file *file,
14228 unsigned flags, unsigned color,
14229 struct drm_clip_rect *clips,
14230 unsigned num_clips)
14231{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014232 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014233
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014234 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014235 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014236
14237 return 0;
14238}
14239
Jesse Barnes79e53942008-11-07 14:24:08 -080014240static const struct drm_framebuffer_funcs intel_fb_funcs = {
14241 .destroy = intel_user_framebuffer_destroy,
14242 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014243 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014244};
14245
Damien Lespiaub3218032015-02-27 11:15:18 +000014246static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014247u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14248 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014249{
Chris Wilson24dbf512017-02-15 10:59:18 +000014250 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014251
14252 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014253 int cpp = drm_format_plane_cpp(pixel_format, 0);
14254
Damien Lespiaub3218032015-02-27 11:15:18 +000014255 /* "The stride in bytes must not exceed the of the size of 8K
14256 * pixels and 32K bytes."
14257 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014258 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014259 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014260 return 32*1024;
14261 } else if (gen >= 4) {
14262 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14263 return 16*1024;
14264 else
14265 return 32*1024;
14266 } else if (gen >= 3) {
14267 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14268 return 8*1024;
14269 else
14270 return 16*1024;
14271 } else {
14272 /* XXX DSPC is limited to 4k tiled */
14273 return 8*1024;
14274 }
14275}
14276
Chris Wilson24dbf512017-02-15 10:59:18 +000014277static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14278 struct drm_i915_gem_object *obj,
14279 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014280{
Chris Wilson24dbf512017-02-15 10:59:18 +000014281 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014282 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014283 u32 pitch_limit, stride_alignment;
14284 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014285 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014286
Chris Wilsondd689282017-03-01 15:41:28 +000014287 i915_gem_object_lock(obj);
14288 obj->framebuffer_references++;
14289 tiling = i915_gem_object_get_tiling(obj);
14290 stride = i915_gem_object_get_stride(obj);
14291 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014292
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014293 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014294 /*
14295 * If there's a fence, enforce that
14296 * the fb modifier and tiling mode match.
14297 */
14298 if (tiling != I915_TILING_NONE &&
14299 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014300 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014301 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014302 }
14303 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014304 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014305 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014306 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014307 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014308 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014309 }
14310 }
14311
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014312 /* Passed in modifier sanity checking. */
14313 switch (mode_cmd->modifier[0]) {
14314 case I915_FORMAT_MOD_Y_TILED:
14315 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014316 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014317 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14318 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014319 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014320 }
14321 case DRM_FORMAT_MOD_NONE:
14322 case I915_FORMAT_MOD_X_TILED:
14323 break;
14324 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014325 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14326 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014327 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014328 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014329
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014330 /*
14331 * gen2/3 display engine uses the fence if present,
14332 * so the tiling mode must match the fb modifier exactly.
14333 */
14334 if (INTEL_INFO(dev_priv)->gen < 4 &&
14335 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014336 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014337 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014338 }
14339
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014340 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014341 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014342 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014343 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
14344 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
14345 "tiled" : "linear",
14346 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014347 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014348 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014349
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014350 /*
14351 * If there's a fence, enforce that
14352 * the fb pitch and fence stride match.
14353 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014354 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14355 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14356 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014357 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014358 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014359
Ville Syrjälä57779d02012-10-31 17:50:14 +020014360 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014361 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014362 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014363 case DRM_FORMAT_RGB565:
14364 case DRM_FORMAT_XRGB8888:
14365 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014366 break;
14367 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014368 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014369 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14370 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014371 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014372 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014373 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014374 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014375 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014376 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014377 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14378 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014379 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014380 }
14381 break;
14382 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014383 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014384 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014385 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014386 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14387 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014388 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014389 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014390 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014391 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014392 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014393 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14394 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014395 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014396 }
14397 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014398 case DRM_FORMAT_YUYV:
14399 case DRM_FORMAT_UYVY:
14400 case DRM_FORMAT_YVYU:
14401 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014402 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014403 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14404 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014405 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014406 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014407 break;
14408 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014409 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14410 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014411 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014412 }
14413
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014414 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14415 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014416 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014417
Chris Wilson24dbf512017-02-15 10:59:18 +000014418 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14419 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014420
14421 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14422 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014423 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14424 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014425 goto err;
14426 }
14427
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014428 intel_fb->obj = obj;
14429
Ville Syrjälä6687c902015-09-15 13:16:41 +030014430 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14431 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014432 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014433
Chris Wilson24dbf512017-02-15 10:59:18 +000014434 ret = drm_framebuffer_init(obj->base.dev,
14435 &intel_fb->base,
14436 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014437 if (ret) {
14438 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014439 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014440 }
14441
Jesse Barnes79e53942008-11-07 14:24:08 -080014442 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014443
14444err:
Chris Wilsondd689282017-03-01 15:41:28 +000014445 i915_gem_object_lock(obj);
14446 obj->framebuffer_references--;
14447 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014448 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014449}
14450
Jesse Barnes79e53942008-11-07 14:24:08 -080014451static struct drm_framebuffer *
14452intel_user_framebuffer_create(struct drm_device *dev,
14453 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014454 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014455{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014456 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014457 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014458 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014459
Chris Wilson03ac0642016-07-20 13:31:51 +010014460 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14461 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014462 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014463
Chris Wilson24dbf512017-02-15 10:59:18 +000014464 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014465 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014466 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014467
14468 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469}
14470
Chris Wilson778e23a2016-12-05 14:29:39 +000014471static void intel_atomic_state_free(struct drm_atomic_state *state)
14472{
14473 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14474
14475 drm_atomic_state_default_release(state);
14476
14477 i915_sw_fence_fini(&intel_state->commit_ready);
14478
14479 kfree(state);
14480}
14481
Jesse Barnes79e53942008-11-07 14:24:08 -080014482static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014483 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014484 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014485 .atomic_check = intel_atomic_check,
14486 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014487 .atomic_state_alloc = intel_atomic_state_alloc,
14488 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014489 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014490};
14491
Imre Deak88212942016-03-16 13:38:53 +020014492/**
14493 * intel_init_display_hooks - initialize the display modesetting hooks
14494 * @dev_priv: device private
14495 */
14496void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014497{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014498 intel_init_cdclk_hooks(dev_priv);
14499
Imre Deak88212942016-03-16 13:38:53 +020014500 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014501 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014502 dev_priv->display.get_initial_plane_config =
14503 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014504 dev_priv->display.crtc_compute_clock =
14505 haswell_crtc_compute_clock;
14506 dev_priv->display.crtc_enable = haswell_crtc_enable;
14507 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014508 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014509 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014510 dev_priv->display.get_initial_plane_config =
14511 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014512 dev_priv->display.crtc_compute_clock =
14513 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014514 dev_priv->display.crtc_enable = haswell_crtc_enable;
14515 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014516 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014517 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014518 dev_priv->display.get_initial_plane_config =
14519 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014520 dev_priv->display.crtc_compute_clock =
14521 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014522 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14523 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014524 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014525 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014526 dev_priv->display.get_initial_plane_config =
14527 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014528 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14529 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14530 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14531 } else if (IS_VALLEYVIEW(dev_priv)) {
14532 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14533 dev_priv->display.get_initial_plane_config =
14534 i9xx_get_initial_plane_config;
14535 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014536 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14537 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014538 } else if (IS_G4X(dev_priv)) {
14539 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14540 dev_priv->display.get_initial_plane_config =
14541 i9xx_get_initial_plane_config;
14542 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14543 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14544 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014545 } else if (IS_PINEVIEW(dev_priv)) {
14546 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14547 dev_priv->display.get_initial_plane_config =
14548 i9xx_get_initial_plane_config;
14549 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14550 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14551 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014552 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014553 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014554 dev_priv->display.get_initial_plane_config =
14555 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014556 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014557 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14558 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014559 } else {
14560 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14561 dev_priv->display.get_initial_plane_config =
14562 i9xx_get_initial_plane_config;
14563 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14564 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14565 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014566 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014567
Imre Deak88212942016-03-16 13:38:53 +020014568 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014569 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014570 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014571 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014572 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014573 /* FIXME: detect B0+ stepping and use auto training */
14574 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014575 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014576 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014577 }
14578
Lyude27082492016-08-24 07:48:10 +020014579 if (dev_priv->info.gen >= 9)
14580 dev_priv->display.update_crtcs = skl_update_crtcs;
14581 else
14582 dev_priv->display.update_crtcs = intel_update_crtcs;
14583
Daniel Vetter5a21b662016-05-24 17:13:53 +020014584 switch (INTEL_INFO(dev_priv)->gen) {
14585 case 2:
14586 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14587 break;
14588
14589 case 3:
14590 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14591 break;
14592
14593 case 4:
14594 case 5:
14595 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14596 break;
14597
14598 case 6:
14599 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14600 break;
14601 case 7:
14602 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14603 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14604 break;
14605 case 9:
14606 /* Drop through - unsupported since execlist only. */
14607 default:
14608 /* Default just returns -ENODEV to indicate unsupported */
14609 dev_priv->display.queue_flip = intel_default_queue_flip;
14610 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014611}
14612
Jesse Barnesb690e962010-07-19 13:53:12 -070014613/*
14614 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14615 * resume, or other times. This quirk makes sure that's the case for
14616 * affected systems.
14617 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014618static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014619{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014620 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014621
14622 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014623 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014624}
14625
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014626static void quirk_pipeb_force(struct drm_device *dev)
14627{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014628 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014629
14630 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14631 DRM_INFO("applying pipe b force quirk\n");
14632}
14633
Keith Packard435793d2011-07-12 14:56:22 -070014634/*
14635 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14636 */
14637static void quirk_ssc_force_disable(struct drm_device *dev)
14638{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014639 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014640 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014641 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014642}
14643
Carsten Emde4dca20e2012-03-15 15:56:26 +010014644/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014645 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14646 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014647 */
14648static void quirk_invert_brightness(struct drm_device *dev)
14649{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014650 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014651 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014652 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014653}
14654
Scot Doyle9c72cc62014-07-03 23:27:50 +000014655/* Some VBT's incorrectly indicate no backlight is present */
14656static void quirk_backlight_present(struct drm_device *dev)
14657{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014658 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014659 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14660 DRM_INFO("applying backlight present quirk\n");
14661}
14662
Jesse Barnesb690e962010-07-19 13:53:12 -070014663struct intel_quirk {
14664 int device;
14665 int subsystem_vendor;
14666 int subsystem_device;
14667 void (*hook)(struct drm_device *dev);
14668};
14669
Egbert Eich5f85f172012-10-14 15:46:38 +020014670/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14671struct intel_dmi_quirk {
14672 void (*hook)(struct drm_device *dev);
14673 const struct dmi_system_id (*dmi_id_list)[];
14674};
14675
14676static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14677{
14678 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14679 return 1;
14680}
14681
14682static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14683 {
14684 .dmi_id_list = &(const struct dmi_system_id[]) {
14685 {
14686 .callback = intel_dmi_reverse_brightness,
14687 .ident = "NCR Corporation",
14688 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14689 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14690 },
14691 },
14692 { } /* terminating entry */
14693 },
14694 .hook = quirk_invert_brightness,
14695 },
14696};
14697
Ben Widawskyc43b5632012-04-16 14:07:40 -070014698static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014699 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14700 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14701
Jesse Barnesb690e962010-07-19 13:53:12 -070014702 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14703 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14704
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014705 /* 830 needs to leave pipe A & dpll A up */
14706 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14707
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014708 /* 830 needs to leave pipe B & dpll B up */
14709 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14710
Keith Packard435793d2011-07-12 14:56:22 -070014711 /* Lenovo U160 cannot use SSC on LVDS */
14712 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014713
14714 /* Sony Vaio Y cannot use SSC on LVDS */
14715 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014716
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014717 /* Acer Aspire 5734Z must invert backlight brightness */
14718 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14719
14720 /* Acer/eMachines G725 */
14721 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14722
14723 /* Acer/eMachines e725 */
14724 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14725
14726 /* Acer/Packard Bell NCL20 */
14727 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14728
14729 /* Acer Aspire 4736Z */
14730 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014731
14732 /* Acer Aspire 5336 */
14733 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014734
14735 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14736 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014737
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014738 /* Acer C720 Chromebook (Core i3 4005U) */
14739 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14740
jens steinb2a96012014-10-28 20:25:53 +010014741 /* Apple Macbook 2,1 (Core 2 T7400) */
14742 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14743
Jani Nikula1b9448b02015-11-05 11:49:59 +020014744 /* Apple Macbook 4,1 */
14745 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14746
Scot Doyled4967d82014-07-03 23:27:52 +000014747 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14748 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014749
14750 /* HP Chromebook 14 (Celeron 2955U) */
14751 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014752
14753 /* Dell Chromebook 11 */
14754 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014755
14756 /* Dell Chromebook 11 (2015 version) */
14757 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014758};
14759
14760static void intel_init_quirks(struct drm_device *dev)
14761{
14762 struct pci_dev *d = dev->pdev;
14763 int i;
14764
14765 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14766 struct intel_quirk *q = &intel_quirks[i];
14767
14768 if (d->device == q->device &&
14769 (d->subsystem_vendor == q->subsystem_vendor ||
14770 q->subsystem_vendor == PCI_ANY_ID) &&
14771 (d->subsystem_device == q->subsystem_device ||
14772 q->subsystem_device == PCI_ANY_ID))
14773 q->hook(dev);
14774 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014775 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14776 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14777 intel_dmi_quirks[i].hook(dev);
14778 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014779}
14780
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014781/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014782static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014783{
David Weinehall52a05c32016-08-22 13:32:44 +030014784 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014785 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014786 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014787
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014788 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014789 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014790 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014791 sr1 = inb(VGA_SR_DATA);
14792 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014793 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014794 udelay(300);
14795
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014796 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014797 POSTING_READ(vga_reg);
14798}
14799
Daniel Vetterf8175862012-04-10 15:50:11 +020014800void intel_modeset_init_hw(struct drm_device *dev)
14801{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014802 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014803
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014804 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014805 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014806
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014807 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014808}
14809
Matt Roperd93c0372015-12-03 11:37:41 -080014810/*
14811 * Calculate what we think the watermarks should be for the state we've read
14812 * out of the hardware and then immediately program those watermarks so that
14813 * we ensure the hardware settings match our internal state.
14814 *
14815 * We can calculate what we think WM's should be by creating a duplicate of the
14816 * current state (which was constructed during hardware readout) and running it
14817 * through the atomic check code to calculate new watermark values in the
14818 * state object.
14819 */
14820static void sanitize_watermarks(struct drm_device *dev)
14821{
14822 struct drm_i915_private *dev_priv = to_i915(dev);
14823 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014824 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014825 struct drm_crtc *crtc;
14826 struct drm_crtc_state *cstate;
14827 struct drm_modeset_acquire_ctx ctx;
14828 int ret;
14829 int i;
14830
14831 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014832 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014833 return;
14834
14835 /*
14836 * We need to hold connection_mutex before calling duplicate_state so
14837 * that the connector loop is protected.
14838 */
14839 drm_modeset_acquire_init(&ctx, 0);
14840retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014841 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014842 if (ret == -EDEADLK) {
14843 drm_modeset_backoff(&ctx);
14844 goto retry;
14845 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014846 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014847 }
14848
14849 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14850 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014851 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014852
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014853 intel_state = to_intel_atomic_state(state);
14854
Matt Ropered4a6a72016-02-23 17:20:13 -080014855 /*
14856 * Hardware readout is the only time we don't want to calculate
14857 * intermediate watermarks (since we don't trust the current
14858 * watermarks).
14859 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014860 if (!HAS_GMCH_DISPLAY(dev_priv))
14861 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014862
Matt Roperd93c0372015-12-03 11:37:41 -080014863 ret = intel_atomic_check(dev, state);
14864 if (ret) {
14865 /*
14866 * If we fail here, it means that the hardware appears to be
14867 * programmed in a way that shouldn't be possible, given our
14868 * understanding of watermark requirements. This might mean a
14869 * mistake in the hardware readout code or a mistake in the
14870 * watermark calculations for a given platform. Raise a WARN
14871 * so that this is noticeable.
14872 *
14873 * If this actually happens, we'll have to just leave the
14874 * BIOS-programmed watermarks untouched and hope for the best.
14875 */
14876 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014877 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014878 }
14879
14880 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014881 for_each_crtc_in_state(state, crtc, cstate, i) {
14882 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14883
Matt Ropered4a6a72016-02-23 17:20:13 -080014884 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014885 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014886 }
14887
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014888put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014889 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014890fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014891 drm_modeset_drop_locks(&ctx);
14892 drm_modeset_acquire_fini(&ctx);
14893}
14894
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014895int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014896{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014897 struct drm_i915_private *dev_priv = to_i915(dev);
14898 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014899 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014900 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014901
14902 drm_mode_config_init(dev);
14903
14904 dev->mode_config.min_width = 0;
14905 dev->mode_config.min_height = 0;
14906
Dave Airlie019d96c2011-09-29 16:20:42 +010014907 dev->mode_config.preferred_depth = 24;
14908 dev->mode_config.prefer_shadow = 1;
14909
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014910 dev->mode_config.allow_fb_modifiers = true;
14911
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014912 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014913
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014914 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014915 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014916
Jesse Barnesb690e962010-07-19 13:53:12 -070014917 intel_init_quirks(dev);
14918
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014919 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014920
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014921 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014922 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014923
Lukas Wunner69f92f62015-07-15 13:57:35 +020014924 /*
14925 * There may be no VBT; and if the BIOS enabled SSC we can
14926 * just keep using it to avoid unnecessary flicker. Whereas if the
14927 * BIOS isn't using it, don't assume it will work even if the VBT
14928 * indicates as much.
14929 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014930 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014931 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14932 DREF_SSC1_ENABLE);
14933
14934 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14935 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14936 bios_lvds_use_ssc ? "en" : "dis",
14937 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14938 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14939 }
14940 }
14941
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014942 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014943 dev->mode_config.max_width = 2048;
14944 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014945 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014946 dev->mode_config.max_width = 4096;
14947 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014948 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014949 dev->mode_config.max_width = 8192;
14950 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014951 }
Damien Lespiau068be562014-03-28 14:17:49 +000014952
Jani Nikula2a307c22016-11-30 17:43:04 +020014953 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14954 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014955 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014956 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014957 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14958 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14959 } else {
14960 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14961 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14962 }
14963
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014964 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014965
Zhao Yakui28c97732009-10-09 11:39:41 +080014966 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014967 INTEL_INFO(dev_priv)->num_pipes,
14968 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014969
Damien Lespiau055e3932014-08-18 13:49:10 +010014970 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014971 int ret;
14972
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014973 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014974 if (ret) {
14975 drm_mode_config_cleanup(dev);
14976 return ret;
14977 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014978 }
14979
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014980 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014981
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014982 intel_update_czclk(dev_priv);
14983 intel_modeset_init_hw(dev);
14984
Ville Syrjäläb2045352016-05-13 23:41:27 +030014985 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014986 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014987
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014988 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014989 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014990 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014991
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014992 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014993 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014994 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014995
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014996 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014997 struct intel_initial_plane_config plane_config = {};
14998
Jesse Barnes46f297f2014-03-07 08:57:48 -080014999 if (!crtc->active)
15000 continue;
15001
Jesse Barnes46f297f2014-03-07 08:57:48 -080015002 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015003 * Note that reserving the BIOS fb up front prevents us
15004 * from stuffing other stolen allocations like the ring
15005 * on top. This prevents some ugliness at boot time, and
15006 * can even allow for smooth boot transitions if the BIOS
15007 * fb is large enough for the active pipe configuration.
15008 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015009 dev_priv->display.get_initial_plane_config(crtc,
15010 &plane_config);
15011
15012 /*
15013 * If the fb is shared between multiple heads, we'll
15014 * just get the first one.
15015 */
15016 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015017 }
Matt Roperd93c0372015-12-03 11:37:41 -080015018
15019 /*
15020 * Make sure hardware watermarks really match the state we read out.
15021 * Note that we need to do this after reconstructing the BIOS fb's
15022 * since the watermark calculation done here will use pstate->fb.
15023 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015024 if (!HAS_GMCH_DISPLAY(dev_priv))
15025 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015026
15027 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015028}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015029
Daniel Vetter7fad7982012-07-04 17:51:47 +020015030static void intel_enable_pipe_a(struct drm_device *dev)
15031{
15032 struct intel_connector *connector;
15033 struct drm_connector *crt = NULL;
15034 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015035 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015036
15037 /* We can't just switch on the pipe A, we need to set things up with a
15038 * proper mode and output configuration. As a gross hack, enable pipe A
15039 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015040 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015041 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15042 crt = &connector->base;
15043 break;
15044 }
15045 }
15046
15047 if (!crt)
15048 return;
15049
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015050 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015051 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015052}
15053
Daniel Vetterfa555832012-10-10 23:14:00 +020015054static bool
15055intel_check_plane_mapping(struct intel_crtc *crtc)
15056{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015057 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015058 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015059
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015060 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015061 return true;
15062
Ville Syrjälä649636e2015-09-22 19:50:01 +030015063 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015064
15065 if ((val & DISPLAY_PLANE_ENABLE) &&
15066 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15067 return false;
15068
15069 return true;
15070}
15071
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015072static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15073{
15074 struct drm_device *dev = crtc->base.dev;
15075 struct intel_encoder *encoder;
15076
15077 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15078 return true;
15079
15080 return false;
15081}
15082
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015083static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15084{
15085 struct drm_device *dev = encoder->base.dev;
15086 struct intel_connector *connector;
15087
15088 for_each_connector_on_encoder(dev, &encoder->base, connector)
15089 return connector;
15090
15091 return NULL;
15092}
15093
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015094static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15095 enum transcoder pch_transcoder)
15096{
15097 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15098 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15099}
15100
Daniel Vetter24929352012-07-02 20:28:59 +020015101static void intel_sanitize_crtc(struct intel_crtc *crtc)
15102{
15103 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015104 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015106
Daniel Vetter24929352012-07-02 20:28:59 +020015107 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015108 if (!transcoder_is_dsi(cpu_transcoder)) {
15109 i915_reg_t reg = PIPECONF(cpu_transcoder);
15110
15111 I915_WRITE(reg,
15112 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15113 }
Daniel Vetter24929352012-07-02 20:28:59 +020015114
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015115 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015116 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015117 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015118 struct intel_plane *plane;
15119
Daniel Vetter96256042015-02-13 21:03:42 +010015120 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015121
15122 /* Disable everything but the primary plane */
15123 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15124 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15125 continue;
15126
Ville Syrjälä72259532017-03-02 19:15:05 +020015127 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015128 plane->disable_plane(&plane->base, &crtc->base);
15129 }
Daniel Vetter96256042015-02-13 21:03:42 +010015130 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015131
Daniel Vetter24929352012-07-02 20:28:59 +020015132 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015133 * disable the crtc (and hence change the state) if it is wrong. Note
15134 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015135 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015136 bool plane;
15137
Ville Syrjälä78108b72016-05-27 20:59:19 +030015138 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15139 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015140
15141 /* Pipe has the wrong plane attached and the plane is active.
15142 * Temporarily change the plane mapping and disable everything
15143 * ... */
15144 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015145 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015146 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015147 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015148 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015149 }
Daniel Vetter24929352012-07-02 20:28:59 +020015150
Daniel Vetter7fad7982012-07-04 17:51:47 +020015151 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15152 crtc->pipe == PIPE_A && !crtc->active) {
15153 /* BIOS forgot to enable pipe A, this mostly happens after
15154 * resume. Force-enable the pipe to fix this, the update_dpms
15155 * call below we restore the pipe to the right state, but leave
15156 * the required bits on. */
15157 intel_enable_pipe_a(dev);
15158 }
15159
Daniel Vetter24929352012-07-02 20:28:59 +020015160 /* Adjust the state of the output pipe according to whether we
15161 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015162 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015163 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015164
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015165 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015166 /*
15167 * We start out with underrun reporting disabled to avoid races.
15168 * For correct bookkeeping mark this on active crtcs.
15169 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015170 * Also on gmch platforms we dont have any hardware bits to
15171 * disable the underrun reporting. Which means we need to start
15172 * out with underrun reporting disabled also on inactive pipes,
15173 * since otherwise we'll complain about the garbage we read when
15174 * e.g. coming up after runtime pm.
15175 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015176 * No protection against concurrent access is required - at
15177 * worst a fifo underrun happens which also sets this to false.
15178 */
15179 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015180 /*
15181 * We track the PCH trancoder underrun reporting state
15182 * within the crtc. With crtc for pipe A housing the underrun
15183 * reporting state for PCH transcoder A, crtc for pipe B housing
15184 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15185 * and marking underrun reporting as disabled for the non-existing
15186 * PCH transcoders B and C would prevent enabling the south
15187 * error interrupt (see cpt_can_enable_serr_int()).
15188 */
15189 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15190 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015191 }
Daniel Vetter24929352012-07-02 20:28:59 +020015192}
15193
15194static void intel_sanitize_encoder(struct intel_encoder *encoder)
15195{
15196 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015197
15198 /* We need to check both for a crtc link (meaning that the
15199 * encoder is active and trying to read from a pipe) and the
15200 * pipe itself being active. */
15201 bool has_active_crtc = encoder->base.crtc &&
15202 to_intel_crtc(encoder->base.crtc)->active;
15203
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015204 connector = intel_encoder_find_connector(encoder);
15205 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015206 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15207 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015208 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015209
15210 /* Connector is active, but has no active pipe. This is
15211 * fallout from our resume register restoring. Disable
15212 * the encoder manually again. */
15213 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015214 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15215
Daniel Vetter24929352012-07-02 20:28:59 +020015216 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15217 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015218 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015219 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015220 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015221 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015222 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015223 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015224
15225 /* Inconsistent output/port/pipe state happens presumably due to
15226 * a bug in one of the get_hw_state functions. Or someplace else
15227 * in our code, like the register restore mess on resume. Clamp
15228 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015229
15230 connector->base.dpms = DRM_MODE_DPMS_OFF;
15231 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015232 }
15233 /* Enabled encoders without active connectors will be fixed in
15234 * the crtc fixup. */
15235}
15236
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015237void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015238{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015239 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015240
Imre Deak04098752014-02-18 00:02:16 +020015241 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15242 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015243 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015244 }
15245}
15246
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015247void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015248{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015249 /* This function can be called both from intel_modeset_setup_hw_state or
15250 * at a very early point in our resume sequence, where the power well
15251 * structures are not yet restored. Since this function is at a very
15252 * paranoid "someone might have enabled VGA while we were not looking"
15253 * level, just check if the power well is enabled instead of trying to
15254 * follow the "don't touch the power well if we don't need it" policy
15255 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015256 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015257 return;
15258
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015259 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015260
15261 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015262}
15263
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015264static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015265{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015266 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015267
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015268 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015269}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015270
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015271/* FIXME read out full plane state for all planes */
15272static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015273{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015274 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15275 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015276
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015277 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015278
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015279 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15280 to_intel_plane_state(primary->base.state),
15281 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015282}
15283
Daniel Vetter30e984d2013-06-05 13:34:17 +020015284static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015285{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015286 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015287 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015288 struct intel_crtc *crtc;
15289 struct intel_encoder *encoder;
15290 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015291 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015293 dev_priv->active_crtcs = 0;
15294
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015295 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015296 struct intel_crtc_state *crtc_state =
15297 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015298
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015299 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015300 memset(crtc_state, 0, sizeof(*crtc_state));
15301 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015302
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015303 crtc_state->base.active = crtc_state->base.enable =
15304 dev_priv->display.get_pipe_config(crtc, crtc_state);
15305
15306 crtc->base.enabled = crtc_state->base.enable;
15307 crtc->active = crtc_state->base.active;
15308
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015309 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015310 dev_priv->active_crtcs |= 1 << crtc->pipe;
15311
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015312 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015313
Ville Syrjälä78108b72016-05-27 20:59:19 +030015314 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15315 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015316 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015317 }
15318
Daniel Vetter53589012013-06-05 13:34:16 +020015319 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15320 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15321
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015322 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015323 &pll->state.hw_state);
15324 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015325 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015326 struct intel_crtc_state *crtc_state =
15327 to_intel_crtc_state(crtc->base.state);
15328
15329 if (crtc_state->base.active &&
15330 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015331 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015332 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015333 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015334
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015335 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015336 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015337 }
15338
Damien Lespiaub2784e12014-08-05 11:29:37 +010015339 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015340 pipe = 0;
15341
15342 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015343 struct intel_crtc_state *crtc_state;
15344
Ville Syrjälä98187832016-10-31 22:37:10 +020015345 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015346 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015347
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015348 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015349 crtc_state->output_types |= 1 << encoder->type;
15350 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015351 } else {
15352 encoder->base.crtc = NULL;
15353 }
15354
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015355 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015356 encoder->base.base.id, encoder->base.name,
15357 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015358 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015359 }
15360
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015361 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015362 if (connector->get_hw_state(connector)) {
15363 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015364
15365 encoder = connector->encoder;
15366 connector->base.encoder = &encoder->base;
15367
15368 if (encoder->base.crtc &&
15369 encoder->base.crtc->state->active) {
15370 /*
15371 * This has to be done during hardware readout
15372 * because anything calling .crtc_disable may
15373 * rely on the connector_mask being accurate.
15374 */
15375 encoder->base.crtc->state->connector_mask |=
15376 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015377 encoder->base.crtc->state->encoder_mask |=
15378 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015379 }
15380
Daniel Vetter24929352012-07-02 20:28:59 +020015381 } else {
15382 connector->base.dpms = DRM_MODE_DPMS_OFF;
15383 connector->base.encoder = NULL;
15384 }
15385 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015386 connector->base.base.id, connector->base.name,
15387 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015388 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015389
15390 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015391 struct intel_crtc_state *crtc_state =
15392 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015393 int pixclk = 0;
15394
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015395 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015396
15397 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015398 if (crtc_state->base.active) {
15399 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15400 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015401 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15402
15403 /*
15404 * The initial mode needs to be set in order to keep
15405 * the atomic core happy. It wants a valid mode if the
15406 * crtc's enabled, so we do the above call.
15407 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015408 * But we don't set all the derived state fully, hence
15409 * set a flag to indicate that a full recalculation is
15410 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015411 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015412 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015413
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015414 intel_crtc_compute_pixel_rate(crtc_state);
15415
15416 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15417 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15418 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015419 else
15420 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15421
15422 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015423 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015424 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15425
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015426 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15427 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015428 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015429
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015430 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15431
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015432 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015433 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015434}
15435
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015436static void
15437get_encoder_power_domains(struct drm_i915_private *dev_priv)
15438{
15439 struct intel_encoder *encoder;
15440
15441 for_each_intel_encoder(&dev_priv->drm, encoder) {
15442 u64 get_domains;
15443 enum intel_display_power_domain domain;
15444
15445 if (!encoder->get_power_domains)
15446 continue;
15447
15448 get_domains = encoder->get_power_domains(encoder);
15449 for_each_power_domain(domain, get_domains)
15450 intel_display_power_get(dev_priv, domain);
15451 }
15452}
15453
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015454/* Scan out the current hw modeset state,
15455 * and sanitizes it to the current state
15456 */
15457static void
15458intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015459{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015460 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015461 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015462 struct intel_crtc *crtc;
15463 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015464 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015465
15466 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015467
15468 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015469 get_encoder_power_domains(dev_priv);
15470
Damien Lespiaub2784e12014-08-05 11:29:37 +010015471 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015472 intel_sanitize_encoder(encoder);
15473 }
15474
Damien Lespiau055e3932014-08-18 13:49:10 +010015475 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015476 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015477
Daniel Vetter24929352012-07-02 20:28:59 +020015478 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015479 intel_dump_pipe_config(crtc, crtc->config,
15480 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015481 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015482
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015483 intel_modeset_update_connector_atomic_state(dev);
15484
Daniel Vetter35c95372013-07-17 06:55:04 +020015485 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15486 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15487
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015488 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015489 continue;
15490
15491 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15492
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015493 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015494 pll->on = false;
15495 }
15496
Ville Syrjälä602ae832017-03-02 19:15:02 +020015497 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015498 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015499 vlv_wm_sanitize(dev_priv);
15500 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015501 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015502 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015503 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015504 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015505
15506 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015507 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015508
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015509 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015510 if (WARN_ON(put_domains))
15511 modeset_put_power_domains(dev_priv, put_domains);
15512 }
15513 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015514
Imre Deak8d8c3862017-02-17 17:39:46 +020015515 intel_power_domains_verify_state(dev_priv);
15516
Paulo Zanoni010cf732016-01-19 11:35:48 -020015517 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015518}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015519
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015520void intel_display_resume(struct drm_device *dev)
15521{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015522 struct drm_i915_private *dev_priv = to_i915(dev);
15523 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15524 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015525 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015526
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015527 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015528 if (state)
15529 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015530
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015531 /*
15532 * This is a cludge because with real atomic modeset mode_config.mutex
15533 * won't be taken. Unfortunately some probed state like
15534 * audio_codec_enable is still protected by mode_config.mutex, so lock
15535 * it here for now.
15536 */
15537 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015538 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015539
Maarten Lankhorst73974892016-08-05 23:28:27 +030015540 while (1) {
15541 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15542 if (ret != -EDEADLK)
15543 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015544
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015545 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015546 }
15547
Maarten Lankhorst73974892016-08-05 23:28:27 +030015548 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015549 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015550
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015551 drm_modeset_drop_locks(&ctx);
15552 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015553 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015554
Chris Wilson08536952016-10-14 13:18:18 +010015555 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015556 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015557 if (state)
15558 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015559}
15560
15561void intel_modeset_gem_init(struct drm_device *dev)
15562{
Chris Wilsondc979972016-05-10 14:10:04 +010015563 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015564
Chris Wilsondc979972016-05-10 14:10:04 +010015565 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015566
Chris Wilson1ee8da62016-05-12 12:43:23 +010015567 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015568}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015569
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015570int intel_connector_register(struct drm_connector *connector)
15571{
15572 struct intel_connector *intel_connector = to_intel_connector(connector);
15573 int ret;
15574
15575 ret = intel_backlight_device_register(intel_connector);
15576 if (ret)
15577 goto err;
15578
15579 return 0;
15580
15581err:
15582 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015583}
15584
Chris Wilsonc191eca2016-06-17 11:40:33 +010015585void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015586{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015587 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015588
Chris Wilsone63d87c2016-06-17 11:40:34 +010015589 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015590 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015591}
15592
Jesse Barnes79e53942008-11-07 14:24:08 -080015593void intel_modeset_cleanup(struct drm_device *dev)
15594{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015595 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015596
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015597 flush_work(&dev_priv->atomic_helper.free_work);
15598 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15599
Chris Wilsondc979972016-05-10 14:10:04 +010015600 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015601
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015602 /*
15603 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015604 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015605 * experience fancy races otherwise.
15606 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015607 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015608
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015609 /*
15610 * Due to the hpd irq storm handling the hotplug work can re-arm the
15611 * poll handlers. Hence disable polling after hpd handling is shut down.
15612 */
Keith Packardf87ea762010-10-03 19:36:26 -070015613 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015614
Jesse Barnes723bfd72010-10-07 16:01:13 -070015615 intel_unregister_dsm_handler();
15616
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015617 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015618
Chris Wilson1630fe72011-07-08 12:22:42 +010015619 /* flush any delayed tasks or pending work */
15620 flush_scheduled_work();
15621
Jesse Barnes79e53942008-11-07 14:24:08 -080015622 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015623
Chris Wilson1ee8da62016-05-12 12:43:23 +010015624 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015625
Chris Wilsondc979972016-05-10 14:10:04 +010015626 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015627
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015628 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015629}
15630
Chris Wilsondf0e9242010-09-09 16:20:55 +010015631void intel_connector_attach_encoder(struct intel_connector *connector,
15632 struct intel_encoder *encoder)
15633{
15634 connector->encoder = encoder;
15635 drm_mode_connector_attach_encoder(&connector->base,
15636 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015637}
Dave Airlie28d52042009-09-21 14:33:58 +100015638
15639/*
15640 * set vga decode state - true == enable VGA decode
15641 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015642int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015643{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015644 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015645 u16 gmch_ctrl;
15646
Chris Wilson75fa0412014-02-07 18:37:02 -020015647 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15648 DRM_ERROR("failed to read control word\n");
15649 return -EIO;
15650 }
15651
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015652 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15653 return 0;
15654
Dave Airlie28d52042009-09-21 14:33:58 +100015655 if (state)
15656 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15657 else
15658 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015659
15660 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15661 DRM_ERROR("failed to write control word\n");
15662 return -EIO;
15663 }
15664
Dave Airlie28d52042009-09-21 14:33:58 +100015665 return 0;
15666}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015667
Chris Wilson98a2f412016-10-12 10:05:18 +010015668#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15669
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015670struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015671
15672 u32 power_well_driver;
15673
Chris Wilson63b66e52013-08-08 15:12:06 +020015674 int num_transcoders;
15675
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015676 struct intel_cursor_error_state {
15677 u32 control;
15678 u32 position;
15679 u32 base;
15680 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015681 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015682
15683 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015684 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015685 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015686 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015687 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688
15689 struct intel_plane_error_state {
15690 u32 control;
15691 u32 stride;
15692 u32 size;
15693 u32 pos;
15694 u32 addr;
15695 u32 surface;
15696 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015697 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015698
15699 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015700 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015701 enum transcoder cpu_transcoder;
15702
15703 u32 conf;
15704
15705 u32 htotal;
15706 u32 hblank;
15707 u32 hsync;
15708 u32 vtotal;
15709 u32 vblank;
15710 u32 vsync;
15711 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015712};
15713
15714struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015715intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015716{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015717 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015718 int transcoders[] = {
15719 TRANSCODER_A,
15720 TRANSCODER_B,
15721 TRANSCODER_C,
15722 TRANSCODER_EDP,
15723 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724 int i;
15725
Chris Wilsonc0336662016-05-06 15:40:21 +010015726 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015727 return NULL;
15728
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015729 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015730 if (error == NULL)
15731 return NULL;
15732
Chris Wilsonc0336662016-05-06 15:40:21 +010015733 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015734 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15735
Damien Lespiau055e3932014-08-18 13:49:10 +010015736 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015737 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015738 __intel_display_power_is_enabled(dev_priv,
15739 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015740 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015741 continue;
15742
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015743 error->cursor[i].control = I915_READ(CURCNTR(i));
15744 error->cursor[i].position = I915_READ(CURPOS(i));
15745 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015746
15747 error->plane[i].control = I915_READ(DSPCNTR(i));
15748 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015749 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015750 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015751 error->plane[i].pos = I915_READ(DSPPOS(i));
15752 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015753 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015754 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015755 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015756 error->plane[i].surface = I915_READ(DSPSURF(i));
15757 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15758 }
15759
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015760 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015761
Chris Wilsonc0336662016-05-06 15:40:21 +010015762 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015763 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015764 }
15765
Jani Nikula4d1de972016-03-18 17:05:42 +020015766 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015767 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015768 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015769 error->num_transcoders++; /* Account for eDP. */
15770
15771 for (i = 0; i < error->num_transcoders; i++) {
15772 enum transcoder cpu_transcoder = transcoders[i];
15773
Imre Deakddf9c532013-11-27 22:02:02 +020015774 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015775 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015776 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015777 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015778 continue;
15779
Chris Wilson63b66e52013-08-08 15:12:06 +020015780 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15781
15782 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15783 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15784 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15785 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15786 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15787 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15788 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789 }
15790
15791 return error;
15792}
15793
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015794#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15795
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015796void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015797intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015798 struct intel_display_error_state *error)
15799{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015800 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015801 int i;
15802
Chris Wilson63b66e52013-08-08 15:12:06 +020015803 if (!error)
15804 return;
15805
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015806 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015807 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015808 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015809 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015810 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015811 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015812 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015813 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015814 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015815 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015817 err_printf(m, "Plane [%d]:\n", i);
15818 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15819 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015820 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015821 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15822 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015823 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015824 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015825 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015826 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015827 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15828 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829 }
15830
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015831 err_printf(m, "Cursor [%d]:\n", i);
15832 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15833 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15834 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015836
15837 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015838 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015839 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015840 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015841 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015842 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15843 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15844 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15845 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15846 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15847 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15848 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15849 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850}
Chris Wilson98a2f412016-10-12 10:05:18 +010015851
15852#endif