blob: bedb4086136007cfb0396af4c3da986c7ed2937d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002032 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002037 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Chris Wilson058d88c2016-08-15 10:49:06 +01002070struct i915_vma *
2071intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002072{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002073 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002074 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002076 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002077 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002078 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002079
Matt Roperebcdd392014-07-09 16:22:11 -07002080 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2081
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002082 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083
Ville Syrjälä3465c582016-02-15 22:54:43 +02002084 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002085
Chris Wilson693db182013-03-05 14:52:39 +00002086 /* Note that the w/a also requires 64 PTE of padding following the
2087 * bo. We currently fill all unused PTE with the shadow page and so
2088 * we should always have valid PTE following the scanout preventing
2089 * the VT-d warning.
2090 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002091 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002092 alignment = 256 * 1024;
2093
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002094 /*
2095 * Global gtt pte registers are special registers which actually forward
2096 * writes to a chunk of system memory. Which means that there is no risk
2097 * that the register values disappear as soon as we call
2098 * intel_runtime_pm_put(), so it is correct to wrap only the
2099 * pin/unpin/fence and not more.
2100 */
2101 intel_runtime_pm_get(dev_priv);
2102
Daniel Vetter9db529a2017-08-08 10:08:28 +02002103 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2104
Chris Wilson058d88c2016-08-15 10:49:06 +01002105 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002106 if (IS_ERR(vma))
2107 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002108
Chris Wilson05a20d02016-08-18 17:16:55 +01002109 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002110 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2111 * fence, whereas 965+ only requires a fence if using
2112 * framebuffer compression. For simplicity, we always, when
2113 * possible, install a fence as the cost is not that onerous.
2114 *
2115 * If we fail to fence the tiled scanout, then either the
2116 * modeset will reject the change (which is highly unlikely as
2117 * the affected systems, all but one, do not have unmappable
2118 * space) or we will not be able to enable full powersaving
2119 * techniques (also likely not to apply due to various limits
2120 * FBC and the like impose on the size of the buffer, which
2121 * presumably we violated anyway with this unmappable buffer).
2122 * Anyway, it is presumably better to stumble onwards with
2123 * something and try to run the system in a "less than optimal"
2124 * mode that matches the user configuration.
2125 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002126 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002127 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002129 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002131 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2132
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002133 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002134 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135}
2136
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002137void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002138{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002139 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson49ef5292016-08-18 17:17:00 +01002141 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002143 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144}
2145
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002146static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2147 unsigned int rotation)
2148{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002149 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002150 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2151 else
2152 return fb->pitches[plane];
2153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002156 * Convert the x/y offsets into a linear offset.
2157 * Only valid with 0/180 degree rotation, which is fine since linear
2158 * offset is only used with linear buffers on pre-hsw and tiled buffers
2159 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2160 */
2161u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002162 const struct intel_plane_state *state,
2163 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002164{
Ville Syrjälä29490562016-01-20 18:02:50 +02002165 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002166 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002167 unsigned int pitch = fb->pitches[plane];
2168
2169 return y * pitch + x * cpp;
2170}
2171
2172/*
2173 * Add the x/y offsets derived from fb->offsets[] to the user
2174 * specified plane src x/y offsets. The resulting x/y offsets
2175 * specify the start of scanout from the beginning of the gtt mapping.
2176 */
2177void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002178 const struct intel_plane_state *state,
2179 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002180
2181{
Ville Syrjälä29490562016-01-20 18:02:50 +02002182 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2183 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002184
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002185 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002186 *x += intel_fb->rotated[plane].x;
2187 *y += intel_fb->rotated[plane].y;
2188 } else {
2189 *x += intel_fb->normal[plane].x;
2190 *y += intel_fb->normal[plane].y;
2191 }
2192}
2193
Ville Syrjälä303ba692017-08-24 22:10:49 +03002194static u32 __intel_adjust_tile_offset(int *x, int *y,
2195 unsigned int tile_width,
2196 unsigned int tile_height,
2197 unsigned int tile_size,
2198 unsigned int pitch_tiles,
2199 u32 old_offset,
2200 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002201{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002202 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002203 unsigned int tiles;
2204
2205 WARN_ON(old_offset & (tile_size - 1));
2206 WARN_ON(new_offset & (tile_size - 1));
2207 WARN_ON(new_offset > old_offset);
2208
2209 tiles = (old_offset - new_offset) / tile_size;
2210
2211 *y += tiles / pitch_tiles * tile_height;
2212 *x += tiles % pitch_tiles * tile_width;
2213
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 /* minimize x in case it got needlessly big */
2215 *y += *x / pitch_pixels * tile_height;
2216 *x %= pitch_pixels;
2217
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002218 return new_offset;
2219}
2220
Ville Syrjälä303ba692017-08-24 22:10:49 +03002221static u32 _intel_adjust_tile_offset(int *x, int *y,
2222 const struct drm_framebuffer *fb, int plane,
2223 unsigned int rotation,
2224 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002225{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002226 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002227 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002228 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2229
2230 WARN_ON(new_offset > old_offset);
2231
Ben Widawsky2f075562017-03-24 14:29:48 -07002232 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002233 unsigned int tile_size, tile_width, tile_height;
2234 unsigned int pitch_tiles;
2235
2236 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002237 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002239 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 pitch_tiles = pitch / tile_height;
2241 swap(tile_width, tile_height);
2242 } else {
2243 pitch_tiles = pitch / (tile_width * cpp);
2244 }
2245
Ville Syrjälä303ba692017-08-24 22:10:49 +03002246 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2247 tile_size, pitch_tiles,
2248 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002249 } else {
2250 old_offset += *y * pitch + *x * cpp;
2251
2252 *y = (old_offset - new_offset) / pitch;
2253 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2254 }
2255
2256 return new_offset;
2257}
2258
2259/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002260 * Adjust the tile offset by moving the difference into
2261 * the x/y offsets.
2262 */
2263static u32 intel_adjust_tile_offset(int *x, int *y,
2264 const struct intel_plane_state *state, int plane,
2265 u32 old_offset, u32 new_offset)
2266{
2267 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2268 state->base.rotation,
2269 old_offset, new_offset);
2270}
2271
2272/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273 * Computes the linear offset to the base tile and adjusts
2274 * x, y. bytes per pixel is assumed to be a power-of-two.
2275 *
2276 * In the 90/270 rotated case, x and y are assumed
2277 * to be already rotated to match the rotated GTT view, and
2278 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 *
2280 * This function is used when computing the derived information
2281 * under intel_framebuffer, so using any of that information
2282 * here is not allowed. Anything under drm_framebuffer can be
2283 * used. This is why the user has to pass in the pitch since it
2284 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2287 int *x, int *y,
2288 const struct drm_framebuffer *fb, int plane,
2289 unsigned int pitch,
2290 unsigned int rotation,
2291 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002295 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002296
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002297 if (alignment)
2298 alignment--;
2299
Ben Widawsky2f075562017-03-24 14:29:48 -07002300 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002301 unsigned int tile_size, tile_width, tile_height;
2302 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Ville Syrjäläd8433102016-01-12 21:08:35 +02002304 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002305 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002306
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002307 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 pitch_tiles = pitch / tile_height;
2309 swap(tile_width, tile_height);
2310 } else {
2311 pitch_tiles = pitch / (tile_width * cpp);
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313
Ville Syrjäläd8433102016-01-12 21:08:35 +02002314 tile_rows = *y / tile_height;
2315 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002316
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002317 tiles = *x / tile_width;
2318 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2321 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002322
Ville Syrjälä303ba692017-08-24 22:10:49 +03002323 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2324 tile_size, pitch_tiles,
2325 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002327 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 offset_aligned = offset & ~alignment;
2329
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002330 *y = (offset & alignment) / pitch;
2331 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002332 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333
2334 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002338 const struct intel_plane_state *state,
2339 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002340{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002341 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2342 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002343 const struct drm_framebuffer *fb = state->base.fb;
2344 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002345 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002346 u32 alignment;
2347
2348 if (intel_plane->id == PLANE_CURSOR)
2349 alignment = intel_cursor_alignment(dev_priv);
2350 else
2351 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352
2353 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2354 rotation, alignment);
2355}
2356
Ville Syrjälä303ba692017-08-24 22:10:49 +03002357/* Convert the fb->offset[] into x/y offsets */
2358static int intel_fb_offset_to_xy(int *x, int *y,
2359 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002360{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002362
Ville Syrjälä303ba692017-08-24 22:10:49 +03002363 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2364 fb->offsets[plane] % intel_tile_size(dev_priv))
2365 return -EINVAL;
2366
2367 *x = 0;
2368 *y = 0;
2369
2370 _intel_adjust_tile_offset(x, y,
2371 fb, plane, DRM_MODE_ROTATE_0,
2372 fb->offsets[plane], 0);
2373
2374 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375}
2376
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002377static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2378{
2379 switch (fb_modifier) {
2380 case I915_FORMAT_MOD_X_TILED:
2381 return I915_TILING_X;
2382 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002383 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002384 return I915_TILING_Y;
2385 default:
2386 return I915_TILING_NONE;
2387 }
2388}
2389
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002390/*
2391 * From the Sky Lake PRM:
2392 * "The Color Control Surface (CCS) contains the compression status of
2393 * the cache-line pairs. The compression state of the cache-line pair
2394 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2395 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2396 * cache-line-pairs. CCS is always Y tiled."
2397 *
2398 * Since cache line pairs refers to horizontally adjacent cache lines,
2399 * each cache line in the CCS corresponds to an area of 32x16 cache
2400 * lines on the main surface. Since each pixel is 4 bytes, this gives
2401 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2402 * main surface.
2403 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002404static const struct drm_format_info ccs_formats[] = {
2405 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2406 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2407 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2408 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2409};
2410
2411static const struct drm_format_info *
2412lookup_format_info(const struct drm_format_info formats[],
2413 int num_formats, u32 format)
2414{
2415 int i;
2416
2417 for (i = 0; i < num_formats; i++) {
2418 if (formats[i].format == format)
2419 return &formats[i];
2420 }
2421
2422 return NULL;
2423}
2424
2425static const struct drm_format_info *
2426intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2427{
2428 switch (cmd->modifier[0]) {
2429 case I915_FORMAT_MOD_Y_TILED_CCS:
2430 case I915_FORMAT_MOD_Yf_TILED_CCS:
2431 return lookup_format_info(ccs_formats,
2432 ARRAY_SIZE(ccs_formats),
2433 cmd->pixel_format);
2434 default:
2435 return NULL;
2436 }
2437}
2438
Ville Syrjälä6687c902015-09-15 13:16:41 +03002439static int
2440intel_fill_fb_info(struct drm_i915_private *dev_priv,
2441 struct drm_framebuffer *fb)
2442{
2443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2444 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2445 u32 gtt_offset_rotated = 0;
2446 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002447 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448 unsigned int tile_size = intel_tile_size(dev_priv);
2449
2450 for (i = 0; i < num_planes; i++) {
2451 unsigned int width, height;
2452 unsigned int cpp, size;
2453 u32 offset;
2454 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002455 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
Ville Syrjälä353c8592016-12-14 23:30:57 +02002457 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002458 width = drm_framebuffer_plane_width(fb->width, fb, i);
2459 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002460
Ville Syrjälä303ba692017-08-24 22:10:49 +03002461 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2462 if (ret) {
2463 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2464 i, fb->offsets[i]);
2465 return ret;
2466 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002467
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002468 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2469 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2470 int hsub = fb->format->hsub;
2471 int vsub = fb->format->vsub;
2472 int tile_width, tile_height;
2473 int main_x, main_y;
2474 int ccs_x, ccs_y;
2475
2476 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002477 tile_width *= hsub;
2478 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002479
Ville Syrjälä303ba692017-08-24 22:10:49 +03002480 ccs_x = (x * hsub) % tile_width;
2481 ccs_y = (y * vsub) % tile_height;
2482 main_x = intel_fb->normal[0].x % tile_width;
2483 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002484
2485 /*
2486 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2487 * x/y offsets must match between CCS and the main surface.
2488 */
2489 if (main_x != ccs_x || main_y != ccs_y) {
2490 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2491 main_x, main_y,
2492 ccs_x, ccs_y,
2493 intel_fb->normal[0].x,
2494 intel_fb->normal[0].y,
2495 x, y);
2496 return -EINVAL;
2497 }
2498 }
2499
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002501 * The fence (if used) is aligned to the start of the object
2502 * so having the framebuffer wrap around across the edge of the
2503 * fenced region doesn't really work. We have no API to configure
2504 * the fence start offset within the object (nor could we probably
2505 * on gen2/3). So it's just easier if we just require that the
2506 * fb layout agrees with the fence layout. We already check that the
2507 * fb stride matches the fence stride elsewhere.
2508 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002509 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002510 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002511 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2512 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002513 return -EINVAL;
2514 }
2515
2516 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002517 * First pixel of the framebuffer from
2518 * the start of the normal gtt mapping.
2519 */
2520 intel_fb->normal[i].x = x;
2521 intel_fb->normal[i].y = y;
2522
2523 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002524 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002525 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002526 offset /= tile_size;
2527
Ben Widawsky2f075562017-03-24 14:29:48 -07002528 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002529 unsigned int tile_width, tile_height;
2530 unsigned int pitch_tiles;
2531 struct drm_rect r;
2532
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002533 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534
2535 rot_info->plane[i].offset = offset;
2536 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2537 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2538 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2539
2540 intel_fb->rotated[i].pitch =
2541 rot_info->plane[i].height * tile_height;
2542
2543 /* how many tiles does this plane need */
2544 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2545 /*
2546 * If the plane isn't horizontally tile aligned,
2547 * we need one more tile.
2548 */
2549 if (x != 0)
2550 size++;
2551
2552 /* rotate the x/y offsets to match the GTT view */
2553 r.x1 = x;
2554 r.y1 = y;
2555 r.x2 = x + width;
2556 r.y2 = y + height;
2557 drm_rect_rotate(&r,
2558 rot_info->plane[i].width * tile_width,
2559 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002560 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002561 x = r.x1;
2562 y = r.y1;
2563
2564 /* rotate the tile dimensions to match the GTT view */
2565 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2566 swap(tile_width, tile_height);
2567
2568 /*
2569 * We only keep the x/y offsets, so push all of the
2570 * gtt offset into the x/y offsets.
2571 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002572 __intel_adjust_tile_offset(&x, &y,
2573 tile_width, tile_height,
2574 tile_size, pitch_tiles,
2575 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002576
2577 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2578
2579 /*
2580 * First pixel of the framebuffer from
2581 * the start of the rotated gtt mapping.
2582 */
2583 intel_fb->rotated[i].x = x;
2584 intel_fb->rotated[i].y = y;
2585 } else {
2586 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2587 x * cpp, tile_size);
2588 }
2589
2590 /* how many tiles in total needed in the bo */
2591 max_size = max(max_size, offset + size);
2592 }
2593
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002594 if (max_size * tile_size > intel_fb->obj->base.size) {
2595 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2596 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597 return -EINVAL;
2598 }
2599
2600 return 0;
2601}
2602
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002603static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002604{
2605 switch (format) {
2606 case DISPPLANE_8BPP:
2607 return DRM_FORMAT_C8;
2608 case DISPPLANE_BGRX555:
2609 return DRM_FORMAT_XRGB1555;
2610 case DISPPLANE_BGRX565:
2611 return DRM_FORMAT_RGB565;
2612 default:
2613 case DISPPLANE_BGRX888:
2614 return DRM_FORMAT_XRGB8888;
2615 case DISPPLANE_RGBX888:
2616 return DRM_FORMAT_XBGR8888;
2617 case DISPPLANE_BGRX101010:
2618 return DRM_FORMAT_XRGB2101010;
2619 case DISPPLANE_RGBX101010:
2620 return DRM_FORMAT_XBGR2101010;
2621 }
2622}
2623
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002624static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2625{
2626 switch (format) {
2627 case PLANE_CTL_FORMAT_RGB_565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case PLANE_CTL_FORMAT_XRGB_8888:
2631 if (rgb_order) {
2632 if (alpha)
2633 return DRM_FORMAT_ABGR8888;
2634 else
2635 return DRM_FORMAT_XBGR8888;
2636 } else {
2637 if (alpha)
2638 return DRM_FORMAT_ARGB8888;
2639 else
2640 return DRM_FORMAT_XRGB8888;
2641 }
2642 case PLANE_CTL_FORMAT_XRGB_2101010:
2643 if (rgb_order)
2644 return DRM_FORMAT_XBGR2101010;
2645 else
2646 return DRM_FORMAT_XRGB2101010;
2647 }
2648}
2649
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002650static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002651intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2652 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653{
2654 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002655 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656 struct drm_i915_gem_object *obj = NULL;
2657 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002658 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002659 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2660 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2661 PAGE_SIZE);
2662
2663 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002664
Chris Wilsonff2652e2014-03-10 08:07:02 +00002665 if (plane_config->size == 0)
2666 return false;
2667
Paulo Zanoni3badb492015-09-23 12:52:23 -03002668 /* If the FB is too big, just don't use it since fbdev is not very
2669 * important and we should probably use that space with FBC or other
2670 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002671 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 return false;
2673
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002674 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002675 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002676 base_aligned,
2677 base_aligned,
2678 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002679 mutex_unlock(&dev->struct_mutex);
2680 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002681 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilson3e510a82016-08-05 10:14:23 +01002683 if (plane_config->tiling == I915_TILING_X)
2684 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002685
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002686 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002687 mode_cmd.width = fb->width;
2688 mode_cmd.height = fb->height;
2689 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002690 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002691 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002692
Chris Wilson24dbf512017-02-15 10:59:18 +00002693 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694 DRM_DEBUG_KMS("intel fb init failed\n");
2695 goto out_unref_obj;
2696 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697
Jesse Barnes484b41d2014-03-07 08:57:55 -08002698
Daniel Vetterf6936e22015-03-26 12:17:05 +01002699 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
2702out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002703 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704 return false;
2705}
2706
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002707static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002708intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2709 struct intel_plane_state *plane_state,
2710 bool visible)
2711{
2712 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2713
2714 plane_state->base.visible = visible;
2715
2716 /* FIXME pre-g4x don't work like this */
2717 if (visible) {
2718 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2719 crtc_state->active_planes |= BIT(plane->id);
2720 } else {
2721 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2722 crtc_state->active_planes &= ~BIT(plane->id);
2723 }
2724
2725 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2726 crtc_state->base.crtc->name,
2727 crtc_state->active_planes);
2728}
2729
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002730static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2731 struct intel_plane *plane)
2732{
2733 struct intel_crtc_state *crtc_state =
2734 to_intel_crtc_state(crtc->base.state);
2735 struct intel_plane_state *plane_state =
2736 to_intel_plane_state(plane->base.state);
2737
2738 intel_set_plane_visible(crtc_state, plane_state, false);
2739
2740 if (plane->id == PLANE_PRIMARY)
2741 intel_pre_disable_primary_noatomic(&crtc->base);
2742
2743 trace_intel_disable_plane(&plane->base, crtc);
2744 plane->disable_plane(plane, crtc);
2745}
2746
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002747static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002748intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2749 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750{
2751 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002752 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002753 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002754 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002756 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002757 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2758 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002759 struct intel_plane_state *intel_state =
2760 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002761 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762
Damien Lespiau2d140302015-02-05 17:22:18 +00002763 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764 return;
2765
Daniel Vetterf6936e22015-03-26 12:17:05 +01002766 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002767 fb = &plane_config->fb->base;
2768 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002769 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
Damien Lespiau2d140302015-02-05 17:22:18 +00002771 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
2773 /*
2774 * Failed to alloc the obj, check to see if we should share
2775 * an fb with another CRTC instead
2776 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002777 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002778 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779
2780 if (c == &intel_crtc->base)
2781 continue;
2782
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002783 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002784 continue;
2785
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002786 state = to_intel_plane_state(c->primary->state);
2787 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002788 continue;
2789
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002790 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2791 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302792 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002794 }
2795 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796
Matt Roper200757f2015-12-03 11:37:36 -08002797 /*
2798 * We've failed to reconstruct the BIOS FB. Current display state
2799 * indicates that the primary plane is visible, but has a NULL FB,
2800 * which will lead to problems later if we don't fix it up. The
2801 * simplest solution is to just disable the primary plane now and
2802 * pretend the BIOS never had it enabled.
2803 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002804 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002805
Daniel Vetter88595ac2015-03-26 12:42:24 +01002806 return;
2807
2808valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002809 mutex_lock(&dev->struct_mutex);
2810 intel_state->vma =
2811 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2812 mutex_unlock(&dev->struct_mutex);
2813 if (IS_ERR(intel_state->vma)) {
2814 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2815 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2816
2817 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302818 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 return;
2820 }
2821
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002822 plane_state->src_x = 0;
2823 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 plane_state->src_w = fb->width << 16;
2825 plane_state->src_h = fb->height << 16;
2826
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002827 plane_state->crtc_x = 0;
2828 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002829 plane_state->crtc_w = fb->width;
2830 plane_state->crtc_h = fb->height;
2831
Rob Clark1638d302016-11-05 11:08:08 -04002832 intel_state->base.src = drm_plane_state_src(plane_state);
2833 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002834
Daniel Vetter88595ac2015-03-26 12:42:24 +01002835 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002836 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002837 dev_priv->preserve_bios_swizzle = true;
2838
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302839 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002840 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002841 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002842
2843 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2844 to_intel_plane_state(plane_state),
2845 true);
2846
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002847 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2848 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002849}
2850
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002851static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2852 unsigned int rotation)
2853{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002854 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002855
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002856 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002857 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002858 case I915_FORMAT_MOD_X_TILED:
2859 switch (cpp) {
2860 case 8:
2861 return 4096;
2862 case 4:
2863 case 2:
2864 case 1:
2865 return 8192;
2866 default:
2867 MISSING_CASE(cpp);
2868 break;
2869 }
2870 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002871 case I915_FORMAT_MOD_Y_TILED_CCS:
2872 case I915_FORMAT_MOD_Yf_TILED_CCS:
2873 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 case I915_FORMAT_MOD_Y_TILED:
2875 case I915_FORMAT_MOD_Yf_TILED:
2876 switch (cpp) {
2877 case 8:
2878 return 2048;
2879 case 4:
2880 return 4096;
2881 case 2:
2882 case 1:
2883 return 8192;
2884 default:
2885 MISSING_CASE(cpp);
2886 break;
2887 }
2888 break;
2889 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002890 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002891 }
2892
2893 return 2048;
2894}
2895
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002896static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2897 int main_x, int main_y, u32 main_offset)
2898{
2899 const struct drm_framebuffer *fb = plane_state->base.fb;
2900 int hsub = fb->format->hsub;
2901 int vsub = fb->format->vsub;
2902 int aux_x = plane_state->aux.x;
2903 int aux_y = plane_state->aux.y;
2904 u32 aux_offset = plane_state->aux.offset;
2905 u32 alignment = intel_surf_alignment(fb, 1);
2906
2907 while (aux_offset >= main_offset && aux_y <= main_y) {
2908 int x, y;
2909
2910 if (aux_x == main_x && aux_y == main_y)
2911 break;
2912
2913 if (aux_offset == 0)
2914 break;
2915
2916 x = aux_x / hsub;
2917 y = aux_y / vsub;
2918 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2919 aux_offset, aux_offset - alignment);
2920 aux_x = x * hsub + aux_x % hsub;
2921 aux_y = y * vsub + aux_y % vsub;
2922 }
2923
2924 if (aux_x != main_x || aux_y != main_y)
2925 return false;
2926
2927 plane_state->aux.offset = aux_offset;
2928 plane_state->aux.x = aux_x;
2929 plane_state->aux.y = aux_y;
2930
2931 return true;
2932}
2933
Imre Deakc322c642018-01-16 13:24:14 +02002934static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2935 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936{
Imre Deakc322c642018-01-16 13:24:14 +02002937 struct drm_i915_private *dev_priv =
2938 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002939 const struct drm_framebuffer *fb = plane_state->base.fb;
2940 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002941 int x = plane_state->base.src.x1 >> 16;
2942 int y = plane_state->base.src.y1 >> 16;
2943 int w = drm_rect_width(&plane_state->base.src) >> 16;
2944 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002945 int dst_x = plane_state->base.dst.x1;
2946 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002947 int max_width = skl_max_plane_width(fb, 0, rotation);
2948 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002950
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
Imre Deakc322c642018-01-16 13:24:14 +02002957 /*
2958 * Display WA #1175: cnl,glk
2959 * Planes other than the cursor may cause FIFO underflow and display
2960 * corruption if starting less than 4 pixels from the right edge of
2961 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02002962 * Besides the above WA fix the similar problem, where planes other
2963 * than the cursor ending less than 4 pixels from the left edge of the
2964 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02002965 */
2966 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02002967 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
2968 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
2969 dst_x + w < 4 ? "end" : "start",
2970 dst_x + w < 4 ? dst_x + w : dst_x,
2971 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02002972 return -ERANGE;
2973 }
2974
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002975 intel_add_fb_offsets(&x, &y, plane_state, 0);
2976 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002977 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978
2979 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002980 * AUX surface offset is specified as the distance from the
2981 * main surface offset, and it must be non-negative. Make
2982 * sure that is what we will get.
2983 */
2984 if (offset > aux_offset)
2985 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2986 offset, aux_offset & ~(alignment - 1));
2987
2988 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989 * When using an X-tiled surface, the plane blows up
2990 * if the x offset + width exceed the stride.
2991 *
2992 * TODO: linear and Y-tiled seem fine, Yf untested,
2993 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002994 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002995 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996
2997 while ((x + w) * cpp > fb->pitches[0]) {
2998 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002999 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003000 return -EINVAL;
3001 }
3002
3003 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3004 offset, offset - alignment);
3005 }
3006 }
3007
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003008 /*
3009 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3010 * they match with the main surface x/y offsets.
3011 */
3012 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3013 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3014 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3015 if (offset == 0)
3016 break;
3017
3018 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3019 offset, offset - alignment);
3020 }
3021
3022 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3023 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3024 return -EINVAL;
3025 }
3026 }
3027
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003028 plane_state->main.offset = offset;
3029 plane_state->main.x = x;
3030 plane_state->main.y = y;
3031
3032 return 0;
3033}
3034
Ville Syrjälä8d970652016-01-28 16:30:28 +02003035static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3036{
3037 const struct drm_framebuffer *fb = plane_state->base.fb;
3038 unsigned int rotation = plane_state->base.rotation;
3039 int max_width = skl_max_plane_width(fb, 1, rotation);
3040 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003041 int x = plane_state->base.src.x1 >> 17;
3042 int y = plane_state->base.src.y1 >> 17;
3043 int w = drm_rect_width(&plane_state->base.src) >> 17;
3044 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003045 u32 offset;
3046
3047 intel_add_fb_offsets(&x, &y, plane_state, 1);
3048 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3049
3050 /* FIXME not quite sure how/if these apply to the chroma plane */
3051 if (w > max_width || h > max_height) {
3052 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3053 w, h, max_width, max_height);
3054 return -EINVAL;
3055 }
3056
3057 plane_state->aux.offset = offset;
3058 plane_state->aux.x = x;
3059 plane_state->aux.y = y;
3060
3061 return 0;
3062}
3063
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003064static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3065{
3066 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä77064e22017-12-22 21:22:28 +02003067 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003068 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3069 const struct drm_framebuffer *fb = plane_state->base.fb;
3070 int src_x = plane_state->base.src.x1 >> 16;
3071 int src_y = plane_state->base.src.y1 >> 16;
3072 int hsub = fb->format->hsub;
3073 int vsub = fb->format->vsub;
3074 int x = src_x / hsub;
3075 int y = src_y / vsub;
3076 u32 offset;
3077
Ville Syrjälä77064e22017-12-22 21:22:28 +02003078 if (!skl_plane_has_ccs(dev_priv, crtc->pipe, plane->id)) {
3079 DRM_DEBUG_KMS("No RC support on %s\n", plane->base.name);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003080 return -EINVAL;
3081 }
3082
3083 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3084 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3085 plane_state->base.rotation);
3086 return -EINVAL;
3087 }
3088
3089 intel_add_fb_offsets(&x, &y, plane_state, 1);
3090 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3091
3092 plane_state->aux.offset = offset;
3093 plane_state->aux.x = x * hsub + src_x % hsub;
3094 plane_state->aux.y = y * vsub + src_y % vsub;
3095
3096 return 0;
3097}
3098
Imre Deakc322c642018-01-16 13:24:14 +02003099int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3100 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003101{
3102 const struct drm_framebuffer *fb = plane_state->base.fb;
3103 unsigned int rotation = plane_state->base.rotation;
3104 int ret;
3105
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003106 if (rotation & DRM_MODE_REFLECT_X &&
3107 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3108 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3109 return -EINVAL;
3110 }
3111
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003112 if (!plane_state->base.visible)
3113 return 0;
3114
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003115 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003116 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003117 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003118 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003119 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003120
Ville Syrjälä8d970652016-01-28 16:30:28 +02003121 /*
3122 * Handle the AUX surface first since
3123 * the main surface setup depends on it.
3124 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003125 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003126 ret = skl_check_nv12_aux_surface(plane_state);
3127 if (ret)
3128 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003129 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3130 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3131 ret = skl_check_ccs_aux_surface(plane_state);
3132 if (ret)
3133 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003134 } else {
3135 plane_state->aux.offset = ~0xfff;
3136 plane_state->aux.x = 0;
3137 plane_state->aux.y = 0;
3138 }
3139
Imre Deakc322c642018-01-16 13:24:14 +02003140 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003141 if (ret)
3142 return ret;
3143
3144 return 0;
3145}
3146
Ville Syrjälä7145f602017-03-23 21:27:07 +02003147static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3148 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003149{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003150 struct drm_i915_private *dev_priv =
3151 to_i915(plane_state->base.plane->dev);
3152 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3153 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003154 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003155 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003156
Ville Syrjälä7145f602017-03-23 21:27:07 +02003157 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003158
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003159 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3160 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003161 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003162
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003163 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3164 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003165
Ville Syrjäläd509e282017-03-27 21:55:32 +03003166 if (INTEL_GEN(dev_priv) < 4)
3167 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003168
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003169 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003170 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003171 dspcntr |= DISPPLANE_8BPP;
3172 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003173 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003174 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003175 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003176 case DRM_FORMAT_RGB565:
3177 dspcntr |= DISPPLANE_BGRX565;
3178 break;
3179 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003180 dspcntr |= DISPPLANE_BGRX888;
3181 break;
3182 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003183 dspcntr |= DISPPLANE_RGBX888;
3184 break;
3185 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003186 dspcntr |= DISPPLANE_BGRX101010;
3187 break;
3188 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003189 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003190 break;
3191 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003192 MISSING_CASE(fb->format->format);
3193 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003194 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003195
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003196 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003197 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003198 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003199
Robert Fossc2c446a2017-05-19 16:50:17 -04003200 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003201 dspcntr |= DISPPLANE_ROTATE_180;
3202
Robert Fossc2c446a2017-05-19 16:50:17 -04003203 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003204 dspcntr |= DISPPLANE_MIRROR;
3205
Ville Syrjälä7145f602017-03-23 21:27:07 +02003206 return dspcntr;
3207}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003208
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003209int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003210{
3211 struct drm_i915_private *dev_priv =
3212 to_i915(plane_state->base.plane->dev);
3213 int src_x = plane_state->base.src.x1 >> 16;
3214 int src_y = plane_state->base.src.y1 >> 16;
3215 u32 offset;
3216
3217 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003218
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003219 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003220 offset = intel_compute_tile_offset(&src_x, &src_y,
3221 plane_state, 0);
3222 else
3223 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003224
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003225 /* HSW/BDW do this automagically in hardware */
3226 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3227 unsigned int rotation = plane_state->base.rotation;
3228 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3229 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3230
Robert Fossc2c446a2017-05-19 16:50:17 -04003231 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003232 src_x += src_w - 1;
3233 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003234 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003235 src_x += src_w - 1;
3236 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303237 }
3238
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003239 plane_state->main.offset = offset;
3240 plane_state->main.x = src_x;
3241 plane_state->main.y = src_y;
3242
3243 return 0;
3244}
3245
Ville Syrjäläed150302017-11-17 21:19:10 +02003246static void i9xx_update_plane(struct intel_plane *plane,
3247 const struct intel_crtc_state *crtc_state,
3248 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003249{
Ville Syrjäläed150302017-11-17 21:19:10 +02003250 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003251 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003252 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003253 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003254 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003255 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003256 int x = plane_state->main.x;
3257 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003258 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003259 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003260
Ville Syrjälä29490562016-01-20 18:02:50 +02003261 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003262
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003263 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003264 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003265 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003266 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003267
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003268 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3269
Ville Syrjälä78587de2017-03-09 17:44:32 +02003270 if (INTEL_GEN(dev_priv) < 4) {
3271 /* pipesrc and dspsize control the size that is scaled from,
3272 * which should always be the user's requested size.
3273 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003274 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003275 ((crtc_state->pipe_src_h - 1) << 16) |
3276 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003277 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3278 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3279 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003280 ((crtc_state->pipe_src_h - 1) << 16) |
3281 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003282 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3283 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003284 }
3285
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003286 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303287
Ville Syrjäläed150302017-11-17 21:19:10 +02003288 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003289 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003291 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003292 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003293 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003294 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003295 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003296 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003297 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003298 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3299 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003300 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003301 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003302 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003303 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003304 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003305 POSTING_READ_FW(reg);
3306
3307 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003308}
3309
Ville Syrjäläed150302017-11-17 21:19:10 +02003310static void i9xx_disable_plane(struct intel_plane *plane,
3311 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003312{
Ville Syrjäläed150302017-11-17 21:19:10 +02003313 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3314 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003315 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003316
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003317 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3318
Ville Syrjäläed150302017-11-17 21:19:10 +02003319 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3320 if (INTEL_GEN(dev_priv) >= 4)
3321 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003322 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003323 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3324 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003325
3326 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003327}
3328
Ville Syrjäläed150302017-11-17 21:19:10 +02003329static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003330{
Ville Syrjäläed150302017-11-17 21:19:10 +02003331 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003332 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003333 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3334 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003335 bool ret;
3336
3337 /*
3338 * Not 100% correct for planes that can move between pipes,
3339 * but that's only the case for gen2-4 which don't have any
3340 * display power wells.
3341 */
3342 power_domain = POWER_DOMAIN_PIPE(pipe);
3343 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3344 return false;
3345
Ville Syrjäläed150302017-11-17 21:19:10 +02003346 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003347
3348 intel_display_power_put(dev_priv, power_domain);
3349
3350 return ret;
3351}
3352
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003353static u32
3354intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003355{
Ben Widawsky2f075562017-03-24 14:29:48 -07003356 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003357 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003358 else
3359 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003360}
3361
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003362static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3363{
3364 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003365 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003366
3367 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3368 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3369 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003370}
3371
Chandra Kondurua1b22782015-04-07 15:28:45 -07003372/*
3373 * This function detaches (aka. unbinds) unused scalers in hardware
3374 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003375static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003376{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003377 struct intel_crtc_scaler_state *scaler_state;
3378 int i;
3379
Chandra Kondurua1b22782015-04-07 15:28:45 -07003380 scaler_state = &intel_crtc->config->scaler_state;
3381
3382 /* loop through and disable scalers that aren't in use */
3383 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003384 if (!scaler_state->scalers[i].in_use)
3385 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003386 }
3387}
3388
Ville Syrjäläd2196772016-01-28 18:33:11 +02003389u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3390 unsigned int rotation)
3391{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003392 u32 stride;
3393
3394 if (plane >= fb->format->num_planes)
3395 return 0;
3396
3397 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003398
3399 /*
3400 * The stride is either expressed as a multiple of 64 bytes chunks for
3401 * linear buffers or in number of tiles for tiled buffers.
3402 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003403 if (drm_rotation_90_or_270(rotation))
3404 stride /= intel_tile_height(fb, plane);
3405 else
3406 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003407
3408 return stride;
3409}
3410
Ville Syrjälä2e881262017-03-17 23:17:56 +02003411static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003412{
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003414 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003415 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003416 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003417 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003418 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003419 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003420 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003421 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003422 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003423 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003424 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003425 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003427 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003428 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003429 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003430 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003431 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003432 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003433 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003435 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003436 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003437 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003438 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003439
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003440 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003441}
3442
James Ausmus4036c782017-11-13 10:11:28 -08003443/*
3444 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3445 * to be already pre-multiplied. We need to add a knob (or a different
3446 * DRM_FORMAT) for user-space to configure that.
3447 */
3448static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3449{
3450 switch (pixel_format) {
3451 case DRM_FORMAT_ABGR8888:
3452 case DRM_FORMAT_ARGB8888:
3453 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3454 default:
3455 return PLANE_CTL_ALPHA_DISABLE;
3456 }
3457}
3458
3459static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3460{
3461 switch (pixel_format) {
3462 case DRM_FORMAT_ABGR8888:
3463 case DRM_FORMAT_ARGB8888:
3464 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3465 default:
3466 return PLANE_COLOR_ALPHA_DISABLE;
3467 }
3468}
3469
Ville Syrjälä2e881262017-03-17 23:17:56 +02003470static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003471{
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003473 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 break;
3475 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003476 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003477 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003479 case I915_FORMAT_MOD_Y_TILED_CCS:
3480 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003481 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003482 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003483 case I915_FORMAT_MOD_Yf_TILED_CCS:
3484 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 default:
3486 MISSING_CASE(fb_modifier);
3487 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003488
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003489 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003490}
3491
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003492static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003493{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003494 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003495 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003496 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303497 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003498 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303499 * while i915 HW rotation is clockwise, thats why this swapping.
3500 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003501 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303502 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003503 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003504 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003505 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303506 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003508 MISSING_CASE(rotate);
3509 }
3510
3511 return 0;
3512}
3513
3514static u32 cnl_plane_ctl_flip(unsigned int reflect)
3515{
3516 switch (reflect) {
3517 case 0:
3518 break;
3519 case DRM_MODE_REFLECT_X:
3520 return PLANE_CTL_FLIP_HORIZONTAL;
3521 case DRM_MODE_REFLECT_Y:
3522 default:
3523 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003524 }
3525
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003526 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003527}
3528
Ville Syrjälä2e881262017-03-17 23:17:56 +02003529u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3530 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003531{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003532 struct drm_i915_private *dev_priv =
3533 to_i915(plane_state->base.plane->dev);
3534 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003535 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003536 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003537 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003538
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003539 plane_ctl = PLANE_CTL_ENABLE;
3540
James Ausmus4036c782017-11-13 10:11:28 -08003541 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3542 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003543 plane_ctl |=
3544 PLANE_CTL_PIPE_GAMMA_ENABLE |
3545 PLANE_CTL_PIPE_CSC_ENABLE |
3546 PLANE_CTL_PLANE_GAMMA_DISABLE;
3547 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003548
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003549 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003550 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003551 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3552
3553 if (INTEL_GEN(dev_priv) >= 10)
3554 plane_ctl |= cnl_plane_ctl_flip(rotation &
3555 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003556
Ville Syrjälä2e881262017-03-17 23:17:56 +02003557 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3558 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3559 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3560 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3561
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003562 return plane_ctl;
3563}
3564
James Ausmus4036c782017-11-13 10:11:28 -08003565u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3566 const struct intel_plane_state *plane_state)
3567{
3568 const struct drm_framebuffer *fb = plane_state->base.fb;
3569 u32 plane_color_ctl = 0;
3570
3571 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3572 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3573 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3574 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3575
3576 return plane_color_ctl;
3577}
3578
Maarten Lankhorst73974892016-08-05 23:28:27 +03003579static int
3580__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003581 struct drm_atomic_state *state,
3582 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583{
3584 struct drm_crtc_state *crtc_state;
3585 struct drm_crtc *crtc;
3586 int i, ret;
3587
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003588 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003589 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003590
3591 if (!state)
3592 return 0;
3593
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003594 /*
3595 * We've duplicated the state, pointers to the old state are invalid.
3596 *
3597 * Don't attempt to use the old state until we commit the duplicated state.
3598 */
3599 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003600 /*
3601 * Force recalculation even if we restore
3602 * current state. With fast modeset this may not result
3603 * in a modeset when the state is compatible.
3604 */
3605 crtc_state->mode_changed = true;
3606 }
3607
3608 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003609 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3610 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003611
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003612 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003613
3614 WARN_ON(ret == -EDEADLK);
3615 return ret;
3616}
3617
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003618static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3619{
Ville Syrjäläae981042016-08-05 23:28:30 +03003620 return intel_has_gpu_reset(dev_priv) &&
3621 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003622}
3623
Chris Wilsonc0336662016-05-06 15:40:21 +01003624void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003625{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626 struct drm_device *dev = &dev_priv->drm;
3627 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3628 struct drm_atomic_state *state;
3629 int ret;
3630
Daniel Vetterce87ea12017-07-19 14:54:55 +02003631
3632 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003633 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003634 !gpu_reset_clobbers_display(dev_priv))
3635 return;
3636
Daniel Vetter9db529a2017-08-08 10:08:28 +02003637 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3638 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3639 wake_up_all(&dev_priv->gpu_error.wait_queue);
3640
3641 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3642 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3643 i915_gem_set_wedged(dev_priv);
3644 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003645
Maarten Lankhorst73974892016-08-05 23:28:27 +03003646 /*
3647 * Need mode_config.mutex so that we don't
3648 * trample ongoing ->detect() and whatnot.
3649 */
3650 mutex_lock(&dev->mode_config.mutex);
3651 drm_modeset_acquire_init(ctx, 0);
3652 while (1) {
3653 ret = drm_modeset_lock_all_ctx(dev, ctx);
3654 if (ret != -EDEADLK)
3655 break;
3656
3657 drm_modeset_backoff(ctx);
3658 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003659 /*
3660 * Disabling the crtcs gracefully seems nicer. Also the
3661 * g33 docs say we should at least disable all the planes.
3662 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003663 state = drm_atomic_helper_duplicate_state(dev, ctx);
3664 if (IS_ERR(state)) {
3665 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003666 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003667 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003668 }
3669
3670 ret = drm_atomic_helper_disable_all(dev, ctx);
3671 if (ret) {
3672 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003673 drm_atomic_state_put(state);
3674 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003675 }
3676
3677 dev_priv->modeset_restore_state = state;
3678 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003679}
3680
Chris Wilsonc0336662016-05-06 15:40:21 +01003681void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003682{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003683 struct drm_device *dev = &dev_priv->drm;
3684 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3685 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3686 int ret;
3687
Daniel Vetterce87ea12017-07-19 14:54:55 +02003688 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003689 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003690 !gpu_reset_clobbers_display(dev_priv))
3691 return;
3692
3693 if (!state)
3694 goto unlock;
3695
Maarten Lankhorst73974892016-08-05 23:28:27 +03003696 dev_priv->modeset_restore_state = NULL;
3697
Ville Syrjälä75147472014-11-24 18:28:11 +02003698 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003699 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003700 /* for testing only restore the display */
3701 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003702 if (ret)
3703 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003704 } else {
3705 /*
3706 * The display has been reset as well,
3707 * so need a full re-initialization.
3708 */
3709 intel_runtime_pm_disable_interrupts(dev_priv);
3710 intel_runtime_pm_enable_interrupts(dev_priv);
3711
Imre Deak51f59202016-09-14 13:04:13 +03003712 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003713 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003714 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003715
3716 spin_lock_irq(&dev_priv->irq_lock);
3717 if (dev_priv->display.hpd_irq_setup)
3718 dev_priv->display.hpd_irq_setup(dev_priv);
3719 spin_unlock_irq(&dev_priv->irq_lock);
3720
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003721 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003722 if (ret)
3723 DRM_ERROR("Restoring old state failed with %i\n", ret);
3724
3725 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003726 }
3727
Daniel Vetterce87ea12017-07-19 14:54:55 +02003728 drm_atomic_state_put(state);
3729unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003730 drm_modeset_drop_locks(ctx);
3731 drm_modeset_acquire_fini(ctx);
3732 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003733
3734 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003735}
3736
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003737static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3738 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003739{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003740 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003742
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003743 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003744 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003745
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003746 /*
3747 * Update pipe size and adjust fitter if needed: the reason for this is
3748 * that in compute_mode_changes we check the native mode (not the pfit
3749 * mode) to see if we can flip rather than do a full mode set. In the
3750 * fastboot case, we'll flip, but if we don't update the pipesrc and
3751 * pfit state, we'll end up with a big fb scanned out into the wrong
3752 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003753 */
3754
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003755 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003756 ((new_crtc_state->pipe_src_w - 1) << 16) |
3757 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003758
3759 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003760 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003761 skl_detach_scalers(crtc);
3762
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003763 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003764 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003765 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003766 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003767 ironlake_pfit_enable(crtc);
3768 else if (old_crtc_state->pch_pfit.enabled)
3769 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003770 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003771}
3772
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003773static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003774{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003775 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003776 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003777 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003780
3781 /* enable normal train */
3782 reg = FDI_TX_CTL(pipe);
3783 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003784 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003785 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3786 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003787 } else {
3788 temp &= ~FDI_LINK_TRAIN_NONE;
3789 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003790 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003791 I915_WRITE(reg, temp);
3792
3793 reg = FDI_RX_CTL(pipe);
3794 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003795 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003796 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3797 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3798 } else {
3799 temp &= ~FDI_LINK_TRAIN_NONE;
3800 temp |= FDI_LINK_TRAIN_NONE;
3801 }
3802 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3803
3804 /* wait one idle pattern time */
3805 POSTING_READ(reg);
3806 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003807
3808 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003809 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003810 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3811 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003812}
3813
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003815static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3816 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003818 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003819 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003820 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003821 i915_reg_t reg;
3822 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003824 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003825 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003826
Adam Jacksone1a44742010-06-25 15:32:14 -04003827 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3828 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 reg = FDI_RX_IMR(pipe);
3830 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 temp &= ~FDI_RX_SYMBOL_LOCK;
3832 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 I915_WRITE(reg, temp);
3834 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 udelay(150);
3836
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003840 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003841 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3851
3852 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853 udelay(150);
3854
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003855 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003856 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3857 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3858 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003859
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003861 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3864
3865 if ((temp & FDI_RX_BIT_LOCK)) {
3866 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868 break;
3869 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003871 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873
3874 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 reg = FDI_TX_CTL(pipe);
3876 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877 temp &= ~FDI_LINK_TRAIN_NONE;
3878 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 reg = FDI_RX_CTL(pipe);
3882 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 I915_WRITE(reg, temp);
3886
3887 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 udelay(150);
3889
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003891 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3894
3895 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897 DRM_DEBUG_KMS("FDI train 2 done.\n");
3898 break;
3899 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003901 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903
3904 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003905
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906}
3907
Akshay Joshi0206e352011-08-16 15:34:10 -04003908static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3910 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3911 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3912 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3913};
3914
3915/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003916static void gen6_fdi_link_train(struct intel_crtc *crtc,
3917 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003920 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003921 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003922 i915_reg_t reg;
3923 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924
Adam Jacksone1a44742010-06-25 15:32:14 -04003925 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3926 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003927 reg = FDI_RX_IMR(pipe);
3928 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003929 temp &= ~FDI_RX_SYMBOL_LOCK;
3930 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 I915_WRITE(reg, temp);
3932
3933 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003934 udelay(150);
3935
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_TX_CTL(pipe);
3938 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003939 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003940 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 temp &= ~FDI_LINK_TRAIN_NONE;
3942 temp |= FDI_LINK_TRAIN_PATTERN_1;
3943 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3944 /* SNB-B */
3945 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947
Daniel Vetterd74cf322012-10-26 10:58:13 +02003948 I915_WRITE(FDI_RX_MISC(pipe),
3949 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3950
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_RX_CTL(pipe);
3952 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003953 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3955 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3956 } else {
3957 temp &= ~FDI_LINK_TRAIN_NONE;
3958 temp |= FDI_LINK_TRAIN_PATTERN_1;
3959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3961
3962 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 udelay(150);
3964
Akshay Joshi0206e352011-08-16 15:34:10 -04003965 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = FDI_TX_CTL(pipe);
3967 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3969 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 I915_WRITE(reg, temp);
3971
3972 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003973 udelay(500);
3974
Sean Paulfa37d392012-03-02 12:53:39 -05003975 for (retry = 0; retry < 5; retry++) {
3976 reg = FDI_RX_IIR(pipe);
3977 temp = I915_READ(reg);
3978 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3979 if (temp & FDI_RX_BIT_LOCK) {
3980 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3981 DRM_DEBUG_KMS("FDI train 1 done.\n");
3982 break;
3983 }
3984 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
Sean Paulfa37d392012-03-02 12:53:39 -05003986 if (retry < 5)
3987 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 }
3989 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003990 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003991
3992 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 reg = FDI_TX_CTL(pipe);
3994 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995 temp &= ~FDI_LINK_TRAIN_NONE;
3996 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003997 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3999 /* SNB-B */
4000 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4001 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004003
Chris Wilson5eddb702010-09-11 13:48:45 +01004004 reg = FDI_RX_CTL(pipe);
4005 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004006 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4008 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4009 } else {
4010 temp &= ~FDI_LINK_TRAIN_NONE;
4011 temp |= FDI_LINK_TRAIN_PATTERN_2;
4012 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004013 I915_WRITE(reg, temp);
4014
4015 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016 udelay(150);
4017
Akshay Joshi0206e352011-08-16 15:34:10 -04004018 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004019 reg = FDI_TX_CTL(pipe);
4020 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004021 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4022 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 I915_WRITE(reg, temp);
4024
4025 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004026 udelay(500);
4027
Sean Paulfa37d392012-03-02 12:53:39 -05004028 for (retry = 0; retry < 5; retry++) {
4029 reg = FDI_RX_IIR(pipe);
4030 temp = I915_READ(reg);
4031 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4032 if (temp & FDI_RX_SYMBOL_LOCK) {
4033 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4034 DRM_DEBUG_KMS("FDI train 2 done.\n");
4035 break;
4036 }
4037 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038 }
Sean Paulfa37d392012-03-02 12:53:39 -05004039 if (retry < 5)
4040 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041 }
4042 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004043 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044
4045 DRM_DEBUG_KMS("FDI train done.\n");
4046}
4047
Jesse Barnes357555c2011-04-28 15:09:55 -07004048/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004049static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4050 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004051{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004052 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004053 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004054 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004055 i915_reg_t reg;
4056 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004057
4058 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4059 for train result */
4060 reg = FDI_RX_IMR(pipe);
4061 temp = I915_READ(reg);
4062 temp &= ~FDI_RX_SYMBOL_LOCK;
4063 temp &= ~FDI_RX_BIT_LOCK;
4064 I915_WRITE(reg, temp);
4065
4066 POSTING_READ(reg);
4067 udelay(150);
4068
Daniel Vetter01a415f2012-10-27 15:58:40 +02004069 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4070 I915_READ(FDI_RX_IIR(pipe)));
4071
Jesse Barnes139ccd32013-08-19 11:04:55 -07004072 /* Try each vswing and preemphasis setting twice before moving on */
4073 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4074 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004075 reg = FDI_TX_CTL(pipe);
4076 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004077 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4078 temp &= ~FDI_TX_ENABLE;
4079 I915_WRITE(reg, temp);
4080
4081 reg = FDI_RX_CTL(pipe);
4082 temp = I915_READ(reg);
4083 temp &= ~FDI_LINK_TRAIN_AUTO;
4084 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4085 temp &= ~FDI_RX_ENABLE;
4086 I915_WRITE(reg, temp);
4087
4088 /* enable CPU FDI TX and PCH FDI RX */
4089 reg = FDI_TX_CTL(pipe);
4090 temp = I915_READ(reg);
4091 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004092 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004093 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004094 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 temp |= snb_b_fdi_train_param[j/2];
4096 temp |= FDI_COMPOSITE_SYNC;
4097 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4098
4099 I915_WRITE(FDI_RX_MISC(pipe),
4100 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4101
4102 reg = FDI_RX_CTL(pipe);
4103 temp = I915_READ(reg);
4104 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4105 temp |= FDI_COMPOSITE_SYNC;
4106 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4107
4108 POSTING_READ(reg);
4109 udelay(1); /* should be 0.5us */
4110
4111 for (i = 0; i < 4; i++) {
4112 reg = FDI_RX_IIR(pipe);
4113 temp = I915_READ(reg);
4114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4115
4116 if (temp & FDI_RX_BIT_LOCK ||
4117 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4118 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4119 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4120 i);
4121 break;
4122 }
4123 udelay(1); /* should be 0.5us */
4124 }
4125 if (i == 4) {
4126 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4127 continue;
4128 }
4129
4130 /* Train 2 */
4131 reg = FDI_TX_CTL(pipe);
4132 temp = I915_READ(reg);
4133 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4134 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4135 I915_WRITE(reg, temp);
4136
4137 reg = FDI_RX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4140 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004141 I915_WRITE(reg, temp);
4142
4143 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004144 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004145
Jesse Barnes139ccd32013-08-19 11:04:55 -07004146 for (i = 0; i < 4; i++) {
4147 reg = FDI_RX_IIR(pipe);
4148 temp = I915_READ(reg);
4149 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004150
Jesse Barnes139ccd32013-08-19 11:04:55 -07004151 if (temp & FDI_RX_SYMBOL_LOCK ||
4152 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4153 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4154 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4155 i);
4156 goto train_done;
4157 }
4158 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004159 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004160 if (i == 4)
4161 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004162 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004163
Jesse Barnes139ccd32013-08-19 11:04:55 -07004164train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004165 DRM_DEBUG_KMS("FDI train done.\n");
4166}
4167
Daniel Vetter88cefb62012-08-12 19:27:14 +02004168static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004169{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004170 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004172 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004173 i915_reg_t reg;
4174 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004175
Jesse Barnes0e23b992010-09-10 11:10:00 -07004176 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004179 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004180 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004181 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4183
4184 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004185 udelay(200);
4186
4187 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp | FDI_PCDCLK);
4190
4191 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004192 udelay(200);
4193
Paulo Zanoni20749732012-11-23 15:30:38 -02004194 /* Enable CPU FDI TX PLL, always on for Ironlake */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4198 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004199
Paulo Zanoni20749732012-11-23 15:30:38 -02004200 POSTING_READ(reg);
4201 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004202 }
4203}
4204
Daniel Vetter88cefb62012-08-12 19:27:14 +02004205static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4206{
4207 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004208 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004209 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004210 i915_reg_t reg;
4211 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004212
4213 /* Switch from PCDclk to Rawclk */
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4217
4218 /* Disable CPU FDI TX PLL */
4219 reg = FDI_TX_CTL(pipe);
4220 temp = I915_READ(reg);
4221 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4222
4223 POSTING_READ(reg);
4224 udelay(100);
4225
4226 reg = FDI_RX_CTL(pipe);
4227 temp = I915_READ(reg);
4228 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4229
4230 /* Wait for the clocks to turn off. */
4231 POSTING_READ(reg);
4232 udelay(100);
4233}
4234
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004235static void ironlake_fdi_disable(struct drm_crtc *crtc)
4236{
4237 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004238 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4240 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004241 i915_reg_t reg;
4242 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004243
4244 /* disable CPU FDI tx and PCH FDI rx */
4245 reg = FDI_TX_CTL(pipe);
4246 temp = I915_READ(reg);
4247 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4248 POSTING_READ(reg);
4249
4250 reg = FDI_RX_CTL(pipe);
4251 temp = I915_READ(reg);
4252 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004253 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004254 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4255
4256 POSTING_READ(reg);
4257 udelay(100);
4258
4259 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004260 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004261 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004262
4263 /* still set train pattern 1 */
4264 reg = FDI_TX_CTL(pipe);
4265 temp = I915_READ(reg);
4266 temp &= ~FDI_LINK_TRAIN_NONE;
4267 temp |= FDI_LINK_TRAIN_PATTERN_1;
4268 I915_WRITE(reg, temp);
4269
4270 reg = FDI_RX_CTL(pipe);
4271 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004272 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004273 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4274 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4275 } else {
4276 temp &= ~FDI_LINK_TRAIN_NONE;
4277 temp |= FDI_LINK_TRAIN_PATTERN_1;
4278 }
4279 /* BPC in FDI rx is consistent with that in PIPECONF */
4280 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004281 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004282 I915_WRITE(reg, temp);
4283
4284 POSTING_READ(reg);
4285 udelay(100);
4286}
4287
Chris Wilson49d73912016-11-29 09:50:08 +00004288bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004289{
Daniel Vetterfa058872017-07-20 19:57:52 +02004290 struct drm_crtc *crtc;
4291 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004292
Daniel Vetterfa058872017-07-20 19:57:52 +02004293 drm_for_each_crtc(crtc, &dev_priv->drm) {
4294 struct drm_crtc_commit *commit;
4295 spin_lock(&crtc->commit_lock);
4296 commit = list_first_entry_or_null(&crtc->commit_list,
4297 struct drm_crtc_commit, commit_entry);
4298 cleanup_done = commit ?
4299 try_wait_for_completion(&commit->cleanup_done) : true;
4300 spin_unlock(&crtc->commit_lock);
4301
4302 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004303 continue;
4304
Daniel Vetterfa058872017-07-20 19:57:52 +02004305 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004306
4307 return true;
4308 }
4309
4310 return false;
4311}
4312
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004313void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004314{
4315 u32 temp;
4316
4317 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4318
4319 mutex_lock(&dev_priv->sb_lock);
4320
4321 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4322 temp |= SBI_SSCCTL_DISABLE;
4323 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4324
4325 mutex_unlock(&dev_priv->sb_lock);
4326}
4327
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004329static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004331 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4332 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4334 u32 temp;
4335
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004336 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004338 /* The iCLK virtual clock root frequency is in MHz,
4339 * but the adjusted_mode->crtc_clock in in KHz. To get the
4340 * divisors, it is necessary to divide one by another, so we
4341 * convert the virtual clock precision to KHz here for higher
4342 * precision.
4343 */
4344 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345 u32 iclk_virtual_root_freq = 172800 * 1000;
4346 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004347 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004349 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4350 clock << auxdiv);
4351 divsel = (desired_divisor / iclk_pi_range) - 2;
4352 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004354 /*
4355 * Near 20MHz is a corner case which is
4356 * out of range for the 7-bit divisor
4357 */
4358 if (divsel <= 0x7f)
4359 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004360 }
4361
4362 /* This should not happen with any sane values */
4363 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4364 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4365 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4366 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4367
4368 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004369 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 auxdiv,
4371 divsel,
4372 phasedir,
4373 phaseinc);
4374
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004375 mutex_lock(&dev_priv->sb_lock);
4376
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004377 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004378 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004379 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4380 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4381 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4382 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4383 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4384 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386
4387 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4390 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004391 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392
4393 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004394 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004395 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004396 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004397
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004398 mutex_unlock(&dev_priv->sb_lock);
4399
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400 /* Wait for initialization time */
4401 udelay(24);
4402
4403 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4404}
4405
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004406int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4407{
4408 u32 divsel, phaseinc, auxdiv;
4409 u32 iclk_virtual_root_freq = 172800 * 1000;
4410 u32 iclk_pi_range = 64;
4411 u32 desired_divisor;
4412 u32 temp;
4413
4414 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4415 return 0;
4416
4417 mutex_lock(&dev_priv->sb_lock);
4418
4419 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4420 if (temp & SBI_SSCCTL_DISABLE) {
4421 mutex_unlock(&dev_priv->sb_lock);
4422 return 0;
4423 }
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4426 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4427 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4428 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4429 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4430
4431 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4432 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4433 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4434
4435 mutex_unlock(&dev_priv->sb_lock);
4436
4437 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4438
4439 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4440 desired_divisor << auxdiv);
4441}
4442
Daniel Vetter275f01b22013-05-03 11:49:47 +02004443static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4444 enum pipe pch_transcoder)
4445{
4446 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004447 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004448 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004449
4450 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4451 I915_READ(HTOTAL(cpu_transcoder)));
4452 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4453 I915_READ(HBLANK(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4455 I915_READ(HSYNC(cpu_transcoder)));
4456
4457 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4458 I915_READ(VTOTAL(cpu_transcoder)));
4459 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4460 I915_READ(VBLANK(cpu_transcoder)));
4461 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4462 I915_READ(VSYNC(cpu_transcoder)));
4463 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4464 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4465}
4466
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004467static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004468{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004469 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004470 uint32_t temp;
4471
4472 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004473 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004474 return;
4475
4476 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4478
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004479 temp &= ~FDI_BC_BIFURCATION_SELECT;
4480 if (enable)
4481 temp |= FDI_BC_BIFURCATION_SELECT;
4482
4483 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484 I915_WRITE(SOUTH_CHICKEN1, temp);
4485 POSTING_READ(SOUTH_CHICKEN1);
4486}
4487
4488static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4489{
4490 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004491
4492 switch (intel_crtc->pipe) {
4493 case PIPE_A:
4494 break;
4495 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004496 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004497 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004498 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004499 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004500
4501 break;
4502 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004503 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004504
4505 break;
4506 default:
4507 BUG();
4508 }
4509}
4510
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004511/* Return which DP Port should be selected for Transcoder DP control */
4512static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004513intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004514{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004515 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004516 struct intel_encoder *encoder;
4517
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004518 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004519 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004520 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004521 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004522 }
4523
4524 return -1;
4525}
4526
Jesse Barnesf67a5592011-01-05 10:31:48 -08004527/*
4528 * Enable PCH resources required for PCH ports:
4529 * - PCH PLLs
4530 * - FDI training & RX/TX
4531 * - update transcoder timings
4532 * - DP transcoding bits
4533 * - transcoder
4534 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004535static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004536{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004537 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004538 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004540 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004541 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004542
Daniel Vetterab9412b2013-05-03 11:49:46 +02004543 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004544
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004545 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004546 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004547
Daniel Vettercd986ab2012-10-26 10:58:12 +02004548 /* Write the TU size bits before fdi link training, so that error
4549 * detection works. */
4550 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4551 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4552
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004553 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004554 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004555
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004556 /* We need to program the right clock selection before writing the pixel
4557 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004558 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004559 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004560
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004562 temp |= TRANS_DPLL_ENABLE(pipe);
4563 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004564 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004565 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004566 temp |= sel;
4567 else
4568 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004572 /* XXX: pch pll's can be enabled any time before we enable the PCH
4573 * transcoder, and we actually should do this to not upset any PCH
4574 * transcoder that already use the clock when we share it.
4575 *
4576 * Note that enable_shared_dpll tries to do the right thing, but
4577 * get_shared_dpll unconditionally resets the pll - we need that to have
4578 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004579 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004580
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004581 /* set transcoder timing, panel must allow it */
4582 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004583 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004584
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004585 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004586
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004587 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004588 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004589 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004590 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004591 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004592 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004593 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp = I915_READ(reg);
4595 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004596 TRANS_DP_SYNC_MASK |
4597 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004598 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004599 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004601 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004603 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004605
4606 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004610 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004613 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 break;
4616 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004617 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618 }
4619
Chris Wilson5eddb702010-09-11 13:48:45 +01004620 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004621 }
4622
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004623 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004624}
4625
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004626static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004628 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004629 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004630 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004631
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004632 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004634 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni0540e482012-10-31 18:12:40 -02004636 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004637 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004638
Paulo Zanoni937bb612012-10-31 18:12:47 -02004639 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004640}
4641
Daniel Vettera1520312013-05-03 11:49:50 +02004642static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004643{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004644 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004645 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 u32 temp;
4647
4648 temp = I915_READ(dslreg);
4649 udelay(500);
4650 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004651 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004652 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004653 }
4654}
4655
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656static int
4657skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004658 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004659 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004660{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661 struct intel_crtc_scaler_state *scaler_state =
4662 &crtc_state->scaler_state;
4663 struct intel_crtc *intel_crtc =
4664 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304665 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4666 const struct drm_display_mode *adjusted_mode =
4667 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004668 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004669
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004670 /*
4671 * Src coordinates are already rotated by 270 degrees for
4672 * the 90/270 degree plane rotation cases (to match the
4673 * GTT mapping), hence no need to account for rotation here.
4674 */
4675 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004676
Shashank Sharmae5c05932017-07-21 20:55:05 +05304677 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4678 need_scaling = true;
4679
Chandra Kondurua1b22782015-04-07 15:28:45 -07004680 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304681 * Scaling/fitting not supported in IF-ID mode in GEN9+
4682 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4683 * Once NV12 is enabled, handle it here while allocating scaler
4684 * for NV12.
4685 */
4686 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4687 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4688 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4689 return -EINVAL;
4690 }
4691
4692 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004693 * if plane is being disabled or scaler is no more required or force detach
4694 * - free scaler binded to this plane/crtc
4695 * - in order to do this, update crtc->scaler_usage
4696 *
4697 * Here scaler state in crtc_state is set free so that
4698 * scaler can be assigned to other user. Actual register
4699 * update to free the scaler is done in plane/panel-fit programming.
4700 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4701 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004703 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004705 scaler_state->scalers[*scaler_id].in_use = 0;
4706
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004707 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4708 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4709 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004710 scaler_state->scaler_users);
4711 *scaler_id = -1;
4712 }
4713 return 0;
4714 }
4715
4716 /* range checks */
4717 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4718 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4719
4720 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4721 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004723 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004725 return -EINVAL;
4726 }
4727
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004728 /* mark this plane as a scaler user in crtc_state */
4729 scaler_state->scaler_users |= (1 << scaler_user);
4730 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4731 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4732 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4733 scaler_state->scaler_users);
4734
4735 return 0;
4736}
4737
4738/**
4739 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4740 *
4741 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 *
4743 * Return
4744 * 0 - scaler_usage updated successfully
4745 * error - requested scaling cannot be supported or other error condition
4746 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004747int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004749 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004751 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004752 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004753 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004754 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755}
4756
4757/**
4758 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4759 *
4760 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004761 * @plane_state: atomic plane state to update
4762 *
4763 * Return
4764 * 0 - scaler_usage updated successfully
4765 * error - requested scaling cannot be supported or other error condition
4766 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004767static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4768 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004769{
4770
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004771 struct intel_plane *intel_plane =
4772 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 struct drm_framebuffer *fb = plane_state->base.fb;
4774 int ret;
4775
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004776 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004778 ret = skl_update_scaler(crtc_state, force_detach,
4779 drm_plane_index(&intel_plane->base),
4780 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004781 drm_rect_width(&plane_state->base.src) >> 16,
4782 drm_rect_height(&plane_state->base.src) >> 16,
4783 drm_rect_width(&plane_state->base.dst),
4784 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004785
4786 if (ret || plane_state->scaler_id < 0)
4787 return ret;
4788
Chandra Kondurua1b22782015-04-07 15:28:45 -07004789 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004790 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004791 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4792 intel_plane->base.base.id,
4793 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004794 return -EINVAL;
4795 }
4796
4797 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004798 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004799 case DRM_FORMAT_RGB565:
4800 case DRM_FORMAT_XBGR8888:
4801 case DRM_FORMAT_XRGB8888:
4802 case DRM_FORMAT_ABGR8888:
4803 case DRM_FORMAT_ARGB8888:
4804 case DRM_FORMAT_XRGB2101010:
4805 case DRM_FORMAT_XBGR2101010:
4806 case DRM_FORMAT_YUYV:
4807 case DRM_FORMAT_YVYU:
4808 case DRM_FORMAT_UYVY:
4809 case DRM_FORMAT_VYUY:
4810 break;
4811 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004812 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4813 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004814 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004815 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004816 }
4817
Chandra Kondurua1b22782015-04-07 15:28:45 -07004818 return 0;
4819}
4820
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004821static void skylake_scaler_disable(struct intel_crtc *crtc)
4822{
4823 int i;
4824
4825 for (i = 0; i < crtc->num_scalers; i++)
4826 skl_detach_scaler(crtc, i);
4827}
4828
4829static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004830{
4831 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004833 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004834 struct intel_crtc_scaler_state *scaler_state =
4835 &crtc->config->scaler_state;
4836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004838 int id;
4839
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004840 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004841 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004842
4843 id = scaler_state->scaler_id;
4844 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4845 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4846 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4847 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004848 }
4849}
4850
Jesse Barnesb074cec2013-04-25 12:55:02 -07004851static void ironlake_pfit_enable(struct intel_crtc *crtc)
4852{
4853 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004854 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004855 int pipe = crtc->pipe;
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004858 /* Force use of hard-coded filter coefficients
4859 * as some pre-programmed values are broken,
4860 * e.g. x201.
4861 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004862 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004863 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4864 PF_PIPE_SEL_IVB(pipe));
4865 else
4866 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4868 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004869 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870}
4871
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004872void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004874 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004875 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004876 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004878 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879 return;
4880
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004881 /*
4882 * We can only enable IPS after we enable a plane and wait for a vblank
4883 * This function is called from post_plane_update, which is run after
4884 * a vblank wait.
4885 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004886 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004887
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004888 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004889 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004890 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4891 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004892 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 /* Quoting Art Runyan: "its not safe to expect any particular
4894 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004895 * mailbox." Moreover, the mailbox may return a bogus state,
4896 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004897 */
4898 } else {
4899 I915_WRITE(IPS_CTL, IPS_ENABLE);
4900 /* The bit only becomes 1 in the next vblank, so this wait here
4901 * is essentially intel_wait_for_vblank. If we don't have this
4902 * and don't wait for vblanks until the end of crtc_enable, then
4903 * the HW state readout code will complain that the expected
4904 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004905 if (intel_wait_for_register(dev_priv,
4906 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4907 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004908 DRM_ERROR("Timed out waiting for IPS enable\n");
4909 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004910}
4911
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004912void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004915 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004916 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004917
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004918 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004919 return;
4920
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004921 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004922 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004923 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004924 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004925 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004926 if (intel_wait_for_register(dev_priv,
4927 IPS_CTL, IPS_ENABLE, 0,
4928 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004929 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004930 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004931 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004932 POSTING_READ(IPS_CTL);
4933 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004934
4935 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004936 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004937}
4938
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004939static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004940{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004941 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004942 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004943
4944 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004945 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004946 mutex_unlock(&dev->struct_mutex);
4947 }
4948
4949 /* Let userspace switch the overlay on again. In most cases userspace
4950 * has to recompute where to put it anyway.
4951 */
4952}
4953
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004954/**
4955 * intel_post_enable_primary - Perform operations after enabling primary plane
4956 * @crtc: the CRTC whose primary plane was just enabled
4957 *
4958 * Performs potentially sleeping operations that must be done after the primary
4959 * plane is enabled, such as updating FBC and IPS. Note that this may be
4960 * called due to an explicit primary plane update, or due to an implicit
4961 * re-enable that is caused when a sprite plane is updated to no longer
4962 * completely hide the primary plane.
4963 */
4964static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004965intel_post_enable_primary(struct drm_crtc *crtc,
4966 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967{
4968 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004969 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004972
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004973 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974 * Gen2 reports pipe underruns whenever all planes are disabled.
4975 * So don't enable underrun reporting before at least some planes
4976 * are enabled.
4977 * FIXME: Need to fix the logic to work when we turn off all planes
4978 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004979 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004980 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4982
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004983 /* Underruns don't always raise interrupts, so check manually. */
4984 intel_check_cpu_fifo_underruns(dev_priv);
4985 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004986}
4987
Ville Syrjälä2622a082016-03-09 19:07:26 +02004988/* FIXME get rid of this and use pre_plane_update */
4989static void
4990intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004993 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995 int pipe = intel_crtc->pipe;
4996
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004997 /*
4998 * Gen2 reports pipe underruns whenever all planes are disabled.
4999 * So disable underrun reporting before all the planes get disabled.
5000 */
5001 if (IS_GEN2(dev_priv))
5002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5003
5004 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005005
5006 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007 * Vblank time updates from the shadow to live plane control register
5008 * are blocked if the memory self-refresh mode is active at that
5009 * moment. So to make sure the plane gets truly disabled, disable
5010 * first the self-refresh mode. The self-refresh enable bit in turn
5011 * will be checked/applied by the HW only at the next frame start
5012 * event which is after the vblank start event, so we need to have a
5013 * wait-for-vblank between disabling the plane and the pipe.
5014 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005015 if (HAS_GMCH_DISPLAY(dev_priv) &&
5016 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005017 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005018}
5019
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005020static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5021 const struct intel_crtc_state *new_crtc_state)
5022{
5023 if (!old_crtc_state->ips_enabled)
5024 return false;
5025
5026 if (needs_modeset(&new_crtc_state->base))
5027 return true;
5028
5029 return !new_crtc_state->ips_enabled;
5030}
5031
5032static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5033 const struct intel_crtc_state *new_crtc_state)
5034{
5035 if (!new_crtc_state->ips_enabled)
5036 return false;
5037
5038 if (needs_modeset(&new_crtc_state->base))
5039 return true;
5040
5041 /*
5042 * We can't read out IPS on broadwell, assume the worst and
5043 * forcibly enable IPS on the first fastset.
5044 */
5045 if (new_crtc_state->update_pipe &&
5046 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5047 return true;
5048
5049 return !old_crtc_state->ips_enabled;
5050}
5051
Daniel Vetter5a21b662016-05-24 17:13:53 +02005052static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5053{
5054 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5055 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5056 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005057 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5058 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059 struct drm_plane *primary = crtc->base.primary;
5060 struct drm_plane_state *old_pri_state =
5061 drm_atomic_get_existing_plane_state(old_state, primary);
5062
Chris Wilson5748b6a2016-08-04 16:32:38 +01005063 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005064
Daniel Vetter5a21b662016-05-24 17:13:53 +02005065 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005066 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005067
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005068 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5069 hsw_enable_ips(pipe_config);
5070
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071 if (old_pri_state) {
5072 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005073 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5074 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005075 struct intel_plane_state *old_primary_state =
5076 to_intel_plane_state(old_pri_state);
5077
5078 intel_fbc_post_update(crtc);
5079
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005080 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005081 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005082 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005083 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005084 }
5085}
5086
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005087static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5088 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005089{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005090 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005091 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005092 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005093 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5094 struct drm_plane *primary = crtc->base.primary;
5095 struct drm_plane_state *old_pri_state =
5096 drm_atomic_get_existing_plane_state(old_state, primary);
5097 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005098 struct intel_atomic_state *old_intel_state =
5099 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005100
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005101 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5102 hsw_disable_ips(old_crtc_state);
5103
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005104 if (old_pri_state) {
5105 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005106 intel_atomic_get_new_plane_state(old_intel_state,
5107 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005108 struct intel_plane_state *old_primary_state =
5109 to_intel_plane_state(old_pri_state);
5110
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005111 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005112 /*
5113 * Gen2 reports pipe underruns whenever all planes are disabled.
5114 * So disable underrun reporting before all the planes get disabled.
5115 */
5116 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005117 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005118 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005119 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005120
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005121 /*
5122 * Vblank time updates from the shadow to live plane control register
5123 * are blocked if the memory self-refresh mode is active at that
5124 * moment. So to make sure the plane gets truly disabled, disable
5125 * first the self-refresh mode. The self-refresh enable bit in turn
5126 * will be checked/applied by the HW only at the next frame start
5127 * event which is after the vblank start event, so we need to have a
5128 * wait-for-vblank between disabling the plane and the pipe.
5129 */
5130 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5131 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5132 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005133
Matt Ropered4a6a72016-02-23 17:20:13 -08005134 /*
5135 * IVB workaround: must disable low power watermarks for at least
5136 * one frame before enabling scaling. LP watermarks can be re-enabled
5137 * when scaling is disabled.
5138 *
5139 * WaCxSRDisabledForSpriteScaling:ivb
5140 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005141 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005142 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005143
5144 /*
5145 * If we're doing a modeset, we're done. No need to do any pre-vblank
5146 * watermark programming here.
5147 */
5148 if (needs_modeset(&pipe_config->base))
5149 return;
5150
5151 /*
5152 * For platforms that support atomic watermarks, program the
5153 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5154 * will be the intermediate values that are safe for both pre- and
5155 * post- vblank; when vblank happens, the 'active' values will be set
5156 * to the final 'target' values and we'll do this again to get the
5157 * optimal watermarks. For gen9+ platforms, the values we program here
5158 * will be the final target values which will get automatically latched
5159 * at vblank time; no further programming will be necessary.
5160 *
5161 * If a platform hasn't been transitioned to atomic watermarks yet,
5162 * we'll continue to update watermarks the old way, if flags tell
5163 * us to.
5164 */
5165 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005166 dev_priv->display.initial_watermarks(old_intel_state,
5167 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005168 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005169 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005170}
5171
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005172static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005173{
5174 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005177 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005178
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005179 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005180
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005181 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005182 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005183
Daniel Vetterf99d7062014-06-19 16:01:59 +02005184 /*
5185 * FIXME: Once we grow proper nuclear flip support out of this we need
5186 * to compute the mask of flip planes precisely. For the time being
5187 * consider this a flip to a NULL plane.
5188 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005189 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005190}
5191
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005193 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005194 struct drm_atomic_state *old_state)
5195{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005196 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 struct drm_connector *conn;
5198 int i;
5199
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005200 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct intel_encoder *encoder =
5202 to_intel_encoder(conn_state->best_encoder);
5203
5204 if (conn_state->crtc != crtc)
5205 continue;
5206
5207 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 }
5210}
5211
5212static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 struct drm_atomic_state *old_state)
5215{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005216 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005217 struct drm_connector *conn;
5218 int i;
5219
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005220 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005221 struct intel_encoder *encoder =
5222 to_intel_encoder(conn_state->best_encoder);
5223
5224 if (conn_state->crtc != crtc)
5225 continue;
5226
5227 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 }
5230}
5231
5232static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005233 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005234 struct drm_atomic_state *old_state)
5235{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005236 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005237 struct drm_connector *conn;
5238 int i;
5239
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005240 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 struct intel_encoder *encoder =
5242 to_intel_encoder(conn_state->best_encoder);
5243
5244 if (conn_state->crtc != crtc)
5245 continue;
5246
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005247 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005248 intel_opregion_notify_encoder(encoder, true);
5249 }
5250}
5251
5252static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005253 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005254 struct drm_atomic_state *old_state)
5255{
5256 struct drm_connector_state *old_conn_state;
5257 struct drm_connector *conn;
5258 int i;
5259
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005260 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 struct intel_encoder *encoder =
5262 to_intel_encoder(old_conn_state->best_encoder);
5263
5264 if (old_conn_state->crtc != crtc)
5265 continue;
5266
5267 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 }
5270}
5271
5272static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005273 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005274 struct drm_atomic_state *old_state)
5275{
5276 struct drm_connector_state *old_conn_state;
5277 struct drm_connector *conn;
5278 int i;
5279
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005280 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 struct intel_encoder *encoder =
5282 to_intel_encoder(old_conn_state->best_encoder);
5283
5284 if (old_conn_state->crtc != crtc)
5285 continue;
5286
5287 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005288 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 }
5290}
5291
5292static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005293 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005294 struct drm_atomic_state *old_state)
5295{
5296 struct drm_connector_state *old_conn_state;
5297 struct drm_connector *conn;
5298 int i;
5299
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005300 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 struct intel_encoder *encoder =
5302 to_intel_encoder(old_conn_state->best_encoder);
5303
5304 if (old_conn_state->crtc != crtc)
5305 continue;
5306
5307 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005308 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005309 }
5310}
5311
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005312static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5313 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005315 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005317 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5319 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005320 struct intel_atomic_state *old_intel_state =
5321 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005323 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005324 return;
5325
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005326 /*
5327 * Sometimes spurious CPU pipe underruns happen during FDI
5328 * training, at least with VGA+HDMI cloning. Suppress them.
5329 *
5330 * On ILK we get an occasional spurious CPU pipe underruns
5331 * between eDP port A enable and vdd enable. Also PCH port
5332 * enable seems to result in the occasional CPU pipe underrun.
5333 *
5334 * Spurious PCH underruns also occur during PCH enabling.
5335 */
5336 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5337 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005338 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005339 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5340
5341 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005342 intel_prepare_shared_dpll(intel_crtc);
5343
Ville Syrjälä37a56502016-06-22 21:57:04 +03005344 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305345 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005346
5347 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005348 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005349
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005350 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005351 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005352 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005353 }
5354
5355 ironlake_set_pipeconf(crtc);
5356
Jesse Barnesf67a5592011-01-05 10:31:48 -08005357 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005358
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005359 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005361 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005362 /* Note: FDI PLL enabling _must_ be done before we enable the
5363 * cpu pipes, hence this is separate from all the other fdi/pch
5364 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005365 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005366 } else {
5367 assert_fdi_tx_disabled(dev_priv, pipe);
5368 assert_fdi_rx_disabled(dev_priv, pipe);
5369 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370
Jesse Barnesb074cec2013-04-25 12:55:02 -07005371 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005372
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005373 /*
5374 * On ILK+ LUT must be loaded before the pipe is running but with
5375 * clocks enabled
5376 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005377 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005378
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005379 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005380 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005381 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005383 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005384 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005385
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005386 assert_vblank_disabled(crtc);
5387 drm_crtc_vblank_on(crtc);
5388
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005389 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005390
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005391 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005392 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005393
5394 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5395 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005396 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005397 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005398 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005399}
5400
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005401/* IPS only exists on ULT machines and is tied to pipe A. */
5402static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5403{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005404 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005405}
5406
Imre Deaked69cd42017-10-02 10:55:57 +03005407static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5408 enum pipe pipe, bool apply)
5409{
5410 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5411 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5412
5413 if (apply)
5414 val |= mask;
5415 else
5416 val &= ~mask;
5417
5418 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5419}
5420
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005421static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5422{
5423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5424 enum pipe pipe = crtc->pipe;
5425 uint32_t val;
5426
5427 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5428
5429 /* Program B credit equally to all pipes */
5430 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5431
5432 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5433}
5434
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005435static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5436 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005438 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005439 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005441 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005442 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005443 struct intel_atomic_state *old_intel_state =
5444 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005445 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005446
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005447 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005448 return;
5449
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005450 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005451
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005452 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005453 intel_enable_shared_dpll(intel_crtc);
5454
Ville Syrjälä37a56502016-06-22 21:57:04 +03005455 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305456 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005457
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005458 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005459 intel_set_pipe_timings(intel_crtc);
5460
Jani Nikulabc58be62016-03-18 17:05:39 +02005461 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005462
Jani Nikula4d1de972016-03-18 17:05:42 +02005463 if (cpu_transcoder != TRANSCODER_EDP &&
5464 !transcoder_is_dsi(cpu_transcoder)) {
5465 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005466 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005467 }
5468
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005469 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005470 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005471 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005472 }
5473
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005474 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005475 haswell_set_pipeconf(crtc);
5476
Jani Nikula391bf042016-03-18 17:05:40 +02005477 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005478
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005479 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005480
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005481 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005482
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005483 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005485 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005486 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005487
Imre Deaked69cd42017-10-02 10:55:57 +03005488 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5489 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5490 intel_crtc->config->pch_pfit.enabled;
5491 if (psl_clkgate_wa)
5492 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005494 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005495 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005496 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005497 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005498
5499 /*
5500 * On ILK+ LUT must be loaded before the pipe is running but with
5501 * clocks enabled
5502 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005503 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005504
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005505 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005506 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005507 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005508
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005509 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005510 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005511
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005512 if (INTEL_GEN(dev_priv) >= 11)
5513 icl_pipe_mbus_enable(intel_crtc);
5514
Jani Nikula4d1de972016-03-18 17:05:42 +02005515 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005516 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005517 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005519 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005520 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005521
Ville Syrjälä00370712016-11-14 19:44:06 +02005522 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005523 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005524
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005525 assert_vblank_disabled(crtc);
5526 drm_crtc_vblank_on(crtc);
5527
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005528 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005529
Imre Deaked69cd42017-10-02 10:55:57 +03005530 if (psl_clkgate_wa) {
5531 intel_wait_for_vblank(dev_priv, pipe);
5532 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5533 }
5534
Paulo Zanonie4916942013-09-20 16:21:19 -03005535 /* If we change the relative order between pipe/planes enabling, we need
5536 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005537 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005538 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005539 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5540 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005541 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005542}
5543
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005544static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005545{
5546 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005547 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005548 int pipe = crtc->pipe;
5549
5550 /* To avoid upsetting the power well on haswell only disable the pfit if
5551 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005552 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005553 I915_WRITE(PF_CTL(pipe), 0);
5554 I915_WRITE(PF_WIN_POS(pipe), 0);
5555 I915_WRITE(PF_WIN_SZ(pipe), 0);
5556 }
5557}
5558
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005559static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5560 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005561{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005562 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005563 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005564 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5566 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005568 /*
5569 * Sometimes spurious CPU pipe underruns happen when the
5570 * pipe is already disabled, but FDI RX/TX is still enabled.
5571 * Happens at least with VGA+HDMI cloning. Suppress them.
5572 */
5573 if (intel_crtc->config->has_pch_encoder) {
5574 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005575 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005576 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005577
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005578 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005579
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005580 drm_crtc_vblank_off(crtc);
5581 assert_vblank_disabled(crtc);
5582
Ville Syrjälä4972f702017-11-29 17:37:32 +02005583 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005584
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005585 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005586
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005587 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005588 ironlake_fdi_disable(crtc);
5589
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005590 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005591
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005592 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005593 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005594
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005595 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005596 i915_reg_t reg;
5597 u32 temp;
5598
Daniel Vetterd925c592013-06-05 13:34:04 +02005599 /* disable TRANS_DP_CTL */
5600 reg = TRANS_DP_CTL(pipe);
5601 temp = I915_READ(reg);
5602 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5603 TRANS_DP_PORT_SEL_MASK);
5604 temp |= TRANS_DP_PORT_SEL_NONE;
5605 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005606
Daniel Vetterd925c592013-06-05 13:34:04 +02005607 /* disable DPLL_SEL */
5608 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005609 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005610 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005611 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005612
Daniel Vetterd925c592013-06-05 13:34:04 +02005613 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005614 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005615
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005616 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005617 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005618}
5619
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005620static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5621 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005622{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005623 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005624 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005627
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005628 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005629
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005630 drm_crtc_vblank_off(crtc);
5631 assert_vblank_disabled(crtc);
5632
Jani Nikula4d1de972016-03-18 17:05:42 +02005633 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005634 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005635 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005636
Ville Syrjälä00370712016-11-14 19:44:06 +02005637 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005638 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005639
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005640 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305641 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005642
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005643 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005644 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005645 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005646 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005647
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005648 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005649 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005650
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005651 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005652}
5653
Jesse Barnes2dd24552013-04-25 12:55:01 -07005654static void i9xx_pfit_enable(struct intel_crtc *crtc)
5655{
5656 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005657 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005658 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005659
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005660 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005661 return;
5662
Daniel Vetterc0b03412013-05-28 12:05:54 +02005663 /*
5664 * The panel fitter should only be adjusted whilst the pipe is disabled,
5665 * according to register description and PRM.
5666 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005667 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5668 assert_pipe_disabled(dev_priv, crtc->pipe);
5669
Jesse Barnesb074cec2013-04-25 12:55:02 -07005670 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5671 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005672
5673 /* Border color in case we don't scale up to the full screen. Black by
5674 * default, change to something else for debugging. */
5675 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005676}
5677
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005678enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005679{
5680 switch (port) {
5681 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005682 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005683 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005684 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005685 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005686 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005687 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005688 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005689 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005690 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005691 case PORT_F:
5692 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005693 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005694 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005695 return POWER_DOMAIN_PORT_OTHER;
5696 }
5697}
5698
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005699static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5700 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005701{
5702 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005703 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005704 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5706 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005707 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005708 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005709
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005710 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005711 return 0;
5712
Imre Deak17bd6e62018-01-09 14:20:40 +02005713 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5714 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005715 if (crtc_state->pch_pfit.enabled ||
5716 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005717 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005718
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005719 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5720 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5721
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005722 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005723 }
Imre Deak319be8a2014-03-04 19:22:57 +02005724
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005725 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005726 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005727
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005728 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005729 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005730
Imre Deak77d22dc2014-03-05 16:20:52 +02005731 return mask;
5732}
5733
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005734static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005735modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5736 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005737{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005738 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005741 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005742
5743 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005744 intel_crtc->enabled_power_domains = new_domains =
5745 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005746
Daniel Vetter5a21b662016-05-24 17:13:53 +02005747 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005748
5749 for_each_power_domain(domain, domains)
5750 intel_display_power_get(dev_priv, domain);
5751
Daniel Vetter5a21b662016-05-24 17:13:53 +02005752 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005753}
5754
5755static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005756 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005757{
5758 enum intel_display_power_domain domain;
5759
5760 for_each_power_domain(domain, domains)
5761 intel_display_power_put(dev_priv, domain);
5762}
5763
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005764static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5765 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005766{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005767 struct intel_atomic_state *old_intel_state =
5768 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005769 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005770 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005771 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005774
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005775 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776 return;
5777
Ville Syrjälä37a56502016-06-22 21:57:04 +03005778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305779 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005780
5781 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005782 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005783
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005784 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005785 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005786
5787 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5788 I915_WRITE(CHV_CANVAS(pipe), 0);
5789 }
5790
Daniel Vetter5b18e572014-04-24 23:55:06 +02005791 i9xx_set_pipeconf(intel_crtc);
5792
Jesse Barnes89b667f2013-04-18 14:51:36 -07005793 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005794
Daniel Vettera72e4c92014-09-30 10:56:47 +02005795 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005796
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005797 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005798
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005799 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005800 chv_prepare_pll(intel_crtc, intel_crtc->config);
5801 chv_enable_pll(intel_crtc, intel_crtc->config);
5802 } else {
5803 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5804 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005805 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005806
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005807 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005808
Jesse Barnes2dd24552013-04-25 12:55:01 -07005809 i9xx_pfit_enable(intel_crtc);
5810
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005811 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005812
Ville Syrjäläff32c542017-03-02 19:14:57 +02005813 dev_priv->display.initial_watermarks(old_intel_state,
5814 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005815 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005816
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005817 assert_vblank_disabled(crtc);
5818 drm_crtc_vblank_on(crtc);
5819
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005820 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005821}
5822
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005823static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5824{
5825 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005826 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005828 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5829 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005830}
5831
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005832static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5833 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005834{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005835 struct intel_atomic_state *old_intel_state =
5836 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005837 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005838 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005839 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005841 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005842
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005843 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005844 return;
5845
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005846 i9xx_set_pll_dividers(intel_crtc);
5847
Ville Syrjälä37a56502016-06-22 21:57:04 +03005848 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305849 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005850
5851 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005852 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005853
Daniel Vetter5b18e572014-04-24 23:55:06 +02005854 i9xx_set_pipeconf(intel_crtc);
5855
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005856 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005857
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005858 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005859 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005860
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005861 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005862
Ville Syrjälä939994d2017-09-13 17:08:56 +03005863 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005864
Jesse Barnes2dd24552013-04-25 12:55:01 -07005865 i9xx_pfit_enable(intel_crtc);
5866
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005867 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005868
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005869 if (dev_priv->display.initial_watermarks != NULL)
5870 dev_priv->display.initial_watermarks(old_intel_state,
5871 intel_crtc->config);
5872 else
5873 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005874 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005875
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005876 assert_vblank_disabled(crtc);
5877 drm_crtc_vblank_on(crtc);
5878
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005879 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005880}
5881
Daniel Vetter87476d62013-04-11 16:29:06 +02005882static void i9xx_pfit_disable(struct intel_crtc *crtc)
5883{
5884 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005885 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005887 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005888 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005889
5890 assert_pipe_disabled(dev_priv, crtc->pipe);
5891
Daniel Vetter328d8e82013-05-08 10:36:31 +02005892 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5893 I915_READ(PFIT_CONTROL));
5894 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005895}
5896
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005897static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5898 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005899{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005900 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005901 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005902 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5904 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005905
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005906 /*
5907 * On gen2 planes are double buffered but the pipe isn't, so we must
5908 * wait for planes to fully turn off before disabling the pipe.
5909 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005910 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005911 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005912
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005913 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005914
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005915 drm_crtc_vblank_off(crtc);
5916 assert_vblank_disabled(crtc);
5917
Ville Syrjälä4972f702017-11-29 17:37:32 +02005918 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005919
Daniel Vetter87476d62013-04-11 16:29:06 +02005920 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005921
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005922 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005924 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005925 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005926 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005927 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005928 vlv_disable_pll(dev_priv, pipe);
5929 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005930 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005931 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005932
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005933 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005935 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005937
5938 if (!dev_priv->display.initial_watermarks)
5939 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005940
5941 /* clock the pipe down to 640x480@60 to potentially save power */
5942 if (IS_I830(dev_priv))
5943 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005944}
5945
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005946static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5947 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005948{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005949 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005951 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005952 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005953 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005954 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005955 struct drm_atomic_state *state;
5956 struct intel_crtc_state *crtc_state;
5957 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005958
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005959 if (!intel_crtc->active)
5960 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005961
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005962 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5963 const struct intel_plane_state *plane_state =
5964 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005965
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005966 if (plane_state->base.visible)
5967 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005968 }
5969
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005970 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005971 if (!state) {
5972 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5973 crtc->base.id, crtc->name);
5974 return;
5975 }
5976
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005977 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005978
5979 /* Everything's already locked, -EDEADLK can't happen. */
5980 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5981 ret = drm_atomic_add_affected_connectors(state, crtc);
5982
5983 WARN_ON(IS_ERR(crtc_state) || ret);
5984
5985 dev_priv->display.crtc_disable(crtc_state, state);
5986
Chris Wilson08536952016-10-14 13:18:18 +01005987 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005988
Ville Syrjälä78108b72016-05-27 20:59:19 +03005989 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5990 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005991
5992 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5993 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005994 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005995 crtc->enabled = false;
5996 crtc->state->connector_mask = 0;
5997 crtc->state->encoder_mask = 0;
5998
5999 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6000 encoder->base.crtc = NULL;
6001
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006002 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006003 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006004 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006005
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006006 domains = intel_crtc->enabled_power_domains;
6007 for_each_power_domain(domain, domains)
6008 intel_display_power_put(dev_priv, domain);
6009 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006010
6011 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006012 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006013 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006014}
6015
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006016/*
6017 * turn all crtc's off, but do not adjust state
6018 * This has to be paired with a call to intel_modeset_setup_hw_state.
6019 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006020int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006021{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006022 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006023 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006024 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006025
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006026 state = drm_atomic_helper_suspend(dev);
6027 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006028 if (ret)
6029 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006030 else
6031 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006032 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006033}
6034
Chris Wilsonea5b2132010-08-04 13:50:23 +01006035void intel_encoder_destroy(struct drm_encoder *encoder)
6036{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006037 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006038
Chris Wilsonea5b2132010-08-04 13:50:23 +01006039 drm_encoder_cleanup(encoder);
6040 kfree(intel_encoder);
6041}
6042
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006043/* Cross check the actual hw state with our own modeset state tracking (and it's
6044 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006045static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6046 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006047{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006048 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006049
6050 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6051 connector->base.base.id,
6052 connector->base.name);
6053
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006054 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006055 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006056
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006057 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006058 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006059
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006060 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006061 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006062
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006063 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006064 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006065
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006066 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006067 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006068
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006069 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006070 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006071
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006072 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006073 "attached encoder crtc differs from connector crtc\n");
6074 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006075 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006076 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006077 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006078 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006079 }
6080}
6081
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006082int intel_connector_init(struct intel_connector *connector)
6083{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006084 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006085
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006086 /*
6087 * Allocate enough memory to hold intel_digital_connector_state,
6088 * This might be a few bytes too many, but for connectors that don't
6089 * need it we'll free the state and allocate a smaller one on the first
6090 * succesful commit anyway.
6091 */
6092 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6093 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006094 return -ENOMEM;
6095
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006096 __drm_atomic_helper_connector_reset(&connector->base,
6097 &conn_state->base);
6098
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006099 return 0;
6100}
6101
6102struct intel_connector *intel_connector_alloc(void)
6103{
6104 struct intel_connector *connector;
6105
6106 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6107 if (!connector)
6108 return NULL;
6109
6110 if (intel_connector_init(connector) < 0) {
6111 kfree(connector);
6112 return NULL;
6113 }
6114
6115 return connector;
6116}
6117
James Ausmus091a4f92017-10-13 11:01:44 -07006118/*
6119 * Free the bits allocated by intel_connector_alloc.
6120 * This should only be used after intel_connector_alloc has returned
6121 * successfully, and before drm_connector_init returns successfully.
6122 * Otherwise the destroy callbacks for the connector and the state should
6123 * take care of proper cleanup/free
6124 */
6125void intel_connector_free(struct intel_connector *connector)
6126{
6127 kfree(to_intel_digital_connector_state(connector->base.state));
6128 kfree(connector);
6129}
6130
Daniel Vetterf0947c32012-07-02 13:10:34 +02006131/* Simple connector->get_hw_state implementation for encoders that support only
6132 * one connector and no cloning and hence the encoder state determines the state
6133 * of the connector. */
6134bool intel_connector_get_hw_state(struct intel_connector *connector)
6135{
Daniel Vetter24929352012-07-02 20:28:59 +02006136 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006137 struct intel_encoder *encoder = connector->encoder;
6138
6139 return encoder->get_hw_state(encoder, &pipe);
6140}
6141
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006142static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006143{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006144 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6145 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006146
6147 return 0;
6148}
6149
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006150static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006151 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006152{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006153 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006154 struct drm_atomic_state *state = pipe_config->base.state;
6155 struct intel_crtc *other_crtc;
6156 struct intel_crtc_state *other_crtc_state;
6157
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006158 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6159 pipe_name(pipe), pipe_config->fdi_lanes);
6160 if (pipe_config->fdi_lanes > 4) {
6161 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6162 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006163 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006164 }
6165
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006166 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006167 if (pipe_config->fdi_lanes > 2) {
6168 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6169 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006170 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006171 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006172 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006173 }
6174 }
6175
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006176 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006177 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006178
6179 /* Ivybridge 3 pipe is really complicated */
6180 switch (pipe) {
6181 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006182 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006183 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006184 if (pipe_config->fdi_lanes <= 2)
6185 return 0;
6186
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006187 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006188 other_crtc_state =
6189 intel_atomic_get_crtc_state(state, other_crtc);
6190 if (IS_ERR(other_crtc_state))
6191 return PTR_ERR(other_crtc_state);
6192
6193 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006194 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6195 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006196 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006197 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006198 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006199 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006200 if (pipe_config->fdi_lanes > 2) {
6201 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6202 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006203 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006204 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006205
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006206 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006207 other_crtc_state =
6208 intel_atomic_get_crtc_state(state, other_crtc);
6209 if (IS_ERR(other_crtc_state))
6210 return PTR_ERR(other_crtc_state);
6211
6212 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006213 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006214 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006215 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006216 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006217 default:
6218 BUG();
6219 }
6220}
6221
Daniel Vettere29c22c2013-02-21 00:00:16 +01006222#define RETRY 1
6223static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006224 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006225{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006226 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006227 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006228 int lane, link_bw, fdi_dotclock, ret;
6229 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006230
Daniel Vettere29c22c2013-02-21 00:00:16 +01006231retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006232 /* FDI is a binary signal running at ~2.7GHz, encoding
6233 * each output octet as 10 bits. The actual frequency
6234 * is stored as a divider into a 100MHz clock, and the
6235 * mode pixel clock is stored in units of 1KHz.
6236 * Hence the bw of each lane in terms of the mode signal
6237 * is:
6238 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006239 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006240
Damien Lespiau241bfc32013-09-25 16:45:37 +01006241 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006242
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006243 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006244 pipe_config->pipe_bpp);
6245
6246 pipe_config->fdi_lanes = lane;
6247
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006248 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006249 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006250
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006251 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006252 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006253 pipe_config->pipe_bpp -= 2*3;
6254 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6255 pipe_config->pipe_bpp);
6256 needs_recompute = true;
6257 pipe_config->bw_constrained = true;
6258
6259 goto retry;
6260 }
6261
6262 if (needs_recompute)
6263 return RETRY;
6264
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006265 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006266}
6267
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006268bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006269{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006270 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6271 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6272
6273 /* IPS only exists on ULT machines and is tied to pipe A. */
6274 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006275 return false;
6276
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006277 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006278 return false;
6279
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006280 if (crtc_state->pipe_bpp > 24)
6281 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006282
6283 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006284 * We compare against max which means we must take
6285 * the increased cdclk requirement into account when
6286 * calculating the new cdclk.
6287 *
6288 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006289 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006290 if (IS_BROADWELL(dev_priv) &&
6291 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6292 return false;
6293
6294 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006295}
6296
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006297static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006298{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006299 struct drm_i915_private *dev_priv =
6300 to_i915(crtc_state->base.crtc->dev);
6301 struct intel_atomic_state *intel_state =
6302 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006303
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006304 if (!hsw_crtc_state_ips_capable(crtc_state))
6305 return false;
6306
6307 if (crtc_state->ips_force_disable)
6308 return false;
6309
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006310 /* IPS should be fine as long as at least one plane is enabled. */
6311 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006312 return false;
6313
6314 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6315 if (IS_BROADWELL(dev_priv) &&
6316 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6317 return false;
6318
6319 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006320}
6321
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006322static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6323{
6324 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6325
6326 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006327 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006328 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6329}
6330
Ville Syrjäläceb99322017-01-20 20:22:05 +02006331static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6332{
6333 uint32_t pixel_rate;
6334
6335 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6336
6337 /*
6338 * We only use IF-ID interlacing. If we ever use
6339 * PF-ID we'll need to adjust the pixel_rate here.
6340 */
6341
6342 if (pipe_config->pch_pfit.enabled) {
6343 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6344 uint32_t pfit_size = pipe_config->pch_pfit.size;
6345
6346 pipe_w = pipe_config->pipe_src_w;
6347 pipe_h = pipe_config->pipe_src_h;
6348
6349 pfit_w = (pfit_size >> 16) & 0xFFFF;
6350 pfit_h = pfit_size & 0xFFFF;
6351 if (pipe_w < pfit_w)
6352 pipe_w = pfit_w;
6353 if (pipe_h < pfit_h)
6354 pipe_h = pfit_h;
6355
6356 if (WARN_ON(!pfit_w || !pfit_h))
6357 return pixel_rate;
6358
6359 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6360 pfit_w * pfit_h);
6361 }
6362
6363 return pixel_rate;
6364}
6365
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006366static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6367{
6368 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6369
6370 if (HAS_GMCH_DISPLAY(dev_priv))
6371 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6372 crtc_state->pixel_rate =
6373 crtc_state->base.adjusted_mode.crtc_clock;
6374 else
6375 crtc_state->pixel_rate =
6376 ilk_pipe_pixel_rate(crtc_state);
6377}
6378
Daniel Vettera43f6e02013-06-07 23:10:32 +02006379static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006380 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006381{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006382 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006384 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006385 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006386
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006387 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006388 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006389
6390 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006391 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006392 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006393 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006394 if (intel_crtc_supports_double_wide(crtc) &&
6395 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006396 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006397 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006398 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006399 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006400
Ville Syrjäläf3261152016-05-24 21:34:18 +03006401 if (adjusted_mode->crtc_clock > clock_limit) {
6402 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6403 adjusted_mode->crtc_clock, clock_limit,
6404 yesno(pipe_config->double_wide));
6405 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006406 }
Chris Wilson89749352010-09-12 18:25:19 +01006407
Shashank Sharma25edf912017-07-21 20:55:07 +05306408 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6409 /*
6410 * There is only one pipe CSC unit per pipe, and we need that
6411 * for output conversion from RGB->YCBCR. So if CTM is already
6412 * applied we can't support YCBCR420 output.
6413 */
6414 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6415 return -EINVAL;
6416 }
6417
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006418 /*
6419 * Pipe horizontal size must be even in:
6420 * - DVO ganged mode
6421 * - LVDS dual channel mode
6422 * - Double wide pipe
6423 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006424 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006425 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6426 pipe_config->pipe_src_w &= ~1;
6427
Damien Lespiau8693a822013-05-03 18:48:11 +01006428 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6429 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006430 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006431 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006432 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006433 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006434
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006435 intel_crtc_compute_pixel_rate(pipe_config);
6436
Daniel Vetter877d48d2013-04-19 11:24:43 +02006437 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006438 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006439
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006440 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006441}
6442
Zhenyu Wang2c072452009-06-05 15:38:42 +08006443static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006444intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006445{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006446 while (*num > DATA_LINK_M_N_MASK ||
6447 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006448 *num >>= 1;
6449 *den >>= 1;
6450 }
6451}
6452
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006453static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006454 uint32_t *ret_m, uint32_t *ret_n,
6455 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006456{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006457 /*
6458 * Reduce M/N as much as possible without loss in precision. Several DP
6459 * dongles in particular seem to be fussy about too large *link* M/N
6460 * values. The passed in values are more likely to have the least
6461 * significant bits zero than M after rounding below, so do this first.
6462 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006463 if (reduce_m_n) {
6464 while ((m & 1) == 0 && (n & 1) == 0) {
6465 m >>= 1;
6466 n >>= 1;
6467 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006468 }
6469
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006470 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6471 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6472 intel_reduce_m_n_ratio(ret_m, ret_n);
6473}
6474
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006475void
6476intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6477 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006478 struct intel_link_m_n *m_n,
6479 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006480{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006481 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006482
6483 compute_m_n(bits_per_pixel * pixel_clock,
6484 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006485 &m_n->gmch_m, &m_n->gmch_n,
6486 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006487
6488 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006489 &m_n->link_m, &m_n->link_n,
6490 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006491}
6492
Chris Wilsona7615032011-01-12 17:04:08 +00006493static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6494{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006495 if (i915_modparams.panel_use_ssc >= 0)
6496 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006497 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006498 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006499}
6500
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006501static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006502{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006503 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006504}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006505
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006506static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6507{
6508 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006509}
6510
Daniel Vetterf47709a2013-03-28 10:42:02 +01006511static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006512 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006513 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006514{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006515 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006516 u32 fp, fp2 = 0;
6517
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006518 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006519 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006520 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006521 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006522 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006523 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006524 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006525 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006526 }
6527
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006528 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006529
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006530 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006531 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006532 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006533 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006534 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006535 }
6536}
6537
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006538static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6539 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006540{
6541 u32 reg_val;
6542
6543 /*
6544 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6545 * and set it to a reasonable value instead.
6546 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006547 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006548 reg_val &= 0xffffff00;
6549 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006550 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006551
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006552 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006553 reg_val &= 0x00ffffff;
6554 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006556
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006557 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006558 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006560
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006561 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006562 reg_val &= 0x00ffffff;
6563 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006564 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006565}
6566
Daniel Vetterb5518422013-05-03 11:49:48 +02006567static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6568 struct intel_link_m_n *m_n)
6569{
6570 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006571 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006572 int pipe = crtc->pipe;
6573
Daniel Vettere3b95f12013-05-03 11:49:49 +02006574 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6575 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6576 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6577 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006578}
6579
6580static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006581 struct intel_link_m_n *m_n,
6582 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006583{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006584 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006585 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006586 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006587
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006588 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006589 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6590 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6591 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6592 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006593 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6594 * for gen < 8) and if DRRS is supported (to make sure the
6595 * registers are not unnecessarily accessed).
6596 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006597 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6598 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006599 I915_WRITE(PIPE_DATA_M2(transcoder),
6600 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6601 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6602 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6603 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6604 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006605 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006606 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6607 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6608 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6609 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006610 }
6611}
6612
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306613void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006614{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306615 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6616
6617 if (m_n == M1_N1) {
6618 dp_m_n = &crtc->config->dp_m_n;
6619 dp_m2_n2 = &crtc->config->dp_m2_n2;
6620 } else if (m_n == M2_N2) {
6621
6622 /*
6623 * M2_N2 registers are not supported. Hence m2_n2 divider value
6624 * needs to be programmed into M1_N1.
6625 */
6626 dp_m_n = &crtc->config->dp_m2_n2;
6627 } else {
6628 DRM_ERROR("Unsupported divider value\n");
6629 return;
6630 }
6631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006632 if (crtc->config->has_pch_encoder)
6633 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006634 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306635 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006636}
6637
Daniel Vetter251ac862015-06-18 10:30:24 +02006638static void vlv_compute_dpll(struct intel_crtc *crtc,
6639 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006640{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006641 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006642 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006643 if (crtc->pipe != PIPE_A)
6644 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006645
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006646 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006647 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006648 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6649 DPLL_EXT_BUFFER_ENABLE_VLV;
6650
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006651 pipe_config->dpll_hw_state.dpll_md =
6652 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6653}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006654
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006655static void chv_compute_dpll(struct intel_crtc *crtc,
6656 struct intel_crtc_state *pipe_config)
6657{
6658 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006659 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006660 if (crtc->pipe != PIPE_A)
6661 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6662
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006663 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006664 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006665 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6666
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006667 pipe_config->dpll_hw_state.dpll_md =
6668 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006669}
6670
Ville Syrjäläd288f652014-10-28 13:20:22 +02006671static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006672 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006673{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006674 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006675 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006676 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006677 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006678 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006679 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006680
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006681 /* Enable Refclk */
6682 I915_WRITE(DPLL(pipe),
6683 pipe_config->dpll_hw_state.dpll &
6684 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6685
6686 /* No need to actually set up the DPLL with DSI */
6687 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6688 return;
6689
Ville Syrjäläa5805162015-05-26 20:42:30 +03006690 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006691
Ville Syrjäläd288f652014-10-28 13:20:22 +02006692 bestn = pipe_config->dpll.n;
6693 bestm1 = pipe_config->dpll.m1;
6694 bestm2 = pipe_config->dpll.m2;
6695 bestp1 = pipe_config->dpll.p1;
6696 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006697
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698 /* See eDP HDMI DPIO driver vbios notes doc */
6699
6700 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006701 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006702 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006703
6704 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006705 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706
6707 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006708 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006710 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006711
6712 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006713 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714
6715 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006716 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6717 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6718 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006719 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006720
6721 /*
6722 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6723 * but we don't support that).
6724 * Note: don't use the DAC post divider as it seems unstable.
6725 */
6726 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006727 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006728
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006729 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006730 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006731
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006733 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006734 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6735 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006736 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006737 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006738 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006739 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006740 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006741
Ville Syrjälä37a56502016-06-22 21:57:04 +03006742 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006743 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006744 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006745 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006746 0x0df40000);
6747 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006748 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006749 0x0df70000);
6750 } else { /* HDMI or VGA */
6751 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006752 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006753 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006754 0x0df70000);
6755 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006756 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006757 0x0df40000);
6758 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006759
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006760 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006761 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006762 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006763 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006764 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006765
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006766 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006767 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006768}
6769
Ville Syrjäläd288f652014-10-28 13:20:22 +02006770static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006771 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006772{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006773 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006774 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006775 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006776 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306777 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006778 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306779 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306780 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006781
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006782 /* Enable Refclk and SSC */
6783 I915_WRITE(DPLL(pipe),
6784 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6785
6786 /* No need to actually set up the DPLL with DSI */
6787 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6788 return;
6789
Ville Syrjäläd288f652014-10-28 13:20:22 +02006790 bestn = pipe_config->dpll.n;
6791 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6792 bestm1 = pipe_config->dpll.m1;
6793 bestm2 = pipe_config->dpll.m2 >> 22;
6794 bestp1 = pipe_config->dpll.p1;
6795 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306796 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306797 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306798 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006799
Ville Syrjäläa5805162015-05-26 20:42:30 +03006800 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006801
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006802 /* p1 and p2 divider */
6803 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6804 5 << DPIO_CHV_S1_DIV_SHIFT |
6805 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6806 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6807 1 << DPIO_CHV_K_DIV_SHIFT);
6808
6809 /* Feedback post-divider - m2 */
6810 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6811
6812 /* Feedback refclk divider - n and m1 */
6813 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6814 DPIO_CHV_M1_DIV_BY_2 |
6815 1 << DPIO_CHV_N_DIV_SHIFT);
6816
6817 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006818 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006819
6820 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306821 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6822 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6823 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6824 if (bestm2_frac)
6825 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6826 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006827
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306828 /* Program digital lock detect threshold */
6829 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6830 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6831 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6832 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6833 if (!bestm2_frac)
6834 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6835 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6836
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006837 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306838 if (vco == 5400000) {
6839 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6840 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6841 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6842 tribuf_calcntr = 0x9;
6843 } else if (vco <= 6200000) {
6844 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6845 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6846 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6847 tribuf_calcntr = 0x9;
6848 } else if (vco <= 6480000) {
6849 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6850 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6851 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6852 tribuf_calcntr = 0x8;
6853 } else {
6854 /* Not supported. Apply the same limits as in the max case */
6855 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6856 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6857 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6858 tribuf_calcntr = 0;
6859 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006860 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6861
Ville Syrjälä968040b2015-03-11 22:52:08 +02006862 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306863 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6864 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6865 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6866
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006867 /* AFC Recal */
6868 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6869 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6870 DPIO_AFC_RECAL);
6871
Ville Syrjäläa5805162015-05-26 20:42:30 +03006872 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006873}
6874
Ville Syrjäläd288f652014-10-28 13:20:22 +02006875/**
6876 * vlv_force_pll_on - forcibly enable just the PLL
6877 * @dev_priv: i915 private structure
6878 * @pipe: pipe PLL to enable
6879 * @dpll: PLL configuration
6880 *
6881 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6882 * in cases where we need the PLL enabled even when @pipe is not going to
6883 * be enabled.
6884 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006885int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006886 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006887{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006888 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006889 struct intel_crtc_state *pipe_config;
6890
6891 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6892 if (!pipe_config)
6893 return -ENOMEM;
6894
6895 pipe_config->base.crtc = &crtc->base;
6896 pipe_config->pixel_multiplier = 1;
6897 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006898
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006899 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006900 chv_compute_dpll(crtc, pipe_config);
6901 chv_prepare_pll(crtc, pipe_config);
6902 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006903 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006904 vlv_compute_dpll(crtc, pipe_config);
6905 vlv_prepare_pll(crtc, pipe_config);
6906 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006907 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006908
6909 kfree(pipe_config);
6910
6911 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006912}
6913
6914/**
6915 * vlv_force_pll_off - forcibly disable just the PLL
6916 * @dev_priv: i915 private structure
6917 * @pipe: pipe PLL to disable
6918 *
6919 * Disable the PLL for @pipe. To be used in cases where we need
6920 * the PLL enabled even when @pipe is not going to be enabled.
6921 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006922void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006923{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006924 if (IS_CHERRYVIEW(dev_priv))
6925 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006926 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006927 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006928}
6929
Daniel Vetter251ac862015-06-18 10:30:24 +02006930static void i9xx_compute_dpll(struct intel_crtc *crtc,
6931 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006932 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006933{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006934 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006935 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006936 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006937
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006938 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306939
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006940 dpll = DPLL_VGA_MODE_DIS;
6941
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006942 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006943 dpll |= DPLLB_MODE_LVDS;
6944 else
6945 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006946
Jani Nikula73f67aa2016-12-07 22:48:09 +02006947 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6948 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006949 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006950 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006951 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006952
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006953 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6954 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006955 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006956
Ville Syrjälä37a56502016-06-22 21:57:04 +03006957 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006958 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006959
6960 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006961 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006962 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6963 else {
6964 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006965 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006966 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6967 }
6968 switch (clock->p2) {
6969 case 5:
6970 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6971 break;
6972 case 7:
6973 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6974 break;
6975 case 10:
6976 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6977 break;
6978 case 14:
6979 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6980 break;
6981 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006982 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006983 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6984
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006985 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006986 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006987 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006988 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6990 else
6991 dpll |= PLL_REF_INPUT_DREFCLK;
6992
6993 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006994 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006995
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006996 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006998 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006999 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007000 }
7001}
7002
Daniel Vetter251ac862015-06-18 10:30:24 +02007003static void i8xx_compute_dpll(struct intel_crtc *crtc,
7004 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007005 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007006{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007007 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007008 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007009 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007010 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007011
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007012 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307013
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007014 dpll = DPLL_VGA_MODE_DIS;
7015
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007016 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007017 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7018 } else {
7019 if (clock->p1 == 2)
7020 dpll |= PLL_P1_DIVIDE_BY_TWO;
7021 else
7022 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7023 if (clock->p2 == 4)
7024 dpll |= PLL_P2_DIVIDE_BY_4;
7025 }
7026
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007027 if (!IS_I830(dev_priv) &&
7028 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007029 dpll |= DPLL_DVO_2X_MODE;
7030
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007031 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007032 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007033 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7034 else
7035 dpll |= PLL_REF_INPUT_DREFCLK;
7036
7037 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007038 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007039}
7040
Daniel Vetter8a654f32013-06-01 17:16:22 +02007041static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007042{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007043 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007044 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007045 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007046 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007047 uint32_t crtc_vtotal, crtc_vblank_end;
7048 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007049
7050 /* We need to be careful not to changed the adjusted mode, for otherwise
7051 * the hw state checker will get angry at the mismatch. */
7052 crtc_vtotal = adjusted_mode->crtc_vtotal;
7053 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007054
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007055 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007056 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007057 crtc_vtotal -= 1;
7058 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007059
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007060 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007061 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7062 else
7063 vsyncshift = adjusted_mode->crtc_hsync_start -
7064 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007065 if (vsyncshift < 0)
7066 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007067 }
7068
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007069 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007070 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007071
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007072 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007073 (adjusted_mode->crtc_hdisplay - 1) |
7074 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007075 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007076 (adjusted_mode->crtc_hblank_start - 1) |
7077 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007078 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007079 (adjusted_mode->crtc_hsync_start - 1) |
7080 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7081
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007082 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007083 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007084 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007085 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007086 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007087 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007088 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007089 (adjusted_mode->crtc_vsync_start - 1) |
7090 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7091
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007092 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7093 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7094 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7095 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007096 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007097 (pipe == PIPE_B || pipe == PIPE_C))
7098 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7099
Jani Nikulabc58be62016-03-18 17:05:39 +02007100}
7101
7102static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7103{
7104 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007105 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007106 enum pipe pipe = intel_crtc->pipe;
7107
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007108 /* pipesrc controls the size that is scaled from, which should
7109 * always be the user's requested size.
7110 */
7111 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007112 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7113 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007114}
7115
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007116static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007117 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007118{
7119 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007120 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007121 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7122 uint32_t tmp;
7123
7124 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007125 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7126 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007127 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007128 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7129 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007130 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007131 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7132 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007133
7134 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007135 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7136 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007137 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007138 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7139 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007140 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007141 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7142 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007143
7144 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007145 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7146 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7147 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007148 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007149}
7150
7151static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7152 struct intel_crtc_state *pipe_config)
7153{
7154 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007155 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007156 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007157
7158 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007159 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7160 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7161
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007162 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7163 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007164}
7165
Daniel Vetterf6a83282014-02-11 15:28:57 -08007166void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007167 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007168{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007169 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7170 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7171 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7172 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007173
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007174 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7175 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7176 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7177 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007178
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007179 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007180 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007181
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007182 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007183
7184 mode->hsync = drm_mode_hsync(mode);
7185 mode->vrefresh = drm_mode_vrefresh(mode);
7186 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007187}
7188
Daniel Vetter84b046f2013-02-19 18:48:54 +01007189static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7190{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007191 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007192 uint32_t pipeconf;
7193
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007194 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007195
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007196 /* we keep both pipes enabled on 830 */
7197 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007198 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007199
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007201 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007202
Daniel Vetterff9ce462013-04-24 14:57:17 +02007203 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007204 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7205 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007206 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007207 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007208 pipeconf |= PIPECONF_DITHER_EN |
7209 PIPECONF_DITHER_TYPE_SP;
7210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007211 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007212 case 18:
7213 pipeconf |= PIPECONF_6BPC;
7214 break;
7215 case 24:
7216 pipeconf |= PIPECONF_8BPC;
7217 break;
7218 case 30:
7219 pipeconf |= PIPECONF_10BPC;
7220 break;
7221 default:
7222 /* Case prevented by intel_choose_pipe_bpp_dither. */
7223 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007224 }
7225 }
7226
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007227 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007228 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007229 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007230 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7231 else
7232 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7233 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007234 pipeconf |= PIPECONF_PROGRESSIVE;
7235
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007236 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007237 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007238 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007239
Daniel Vetter84b046f2013-02-19 18:48:54 +01007240 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7241 POSTING_READ(PIPECONF(intel_crtc->pipe));
7242}
7243
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007244static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7245 struct intel_crtc_state *crtc_state)
7246{
7247 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007248 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007249 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007250 int refclk = 48000;
7251
7252 memset(&crtc_state->dpll_hw_state, 0,
7253 sizeof(crtc_state->dpll_hw_state));
7254
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007255 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007256 if (intel_panel_use_ssc(dev_priv)) {
7257 refclk = dev_priv->vbt.lvds_ssc_freq;
7258 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7259 }
7260
7261 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007262 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007263 limit = &intel_limits_i8xx_dvo;
7264 } else {
7265 limit = &intel_limits_i8xx_dac;
7266 }
7267
7268 if (!crtc_state->clock_set &&
7269 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7270 refclk, NULL, &crtc_state->dpll)) {
7271 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7272 return -EINVAL;
7273 }
7274
7275 i8xx_compute_dpll(crtc, crtc_state, NULL);
7276
7277 return 0;
7278}
7279
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007280static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7281 struct intel_crtc_state *crtc_state)
7282{
7283 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007284 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007285 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007286 int refclk = 96000;
7287
7288 memset(&crtc_state->dpll_hw_state, 0,
7289 sizeof(crtc_state->dpll_hw_state));
7290
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007291 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007292 if (intel_panel_use_ssc(dev_priv)) {
7293 refclk = dev_priv->vbt.lvds_ssc_freq;
7294 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7295 }
7296
7297 if (intel_is_dual_link_lvds(dev))
7298 limit = &intel_limits_g4x_dual_channel_lvds;
7299 else
7300 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007301 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7302 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007303 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007304 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007305 limit = &intel_limits_g4x_sdvo;
7306 } else {
7307 /* The option is for other outputs */
7308 limit = &intel_limits_i9xx_sdvo;
7309 }
7310
7311 if (!crtc_state->clock_set &&
7312 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7313 refclk, NULL, &crtc_state->dpll)) {
7314 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7315 return -EINVAL;
7316 }
7317
7318 i9xx_compute_dpll(crtc, crtc_state, NULL);
7319
7320 return 0;
7321}
7322
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007323static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7324 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007325{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007326 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007327 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007328 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007329 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007330
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007331 memset(&crtc_state->dpll_hw_state, 0,
7332 sizeof(crtc_state->dpll_hw_state));
7333
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007334 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007335 if (intel_panel_use_ssc(dev_priv)) {
7336 refclk = dev_priv->vbt.lvds_ssc_freq;
7337 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7338 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007339
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007340 limit = &intel_limits_pineview_lvds;
7341 } else {
7342 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007343 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007344
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007345 if (!crtc_state->clock_set &&
7346 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7347 refclk, NULL, &crtc_state->dpll)) {
7348 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7349 return -EINVAL;
7350 }
7351
7352 i9xx_compute_dpll(crtc, crtc_state, NULL);
7353
7354 return 0;
7355}
7356
7357static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7358 struct intel_crtc_state *crtc_state)
7359{
7360 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007361 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007362 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007363 int refclk = 96000;
7364
7365 memset(&crtc_state->dpll_hw_state, 0,
7366 sizeof(crtc_state->dpll_hw_state));
7367
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007368 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007369 if (intel_panel_use_ssc(dev_priv)) {
7370 refclk = dev_priv->vbt.lvds_ssc_freq;
7371 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007372 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007373
7374 limit = &intel_limits_i9xx_lvds;
7375 } else {
7376 limit = &intel_limits_i9xx_sdvo;
7377 }
7378
7379 if (!crtc_state->clock_set &&
7380 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7381 refclk, NULL, &crtc_state->dpll)) {
7382 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7383 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007384 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007385
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007386 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007387
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007388 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007389}
7390
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007391static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7392 struct intel_crtc_state *crtc_state)
7393{
7394 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007395 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007396
7397 memset(&crtc_state->dpll_hw_state, 0,
7398 sizeof(crtc_state->dpll_hw_state));
7399
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007400 if (!crtc_state->clock_set &&
7401 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7402 refclk, NULL, &crtc_state->dpll)) {
7403 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7404 return -EINVAL;
7405 }
7406
7407 chv_compute_dpll(crtc, crtc_state);
7408
7409 return 0;
7410}
7411
7412static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7413 struct intel_crtc_state *crtc_state)
7414{
7415 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007416 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007417
7418 memset(&crtc_state->dpll_hw_state, 0,
7419 sizeof(crtc_state->dpll_hw_state));
7420
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007421 if (!crtc_state->clock_set &&
7422 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7423 refclk, NULL, &crtc_state->dpll)) {
7424 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7425 return -EINVAL;
7426 }
7427
7428 vlv_compute_dpll(crtc, crtc_state);
7429
7430 return 0;
7431}
7432
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007433static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007434 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007435{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007436 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007437 uint32_t tmp;
7438
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007439 if (INTEL_GEN(dev_priv) <= 3 &&
7440 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007441 return;
7442
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007443 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007444 if (!(tmp & PFIT_ENABLE))
7445 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007446
Daniel Vetter06922822013-07-11 13:35:40 +02007447 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007448 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007449 if (crtc->pipe != PIPE_B)
7450 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007451 } else {
7452 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7453 return;
7454 }
7455
Daniel Vetter06922822013-07-11 13:35:40 +02007456 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007457 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007458}
7459
Jesse Barnesacbec812013-09-20 11:29:32 -07007460static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007461 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007462{
7463 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007464 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007465 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007466 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007467 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007468 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007469
Ville Syrjäläb5219732016-03-15 16:40:01 +02007470 /* In case of DSI, DPLL will not be used */
7471 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307472 return;
7473
Ville Syrjäläa5805162015-05-26 20:42:30 +03007474 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007475 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007476 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007477
7478 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7479 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7480 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7481 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7482 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7483
Imre Deakdccbea32015-06-22 23:35:51 +03007484 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007485}
7486
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007487static void
7488i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7489 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007490{
7491 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007492 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007493 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7494 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7495 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007496 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007497 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007498 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007499 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007500 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007501
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007502 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007503 return;
7504
Damien Lespiaud9806c92015-01-21 14:07:19 +00007505 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007506 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007507 DRM_DEBUG_KMS("failed to alloc fb\n");
7508 return;
7509 }
7510
Damien Lespiau1b842c82015-01-21 13:50:54 +00007511 fb = &intel_fb->base;
7512
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007513 fb->dev = dev;
7514
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007515 val = I915_READ(DSPCNTR(i9xx_plane));
7516
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007517 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007518 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007519 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007520 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007521 }
7522 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007523
7524 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007525 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007526 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007527
Ville Syrjälä81894b22017-11-17 21:19:13 +02007528 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7529 offset = I915_READ(DSPOFFSET(i9xx_plane));
7530 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7531 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007532 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007533 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007534 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007535 offset = I915_READ(DSPLINOFF(i9xx_plane));
7536 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007537 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007538 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007539 }
7540 plane_config->base = base;
7541
7542 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007543 fb->width = ((val >> 16) & 0xfff) + 1;
7544 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007545
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007546 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007547 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007548
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007549 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007550
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007551 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007552
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007553 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7554 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007555 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007556 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007557
Damien Lespiau2d140302015-02-05 17:22:18 +00007558 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007559}
7560
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007561static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007562 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007563{
7564 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007565 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007566 int pipe = pipe_config->cpu_transcoder;
7567 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007568 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007569 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007570 int refclk = 100000;
7571
Ville Syrjäläb5219732016-03-15 16:40:01 +02007572 /* In case of DSI, DPLL will not be used */
7573 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7574 return;
7575
Ville Syrjäläa5805162015-05-26 20:42:30 +03007576 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007577 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7578 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7579 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7580 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007581 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007582 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007583
7584 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007585 clock.m2 = (pll_dw0 & 0xff) << 22;
7586 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7587 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007588 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7589 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7590 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7591
Imre Deakdccbea32015-06-22 23:35:51 +03007592 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007593}
7594
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007595static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007596 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007597{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007598 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007599 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007600 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007601 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007602
Imre Deak17290502016-02-12 18:55:11 +02007603 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7604 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007605 return false;
7606
Daniel Vettere143a212013-07-04 12:01:15 +02007607 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007608 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007609
Imre Deak17290502016-02-12 18:55:11 +02007610 ret = false;
7611
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007612 tmp = I915_READ(PIPECONF(crtc->pipe));
7613 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007614 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007615
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007616 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7617 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007618 switch (tmp & PIPECONF_BPC_MASK) {
7619 case PIPECONF_6BPC:
7620 pipe_config->pipe_bpp = 18;
7621 break;
7622 case PIPECONF_8BPC:
7623 pipe_config->pipe_bpp = 24;
7624 break;
7625 case PIPECONF_10BPC:
7626 pipe_config->pipe_bpp = 30;
7627 break;
7628 default:
7629 break;
7630 }
7631 }
7632
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007633 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007634 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007635 pipe_config->limited_color_range = true;
7636
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007637 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007638 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7639
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007640 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007641 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007642
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007643 i9xx_get_pfit_config(crtc, pipe_config);
7644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007645 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007646 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007647 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007648 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7649 else
7650 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007651 pipe_config->pixel_multiplier =
7652 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7653 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007654 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007655 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007656 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007657 tmp = I915_READ(DPLL(crtc->pipe));
7658 pipe_config->pixel_multiplier =
7659 ((tmp & SDVO_MULTIPLIER_MASK)
7660 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7661 } else {
7662 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7663 * port and will be fixed up in the encoder->get_config
7664 * function. */
7665 pipe_config->pixel_multiplier = 1;
7666 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007667 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007668 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007669 /*
7670 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7671 * on 830. Filter it out here so that we don't
7672 * report errors due to that.
7673 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007674 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007675 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7676
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007677 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7678 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007679 } else {
7680 /* Mask out read-only status bits. */
7681 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7682 DPLL_PORTC_READY_MASK |
7683 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007684 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007685
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007686 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007687 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007688 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007689 vlv_crtc_clock_get(crtc, pipe_config);
7690 else
7691 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007692
Ville Syrjälä0f646142015-08-26 19:39:18 +03007693 /*
7694 * Normally the dotclock is filled in by the encoder .get_config()
7695 * but in case the pipe is enabled w/o any ports we need a sane
7696 * default.
7697 */
7698 pipe_config->base.adjusted_mode.crtc_clock =
7699 pipe_config->port_clock / pipe_config->pixel_multiplier;
7700
Imre Deak17290502016-02-12 18:55:11 +02007701 ret = true;
7702
7703out:
7704 intel_display_power_put(dev_priv, power_domain);
7705
7706 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007707}
7708
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007709static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007710{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007711 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007712 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007713 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007714 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007715 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007716 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007717 bool has_ck505 = false;
7718 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007719 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007720
7721 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007722 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007723 switch (encoder->type) {
7724 case INTEL_OUTPUT_LVDS:
7725 has_panel = true;
7726 has_lvds = true;
7727 break;
7728 case INTEL_OUTPUT_EDP:
7729 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007730 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007731 has_cpu_edp = true;
7732 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007733 default:
7734 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007735 }
7736 }
7737
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007738 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007739 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007740 can_ssc = has_ck505;
7741 } else {
7742 has_ck505 = false;
7743 can_ssc = true;
7744 }
7745
Lyude1c1a24d2016-06-14 11:04:09 -04007746 /* Check if any DPLLs are using the SSC source */
7747 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7748 u32 temp = I915_READ(PCH_DPLL(i));
7749
7750 if (!(temp & DPLL_VCO_ENABLE))
7751 continue;
7752
7753 if ((temp & PLL_REF_INPUT_MASK) ==
7754 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7755 using_ssc_source = true;
7756 break;
7757 }
7758 }
7759
7760 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7761 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007762
7763 /* Ironlake: try to setup display ref clock before DPLL
7764 * enabling. This is only under driver's control after
7765 * PCH B stepping, previous chipset stepping should be
7766 * ignoring this setting.
7767 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007768 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007769
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007770 /* As we must carefully and slowly disable/enable each source in turn,
7771 * compute the final state we want first and check if we need to
7772 * make any changes at all.
7773 */
7774 final = val;
7775 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007776 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007777 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007778 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007779 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7780
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007781 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007782 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007783 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007784
Keith Packard199e5d72011-09-22 12:01:57 -07007785 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007786 final |= DREF_SSC_SOURCE_ENABLE;
7787
7788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7789 final |= DREF_SSC1_ENABLE;
7790
7791 if (has_cpu_edp) {
7792 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7793 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7794 else
7795 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7796 } else
7797 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007798 } else if (using_ssc_source) {
7799 final |= DREF_SSC_SOURCE_ENABLE;
7800 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007801 }
7802
7803 if (final == val)
7804 return;
7805
7806 /* Always enable nonspread source */
7807 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7808
7809 if (has_ck505)
7810 val |= DREF_NONSPREAD_CK505_ENABLE;
7811 else
7812 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7813
7814 if (has_panel) {
7815 val &= ~DREF_SSC_SOURCE_MASK;
7816 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007817
Keith Packard199e5d72011-09-22 12:01:57 -07007818 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007819 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007820 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007821 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007822 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007823 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007824
7825 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007826 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007827 POSTING_READ(PCH_DREF_CONTROL);
7828 udelay(200);
7829
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007830 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007831
7832 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007833 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007834 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007835 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007836 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007837 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007838 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007839 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007840 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007841
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007842 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007843 POSTING_READ(PCH_DREF_CONTROL);
7844 udelay(200);
7845 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007846 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007847
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007848 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007849
7850 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007851 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007852
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007853 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007854 POSTING_READ(PCH_DREF_CONTROL);
7855 udelay(200);
7856
Lyude1c1a24d2016-06-14 11:04:09 -04007857 if (!using_ssc_source) {
7858 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007859
Lyude1c1a24d2016-06-14 11:04:09 -04007860 /* Turn off the SSC source */
7861 val &= ~DREF_SSC_SOURCE_MASK;
7862 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007863
Lyude1c1a24d2016-06-14 11:04:09 -04007864 /* Turn off SSC1 */
7865 val &= ~DREF_SSC1_ENABLE;
7866
7867 I915_WRITE(PCH_DREF_CONTROL, val);
7868 POSTING_READ(PCH_DREF_CONTROL);
7869 udelay(200);
7870 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007871 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007872
7873 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007874}
7875
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007876static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007877{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007878 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007879
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007880 tmp = I915_READ(SOUTH_CHICKEN2);
7881 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7882 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007883
Imre Deakcf3598c2016-06-28 13:37:31 +03007884 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7885 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007886 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007887
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007888 tmp = I915_READ(SOUTH_CHICKEN2);
7889 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7890 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007891
Imre Deakcf3598c2016-06-28 13:37:31 +03007892 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7893 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007894 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007895}
7896
7897/* WaMPhyProgramming:hsw */
7898static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7899{
7900 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007901
7902 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7903 tmp &= ~(0xFF << 24);
7904 tmp |= (0x12 << 24);
7905 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7906
Paulo Zanonidde86e22012-12-01 12:04:25 -02007907 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7908 tmp |= (1 << 11);
7909 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7910
7911 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7912 tmp |= (1 << 11);
7913 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7914
Paulo Zanonidde86e22012-12-01 12:04:25 -02007915 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7916 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7917 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7918
7919 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7920 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7921 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7922
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007923 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7924 tmp &= ~(7 << 13);
7925 tmp |= (5 << 13);
7926 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007927
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007928 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7929 tmp &= ~(7 << 13);
7930 tmp |= (5 << 13);
7931 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007932
7933 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7934 tmp &= ~0xFF;
7935 tmp |= 0x1C;
7936 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7937
7938 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7939 tmp &= ~0xFF;
7940 tmp |= 0x1C;
7941 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7942
7943 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7944 tmp &= ~(0xFF << 16);
7945 tmp |= (0x1C << 16);
7946 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7947
7948 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7949 tmp &= ~(0xFF << 16);
7950 tmp |= (0x1C << 16);
7951 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007953 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7954 tmp |= (1 << 27);
7955 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007956
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007957 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7958 tmp |= (1 << 27);
7959 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007960
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007961 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7962 tmp &= ~(0xF << 28);
7963 tmp |= (4 << 28);
7964 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007965
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007966 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7967 tmp &= ~(0xF << 28);
7968 tmp |= (4 << 28);
7969 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007970}
7971
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007972/* Implements 3 different sequences from BSpec chapter "Display iCLK
7973 * Programming" based on the parameters passed:
7974 * - Sequence to enable CLKOUT_DP
7975 * - Sequence to enable CLKOUT_DP without spread
7976 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7977 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007978static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7979 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007980{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007981 uint32_t reg, tmp;
7982
7983 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7984 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007985 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7986 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007987 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007988
Ville Syrjäläa5805162015-05-26 20:42:30 +03007989 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007990
7991 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7992 tmp &= ~SBI_SSCCTL_DISABLE;
7993 tmp |= SBI_SSCCTL_PATHALT;
7994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7995
7996 udelay(24);
7997
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007998 if (with_spread) {
7999 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8000 tmp &= ~SBI_SSCCTL_PATHALT;
8001 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008002
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008003 if (with_fdi) {
8004 lpt_reset_fdi_mphy(dev_priv);
8005 lpt_program_fdi_mphy(dev_priv);
8006 }
8007 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008008
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008009 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008010 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8011 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8012 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008013
Ville Syrjäläa5805162015-05-26 20:42:30 +03008014 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008015}
8016
Paulo Zanoni47701c32013-07-23 11:19:25 -03008017/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008018static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008019{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008020 uint32_t reg, tmp;
8021
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008023
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008024 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008025 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8026 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8027 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8028
8029 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8030 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8031 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8032 tmp |= SBI_SSCCTL_PATHALT;
8033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8034 udelay(32);
8035 }
8036 tmp |= SBI_SSCCTL_DISABLE;
8037 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8038 }
8039
Ville Syrjäläa5805162015-05-26 20:42:30 +03008040 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008041}
8042
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008043#define BEND_IDX(steps) ((50 + (steps)) / 5)
8044
8045static const uint16_t sscdivintphase[] = {
8046 [BEND_IDX( 50)] = 0x3B23,
8047 [BEND_IDX( 45)] = 0x3B23,
8048 [BEND_IDX( 40)] = 0x3C23,
8049 [BEND_IDX( 35)] = 0x3C23,
8050 [BEND_IDX( 30)] = 0x3D23,
8051 [BEND_IDX( 25)] = 0x3D23,
8052 [BEND_IDX( 20)] = 0x3E23,
8053 [BEND_IDX( 15)] = 0x3E23,
8054 [BEND_IDX( 10)] = 0x3F23,
8055 [BEND_IDX( 5)] = 0x3F23,
8056 [BEND_IDX( 0)] = 0x0025,
8057 [BEND_IDX( -5)] = 0x0025,
8058 [BEND_IDX(-10)] = 0x0125,
8059 [BEND_IDX(-15)] = 0x0125,
8060 [BEND_IDX(-20)] = 0x0225,
8061 [BEND_IDX(-25)] = 0x0225,
8062 [BEND_IDX(-30)] = 0x0325,
8063 [BEND_IDX(-35)] = 0x0325,
8064 [BEND_IDX(-40)] = 0x0425,
8065 [BEND_IDX(-45)] = 0x0425,
8066 [BEND_IDX(-50)] = 0x0525,
8067};
8068
8069/*
8070 * Bend CLKOUT_DP
8071 * steps -50 to 50 inclusive, in steps of 5
8072 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8073 * change in clock period = -(steps / 10) * 5.787 ps
8074 */
8075static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8076{
8077 uint32_t tmp;
8078 int idx = BEND_IDX(steps);
8079
8080 if (WARN_ON(steps % 5 != 0))
8081 return;
8082
8083 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8084 return;
8085
8086 mutex_lock(&dev_priv->sb_lock);
8087
8088 if (steps % 10 != 0)
8089 tmp = 0xAAAAAAAB;
8090 else
8091 tmp = 0x00000000;
8092 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8093
8094 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8095 tmp &= 0xffff0000;
8096 tmp |= sscdivintphase[idx];
8097 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8098
8099 mutex_unlock(&dev_priv->sb_lock);
8100}
8101
8102#undef BEND_IDX
8103
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008104static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008105{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008106 struct intel_encoder *encoder;
8107 bool has_vga = false;
8108
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008109 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008110 switch (encoder->type) {
8111 case INTEL_OUTPUT_ANALOG:
8112 has_vga = true;
8113 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008114 default:
8115 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008116 }
8117 }
8118
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008119 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008120 lpt_bend_clkout_dp(dev_priv, 0);
8121 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008122 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008123 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008124 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008125}
8126
Paulo Zanonidde86e22012-12-01 12:04:25 -02008127/*
8128 * Initialize reference clocks when the driver loads
8129 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008130void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008131{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008132 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008133 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008134 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008135 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008136}
8137
Daniel Vetter6ff93602013-04-19 11:24:36 +02008138static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008140 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8142 int pipe = intel_crtc->pipe;
8143 uint32_t val;
8144
Daniel Vetter78114072013-06-13 00:54:57 +02008145 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008146
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008147 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008148 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008149 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008150 break;
8151 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008152 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008153 break;
8154 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008155 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008156 break;
8157 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008158 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008159 break;
8160 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008161 /* Case prevented by intel_choose_pipe_bpp_dither. */
8162 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008163 }
8164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008165 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008166 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008168 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008169 val |= PIPECONF_INTERLACED_ILK;
8170 else
8171 val |= PIPECONF_PROGRESSIVE;
8172
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008173 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008174 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008175
Paulo Zanonic8203562012-09-12 10:06:29 -03008176 I915_WRITE(PIPECONF(pipe), val);
8177 POSTING_READ(PIPECONF(pipe));
8178}
8179
Daniel Vetter6ff93602013-04-19 11:24:36 +02008180static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008181{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008182 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008184 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008185 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008186
Jani Nikula391bf042016-03-18 17:05:40 +02008187 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008188 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008190 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008191 val |= PIPECONF_INTERLACED_ILK;
8192 else
8193 val |= PIPECONF_PROGRESSIVE;
8194
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008195 I915_WRITE(PIPECONF(cpu_transcoder), val);
8196 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008197}
8198
Jani Nikula391bf042016-03-18 17:05:40 +02008199static void haswell_set_pipemisc(struct drm_crtc *crtc)
8200{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008201 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308203 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008204
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008205 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008206 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008207
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008208 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008209 case 18:
8210 val |= PIPEMISC_DITHER_6_BPC;
8211 break;
8212 case 24:
8213 val |= PIPEMISC_DITHER_8_BPC;
8214 break;
8215 case 30:
8216 val |= PIPEMISC_DITHER_10_BPC;
8217 break;
8218 case 36:
8219 val |= PIPEMISC_DITHER_12_BPC;
8220 break;
8221 default:
8222 /* Case prevented by pipe_config_set_bpp. */
8223 BUG();
8224 }
8225
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008226 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008227 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8228
Shashank Sharmab22ca992017-07-24 19:19:32 +05308229 if (config->ycbcr420) {
8230 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8231 PIPEMISC_YUV420_ENABLE |
8232 PIPEMISC_YUV420_MODE_FULL_BLEND;
8233 }
8234
Jani Nikula391bf042016-03-18 17:05:40 +02008235 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008236 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008237}
8238
Paulo Zanonid4b19312012-11-29 11:29:32 -02008239int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8240{
8241 /*
8242 * Account for spread spectrum to avoid
8243 * oversubscribing the link. Max center spread
8244 * is 2.5%; use 5% for safety's sake.
8245 */
8246 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008247 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008248}
8249
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008250static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008251{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008252 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008253}
8254
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008255static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8256 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008257 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008258{
8259 struct drm_crtc *crtc = &intel_crtc->base;
8260 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008261 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008262 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008263 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008264
Chris Wilsonc1858122010-12-03 21:35:48 +00008265 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008266 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008267 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008268 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008269 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008270 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008271 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008272 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008273 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008274
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008275 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008276
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008277 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8278 fp |= FP_CB_TUNE;
8279
8280 if (reduced_clock) {
8281 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8282
8283 if (reduced_clock->m < factor * reduced_clock->n)
8284 fp2 |= FP_CB_TUNE;
8285 } else {
8286 fp2 = fp;
8287 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008288
Chris Wilson5eddb702010-09-11 13:48:45 +01008289 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008290
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008291 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008292 dpll |= DPLLB_MODE_LVDS;
8293 else
8294 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008295
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008296 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008297 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008298
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008299 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8300 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008301 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008302
Ville Syrjälä37a56502016-06-22 21:57:04 +03008303 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008304 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008305
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008306 /*
8307 * The high speed IO clock is only really required for
8308 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8309 * possible to share the DPLL between CRT and HDMI. Enabling
8310 * the clock needlessly does no real harm, except use up a
8311 * bit of power potentially.
8312 *
8313 * We'll limit this to IVB with 3 pipes, since it has only two
8314 * DPLLs and so DPLL sharing is the only way to get three pipes
8315 * driving PCH ports at the same time. On SNB we could do this,
8316 * and potentially avoid enabling the second DPLL, but it's not
8317 * clear if it''s a win or loss power wise. No point in doing
8318 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8319 */
8320 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8321 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8322 dpll |= DPLL_SDVO_HIGH_SPEED;
8323
Eric Anholta07d6782011-03-30 13:01:08 -07008324 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008325 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008326 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008327 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008328
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008329 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008330 case 5:
8331 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8332 break;
8333 case 7:
8334 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8335 break;
8336 case 10:
8337 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8338 break;
8339 case 14:
8340 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8341 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008342 }
8343
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008344 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8345 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008346 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008347 else
8348 dpll |= PLL_REF_INPUT_DREFCLK;
8349
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008350 dpll |= DPLL_VCO_ENABLE;
8351
8352 crtc_state->dpll_hw_state.dpll = dpll;
8353 crtc_state->dpll_hw_state.fp0 = fp;
8354 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008355}
8356
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008357static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8358 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008359{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008360 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008361 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008362 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008363 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008364
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008365 memset(&crtc_state->dpll_hw_state, 0,
8366 sizeof(crtc_state->dpll_hw_state));
8367
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008368 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8369 if (!crtc_state->has_pch_encoder)
8370 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008371
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008372 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008373 if (intel_panel_use_ssc(dev_priv)) {
8374 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8375 dev_priv->vbt.lvds_ssc_freq);
8376 refclk = dev_priv->vbt.lvds_ssc_freq;
8377 }
8378
8379 if (intel_is_dual_link_lvds(dev)) {
8380 if (refclk == 100000)
8381 limit = &intel_limits_ironlake_dual_lvds_100m;
8382 else
8383 limit = &intel_limits_ironlake_dual_lvds;
8384 } else {
8385 if (refclk == 100000)
8386 limit = &intel_limits_ironlake_single_lvds_100m;
8387 else
8388 limit = &intel_limits_ironlake_single_lvds;
8389 }
8390 } else {
8391 limit = &intel_limits_ironlake_dac;
8392 }
8393
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008394 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008395 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8396 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008397 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8398 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008399 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008400
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008401 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008402
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008403 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008404 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8405 pipe_name(crtc->pipe));
8406 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008407 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008408
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008409 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008410}
8411
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008412static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8413 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008414{
8415 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008416 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008417 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008418
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008419 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8420 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8421 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8422 & ~TU_SIZE_MASK;
8423 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8424 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8425 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8426}
8427
8428static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8429 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008430 struct intel_link_m_n *m_n,
8431 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008432{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008433 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008434 enum pipe pipe = crtc->pipe;
8435
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008436 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008437 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8438 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8439 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8440 & ~TU_SIZE_MASK;
8441 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8442 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8443 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008444 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8445 * gen < 8) and if DRRS is supported (to make sure the
8446 * registers are not unnecessarily read).
8447 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008448 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008449 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008450 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8451 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8452 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8453 & ~TU_SIZE_MASK;
8454 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8455 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8456 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8457 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008458 } else {
8459 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8460 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8461 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8462 & ~TU_SIZE_MASK;
8463 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8464 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8465 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8466 }
8467}
8468
8469void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008470 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008471{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008472 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008473 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8474 else
8475 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008476 &pipe_config->dp_m_n,
8477 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008478}
8479
Daniel Vetter72419202013-04-04 13:28:53 +02008480static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008481 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008482{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008483 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008484 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008485}
8486
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008487static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008488 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008489{
8490 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008491 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008492 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8493 uint32_t ps_ctrl = 0;
8494 int id = -1;
8495 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008496
Chandra Kondurua1b22782015-04-07 15:28:45 -07008497 /* find scaler attached to this pipe */
8498 for (i = 0; i < crtc->num_scalers; i++) {
8499 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8500 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8501 id = i;
8502 pipe_config->pch_pfit.enabled = true;
8503 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8504 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8505 break;
8506 }
8507 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008508
Chandra Kondurua1b22782015-04-07 15:28:45 -07008509 scaler_state->scaler_id = id;
8510 if (id >= 0) {
8511 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8512 } else {
8513 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008514 }
8515}
8516
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008517static void
8518skylake_get_initial_plane_config(struct intel_crtc *crtc,
8519 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008520{
8521 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008522 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008523 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8524 enum plane_id plane_id = plane->id;
8525 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008526 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008527 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008528 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008529 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008530 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008531
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008532 if (!plane->get_hw_state(plane))
8533 return;
8534
Damien Lespiaud9806c92015-01-21 14:07:19 +00008535 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008536 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008537 DRM_DEBUG_KMS("failed to alloc fb\n");
8538 return;
8539 }
8540
Damien Lespiau1b842c82015-01-21 13:50:54 +00008541 fb = &intel_fb->base;
8542
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008543 fb->dev = dev;
8544
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008545 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008546
James Ausmusb5972772018-01-30 11:49:16 -02008547 if (INTEL_GEN(dev_priv) >= 11)
8548 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8549 else
8550 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008551
8552 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008553 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008554 alpha &= PLANE_COLOR_ALPHA_MASK;
8555 } else {
8556 alpha = val & PLANE_CTL_ALPHA_MASK;
8557 }
8558
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008559 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008560 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008561 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008562
Damien Lespiau40f46282015-02-27 11:15:21 +00008563 tiling = val & PLANE_CTL_TILED_MASK;
8564 switch (tiling) {
8565 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008566 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008567 break;
8568 case PLANE_CTL_TILED_X:
8569 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008570 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008571 break;
8572 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008573 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8574 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8575 else
8576 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008577 break;
8578 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008579 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8580 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8581 else
8582 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008583 break;
8584 default:
8585 MISSING_CASE(tiling);
8586 goto error;
8587 }
8588
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008589 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008590 plane_config->base = base;
8591
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008592 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008593
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008594 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008595 fb->height = ((val >> 16) & 0xfff) + 1;
8596 fb->width = ((val >> 0) & 0x1fff) + 1;
8597
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008598 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008599 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008600 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8601
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008602 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008603
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008604 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008605
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008606 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8607 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008608 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008609 plane_config->size);
8610
Damien Lespiau2d140302015-02-05 17:22:18 +00008611 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008612 return;
8613
8614error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008615 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008616}
8617
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008618static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008619 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008620{
8621 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008622 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008623 uint32_t tmp;
8624
8625 tmp = I915_READ(PF_CTL(crtc->pipe));
8626
8627 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008628 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008629 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8630 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008631
8632 /* We currently do not free assignements of panel fitters on
8633 * ivb/hsw (since we don't use the higher upscaling modes which
8634 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008635 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008636 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8637 PF_PIPE_SEL_IVB(crtc->pipe));
8638 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008639 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008640}
8641
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008642static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008643 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008644{
8645 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008646 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008647 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008648 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008649 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008650
Imre Deak17290502016-02-12 18:55:11 +02008651 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8652 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008653 return false;
8654
Daniel Vettere143a212013-07-04 12:01:15 +02008655 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008656 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008657
Imre Deak17290502016-02-12 18:55:11 +02008658 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008659 tmp = I915_READ(PIPECONF(crtc->pipe));
8660 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008661 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008662
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008663 switch (tmp & PIPECONF_BPC_MASK) {
8664 case PIPECONF_6BPC:
8665 pipe_config->pipe_bpp = 18;
8666 break;
8667 case PIPECONF_8BPC:
8668 pipe_config->pipe_bpp = 24;
8669 break;
8670 case PIPECONF_10BPC:
8671 pipe_config->pipe_bpp = 30;
8672 break;
8673 case PIPECONF_12BPC:
8674 pipe_config->pipe_bpp = 36;
8675 break;
8676 default:
8677 break;
8678 }
8679
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008680 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8681 pipe_config->limited_color_range = true;
8682
Daniel Vetterab9412b2013-05-03 11:49:46 +02008683 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008684 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008685 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008686
Daniel Vetter88adfff2013-03-28 10:42:01 +01008687 pipe_config->has_pch_encoder = true;
8688
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008689 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8690 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8691 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008692
8693 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008694
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008695 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008696 /*
8697 * The pipe->pch transcoder and pch transcoder->pll
8698 * mapping is fixed.
8699 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008700 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008701 } else {
8702 tmp = I915_READ(PCH_DPLL_SEL);
8703 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008704 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008705 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008706 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008707 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008708
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008709 pipe_config->shared_dpll =
8710 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8711 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008712
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008713 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8714 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008715
8716 tmp = pipe_config->dpll_hw_state.dpll;
8717 pipe_config->pixel_multiplier =
8718 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8719 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008720
8721 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008722 } else {
8723 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008724 }
8725
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008726 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008727 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008728
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008729 ironlake_get_pfit_config(crtc, pipe_config);
8730
Imre Deak17290502016-02-12 18:55:11 +02008731 ret = true;
8732
8733out:
8734 intel_display_power_put(dev_priv, power_domain);
8735
8736 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008737}
8738
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008739static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8740{
Chris Wilson91c8a322016-07-05 10:40:23 +01008741 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008743
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008744 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008745 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746 pipe_name(crtc->pipe));
8747
Imre Deak9c3a16c2017-08-14 18:15:30 +03008748 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8749 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008750 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008751 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8752 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008753 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008754 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008755 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008756 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008757 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008758 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008759 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008760 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008761 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008762 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008763 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008764
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008765 /*
8766 * In theory we can still leave IRQs enabled, as long as only the HPD
8767 * interrupts remain enabled. We used to check for that, but since it's
8768 * gen-specific and since we only disable LCPLL after we fully disable
8769 * the interrupts, the check below should be enough.
8770 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008771 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008772}
8773
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008774static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8775{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008776 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008777 return I915_READ(D_COMP_HSW);
8778 else
8779 return I915_READ(D_COMP_BDW);
8780}
8781
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008782static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8783{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008784 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008785 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008786 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8787 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008788 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008789 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008790 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008791 I915_WRITE(D_COMP_BDW, val);
8792 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008793 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008794}
8795
8796/*
8797 * This function implements pieces of two sequences from BSpec:
8798 * - Sequence for display software to disable LCPLL
8799 * - Sequence for display software to allow package C8+
8800 * The steps implemented here are just the steps that actually touch the LCPLL
8801 * register. Callers should take care of disabling all the display engine
8802 * functions, doing the mode unset, fixing interrupts, etc.
8803 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008804static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8805 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008806{
8807 uint32_t val;
8808
8809 assert_can_disable_lcpll(dev_priv);
8810
8811 val = I915_READ(LCPLL_CTL);
8812
8813 if (switch_to_fclk) {
8814 val |= LCPLL_CD_SOURCE_FCLK;
8815 I915_WRITE(LCPLL_CTL, val);
8816
Imre Deakf53dd632016-06-28 13:37:32 +03008817 if (wait_for_us(I915_READ(LCPLL_CTL) &
8818 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008819 DRM_ERROR("Switching to FCLK failed\n");
8820
8821 val = I915_READ(LCPLL_CTL);
8822 }
8823
8824 val |= LCPLL_PLL_DISABLE;
8825 I915_WRITE(LCPLL_CTL, val);
8826 POSTING_READ(LCPLL_CTL);
8827
Chris Wilson24d84412016-06-30 15:33:07 +01008828 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008829 DRM_ERROR("LCPLL still locked\n");
8830
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008831 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008832 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008833 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008834 ndelay(100);
8835
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008836 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8837 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008838 DRM_ERROR("D_COMP RCOMP still in progress\n");
8839
8840 if (allow_power_down) {
8841 val = I915_READ(LCPLL_CTL);
8842 val |= LCPLL_POWER_DOWN_ALLOW;
8843 I915_WRITE(LCPLL_CTL, val);
8844 POSTING_READ(LCPLL_CTL);
8845 }
8846}
8847
8848/*
8849 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8850 * source.
8851 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008852static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008853{
8854 uint32_t val;
8855
8856 val = I915_READ(LCPLL_CTL);
8857
8858 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8859 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8860 return;
8861
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008862 /*
8863 * Make sure we're not on PC8 state before disabling PC8, otherwise
8864 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008865 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008866 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008867
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008868 if (val & LCPLL_POWER_DOWN_ALLOW) {
8869 val &= ~LCPLL_POWER_DOWN_ALLOW;
8870 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008871 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008872 }
8873
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008874 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008875 val |= D_COMP_COMP_FORCE;
8876 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008877 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008878
8879 val = I915_READ(LCPLL_CTL);
8880 val &= ~LCPLL_PLL_DISABLE;
8881 I915_WRITE(LCPLL_CTL, val);
8882
Chris Wilson93220c02016-06-30 15:33:08 +01008883 if (intel_wait_for_register(dev_priv,
8884 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8885 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008886 DRM_ERROR("LCPLL not locked yet\n");
8887
8888 if (val & LCPLL_CD_SOURCE_FCLK) {
8889 val = I915_READ(LCPLL_CTL);
8890 val &= ~LCPLL_CD_SOURCE_FCLK;
8891 I915_WRITE(LCPLL_CTL, val);
8892
Imre Deakf53dd632016-06-28 13:37:32 +03008893 if (wait_for_us((I915_READ(LCPLL_CTL) &
8894 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008895 DRM_ERROR("Switching back to LCPLL failed\n");
8896 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008897
Mika Kuoppala59bad942015-01-16 11:34:40 +02008898 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008899
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008900 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008901 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008902}
8903
Paulo Zanoni765dab672014-03-07 20:08:18 -03008904/*
8905 * Package states C8 and deeper are really deep PC states that can only be
8906 * reached when all the devices on the system allow it, so even if the graphics
8907 * device allows PC8+, it doesn't mean the system will actually get to these
8908 * states. Our driver only allows PC8+ when going into runtime PM.
8909 *
8910 * The requirements for PC8+ are that all the outputs are disabled, the power
8911 * well is disabled and most interrupts are disabled, and these are also
8912 * requirements for runtime PM. When these conditions are met, we manually do
8913 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8914 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8915 * hang the machine.
8916 *
8917 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8918 * the state of some registers, so when we come back from PC8+ we need to
8919 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8920 * need to take care of the registers kept by RC6. Notice that this happens even
8921 * if we don't put the device in PCI D3 state (which is what currently happens
8922 * because of the runtime PM support).
8923 *
8924 * For more, read "Display Sequences for Package C8" on the hardware
8925 * documentation.
8926 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008927void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008928{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008929 uint32_t val;
8930
Paulo Zanonic67a4702013-08-19 13:18:09 -03008931 DRM_DEBUG_KMS("Enabling package C8+\n");
8932
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008933 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008934 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8935 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8936 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8937 }
8938
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008939 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008940 hsw_disable_lcpll(dev_priv, true, true);
8941}
8942
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008943void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008944{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008945 uint32_t val;
8946
Paulo Zanonic67a4702013-08-19 13:18:09 -03008947 DRM_DEBUG_KMS("Disabling package C8+\n");
8948
8949 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008950 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008951
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008952 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008953 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8954 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8955 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8956 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008957}
8958
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8960 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008961{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008962 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008963 struct intel_encoder *encoder =
8964 intel_ddi_get_crtc_new_encoder(crtc_state);
8965
8966 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8967 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8968 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008969 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008970 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008971 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008972
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008973 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008974}
8975
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008976static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8977 enum port port,
8978 struct intel_crtc_state *pipe_config)
8979{
8980 enum intel_dpll_id id;
8981 u32 temp;
8982
8983 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008984 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008985
8986 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8987 return;
8988
8989 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8990}
8991
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308992static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8993 enum port port,
8994 struct intel_crtc_state *pipe_config)
8995{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008996 enum intel_dpll_id id;
8997
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308998 switch (port) {
8999 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009000 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309001 break;
9002 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009003 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309004 break;
9005 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009006 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309007 break;
9008 default:
9009 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009010 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309011 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009012
9013 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309014}
9015
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009016static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9017 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009018 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009019{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009020 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009021 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009022
9023 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009024 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009025
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009026 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009027 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009028
9029 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009030}
9031
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009032static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9033 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009034 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009035{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009036 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009037 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009038
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009039 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009040 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009041 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009042 break;
9043 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009044 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009045 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009046 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009047 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009048 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009049 case PORT_CLK_SEL_LCPLL_810:
9050 id = DPLL_ID_LCPLL_810;
9051 break;
9052 case PORT_CLK_SEL_LCPLL_1350:
9053 id = DPLL_ID_LCPLL_1350;
9054 break;
9055 case PORT_CLK_SEL_LCPLL_2700:
9056 id = DPLL_ID_LCPLL_2700;
9057 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009058 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009059 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009060 /* fall through */
9061 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009062 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009063 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009064
9065 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009066}
9067
Jani Nikulacf304292016-03-18 17:05:41 +02009068static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9069 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009070 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009071{
9072 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009073 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009074 enum intel_display_power_domain power_domain;
9075 u32 tmp;
9076
Imre Deakd9a7bc62016-05-12 16:18:50 +03009077 /*
9078 * The pipe->transcoder mapping is fixed with the exception of the eDP
9079 * transcoder handled below.
9080 */
Jani Nikulacf304292016-03-18 17:05:41 +02009081 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9082
9083 /*
9084 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9085 * consistency and less surprising code; it's in always on power).
9086 */
9087 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9088 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9089 enum pipe trans_edp_pipe;
9090 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9091 default:
9092 WARN(1, "unknown pipe linked to edp transcoder\n");
9093 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9094 case TRANS_DDI_EDP_INPUT_A_ON:
9095 trans_edp_pipe = PIPE_A;
9096 break;
9097 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9098 trans_edp_pipe = PIPE_B;
9099 break;
9100 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9101 trans_edp_pipe = PIPE_C;
9102 break;
9103 }
9104
9105 if (trans_edp_pipe == crtc->pipe)
9106 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9107 }
9108
9109 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9110 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9111 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009112 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009113
9114 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9115
9116 return tmp & PIPECONF_ENABLE;
9117}
9118
Jani Nikula4d1de972016-03-18 17:05:42 +02009119static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9120 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009121 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009122{
9123 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009124 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009125 enum intel_display_power_domain power_domain;
9126 enum port port;
9127 enum transcoder cpu_transcoder;
9128 u32 tmp;
9129
Jani Nikula4d1de972016-03-18 17:05:42 +02009130 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9131 if (port == PORT_A)
9132 cpu_transcoder = TRANSCODER_DSI_A;
9133 else
9134 cpu_transcoder = TRANSCODER_DSI_C;
9135
9136 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9137 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9138 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009139 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009140
Imre Deakdb18b6a2016-03-24 12:41:40 +02009141 /*
9142 * The PLL needs to be enabled with a valid divider
9143 * configuration, otherwise accessing DSI registers will hang
9144 * the machine. See BSpec North Display Engine
9145 * registers/MIPI[BXT]. We can break out here early, since we
9146 * need the same DSI PLL to be enabled for both DSI ports.
9147 */
9148 if (!intel_dsi_pll_is_enabled(dev_priv))
9149 break;
9150
Jani Nikula4d1de972016-03-18 17:05:42 +02009151 /* XXX: this works for video mode only */
9152 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9153 if (!(tmp & DPI_ENABLE))
9154 continue;
9155
9156 tmp = I915_READ(MIPI_CTRL(port));
9157 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9158 continue;
9159
9160 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009161 break;
9162 }
9163
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009164 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009165}
9166
Daniel Vetter26804af2014-06-25 22:01:55 +03009167static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009168 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009169{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009170 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009171 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009172 enum port port;
9173 uint32_t tmp;
9174
9175 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9176
9177 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9178
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009179 if (IS_CANNONLAKE(dev_priv))
9180 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9181 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009182 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009183 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309184 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009185 else
9186 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009187
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009188 pll = pipe_config->shared_dpll;
9189 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009190 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9191 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009192 }
9193
Daniel Vetter26804af2014-06-25 22:01:55 +03009194 /*
9195 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9196 * DDI E. So just check whether this pipe is wired to DDI E and whether
9197 * the PCH transcoder is on.
9198 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009199 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009200 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009201 pipe_config->has_pch_encoder = true;
9202
9203 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9204 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9205 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9206
9207 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9208 }
9209}
9210
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009211static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009212 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009213{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009214 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009215 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009216 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009217 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009218
Imre Deake79dfb52017-07-20 01:50:57 +03009219 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009220
Imre Deak17290502016-02-12 18:55:11 +02009221 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9222 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009223 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009224 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009225
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009226 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009227
Jani Nikulacf304292016-03-18 17:05:41 +02009228 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009229
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009230 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009231 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9232 WARN_ON(active);
9233 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009234 }
9235
Jani Nikulacf304292016-03-18 17:05:41 +02009236 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009237 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009238
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009239 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009240 haswell_get_ddi_port_state(crtc, pipe_config);
9241 intel_get_pipe_timings(crtc, pipe_config);
9242 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009243
Jani Nikulabc58be62016-03-18 17:05:39 +02009244 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009245
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009246 pipe_config->gamma_mode =
9247 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9248
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009249 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309250 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9251 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9252
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009253 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309254 bool blend_mode_420 = tmp &
9255 PIPEMISC_YUV420_MODE_FULL_BLEND;
9256
9257 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9258 if (pipe_config->ycbcr420 != clrspace_yuv ||
9259 pipe_config->ycbcr420 != blend_mode_420)
9260 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9261 } else if (clrspace_yuv) {
9262 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9263 }
9264 }
9265
Imre Deak17290502016-02-12 18:55:11 +02009266 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9267 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009268 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009269 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009270 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009271 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009272 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009273 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009274
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009275 if (hsw_crtc_supports_ips(crtc)) {
9276 if (IS_HASWELL(dev_priv))
9277 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9278 else {
9279 /*
9280 * We cannot readout IPS state on broadwell, set to
9281 * true so we can set it to a defined state on first
9282 * commit.
9283 */
9284 pipe_config->ips_enabled = true;
9285 }
9286 }
9287
Jani Nikula4d1de972016-03-18 17:05:42 +02009288 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9289 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009290 pipe_config->pixel_multiplier =
9291 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9292 } else {
9293 pipe_config->pixel_multiplier = 1;
9294 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009295
Imre Deak17290502016-02-12 18:55:11 +02009296out:
9297 for_each_power_domain(power_domain, power_domain_mask)
9298 intel_display_power_put(dev_priv, power_domain);
9299
Jani Nikulacf304292016-03-18 17:05:41 +02009300 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009301}
9302
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009303static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009304{
9305 struct drm_i915_private *dev_priv =
9306 to_i915(plane_state->base.plane->dev);
9307 const struct drm_framebuffer *fb = plane_state->base.fb;
9308 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9309 u32 base;
9310
9311 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9312 base = obj->phys_handle->busaddr;
9313 else
9314 base = intel_plane_ggtt_offset(plane_state);
9315
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009316 base += plane_state->main.offset;
9317
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009318 /* ILK+ do this automagically */
9319 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009320 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009321 base += (plane_state->base.crtc_h *
9322 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9323
9324 return base;
9325}
9326
Ville Syrjäläed270222017-03-27 21:55:36 +03009327static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9328{
9329 int x = plane_state->base.crtc_x;
9330 int y = plane_state->base.crtc_y;
9331 u32 pos = 0;
9332
9333 if (x < 0) {
9334 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9335 x = -x;
9336 }
9337 pos |= x << CURSOR_X_SHIFT;
9338
9339 if (y < 0) {
9340 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9341 y = -y;
9342 }
9343 pos |= y << CURSOR_Y_SHIFT;
9344
9345 return pos;
9346}
9347
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009348static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9349{
9350 const struct drm_mode_config *config =
9351 &plane_state->base.plane->dev->mode_config;
9352 int width = plane_state->base.crtc_w;
9353 int height = plane_state->base.crtc_h;
9354
9355 return width > 0 && width <= config->cursor_width &&
9356 height > 0 && height <= config->cursor_height;
9357}
9358
Ville Syrjälä659056f2017-03-27 21:55:39 +03009359static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9360 struct intel_plane_state *plane_state)
9361{
9362 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009363 int src_x, src_y;
9364 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009365 int ret;
9366
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009367 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9368 &crtc_state->base,
9369 &plane_state->clip,
9370 DRM_PLANE_HELPER_NO_SCALING,
9371 DRM_PLANE_HELPER_NO_SCALING,
9372 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009373 if (ret)
9374 return ret;
9375
9376 if (!fb)
9377 return 0;
9378
9379 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9380 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9381 return -EINVAL;
9382 }
9383
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009384 src_x = plane_state->base.src_x >> 16;
9385 src_y = plane_state->base.src_y >> 16;
9386
9387 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9388 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9389
9390 if (src_x != 0 || src_y != 0) {
9391 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9392 return -EINVAL;
9393 }
9394
9395 plane_state->main.offset = offset;
9396
Ville Syrjälä659056f2017-03-27 21:55:39 +03009397 return 0;
9398}
9399
Ville Syrjälä292889e2017-03-17 23:18:01 +02009400static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9401 const struct intel_plane_state *plane_state)
9402{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009403 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009404
Ville Syrjälä292889e2017-03-17 23:18:01 +02009405 return CURSOR_ENABLE |
9406 CURSOR_GAMMA_ENABLE |
9407 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009408 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009409}
9410
Ville Syrjälä659056f2017-03-27 21:55:39 +03009411static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9412{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009413 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009414
9415 /*
9416 * 845g/865g are only limited by the width of their cursors,
9417 * the height is arbitrary up to the precision of the register.
9418 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009419 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009420}
9421
9422static int i845_check_cursor(struct intel_plane *plane,
9423 struct intel_crtc_state *crtc_state,
9424 struct intel_plane_state *plane_state)
9425{
9426 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009427 int ret;
9428
9429 ret = intel_check_cursor(crtc_state, plane_state);
9430 if (ret)
9431 return ret;
9432
9433 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009434 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009435 return 0;
9436
9437 /* Check for which cursor types we support */
9438 if (!i845_cursor_size_ok(plane_state)) {
9439 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9440 plane_state->base.crtc_w,
9441 plane_state->base.crtc_h);
9442 return -EINVAL;
9443 }
9444
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009445 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009446 case 256:
9447 case 512:
9448 case 1024:
9449 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009450 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009451 default:
9452 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9453 fb->pitches[0]);
9454 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009455 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009456
Ville Syrjälä659056f2017-03-27 21:55:39 +03009457 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9458
9459 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009460}
9461
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009462static void i845_update_cursor(struct intel_plane *plane,
9463 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009464 const struct intel_plane_state *plane_state)
9465{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009466 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009467 u32 cntl = 0, base = 0, pos = 0, size = 0;
9468 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009469
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009470 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009471 unsigned int width = plane_state->base.crtc_w;
9472 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009473
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009474 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009475 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009476
9477 base = intel_cursor_base(plane_state);
9478 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009479 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009480
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009481 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9482
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009483 /* On these chipsets we can only modify the base/size/stride
9484 * whilst the cursor is disabled.
9485 */
9486 if (plane->cursor.base != base ||
9487 plane->cursor.size != size ||
9488 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009489 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009490 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009491 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009492 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009493 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009494
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009495 plane->cursor.base = base;
9496 plane->cursor.size = size;
9497 plane->cursor.cntl = cntl;
9498 } else {
9499 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009500 }
9501
Ville Syrjälä75343a42017-03-27 21:55:38 +03009502 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009503
9504 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9505}
9506
9507static void i845_disable_cursor(struct intel_plane *plane,
9508 struct intel_crtc *crtc)
9509{
9510 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009511}
9512
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009513static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9514{
9515 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9516 enum intel_display_power_domain power_domain;
9517 bool ret;
9518
9519 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9520 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9521 return false;
9522
9523 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9524
9525 intel_display_power_put(dev_priv, power_domain);
9526
9527 return ret;
9528}
9529
Ville Syrjälä292889e2017-03-17 23:18:01 +02009530static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9531 const struct intel_plane_state *plane_state)
9532{
9533 struct drm_i915_private *dev_priv =
9534 to_i915(plane_state->base.plane->dev);
9535 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009536 u32 cntl;
9537
9538 cntl = MCURSOR_GAMMA_ENABLE;
9539
9540 if (HAS_DDI(dev_priv))
9541 cntl |= CURSOR_PIPE_CSC_ENABLE;
9542
Ville Syrjäläd509e282017-03-27 21:55:32 +03009543 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009544
9545 switch (plane_state->base.crtc_w) {
9546 case 64:
9547 cntl |= CURSOR_MODE_64_ARGB_AX;
9548 break;
9549 case 128:
9550 cntl |= CURSOR_MODE_128_ARGB_AX;
9551 break;
9552 case 256:
9553 cntl |= CURSOR_MODE_256_ARGB_AX;
9554 break;
9555 default:
9556 MISSING_CASE(plane_state->base.crtc_w);
9557 return 0;
9558 }
9559
Robert Fossc2c446a2017-05-19 16:50:17 -04009560 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009561 cntl |= CURSOR_ROTATE_180;
9562
9563 return cntl;
9564}
9565
Ville Syrjälä659056f2017-03-27 21:55:39 +03009566static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009567{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009568 struct drm_i915_private *dev_priv =
9569 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009570 int width = plane_state->base.crtc_w;
9571 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009572
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009573 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009574 return false;
9575
Ville Syrjälä024faac2017-03-27 21:55:42 +03009576 /* Cursor width is limited to a few power-of-two sizes */
9577 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009578 case 256:
9579 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009580 case 64:
9581 break;
9582 default:
9583 return false;
9584 }
9585
Ville Syrjälädc41c152014-08-13 11:57:05 +03009586 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009587 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9588 * height from 8 lines up to the cursor width, when the
9589 * cursor is not rotated. Everything else requires square
9590 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009591 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009592 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009593 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009594 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009595 return false;
9596 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009597 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009598 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009599 }
9600
9601 return true;
9602}
9603
Ville Syrjälä659056f2017-03-27 21:55:39 +03009604static int i9xx_check_cursor(struct intel_plane *plane,
9605 struct intel_crtc_state *crtc_state,
9606 struct intel_plane_state *plane_state)
9607{
9608 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9609 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009610 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009611 int ret;
9612
9613 ret = intel_check_cursor(crtc_state, plane_state);
9614 if (ret)
9615 return ret;
9616
9617 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009618 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009619 return 0;
9620
9621 /* Check for which cursor types we support */
9622 if (!i9xx_cursor_size_ok(plane_state)) {
9623 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9624 plane_state->base.crtc_w,
9625 plane_state->base.crtc_h);
9626 return -EINVAL;
9627 }
9628
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009629 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9630 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9631 fb->pitches[0], plane_state->base.crtc_w);
9632 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009633 }
9634
9635 /*
9636 * There's something wrong with the cursor on CHV pipe C.
9637 * If it straddles the left edge of the screen then
9638 * moving it away from the edge or disabling it often
9639 * results in a pipe underrun, and often that can lead to
9640 * dead pipe (constant underrun reported, and it scans
9641 * out just a solid color). To recover from that, the
9642 * display power well must be turned off and on again.
9643 * Refuse the put the cursor into that compromised position.
9644 */
9645 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9646 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9647 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9648 return -EINVAL;
9649 }
9650
9651 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9652
9653 return 0;
9654}
9655
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009656static void i9xx_update_cursor(struct intel_plane *plane,
9657 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309658 const struct intel_plane_state *plane_state)
9659{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009660 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9661 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009662 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009663 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309664
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009665 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009666 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009667
Ville Syrjälä024faac2017-03-27 21:55:42 +03009668 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9669 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9670
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009671 base = intel_cursor_base(plane_state);
9672 pos = intel_cursor_position(plane_state);
9673 }
9674
9675 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9676
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009677 /*
9678 * On some platforms writing CURCNTR first will also
9679 * cause CURPOS to be armed by the CURBASE write.
9680 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009681 * arm itself. Thus we always start the full update
9682 * with a CURCNTR write.
9683 *
9684 * On other platforms CURPOS always requires the
9685 * CURBASE write to arm the update. Additonally
9686 * a write to any of the cursor register will cancel
9687 * an already armed cursor update. Thus leaving out
9688 * the CURBASE write after CURPOS could lead to a
9689 * cursor that doesn't appear to move, or even change
9690 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009691 *
9692 * CURCNTR and CUR_FBC_CTL are always
9693 * armed by the CURBASE write only.
9694 */
9695 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009696 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009697 plane->cursor.cntl != cntl) {
9698 I915_WRITE_FW(CURCNTR(pipe), cntl);
9699 if (HAS_CUR_FBC(dev_priv))
9700 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9701 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009702 I915_WRITE_FW(CURBASE(pipe), base);
9703
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009704 plane->cursor.base = base;
9705 plane->cursor.size = fbc_ctl;
9706 plane->cursor.cntl = cntl;
9707 } else {
9708 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009709 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009710 }
9711
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309712 POSTING_READ_FW(CURBASE(pipe));
9713
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009714 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009715}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009716
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009717static void i9xx_disable_cursor(struct intel_plane *plane,
9718 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009719{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009720 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009721}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009722
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009723static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9724{
9725 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9726 enum intel_display_power_domain power_domain;
9727 enum pipe pipe = plane->pipe;
9728 bool ret;
9729
9730 /*
9731 * Not 100% correct for planes that can move between pipes,
9732 * but that's only the case for gen2-3 which don't have any
9733 * display power wells.
9734 */
9735 power_domain = POWER_DOMAIN_PIPE(pipe);
9736 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9737 return false;
9738
9739 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9740
9741 intel_display_power_put(dev_priv, power_domain);
9742
9743 return ret;
9744}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009745
Jesse Barnes79e53942008-11-07 14:24:08 -08009746/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009747static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009748 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9749 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9750};
9751
Daniel Vettera8bb6812014-02-10 18:00:39 +01009752struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009753intel_framebuffer_create(struct drm_i915_gem_object *obj,
9754 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009755{
9756 struct intel_framebuffer *intel_fb;
9757 int ret;
9758
9759 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009760 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009761 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009762
Chris Wilson24dbf512017-02-15 10:59:18 +00009763 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009764 if (ret)
9765 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009766
9767 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009768
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009769err:
9770 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009771 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009772}
9773
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009774static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9775 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009776{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009777 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009778 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009779 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009780
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009781 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009782 if (ret)
9783 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009784
9785 for_each_new_plane_in_state(state, plane, plane_state, i) {
9786 if (plane_state->crtc != crtc)
9787 continue;
9788
9789 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9790 if (ret)
9791 return ret;
9792
9793 drm_atomic_set_fb_for_plane(plane_state, NULL);
9794 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009795
9796 return 0;
9797}
9798
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009799int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009800 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009801 struct intel_load_detect_pipe *old,
9802 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009803{
9804 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009805 struct intel_encoder *intel_encoder =
9806 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009807 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009808 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 struct drm_crtc *crtc = NULL;
9810 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009811 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009812 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009813 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009814 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009815 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009816 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009817
Chris Wilsond2dff872011-04-19 08:36:26 +01009818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009819 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009820 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009821
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009822 old->restore_state = NULL;
9823
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009824 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009825
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 /*
9827 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009828 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009829 * - if the connector already has an assigned crtc, use it (but make
9830 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009831 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009832 * - try to find the first unused crtc that can drive this connector,
9833 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009834 */
9835
9836 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009837 if (connector->state->crtc) {
9838 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009839
Rob Clark51fd3712013-11-19 12:10:12 -05009840 ret = drm_modeset_lock(&crtc->mutex, ctx);
9841 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009842 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009843
9844 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009845 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009846 }
9847
9848 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009849 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009850 i++;
9851 if (!(encoder->possible_crtcs & (1 << i)))
9852 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009853
9854 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9855 if (ret)
9856 goto fail;
9857
9858 if (possible_crtc->state->enable) {
9859 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009860 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009861 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009862
9863 crtc = possible_crtc;
9864 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009865 }
9866
9867 /*
9868 * If we didn't find an unused CRTC, don't use any.
9869 */
9870 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009871 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009872 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009873 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009874 }
9875
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009876found:
9877 intel_crtc = to_intel_crtc(crtc);
9878
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009879 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009880 restore_state = drm_atomic_state_alloc(dev);
9881 if (!state || !restore_state) {
9882 ret = -ENOMEM;
9883 goto fail;
9884 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009885
9886 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009887 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009888
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009889 connector_state = drm_atomic_get_connector_state(state, connector);
9890 if (IS_ERR(connector_state)) {
9891 ret = PTR_ERR(connector_state);
9892 goto fail;
9893 }
9894
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009895 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9896 if (ret)
9897 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009898
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009899 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9900 if (IS_ERR(crtc_state)) {
9901 ret = PTR_ERR(crtc_state);
9902 goto fail;
9903 }
9904
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009905 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009906
Chris Wilson64927112011-04-20 07:25:26 +01009907 if (!mode)
9908 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009909
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009910 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009911 if (ret)
9912 goto fail;
9913
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009914 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009915 if (ret)
9916 goto fail;
9917
9918 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9919 if (!ret)
9920 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009921 if (ret) {
9922 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9923 goto fail;
9924 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009925
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009926 ret = drm_atomic_commit(state);
9927 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009928 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009929 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009931
9932 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009933 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009934
Jesse Barnes79e53942008-11-07 14:24:08 -08009935 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009936 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009937 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009938
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009939fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009940 if (state) {
9941 drm_atomic_state_put(state);
9942 state = NULL;
9943 }
9944 if (restore_state) {
9945 drm_atomic_state_put(restore_state);
9946 restore_state = NULL;
9947 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009948
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009949 if (ret == -EDEADLK)
9950 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009951
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009952 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009953}
9954
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009955void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009956 struct intel_load_detect_pipe *old,
9957 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009958{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009959 struct intel_encoder *intel_encoder =
9960 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009961 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009962 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009963 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009964
Chris Wilsond2dff872011-04-19 08:36:26 +01009965 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009966 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009967 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009968
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009969 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009970 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009971
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009972 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009973 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009974 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009975 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009976}
9977
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009978static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009979 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009980{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009981 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009982 u32 dpll = pipe_config->dpll_hw_state.dpll;
9983
9984 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009985 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009986 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009987 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009988 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009989 return 96000;
9990 else
9991 return 48000;
9992}
9993
Jesse Barnes79e53942008-11-07 14:24:08 -08009994/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009995static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009996 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009997{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009998 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009999 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010000 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010001 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010002 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010003 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010004 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010005 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010006
10007 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010008 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010009 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010010 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010011
10012 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010013 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010014 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10015 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010016 } else {
10017 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10018 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10019 }
10020
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010021 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010022 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010023 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10024 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010025 else
10026 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010027 DPLL_FPA01_P1_POST_DIV_SHIFT);
10028
10029 switch (dpll & DPLL_MODE_MASK) {
10030 case DPLLB_MODE_DAC_SERIAL:
10031 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10032 5 : 10;
10033 break;
10034 case DPLLB_MODE_LVDS:
10035 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10036 7 : 14;
10037 break;
10038 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010039 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010040 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010041 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010042 }
10043
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010044 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010045 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010046 else
Imre Deakdccbea32015-06-22 23:35:51 +030010047 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010048 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010049 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010050 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010051
10052 if (is_lvds) {
10053 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10054 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010055
10056 if (lvds & LVDS_CLKB_POWER_UP)
10057 clock.p2 = 7;
10058 else
10059 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010060 } else {
10061 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10062 clock.p1 = 2;
10063 else {
10064 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10065 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10066 }
10067 if (dpll & PLL_P2_DIVIDE_BY_4)
10068 clock.p2 = 4;
10069 else
10070 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010071 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010072
Imre Deakdccbea32015-06-22 23:35:51 +030010073 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010074 }
10075
Ville Syrjälä18442d02013-09-13 16:00:08 +030010076 /*
10077 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010078 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010079 * encoder's get_config() function.
10080 */
Imre Deakdccbea32015-06-22 23:35:51 +030010081 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010082}
10083
Ville Syrjälä6878da02013-09-13 15:59:11 +030010084int intel_dotclock_calculate(int link_freq,
10085 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010086{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010087 /*
10088 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010089 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010090 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010091 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010092 *
10093 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010094 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010095 */
10096
Ville Syrjälä6878da02013-09-13 15:59:11 +030010097 if (!m_n->link_n)
10098 return 0;
10099
Chris Wilson31236982017-09-13 11:51:53 +010010100 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010101}
10102
Ville Syrjälä18442d02013-09-13 16:00:08 +030010103static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010104 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010105{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010106 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010107
10108 /* read out port_clock from the DPLL */
10109 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010110
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010111 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010112 * In case there is an active pipe without active ports,
10113 * we may need some idea for the dotclock anyway.
10114 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010115 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010116 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010117 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010118 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010119}
10120
Ville Syrjäläde330812017-10-09 19:19:50 +030010121/* Returns the currently programmed mode of the given encoder. */
10122struct drm_display_mode *
10123intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010124{
Ville Syrjäläde330812017-10-09 19:19:50 +030010125 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10126 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010127 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010128 struct intel_crtc *crtc;
10129 enum pipe pipe;
10130
10131 if (!encoder->get_hw_state(encoder, &pipe))
10132 return NULL;
10133
10134 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010135
10136 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10137 if (!mode)
10138 return NULL;
10139
Ville Syrjäläde330812017-10-09 19:19:50 +030010140 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10141 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010142 kfree(mode);
10143 return NULL;
10144 }
10145
Ville Syrjäläde330812017-10-09 19:19:50 +030010146 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010147
Ville Syrjäläde330812017-10-09 19:19:50 +030010148 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10149 kfree(crtc_state);
10150 kfree(mode);
10151 return NULL;
10152 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010153
Ville Syrjäläde330812017-10-09 19:19:50 +030010154 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010155
Ville Syrjäläde330812017-10-09 19:19:50 +030010156 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010157
Ville Syrjäläde330812017-10-09 19:19:50 +030010158 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010159
Jesse Barnes79e53942008-11-07 14:24:08 -080010160 return mode;
10161}
10162
10163static void intel_crtc_destroy(struct drm_crtc *crtc)
10164{
10165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10166
10167 drm_crtc_cleanup(crtc);
10168 kfree(intel_crtc);
10169}
10170
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010171/**
10172 * intel_wm_need_update - Check whether watermarks need updating
10173 * @plane: drm plane
10174 * @state: new plane state
10175 *
10176 * Check current plane state versus the new one to determine whether
10177 * watermarks need to be recalculated.
10178 *
10179 * Returns true or false.
10180 */
10181static bool intel_wm_need_update(struct drm_plane *plane,
10182 struct drm_plane_state *state)
10183{
Matt Roperd21fbe82015-09-24 15:53:12 -070010184 struct intel_plane_state *new = to_intel_plane_state(state);
10185 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10186
10187 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010188 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010189 return true;
10190
10191 if (!cur->base.fb || !new->base.fb)
10192 return false;
10193
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010194 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010195 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010196 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10197 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10198 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10199 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010200 return true;
10201
10202 return false;
10203}
10204
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010205static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010206{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010207 int src_w = drm_rect_width(&state->base.src) >> 16;
10208 int src_h = drm_rect_height(&state->base.src) >> 16;
10209 int dst_w = drm_rect_width(&state->base.dst);
10210 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010211
10212 return (src_w != dst_w || src_h != dst_h);
10213}
10214
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010215int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10216 struct drm_crtc_state *crtc_state,
10217 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010218 struct drm_plane_state *plane_state)
10219{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010220 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010221 struct drm_crtc *crtc = crtc_state->crtc;
10222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010223 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010224 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010225 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010226 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010227 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010228 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010229 bool turn_off, turn_on, visible, was_visible;
10230 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010231 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010232
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010233 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010234 ret = skl_update_scaler_plane(
10235 to_intel_crtc_state(crtc_state),
10236 to_intel_plane_state(plane_state));
10237 if (ret)
10238 return ret;
10239 }
10240
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010241 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010242 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010243
10244 if (!was_crtc_enabled && WARN_ON(was_visible))
10245 was_visible = false;
10246
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010247 /*
10248 * Visibility is calculated as if the crtc was on, but
10249 * after scaler setup everything depends on it being off
10250 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010251 *
10252 * FIXME this is wrong for watermarks. Watermarks should also
10253 * be computed as if the pipe would be active. Perhaps move
10254 * per-plane wm computation to the .check_plane() hook, and
10255 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010256 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010257 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010258 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010259 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10260 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010261
10262 if (!was_visible && !visible)
10263 return 0;
10264
Maarten Lankhorste8861672016-02-24 11:24:26 +010010265 if (fb != old_plane_state->base.fb)
10266 pipe_config->fb_changed = true;
10267
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010268 turn_off = was_visible && (!visible || mode_changed);
10269 turn_on = visible && (!was_visible || mode_changed);
10270
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010271 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010272 intel_crtc->base.base.id, intel_crtc->base.name,
10273 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010274 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010275
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010276 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010277 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010278 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010279 turn_off, turn_on, mode_changed);
10280
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010281 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010282 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010283 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010284
10285 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010286 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010287 pipe_config->disable_cxsr = true;
10288 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010289 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010290 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010291
Ville Syrjälä852eb002015-06-24 22:00:07 +030010292 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010293 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010294 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010295 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010296 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010297 /* FIXME bollocks */
10298 pipe_config->update_wm_pre = true;
10299 pipe_config->update_wm_post = true;
10300 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010301 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010302
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010303 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010304 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010305
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010306 /*
10307 * WaCxSRDisabledForSpriteScaling:ivb
10308 *
10309 * cstate->update_wm was already set above, so this flag will
10310 * take effect when we commit and program watermarks.
10311 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010312 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010313 needs_scaling(to_intel_plane_state(plane_state)) &&
10314 !needs_scaling(old_plane_state))
10315 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010316
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010317 return 0;
10318}
10319
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010320static bool encoders_cloneable(const struct intel_encoder *a,
10321 const struct intel_encoder *b)
10322{
10323 /* masks could be asymmetric, so check both ways */
10324 return a == b || (a->cloneable & (1 << b->type) &&
10325 b->cloneable & (1 << a->type));
10326}
10327
10328static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10329 struct intel_crtc *crtc,
10330 struct intel_encoder *encoder)
10331{
10332 struct intel_encoder *source_encoder;
10333 struct drm_connector *connector;
10334 struct drm_connector_state *connector_state;
10335 int i;
10336
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010337 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010338 if (connector_state->crtc != &crtc->base)
10339 continue;
10340
10341 source_encoder =
10342 to_intel_encoder(connector_state->best_encoder);
10343 if (!encoders_cloneable(encoder, source_encoder))
10344 return false;
10345 }
10346
10347 return true;
10348}
10349
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010350static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10351 struct drm_crtc_state *crtc_state)
10352{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010353 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010354 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010356 struct intel_crtc_state *pipe_config =
10357 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010358 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010359 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010360 bool mode_changed = needs_modeset(crtc_state);
10361
Ville Syrjälä852eb002015-06-24 22:00:07 +030010362 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010363 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010364
Maarten Lankhorstad421372015-06-15 12:33:42 +020010365 if (mode_changed && crtc_state->enable &&
10366 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010367 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010368 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10369 pipe_config);
10370 if (ret)
10371 return ret;
10372 }
10373
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010374 if (crtc_state->color_mgmt_changed) {
10375 ret = intel_color_check(crtc, crtc_state);
10376 if (ret)
10377 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010378
10379 /*
10380 * Changing color management on Intel hardware is
10381 * handled as part of planes update.
10382 */
10383 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010384 }
10385
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010386 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010387 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010388 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010389 if (ret) {
10390 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010391 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010392 }
10393 }
10394
10395 if (dev_priv->display.compute_intermediate_wm &&
10396 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10397 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10398 return 0;
10399
10400 /*
10401 * Calculate 'intermediate' watermarks that satisfy both the
10402 * old state and the new state. We can program these
10403 * immediately.
10404 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010405 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010406 intel_crtc,
10407 pipe_config);
10408 if (ret) {
10409 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10410 return ret;
10411 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010412 } else if (dev_priv->display.compute_intermediate_wm) {
10413 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10414 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010415 }
10416
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010417 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010418 if (mode_changed)
10419 ret = skl_update_scaler_crtc(pipe_config);
10420
10421 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010422 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10423 pipe_config);
10424 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010425 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010426 pipe_config);
10427 }
10428
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010429 if (HAS_IPS(dev_priv))
10430 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10431
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010432 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010433}
10434
Jani Nikula65b38e02015-04-13 11:26:56 +030010435static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010436 .atomic_begin = intel_begin_crtc_commit,
10437 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010438 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010439};
10440
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010441static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10442{
10443 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010444 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010445
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010446 drm_connector_list_iter_begin(dev, &conn_iter);
10447 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010448 if (connector->base.state->crtc)
10449 drm_connector_unreference(&connector->base);
10450
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010451 if (connector->base.encoder) {
10452 connector->base.state->best_encoder =
10453 connector->base.encoder;
10454 connector->base.state->crtc =
10455 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010456
10457 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010458 } else {
10459 connector->base.state->best_encoder = NULL;
10460 connector->base.state->crtc = NULL;
10461 }
10462 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010463 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010464}
10465
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010466static void
Robin Schroereba905b2014-05-18 02:24:50 +020010467connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010468 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010469{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010470 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010471 int bpp = pipe_config->pipe_bpp;
10472
10473 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010474 connector->base.base.id,
10475 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010476
10477 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010478 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010479 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010480 bpp, info->bpc * 3);
10481 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010482 }
10483
Mario Kleiner196f9542016-07-06 12:05:45 +020010484 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010485 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010486 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10487 bpp);
10488 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010489 }
10490}
10491
10492static int
10493compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010494 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010495{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010497 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010498 struct drm_connector *connector;
10499 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010500 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010501
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010502 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10503 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010504 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010505 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010506 bpp = 12*3;
10507 else
10508 bpp = 8*3;
10509
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010510
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010511 pipe_config->pipe_bpp = bpp;
10512
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010513 state = pipe_config->base.state;
10514
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010515 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010516 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010517 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010518 continue;
10519
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010520 connected_sink_compute_bpp(to_intel_connector(connector),
10521 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010522 }
10523
10524 return bpp;
10525}
10526
Daniel Vetter644db712013-09-19 14:53:58 +020010527static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10528{
10529 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10530 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010531 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010532 mode->crtc_hdisplay, mode->crtc_hsync_start,
10533 mode->crtc_hsync_end, mode->crtc_htotal,
10534 mode->crtc_vdisplay, mode->crtc_vsync_start,
10535 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10536}
10537
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010538static inline void
10539intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010540 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010541{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010542 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10543 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010544 m_n->gmch_m, m_n->gmch_n,
10545 m_n->link_m, m_n->link_n, m_n->tu);
10546}
10547
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010548#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10549
10550static const char * const output_type_str[] = {
10551 OUTPUT_TYPE(UNUSED),
10552 OUTPUT_TYPE(ANALOG),
10553 OUTPUT_TYPE(DVO),
10554 OUTPUT_TYPE(SDVO),
10555 OUTPUT_TYPE(LVDS),
10556 OUTPUT_TYPE(TVOUT),
10557 OUTPUT_TYPE(HDMI),
10558 OUTPUT_TYPE(DP),
10559 OUTPUT_TYPE(EDP),
10560 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010561 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010562 OUTPUT_TYPE(DP_MST),
10563};
10564
10565#undef OUTPUT_TYPE
10566
10567static void snprintf_output_types(char *buf, size_t len,
10568 unsigned int output_types)
10569{
10570 char *str = buf;
10571 int i;
10572
10573 str[0] = '\0';
10574
10575 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10576 int r;
10577
10578 if ((output_types & BIT(i)) == 0)
10579 continue;
10580
10581 r = snprintf(str, len, "%s%s",
10582 str != buf ? "," : "", output_type_str[i]);
10583 if (r >= len)
10584 break;
10585 str += r;
10586 len -= r;
10587
10588 output_types &= ~BIT(i);
10589 }
10590
10591 WARN_ON_ONCE(output_types != 0);
10592}
10593
Daniel Vetterc0b03412013-05-28 12:05:54 +020010594static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010595 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010596 const char *context)
10597{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010598 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010599 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010600 struct drm_plane *plane;
10601 struct intel_plane *intel_plane;
10602 struct intel_plane_state *state;
10603 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010604 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010605
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010606 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10607 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010608
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010609 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10610 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10611 buf, pipe_config->output_types);
10612
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010613 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10614 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010615 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010616
10617 if (pipe_config->has_pch_encoder)
10618 intel_dump_m_n_config(pipe_config, "fdi",
10619 pipe_config->fdi_lanes,
10620 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010621
Shashank Sharmab22ca992017-07-24 19:19:32 +053010622 if (pipe_config->ycbcr420)
10623 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10624
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010625 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010626 intel_dump_m_n_config(pipe_config, "dp m_n",
10627 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010628 if (pipe_config->has_drrs)
10629 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10630 pipe_config->lane_count,
10631 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010632 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010633
Daniel Vetter55072d12014-11-20 16:10:28 +010010634 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010635 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010636
Daniel Vetterc0b03412013-05-28 12:05:54 +020010637 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010638 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010639 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010640 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10641 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010642 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010643 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010644 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10645 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010646
10647 if (INTEL_GEN(dev_priv) >= 9)
10648 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10649 crtc->num_scalers,
10650 pipe_config->scaler_state.scaler_users,
10651 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010652
10653 if (HAS_GMCH_DISPLAY(dev_priv))
10654 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10655 pipe_config->gmch_pfit.control,
10656 pipe_config->gmch_pfit.pgm_ratios,
10657 pipe_config->gmch_pfit.lvds_border_bits);
10658 else
10659 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10660 pipe_config->pch_pfit.pos,
10661 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010662 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010663
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010664 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10665 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010666
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010667 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010668
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010669 DRM_DEBUG_KMS("planes on this crtc\n");
10670 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010671 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010672 intel_plane = to_intel_plane(plane);
10673 if (intel_plane->pipe != crtc->pipe)
10674 continue;
10675
10676 state = to_intel_plane_state(plane->state);
10677 fb = state->base.fb;
10678 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010679 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10680 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010681 continue;
10682 }
10683
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010684 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10685 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010686 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010687 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010688 if (INTEL_GEN(dev_priv) >= 9)
10689 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10690 state->scaler_id,
10691 state->base.src.x1 >> 16,
10692 state->base.src.y1 >> 16,
10693 drm_rect_width(&state->base.src) >> 16,
10694 drm_rect_height(&state->base.src) >> 16,
10695 state->base.dst.x1, state->base.dst.y1,
10696 drm_rect_width(&state->base.dst),
10697 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010698 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010699}
10700
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010701static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010702{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010703 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010704 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010705 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010706 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010707 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010708
10709 /*
10710 * Walk the connector list instead of the encoder
10711 * list to detect the problem on ddi platforms
10712 * where there's just one encoder per digital port.
10713 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010714 drm_connector_list_iter_begin(dev, &conn_iter);
10715 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010716 struct drm_connector_state *connector_state;
10717 struct intel_encoder *encoder;
10718
10719 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10720 if (!connector_state)
10721 connector_state = connector->state;
10722
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010723 if (!connector_state->best_encoder)
10724 continue;
10725
10726 encoder = to_intel_encoder(connector_state->best_encoder);
10727
10728 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010729
10730 switch (encoder->type) {
10731 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010732 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010733 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010734 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010735 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010736 case INTEL_OUTPUT_HDMI:
10737 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010738 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010739
10740 /* the same port mustn't appear more than once */
10741 if (used_ports & port_mask)
10742 return false;
10743
10744 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010745 break;
10746 case INTEL_OUTPUT_DP_MST:
10747 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010748 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010749 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010750 default:
10751 break;
10752 }
10753 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010754 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010755
Ville Syrjälä477321e2016-07-28 17:50:40 +030010756 /* can't mix MST and SST/HDMI on the same port */
10757 if (used_ports & used_mst_ports)
10758 return false;
10759
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010760 return true;
10761}
10762
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010763static void
10764clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10765{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010766 struct drm_i915_private *dev_priv =
10767 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010768 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010769 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010770 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010771 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010772 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010773
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010774 /* FIXME: before the switch to atomic started, a new pipe_config was
10775 * kzalloc'd. Code that depends on any field being zero should be
10776 * fixed, so that the crtc_state can be safely duplicated. For now,
10777 * only fields that are know to not cause problems are preserved. */
10778
Chandra Konduru663a3642015-04-07 15:28:41 -070010779 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010780 shared_dpll = crtc_state->shared_dpll;
10781 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010782 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010783 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010784 if (IS_G4X(dev_priv) ||
10785 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010786 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010787
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010788 /* Keep base drm_crtc_state intact, only clear our extended struct */
10789 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10790 memset(&crtc_state->base + 1, 0,
10791 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010792
Chandra Konduru663a3642015-04-07 15:28:41 -070010793 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010794 crtc_state->shared_dpll = shared_dpll;
10795 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010796 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010797 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010798 if (IS_G4X(dev_priv) ||
10799 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010800 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010801}
10802
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010803static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010804intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010805 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010806{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010807 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010808 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010809 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010810 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010811 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010812 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010813 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010814
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010815 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010816
Daniel Vettere143a212013-07-04 12:01:15 +020010817 pipe_config->cpu_transcoder =
10818 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010819
Imre Deak2960bc92013-07-30 13:36:32 +030010820 /*
10821 * Sanitize sync polarity flags based on requested ones. If neither
10822 * positive or negative polarity is requested, treat this as meaning
10823 * negative polarity.
10824 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010825 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010826 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010827 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010829 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010830 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010831 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010832
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010833 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10834 pipe_config);
10835 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010836 goto fail;
10837
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010838 /*
10839 * Determine the real pipe dimensions. Note that stereo modes can
10840 * increase the actual pipe size due to the frame doubling and
10841 * insertion of additional space for blanks between the frame. This
10842 * is stored in the crtc timings. We use the requested mode to do this
10843 * computation to clearly distinguish it from the adjusted mode, which
10844 * can be changed by the connectors in the below retry loop.
10845 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010846 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010847 &pipe_config->pipe_src_w,
10848 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010849
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010850 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010851 if (connector_state->crtc != crtc)
10852 continue;
10853
10854 encoder = to_intel_encoder(connector_state->best_encoder);
10855
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010856 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10857 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10858 goto fail;
10859 }
10860
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010861 /*
10862 * Determine output_types before calling the .compute_config()
10863 * hooks so that the hooks can use this information safely.
10864 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010865 if (encoder->compute_output_type)
10866 pipe_config->output_types |=
10867 BIT(encoder->compute_output_type(encoder, pipe_config,
10868 connector_state));
10869 else
10870 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010871 }
10872
Daniel Vettere29c22c2013-02-21 00:00:16 +010010873encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010874 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010875 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010876 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010877
Daniel Vetter135c81b2013-07-21 21:37:09 +020010878 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010879 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10880 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010881
Daniel Vetter7758a112012-07-08 19:40:39 +020010882 /* Pass our mode to the connectors and the CRTC to give them a chance to
10883 * adjust it according to limitations or connector properties, and also
10884 * a chance to reject the mode entirely.
10885 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010886 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010887 if (connector_state->crtc != crtc)
10888 continue;
10889
10890 encoder = to_intel_encoder(connector_state->best_encoder);
10891
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010892 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010893 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010894 goto fail;
10895 }
10896 }
10897
Daniel Vetterff9a6752013-06-01 17:16:21 +020010898 /* Set default port clock if not overwritten by the encoder. Needs to be
10899 * done afterwards in case the encoder adjusts the mode. */
10900 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010901 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010902 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010903
Daniel Vettera43f6e02013-06-07 23:10:32 +020010904 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010905 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010906 DRM_DEBUG_KMS("CRTC fixup failed\n");
10907 goto fail;
10908 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010909
10910 if (ret == RETRY) {
10911 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10912 ret = -EINVAL;
10913 goto fail;
10914 }
10915
10916 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10917 retry = false;
10918 goto encoder_retry;
10919 }
10920
Daniel Vettere8fa4272015-08-12 11:43:34 +020010921 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010922 * only enable it on 6bpc panels and when its not a compliance
10923 * test requesting 6bpc video pattern.
10924 */
10925 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10926 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010927 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010928 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010929
Daniel Vetter7758a112012-07-08 19:40:39 +020010930fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010931 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010932}
10933
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010934static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010935{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010936 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010937
10938 if (clock1 == clock2)
10939 return true;
10940
10941 if (!clock1 || !clock2)
10942 return false;
10943
10944 diff = abs(clock1 - clock2);
10945
10946 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10947 return true;
10948
10949 return false;
10950}
10951
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010952static bool
10953intel_compare_m_n(unsigned int m, unsigned int n,
10954 unsigned int m2, unsigned int n2,
10955 bool exact)
10956{
10957 if (m == m2 && n == n2)
10958 return true;
10959
10960 if (exact || !m || !n || !m2 || !n2)
10961 return false;
10962
10963 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
10964
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010965 if (n > n2) {
10966 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010967 m2 <<= 1;
10968 n2 <<= 1;
10969 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010970 } else if (n < n2) {
10971 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010972 m <<= 1;
10973 n <<= 1;
10974 }
10975 }
10976
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010977 if (n != n2)
10978 return false;
10979
10980 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010981}
10982
10983static bool
10984intel_compare_link_m_n(const struct intel_link_m_n *m_n,
10985 struct intel_link_m_n *m2_n2,
10986 bool adjust)
10987{
10988 if (m_n->tu == m2_n2->tu &&
10989 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
10990 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
10991 intel_compare_m_n(m_n->link_m, m_n->link_n,
10992 m2_n2->link_m, m2_n2->link_n, !adjust)) {
10993 if (adjust)
10994 *m2_n2 = *m_n;
10995
10996 return true;
10997 }
10998
10999 return false;
11000}
11001
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011002static void __printf(3, 4)
11003pipe_config_err(bool adjust, const char *name, const char *format, ...)
11004{
11005 char *level;
11006 unsigned int category;
11007 struct va_format vaf;
11008 va_list args;
11009
11010 if (adjust) {
11011 level = KERN_DEBUG;
11012 category = DRM_UT_KMS;
11013 } else {
11014 level = KERN_ERR;
11015 category = DRM_UT_NONE;
11016 }
11017
11018 va_start(args, format);
11019 vaf.fmt = format;
11020 vaf.va = &args;
11021
11022 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11023
11024 va_end(args);
11025}
11026
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011027static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011028intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011029 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011030 struct intel_crtc_state *pipe_config,
11031 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011032{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011033 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011034 bool fixup_inherited = adjust &&
11035 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11036 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011037
Daniel Vetter66e985c2013-06-05 13:34:20 +020011038#define PIPE_CONF_CHECK_X(name) \
11039 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011040 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011041 "(expected 0x%08x, found 0x%08x)\n", \
11042 current_config->name, \
11043 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011044 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011045 }
11046
Daniel Vetter08a24032013-04-19 11:25:34 +020011047#define PIPE_CONF_CHECK_I(name) \
11048 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011049 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011050 "(expected %i, found %i)\n", \
11051 current_config->name, \
11052 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011053 ret = false; \
11054 }
11055
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011056#define PIPE_CONF_CHECK_BOOL(name) \
11057 if (current_config->name != pipe_config->name) { \
11058 pipe_config_err(adjust, __stringify(name), \
11059 "(expected %s, found %s)\n", \
11060 yesno(current_config->name), \
11061 yesno(pipe_config->name)); \
11062 ret = false; \
11063 }
11064
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011065/*
11066 * Checks state where we only read out the enabling, but not the entire
11067 * state itself (like full infoframes or ELD for audio). These states
11068 * require a full modeset on bootup to fix up.
11069 */
11070#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11071 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11072 PIPE_CONF_CHECK_BOOL(name); \
11073 } else { \
11074 pipe_config_err(adjust, __stringify(name), \
11075 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11076 yesno(current_config->name), \
11077 yesno(pipe_config->name)); \
11078 ret = false; \
11079 }
11080
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011081#define PIPE_CONF_CHECK_P(name) \
11082 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011083 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011084 "(expected %p, found %p)\n", \
11085 current_config->name, \
11086 pipe_config->name); \
11087 ret = false; \
11088 }
11089
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011090#define PIPE_CONF_CHECK_M_N(name) \
11091 if (!intel_compare_link_m_n(&current_config->name, \
11092 &pipe_config->name,\
11093 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011094 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011095 "(expected tu %i gmch %i/%i link %i/%i, " \
11096 "found tu %i, gmch %i/%i link %i/%i)\n", \
11097 current_config->name.tu, \
11098 current_config->name.gmch_m, \
11099 current_config->name.gmch_n, \
11100 current_config->name.link_m, \
11101 current_config->name.link_n, \
11102 pipe_config->name.tu, \
11103 pipe_config->name.gmch_m, \
11104 pipe_config->name.gmch_n, \
11105 pipe_config->name.link_m, \
11106 pipe_config->name.link_n); \
11107 ret = false; \
11108 }
11109
Daniel Vetter55c561a2016-03-30 11:34:36 +020011110/* This is required for BDW+ where there is only one set of registers for
11111 * switching between high and low RR.
11112 * This macro can be used whenever a comparison has to be made between one
11113 * hw state and multiple sw state variables.
11114 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011115#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11116 if (!intel_compare_link_m_n(&current_config->name, \
11117 &pipe_config->name, adjust) && \
11118 !intel_compare_link_m_n(&current_config->alt_name, \
11119 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011120 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011121 "(expected tu %i gmch %i/%i link %i/%i, " \
11122 "or tu %i gmch %i/%i link %i/%i, " \
11123 "found tu %i, gmch %i/%i link %i/%i)\n", \
11124 current_config->name.tu, \
11125 current_config->name.gmch_m, \
11126 current_config->name.gmch_n, \
11127 current_config->name.link_m, \
11128 current_config->name.link_n, \
11129 current_config->alt_name.tu, \
11130 current_config->alt_name.gmch_m, \
11131 current_config->alt_name.gmch_n, \
11132 current_config->alt_name.link_m, \
11133 current_config->alt_name.link_n, \
11134 pipe_config->name.tu, \
11135 pipe_config->name.gmch_m, \
11136 pipe_config->name.gmch_n, \
11137 pipe_config->name.link_m, \
11138 pipe_config->name.link_n); \
11139 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011140 }
11141
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011142#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11143 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011144 pipe_config_err(adjust, __stringify(name), \
11145 "(%x) (expected %i, found %i)\n", \
11146 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011147 current_config->name & (mask), \
11148 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011149 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011150 }
11151
Ville Syrjälä5e550652013-09-06 23:29:07 +030011152#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11153 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011154 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011155 "(expected %i, found %i)\n", \
11156 current_config->name, \
11157 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011158 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011159 }
11160
Daniel Vetterbb760062013-06-06 14:55:52 +020011161#define PIPE_CONF_QUIRK(quirk) \
11162 ((current_config->quirks | pipe_config->quirks) & (quirk))
11163
Daniel Vettereccb1402013-05-22 00:50:22 +020011164 PIPE_CONF_CHECK_I(cpu_transcoder);
11165
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011166 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011167 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011168 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011169
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011170 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011171 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011172
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011173 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011174 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011175
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011176 if (current_config->has_drrs)
11177 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11178 } else
11179 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011180
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011181 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011182
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011183 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11184 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11185 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11186 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11187 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11188 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011189
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011190 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11191 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11192 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11193 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11194 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11195 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011196
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011197 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011198 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011199 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011200 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011201 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011202
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011203 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11204 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011205 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011206 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011207
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011208 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011209
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011210 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011211 DRM_MODE_FLAG_INTERLACE);
11212
Daniel Vetterbb760062013-06-06 14:55:52 +020011213 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011214 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011215 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011216 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011217 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011218 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011219 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011220 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011221 DRM_MODE_FLAG_NVSYNC);
11222 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011223
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011224 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011225 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011226 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011227 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011228 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011229
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011230 if (!adjust) {
11231 PIPE_CONF_CHECK_I(pipe_src_w);
11232 PIPE_CONF_CHECK_I(pipe_src_h);
11233
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011234 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011235 if (current_config->pch_pfit.enabled) {
11236 PIPE_CONF_CHECK_X(pch_pfit.pos);
11237 PIPE_CONF_CHECK_X(pch_pfit.size);
11238 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011239
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011240 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011241 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011242 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011243
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011244 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011245
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011246 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011247 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011248 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011249 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11250 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011251 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011252 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011253 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11254 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11255 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011256 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11257 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11258 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11259 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11260 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11261 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11262 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11263 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11264 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11265 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11266 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11267 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011268
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011269 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11270 PIPE_CONF_CHECK_X(dsi_pll.div);
11271
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011272 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011273 PIPE_CONF_CHECK_I(pipe_bpp);
11274
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011275 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011276 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011277
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011278 PIPE_CONF_CHECK_I(min_voltage_level);
11279
Daniel Vetter66e985c2013-06-05 13:34:20 +020011280#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011281#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011282#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011283#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011284#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011285#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011286#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011287#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011288
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011289 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011290}
11291
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011292static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11293 const struct intel_crtc_state *pipe_config)
11294{
11295 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011296 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011297 &pipe_config->fdi_m_n);
11298 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11299
11300 /*
11301 * FDI already provided one idea for the dotclock.
11302 * Yell if the encoder disagrees.
11303 */
11304 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11305 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11306 fdi_dotclock, dotclock);
11307 }
11308}
11309
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011310static void verify_wm_state(struct drm_crtc *crtc,
11311 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011312{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011313 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011314 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011315 struct skl_pipe_wm hw_wm, *sw_wm;
11316 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11317 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11319 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011320 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011321
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011322 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011323 return;
11324
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011325 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011326 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011327
Damien Lespiau08db6652014-11-04 17:06:52 +000011328 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11329 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11330
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011331 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011332 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011333 hw_plane_wm = &hw_wm.planes[plane];
11334 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011335
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011336 /* Watermarks */
11337 for (level = 0; level <= max_level; level++) {
11338 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11339 &sw_plane_wm->wm[level]))
11340 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011341
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011342 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11343 pipe_name(pipe), plane + 1, level,
11344 sw_plane_wm->wm[level].plane_en,
11345 sw_plane_wm->wm[level].plane_res_b,
11346 sw_plane_wm->wm[level].plane_res_l,
11347 hw_plane_wm->wm[level].plane_en,
11348 hw_plane_wm->wm[level].plane_res_b,
11349 hw_plane_wm->wm[level].plane_res_l);
11350 }
11351
11352 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11353 &sw_plane_wm->trans_wm)) {
11354 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11355 pipe_name(pipe), plane + 1,
11356 sw_plane_wm->trans_wm.plane_en,
11357 sw_plane_wm->trans_wm.plane_res_b,
11358 sw_plane_wm->trans_wm.plane_res_l,
11359 hw_plane_wm->trans_wm.plane_en,
11360 hw_plane_wm->trans_wm.plane_res_b,
11361 hw_plane_wm->trans_wm.plane_res_l);
11362 }
11363
11364 /* DDB */
11365 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11366 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11367
11368 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011369 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011370 pipe_name(pipe), plane + 1,
11371 sw_ddb_entry->start, sw_ddb_entry->end,
11372 hw_ddb_entry->start, hw_ddb_entry->end);
11373 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011374 }
11375
Lyude27082492016-08-24 07:48:10 +020011376 /*
11377 * cursor
11378 * If the cursor plane isn't active, we may not have updated it's ddb
11379 * allocation. In that case since the ddb allocation will be updated
11380 * once the plane becomes visible, we can skip this check
11381 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011382 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011383 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11384 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011385
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011386 /* Watermarks */
11387 for (level = 0; level <= max_level; level++) {
11388 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11389 &sw_plane_wm->wm[level]))
11390 continue;
11391
11392 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11393 pipe_name(pipe), level,
11394 sw_plane_wm->wm[level].plane_en,
11395 sw_plane_wm->wm[level].plane_res_b,
11396 sw_plane_wm->wm[level].plane_res_l,
11397 hw_plane_wm->wm[level].plane_en,
11398 hw_plane_wm->wm[level].plane_res_b,
11399 hw_plane_wm->wm[level].plane_res_l);
11400 }
11401
11402 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11403 &sw_plane_wm->trans_wm)) {
11404 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11405 pipe_name(pipe),
11406 sw_plane_wm->trans_wm.plane_en,
11407 sw_plane_wm->trans_wm.plane_res_b,
11408 sw_plane_wm->trans_wm.plane_res_l,
11409 hw_plane_wm->trans_wm.plane_en,
11410 hw_plane_wm->trans_wm.plane_res_b,
11411 hw_plane_wm->trans_wm.plane_res_l);
11412 }
11413
11414 /* DDB */
11415 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11416 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11417
11418 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011419 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011420 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011421 sw_ddb_entry->start, sw_ddb_entry->end,
11422 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011423 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011424 }
11425}
11426
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011427static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011428verify_connector_state(struct drm_device *dev,
11429 struct drm_atomic_state *state,
11430 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011431{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011432 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011433 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011434 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011435
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011436 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011437 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011438 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011439
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011440 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011441 continue;
11442
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011443 if (crtc)
11444 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11445
11446 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011447
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011448 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011449 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011450 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011451}
11452
11453static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011454verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011455{
11456 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011457 struct drm_connector *connector;
11458 struct drm_connector_state *old_conn_state, *new_conn_state;
11459 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011460
Damien Lespiaub2784e12014-08-05 11:29:37 +010011461 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011462 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011463 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011464
11465 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11466 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011467 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011468
Daniel Vetter86b04262017-03-01 10:52:26 +010011469 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11470 new_conn_state, i) {
11471 if (old_conn_state->best_encoder == &encoder->base)
11472 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011473
Daniel Vetter86b04262017-03-01 10:52:26 +010011474 if (new_conn_state->best_encoder != &encoder->base)
11475 continue;
11476 found = enabled = true;
11477
11478 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011479 encoder->base.crtc,
11480 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011481 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011482
11483 if (!found)
11484 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011485
Rob Clarke2c719b2014-12-15 13:56:32 -050011486 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011487 "encoder's enabled state mismatch "
11488 "(expected %i, found %i)\n",
11489 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011490
11491 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011492 bool active;
11493
11494 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011495 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011496 "encoder detached but still enabled on pipe %c.\n",
11497 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011498 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011499 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011500}
11501
11502static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011503verify_crtc_state(struct drm_crtc *crtc,
11504 struct drm_crtc_state *old_crtc_state,
11505 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011506{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011507 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011508 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011509 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11511 struct intel_crtc_state *pipe_config, *sw_config;
11512 struct drm_atomic_state *old_state;
11513 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011514
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011515 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011516 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011517 pipe_config = to_intel_crtc_state(old_crtc_state);
11518 memset(pipe_config, 0, sizeof(*pipe_config));
11519 pipe_config->base.crtc = crtc;
11520 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011521
Ville Syrjälä78108b72016-05-27 20:59:19 +030011522 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011523
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011524 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011525
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011526 /* we keep both pipes enabled on 830 */
11527 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011528 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011529
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011530 I915_STATE_WARN(new_crtc_state->active != active,
11531 "crtc active state doesn't match with hw state "
11532 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011533
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011534 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11535 "transitional active state does not match atomic hw state "
11536 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011537
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011538 for_each_encoder_on_crtc(dev, crtc, encoder) {
11539 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011540
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011541 active = encoder->get_hw_state(encoder, &pipe);
11542 I915_STATE_WARN(active != new_crtc_state->active,
11543 "[ENCODER:%i] active %i with crtc active %i\n",
11544 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011545
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011546 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11547 "Encoder connected to wrong pipe %c\n",
11548 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011549
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011550 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011551 encoder->get_config(encoder, pipe_config);
11552 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011553
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011554 intel_crtc_compute_pixel_rate(pipe_config);
11555
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011556 if (!new_crtc_state->active)
11557 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011558
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011559 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011560
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011561 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011562 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011563 pipe_config, false)) {
11564 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11565 intel_dump_pipe_config(intel_crtc, pipe_config,
11566 "[hw state]");
11567 intel_dump_pipe_config(intel_crtc, sw_config,
11568 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011569 }
11570}
11571
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011572static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011573intel_verify_planes(struct intel_atomic_state *state)
11574{
11575 struct intel_plane *plane;
11576 const struct intel_plane_state *plane_state;
11577 int i;
11578
11579 for_each_new_intel_plane_in_state(state, plane,
11580 plane_state, i)
11581 assert_plane(plane, plane_state->base.visible);
11582}
11583
11584static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011585verify_single_dpll_state(struct drm_i915_private *dev_priv,
11586 struct intel_shared_dpll *pll,
11587 struct drm_crtc *crtc,
11588 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011589{
11590 struct intel_dpll_hw_state dpll_hw_state;
11591 unsigned crtc_mask;
11592 bool active;
11593
11594 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11595
11596 DRM_DEBUG_KMS("%s\n", pll->name);
11597
11598 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11599
11600 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11601 I915_STATE_WARN(!pll->on && pll->active_mask,
11602 "pll in active use but not on in sw tracking\n");
11603 I915_STATE_WARN(pll->on && !pll->active_mask,
11604 "pll is on but not used by any active crtc\n");
11605 I915_STATE_WARN(pll->on != active,
11606 "pll on state mismatch (expected %i, found %i)\n",
11607 pll->on, active);
11608 }
11609
11610 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011611 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011612 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011613 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011614
11615 return;
11616 }
11617
11618 crtc_mask = 1 << drm_crtc_index(crtc);
11619
11620 if (new_state->active)
11621 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11622 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11623 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11624 else
11625 I915_STATE_WARN(pll->active_mask & crtc_mask,
11626 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11627 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11628
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011629 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011630 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011631 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011632
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011633 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011634 &dpll_hw_state,
11635 sizeof(dpll_hw_state)),
11636 "pll hw state mismatch\n");
11637}
11638
11639static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011640verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11641 struct drm_crtc_state *old_crtc_state,
11642 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011643{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011644 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011645 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11646 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11647
11648 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011649 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011650
11651 if (old_state->shared_dpll &&
11652 old_state->shared_dpll != new_state->shared_dpll) {
11653 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11654 struct intel_shared_dpll *pll = old_state->shared_dpll;
11655
11656 I915_STATE_WARN(pll->active_mask & crtc_mask,
11657 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11658 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011659 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011660 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11661 pipe_name(drm_crtc_index(crtc)));
11662 }
11663}
11664
11665static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011666intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011667 struct drm_atomic_state *state,
11668 struct drm_crtc_state *old_state,
11669 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011670{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011671 if (!needs_modeset(new_state) &&
11672 !to_intel_crtc_state(new_state)->update_pipe)
11673 return;
11674
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011675 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011676 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011677 verify_crtc_state(crtc, old_state, new_state);
11678 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011679}
11680
11681static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011682verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011683{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011684 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011685 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011686
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011687 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011688 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011689}
Daniel Vetter53589012013-06-05 13:34:16 +020011690
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011691static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011692intel_modeset_verify_disabled(struct drm_device *dev,
11693 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011694{
Daniel Vetter86b04262017-03-01 10:52:26 +010011695 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011696 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011697 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011698}
11699
Ville Syrjälä80715b22014-05-15 20:23:23 +030011700static void update_scanline_offset(struct intel_crtc *crtc)
11701{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011703
11704 /*
11705 * The scanline counter increments at the leading edge of hsync.
11706 *
11707 * On most platforms it starts counting from vtotal-1 on the
11708 * first active line. That means the scanline counter value is
11709 * always one less than what we would expect. Ie. just after
11710 * start of vblank, which also occurs at start of hsync (on the
11711 * last active line), the scanline counter will read vblank_start-1.
11712 *
11713 * On gen2 the scanline counter starts counting from 1 instead
11714 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11715 * to keep the value positive), instead of adding one.
11716 *
11717 * On HSW+ the behaviour of the scanline counter depends on the output
11718 * type. For DP ports it behaves like most other platforms, but on HDMI
11719 * there's an extra 1 line difference. So we need to add two instead of
11720 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011721 *
11722 * On VLV/CHV DSI the scanline counter would appear to increment
11723 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11724 * that means we can't tell whether we're in vblank or not while
11725 * we're on that particular line. We must still set scanline_offset
11726 * to 1 so that the vblank timestamps come out correct when we query
11727 * the scanline counter from within the vblank interrupt handler.
11728 * However if queried just before the start of vblank we'll get an
11729 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011730 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011731 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011732 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011733 int vtotal;
11734
Ville Syrjälä124abe02015-09-08 13:40:45 +030011735 vtotal = adjusted_mode->crtc_vtotal;
11736 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011737 vtotal /= 2;
11738
11739 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011740 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011741 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011742 crtc->scanline_offset = 2;
11743 } else
11744 crtc->scanline_offset = 1;
11745}
11746
Maarten Lankhorstad421372015-06-15 12:33:42 +020011747static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011748{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011749 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011750 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011751 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011752 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011753 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011754
11755 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011756 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011757
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011758 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011760 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011761 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011762
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011763 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011764 continue;
11765
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011766 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011767
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011768 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011769 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011770
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011771 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011772 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011773}
11774
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011775/*
11776 * This implements the workaround described in the "notes" section of the mode
11777 * set sequence documentation. When going from no pipes or single pipe to
11778 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11779 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11780 */
11781static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11782{
11783 struct drm_crtc_state *crtc_state;
11784 struct intel_crtc *intel_crtc;
11785 struct drm_crtc *crtc;
11786 struct intel_crtc_state *first_crtc_state = NULL;
11787 struct intel_crtc_state *other_crtc_state = NULL;
11788 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11789 int i;
11790
11791 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011792 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011793 intel_crtc = to_intel_crtc(crtc);
11794
11795 if (!crtc_state->active || !needs_modeset(crtc_state))
11796 continue;
11797
11798 if (first_crtc_state) {
11799 other_crtc_state = to_intel_crtc_state(crtc_state);
11800 break;
11801 } else {
11802 first_crtc_state = to_intel_crtc_state(crtc_state);
11803 first_pipe = intel_crtc->pipe;
11804 }
11805 }
11806
11807 /* No workaround needed? */
11808 if (!first_crtc_state)
11809 return 0;
11810
11811 /* w/a possibly needed, check how many crtc's are already enabled. */
11812 for_each_intel_crtc(state->dev, intel_crtc) {
11813 struct intel_crtc_state *pipe_config;
11814
11815 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11816 if (IS_ERR(pipe_config))
11817 return PTR_ERR(pipe_config);
11818
11819 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11820
11821 if (!pipe_config->base.active ||
11822 needs_modeset(&pipe_config->base))
11823 continue;
11824
11825 /* 2 or more enabled crtcs means no need for w/a */
11826 if (enabled_pipe != INVALID_PIPE)
11827 return 0;
11828
11829 enabled_pipe = intel_crtc->pipe;
11830 }
11831
11832 if (enabled_pipe != INVALID_PIPE)
11833 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11834 else if (other_crtc_state)
11835 other_crtc_state->hsw_workaround_pipe = first_pipe;
11836
11837 return 0;
11838}
11839
Ville Syrjälä8d965612016-11-14 18:35:10 +020011840static int intel_lock_all_pipes(struct drm_atomic_state *state)
11841{
11842 struct drm_crtc *crtc;
11843
11844 /* Add all pipes to the state */
11845 for_each_crtc(state->dev, crtc) {
11846 struct drm_crtc_state *crtc_state;
11847
11848 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11849 if (IS_ERR(crtc_state))
11850 return PTR_ERR(crtc_state);
11851 }
11852
11853 return 0;
11854}
11855
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011856static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11857{
11858 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011859
Ville Syrjälä8d965612016-11-14 18:35:10 +020011860 /*
11861 * Add all pipes to the state, and force
11862 * a modeset on all the active ones.
11863 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011864 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011865 struct drm_crtc_state *crtc_state;
11866 int ret;
11867
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011868 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11869 if (IS_ERR(crtc_state))
11870 return PTR_ERR(crtc_state);
11871
11872 if (!crtc_state->active || needs_modeset(crtc_state))
11873 continue;
11874
11875 crtc_state->mode_changed = true;
11876
11877 ret = drm_atomic_add_affected_connectors(state, crtc);
11878 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011879 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011880
11881 ret = drm_atomic_add_affected_planes(state, crtc);
11882 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011883 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011884 }
11885
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011886 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011887}
11888
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011889static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011890{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011891 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011892 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011893 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011894 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011895 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011896
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011897 if (!check_digital_port_conflicts(state)) {
11898 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11899 return -EINVAL;
11900 }
11901
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011902 intel_state->modeset = true;
11903 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011904 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11905 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011906
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011907 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11908 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011909 intel_state->active_crtcs |= 1 << i;
11910 else
11911 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011912
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011913 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011914 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011915 }
11916
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011917 /*
11918 * See if the config requires any additional preparation, e.g.
11919 * to adjust global state with pipes off. We need to do this
11920 * here so we can get the modeset_pipe updated config for the new
11921 * mode set on this crtc. For other crtcs we need to use the
11922 * adjusted_mode bits in the crtc directly.
11923 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011924 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011925 ret = dev_priv->display.modeset_calc_cdclk(state);
11926 if (ret < 0)
11927 return ret;
11928
Ville Syrjälä8d965612016-11-14 18:35:10 +020011929 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011930 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011931 * holding all the crtc locks, even if we don't end up
11932 * touching the hardware
11933 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011934 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11935 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011936 ret = intel_lock_all_pipes(state);
11937 if (ret < 0)
11938 return ret;
11939 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011940
Ville Syrjälä8d965612016-11-14 18:35:10 +020011941 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011942 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11943 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011944 ret = intel_modeset_all_pipes(state);
11945 if (ret < 0)
11946 return ret;
11947 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011948
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011949 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11950 intel_state->cdclk.logical.cdclk,
11951 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011952 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11953 intel_state->cdclk.logical.voltage_level,
11954 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011955 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011956 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011957 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011958
Maarten Lankhorstad421372015-06-15 12:33:42 +020011959 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011960
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011961 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011962 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011963
Maarten Lankhorstad421372015-06-15 12:33:42 +020011964 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011965}
11966
Matt Roperaa363132015-09-24 15:53:18 -070011967/*
11968 * Handle calculation of various watermark data at the end of the atomic check
11969 * phase. The code here should be run after the per-crtc and per-plane 'check'
11970 * handlers to ensure that all derived state has been updated.
11971 */
Matt Roper55994c22016-05-12 07:06:08 -070011972static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011973{
11974 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011975 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011976
11977 /* Is there platform-specific watermark information to calculate? */
11978 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011979 return dev_priv->display.compute_global_watermarks(state);
11980
11981 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011982}
11983
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011984/**
11985 * intel_atomic_check - validate state object
11986 * @dev: drm device
11987 * @state: state to validate
11988 */
11989static int intel_atomic_check(struct drm_device *dev,
11990 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020011991{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020011992 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070011993 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011994 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011995 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011996 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011997 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011998
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011999 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012000 if (ret)
12001 return ret;
12002
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012003 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012004 struct intel_crtc_state *pipe_config =
12005 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012006
12007 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012008 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012009 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012010
Daniel Vetter26495482015-07-15 14:15:52 +020012011 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012012 continue;
12013
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012014 if (!crtc_state->enable) {
12015 any_ms = true;
12016 continue;
12017 }
12018
Daniel Vetter26495482015-07-15 14:15:52 +020012019 /* FIXME: For only active_changed we shouldn't need to do any
12020 * state recomputation at all. */
12021
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012022 ret = drm_atomic_add_affected_connectors(state, crtc);
12023 if (ret)
12024 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012025
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012026 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012027 if (ret) {
12028 intel_dump_pipe_config(to_intel_crtc(crtc),
12029 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012030 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012031 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012032
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012033 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012034 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012035 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012036 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012037 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012038 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012039 }
12040
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012041 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012042 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012043
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012044 ret = drm_atomic_add_affected_planes(state, crtc);
12045 if (ret)
12046 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012047
Daniel Vetter26495482015-07-15 14:15:52 +020012048 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12049 needs_modeset(crtc_state) ?
12050 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012051 }
12052
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012053 if (any_ms) {
12054 ret = intel_modeset_checks(state);
12055
12056 if (ret)
12057 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012058 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012059 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012060 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012061
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012062 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012063 if (ret)
12064 return ret;
12065
Ville Syrjälädd576022017-11-17 21:19:14 +020012066 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012067 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012068}
12069
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012070static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012071 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012072{
Chris Wilsonfd700752017-07-26 17:00:36 +010012073 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012074}
12075
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012076u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12077{
12078 struct drm_device *dev = crtc->base.dev;
12079
12080 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012081 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012082
12083 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12084}
12085
Lyude896e5bb2016-08-24 07:48:09 +020012086static void intel_update_crtc(struct drm_crtc *crtc,
12087 struct drm_atomic_state *state,
12088 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012089 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012090{
12091 struct drm_device *dev = crtc->dev;
12092 struct drm_i915_private *dev_priv = to_i915(dev);
12093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012094 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12095 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012096
12097 if (modeset) {
12098 update_scanline_offset(intel_crtc);
12099 dev_priv->display.crtc_enable(pipe_config, state);
12100 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012101 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12102 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012103 }
12104
12105 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12106 intel_fbc_enable(
12107 intel_crtc, pipe_config,
12108 to_intel_plane_state(crtc->primary->state));
12109 }
12110
12111 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012112}
12113
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012114static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012115{
12116 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012117 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012118 int i;
12119
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012120 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12121 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012122 continue;
12123
12124 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012125 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012126 }
12127}
12128
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012129static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012130{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012131 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012132 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12133 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012134 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012135 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012136 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012137 unsigned int updated = 0;
12138 bool progress;
12139 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012140 int i;
12141
12142 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12143
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012144 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012145 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012146 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012147 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012148
12149 /*
12150 * Whenever the number of active pipes changes, we need to make sure we
12151 * update the pipes in the right order so that their ddb allocations
12152 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12153 * cause pipe underruns and other bad stuff.
12154 */
12155 do {
Lyude27082492016-08-24 07:48:10 +020012156 progress = false;
12157
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012158 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012159 bool vbl_wait = false;
12160 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012161
12162 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012163 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012164 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012165
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012166 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012167 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012168
Mika Kahola2b685042017-10-10 13:17:03 +030012169 if (skl_ddb_allocation_overlaps(dev_priv,
12170 entries,
12171 &cstate->wm.skl.ddb,
12172 i))
Lyude27082492016-08-24 07:48:10 +020012173 continue;
12174
12175 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012176 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012177
12178 /*
12179 * If this is an already active pipe, it's DDB changed,
12180 * and this isn't the last pipe that needs updating
12181 * then we need to wait for a vblank to pass for the
12182 * new ddb allocation to take effect.
12183 */
Lyudece0ba282016-09-15 10:46:35 -040012184 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012185 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012186 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012187 intel_state->wm_results.dirty_pipes != updated)
12188 vbl_wait = true;
12189
12190 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012191 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012192
12193 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012194 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012195
12196 progress = true;
12197 }
12198 } while (progress);
12199}
12200
Chris Wilsonba318c62017-02-02 20:47:41 +000012201static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12202{
12203 struct intel_atomic_state *state, *next;
12204 struct llist_node *freed;
12205
12206 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12207 llist_for_each_entry_safe(state, next, freed, freed)
12208 drm_atomic_state_put(&state->base);
12209}
12210
12211static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12212{
12213 struct drm_i915_private *dev_priv =
12214 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12215
12216 intel_atomic_helper_free_state(dev_priv);
12217}
12218
Daniel Vetter9db529a2017-08-08 10:08:28 +020012219static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12220{
12221 struct wait_queue_entry wait_fence, wait_reset;
12222 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12223
12224 init_wait_entry(&wait_fence, 0);
12225 init_wait_entry(&wait_reset, 0);
12226 for (;;) {
12227 prepare_to_wait(&intel_state->commit_ready.wait,
12228 &wait_fence, TASK_UNINTERRUPTIBLE);
12229 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12230 &wait_reset, TASK_UNINTERRUPTIBLE);
12231
12232
12233 if (i915_sw_fence_done(&intel_state->commit_ready)
12234 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12235 break;
12236
12237 schedule();
12238 }
12239 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12240 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12241}
12242
Daniel Vetter94f05022016-06-14 18:01:00 +020012243static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012244{
Daniel Vetter94f05022016-06-14 18:01:00 +020012245 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012247 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012248 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012249 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012250 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012251 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012252 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012253
Daniel Vetter9db529a2017-08-08 10:08:28 +020012254 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012255
Daniel Vetterea0000f2016-06-13 16:13:46 +020012256 drm_atomic_helper_wait_for_dependencies(state);
12257
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012258 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012260
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012261 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12263
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012264 if (needs_modeset(new_crtc_state) ||
12265 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266
12267 put_domains[to_intel_crtc(crtc)->pipe] =
12268 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012269 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 }
12271
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012272 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012273 continue;
12274
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012275 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12276 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012277
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012278 if (old_crtc_state->active) {
12279 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012280 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012281 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012282 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012283 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012284
12285 /*
12286 * Underruns don't always raise
12287 * interrupts, so check manually.
12288 */
12289 intel_check_cpu_fifo_underruns(dev_priv);
12290 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012291
Ville Syrjälä21794812017-08-23 18:22:26 +030012292 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012293 /*
12294 * Make sure we don't call initial_watermarks
12295 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012296 *
12297 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012298 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012299 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012300 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012301 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012302 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012303 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012304 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012305
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012306 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12307 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12308 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012309
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012310 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012311 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012312
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012313 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012314
Lyude656d1b82016-08-17 15:55:54 -040012315 /*
12316 * SKL workaround: bspec recommends we disable the SAGV when we
12317 * have more then one pipe enabled
12318 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012319 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012320 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012321
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012322 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012323 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012324
Lyude896e5bb2016-08-24 07:48:09 +020012325 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012326 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12327 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012328
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012329 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012330 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012331 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012332 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012333 spin_unlock_irq(&dev->event_lock);
12334
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012335 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012336 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012337 }
12338
Lyude896e5bb2016-08-24 07:48:09 +020012339 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012340 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012341
Daniel Vetter94f05022016-06-14 18:01:00 +020012342 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12343 * already, but still need the state for the delayed optimization. To
12344 * fix this:
12345 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12346 * - schedule that vblank worker _before_ calling hw_done
12347 * - at the start of commit_tail, cancel it _synchrously
12348 * - switch over to the vblank wait helper in the core after that since
12349 * we don't need out special handling any more.
12350 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012351 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012352
12353 /*
12354 * Now that the vblank has passed, we can go ahead and program the
12355 * optimal watermarks on platforms that need two-step watermark
12356 * programming.
12357 *
12358 * TODO: Move this (and other cleanup) to an async worker eventually.
12359 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012360 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12361 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012362
12363 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012364 dev_priv->display.optimize_watermarks(intel_state,
12365 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012366 }
12367
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012368 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012369 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12370
12371 if (put_domains[i])
12372 modeset_put_power_domains(dev_priv, put_domains[i]);
12373
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012374 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012375 }
12376
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012377 if (intel_state->modeset)
12378 intel_verify_planes(intel_state);
12379
Paulo Zanoni56feca92016-09-22 18:00:28 -030012380 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012381 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012382
Daniel Vetter94f05022016-06-14 18:01:00 +020012383 drm_atomic_helper_commit_hw_done(state);
12384
Chris Wilsond5553c02017-05-04 12:55:08 +010012385 if (intel_state->modeset) {
12386 /* As one of the primary mmio accessors, KMS has a high
12387 * likelihood of triggering bugs in unclaimed access. After we
12388 * finish modesetting, see if an error has been flagged, and if
12389 * so enable debugging for the next modeset - and hope we catch
12390 * the culprit.
12391 */
12392 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012393 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012394 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012395
Daniel Vetter5a21b662016-05-24 17:13:53 +020012396 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012397
Daniel Vetterea0000f2016-06-13 16:13:46 +020012398 drm_atomic_helper_commit_cleanup_done(state);
12399
Chris Wilson08536952016-10-14 13:18:18 +010012400 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012401
Chris Wilsonba318c62017-02-02 20:47:41 +000012402 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012403}
12404
12405static void intel_atomic_commit_work(struct work_struct *work)
12406{
Chris Wilsonc004a902016-10-28 13:58:45 +010012407 struct drm_atomic_state *state =
12408 container_of(work, struct drm_atomic_state, commit_work);
12409
Daniel Vetter94f05022016-06-14 18:01:00 +020012410 intel_atomic_commit_tail(state);
12411}
12412
Chris Wilsonc004a902016-10-28 13:58:45 +010012413static int __i915_sw_fence_call
12414intel_atomic_commit_ready(struct i915_sw_fence *fence,
12415 enum i915_sw_fence_notify notify)
12416{
12417 struct intel_atomic_state *state =
12418 container_of(fence, struct intel_atomic_state, commit_ready);
12419
12420 switch (notify) {
12421 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012422 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012423 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012424 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012425 {
12426 struct intel_atomic_helper *helper =
12427 &to_i915(state->base.dev)->atomic_helper;
12428
12429 if (llist_add(&state->freed, &helper->free_list))
12430 schedule_work(&helper->free_work);
12431 break;
12432 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012433 }
12434
12435 return NOTIFY_DONE;
12436}
12437
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012438static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12439{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012440 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012441 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012442 int i;
12443
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012444 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012445 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012446 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012447 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012448}
12449
Daniel Vetter94f05022016-06-14 18:01:00 +020012450/**
12451 * intel_atomic_commit - commit validated state object
12452 * @dev: DRM device
12453 * @state: the top-level driver state object
12454 * @nonblock: nonblocking commit
12455 *
12456 * This function commits a top-level state object that has been validated
12457 * with drm_atomic_helper_check().
12458 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012459 * RETURNS
12460 * Zero for success or -errno.
12461 */
12462static int intel_atomic_commit(struct drm_device *dev,
12463 struct drm_atomic_state *state,
12464 bool nonblock)
12465{
12466 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012467 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012468 int ret = 0;
12469
Chris Wilsonc004a902016-10-28 13:58:45 +010012470 drm_atomic_state_get(state);
12471 i915_sw_fence_init(&intel_state->commit_ready,
12472 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012473
Ville Syrjälä440df932017-03-29 17:21:23 +030012474 /*
12475 * The intel_legacy_cursor_update() fast path takes care
12476 * of avoiding the vblank waits for simple cursor
12477 * movement and flips. For cursor on/off and size changes,
12478 * we want to perform the vblank waits so that watermark
12479 * updates happen during the correct frames. Gen9+ have
12480 * double buffered watermarks and so shouldn't need this.
12481 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012482 * Unset state->legacy_cursor_update before the call to
12483 * drm_atomic_helper_setup_commit() because otherwise
12484 * drm_atomic_helper_wait_for_flip_done() is a noop and
12485 * we get FIFO underruns because we didn't wait
12486 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012487 *
12488 * FIXME doing watermarks and fb cleanup from a vblank worker
12489 * (assuming we had any) would solve these problems.
12490 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012491 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12492 struct intel_crtc_state *new_crtc_state;
12493 struct intel_crtc *crtc;
12494 int i;
12495
12496 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12497 if (new_crtc_state->wm.need_postvbl_update ||
12498 new_crtc_state->update_wm_post)
12499 state->legacy_cursor_update = false;
12500 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012501
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012502 ret = intel_atomic_prepare_commit(dev, state);
12503 if (ret) {
12504 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12505 i915_sw_fence_commit(&intel_state->commit_ready);
12506 return ret;
12507 }
12508
12509 ret = drm_atomic_helper_setup_commit(state, nonblock);
12510 if (!ret)
12511 ret = drm_atomic_helper_swap_state(state, true);
12512
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012513 if (ret) {
12514 i915_sw_fence_commit(&intel_state->commit_ready);
12515
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012516 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012517 return ret;
12518 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012519 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012520 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012521 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012522
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012523 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012524 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12525 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012526 memcpy(dev_priv->min_voltage_level,
12527 intel_state->min_voltage_level,
12528 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012529 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012530 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12531 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012532 }
12533
Chris Wilson08536952016-10-14 13:18:18 +010012534 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012535 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012536
12537 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012538 if (nonblock && intel_state->modeset) {
12539 queue_work(dev_priv->modeset_wq, &state->commit_work);
12540 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012541 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012542 } else {
12543 if (intel_state->modeset)
12544 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012545 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012546 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012547
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012548 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012549}
12550
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012551static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012552 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012553 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012554 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012555 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012556 .atomic_duplicate_state = intel_crtc_duplicate_state,
12557 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012558 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012559};
12560
Chris Wilson74d290f2017-08-17 13:37:06 +010012561struct wait_rps_boost {
12562 struct wait_queue_entry wait;
12563
12564 struct drm_crtc *crtc;
12565 struct drm_i915_gem_request *request;
12566};
12567
12568static int do_rps_boost(struct wait_queue_entry *_wait,
12569 unsigned mode, int sync, void *key)
12570{
12571 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12572 struct drm_i915_gem_request *rq = wait->request;
12573
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012574 /*
12575 * If we missed the vblank, but the request is already running it
12576 * is reasonable to assume that it will complete before the next
12577 * vblank without our intervention, so leave RPS alone.
12578 */
12579 if (!i915_gem_request_started(rq))
12580 gen6_rps_boost(rq, NULL);
Chris Wilson74d290f2017-08-17 13:37:06 +010012581 i915_gem_request_put(rq);
12582
12583 drm_crtc_vblank_put(wait->crtc);
12584
12585 list_del(&wait->wait.entry);
12586 kfree(wait);
12587 return 1;
12588}
12589
12590static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12591 struct dma_fence *fence)
12592{
12593 struct wait_rps_boost *wait;
12594
12595 if (!dma_fence_is_i915(fence))
12596 return;
12597
12598 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12599 return;
12600
12601 if (drm_crtc_vblank_get(crtc))
12602 return;
12603
12604 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12605 if (!wait) {
12606 drm_crtc_vblank_put(crtc);
12607 return;
12608 }
12609
12610 wait->request = to_request(dma_fence_get(fence));
12611 wait->crtc = crtc;
12612
12613 wait->wait.func = do_rps_boost;
12614 wait->wait.flags = 0;
12615
12616 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12617}
12618
Matt Roper6beb8c232014-12-01 15:40:14 -080012619/**
12620 * intel_prepare_plane_fb - Prepare fb for usage on plane
12621 * @plane: drm plane to prepare for
12622 * @fb: framebuffer to prepare for presentation
12623 *
12624 * Prepares a framebuffer for usage on a display plane. Generally this
12625 * involves pinning the underlying object and updating the frontbuffer tracking
12626 * bits. Some older platforms need special physical address handling for
12627 * cursor planes.
12628 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012629 * Must be called with struct_mutex held.
12630 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012631 * Returns 0 on success, negative error code on failure.
12632 */
12633int
12634intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012635 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012636{
Chris Wilsonc004a902016-10-28 13:58:45 +010012637 struct intel_atomic_state *intel_state =
12638 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012639 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012640 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012641 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012642 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012643 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012644
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012645 if (old_obj) {
12646 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012647 drm_atomic_get_existing_crtc_state(new_state->state,
12648 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012649
12650 /* Big Hammer, we also need to ensure that any pending
12651 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12652 * current scanout is retired before unpinning the old
12653 * framebuffer. Note that we rely on userspace rendering
12654 * into the buffer attached to the pipe they are waiting
12655 * on. If not, userspace generates a GPU hang with IPEHR
12656 * point to the MI_WAIT_FOR_EVENT.
12657 *
12658 * This should only fail upon a hung GPU, in which case we
12659 * can safely continue.
12660 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012661 if (needs_modeset(crtc_state)) {
12662 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12663 old_obj->resv, NULL,
12664 false, 0,
12665 GFP_KERNEL);
12666 if (ret < 0)
12667 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012668 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012669 }
12670
Chris Wilsonc004a902016-10-28 13:58:45 +010012671 if (new_state->fence) { /* explicit fencing */
12672 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12673 new_state->fence,
12674 I915_FENCE_TIMEOUT,
12675 GFP_KERNEL);
12676 if (ret < 0)
12677 return ret;
12678 }
12679
Chris Wilsonc37efb92016-06-17 08:28:47 +010012680 if (!obj)
12681 return 0;
12682
Chris Wilson4d3088c2017-07-26 17:00:38 +010012683 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012684 if (ret)
12685 return ret;
12686
Chris Wilson4d3088c2017-07-26 17:00:38 +010012687 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12688 if (ret) {
12689 i915_gem_object_unpin_pages(obj);
12690 return ret;
12691 }
12692
Chris Wilsonfd700752017-07-26 17:00:36 +010012693 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12694 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12695 const int align = intel_cursor_alignment(dev_priv);
12696
12697 ret = i915_gem_object_attach_phys(obj, align);
12698 } else {
12699 struct i915_vma *vma;
12700
12701 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12702 if (!IS_ERR(vma))
12703 to_intel_plane_state(new_state)->vma = vma;
12704 else
12705 ret = PTR_ERR(vma);
12706 }
12707
12708 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12709
12710 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012711 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012712 if (ret)
12713 return ret;
12714
Chris Wilsonc004a902016-10-28 13:58:45 +010012715 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012716 struct dma_fence *fence;
12717
Chris Wilsonc004a902016-10-28 13:58:45 +010012718 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12719 obj->resv, NULL,
12720 false, I915_FENCE_TIMEOUT,
12721 GFP_KERNEL);
12722 if (ret < 0)
12723 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012724
12725 fence = reservation_object_get_excl_rcu(obj->resv);
12726 if (fence) {
12727 add_rps_boost_after_vblank(new_state->crtc, fence);
12728 dma_fence_put(fence);
12729 }
12730 } else {
12731 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012732 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012733
Chris Wilsond07f0e52016-10-28 13:58:44 +010012734 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012735}
12736
Matt Roper38f3ce32014-12-02 07:45:25 -080012737/**
12738 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12739 * @plane: drm plane to clean up for
12740 * @fb: old framebuffer that was on plane
12741 *
12742 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012743 *
12744 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012745 */
12746void
12747intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012748 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012749{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012750 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012751
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012752 /* Should only be called after a successful intel_prepare_plane_fb()! */
12753 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012754 if (vma) {
12755 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012756 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012757 mutex_unlock(&plane->dev->struct_mutex);
12758 }
Matt Roper465c1202014-05-29 08:06:54 -070012759}
12760
Chandra Konduru6156a452015-04-27 13:48:39 -070012761int
12762skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12763{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012764 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012765 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012766 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012767
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012768 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012769 return DRM_PLANE_HELPER_NO_SCALING;
12770
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012771 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012772
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012773 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12774 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12775
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012776 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012777 max_dotclk *= 2;
12778
12779 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012780 return DRM_PLANE_HELPER_NO_SCALING;
12781
12782 /*
12783 * skl max scale is lower of:
12784 * close to 3 but not 3, -1 is for that purpose
12785 * or
12786 * cdclk/crtc_clock
12787 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012788 max_scale = min((1 << 16) * 3 - 1,
12789 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012790
12791 return max_scale;
12792}
12793
Matt Roper465c1202014-05-29 08:06:54 -070012794static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012795intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012796 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012797 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012798{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012799 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012800 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012801 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012802 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12803 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012804 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012805
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012806 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012807 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020012808 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012809 min_scale = 1;
12810 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12811 }
Sonika Jindald8106362015-04-10 14:37:28 +053012812 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012813 }
Sonika Jindald8106362015-04-10 14:37:28 +053012814
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012815 ret = drm_atomic_helper_check_plane_state(&state->base,
12816 &crtc_state->base,
12817 &state->clip,
12818 min_scale, max_scale,
12819 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012820 if (ret)
12821 return ret;
12822
Daniel Vettercc926382016-08-15 10:41:47 +020012823 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012824 return 0;
12825
12826 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020012827 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012828 if (ret)
12829 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012830
12831 state->ctl = skl_plane_ctl(crtc_state, state);
12832 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012833 ret = i9xx_check_plane_surface(state);
12834 if (ret)
12835 return ret;
12836
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012837 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012838 }
12839
James Ausmus4036c782017-11-13 10:11:28 -080012840 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12841 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12842
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012843 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012844}
12845
Daniel Vetter5a21b662016-05-24 17:13:53 +020012846static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12847 struct drm_crtc_state *old_crtc_state)
12848{
12849 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012850 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012852 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012853 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012854 struct intel_atomic_state *old_intel_state =
12855 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012856 struct intel_crtc_state *intel_cstate =
12857 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12858 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012859
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012860 if (!modeset &&
12861 (intel_cstate->base.color_mgmt_changed ||
12862 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012863 intel_color_set_csc(&intel_cstate->base);
12864 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012865 }
12866
Daniel Vetter5a21b662016-05-24 17:13:53 +020012867 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012868 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012869
12870 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012871 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012872
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012873 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012874 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012875 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012876 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012877
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012878out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012879 if (dev_priv->display.atomic_update_watermarks)
12880 dev_priv->display.atomic_update_watermarks(old_intel_state,
12881 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012882}
12883
12884static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12885 struct drm_crtc_state *old_crtc_state)
12886{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012887 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012889 struct intel_atomic_state *old_intel_state =
12890 to_intel_atomic_state(old_crtc_state->state);
12891 struct intel_crtc_state *new_crtc_state =
12892 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012893
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012894 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012895
12896 if (new_crtc_state->update_pipe &&
12897 !needs_modeset(&new_crtc_state->base) &&
12898 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12899 if (!IS_GEN2(dev_priv))
12900 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12901
12902 if (new_crtc_state->has_pch_encoder) {
12903 enum pipe pch_transcoder =
12904 intel_crtc_pch_transcoder(intel_crtc);
12905
12906 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12907 }
12908 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012909}
12910
Matt Ropercf4c7c12014-12-04 10:27:42 -080012911/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012912 * intel_plane_destroy - destroy a plane
12913 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012914 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012915 * Common destruction function for all types of planes (primary, cursor,
12916 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012917 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012918void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012919{
Matt Roper465c1202014-05-29 08:06:54 -070012920 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012921 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012922}
12923
Ben Widawsky714244e2017-08-01 09:58:16 -070012924static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12925{
12926 switch (format) {
12927 case DRM_FORMAT_C8:
12928 case DRM_FORMAT_RGB565:
12929 case DRM_FORMAT_XRGB1555:
12930 case DRM_FORMAT_XRGB8888:
12931 return modifier == DRM_FORMAT_MOD_LINEAR ||
12932 modifier == I915_FORMAT_MOD_X_TILED;
12933 default:
12934 return false;
12935 }
12936}
12937
12938static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12939{
12940 switch (format) {
12941 case DRM_FORMAT_C8:
12942 case DRM_FORMAT_RGB565:
12943 case DRM_FORMAT_XRGB8888:
12944 case DRM_FORMAT_XBGR8888:
12945 case DRM_FORMAT_XRGB2101010:
12946 case DRM_FORMAT_XBGR2101010:
12947 return modifier == DRM_FORMAT_MOD_LINEAR ||
12948 modifier == I915_FORMAT_MOD_X_TILED;
12949 default:
12950 return false;
12951 }
12952}
12953
12954static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12955{
12956 switch (format) {
12957 case DRM_FORMAT_XRGB8888:
12958 case DRM_FORMAT_XBGR8888:
12959 case DRM_FORMAT_ARGB8888:
12960 case DRM_FORMAT_ABGR8888:
12961 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12962 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12963 return true;
12964 /* fall through */
12965 case DRM_FORMAT_RGB565:
12966 case DRM_FORMAT_XRGB2101010:
12967 case DRM_FORMAT_XBGR2101010:
12968 case DRM_FORMAT_YUYV:
12969 case DRM_FORMAT_YVYU:
12970 case DRM_FORMAT_UYVY:
12971 case DRM_FORMAT_VYUY:
12972 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12973 return true;
12974 /* fall through */
12975 case DRM_FORMAT_C8:
12976 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12977 modifier == I915_FORMAT_MOD_X_TILED ||
12978 modifier == I915_FORMAT_MOD_Y_TILED)
12979 return true;
12980 /* fall through */
12981 default:
12982 return false;
12983 }
12984}
12985
12986static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12987 uint32_t format,
12988 uint64_t modifier)
12989{
12990 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12991
12992 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12993 return false;
12994
12995 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12996 modifier != DRM_FORMAT_MOD_LINEAR)
12997 return false;
12998
12999 if (INTEL_GEN(dev_priv) >= 9)
13000 return skl_mod_supported(format, modifier);
13001 else if (INTEL_GEN(dev_priv) >= 4)
13002 return i965_mod_supported(format, modifier);
13003 else
13004 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013005}
13006
13007static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13008 uint32_t format,
13009 uint64_t modifier)
13010{
13011 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13012 return false;
13013
13014 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13015}
13016
13017static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013018 .update_plane = drm_atomic_helper_update_plane,
13019 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013020 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013021 .atomic_get_property = intel_plane_atomic_get_property,
13022 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013023 .atomic_duplicate_state = intel_plane_duplicate_state,
13024 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013025 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013026};
13027
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013028static int
13029intel_legacy_cursor_update(struct drm_plane *plane,
13030 struct drm_crtc *crtc,
13031 struct drm_framebuffer *fb,
13032 int crtc_x, int crtc_y,
13033 unsigned int crtc_w, unsigned int crtc_h,
13034 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013035 uint32_t src_w, uint32_t src_h,
13036 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013037{
13038 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13039 int ret;
13040 struct drm_plane_state *old_plane_state, *new_plane_state;
13041 struct intel_plane *intel_plane = to_intel_plane(plane);
13042 struct drm_framebuffer *old_fb;
13043 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013044 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013045
13046 /*
13047 * When crtc is inactive or there is a modeset pending,
13048 * wait for it to complete in the slowpath
13049 */
13050 if (!crtc_state->active || needs_modeset(crtc_state) ||
13051 to_intel_crtc_state(crtc_state)->update_pipe)
13052 goto slow;
13053
13054 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013055 /*
13056 * Don't do an async update if there is an outstanding commit modifying
13057 * the plane. This prevents our async update's changes from getting
13058 * overridden by a previous synchronous update's state.
13059 */
13060 if (old_plane_state->commit &&
13061 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13062 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013063
13064 /*
13065 * If any parameters change that may affect watermarks,
13066 * take the slowpath. Only changing fb or position should be
13067 * in the fastpath.
13068 */
13069 if (old_plane_state->crtc != crtc ||
13070 old_plane_state->src_w != src_w ||
13071 old_plane_state->src_h != src_h ||
13072 old_plane_state->crtc_w != crtc_w ||
13073 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013074 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013075 goto slow;
13076
13077 new_plane_state = intel_plane_duplicate_state(plane);
13078 if (!new_plane_state)
13079 return -ENOMEM;
13080
13081 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13082
13083 new_plane_state->src_x = src_x;
13084 new_plane_state->src_y = src_y;
13085 new_plane_state->src_w = src_w;
13086 new_plane_state->src_h = src_h;
13087 new_plane_state->crtc_x = crtc_x;
13088 new_plane_state->crtc_y = crtc_y;
13089 new_plane_state->crtc_w = crtc_w;
13090 new_plane_state->crtc_h = crtc_h;
13091
13092 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013093 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13094 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013095 to_intel_plane_state(new_plane_state));
13096 if (ret)
13097 goto out_free;
13098
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013099 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13100 if (ret)
13101 goto out_free;
13102
13103 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013104 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013105
13106 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13107 if (ret) {
13108 DRM_DEBUG_KMS("failed to attach phys object\n");
13109 goto out_unlock;
13110 }
13111 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013112 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13113 if (IS_ERR(vma)) {
13114 DRM_DEBUG_KMS("failed to pin object\n");
13115
13116 ret = PTR_ERR(vma);
13117 goto out_unlock;
13118 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013119
13120 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013121 }
13122
13123 old_fb = old_plane_state->fb;
13124
13125 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13126 intel_plane->frontbuffer_bit);
13127
13128 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013129 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013130
Ville Syrjälä72259532017-03-02 19:15:05 +020013131 if (plane->state->visible) {
13132 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013133 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013134 to_intel_crtc_state(crtc->state),
13135 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013136 } else {
13137 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013138 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013139 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013140
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013141 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013142 if (old_vma)
13143 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013144
13145out_unlock:
13146 mutex_unlock(&dev_priv->drm.struct_mutex);
13147out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013148 if (ret)
13149 intel_plane_destroy_state(plane, new_plane_state);
13150 else
13151 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013152 return ret;
13153
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013154slow:
13155 return drm_atomic_helper_update_plane(plane, crtc, fb,
13156 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013157 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158}
13159
13160static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13161 .update_plane = intel_legacy_cursor_update,
13162 .disable_plane = drm_atomic_helper_disable_plane,
13163 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013164 .atomic_get_property = intel_plane_atomic_get_property,
13165 .atomic_set_property = intel_plane_atomic_set_property,
13166 .atomic_duplicate_state = intel_plane_duplicate_state,
13167 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013168 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013169};
13170
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013171static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013172intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013173{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013174 struct intel_plane *primary = NULL;
13175 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013176 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013177 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013178 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013179 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013180 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013181
13182 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013183 if (!primary) {
13184 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013185 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013186 }
Matt Roper465c1202014-05-29 08:06:54 -070013187
Matt Roper8e7d6882015-01-21 16:35:41 -080013188 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013189 if (!state) {
13190 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013191 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013192 }
13193
Matt Roper8e7d6882015-01-21 16:35:41 -080013194 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013195
Matt Roper465c1202014-05-29 08:06:54 -070013196 primary->can_scale = false;
13197 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013198 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013199 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013200 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013201 }
Matt Roper465c1202014-05-29 08:06:54 -070013202 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013203 /*
13204 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13205 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13206 */
13207 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013208 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013209 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013210 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013211 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013212 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Matt Roperc59cb172014-12-01 15:40:16 -080013213 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013214
Ville Syrjälä77064e22017-12-22 21:22:28 +020013215 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013216 intel_primary_formats = skl_primary_formats;
13217 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013218
Ville Syrjälä77064e22017-12-22 21:22:28 +020013219 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013220 modifiers = skl_format_modifiers_ccs;
13221 else
13222 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013223
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013224 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013225 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013226 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013227 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013228 intel_primary_formats = i965_primary_formats;
13229 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013230 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013231
Ville Syrjäläed150302017-11-17 21:19:10 +020013232 primary->update_plane = i9xx_update_plane;
13233 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013234 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013235 } else {
13236 intel_primary_formats = i8xx_primary_formats;
13237 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013238 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013239
Ville Syrjäläed150302017-11-17 21:19:10 +020013240 primary->update_plane = i9xx_update_plane;
13241 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013242 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013243 }
13244
Ville Syrjälä580503c2016-10-31 22:37:00 +020013245 if (INTEL_GEN(dev_priv) >= 9)
13246 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13247 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013248 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013249 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013250 DRM_PLANE_TYPE_PRIMARY,
13251 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013252 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013253 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13254 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013255 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013256 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013257 DRM_PLANE_TYPE_PRIMARY,
13258 "primary %c", pipe_name(pipe));
13259 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013260 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13261 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013262 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013263 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013264 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013265 "plane %c",
13266 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013267 if (ret)
13268 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013269
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013270 if (INTEL_GEN(dev_priv) >= 10) {
13271 supported_rotations =
13272 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13273 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13274 DRM_MODE_REFLECT_X;
13275 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013276 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013277 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13278 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013279 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13280 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013281 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13282 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013283 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013284 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013285 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013286 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013287 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013288 }
13289
Dave Airlie5481e272016-10-25 16:36:13 +100013290 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013291 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013292 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013293 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013294
Matt Roperea2c67b2014-12-23 10:41:52 -080013295 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13296
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013297 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013298
13299fail:
13300 kfree(state);
13301 kfree(primary);
13302
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013303 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013304}
13305
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013306static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013307intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13308 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013309{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013310 struct intel_plane *cursor = NULL;
13311 struct intel_plane_state *state = NULL;
13312 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013313
13314 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013315 if (!cursor) {
13316 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013317 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013318 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013319
Matt Roper8e7d6882015-01-21 16:35:41 -080013320 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013321 if (!state) {
13322 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013323 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013324 }
13325
Matt Roper8e7d6882015-01-21 16:35:41 -080013326 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013327
Matt Roper3d7d6512014-06-10 08:28:13 -070013328 cursor->can_scale = false;
13329 cursor->max_downscale = 1;
13330 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013331 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013332 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013333 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013334
13335 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13336 cursor->update_plane = i845_update_cursor;
13337 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013338 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013339 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013340 } else {
13341 cursor->update_plane = i9xx_update_cursor;
13342 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013343 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013344 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013345 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013346
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013347 cursor->cursor.base = ~0;
13348 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013349
13350 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13351 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013352
Ville Syrjälä580503c2016-10-31 22:37:00 +020013353 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013354 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013355 intel_cursor_formats,
13356 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013357 cursor_format_modifiers,
13358 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013359 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013360 if (ret)
13361 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013362
Dave Airlie5481e272016-10-25 16:36:13 +100013363 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013364 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013365 DRM_MODE_ROTATE_0,
13366 DRM_MODE_ROTATE_0 |
13367 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013368
Ville Syrjälä580503c2016-10-31 22:37:00 +020013369 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013370 state->scaler_id = -1;
13371
Matt Roperea2c67b2014-12-23 10:41:52 -080013372 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13373
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013374 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013375
13376fail:
13377 kfree(state);
13378 kfree(cursor);
13379
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013380 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013381}
13382
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013383static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13384 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013385{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013386 struct intel_crtc_scaler_state *scaler_state =
13387 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013388 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013389 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013390
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013391 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13392 if (!crtc->num_scalers)
13393 return;
13394
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013395 for (i = 0; i < crtc->num_scalers; i++) {
13396 struct intel_scaler *scaler = &scaler_state->scalers[i];
13397
13398 scaler->in_use = 0;
13399 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013400 }
13401
13402 scaler_state->scaler_id = -1;
13403}
13404
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013405static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013406{
13407 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013408 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013409 struct intel_plane *primary = NULL;
13410 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013411 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013412
Daniel Vetter955382f2013-09-19 14:05:45 +020013413 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013414 if (!intel_crtc)
13415 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013416
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013417 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013418 if (!crtc_state) {
13419 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013420 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013421 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013422 intel_crtc->config = crtc_state;
13423 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013424 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013425
Ville Syrjälä580503c2016-10-31 22:37:00 +020013426 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013427 if (IS_ERR(primary)) {
13428 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013429 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013430 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013431 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013432
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013433 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013434 struct intel_plane *plane;
13435
Ville Syrjälä580503c2016-10-31 22:37:00 +020013436 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013437 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013438 ret = PTR_ERR(plane);
13439 goto fail;
13440 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013441 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013442 }
13443
Ville Syrjälä580503c2016-10-31 22:37:00 +020013444 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013445 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013446 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013447 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013448 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013449 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013450
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013451 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013452 &primary->base, &cursor->base,
13453 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013454 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013455 if (ret)
13456 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013457
Jesse Barnes80824002009-09-10 15:28:06 -070013458 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013459
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013460 /* initialize shared scalers */
13461 intel_crtc_init_scalers(intel_crtc, crtc_state);
13462
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013463 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013464 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13465 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013466 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013467
Jesse Barnes79e53942008-11-07 14:24:08 -080013468 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013469
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013470 intel_color_init(&intel_crtc->base);
13471
Daniel Vetter87b6b102014-05-15 15:33:46 +020013472 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013473
13474 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013475
13476fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013477 /*
13478 * drm_mode_config_cleanup() will free up any
13479 * crtcs/planes already initialized.
13480 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013481 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013482 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013483
13484 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013485}
13486
Jesse Barnes752aa882013-10-31 18:55:49 +020013487enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13488{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013489 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013490
Rob Clark51fd3712013-11-19 12:10:12 -050013491 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013492
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013493 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013494 return INVALID_PIPE;
13495
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013496 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013497}
13498
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013499int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13500 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013501{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013502 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013503 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013504 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013505
Keith Packard418da172017-03-14 23:25:07 -070013506 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013507 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013508 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013509
Rob Clark7707e652014-07-17 23:30:04 -040013510 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013511 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013512
Daniel Vetterc05422d2009-08-11 16:05:30 +020013513 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013514}
13515
Daniel Vetter66a92782012-07-12 20:08:18 +020013516static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013517{
Daniel Vetter66a92782012-07-12 20:08:18 +020013518 struct drm_device *dev = encoder->base.dev;
13519 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013520 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013521 int entry = 0;
13522
Damien Lespiaub2784e12014-08-05 11:29:37 +010013523 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013524 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013525 index_mask |= (1 << entry);
13526
Jesse Barnes79e53942008-11-07 14:24:08 -080013527 entry++;
13528 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013529
Jesse Barnes79e53942008-11-07 14:24:08 -080013530 return index_mask;
13531}
13532
Ville Syrjälä646d5772016-10-31 22:37:14 +020013533static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013534{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013535 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013536 return false;
13537
13538 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13539 return false;
13540
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013541 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013542 return false;
13543
13544 return true;
13545}
13546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013547static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013549 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013550 return false;
13551
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013552 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013553 return false;
13554
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013555 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013556 return false;
13557
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013558 if (HAS_PCH_LPT_H(dev_priv) &&
13559 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013560 return false;
13561
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013562 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013563 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013564 return false;
13565
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013566 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013567 return false;
13568
13569 return true;
13570}
13571
Imre Deak8090ba82016-08-10 14:07:33 +030013572void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13573{
13574 int pps_num;
13575 int pps_idx;
13576
13577 if (HAS_DDI(dev_priv))
13578 return;
13579 /*
13580 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13581 * everywhere where registers can be write protected.
13582 */
13583 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13584 pps_num = 2;
13585 else
13586 pps_num = 1;
13587
13588 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13589 u32 val = I915_READ(PP_CONTROL(pps_idx));
13590
13591 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13592 I915_WRITE(PP_CONTROL(pps_idx), val);
13593 }
13594}
13595
Imre Deak44cb7342016-08-10 14:07:29 +030013596static void intel_pps_init(struct drm_i915_private *dev_priv)
13597{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013598 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013599 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13600 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13601 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13602 else
13603 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013604
13605 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013606}
13607
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013608static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013609{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013610 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013611 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013612
Imre Deak44cb7342016-08-10 14:07:29 +030013613 intel_pps_init(dev_priv);
13614
Imre Deak97a824e12016-06-21 11:51:47 +030013615 /*
13616 * intel_edp_init_connector() depends on this completing first, to
13617 * prevent the registeration of both eDP and LVDS and the incorrect
13618 * sharing of the PPS.
13619 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013620 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013621
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013622 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013623 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013624
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013625 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013626 /*
13627 * FIXME: Broxton doesn't support port detection via the
13628 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13629 * detect the ports.
13630 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013631 intel_ddi_init(dev_priv, PORT_A);
13632 intel_ddi_init(dev_priv, PORT_B);
13633 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013634
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013635 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013636 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013637 int found;
13638
Jesse Barnesde31fac2015-03-06 15:53:32 -080013639 /*
13640 * Haswell uses DDI functions to detect digital outputs.
13641 * On SKL pre-D0 the strap isn't connected, so we assume
13642 * it's there.
13643 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013644 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013645 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013646 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013647 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013648
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013649 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013650 * register */
13651 found = I915_READ(SFUSE_STRAP);
13652
13653 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013654 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013655 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013656 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013657 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013658 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013659 if (found & SFUSE_STRAP_DDIF_DETECTED)
13660 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013661 /*
13662 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13663 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013664 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013665 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13666 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13667 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013668 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013669
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013670 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013671 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013672 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013673
Ville Syrjälä646d5772016-10-31 22:37:14 +020013674 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013675 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013676
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013677 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013678 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013679 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013680 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013681 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013682 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013683 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013684 }
13685
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013686 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013687 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013688
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013689 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013690 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013691
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013692 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013693 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013694
Daniel Vetter270b3042012-10-27 15:52:05 +020013695 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013696 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013697 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013698 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013699
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013700 /*
13701 * The DP_DETECTED bit is the latched state of the DDC
13702 * SDA pin at boot. However since eDP doesn't require DDC
13703 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13704 * eDP ports may have been muxed to an alternate function.
13705 * Thus we can't rely on the DP_DETECTED bit alone to detect
13706 * eDP ports. Consult the VBT as well as DP_DETECTED to
13707 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013708 *
13709 * Sadly the straps seem to be missing sometimes even for HDMI
13710 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13711 * and VBT for the presence of the port. Additionally we can't
13712 * trust the port type the VBT declares as we've seen at least
13713 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013714 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013715 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013716 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13717 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013718 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013719 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013720 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013721
Jani Nikula7b91bf72017-08-18 12:30:19 +030013722 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013723 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13724 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013725 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013726 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013727 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013728
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013729 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013730 /*
13731 * eDP not supported on port D,
13732 * so no need to worry about it
13733 */
13734 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13735 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013736 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013737 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013738 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013739 }
13740
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013741 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013742 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013743 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013744
Paulo Zanonie2debe92013-02-18 19:00:27 -030013745 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013746 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013747 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013748 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013749 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013750 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013751 }
Ma Ling27185ae2009-08-24 13:50:23 +080013752
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013753 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013754 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013755 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013756
13757 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013758
Paulo Zanonie2debe92013-02-18 19:00:27 -030013759 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013760 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013761 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013762 }
Ma Ling27185ae2009-08-24 13:50:23 +080013763
Paulo Zanonie2debe92013-02-18 19:00:27 -030013764 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013765
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013766 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013767 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013768 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013769 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013770 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013771 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013772 }
Ma Ling27185ae2009-08-24 13:50:23 +080013773
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013774 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013775 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013776 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013777 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013778
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013779 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013780 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013781
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013782 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013783
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013784 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013785 encoder->base.possible_crtcs = encoder->crtc_mask;
13786 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013787 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013788 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013789
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013790 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013791
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013792 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013793}
13794
13795static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13796{
13797 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013798
Daniel Vetteref2d6332014-02-10 18:00:38 +010013799 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013800
Chris Wilsondd689282017-03-01 15:41:28 +000013801 i915_gem_object_lock(intel_fb->obj);
13802 WARN_ON(!intel_fb->obj->framebuffer_references--);
13803 i915_gem_object_unlock(intel_fb->obj);
13804
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013805 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013806
Jesse Barnes79e53942008-11-07 14:24:08 -080013807 kfree(intel_fb);
13808}
13809
13810static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013811 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013812 unsigned int *handle)
13813{
13814 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013815 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013816
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013817 if (obj->userptr.mm) {
13818 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13819 return -EINVAL;
13820 }
13821
Chris Wilson05394f32010-11-08 19:18:58 +000013822 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013823}
13824
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013825static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13826 struct drm_file *file,
13827 unsigned flags, unsigned color,
13828 struct drm_clip_rect *clips,
13829 unsigned num_clips)
13830{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013831 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013832
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013833 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013834 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013835
13836 return 0;
13837}
13838
Jesse Barnes79e53942008-11-07 14:24:08 -080013839static const struct drm_framebuffer_funcs intel_fb_funcs = {
13840 .destroy = intel_user_framebuffer_destroy,
13841 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013842 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013843};
13844
Damien Lespiaub3218032015-02-27 11:15:18 +000013845static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013846u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13847 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013848{
Chris Wilson24dbf512017-02-15 10:59:18 +000013849 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013850
13851 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013852 int cpp = drm_format_plane_cpp(pixel_format, 0);
13853
Damien Lespiaub3218032015-02-27 11:15:18 +000013854 /* "The stride in bytes must not exceed the of the size of 8K
13855 * pixels and 32K bytes."
13856 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013857 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013858 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013859 return 32*1024;
13860 } else if (gen >= 4) {
13861 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13862 return 16*1024;
13863 else
13864 return 32*1024;
13865 } else if (gen >= 3) {
13866 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13867 return 8*1024;
13868 else
13869 return 16*1024;
13870 } else {
13871 /* XXX DSPC is limited to 4k tiled */
13872 return 8*1024;
13873 }
13874}
13875
Chris Wilson24dbf512017-02-15 10:59:18 +000013876static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13877 struct drm_i915_gem_object *obj,
13878 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013879{
Chris Wilson24dbf512017-02-15 10:59:18 +000013880 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013881 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013882 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013883 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013884 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013885 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013886 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013887
Chris Wilsondd689282017-03-01 15:41:28 +000013888 i915_gem_object_lock(obj);
13889 obj->framebuffer_references++;
13890 tiling = i915_gem_object_get_tiling(obj);
13891 stride = i915_gem_object_get_stride(obj);
13892 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013893
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013894 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013895 /*
13896 * If there's a fence, enforce that
13897 * the fb modifier and tiling mode match.
13898 */
13899 if (tiling != I915_TILING_NONE &&
13900 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013901 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013902 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013903 }
13904 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013905 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013906 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013907 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013908 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013909 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013910 }
13911 }
13912
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013913 /* Passed in modifier sanity checking. */
13914 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013915 case I915_FORMAT_MOD_Y_TILED_CCS:
13916 case I915_FORMAT_MOD_Yf_TILED_CCS:
13917 switch (mode_cmd->pixel_format) {
13918 case DRM_FORMAT_XBGR8888:
13919 case DRM_FORMAT_ABGR8888:
13920 case DRM_FORMAT_XRGB8888:
13921 case DRM_FORMAT_ARGB8888:
13922 break;
13923 default:
13924 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13925 goto err;
13926 }
13927 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013928 case I915_FORMAT_MOD_Y_TILED:
13929 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013930 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013931 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13932 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013933 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013934 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013935 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013936 case I915_FORMAT_MOD_X_TILED:
13937 break;
13938 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013939 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13940 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013941 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013942 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013943
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013944 /*
13945 * gen2/3 display engine uses the fence if present,
13946 * so the tiling mode must match the fb modifier exactly.
13947 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000013948 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013949 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013950 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013951 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013952 }
13953
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013954 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013955 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013956 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013957 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013958 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013959 "tiled" : "linear",
13960 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013961 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013962 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013963
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013964 /*
13965 * If there's a fence, enforce that
13966 * the fb pitch and fence stride match.
13967 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013968 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13969 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13970 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013971 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013972 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013973
Ville Syrjälä57779d02012-10-31 17:50:14 +020013974 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013975 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013976 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013977 case DRM_FORMAT_RGB565:
13978 case DRM_FORMAT_XRGB8888:
13979 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013980 break;
13981 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013982 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013983 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13984 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013985 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013986 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013987 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013988 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013989 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013990 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013991 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13992 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013993 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013994 }
13995 break;
13996 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013997 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013998 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013999 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014000 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14001 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014002 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014003 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014004 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014005 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014006 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014007 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14008 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014009 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014010 }
14011 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014012 case DRM_FORMAT_YUYV:
14013 case DRM_FORMAT_UYVY:
14014 case DRM_FORMAT_YVYU:
14015 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014016 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014017 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14018 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014019 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014020 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014021 break;
14022 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014023 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14024 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014025 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014026 }
14027
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014028 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14029 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014030 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014031
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014032 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014033
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014034 for (i = 0; i < fb->format->num_planes; i++) {
14035 u32 stride_alignment;
14036
14037 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14038 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014039 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014040 }
14041
14042 stride_alignment = intel_fb_stride_alignment(fb, i);
14043
14044 /*
14045 * Display WA #0531: skl,bxt,kbl,glk
14046 *
14047 * Render decompression and plane width > 3840
14048 * combined with horizontal panning requires the
14049 * plane stride to be a multiple of 4. We'll just
14050 * require the entire fb to accommodate that to avoid
14051 * potential runtime errors at plane configuration time.
14052 */
14053 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14054 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14055 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14056 stride_alignment *= 4;
14057
14058 if (fb->pitches[i] & (stride_alignment - 1)) {
14059 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14060 i, fb->pitches[i], stride_alignment);
14061 goto err;
14062 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014063 }
14064
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014065 intel_fb->obj = obj;
14066
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014067 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014068 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014069 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014070
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014071 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014072 if (ret) {
14073 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014074 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014075 }
14076
Jesse Barnes79e53942008-11-07 14:24:08 -080014077 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014078
14079err:
Chris Wilsondd689282017-03-01 15:41:28 +000014080 i915_gem_object_lock(obj);
14081 obj->framebuffer_references--;
14082 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014083 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014084}
14085
Jesse Barnes79e53942008-11-07 14:24:08 -080014086static struct drm_framebuffer *
14087intel_user_framebuffer_create(struct drm_device *dev,
14088 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014089 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014090{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014091 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014092 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014093 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014094
Chris Wilson03ac0642016-07-20 13:31:51 +010014095 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14096 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014097 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014098
Chris Wilson24dbf512017-02-15 10:59:18 +000014099 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014100 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014101 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014102
14103 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014104}
14105
Chris Wilson778e23a2016-12-05 14:29:39 +000014106static void intel_atomic_state_free(struct drm_atomic_state *state)
14107{
14108 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14109
14110 drm_atomic_state_default_release(state);
14111
14112 i915_sw_fence_fini(&intel_state->commit_ready);
14113
14114 kfree(state);
14115}
14116
Jesse Barnes79e53942008-11-07 14:24:08 -080014117static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014118 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014119 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014120 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014121 .atomic_check = intel_atomic_check,
14122 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014123 .atomic_state_alloc = intel_atomic_state_alloc,
14124 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014125 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014126};
14127
Imre Deak88212942016-03-16 13:38:53 +020014128/**
14129 * intel_init_display_hooks - initialize the display modesetting hooks
14130 * @dev_priv: device private
14131 */
14132void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014133{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014134 intel_init_cdclk_hooks(dev_priv);
14135
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014136 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014137 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014138 dev_priv->display.get_initial_plane_config =
14139 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014140 dev_priv->display.crtc_compute_clock =
14141 haswell_crtc_compute_clock;
14142 dev_priv->display.crtc_enable = haswell_crtc_enable;
14143 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014144 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014145 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014146 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014147 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014148 dev_priv->display.crtc_compute_clock =
14149 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014150 dev_priv->display.crtc_enable = haswell_crtc_enable;
14151 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014152 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014153 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014154 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014155 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014156 dev_priv->display.crtc_compute_clock =
14157 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014158 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14159 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014160 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014161 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014162 dev_priv->display.get_initial_plane_config =
14163 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014164 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14165 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14166 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14167 } else if (IS_VALLEYVIEW(dev_priv)) {
14168 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14169 dev_priv->display.get_initial_plane_config =
14170 i9xx_get_initial_plane_config;
14171 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014172 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14173 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014174 } else if (IS_G4X(dev_priv)) {
14175 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14176 dev_priv->display.get_initial_plane_config =
14177 i9xx_get_initial_plane_config;
14178 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14179 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14180 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014181 } else if (IS_PINEVIEW(dev_priv)) {
14182 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14183 dev_priv->display.get_initial_plane_config =
14184 i9xx_get_initial_plane_config;
14185 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14186 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14187 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014188 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014189 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014190 dev_priv->display.get_initial_plane_config =
14191 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014192 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014193 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14194 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014195 } else {
14196 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14197 dev_priv->display.get_initial_plane_config =
14198 i9xx_get_initial_plane_config;
14199 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14200 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14201 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014202 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014203
Imre Deak88212942016-03-16 13:38:53 +020014204 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014205 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014206 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014207 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014208 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014209 /* FIXME: detect B0+ stepping and use auto training */
14210 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014211 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014212 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014213 }
14214
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014215 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014216 dev_priv->display.update_crtcs = skl_update_crtcs;
14217 else
14218 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014219}
14220
Jesse Barnesb690e962010-07-19 13:53:12 -070014221/*
Keith Packard435793d2011-07-12 14:56:22 -070014222 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14223 */
14224static void quirk_ssc_force_disable(struct drm_device *dev)
14225{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014226 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014227 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014228 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014229}
14230
Carsten Emde4dca20e2012-03-15 15:56:26 +010014231/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014232 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14233 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014234 */
14235static void quirk_invert_brightness(struct drm_device *dev)
14236{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014237 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014238 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014239 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014240}
14241
Scot Doyle9c72cc62014-07-03 23:27:50 +000014242/* Some VBT's incorrectly indicate no backlight is present */
14243static void quirk_backlight_present(struct drm_device *dev)
14244{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014245 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014246 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14247 DRM_INFO("applying backlight present quirk\n");
14248}
14249
Manasi Navarec99a2592017-06-30 09:33:48 -070014250/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14251 * which is 300 ms greater than eDP spec T12 min.
14252 */
14253static void quirk_increase_t12_delay(struct drm_device *dev)
14254{
14255 struct drm_i915_private *dev_priv = to_i915(dev);
14256
14257 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14258 DRM_INFO("Applying T12 delay quirk\n");
14259}
14260
Jesse Barnesb690e962010-07-19 13:53:12 -070014261struct intel_quirk {
14262 int device;
14263 int subsystem_vendor;
14264 int subsystem_device;
14265 void (*hook)(struct drm_device *dev);
14266};
14267
Egbert Eich5f85f172012-10-14 15:46:38 +020014268/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14269struct intel_dmi_quirk {
14270 void (*hook)(struct drm_device *dev);
14271 const struct dmi_system_id (*dmi_id_list)[];
14272};
14273
14274static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14275{
14276 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14277 return 1;
14278}
14279
14280static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14281 {
14282 .dmi_id_list = &(const struct dmi_system_id[]) {
14283 {
14284 .callback = intel_dmi_reverse_brightness,
14285 .ident = "NCR Corporation",
14286 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14287 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14288 },
14289 },
14290 { } /* terminating entry */
14291 },
14292 .hook = quirk_invert_brightness,
14293 },
14294};
14295
Ben Widawskyc43b5632012-04-16 14:07:40 -070014296static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014297 /* Lenovo U160 cannot use SSC on LVDS */
14298 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014299
14300 /* Sony Vaio Y cannot use SSC on LVDS */
14301 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014302
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014303 /* Acer Aspire 5734Z must invert backlight brightness */
14304 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14305
14306 /* Acer/eMachines G725 */
14307 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14308
14309 /* Acer/eMachines e725 */
14310 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14311
14312 /* Acer/Packard Bell NCL20 */
14313 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14314
14315 /* Acer Aspire 4736Z */
14316 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014317
14318 /* Acer Aspire 5336 */
14319 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014320
14321 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14322 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014323
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014324 /* Acer C720 Chromebook (Core i3 4005U) */
14325 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14326
jens steinb2a96012014-10-28 20:25:53 +010014327 /* Apple Macbook 2,1 (Core 2 T7400) */
14328 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14329
Jani Nikula1b9448b02015-11-05 11:49:59 +020014330 /* Apple Macbook 4,1 */
14331 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14332
Scot Doyled4967d82014-07-03 23:27:52 +000014333 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14334 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014335
14336 /* HP Chromebook 14 (Celeron 2955U) */
14337 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014338
14339 /* Dell Chromebook 11 */
14340 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014341
14342 /* Dell Chromebook 11 (2015 version) */
14343 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014344
14345 /* Toshiba Satellite P50-C-18C */
14346 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014347};
14348
14349static void intel_init_quirks(struct drm_device *dev)
14350{
14351 struct pci_dev *d = dev->pdev;
14352 int i;
14353
14354 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14355 struct intel_quirk *q = &intel_quirks[i];
14356
14357 if (d->device == q->device &&
14358 (d->subsystem_vendor == q->subsystem_vendor ||
14359 q->subsystem_vendor == PCI_ANY_ID) &&
14360 (d->subsystem_device == q->subsystem_device ||
14361 q->subsystem_device == PCI_ANY_ID))
14362 q->hook(dev);
14363 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014364 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14365 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14366 intel_dmi_quirks[i].hook(dev);
14367 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014368}
14369
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014370/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014371static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014372{
David Weinehall52a05c32016-08-22 13:32:44 +030014373 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014374 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014375 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014376
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014377 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014378 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014379 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014380 sr1 = inb(VGA_SR_DATA);
14381 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014382 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014383 udelay(300);
14384
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014385 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014386 POSTING_READ(vga_reg);
14387}
14388
Daniel Vetterf8175862012-04-10 15:50:11 +020014389void intel_modeset_init_hw(struct drm_device *dev)
14390{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014391 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014392
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014393 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014394 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014395 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014396}
14397
Matt Roperd93c0372015-12-03 11:37:41 -080014398/*
14399 * Calculate what we think the watermarks should be for the state we've read
14400 * out of the hardware and then immediately program those watermarks so that
14401 * we ensure the hardware settings match our internal state.
14402 *
14403 * We can calculate what we think WM's should be by creating a duplicate of the
14404 * current state (which was constructed during hardware readout) and running it
14405 * through the atomic check code to calculate new watermark values in the
14406 * state object.
14407 */
14408static void sanitize_watermarks(struct drm_device *dev)
14409{
14410 struct drm_i915_private *dev_priv = to_i915(dev);
14411 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014412 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014413 struct drm_crtc *crtc;
14414 struct drm_crtc_state *cstate;
14415 struct drm_modeset_acquire_ctx ctx;
14416 int ret;
14417 int i;
14418
14419 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014420 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014421 return;
14422
14423 /*
14424 * We need to hold connection_mutex before calling duplicate_state so
14425 * that the connector loop is protected.
14426 */
14427 drm_modeset_acquire_init(&ctx, 0);
14428retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014429 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014430 if (ret == -EDEADLK) {
14431 drm_modeset_backoff(&ctx);
14432 goto retry;
14433 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014434 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014435 }
14436
14437 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14438 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014439 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014440
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014441 intel_state = to_intel_atomic_state(state);
14442
Matt Ropered4a6a72016-02-23 17:20:13 -080014443 /*
14444 * Hardware readout is the only time we don't want to calculate
14445 * intermediate watermarks (since we don't trust the current
14446 * watermarks).
14447 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014448 if (!HAS_GMCH_DISPLAY(dev_priv))
14449 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014450
Matt Roperd93c0372015-12-03 11:37:41 -080014451 ret = intel_atomic_check(dev, state);
14452 if (ret) {
14453 /*
14454 * If we fail here, it means that the hardware appears to be
14455 * programmed in a way that shouldn't be possible, given our
14456 * understanding of watermark requirements. This might mean a
14457 * mistake in the hardware readout code or a mistake in the
14458 * watermark calculations for a given platform. Raise a WARN
14459 * so that this is noticeable.
14460 *
14461 * If this actually happens, we'll have to just leave the
14462 * BIOS-programmed watermarks untouched and hope for the best.
14463 */
14464 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014465 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014466 }
14467
14468 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014469 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014470 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14471
Matt Ropered4a6a72016-02-23 17:20:13 -080014472 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014473 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014474
14475 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014476 }
14477
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014478put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014479 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014480fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014481 drm_modeset_drop_locks(&ctx);
14482 drm_modeset_acquire_fini(&ctx);
14483}
14484
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014485static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14486{
14487 if (IS_GEN5(dev_priv)) {
14488 u32 fdi_pll_clk =
14489 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14490
14491 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14492 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14493 dev_priv->fdi_pll_freq = 270000;
14494 } else {
14495 return;
14496 }
14497
14498 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14499}
14500
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014501int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014502{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014503 struct drm_i915_private *dev_priv = to_i915(dev);
14504 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014505 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014506 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014507
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014508 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14509
Jesse Barnes79e53942008-11-07 14:24:08 -080014510 drm_mode_config_init(dev);
14511
14512 dev->mode_config.min_width = 0;
14513 dev->mode_config.min_height = 0;
14514
Dave Airlie019d96c2011-09-29 16:20:42 +010014515 dev->mode_config.preferred_depth = 24;
14516 dev->mode_config.prefer_shadow = 1;
14517
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014518 dev->mode_config.allow_fb_modifiers = true;
14519
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014520 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014521
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014522 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014523 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014524 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014525
Jesse Barnesb690e962010-07-19 13:53:12 -070014526 intel_init_quirks(dev);
14527
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014528 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014529
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014530 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014531 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014532
Lukas Wunner69f92f62015-07-15 13:57:35 +020014533 /*
14534 * There may be no VBT; and if the BIOS enabled SSC we can
14535 * just keep using it to avoid unnecessary flicker. Whereas if the
14536 * BIOS isn't using it, don't assume it will work even if the VBT
14537 * indicates as much.
14538 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014539 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014540 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14541 DREF_SSC1_ENABLE);
14542
14543 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14544 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14545 bios_lvds_use_ssc ? "en" : "dis",
14546 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14547 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14548 }
14549 }
14550
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014551 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014552 dev->mode_config.max_width = 2048;
14553 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014554 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014555 dev->mode_config.max_width = 4096;
14556 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014557 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014558 dev->mode_config.max_width = 8192;
14559 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014560 }
Damien Lespiau068be562014-03-28 14:17:49 +000014561
Jani Nikula2a307c22016-11-30 17:43:04 +020014562 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14563 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014564 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014565 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014566 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14567 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14568 } else {
14569 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14570 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14571 }
14572
Matthew Auld73ebd502017-12-11 15:18:20 +000014573 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014574
Zhao Yakui28c97732009-10-09 11:39:41 +080014575 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014576 INTEL_INFO(dev_priv)->num_pipes,
14577 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014578
Damien Lespiau055e3932014-08-18 13:49:10 +010014579 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014580 int ret;
14581
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014582 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014583 if (ret) {
14584 drm_mode_config_cleanup(dev);
14585 return ret;
14586 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014587 }
14588
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014589 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014590 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014591
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014592 intel_update_czclk(dev_priv);
14593 intel_modeset_init_hw(dev);
14594
Ville Syrjäläb2045352016-05-13 23:41:27 +030014595 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014596 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014597
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014598 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014599 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014600 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014601
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014602 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014603 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014604 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014605
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014606 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014607 struct intel_initial_plane_config plane_config = {};
14608
Jesse Barnes46f297f2014-03-07 08:57:48 -080014609 if (!crtc->active)
14610 continue;
14611
Jesse Barnes46f297f2014-03-07 08:57:48 -080014612 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014613 * Note that reserving the BIOS fb up front prevents us
14614 * from stuffing other stolen allocations like the ring
14615 * on top. This prevents some ugliness at boot time, and
14616 * can even allow for smooth boot transitions if the BIOS
14617 * fb is large enough for the active pipe configuration.
14618 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014619 dev_priv->display.get_initial_plane_config(crtc,
14620 &plane_config);
14621
14622 /*
14623 * If the fb is shared between multiple heads, we'll
14624 * just get the first one.
14625 */
14626 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014627 }
Matt Roperd93c0372015-12-03 11:37:41 -080014628
14629 /*
14630 * Make sure hardware watermarks really match the state we read out.
14631 * Note that we need to do this after reconstructing the BIOS fb's
14632 * since the watermark calculation done here will use pstate->fb.
14633 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014634 if (!HAS_GMCH_DISPLAY(dev_priv))
14635 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014636
14637 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014638}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014639
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014640void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14641{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014642 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014643 /* 640x480@60Hz, ~25175 kHz */
14644 struct dpll clock = {
14645 .m1 = 18,
14646 .m2 = 7,
14647 .p1 = 13,
14648 .p2 = 4,
14649 .n = 2,
14650 };
14651 u32 dpll, fp;
14652 int i;
14653
14654 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14655
14656 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14657 pipe_name(pipe), clock.vco, clock.dot);
14658
14659 fp = i9xx_dpll_compute_fp(&clock);
14660 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14661 DPLL_VGA_MODE_DIS |
14662 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14663 PLL_P2_DIVIDE_BY_4 |
14664 PLL_REF_INPUT_DREFCLK |
14665 DPLL_VCO_ENABLE;
14666
14667 I915_WRITE(FP0(pipe), fp);
14668 I915_WRITE(FP1(pipe), fp);
14669
14670 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14671 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14672 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14673 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14674 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14675 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14676 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14677
14678 /*
14679 * Apparently we need to have VGA mode enabled prior to changing
14680 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14681 * dividers, even though the register value does change.
14682 */
14683 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14684 I915_WRITE(DPLL(pipe), dpll);
14685
14686 /* Wait for the clocks to stabilize. */
14687 POSTING_READ(DPLL(pipe));
14688 udelay(150);
14689
14690 /* The pixel multiplier can only be updated once the
14691 * DPLL is enabled and the clocks are stable.
14692 *
14693 * So write it again.
14694 */
14695 I915_WRITE(DPLL(pipe), dpll);
14696
14697 /* We do this three times for luck */
14698 for (i = 0; i < 3 ; i++) {
14699 I915_WRITE(DPLL(pipe), dpll);
14700 POSTING_READ(DPLL(pipe));
14701 udelay(150); /* wait for warmup */
14702 }
14703
14704 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14705 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014706
14707 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014708}
14709
14710void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14711{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014712 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14713
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014714 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14715 pipe_name(pipe));
14716
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014717 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14718 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14719 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14720 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14721 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014722
14723 I915_WRITE(PIPECONF(pipe), 0);
14724 POSTING_READ(PIPECONF(pipe));
14725
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014726 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014727
14728 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14729 POSTING_READ(DPLL(pipe));
14730}
14731
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014732static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014733 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014734{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014735 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014736 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14737 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014738
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014739 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14740 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14741}
Daniel Vetterfa555832012-10-10 23:14:00 +020014742
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014743static void
14744intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14745{
14746 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014747
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014748 if (INTEL_GEN(dev_priv) >= 4)
14749 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014750
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014751 for_each_intel_crtc(&dev_priv->drm, crtc) {
14752 struct intel_plane *plane =
14753 to_intel_plane(crtc->base.primary);
14754
14755 if (intel_plane_mapping_ok(crtc, plane))
14756 continue;
14757
14758 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14759 plane->base.name);
14760 intel_plane_disable_noatomic(crtc, plane);
14761 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014762}
14763
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014764static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14765{
14766 struct drm_device *dev = crtc->base.dev;
14767 struct intel_encoder *encoder;
14768
14769 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14770 return true;
14771
14772 return false;
14773}
14774
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014775static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14776{
14777 struct drm_device *dev = encoder->base.dev;
14778 struct intel_connector *connector;
14779
14780 for_each_connector_on_encoder(dev, &encoder->base, connector)
14781 return connector;
14782
14783 return NULL;
14784}
14785
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014786static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014787 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014788{
14789 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014790 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014791}
14792
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014793static void intel_sanitize_crtc(struct intel_crtc *crtc,
14794 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014795{
14796 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014797 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014798 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014799
Daniel Vetter24929352012-07-02 20:28:59 +020014800 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014801 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014802 i915_reg_t reg = PIPECONF(cpu_transcoder);
14803
14804 I915_WRITE(reg,
14805 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14806 }
Daniel Vetter24929352012-07-02 20:28:59 +020014807
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014808 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014809 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014810 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014811 struct intel_plane *plane;
14812
Daniel Vetter96256042015-02-13 21:03:42 +010014813 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014814
14815 /* Disable everything but the primary plane */
14816 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014817 const struct intel_plane_state *plane_state =
14818 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014819
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014820 if (plane_state->base.visible &&
14821 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14822 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014823 }
Daniel Vetter96256042015-02-13 21:03:42 +010014824 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014825
Daniel Vetter24929352012-07-02 20:28:59 +020014826 /* Adjust the state of the output pipe according to whether we
14827 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014828 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014829 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014830
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014831 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014832 /*
14833 * We start out with underrun reporting disabled to avoid races.
14834 * For correct bookkeeping mark this on active crtcs.
14835 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014836 * Also on gmch platforms we dont have any hardware bits to
14837 * disable the underrun reporting. Which means we need to start
14838 * out with underrun reporting disabled also on inactive pipes,
14839 * since otherwise we'll complain about the garbage we read when
14840 * e.g. coming up after runtime pm.
14841 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014842 * No protection against concurrent access is required - at
14843 * worst a fifo underrun happens which also sets this to false.
14844 */
14845 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014846 /*
14847 * We track the PCH trancoder underrun reporting state
14848 * within the crtc. With crtc for pipe A housing the underrun
14849 * reporting state for PCH transcoder A, crtc for pipe B housing
14850 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14851 * and marking underrun reporting as disabled for the non-existing
14852 * PCH transcoders B and C would prevent enabling the south
14853 * error interrupt (see cpt_can_enable_serr_int()).
14854 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014855 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014856 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014857 }
Daniel Vetter24929352012-07-02 20:28:59 +020014858}
14859
14860static void intel_sanitize_encoder(struct intel_encoder *encoder)
14861{
14862 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014863
14864 /* We need to check both for a crtc link (meaning that the
14865 * encoder is active and trying to read from a pipe) and the
14866 * pipe itself being active. */
14867 bool has_active_crtc = encoder->base.crtc &&
14868 to_intel_crtc(encoder->base.crtc)->active;
14869
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014870 connector = intel_encoder_find_connector(encoder);
14871 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014872 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14873 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014874 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014875
14876 /* Connector is active, but has no active pipe. This is
14877 * fallout from our resume register restoring. Disable
14878 * the encoder manually again. */
14879 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014880 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14881
Daniel Vetter24929352012-07-02 20:28:59 +020014882 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14883 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014884 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014885 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014886 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014887 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014888 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014889 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014890
14891 /* Inconsistent output/port/pipe state happens presumably due to
14892 * a bug in one of the get_hw_state functions. Or someplace else
14893 * in our code, like the register restore mess on resume. Clamp
14894 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014895
14896 connector->base.dpms = DRM_MODE_DPMS_OFF;
14897 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014898 }
Daniel Vetter24929352012-07-02 20:28:59 +020014899}
14900
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014901void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014902{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014903 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014904
Imre Deak04098752014-02-18 00:02:16 +020014905 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14906 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014907 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014908 }
14909}
14910
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014911void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014912{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014913 /* This function can be called both from intel_modeset_setup_hw_state or
14914 * at a very early point in our resume sequence, where the power well
14915 * structures are not yet restored. Since this function is at a very
14916 * paranoid "someone might have enabled VGA while we were not looking"
14917 * level, just check if the power well is enabled instead of trying to
14918 * follow the "don't touch the power well if we don't need it" policy
14919 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014920 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014921 return;
14922
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014923 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014924
14925 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014926}
14927
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014928/* FIXME read out full plane state for all planes */
14929static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014930{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014931 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14932 struct intel_crtc_state *crtc_state =
14933 to_intel_crtc_state(crtc->base.state);
14934 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014935
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014936 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14937 struct intel_plane_state *plane_state =
14938 to_intel_plane_state(plane->base.state);
14939 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014940
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014941 intel_set_plane_visible(crtc_state, plane_state, visible);
14942 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014943}
14944
Daniel Vetter30e984d2013-06-05 13:34:17 +020014945static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014946{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014947 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014948 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014949 struct intel_crtc *crtc;
14950 struct intel_encoder *encoder;
14951 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014952 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014953 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014954
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014955 dev_priv->active_crtcs = 0;
14956
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014957 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014958 struct intel_crtc_state *crtc_state =
14959 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014960
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014961 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014962 memset(crtc_state, 0, sizeof(*crtc_state));
14963 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014964
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014965 crtc_state->base.active = crtc_state->base.enable =
14966 dev_priv->display.get_pipe_config(crtc, crtc_state);
14967
14968 crtc->base.enabled = crtc_state->base.enable;
14969 crtc->active = crtc_state->base.active;
14970
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014971 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014972 dev_priv->active_crtcs |= 1 << crtc->pipe;
14973
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014974 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014975
Ville Syrjälä78108b72016-05-27 20:59:19 +030014976 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14977 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014978 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014979 }
14980
Daniel Vetter53589012013-06-05 13:34:16 +020014981 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14982 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14983
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014984 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014985 &pll->state.hw_state);
14986 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014987 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014988 struct intel_crtc_state *crtc_state =
14989 to_intel_crtc_state(crtc->base.state);
14990
14991 if (crtc_state->base.active &&
14992 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014993 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014994 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014995 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014996
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014997 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014998 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014999 }
15000
Damien Lespiaub2784e12014-08-05 11:29:37 +010015001 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015002 pipe = 0;
15003
15004 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015005 struct intel_crtc_state *crtc_state;
15006
Ville Syrjälä98187832016-10-31 22:37:10 +020015007 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015008 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015009
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015010 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015011 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015012 } else {
15013 encoder->base.crtc = NULL;
15014 }
15015
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015016 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015017 encoder->base.base.id, encoder->base.name,
15018 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015019 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015020 }
15021
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015022 drm_connector_list_iter_begin(dev, &conn_iter);
15023 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015024 if (connector->get_hw_state(connector)) {
15025 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015026
15027 encoder = connector->encoder;
15028 connector->base.encoder = &encoder->base;
15029
15030 if (encoder->base.crtc &&
15031 encoder->base.crtc->state->active) {
15032 /*
15033 * This has to be done during hardware readout
15034 * because anything calling .crtc_disable may
15035 * rely on the connector_mask being accurate.
15036 */
15037 encoder->base.crtc->state->connector_mask |=
15038 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015039 encoder->base.crtc->state->encoder_mask |=
15040 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015041 }
15042
Daniel Vetter24929352012-07-02 20:28:59 +020015043 } else {
15044 connector->base.dpms = DRM_MODE_DPMS_OFF;
15045 connector->base.encoder = NULL;
15046 }
15047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015048 connector->base.base.id, connector->base.name,
15049 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015050 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015051 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015052
15053 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015054 struct intel_crtc_state *crtc_state =
15055 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015056 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015057
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015058 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015059 if (crtc_state->base.active) {
15060 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15061 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015062 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15063
15064 /*
15065 * The initial mode needs to be set in order to keep
15066 * the atomic core happy. It wants a valid mode if the
15067 * crtc's enabled, so we do the above call.
15068 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015069 * But we don't set all the derived state fully, hence
15070 * set a flag to indicate that a full recalculation is
15071 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015072 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015073 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015074
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015075 intel_crtc_compute_pixel_rate(crtc_state);
15076
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015077 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015078 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015079 if (WARN_ON(min_cdclk < 0))
15080 min_cdclk = 0;
15081 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015082
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015083 drm_calc_timestamping_constants(&crtc->base,
15084 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015085 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015086 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015087
Ville Syrjäläd305e062017-08-30 21:57:03 +030015088 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015089 dev_priv->min_voltage_level[crtc->pipe] =
15090 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015091
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015092 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015093 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015094}
15095
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015096static void
15097get_encoder_power_domains(struct drm_i915_private *dev_priv)
15098{
15099 struct intel_encoder *encoder;
15100
15101 for_each_intel_encoder(&dev_priv->drm, encoder) {
15102 u64 get_domains;
15103 enum intel_display_power_domain domain;
15104
15105 if (!encoder->get_power_domains)
15106 continue;
15107
15108 get_domains = encoder->get_power_domains(encoder);
15109 for_each_power_domain(domain, get_domains)
15110 intel_display_power_get(dev_priv, domain);
15111 }
15112}
15113
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015114static void intel_early_display_was(struct drm_i915_private *dev_priv)
15115{
15116 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15117 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15118 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15119 DARBF_GATING_DIS);
15120
15121 if (IS_HASWELL(dev_priv)) {
15122 /*
15123 * WaRsPkgCStateDisplayPMReq:hsw
15124 * System hang if this isn't done before disabling all planes!
15125 */
15126 I915_WRITE(CHICKEN_PAR1_1,
15127 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15128 }
15129}
15130
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015131/* Scan out the current hw modeset state,
15132 * and sanitizes it to the current state
15133 */
15134static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015135intel_modeset_setup_hw_state(struct drm_device *dev,
15136 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015137{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015138 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015139 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015140 struct intel_crtc *crtc;
15141 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015142 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015143
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015144 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015145 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015146
15147 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015148 get_encoder_power_domains(dev_priv);
15149
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015150 intel_sanitize_plane_mapping(dev_priv);
15151
Damien Lespiaub2784e12014-08-05 11:29:37 +010015152 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015153 intel_sanitize_encoder(encoder);
15154 }
15155
Damien Lespiau055e3932014-08-18 13:49:10 +010015156 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015157 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015158
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015159 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015160 intel_dump_pipe_config(crtc, crtc->config,
15161 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015162 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015163
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015164 intel_modeset_update_connector_atomic_state(dev);
15165
Daniel Vetter35c95372013-07-17 06:55:04 +020015166 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15167 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15168
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015169 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015170 continue;
15171
15172 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15173
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015174 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015175 pll->on = false;
15176 }
15177
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015178 if (IS_G4X(dev_priv)) {
15179 g4x_wm_get_hw_state(dev);
15180 g4x_wm_sanitize(dev_priv);
15181 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015182 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015183 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015184 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015185 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015186 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015187 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015188 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015189
15190 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015191 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015192
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015193 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015194 if (WARN_ON(put_domains))
15195 modeset_put_power_domains(dev_priv, put_domains);
15196 }
15197 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015198
Imre Deak8d8c3862017-02-17 17:39:46 +020015199 intel_power_domains_verify_state(dev_priv);
15200
Paulo Zanoni010cf732016-01-19 11:35:48 -020015201 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015202}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015203
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015204void intel_display_resume(struct drm_device *dev)
15205{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015206 struct drm_i915_private *dev_priv = to_i915(dev);
15207 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15208 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015209 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015210
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015211 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015212 if (state)
15213 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015214
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015215 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015216
Maarten Lankhorst73974892016-08-05 23:28:27 +030015217 while (1) {
15218 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15219 if (ret != -EDEADLK)
15220 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015221
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015222 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015223 }
15224
Maarten Lankhorst73974892016-08-05 23:28:27 +030015225 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015226 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015227
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015228 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015229 drm_modeset_drop_locks(&ctx);
15230 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015231
Chris Wilson08536952016-10-14 13:18:18 +010015232 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015233 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015234 if (state)
15235 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015236}
15237
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015238int intel_connector_register(struct drm_connector *connector)
15239{
15240 struct intel_connector *intel_connector = to_intel_connector(connector);
15241 int ret;
15242
15243 ret = intel_backlight_device_register(intel_connector);
15244 if (ret)
15245 goto err;
15246
15247 return 0;
15248
15249err:
15250 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015251}
15252
Chris Wilsonc191eca2016-06-17 11:40:33 +010015253void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015254{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015255 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015256
Chris Wilsone63d87c2016-06-17 11:40:34 +010015257 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015258 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015259}
15260
Manasi Navare886c6b82017-10-26 14:52:00 -070015261static void intel_hpd_poll_fini(struct drm_device *dev)
15262{
15263 struct intel_connector *connector;
15264 struct drm_connector_list_iter conn_iter;
15265
Chris Wilson448aa912017-11-28 11:01:47 +000015266 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015267 drm_connector_list_iter_begin(dev, &conn_iter);
15268 for_each_intel_connector_iter(connector, &conn_iter) {
15269 if (connector->modeset_retry_work.func)
15270 cancel_work_sync(&connector->modeset_retry_work);
15271 }
15272 drm_connector_list_iter_end(&conn_iter);
15273}
15274
Jesse Barnes79e53942008-11-07 14:24:08 -080015275void intel_modeset_cleanup(struct drm_device *dev)
15276{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015277 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015278
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015279 flush_work(&dev_priv->atomic_helper.free_work);
15280 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15281
Chris Wilsondc979972016-05-10 14:10:04 +010015282 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015283
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015284 /*
15285 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015286 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015287 * experience fancy races otherwise.
15288 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015289 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015290
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015291 /*
15292 * Due to the hpd irq storm handling the hotplug work can re-arm the
15293 * poll handlers. Hence disable polling after hpd handling is shut down.
15294 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015295 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015296
Daniel Vetter4f256d82017-07-15 00:46:55 +020015297 /* poll work can call into fbdev, hence clean that up afterwards */
15298 intel_fbdev_fini(dev_priv);
15299
Jesse Barnes723bfd72010-10-07 16:01:13 -070015300 intel_unregister_dsm_handler();
15301
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015302 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015303
Chris Wilson1630fe72011-07-08 12:22:42 +010015304 /* flush any delayed tasks or pending work */
15305 flush_scheduled_work();
15306
Jesse Barnes79e53942008-11-07 14:24:08 -080015307 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015308
Chris Wilson1ee8da62016-05-12 12:43:23 +010015309 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015310
Chris Wilsondc979972016-05-10 14:10:04 +010015311 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015312
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015313 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015314
15315 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015316}
15317
Chris Wilsondf0e9242010-09-09 16:20:55 +010015318void intel_connector_attach_encoder(struct intel_connector *connector,
15319 struct intel_encoder *encoder)
15320{
15321 connector->encoder = encoder;
15322 drm_mode_connector_attach_encoder(&connector->base,
15323 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015324}
Dave Airlie28d52042009-09-21 14:33:58 +100015325
15326/*
15327 * set vga decode state - true == enable VGA decode
15328 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015329int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015330{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015331 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015332 u16 gmch_ctrl;
15333
Chris Wilson75fa0412014-02-07 18:37:02 -020015334 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15335 DRM_ERROR("failed to read control word\n");
15336 return -EIO;
15337 }
15338
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015339 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15340 return 0;
15341
Dave Airlie28d52042009-09-21 14:33:58 +100015342 if (state)
15343 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15344 else
15345 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015346
15347 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15348 DRM_ERROR("failed to write control word\n");
15349 return -EIO;
15350 }
15351
Dave Airlie28d52042009-09-21 14:33:58 +100015352 return 0;
15353}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015354
Chris Wilson98a2f412016-10-12 10:05:18 +010015355#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15356
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015357struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015358
15359 u32 power_well_driver;
15360
Chris Wilson63b66e52013-08-08 15:12:06 +020015361 int num_transcoders;
15362
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015363 struct intel_cursor_error_state {
15364 u32 control;
15365 u32 position;
15366 u32 base;
15367 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015368 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015369
15370 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015371 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015372 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015373 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015374 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015375
15376 struct intel_plane_error_state {
15377 u32 control;
15378 u32 stride;
15379 u32 size;
15380 u32 pos;
15381 u32 addr;
15382 u32 surface;
15383 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015384 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015385
15386 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015387 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015388 enum transcoder cpu_transcoder;
15389
15390 u32 conf;
15391
15392 u32 htotal;
15393 u32 hblank;
15394 u32 hsync;
15395 u32 vtotal;
15396 u32 vblank;
15397 u32 vsync;
15398 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015399};
15400
15401struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015402intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015403{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015404 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015405 int transcoders[] = {
15406 TRANSCODER_A,
15407 TRANSCODER_B,
15408 TRANSCODER_C,
15409 TRANSCODER_EDP,
15410 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015411 int i;
15412
Chris Wilsonc0336662016-05-06 15:40:21 +010015413 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015414 return NULL;
15415
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015416 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015417 if (error == NULL)
15418 return NULL;
15419
Chris Wilsonc0336662016-05-06 15:40:21 +010015420 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015421 error->power_well_driver =
15422 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015423
Damien Lespiau055e3932014-08-18 13:49:10 +010015424 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015425 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015426 __intel_display_power_is_enabled(dev_priv,
15427 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015428 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015429 continue;
15430
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015431 error->cursor[i].control = I915_READ(CURCNTR(i));
15432 error->cursor[i].position = I915_READ(CURPOS(i));
15433 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015434
15435 error->plane[i].control = I915_READ(DSPCNTR(i));
15436 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015437 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015438 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015439 error->plane[i].pos = I915_READ(DSPPOS(i));
15440 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015441 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015442 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015443 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015444 error->plane[i].surface = I915_READ(DSPSURF(i));
15445 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15446 }
15447
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015448 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015449
Chris Wilsonc0336662016-05-06 15:40:21 +010015450 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015451 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015452 }
15453
Jani Nikula4d1de972016-03-18 17:05:42 +020015454 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015455 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015456 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015457 error->num_transcoders++; /* Account for eDP. */
15458
15459 for (i = 0; i < error->num_transcoders; i++) {
15460 enum transcoder cpu_transcoder = transcoders[i];
15461
Imre Deakddf9c532013-11-27 22:02:02 +020015462 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015463 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015464 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015465 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015466 continue;
15467
Chris Wilson63b66e52013-08-08 15:12:06 +020015468 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15469
15470 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15471 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15472 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15473 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15474 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15475 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15476 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015477 }
15478
15479 return error;
15480}
15481
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015482#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15483
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015484void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015485intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015486 struct intel_display_error_state *error)
15487{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015488 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015489 int i;
15490
Chris Wilson63b66e52013-08-08 15:12:06 +020015491 if (!error)
15492 return;
15493
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015494 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015495 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015496 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015497 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015498 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015499 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015500 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015501 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015502 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015503 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015504
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015505 err_printf(m, "Plane [%d]:\n", i);
15506 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15507 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015508 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015509 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15510 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015511 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015512 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015513 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015514 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015515 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15516 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015517 }
15518
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015519 err_printf(m, "Cursor [%d]:\n", i);
15520 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15521 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15522 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015523 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015524
15525 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015526 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015527 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015528 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015529 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015530 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15531 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15532 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15533 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15534 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15535 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15536 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15537 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015538}
Chris Wilson98a2f412016-10-12 10:05:18 +010015539
15540#endif