blob: 6d718c0c3bebf2de53e72efea22155c092644023 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Daniel Vetterd2acd212012-10-20 20:57:43 +0200135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
Jani Nikula79e50a42015-08-26 10:58:20 +0300145/* hrawclock is 1/4 the FSB frequency */
146int intel_hrawclk(struct drm_device *dev)
147{
148 struct drm_i915_private *dev_priv = dev->dev_private;
149 uint32_t clkcfg;
150
151 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
152 if (IS_VALLEYVIEW(dev))
153 return 200;
154
155 clkcfg = I915_READ(CLKCFG);
156 switch (clkcfg & CLKCFG_FSB_MASK) {
157 case CLKCFG_FSB_400:
158 return 100;
159 case CLKCFG_FSB_533:
160 return 133;
161 case CLKCFG_FSB_667:
162 return 166;
163 case CLKCFG_FSB_800:
164 return 200;
165 case CLKCFG_FSB_1067:
166 return 266;
167 case CLKCFG_FSB_1333:
168 return 333;
169 /* these two are just a guess; one of them might be right */
170 case CLKCFG_FSB_1600:
171 case CLKCFG_FSB_1600_ALT:
172 return 400;
173 default:
174 return 133;
175 }
176}
177
Chris Wilson021357a2010-09-07 20:54:59 +0100178static inline u32 /* units of 100MHz */
179intel_fdi_link_freq(struct drm_device *dev)
180{
Chris Wilson8b99e682010-10-13 09:59:17 +0100181 if (IS_GEN5(dev)) {
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
184 } else
185 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100186}
187
Daniel Vetter5d536e22013-07-06 12:52:06 +0200188static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200190 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200191 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .m = { .min = 96, .max = 140 },
193 .m1 = { .min = 18, .max = 26 },
194 .m2 = { .min = 6, .max = 16 },
195 .p = { .min = 4, .max = 128 },
196 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 165000,
198 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
Daniel Vetter5d536e22013-07-06 12:52:06 +0200201static const intel_limit_t intel_limits_i8xx_dvo = {
202 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200203 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200204 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200205 .m = { .min = 96, .max = 140 },
206 .m1 = { .min = 18, .max = 26 },
207 .m2 = { .min = 6, .max = 16 },
208 .p = { .min = 4, .max = 128 },
209 .p1 = { .min = 2, .max = 33 },
210 .p2 = { .dot_limit = 165000,
211 .p2_slow = 4, .p2_fast = 4 },
212};
213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200216 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200217 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .m = { .min = 96, .max = 140 },
219 .m1 = { .min = 18, .max = 26 },
220 .m2 = { .min = 6, .max = 16 },
221 .p = { .min = 4, .max = 128 },
222 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .p2 = { .dot_limit = 165000,
224 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
Eric Anholt273e27c2011-03-30 13:01:10 -0700226
Keith Packarde4b36692009-06-05 19:22:17 -0700227static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400228 .dot = { .min = 20000, .max = 400000 },
229 .vco = { .min = 1400000, .max = 2800000 },
230 .n = { .min = 1, .max = 6 },
231 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100232 .m1 = { .min = 8, .max = 18 },
233 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700236 .p2 = { .dot_limit = 200000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .dot = { .min = 20000, .max = 400000 },
242 .vco = { .min = 1400000, .max = 2800000 },
243 .n = { .min = 1, .max = 6 },
244 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100245 .m1 = { .min = 8, .max = 18 },
246 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .p = { .min = 7, .max = 98 },
248 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 .p2 = { .dot_limit = 112000,
250 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Eric Anholt273e27c2011-03-30 13:01:10 -0700253
Keith Packarde4b36692009-06-05 19:22:17 -0700254static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 25000, .max = 270000 },
256 .vco = { .min = 1750000, .max = 3500000},
257 .n = { .min = 1, .max = 4 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 10, .max = 30 },
262 .p1 = { .min = 1, .max = 3},
263 .p2 = { .dot_limit = 270000,
264 .p2_slow = 10,
265 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
269static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 22000, .max = 400000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 16, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8},
278 .p2 = { .dot_limit = 165000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
282static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 20000, .max = 115000 },
284 .vco = { .min = 1750000, .max = 3500000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 104, .max = 138 },
287 .m1 = { .min = 17, .max = 23 },
288 .m2 = { .min = 5, .max = 11 },
289 .p = { .min = 28, .max = 112 },
290 .p1 = { .min = 2, .max = 8 },
291 .p2 = { .dot_limit = 0,
292 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800293 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
296static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 80000, .max = 224000 },
298 .vco = { .min = 1750000, .max = 3500000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 104, .max = 138 },
301 .m1 = { .min = 17, .max = 23 },
302 .m2 = { .min = 5, .max = 11 },
303 .p = { .min = 14, .max = 42 },
304 .p1 = { .min = 2, .max = 6 },
305 .p2 = { .dot_limit = 0,
306 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800307 },
Keith Packarde4b36692009-06-05 19:22:17 -0700308};
309
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500310static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 .dot = { .min = 20000, .max = 400000},
312 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700313 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400314 .n = { .min = 3, .max = 6 },
315 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400317 .m1 = { .min = 0, .max = 0 },
318 .m2 = { .min = 0, .max = 254 },
319 .p = { .min = 5, .max = 80 },
320 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .p2 = { .dot_limit = 200000,
322 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500325static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000 },
327 .vco = { .min = 1700000, .max = 3500000 },
328 .n = { .min = 3, .max = 6 },
329 .m = { .min = 2, .max = 256 },
330 .m1 = { .min = 0, .max = 0 },
331 .m2 = { .min = 0, .max = 254 },
332 .p = { .min = 7, .max = 112 },
333 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 112000,
335 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700336};
337
Eric Anholt273e27c2011-03-30 13:01:10 -0700338/* Ironlake / Sandybridge
339 *
340 * We calculate clock using (register_value + 2) for N/M1/M2, so here
341 * the range value for them is (actual_value - 2).
342 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 5 },
347 .m = { .min = 79, .max = 127 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8 },
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 118 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367};
368
369static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .dot = { .min = 25000, .max = 350000 },
371 .vco = { .min = 1760000, .max = 3510000 },
372 .n = { .min = 1, .max = 3 },
373 .m = { .min = 79, .max = 127 },
374 .m1 = { .min = 12, .max = 22 },
375 .m2 = { .min = 5, .max = 9 },
376 .p = { .min = 14, .max = 56 },
377 .p1 = { .min = 2, .max = 8 },
378 .p2 = { .dot_limit = 225000,
379 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380};
381
Eric Anholt273e27c2011-03-30 13:01:10 -0700382/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 2 },
387 .m = { .min = 79, .max = 126 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394};
395
396static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 126 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400404 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800407};
408
Ville Syrjälädc730512013-09-24 21:26:30 +0300409static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300410 /*
411 * These are the data rate limits (measured in fast clocks)
412 * since those are the strictest limits we have. The fast
413 * clock and actual rate limits are more relaxed, so checking
414 * them would make no difference.
415 */
416 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200417 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700418 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419 .m1 = { .min = 2, .max = 3 },
420 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300421 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300422 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700423};
424
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300425static const intel_limit_t intel_limits_chv = {
426 /*
427 * These are the data rate limits (measured in fast clocks)
428 * since those are the strictest limits we have. The fast
429 * clock and actual rate limits are more relaxed, so checking
430 * them would make no difference.
431 */
432 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200433 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 .n = { .min = 1, .max = 1 },
435 .m1 = { .min = 2, .max = 2 },
436 .m2 = { .min = 24 << 22, .max = 175 << 22 },
437 .p1 = { .min = 2, .max = 4 },
438 .p2 = { .p2_slow = 1, .p2_fast = 14 },
439};
440
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200441static const intel_limit_t intel_limits_bxt = {
442 /* FIXME: find real dot limits */
443 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530444 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200445 .n = { .min = 1, .max = 1 },
446 .m1 = { .min = 2, .max = 2 },
447 /* FIXME: find real m2 limits */
448 .m2 = { .min = 2 << 22, .max = 255 << 22 },
449 .p1 = { .min = 2, .max = 4 },
450 .p2 = { .p2_slow = 1, .p2_fast = 20 },
451};
452
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200453static bool
454needs_modeset(struct drm_crtc_state *state)
455{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200456 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200457}
458
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300459/**
460 * Returns whether any output on the specified pipe is of the specified type
461 */
Damien Lespiau40935612014-10-29 11:16:59 +0000462bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300463{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300464 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300465 struct intel_encoder *encoder;
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300468 if (encoder->type == type)
469 return true;
470
471 return false;
472}
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474/**
475 * Returns whether any output on the specified pipe will have the specified
476 * type after a staged modeset is complete, i.e., the same as
477 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
478 * encoder->crtc.
479 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
481 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300484 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200486 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200487 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200488
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300489 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200490 if (connector_state->crtc != crtc_state->base.crtc)
491 continue;
492
493 num_connectors++;
494
495 encoder = to_intel_encoder(connector_state->best_encoder);
496 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200497 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200498 }
499
500 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200501
502 return false;
503}
504
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200505static const intel_limit_t *
506intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800507{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800509 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000513 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800514 limit = &intel_limits_ironlake_dual_lvds_100m;
515 else
516 limit = &intel_limits_ironlake_dual_lvds;
517 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000518 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519 limit = &intel_limits_ironlake_single_lvds_100m;
520 else
521 limit = &intel_limits_ironlake_single_lvds;
522 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200523 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525
526 return limit;
527}
528
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static const intel_limit_t *
530intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800533 const intel_limit_t *limit;
534
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100536 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700537 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800538 else
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
541 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700542 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700544 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800545 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700546 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800547
548 return limit;
549}
550
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static const intel_limit_t *
552intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 const intel_limit_t *limit;
556
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200557 if (IS_BROXTON(dev))
558 limit = &intel_limits_bxt;
559 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800561 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200562 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800566 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300568 } else if (IS_CHERRYVIEW(dev)) {
569 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700570 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300571 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100572 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100574 limit = &intel_limits_i9xx_lvds;
575 else
576 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700579 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700581 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200582 else
583 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 }
585 return limit;
586}
587
Imre Deakdccbea32015-06-22 23:35:51 +0300588/*
589 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
590 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
591 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
592 * The helpers' return value is the rate of the clock that is fed to the
593 * display engine's pipe which can be the above fast dot clock rate or a
594 * divided-down version of it.
595 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500596/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300597static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
Shaohua Li21778322009-02-23 15:19:16 +0800599 clock->m = clock->m2 + 2;
600 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200601 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300602 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300603 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
604 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300605
606 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800607}
608
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200609static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
610{
611 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
612}
613
Imre Deakdccbea32015-06-22 23:35:51 +0300614static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800615{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200616 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200618 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624}
625
Imre Deakdccbea32015-06-22 23:35:51 +0300626static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300632 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300634
635 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300636}
637
Imre Deakdccbea32015-06-22 23:35:51 +0300638int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300639{
640 clock->m = clock->m1 * clock->m2;
641 clock->p = clock->p1 * clock->p2;
642 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300643 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300644 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
645 clock->n << 22);
646 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300647
648 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300649}
650
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800651#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800652/**
653 * Returns whether the given set of divisors are valid for a given refclk with
654 * the given connectors.
655 */
656
Chris Wilson1b894b52010-12-14 20:04:54 +0000657static bool intel_PLL_is_valid(struct drm_device *dev,
658 const intel_limit_t *limit,
659 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800660{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300661 if (clock->n < limit->n.min || limit->n.max < clock->n)
662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300669
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200670 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300671 if (clock->m1 <= clock->m2)
672 INTELPllInvalid("m1 <= m2\n");
673
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200674 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300675 if (clock->p < limit->p.min || limit->p.max < clock->p)
676 INTELPllInvalid("p out of range\n");
677 if (clock->m < limit->m.min || limit->m.max < clock->m)
678 INTELPllInvalid("m out of range\n");
679 }
680
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400682 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
684 * connector, etc., rather than just a single range.
685 */
686 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
689 return true;
690}
691
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300692static int
693i9xx_select_p2_div(const intel_limit_t *limit,
694 const struct intel_crtc_state *crtc_state,
695 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800696{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200699 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100701 * For LVDS just rely on its current settings for dual-channel.
702 * We haven't figured out how to reliably set up different
703 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100705 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300706 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 } else {
710 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300711 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300713 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300715}
716
717static bool
718i9xx_find_best_dpll(const intel_limit_t *limit,
719 struct intel_crtc_state *crtc_state,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
722{
723 struct drm_device *dev = crtc_state->base.crtc->dev;
724 intel_clock_t clock;
725 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300729 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
730
Zhao Yakui42158662009-11-20 11:24:18 +0800731 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
732 clock.m1++) {
733 for (clock.m2 = limit->m2.min;
734 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200735 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800736 break;
737 for (clock.n = limit->n.min;
738 clock.n <= limit->n.max; clock.n++) {
739 for (clock.p1 = limit->p1.min;
740 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 int this_err;
742
Imre Deakdccbea32015-06-22 23:35:51 +0300743 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000744 if (!intel_PLL_is_valid(dev, limit,
745 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800747 if (match_clock &&
748 clock.p != match_clock->p)
749 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
751 this_err = abs(clock.dot - target);
752 if (this_err < err) {
753 *best_clock = clock;
754 err = this_err;
755 }
756 }
757 }
758 }
759 }
760
761 return (err != target);
762}
763
Ma Lingd4906092009-03-18 20:13:27 +0800764static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200765pnv_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200769{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200771 intel_clock_t clock;
772 int err = target;
773
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200774 memset(best_clock, 0, sizeof(*best_clock));
775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200782 for (clock.n = limit->n.min;
783 clock.n <= limit->n.max; clock.n++) {
784 for (clock.p1 = limit->p1.min;
785 clock.p1 <= limit->p1.max; clock.p1++) {
786 int this_err;
787
Imre Deakdccbea32015-06-22 23:35:51 +0300788 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
791 continue;
792 if (match_clock &&
793 clock.p != match_clock->p)
794 continue;
795
796 this_err = abs(clock.dot - target);
797 if (this_err < err) {
798 *best_clock = clock;
799 err = this_err;
800 }
801 }
802 }
803 }
804 }
805
806 return (err != target);
807}
808
Ma Lingd4906092009-03-18 20:13:27 +0800809static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200810g4x_find_best_dpll(const intel_limit_t *limit,
811 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200812 int target, int refclk, intel_clock_t *match_clock,
813 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800814{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300815 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800816 intel_clock_t clock;
817 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300818 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400819 /* approximately equals target * 0.00585 */
820 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800821
822 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823
824 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
825
Ma Lingd4906092009-03-18 20:13:27 +0800826 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200827 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800828 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200829 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800830 for (clock.m1 = limit->m1.max;
831 clock.m1 >= limit->m1.min; clock.m1--) {
832 for (clock.m2 = limit->m2.max;
833 clock.m2 >= limit->m2.min; clock.m2--) {
834 for (clock.p1 = limit->p1.max;
835 clock.p1 >= limit->p1.min; clock.p1--) {
836 int this_err;
837
Imre Deakdccbea32015-06-22 23:35:51 +0300838 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000839 if (!intel_PLL_is_valid(dev, limit,
840 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800841 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000842
843 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800844 if (this_err < err_most) {
845 *best_clock = clock;
846 err_most = this_err;
847 max_n = clock.n;
848 found = true;
849 }
850 }
851 }
852 }
853 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800854 return found;
855}
Ma Lingd4906092009-03-18 20:13:27 +0800856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857/*
858 * Check if the calculated PLL configuration is more optimal compared to the
859 * best configuration and error found so far. Return the calculated error.
860 */
861static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
862 const intel_clock_t *calculated_clock,
863 const intel_clock_t *best_clock,
864 unsigned int best_error_ppm,
865 unsigned int *error_ppm)
866{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200867 /*
868 * For CHV ignore the error and consider only the P value.
869 * Prefer a bigger P value based on HW requirements.
870 */
871 if (IS_CHERRYVIEW(dev)) {
872 *error_ppm = 0;
873
874 return calculated_clock->p > best_clock->p;
875 }
876
Imre Deak24be4e42015-03-17 11:40:04 +0200877 if (WARN_ON_ONCE(!target_freq))
878 return false;
879
Imre Deakd5dd62b2015-03-17 11:40:03 +0200880 *error_ppm = div_u64(1000000ULL *
881 abs(target_freq - calculated_clock->dot),
882 target_freq);
883 /*
884 * Prefer a better P value over a better (smaller) error if the error
885 * is small. Ensure this preference for future configurations too by
886 * setting the error to 0.
887 */
888 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
889 *error_ppm = 0;
890
891 return true;
892 }
893
894 return *error_ppm + 10 < best_error_ppm;
895}
896
Zhenyu Wang2c072452009-06-05 15:38:42 +0800897static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200898vlv_find_best_dpll(const intel_limit_t *limit,
899 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200900 int target, int refclk, intel_clock_t *match_clock,
901 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200903 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300904 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300905 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300907 /* min update 19.2 MHz */
908 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300909 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 target *= 5; /* fast clock */
912
913 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
915 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300916 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300917 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300918 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300919 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300920 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300922 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200923 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300924
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300925 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
926 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300927
Imre Deakdccbea32015-06-22 23:35:51 +0300928 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300929
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300930 if (!intel_PLL_is_valid(dev, limit,
931 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300932 continue;
933
Imre Deakd5dd62b2015-03-17 11:40:03 +0200934 if (!vlv_PLL_is_optimal(dev, target,
935 &clock,
936 best_clock,
937 bestppm, &ppm))
938 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300939
Imre Deakd5dd62b2015-03-17 11:40:03 +0200940 *best_clock = clock;
941 bestppm = ppm;
942 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700943 }
944 }
945 }
946 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700947
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300948 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952chv_find_best_dpll(const intel_limit_t *limit,
953 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954 int target, int refclk, intel_clock_t *match_clock,
955 intel_clock_t *best_clock)
956{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200957 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300958 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200959 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 intel_clock_t clock;
961 uint64_t m2;
962 int found = false;
963
964 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200965 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300966
967 /*
968 * Based on hardware doc, the n always set to 1, and m1 always
969 * set to 2. If requires to support 200Mhz refclk, we need to
970 * revisit this because n may not 1 anymore.
971 */
972 clock.n = 1, clock.m1 = 2;
973 target *= 5; /* fast clock */
974
975 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
976 for (clock.p2 = limit->p2.p2_fast;
977 clock.p2 >= limit->p2.p2_slow;
978 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200979 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980
981 clock.p = clock.p1 * clock.p2;
982
983 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
984 clock.n) << 22, refclk * clock.m1);
985
986 if (m2 > INT_MAX/clock.m1)
987 continue;
988
989 clock.m2 = m2;
990
Imre Deakdccbea32015-06-22 23:35:51 +0300991 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992
993 if (!intel_PLL_is_valid(dev, limit, &clock))
994 continue;
995
Imre Deak9ca3ba02015-03-17 11:40:05 +0200996 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
997 best_error_ppm, &error_ppm))
998 continue;
999
1000 *best_clock = clock;
1001 best_error_ppm = error_ppm;
1002 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 }
1004 }
1005
1006 return found;
1007}
1008
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1010 intel_clock_t *best_clock)
1011{
1012 int refclk = i9xx_get_refclk(crtc_state, 0);
1013
1014 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1015 target_clock, refclk, NULL, best_clock);
1016}
1017
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018bool intel_crtc_active(struct drm_crtc *crtc)
1019{
1020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1021
1022 /* Be paranoid as we can arrive here with only partial
1023 * state retrieved from the hardware during setup.
1024 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001025 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * as Haswell has gained clock readout/fastboot support.
1027 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001028 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001029 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001030 *
1031 * FIXME: The intel_crtc->active here should be switched to
1032 * crtc->state->active once we have proper CRTC states wired up
1033 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001035 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001036 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001037}
1038
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1040 enum pipe pipe)
1041{
1042 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001045 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001046}
1047
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1049{
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 u32 reg = PIPEDSL(pipe);
1052 u32 line1, line2;
1053 u32 line_mask;
1054
1055 if (IS_GEN2(dev))
1056 line_mask = DSL_LINEMASK_GEN2;
1057 else
1058 line_mask = DSL_LINEMASK_GEN3;
1059
1060 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001061 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001062 line2 = I915_READ(reg) & line_mask;
1063
1064 return line1 == line2;
1065}
1066
Keith Packardab7ad7f2010-10-03 00:33:06 -07001067/*
1068 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001069 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 *
1071 * After disabling a pipe, we can't wait for vblank in the usual way,
1072 * spinning on the vblank interrupt status bit, since we won't actually
1073 * see an interrupt when the pipe is disabled.
1074 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001075 * On Gen4 and above:
1076 * wait for the pipe register state bit to turn off
1077 *
1078 * Otherwise:
1079 * wait for the display line value to settle (it usually
1080 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001081 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001083static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001084{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001085 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001087 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001088 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001091 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001092
Keith Packardab7ad7f2010-10-03 00:33:06 -07001093 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001094 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1095 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001096 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001098 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001100 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104static const char *state_string(bool enabled)
1105{
1106 return enabled ? "on" : "off";
1107}
1108
1109/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001110void assert_pll(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112{
1113 int reg;
1114 u32 val;
1115 bool cur_state;
1116
1117 reg = DPLL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001120 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 "PLL state assertion failure (expected %s, current %s)\n",
1122 state_string(state), state_string(cur_state));
1123}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124
Jani Nikula23538ef2013-08-27 15:12:22 +03001125/* XXX: the dsi pll is shared between MIPI DSI ports */
1126static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1127{
1128 u32 val;
1129 bool cur_state;
1130
Ville Syrjäläa5805162015-05-26 20:42:30 +03001131 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001132 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001133 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001134
1135 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001136 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 "DSI PLL state assertion failure (expected %s, current %s)\n",
1138 state_string(state), state_string(cur_state));
1139}
1140#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1141#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001144intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
Daniel Vettere2b78262013-06-07 23:10:03 +02001146 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001148 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001149 return NULL;
1150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001152}
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001155void assert_shared_dpll(struct drm_i915_private *dev_priv,
1156 struct intel_shared_dpll *pll,
1157 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001160 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001161
Chris Wilson92b27b02012-05-20 18:10:50 +01001162 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001163 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001164 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001165
Daniel Vetter53589012013-06-05 13:34:16 +02001166 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001168 "%s assertion failure (expected %s, current %s)\n",
1169 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001170}
Jesse Barnes040484a2011-01-03 12:14:26 -08001171
1172static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1173 enum pipe pipe, bool state)
1174{
1175 int reg;
1176 u32 val;
1177 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1179 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001181 if (HAS_DDI(dev_priv->dev)) {
1182 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001184 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001185 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001186 } else {
1187 reg = FDI_TX_CTL(pipe);
1188 val = I915_READ(reg);
1189 cur_state = !!(val & FDI_TX_ENABLE);
1190 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 "FDI TX state assertion failure (expected %s, current %s)\n",
1193 state_string(state), state_string(cur_state));
1194}
1195#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1196#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1197
1198static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 int reg;
1202 u32 val;
1203 bool cur_state;
1204
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001205 reg = FDI_RX_CTL(pipe);
1206 val = I915_READ(reg);
1207 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI RX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1213#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1214
1215static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe)
1217{
1218 int reg;
1219 u32 val;
1220
1221 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001222 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001223 return;
1224
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001225 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001227 return;
1228
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 reg = FDI_TX_CTL(pipe);
1230 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001231 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001232}
1233
Daniel Vetter55607e82013-06-16 21:42:39 +02001234void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236{
1237 int reg;
1238 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001239 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001240
1241 reg = FDI_RX_CTL(pipe);
1242 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001243 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001245 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1246 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001247}
1248
Daniel Vetterb680c372014-09-19 18:27:27 +02001249void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001252 struct drm_device *dev = dev_priv->dev;
1253 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 u32 val;
1255 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001256 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 if (WARN_ON(HAS_DDI(dev)))
1259 return;
1260
1261 if (HAS_PCH_SPLIT(dev)) {
1262 u32 port_sel;
1263
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1266
1267 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1268 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1269 panel_pipe = PIPE_B;
1270 /* XXX: else fix for eDP */
1271 } else if (IS_VALLEYVIEW(dev)) {
1272 /* presumably write lock depends on pipe, not port select */
1273 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1274 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275 } else {
1276 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1278 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001279 }
1280
1281 val = I915_READ(pp_reg);
1282 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001283 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 locked = false;
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289}
1290
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291static void assert_cursor(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
1293{
1294 struct drm_device *dev = dev_priv->dev;
1295 bool cur_state;
1296
Paulo Zanonid9d82082014-02-27 16:30:56 -03001297 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001298 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001299 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001300 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001301
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1304 pipe_name(pipe), state_string(state), state_string(cur_state));
1305}
1306#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1307#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1308
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001309void assert_pipe(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311{
1312 int reg;
1313 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001314 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001315 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1316 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001318 /* if we need the pipe quirk it must be always on */
1319 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1320 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001321 state = true;
1322
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001323 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001324 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001325 cur_state = false;
1326 } else {
1327 reg = PIPECONF(cpu_transcoder);
1328 val = I915_READ(reg);
1329 cur_state = !!(val & PIPECONF_ENABLE);
1330 }
1331
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001333 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335}
1336
Chris Wilson931872f2012-01-16 23:01:13 +00001337static void assert_plane(struct drm_i915_private *dev_priv,
1338 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339{
1340 int reg;
1341 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001342 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343
1344 reg = DSPCNTR(plane);
1345 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001346 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001348 "plane %c assertion failure (expected %s, current %s)\n",
1349 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350}
1351
Chris Wilson931872f2012-01-16 23:01:13 +00001352#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1353#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1354
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
1357{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001358 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001359 int reg, i;
1360 u32 val;
1361 int cur_pipe;
1362
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 /* Primary planes are fixed to pipes on gen4+ */
1364 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001365 reg = DSPCNTR(pipe);
1366 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001368 "plane %c assertion failure, should be disabled but not\n",
1369 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001370 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001371 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001372
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001374 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375 reg = DSPCNTR(i);
1376 val = I915_READ(reg);
1377 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1378 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1381 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382 }
1383}
1384
Jesse Barnes19332d72013-03-28 09:55:38 -07001385static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001388 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001389 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001390 u32 val;
1391
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001392 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001393 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001394 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001396 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1397 sprite, pipe_name(pipe));
1398 }
1399 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001400 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001402 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001404 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001405 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001406 }
1407 } else if (INTEL_INFO(dev)->gen >= 7) {
1408 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001409 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001410 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001411 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 plane_name(pipe), pipe_name(pipe));
1413 } else if (INTEL_INFO(dev)->gen >= 5) {
1414 reg = DVSCNTR(pipe);
1415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1418 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001419 }
1420}
1421
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001422static void assert_vblank_disabled(struct drm_crtc *crtc)
1423{
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001425 drm_crtc_vblank_put(crtc);
1426}
1427
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001428static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001429{
1430 u32 val;
1431 bool enabled;
1432
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001434
Jesse Barnes92f25842011-01-04 15:09:34 -08001435 val = I915_READ(PCH_DREF_CONTROL);
1436 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1437 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001439}
1440
Daniel Vetterab9412b2013-05-03 11:49:46 +02001441static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001443{
1444 int reg;
1445 u32 val;
1446 bool enabled;
1447
Daniel Vetterab9412b2013-05-03 11:49:46 +02001448 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001449 val = I915_READ(reg);
1450 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001452 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1453 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001454}
1455
Keith Packard4e634382011-08-06 10:39:45 -07001456static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001458{
1459 if ((val & DP_PORT_EN) == 0)
1460 return false;
1461
1462 if (HAS_PCH_CPT(dev_priv->dev)) {
1463 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1464 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1465 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1466 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001467 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1468 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1469 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001470 } else {
1471 if ((val & DP_PIPE_MASK) != (pipe << 30))
1472 return false;
1473 }
1474 return true;
1475}
1476
Keith Packard1519b992011-08-06 10:35:34 -07001477static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, u32 val)
1479{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001480 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001481 return false;
1482
1483 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001484 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1488 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001489 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001490 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001491 return false;
1492 }
1493 return true;
1494}
1495
1496static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
1499 if ((val & LVDS_PORT_EN) == 0)
1500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
1503 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1504 return false;
1505 } else {
1506 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1507 return false;
1508 }
1509 return true;
1510}
1511
1512static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1513 enum pipe pipe, u32 val)
1514{
1515 if ((val & ADPA_DAC_ENABLE) == 0)
1516 return false;
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
Jesse Barnes291906f2011-02-02 12:28:03 -08001527static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001528 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001529{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001530 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001531 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001532 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001533 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001534
Rob Clarke2c719b2014-12-15 13:56:32 -05001535 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001536 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001537 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001538}
1539
1540static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1541 enum pipe pipe, int reg)
1542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001545 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe)
1555{
1556 int reg;
1557 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001558
Keith Packardf0575e92011-07-25 22:12:43 -07001559 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1560 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1561 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001562
1563 reg = PCH_ADPA;
1564 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001566 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001567 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001568
1569 reg = PCH_LVDS;
1570 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001571 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001573 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
Paulo Zanonie2debe92013-02-18 19:00:27 -03001575 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1576 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1577 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001578}
1579
Ville Syrjäläd288f652014-10-28 13:20:22 +02001580static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001581 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582{
Daniel Vetter426115c2013-07-11 22:13:42 +02001583 struct drm_device *dev = crtc->base.dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001586 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001587
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001589
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001591 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1592
1593 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001594 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
1598 POSTING_READ(reg);
1599 udelay(150);
1600
1601 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1602 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1603
Ville Syrjäläd288f652014-10-28 13:20:22 +02001604 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
1607 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 POSTING_READ(reg);
1610 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612 POSTING_READ(reg);
1613 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615 POSTING_READ(reg);
1616 udelay(150); /* wait for warmup */
1617}
1618
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001620 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001621{
1622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int pipe = crtc->pipe;
1625 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 u32 tmp;
1627
1628 assert_pipe_disabled(dev_priv, crtc->pipe);
1629
1630 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Enable back the 10bit clock to display controller */
1635 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1636 tmp |= DPIO_DCLKP_EN;
1637 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1638
Ville Syrjälä54433e92015-05-26 20:42:31 +03001639 mutex_unlock(&dev_priv->sb_lock);
1640
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641 /*
1642 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1643 */
1644 udelay(1);
1645
1646 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001648
1649 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001650 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 DRM_ERROR("PLL %d failed to lock\n", pipe);
1652
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001653 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001654 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001655 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656}
1657
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001658static int intel_num_dvo_pipes(struct drm_device *dev)
1659{
1660 struct intel_crtc *crtc;
1661 int count = 0;
1662
1663 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001664 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001665 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666
1667 return count;
1668}
1669
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001671{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 struct drm_device *dev = crtc->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001675 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001676
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001677 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001678
1679 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001680 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001681
1682 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 if (IS_MOBILE(dev) && !IS_I830(dev))
1684 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 /* Enable DVO 2x clock on both PLLs if necessary */
1687 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1688 /*
1689 * It appears to be important that we don't enable this
1690 * for the current pipe before otherwise configuring the
1691 * PLL. No idea how this should be handled if multiple
1692 * DVO outputs are enabled simultaneosly.
1693 */
1694 dpll |= DPLL_DVO_2X_MODE;
1695 I915_WRITE(DPLL(!crtc->pipe),
1696 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1697 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698
1699 /* Wait for the clocks to stabilize. */
1700 POSTING_READ(reg);
1701 udelay(150);
1702
1703 if (INTEL_INFO(dev)->gen >= 4) {
1704 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001705 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706 } else {
1707 /* The pixel multiplier can only be updated once the
1708 * DPLL is enabled and the clocks are stable.
1709 *
1710 * So write it again.
1711 */
1712 I915_WRITE(reg, dpll);
1713 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720 POSTING_READ(reg);
1721 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 POSTING_READ(reg);
1724 udelay(150); /* wait for warmup */
1725}
1726
1727/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001728 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 * @dev_priv: i915 private structure
1730 * @pipe: pipe PLL to disable
1731 *
1732 * Disable the PLL for @pipe, making sure the pipe is off first.
1733 *
1734 * Note! This is for pre-ILK only.
1735 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001736static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 struct drm_device *dev = crtc->base.dev;
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 enum pipe pipe = crtc->pipe;
1741
1742 /* Disable DVO 2x clock on both PLLs if necessary */
1743 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001744 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001745 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001746 I915_WRITE(DPLL(PIPE_B),
1747 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1748 I915_WRITE(DPLL(PIPE_A),
1749 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1750 }
1751
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001752 /* Don't disable pipe or pipe PLLs if needed */
1753 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1754 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 return;
1756
1757 /* Make sure the pipe isn't still relying on us */
1758 assert_pipe_disabled(dev_priv, pipe);
1759
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762}
1763
Jesse Barnesf6071162013-10-01 10:41:38 -07001764static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1765{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001766 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001767
1768 /* Make sure the pipe isn't still relying on us */
1769 assert_pipe_disabled(dev_priv, pipe);
1770
Imre Deake5cbfbf2014-01-09 17:08:16 +02001771 /*
1772 * Leave integrated clock source and reference clock enabled for pipe B.
1773 * The latter is needed for VGA hotplug / manual detection.
1774 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001775 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001776 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001777 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780
1781}
1782
1783static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1784{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001786 u32 val;
1787
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001790
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001791 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001792 val = DPLL_SSC_REF_CLK_CHV |
1793 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001794 if (pipe != PIPE_A)
1795 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1796 I915_WRITE(DPLL(pipe), val);
1797 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001798
Ville Syrjäläa5805162015-05-26 20:42:30 +03001799 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001800
1801 /* Disable 10bit clock to display controller */
1802 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1803 val &= ~DPIO_DCLKP_EN;
1804 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1805
Ville Syrjäläa5805162015-05-26 20:42:30 +03001806 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001807}
1808
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001810 struct intel_digital_port *dport,
1811 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812{
1813 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001815
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001816 switch (dport->port) {
1817 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001820 break;
1821 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001823 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001824 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001825 break;
1826 case PORT_D:
1827 port_mask = DPLL_PORTD_READY_MASK;
1828 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829 break;
1830 default:
1831 BUG();
1832 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001833
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001834 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1835 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1836 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001837}
1838
Daniel Vetterb14b1052014-04-24 23:55:13 +02001839static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1840{
1841 struct drm_device *dev = crtc->base.dev;
1842 struct drm_i915_private *dev_priv = dev->dev_private;
1843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1844
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001845 if (WARN_ON(pll == NULL))
1846 return;
1847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001848 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001849 if (pll->active == 0) {
1850 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1851 WARN_ON(pll->on);
1852 assert_shared_dpll_disabled(dev_priv, pll);
1853
1854 pll->mode_set(dev_priv, pll);
1855 }
1856}
1857
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001858/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001859 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001860 * @dev_priv: i915 private structure
1861 * @pipe: pipe PLL to enable
1862 *
1863 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1864 * drives the transcoder clock.
1865 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001866static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001867{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001868 struct drm_device *dev = crtc->base.dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001871
Daniel Vetter87a875b2013-06-05 13:34:19 +02001872 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001873 return;
1874
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001875 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001876 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Damien Lespiau74dd6922014-07-29 18:06:17 +01001878 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001879 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001880 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001881
Daniel Vettercdbd2312013-06-05 13:34:03 +02001882 if (pll->active++) {
1883 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001884 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001885 return;
1886 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001887 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001888
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001889 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001892 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001893 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001894}
1895
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001896static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001897{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001898 struct drm_device *dev = crtc->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001901
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001903 if (INTEL_INFO(dev)->gen < 5)
1904 return;
1905
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001906 if (pll == NULL)
1907 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001909 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001910 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Daniel Vetter46edb022013-06-05 13:34:12 +02001912 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1913 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001915
Chris Wilson48da64a2012-05-13 20:16:12 +01001916 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001917 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
1919 }
1920
Daniel Vettere9d69442013-06-05 13:34:15 +02001921 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001922 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Daniel Vetter46edb022013-06-05 13:34:12 +02001926 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001927 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001929
1930 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001931}
1932
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001933static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001935{
Daniel Vetter23670b322012-11-01 09:15:30 +01001936 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001937 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001939 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001940
1941 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001942 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001943
1944 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001945 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001946 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI must be feeding us bits for PCH ports */
1949 assert_fdi_tx_enabled(dev_priv, pipe);
1950 assert_fdi_rx_enabled(dev_priv, pipe);
1951
Daniel Vetter23670b322012-11-01 09:15:30 +01001952 if (HAS_PCH_CPT(dev)) {
1953 /* Workaround: Set the timing override bit before enabling the
1954 * pch transcoder. */
1955 reg = TRANS_CHICKEN2(pipe);
1956 val = I915_READ(reg);
1957 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1958 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001959 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001960
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001962 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001963 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001964
1965 if (HAS_PCH_IBX(dev_priv->dev)) {
1966 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001967 * Make the BPC in transcoder be consistent with
1968 * that in pipeconf reg. For HDMI we must use 8bpc
1969 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001970 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001971 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001972 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1973 val |= PIPECONF_8BPC;
1974 else
1975 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001976 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001977
1978 val &= ~TRANS_INTERLACE_MASK;
1979 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001980 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001981 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001982 val |= TRANS_LEGACY_INTERLACED_ILK;
1983 else
1984 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001985 else
1986 val |= TRANS_PROGRESSIVE;
1987
Jesse Barnes040484a2011-01-03 12:14:26 -08001988 I915_WRITE(reg, val | TRANS_ENABLE);
1989 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001990 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991}
1992
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001993static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001994 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001995{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997
1998 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001999 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002001 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002002 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002003 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002004
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005 /* Workaround: set timing override bit. */
2006 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002007 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002008 I915_WRITE(_TRANSA_CHICKEN2, val);
2009
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002010 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002012
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002013 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2014 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002015 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016 else
2017 val |= TRANS_PROGRESSIVE;
2018
Daniel Vetterab9412b2013-05-03 11:49:46 +02002019 I915_WRITE(LPT_TRANSCONF, val);
2020 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022}
2023
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002024static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2025 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002026{
Daniel Vetter23670b322012-11-01 09:15:30 +01002027 struct drm_device *dev = dev_priv->dev;
2028 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002029
2030 /* FDI relies on the transcoder */
2031 assert_fdi_tx_disabled(dev_priv, pipe);
2032 assert_fdi_rx_disabled(dev_priv, pipe);
2033
Jesse Barnes291906f2011-02-02 12:28:03 -08002034 /* Ports must be off as well */
2035 assert_pch_ports_disabled(dev_priv, pipe);
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 val = I915_READ(reg);
2039 val &= ~TRANS_ENABLE;
2040 I915_WRITE(reg, val);
2041 /* wait for PCH transcoder off, transcoder state */
2042 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002043 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002044
2045 if (!HAS_PCH_IBX(dev)) {
2046 /* Workaround: Clear the timing override chicken bit again. */
2047 reg = TRANS_CHICKEN2(pipe);
2048 val = I915_READ(reg);
2049 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2050 I915_WRITE(reg, val);
2051 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002052}
2053
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002054static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002055{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 u32 val;
2057
Daniel Vetterab9412b2013-05-03 11:49:46 +02002058 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002059 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002060 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002061 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002063 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002064
2065 /* Workaround: clear timing override bit. */
2066 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002068 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002073 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002075 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002078static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079{
Paulo Zanoni03722642014-01-17 13:51:09 -02002080 struct drm_device *dev = crtc->base.dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002083 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2084 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002085 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 int reg;
2087 u32 val;
2088
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002089 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2090
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002091 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002092 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002093 assert_sprites_disabled(dev_priv, pipe);
2094
Paulo Zanoni681e5812012-12-06 11:12:38 -02002095 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002096 pch_transcoder = TRANSCODER_A;
2097 else
2098 pch_transcoder = pipe;
2099
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 /*
2101 * A pipe without a PLL won't actually be able to drive bits from
2102 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2103 * need the check.
2104 */
Imre Deak50360402015-01-16 00:55:16 -08002105 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002106 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002107 assert_dsi_pll_enabled(dev_priv);
2108 else
2109 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002110 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002111 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002112 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 assert_fdi_tx_pll_enabled(dev_priv,
2115 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002116 }
2117 /* FIXME: assert CPU port conditions for SNB+ */
2118 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002120 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002122 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002123 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2124 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002125 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002126 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002127
2128 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002129 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
2132/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002133 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002134 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002136 * Disable the pipe of @crtc, making sure that various hardware
2137 * specific requirements are met, if applicable, e.g. plane
2138 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
2140 * Will wait until the pipe has shut down before returning.
2141 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002142static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002144 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002145 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002146 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147 int reg;
2148 u32 val;
2149
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002150 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2151
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 /*
2153 * Make sure planes won't keep trying to pump pixels to us,
2154 * or we might hang the display.
2155 */
2156 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002157 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002158 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002162 if ((val & PIPECONF_ENABLE) == 0)
2163 return;
2164
Ville Syrjälä67adc642014-08-15 01:21:57 +03002165 /*
2166 * Double wide has implications for planes
2167 * so best keep it disabled when not needed.
2168 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002170 val &= ~PIPECONF_DOUBLE_WIDE;
2171
2172 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002173 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2174 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002175 val &= ~PIPECONF_ENABLE;
2176
2177 I915_WRITE(reg, val);
2178 if ((val & PIPECONF_ENABLE) == 0)
2179 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002191unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002192intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2193 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002195 unsigned int tile_height;
2196 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002197
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002198 switch (fb_format_modifier) {
2199 case DRM_FORMAT_MOD_NONE:
2200 tile_height = 1;
2201 break;
2202 case I915_FORMAT_MOD_X_TILED:
2203 tile_height = IS_GEN2(dev) ? 16 : 8;
2204 break;
2205 case I915_FORMAT_MOD_Y_TILED:
2206 tile_height = 32;
2207 break;
2208 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2210 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002211 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002213 tile_height = 64;
2214 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002215 case 2:
2216 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002217 tile_height = 32;
2218 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002220 tile_height = 16;
2221 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002223 WARN_ONCE(1,
2224 "128-bit pixels are not supported for display!");
2225 tile_height = 16;
2226 break;
2227 }
2228 break;
2229 default:
2230 MISSING_CASE(fb_format_modifier);
2231 tile_height = 1;
2232 break;
2233 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002234
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 return tile_height;
2236}
2237
2238unsigned int
2239intel_fb_align_height(struct drm_device *dev, unsigned int height,
2240 uint32_t pixel_format, uint64_t fb_format_modifier)
2241{
2242 return ALIGN(height, intel_tile_height(dev, pixel_format,
2243 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002244}
2245
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246static int
2247intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2248 const struct drm_plane_state *plane_state)
2249{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002250 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002251 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002252
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253 *view = i915_ggtt_view_normal;
2254
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002255 if (!plane_state)
2256 return 0;
2257
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002258 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002259 return 0;
2260
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002261 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002262
2263 info->height = fb->height;
2264 info->pixel_format = fb->pixel_format;
2265 info->pitch = fb->pitches[0];
2266 info->fb_modifier = fb->modifier[0];
2267
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2269 fb->modifier[0]);
2270 tile_pitch = PAGE_SIZE / tile_height;
2271 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2272 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2273 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2274
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002275 return 0;
2276}
2277
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002278static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2279{
2280 if (INTEL_INFO(dev_priv)->gen >= 9)
2281 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002282 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2283 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002284 return 128 * 1024;
2285 else if (INTEL_INFO(dev_priv)->gen >= 4)
2286 return 4 * 1024;
2287 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002288 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002289}
2290
Chris Wilson127bd2a2010-07-23 23:32:05 +01002291int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002292intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2293 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002294 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002295 struct intel_engine_cs *pipelined,
2296 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002297{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002298 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002299 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002300 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002301 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302 u32 alignment;
2303 int ret;
2304
Matt Roperebcdd392014-07-09 16:22:11 -07002305 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2306
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002307 switch (fb->modifier[0]) {
2308 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002309 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002310 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002311 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002312 if (INTEL_INFO(dev)->gen >= 9)
2313 alignment = 256 * 1024;
2314 else {
2315 /* pin() will align the object as required by fence */
2316 alignment = 0;
2317 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002318 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002319 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002320 case I915_FORMAT_MOD_Yf_TILED:
2321 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2322 "Y tiling bo slipped through, driver bug!\n"))
2323 return -EINVAL;
2324 alignment = 1 * 1024 * 1024;
2325 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002327 MISSING_CASE(fb->modifier[0]);
2328 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002329 }
2330
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002331 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2332 if (ret)
2333 return ret;
2334
Chris Wilson693db182013-03-05 14:52:39 +00002335 /* Note that the w/a also requires 64 PTE of padding following the
2336 * bo. We currently fill all unused PTE with the shadow page and so
2337 * we should always have valid PTE following the scanout preventing
2338 * the VT-d warning.
2339 */
2340 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2341 alignment = 256 * 1024;
2342
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002343 /*
2344 * Global gtt pte registers are special registers which actually forward
2345 * writes to a chunk of system memory. Which means that there is no risk
2346 * that the register values disappear as soon as we call
2347 * intel_runtime_pm_put(), so it is correct to wrap only the
2348 * pin/unpin/fence and not more.
2349 */
2350 intel_runtime_pm_get(dev_priv);
2351
Chris Wilsonce453d82011-02-21 14:43:56 +00002352 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002353 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002354 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002355 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002356 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357
2358 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2359 * fence, whereas 965+ only requires a fence if using
2360 * framebuffer compression. For simplicity, we always install
2361 * a fence as the cost is not that onerous.
2362 */
Chris Wilson06d98132012-04-17 15:31:24 +01002363 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002364 if (ret == -EDEADLK) {
2365 /*
2366 * -EDEADLK means there are no free fences
2367 * no pending flips.
2368 *
2369 * This is propagated to atomic, but it uses
2370 * -EDEADLK to force a locking recovery, so
2371 * change the returned error to -EBUSY.
2372 */
2373 ret = -EBUSY;
2374 goto err_unpin;
2375 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002376 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002377
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002378 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002379
Chris Wilsonce453d82011-02-21 14:43:56 +00002380 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002381 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002383
2384err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002385 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002386err_interruptible:
2387 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002388 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002390}
2391
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002392static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2393 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002394{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002395 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002396 struct i915_ggtt_view view;
2397 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002398
Matt Roperebcdd392014-07-09 16:22:11 -07002399 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2400
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002401 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2402 WARN_ONCE(ret, "Couldn't get view from plane state!");
2403
Chris Wilson1690e1e2011-12-14 13:57:08 +01002404 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002405 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406}
2407
Daniel Vetterc2c75132012-07-05 12:17:30 +02002408/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2409 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002410unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2411 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002412 unsigned int tiling_mode,
2413 unsigned int cpp,
2414 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415{
Chris Wilsonbc752862013-02-21 20:04:31 +00002416 if (tiling_mode != I915_TILING_NONE) {
2417 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418
Chris Wilsonbc752862013-02-21 20:04:31 +00002419 tile_rows = *y / 8;
2420 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421
Chris Wilsonbc752862013-02-21 20:04:31 +00002422 tiles = *x / (512/cpp);
2423 *x %= 512/cpp;
2424
2425 return tile_rows * pitch * 8 + tiles * 4096;
2426 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002427 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 unsigned int offset;
2429
2430 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002431 *y = (offset & alignment) / pitch;
2432 *x = ((offset & alignment) - *y * pitch) / cpp;
2433 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002435}
2436
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002437static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002438{
2439 switch (format) {
2440 case DISPPLANE_8BPP:
2441 return DRM_FORMAT_C8;
2442 case DISPPLANE_BGRX555:
2443 return DRM_FORMAT_XRGB1555;
2444 case DISPPLANE_BGRX565:
2445 return DRM_FORMAT_RGB565;
2446 default:
2447 case DISPPLANE_BGRX888:
2448 return DRM_FORMAT_XRGB8888;
2449 case DISPPLANE_RGBX888:
2450 return DRM_FORMAT_XBGR8888;
2451 case DISPPLANE_BGRX101010:
2452 return DRM_FORMAT_XRGB2101010;
2453 case DISPPLANE_RGBX101010:
2454 return DRM_FORMAT_XBGR2101010;
2455 }
2456}
2457
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002458static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2459{
2460 switch (format) {
2461 case PLANE_CTL_FORMAT_RGB_565:
2462 return DRM_FORMAT_RGB565;
2463 default:
2464 case PLANE_CTL_FORMAT_XRGB_8888:
2465 if (rgb_order) {
2466 if (alpha)
2467 return DRM_FORMAT_ABGR8888;
2468 else
2469 return DRM_FORMAT_XBGR8888;
2470 } else {
2471 if (alpha)
2472 return DRM_FORMAT_ARGB8888;
2473 else
2474 return DRM_FORMAT_XRGB8888;
2475 }
2476 case PLANE_CTL_FORMAT_XRGB_2101010:
2477 if (rgb_order)
2478 return DRM_FORMAT_XBGR2101010;
2479 else
2480 return DRM_FORMAT_XRGB2101010;
2481 }
2482}
2483
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002484static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002485intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2486 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002487{
2488 struct drm_device *dev = crtc->base.dev;
2489 struct drm_i915_gem_object *obj = NULL;
2490 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002491 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002492 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2493 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2494 PAGE_SIZE);
2495
2496 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002497
Chris Wilsonff2652e2014-03-10 08:07:02 +00002498 if (plane_config->size == 0)
2499 return false;
2500
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002501 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2502 base_aligned,
2503 base_aligned,
2504 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002505 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002506 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002507
Damien Lespiau49af4492015-01-20 12:51:44 +00002508 obj->tiling_mode = plane_config->tiling;
2509 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002510 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002511
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002512 mode_cmd.pixel_format = fb->pixel_format;
2513 mode_cmd.width = fb->width;
2514 mode_cmd.height = fb->height;
2515 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002516 mode_cmd.modifier[0] = fb->modifier[0];
2517 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518
2519 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002520 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002521 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522 DRM_DEBUG_KMS("intel fb init failed\n");
2523 goto out_unref_obj;
2524 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002526
Daniel Vetterf6936e22015-03-26 12:17:05 +01002527 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002528 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002529
2530out_unref_obj:
2531 drm_gem_object_unreference(&obj->base);
2532 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002533 return false;
2534}
2535
Matt Roperafd65eb2015-02-03 13:10:04 -08002536/* Update plane->state->fb to match plane->fb after driver-internal updates */
2537static void
2538update_state_fb(struct drm_plane *plane)
2539{
2540 if (plane->fb == plane->state->fb)
2541 return;
2542
2543 if (plane->state->fb)
2544 drm_framebuffer_unreference(plane->state->fb);
2545 plane->state->fb = plane->fb;
2546 if (plane->state->fb)
2547 drm_framebuffer_reference(plane->state->fb);
2548}
2549
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002550static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002551intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2552 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553{
2554 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 struct drm_crtc *c;
2557 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002558 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002559 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002560 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002561 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562
Damien Lespiau2d140302015-02-05 17:22:18 +00002563 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return;
2565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002567 fb = &plane_config->fb->base;
2568 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002569 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570
Damien Lespiau2d140302015-02-05 17:22:18 +00002571 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572
2573 /*
2574 * Failed to alloc the obj, check to see if we should share
2575 * an fb with another CRTC instead
2576 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002577 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578 i = to_intel_crtc(c);
2579
2580 if (c == &intel_crtc->base)
2581 continue;
2582
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584 continue;
2585
Daniel Vetter88595ac2015-03-26 12:42:24 +01002586 fb = c->primary->fb;
2587 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 continue;
2589
Daniel Vetter88595ac2015-03-26 12:42:24 +01002590 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002591 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 drm_framebuffer_reference(fb);
2593 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 }
2595 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002596
2597 return;
2598
2599valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002600 plane_state->src_x = plane_state->src_y = 0;
2601 plane_state->src_w = fb->width << 16;
2602 plane_state->src_h = fb->height << 16;
2603
2604 plane_state->crtc_x = plane_state->src_y = 0;
2605 plane_state->crtc_w = fb->width;
2606 plane_state->crtc_h = fb->height;
2607
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 obj = intel_fb_obj(fb);
2609 if (obj->tiling_mode != I915_TILING_NONE)
2610 dev_priv->preserve_bios_swizzle = true;
2611
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002612 drm_framebuffer_reference(fb);
2613 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002614 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002615 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002616 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002617}
2618
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002619static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2620 struct drm_framebuffer *fb,
2621 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002626 struct drm_plane *primary = crtc->primary;
2627 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002628 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002629 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002630 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002631 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002632 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302633 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002634
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002635 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002636 I915_WRITE(reg, 0);
2637 if (INTEL_INFO(dev)->gen >= 4)
2638 I915_WRITE(DSPSURF(plane), 0);
2639 else
2640 I915_WRITE(DSPADDR(plane), 0);
2641 POSTING_READ(reg);
2642 return;
2643 }
2644
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002645 obj = intel_fb_obj(fb);
2646 if (WARN_ON(obj == NULL))
2647 return;
2648
2649 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2650
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002651 dspcntr = DISPPLANE_GAMMA_ENABLE;
2652
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002653 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654
2655 if (INTEL_INFO(dev)->gen < 4) {
2656 if (intel_crtc->pipe == PIPE_B)
2657 dspcntr |= DISPPLANE_SEL_PIPE_B;
2658
2659 /* pipesrc and dspsize control the size that is scaled from,
2660 * which should always be the user's requested size.
2661 */
2662 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002663 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2664 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002666 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2667 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002668 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2669 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002670 I915_WRITE(PRIMPOS(plane), 0);
2671 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672 }
2673
Ville Syrjälä57779d02012-10-31 17:50:14 +02002674 switch (fb->pixel_format) {
2675 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002676 dspcntr |= DISPPLANE_8BPP;
2677 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002678 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002680 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002681 case DRM_FORMAT_RGB565:
2682 dspcntr |= DISPPLANE_BGRX565;
2683 break;
2684 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002685 dspcntr |= DISPPLANE_BGRX888;
2686 break;
2687 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002688 dspcntr |= DISPPLANE_RGBX888;
2689 break;
2690 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002691 dspcntr |= DISPPLANE_BGRX101010;
2692 break;
2693 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002695 break;
2696 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002697 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002698 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002700 if (INTEL_INFO(dev)->gen >= 4 &&
2701 obj->tiling_mode != I915_TILING_NONE)
2702 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002703
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002704 if (IS_G4X(dev))
2705 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2706
Ville Syrjäläb98971272014-08-27 16:51:22 +03002707 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002708
Daniel Vetterc2c75132012-07-05 12:17:30 +02002709 if (INTEL_INFO(dev)->gen >= 4) {
2710 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002711 intel_gen4_compute_page_offset(dev_priv,
2712 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002713 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002714 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002715 linear_offset -= intel_crtc->dspaddr_offset;
2716 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002717 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002718 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002719
Matt Roper8e7d6882015-01-21 16:35:41 -08002720 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302721 dspcntr |= DISPPLANE_ROTATE_180;
2722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002723 x += (intel_crtc->config->pipe_src_w - 1);
2724 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302725
2726 /* Finding the last pixel of the last line of the display
2727 data and adding to linear_offset*/
2728 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002729 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2730 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302731 }
2732
2733 I915_WRITE(reg, dspcntr);
2734
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002735 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002736 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002737 I915_WRITE(DSPSURF(plane),
2738 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002742 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002743 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002744}
2745
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002746static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2747 struct drm_framebuffer *fb,
2748 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002753 struct drm_plane *primary = crtc->primary;
2754 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002755 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002756 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002757 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002758 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002759 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002761
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002762 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002763 I915_WRITE(reg, 0);
2764 I915_WRITE(DSPSURF(plane), 0);
2765 POSTING_READ(reg);
2766 return;
2767 }
2768
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002769 obj = intel_fb_obj(fb);
2770 if (WARN_ON(obj == NULL))
2771 return;
2772
2773 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2774
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002775 dspcntr = DISPPLANE_GAMMA_ENABLE;
2776
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002777 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002778
2779 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2780 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2781
Ville Syrjälä57779d02012-10-31 17:50:14 +02002782 switch (fb->pixel_format) {
2783 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002784 dspcntr |= DISPPLANE_8BPP;
2785 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 case DRM_FORMAT_RGB565:
2787 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002790 dspcntr |= DISPPLANE_BGRX888;
2791 break;
2792 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 dspcntr |= DISPPLANE_RGBX888;
2794 break;
2795 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002796 dspcntr |= DISPPLANE_BGRX101010;
2797 break;
2798 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800 break;
2801 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002802 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803 }
2804
2805 if (obj->tiling_mode != I915_TILING_NONE)
2806 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002809 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810
Ville Syrjäläb98971272014-08-27 16:51:22 +03002811 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002812 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002813 intel_gen4_compute_page_offset(dev_priv,
2814 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002815 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002816 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002817 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002818 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302819 dspcntr |= DISPPLANE_ROTATE_180;
2820
2821 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002822 x += (intel_crtc->config->pipe_src_w - 1);
2823 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302824
2825 /* Finding the last pixel of the last line of the display
2826 data and adding to linear_offset*/
2827 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002828 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2829 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302830 }
2831 }
2832
2833 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002835 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002836 I915_WRITE(DSPSURF(plane),
2837 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002838 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002839 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2840 } else {
2841 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2842 I915_WRITE(DSPLINOFF(plane), linear_offset);
2843 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845}
2846
Damien Lespiaub3218032015-02-27 11:15:18 +00002847u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2848 uint32_t pixel_format)
2849{
2850 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2851
2852 /*
2853 * The stride is either expressed as a multiple of 64 bytes
2854 * chunks for linear buffers or in number of tiles for tiled
2855 * buffers.
2856 */
2857 switch (fb_modifier) {
2858 case DRM_FORMAT_MOD_NONE:
2859 return 64;
2860 case I915_FORMAT_MOD_X_TILED:
2861 if (INTEL_INFO(dev)->gen == 2)
2862 return 128;
2863 return 512;
2864 case I915_FORMAT_MOD_Y_TILED:
2865 /* No need to check for old gens and Y tiling since this is
2866 * about the display engine and those will be blocked before
2867 * we get here.
2868 */
2869 return 128;
2870 case I915_FORMAT_MOD_Yf_TILED:
2871 if (bits_per_pixel == 8)
2872 return 64;
2873 else
2874 return 128;
2875 default:
2876 MISSING_CASE(fb_modifier);
2877 return 64;
2878 }
2879}
2880
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002881unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2882 struct drm_i915_gem_object *obj)
2883{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002884 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002885
2886 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002887 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002888
2889 return i915_gem_obj_ggtt_offset_view(obj, view);
2890}
2891
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002892static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2893{
2894 struct drm_device *dev = intel_crtc->base.dev;
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896
2897 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2898 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2899 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002900}
2901
Chandra Kondurua1b22782015-04-07 15:28:45 -07002902/*
2903 * This function detaches (aka. unbinds) unused scalers in hardware
2904 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002905static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002907 struct intel_crtc_scaler_state *scaler_state;
2908 int i;
2909
Chandra Kondurua1b22782015-04-07 15:28:45 -07002910 scaler_state = &intel_crtc->config->scaler_state;
2911
2912 /* loop through and disable scalers that aren't in use */
2913 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002914 if (!scaler_state->scalers[i].in_use)
2915 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916 }
2917}
2918
Chandra Konduru6156a452015-04-27 13:48:39 -07002919u32 skl_plane_ctl_format(uint32_t pixel_format)
2920{
Chandra Konduru6156a452015-04-27 13:48:39 -07002921 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002922 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002923 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002924 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002925 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002926 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002927 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002928 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 /*
2931 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2932 * to be already pre-multiplied. We need to add a knob (or a different
2933 * DRM_FORMAT) for user-space to configure that.
2934 */
2935 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002936 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002938 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002954 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002956
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958}
2959
2960u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2961{
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 switch (fb_modifier) {
2963 case DRM_FORMAT_MOD_NONE:
2964 break;
2965 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 default:
2972 MISSING_CASE(fb_modifier);
2973 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002974
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976}
2977
2978u32 skl_plane_ctl_rotation(unsigned int rotation)
2979{
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 switch (rotation) {
2981 case BIT(DRM_ROTATE_0):
2982 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302983 /*
2984 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2985 * while i915 HW rotation is clockwise, thats why this swapping.
2986 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302988 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302992 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 default:
2994 MISSING_CASE(rotation);
2995 }
2996
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998}
2999
Damien Lespiau70d21f02013-07-03 21:06:04 +01003000static void skylake_update_primary_plane(struct drm_crtc *crtc,
3001 struct drm_framebuffer *fb,
3002 int x, int y)
3003{
3004 struct drm_device *dev = crtc->dev;
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003007 struct drm_plane *plane = crtc->primary;
3008 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003009 struct drm_i915_gem_object *obj;
3010 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303011 u32 plane_ctl, stride_div, stride;
3012 u32 tile_height, plane_offset, plane_size;
3013 unsigned int rotation;
3014 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003015 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 struct intel_crtc_state *crtc_state = intel_crtc->config;
3017 struct intel_plane_state *plane_state;
3018 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3019 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3020 int scaler_id = -1;
3021
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003023
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003024 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3026 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3027 POSTING_READ(PLANE_CTL(pipe, 0));
3028 return;
3029 }
3030
3031 plane_ctl = PLANE_CTL_ENABLE |
3032 PLANE_CTL_PIPE_GAMMA_ENABLE |
3033 PLANE_CTL_PIPE_CSC_ENABLE;
3034
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3036 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003041
Damien Lespiaub3218032015-02-27 11:15:18 +00003042 obj = intel_fb_obj(fb);
3043 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3044 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303045 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3046
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 /*
3048 * FIXME: intel_plane_state->src, dst aren't set when transitional
3049 * update_plane helpers are called from legacy paths.
3050 * Once full atomic crtc is available, below check can be avoided.
3051 */
3052 if (drm_rect_width(&plane_state->src)) {
3053 scaler_id = plane_state->scaler_id;
3054 src_x = plane_state->src.x1 >> 16;
3055 src_y = plane_state->src.y1 >> 16;
3056 src_w = drm_rect_width(&plane_state->src) >> 16;
3057 src_h = drm_rect_height(&plane_state->src) >> 16;
3058 dst_x = plane_state->dst.x1;
3059 dst_y = plane_state->dst.y1;
3060 dst_w = drm_rect_width(&plane_state->dst);
3061 dst_h = drm_rect_height(&plane_state->dst);
3062
3063 WARN_ON(x != src_x || y != src_y);
3064 } else {
3065 src_w = intel_crtc->config->pipe_src_w;
3066 src_h = intel_crtc->config->pipe_src_h;
3067 }
3068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 if (intel_rotation_90_or_270(rotation)) {
3070 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003071 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 fb->modifier[0]);
3073 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 } else {
3078 stride = fb->pitches[0] / stride_div;
3079 x_offset = x;
3080 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303082 }
3083 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003084
Damien Lespiau70d21f02013-07-03 21:06:04 +01003085 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303086 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3087 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3088 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003089
3090 if (scaler_id >= 0) {
3091 uint32_t ps_ctrl = 0;
3092
3093 WARN_ON(!dst_w || !dst_h);
3094 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3095 crtc_state->scaler_state.scalers[scaler_id].mode;
3096 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3097 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3098 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3099 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3100 I915_WRITE(PLANE_POS(pipe, 0), 0);
3101 } else {
3102 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3103 }
3104
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003105 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003106
3107 POSTING_READ(PLANE_SURF(pipe, 0));
3108}
3109
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110/* Assume fb object is pinned & idle & fenced and just update base pointers */
3111static int
3112intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3113 int x, int y, enum mode_set_atomic state)
3114{
3115 struct drm_device *dev = crtc->dev;
3116 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003118 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003119 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003120
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003121 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3122
3123 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003124}
3125
Ville Syrjälä75147472014-11-24 18:28:11 +02003126static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003127{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003128 struct drm_crtc *crtc;
3129
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003130 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3132 enum plane plane = intel_crtc->plane;
3133
3134 intel_prepare_page_flip(dev, plane);
3135 intel_finish_page_flip_plane(dev, plane);
3136 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003137}
3138
3139static void intel_update_primary_planes(struct drm_device *dev)
3140{
Ville Syrjälä75147472014-11-24 18:28:11 +02003141 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003142
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003143 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003144 struct intel_plane *plane = to_intel_plane(crtc->primary);
3145 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003147 drm_modeset_lock_crtc(crtc, &plane->base);
3148
3149 plane_state = to_intel_plane_state(plane->base.state);
3150
3151 if (plane_state->base.fb)
3152 plane->commit_plane(&plane->base, plane_state);
3153
3154 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003155 }
3156}
3157
Ville Syrjälä75147472014-11-24 18:28:11 +02003158void intel_prepare_reset(struct drm_device *dev)
3159{
3160 /* no reset support for gen2 */
3161 if (IS_GEN2(dev))
3162 return;
3163
3164 /* reset doesn't touch the display */
3165 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3166 return;
3167
3168 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003169 /*
3170 * Disabling the crtcs gracefully seems nicer. Also the
3171 * g33 docs say we should at least disable all the planes.
3172 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003173 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003174}
3175
3176void intel_finish_reset(struct drm_device *dev)
3177{
3178 struct drm_i915_private *dev_priv = to_i915(dev);
3179
3180 /*
3181 * Flips in the rings will be nuked by the reset,
3182 * so complete all pending flips so that user space
3183 * will get its events and not get stuck.
3184 */
3185 intel_complete_page_flips(dev);
3186
3187 /* no reset support for gen2 */
3188 if (IS_GEN2(dev))
3189 return;
3190
3191 /* reset doesn't touch the display */
3192 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3193 /*
3194 * Flips in the rings have been nuked by the reset,
3195 * so update the base address of all primary
3196 * planes to the the last fb to make sure we're
3197 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003198 *
3199 * FIXME: Atomic will make this obsolete since we won't schedule
3200 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003201 */
3202 intel_update_primary_planes(dev);
3203 return;
3204 }
3205
3206 /*
3207 * The display has been reset as well,
3208 * so need a full re-initialization.
3209 */
3210 intel_runtime_pm_disable_interrupts(dev_priv);
3211 intel_runtime_pm_enable_interrupts(dev_priv);
3212
3213 intel_modeset_init_hw(dev);
3214
3215 spin_lock_irq(&dev_priv->irq_lock);
3216 if (dev_priv->display.hpd_irq_setup)
3217 dev_priv->display.hpd_irq_setup(dev);
3218 spin_unlock_irq(&dev_priv->irq_lock);
3219
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003220 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003221
3222 intel_hpd_init(dev_priv);
3223
3224 drm_modeset_unlock_all(dev);
3225}
3226
Chris Wilson2e2f3512015-04-27 13:41:14 +01003227static void
Chris Wilson14667a42012-04-03 17:58:35 +01003228intel_finish_fb(struct drm_framebuffer *old_fb)
3229{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003230 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003231 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003232 bool was_interruptible = dev_priv->mm.interruptible;
3233 int ret;
3234
Chris Wilson14667a42012-04-03 17:58:35 +01003235 /* Big Hammer, we also need to ensure that any pending
3236 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3237 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003238 * framebuffer. Note that we rely on userspace rendering
3239 * into the buffer attached to the pipe they are waiting
3240 * on. If not, userspace generates a GPU hang with IPEHR
3241 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003242 *
3243 * This should only fail upon a hung GPU, in which case we
3244 * can safely continue.
3245 */
3246 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003247 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003248 dev_priv->mm.interruptible = was_interruptible;
3249
Chris Wilson2e2f3512015-04-27 13:41:14 +01003250 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003251}
3252
Chris Wilson7d5e3792014-03-04 13:15:08 +00003253static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3254{
3255 struct drm_device *dev = crtc->dev;
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003258 bool pending;
3259
3260 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3261 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3262 return false;
3263
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003264 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003265 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003266 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003267
3268 return pending;
3269}
3270
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003271static void intel_update_pipe_config(struct intel_crtc *crtc,
3272 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003273{
3274 struct drm_device *dev = crtc->base.dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003276 struct intel_crtc_state *pipe_config =
3277 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003278
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003279 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3280 crtc->base.mode = crtc->base.state->mode;
3281
3282 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3283 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3284 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003285
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003286 if (HAS_DDI(dev))
3287 intel_set_pipe_csc(&crtc->base);
3288
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003289 /*
3290 * Update pipe size and adjust fitter if needed: the reason for this is
3291 * that in compute_mode_changes we check the native mode (not the pfit
3292 * mode) to see if we can flip rather than do a full mode set. In the
3293 * fastboot case, we'll flip, but if we don't update the pipesrc and
3294 * pfit state, we'll end up with a big fb scanned out into the wrong
3295 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003296 */
3297
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003298 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003299 ((pipe_config->pipe_src_w - 1) << 16) |
3300 (pipe_config->pipe_src_h - 1));
3301
3302 /* on skylake this is done by detaching scalers */
3303 if (INTEL_INFO(dev)->gen >= 9) {
3304 skl_detach_scalers(crtc);
3305
3306 if (pipe_config->pch_pfit.enabled)
3307 skylake_pfit_enable(crtc);
3308 } else if (HAS_PCH_SPLIT(dev)) {
3309 if (pipe_config->pch_pfit.enabled)
3310 ironlake_pfit_enable(crtc);
3311 else if (old_crtc_state->pch_pfit.enabled)
3312 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003314}
3315
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003316static void intel_fdi_normal_train(struct drm_crtc *crtc)
3317{
3318 struct drm_device *dev = crtc->dev;
3319 struct drm_i915_private *dev_priv = dev->dev_private;
3320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3321 int pipe = intel_crtc->pipe;
3322 u32 reg, temp;
3323
3324 /* enable normal train */
3325 reg = FDI_TX_CTL(pipe);
3326 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003327 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003328 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3329 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003330 } else {
3331 temp &= ~FDI_LINK_TRAIN_NONE;
3332 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003333 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003334 I915_WRITE(reg, temp);
3335
3336 reg = FDI_RX_CTL(pipe);
3337 temp = I915_READ(reg);
3338 if (HAS_PCH_CPT(dev)) {
3339 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3340 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3341 } else {
3342 temp &= ~FDI_LINK_TRAIN_NONE;
3343 temp |= FDI_LINK_TRAIN_NONE;
3344 }
3345 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3346
3347 /* wait one idle pattern time */
3348 POSTING_READ(reg);
3349 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003350
3351 /* IVB wants error correction enabled */
3352 if (IS_IVYBRIDGE(dev))
3353 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3354 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355}
3356
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003357/* The FDI link training functions for ILK/Ibexpeak. */
3358static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3359{
3360 struct drm_device *dev = crtc->dev;
3361 struct drm_i915_private *dev_priv = dev->dev_private;
3362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3363 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003365
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003366 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003367 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003368
Adam Jacksone1a44742010-06-25 15:32:14 -04003369 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3370 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 reg = FDI_RX_IMR(pipe);
3372 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003373 temp &= ~FDI_RX_SYMBOL_LOCK;
3374 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003375 I915_WRITE(reg, temp);
3376 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003377 udelay(150);
3378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 reg = FDI_TX_CTL(pipe);
3381 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003382 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003383 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003384 temp &= ~FDI_LINK_TRAIN_NONE;
3385 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 reg = FDI_RX_CTL(pipe);
3389 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3393
3394 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 udelay(150);
3396
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003397 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003398 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3399 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3400 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003401
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3406
3407 if ((temp & FDI_RX_BIT_LOCK)) {
3408 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 break;
3411 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415
3416 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_TX_CTL(pipe);
3418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 temp &= ~FDI_LINK_TRAIN_NONE;
3420 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 reg = FDI_RX_CTL(pipe);
3424 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425 temp &= ~FDI_LINK_TRAIN_NONE;
3426 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 I915_WRITE(reg, temp);
3428
3429 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430 udelay(150);
3431
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3436
3437 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 DRM_DEBUG_KMS("FDI train 2 done.\n");
3440 break;
3441 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003443 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445
3446 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003447
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448}
3449
Akshay Joshi0206e352011-08-16 15:34:10 -04003450static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3452 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3453 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3454 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3455};
3456
3457/* The FDI link training functions for SNB/Cougarpoint. */
3458static void gen6_fdi_link_train(struct drm_crtc *crtc)
3459{
3460 struct drm_device *dev = crtc->dev;
3461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003464 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3467 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IMR(pipe);
3469 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003470 temp &= ~FDI_RX_SYMBOL_LOCK;
3471 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp);
3473
3474 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003475 udelay(150);
3476
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003480 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003481 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 temp &= ~FDI_LINK_TRAIN_NONE;
3483 temp |= FDI_LINK_TRAIN_PATTERN_1;
3484 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3485 /* SNB-B */
3486 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488
Daniel Vetterd74cf322012-10-26 10:58:13 +02003489 I915_WRITE(FDI_RX_MISC(pipe),
3490 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3491
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 reg = FDI_RX_CTL(pipe);
3493 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494 if (HAS_PCH_CPT(dev)) {
3495 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3496 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3497 } else {
3498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3502
3503 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 udelay(150);
3505
Akshay Joshi0206e352011-08-16 15:34:10 -04003506 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 reg = FDI_TX_CTL(pipe);
3508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3510 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 I915_WRITE(reg, temp);
3512
3513 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 udelay(500);
3515
Sean Paulfa37d392012-03-02 12:53:39 -05003516 for (retry = 0; retry < 5; retry++) {
3517 reg = FDI_RX_IIR(pipe);
3518 temp = I915_READ(reg);
3519 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3520 if (temp & FDI_RX_BIT_LOCK) {
3521 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3522 DRM_DEBUG_KMS("FDI train 1 done.\n");
3523 break;
3524 }
3525 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 }
Sean Paulfa37d392012-03-02 12:53:39 -05003527 if (retry < 5)
3528 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 }
3530 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003532
3533 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 temp &= ~FDI_LINK_TRAIN_NONE;
3537 temp |= FDI_LINK_TRAIN_PATTERN_2;
3538 if (IS_GEN6(dev)) {
3539 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3540 /* SNB-B */
3541 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3542 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 reg = FDI_RX_CTL(pipe);
3546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 if (HAS_PCH_CPT(dev)) {
3548 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3549 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3550 } else {
3551 temp &= ~FDI_LINK_TRAIN_NONE;
3552 temp |= FDI_LINK_TRAIN_PATTERN_2;
3553 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp);
3555
3556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 udelay(150);
3558
Akshay Joshi0206e352011-08-16 15:34:10 -04003559 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 reg = FDI_TX_CTL(pipe);
3561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3563 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 I915_WRITE(reg, temp);
3565
3566 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567 udelay(500);
3568
Sean Paulfa37d392012-03-02 12:53:39 -05003569 for (retry = 0; retry < 5; retry++) {
3570 reg = FDI_RX_IIR(pipe);
3571 temp = I915_READ(reg);
3572 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3573 if (temp & FDI_RX_SYMBOL_LOCK) {
3574 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3575 DRM_DEBUG_KMS("FDI train 2 done.\n");
3576 break;
3577 }
3578 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 }
Sean Paulfa37d392012-03-02 12:53:39 -05003580 if (retry < 5)
3581 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 }
3583 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585
3586 DRM_DEBUG_KMS("FDI train done.\n");
3587}
3588
Jesse Barnes357555c2011-04-28 15:09:55 -07003589/* Manual link training for Ivy Bridge A0 parts */
3590static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3591{
3592 struct drm_device *dev = crtc->dev;
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3595 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003596 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003597
3598 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3599 for train result */
3600 reg = FDI_RX_IMR(pipe);
3601 temp = I915_READ(reg);
3602 temp &= ~FDI_RX_SYMBOL_LOCK;
3603 temp &= ~FDI_RX_BIT_LOCK;
3604 I915_WRITE(reg, temp);
3605
3606 POSTING_READ(reg);
3607 udelay(150);
3608
Daniel Vetter01a415f2012-10-27 15:58:40 +02003609 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3610 I915_READ(FDI_RX_IIR(pipe)));
3611
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 /* Try each vswing and preemphasis setting twice before moving on */
3613 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3614 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003615 reg = FDI_TX_CTL(pipe);
3616 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3618 temp &= ~FDI_TX_ENABLE;
3619 I915_WRITE(reg, temp);
3620
3621 reg = FDI_RX_CTL(pipe);
3622 temp = I915_READ(reg);
3623 temp &= ~FDI_LINK_TRAIN_AUTO;
3624 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3625 temp &= ~FDI_RX_ENABLE;
3626 I915_WRITE(reg, temp);
3627
3628 /* enable CPU FDI TX and PCH FDI RX */
3629 reg = FDI_TX_CTL(pipe);
3630 temp = I915_READ(reg);
3631 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003632 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003634 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003635 temp |= snb_b_fdi_train_param[j/2];
3636 temp |= FDI_COMPOSITE_SYNC;
3637 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3638
3639 I915_WRITE(FDI_RX_MISC(pipe),
3640 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3641
3642 reg = FDI_RX_CTL(pipe);
3643 temp = I915_READ(reg);
3644 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3645 temp |= FDI_COMPOSITE_SYNC;
3646 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3647
3648 POSTING_READ(reg);
3649 udelay(1); /* should be 0.5us */
3650
3651 for (i = 0; i < 4; i++) {
3652 reg = FDI_RX_IIR(pipe);
3653 temp = I915_READ(reg);
3654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3655
3656 if (temp & FDI_RX_BIT_LOCK ||
3657 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3658 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3659 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3660 i);
3661 break;
3662 }
3663 udelay(1); /* should be 0.5us */
3664 }
3665 if (i == 4) {
3666 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3667 continue;
3668 }
3669
3670 /* Train 2 */
3671 reg = FDI_TX_CTL(pipe);
3672 temp = I915_READ(reg);
3673 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3674 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3675 I915_WRITE(reg, temp);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3680 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003681 I915_WRITE(reg, temp);
3682
3683 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003685
Jesse Barnes139ccd32013-08-19 11:04:55 -07003686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003690
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691 if (temp & FDI_RX_SYMBOL_LOCK ||
3692 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3694 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3695 i);
3696 goto train_done;
3697 }
3698 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003699 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 if (i == 4)
3701 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003702 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003703
Jesse Barnes139ccd32013-08-19 11:04:55 -07003704train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003705 DRM_DEBUG_KMS("FDI train done.\n");
3706}
3707
Daniel Vetter88cefb62012-08-12 19:27:14 +02003708static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003709{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003710 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003713 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003714
Jesse Barnesc64e3112010-09-10 11:27:03 -07003715
Jesse Barnes0e23b992010-09-10 11:10:00 -07003716 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003717 reg = FDI_RX_CTL(pipe);
3718 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003719 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003720 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003721 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003722 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3723
3724 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725 udelay(200);
3726
3727 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003728 temp = I915_READ(reg);
3729 I915_WRITE(reg, temp | FDI_PCDCLK);
3730
3731 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 udelay(200);
3733
Paulo Zanoni20749732012-11-23 15:30:38 -02003734 /* Enable CPU FDI TX PLL, always on for Ironlake */
3735 reg = FDI_TX_CTL(pipe);
3736 temp = I915_READ(reg);
3737 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3738 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003739
Paulo Zanoni20749732012-11-23 15:30:38 -02003740 POSTING_READ(reg);
3741 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003742 }
3743}
3744
Daniel Vetter88cefb62012-08-12 19:27:14 +02003745static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3746{
3747 struct drm_device *dev = intel_crtc->base.dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
3749 int pipe = intel_crtc->pipe;
3750 u32 reg, temp;
3751
3752 /* Switch from PCDclk to Rawclk */
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
3755 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3756
3757 /* Disable CPU FDI TX PLL */
3758 reg = FDI_TX_CTL(pipe);
3759 temp = I915_READ(reg);
3760 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
3763 udelay(100);
3764
3765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3768
3769 /* Wait for the clocks to turn off. */
3770 POSTING_READ(reg);
3771 udelay(100);
3772}
3773
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003774static void ironlake_fdi_disable(struct drm_crtc *crtc)
3775{
3776 struct drm_device *dev = crtc->dev;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3779 int pipe = intel_crtc->pipe;
3780 u32 reg, temp;
3781
3782 /* disable CPU FDI tx and PCH FDI rx */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3786 POSTING_READ(reg);
3787
3788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
3790 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003791 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003792 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3793
3794 POSTING_READ(reg);
3795 udelay(100);
3796
3797 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003798 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003800
3801 /* still set train pattern 1 */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 temp &= ~FDI_LINK_TRAIN_NONE;
3805 temp |= FDI_LINK_TRAIN_PATTERN_1;
3806 I915_WRITE(reg, temp);
3807
3808 reg = FDI_RX_CTL(pipe);
3809 temp = I915_READ(reg);
3810 if (HAS_PCH_CPT(dev)) {
3811 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3812 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3813 } else {
3814 temp &= ~FDI_LINK_TRAIN_NONE;
3815 temp |= FDI_LINK_TRAIN_PATTERN_1;
3816 }
3817 /* BPC in FDI rx is consistent with that in PIPECONF */
3818 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003819 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003820 I915_WRITE(reg, temp);
3821
3822 POSTING_READ(reg);
3823 udelay(100);
3824}
3825
Chris Wilson5dce5b932014-01-20 10:17:36 +00003826bool intel_has_pending_fb_unpin(struct drm_device *dev)
3827{
3828 struct intel_crtc *crtc;
3829
3830 /* Note that we don't need to be called with mode_config.lock here
3831 * as our list of CRTC objects is static for the lifetime of the
3832 * device and so cannot disappear as we iterate. Similarly, we can
3833 * happily treat the predicates as racy, atomic checks as userspace
3834 * cannot claim and pin a new fb without at least acquring the
3835 * struct_mutex and so serialising with us.
3836 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003837 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003838 if (atomic_read(&crtc->unpin_work_count) == 0)
3839 continue;
3840
3841 if (crtc->unpin_work)
3842 intel_wait_for_vblank(dev, crtc->pipe);
3843
3844 return true;
3845 }
3846
3847 return false;
3848}
3849
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003850static void page_flip_completed(struct intel_crtc *intel_crtc)
3851{
3852 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3853 struct intel_unpin_work *work = intel_crtc->unpin_work;
3854
3855 /* ensure that the unpin work is consistent wrt ->pending. */
3856 smp_rmb();
3857 intel_crtc->unpin_work = NULL;
3858
3859 if (work->event)
3860 drm_send_vblank_event(intel_crtc->base.dev,
3861 intel_crtc->pipe,
3862 work->event);
3863
3864 drm_crtc_vblank_put(&intel_crtc->base);
3865
3866 wake_up_all(&dev_priv->pending_flip_queue);
3867 queue_work(dev_priv->wq, &work->work);
3868
3869 trace_i915_flip_complete(intel_crtc->plane,
3870 work->pending_flip_obj);
3871}
3872
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003873void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003874{
Chris Wilson0f911282012-04-17 10:05:38 +01003875 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003876 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003877
Daniel Vetter2c10d572012-12-20 21:24:07 +01003878 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003879 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3880 !intel_crtc_has_pending_flip(crtc),
3881 60*HZ) == 0)) {
3882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003883
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003884 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003885 if (intel_crtc->unpin_work) {
3886 WARN_ONCE(1, "Removing stuck page flip\n");
3887 page_flip_completed(intel_crtc);
3888 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003889 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003890 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003891
Chris Wilson975d5682014-08-20 13:13:34 +01003892 if (crtc->primary->fb) {
3893 mutex_lock(&dev->struct_mutex);
3894 intel_finish_fb(crtc->primary->fb);
3895 mutex_unlock(&dev->struct_mutex);
3896 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003897}
3898
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003899/* Program iCLKIP clock to the desired frequency */
3900static void lpt_program_iclkip(struct drm_crtc *crtc)
3901{
3902 struct drm_device *dev = crtc->dev;
3903 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003904 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003905 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3906 u32 temp;
3907
Ville Syrjäläa5805162015-05-26 20:42:30 +03003908 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003910 /* It is necessary to ungate the pixclk gate prior to programming
3911 * the divisors, and gate it back when it is done.
3912 */
3913 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3914
3915 /* Disable SSCCTL */
3916 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003917 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3918 SBI_SSCCTL_DISABLE,
3919 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003920
3921 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003922 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003923 auxdiv = 1;
3924 divsel = 0x41;
3925 phaseinc = 0x20;
3926 } else {
3927 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003928 * but the adjusted_mode->crtc_clock in in KHz. To get the
3929 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003930 * convert the virtual clock precision to KHz here for higher
3931 * precision.
3932 */
3933 u32 iclk_virtual_root_freq = 172800 * 1000;
3934 u32 iclk_pi_range = 64;
3935 u32 desired_divisor, msb_divisor_value, pi_value;
3936
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003937 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938 msb_divisor_value = desired_divisor / iclk_pi_range;
3939 pi_value = desired_divisor % iclk_pi_range;
3940
3941 auxdiv = 0;
3942 divsel = msb_divisor_value - 2;
3943 phaseinc = pi_value;
3944 }
3945
3946 /* This should not happen with any sane values */
3947 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3948 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3949 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3950 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3951
3952 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003953 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 auxdiv,
3955 divsel,
3956 phasedir,
3957 phaseinc);
3958
3959 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003960 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3962 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3963 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3964 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3965 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3966 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003967 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003970 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3972 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974
3975 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003978 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979
3980 /* Wait for initialization time */
3981 udelay(24);
3982
3983 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003984
Ville Syrjäläa5805162015-05-26 20:42:30 +03003985 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986}
3987
Daniel Vetter275f01b22013-05-03 11:49:47 +02003988static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3989 enum pipe pch_transcoder)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003993 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003994
3995 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3996 I915_READ(HTOTAL(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3998 I915_READ(HBLANK(cpu_transcoder)));
3999 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4000 I915_READ(HSYNC(cpu_transcoder)));
4001
4002 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4003 I915_READ(VTOTAL(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4005 I915_READ(VBLANK(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4007 I915_READ(VSYNC(cpu_transcoder)));
4008 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4009 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4010}
4011
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004012static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004013{
4014 struct drm_i915_private *dev_priv = dev->dev_private;
4015 uint32_t temp;
4016
4017 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004018 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004019 return;
4020
4021 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4023
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004024 temp &= ~FDI_BC_BIFURCATION_SELECT;
4025 if (enable)
4026 temp |= FDI_BC_BIFURCATION_SELECT;
4027
4028 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004029 I915_WRITE(SOUTH_CHICKEN1, temp);
4030 POSTING_READ(SOUTH_CHICKEN1);
4031}
4032
4033static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4034{
4035 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004036
4037 switch (intel_crtc->pipe) {
4038 case PIPE_A:
4039 break;
4040 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004044 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045
4046 break;
4047 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049
4050 break;
4051 default:
4052 BUG();
4053 }
4054}
4055
Jesse Barnesf67a5592011-01-05 10:31:48 -08004056/*
4057 * Enable PCH resources required for PCH ports:
4058 * - PCH PLLs
4059 * - FDI training & RX/TX
4060 * - update transcoder timings
4061 * - DP transcoding bits
4062 * - transcoder
4063 */
4064static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004065{
4066 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004067 struct drm_i915_private *dev_priv = dev->dev_private;
4068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4069 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004070 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004071
Daniel Vetterab9412b2013-05-03 11:49:46 +02004072 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004073
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074 if (IS_IVYBRIDGE(dev))
4075 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4076
Daniel Vettercd986ab2012-10-26 10:58:12 +02004077 /* Write the TU size bits before fdi link training, so that error
4078 * detection works. */
4079 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4080 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4081
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004082 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004083 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004084
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004085 /* We need to program the right clock selection before writing the pixel
4086 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004087 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004088 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004089
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004090 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004091 temp |= TRANS_DPLL_ENABLE(pipe);
4092 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004093 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004094 temp |= sel;
4095 else
4096 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004097 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004099
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004100 /* XXX: pch pll's can be enabled any time before we enable the PCH
4101 * transcoder, and we actually should do this to not upset any PCH
4102 * transcoder that already use the clock when we share it.
4103 *
4104 * Note that enable_shared_dpll tries to do the right thing, but
4105 * get_shared_dpll unconditionally resets the pll - we need that to have
4106 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004107 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004108
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004109 /* set transcoder timing, panel must allow it */
4110 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004111 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004113 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004116 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004117 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 reg = TRANS_DP_CTL(pipe);
4119 temp = I915_READ(reg);
4120 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004121 TRANS_DP_SYNC_MASK |
4122 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004123 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004124 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004125
4126 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130
4131 switch (intel_trans_dp_port_sel(crtc)) {
4132 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004133 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 break;
4135 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004136 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137 break;
4138 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140 break;
4141 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004142 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004143 }
4144
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
4147
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004148 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149}
4150
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004151static void lpt_pch_enable(struct drm_crtc *crtc)
4152{
4153 struct drm_device *dev = crtc->dev;
4154 struct drm_i915_private *dev_priv = dev->dev_private;
4155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004156 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004157
Daniel Vetterab9412b2013-05-03 11:49:46 +02004158 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004159
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004160 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004161
Paulo Zanoni0540e482012-10-31 18:12:40 -02004162 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004163 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004164
Paulo Zanoni937bb612012-10-31 18:12:47 -02004165 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004166}
4167
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004168struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4169 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004170{
Daniel Vettere2b78262013-06-07 23:10:03 +02004171 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004172 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004173 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004174 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004175
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004176 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4177
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004178 if (HAS_PCH_IBX(dev_priv->dev)) {
4179 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004180 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004181 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004182
Daniel Vetter46edb022013-06-05 13:34:12 +02004183 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4184 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004185
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004186 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004187
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004188 goto found;
4189 }
4190
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304191 if (IS_BROXTON(dev_priv->dev)) {
4192 /* PLL is attached to port in bxt */
4193 struct intel_encoder *encoder;
4194 struct intel_digital_port *intel_dig_port;
4195
4196 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4197 if (WARN_ON(!encoder))
4198 return NULL;
4199
4200 intel_dig_port = enc_to_dig_port(&encoder->base);
4201 /* 1:1 mapping between ports and PLLs */
4202 i = (enum intel_dpll_id)intel_dig_port->port;
4203 pll = &dev_priv->shared_dplls[i];
4204 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4205 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004206 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304207
4208 goto found;
4209 }
4210
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004211 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4212 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004213
4214 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004215 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004216 continue;
4217
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004218 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004219 &shared_dpll[i].hw_state,
4220 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004221 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004222 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004223 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004224 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004225 goto found;
4226 }
4227 }
4228
4229 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004230 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4231 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004232 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004233 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4234 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004235 goto found;
4236 }
4237 }
4238
4239 return NULL;
4240
4241found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 if (shared_dpll[i].crtc_mask == 0)
4243 shared_dpll[i].hw_state =
4244 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004245
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004246 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004247 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4248 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004249
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 return pll;
4253}
4254
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004256{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 struct drm_i915_private *dev_priv = to_i915(state->dev);
4258 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004259 struct intel_shared_dpll *pll;
4260 enum intel_dpll_id i;
4261
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004262 if (!to_intel_atomic_state(state)->dpll_set)
4263 return;
4264
4265 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004266 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4267 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004269 }
4270}
4271
Daniel Vettera1520312013-05-03 11:49:50 +02004272static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004273{
4274 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004275 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004276 u32 temp;
4277
4278 temp = I915_READ(dslreg);
4279 udelay(500);
4280 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004281 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004282 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004283 }
4284}
4285
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004286static int
4287skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4288 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4289 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004290{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004291 struct intel_crtc_scaler_state *scaler_state =
4292 &crtc_state->scaler_state;
4293 struct intel_crtc *intel_crtc =
4294 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004295 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004296
4297 need_scaling = intel_rotation_90_or_270(rotation) ?
4298 (src_h != dst_w || src_w != dst_h):
4299 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004300
4301 /*
4302 * if plane is being disabled or scaler is no more required or force detach
4303 * - free scaler binded to this plane/crtc
4304 * - in order to do this, update crtc->scaler_usage
4305 *
4306 * Here scaler state in crtc_state is set free so that
4307 * scaler can be assigned to other user. Actual register
4308 * update to free the scaler is done in plane/panel-fit programming.
4309 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4310 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004311 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004313 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004314 scaler_state->scalers[*scaler_id].in_use = 0;
4315
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004316 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4317 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4318 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004319 scaler_state->scaler_users);
4320 *scaler_id = -1;
4321 }
4322 return 0;
4323 }
4324
4325 /* range checks */
4326 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4327 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4328
4329 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4330 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004333 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 return -EINVAL;
4335 }
4336
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004337 /* mark this plane as a scaler user in crtc_state */
4338 scaler_state->scaler_users |= (1 << scaler_user);
4339 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4340 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4341 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4342 scaler_state->scaler_users);
4343
4344 return 0;
4345}
4346
4347/**
4348 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4349 *
4350 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 *
4352 * Return
4353 * 0 - scaler_usage updated successfully
4354 * error - requested scaling cannot be supported or other error condition
4355 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004356int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357{
4358 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4359 struct drm_display_mode *adjusted_mode =
4360 &state->base.adjusted_mode;
4361
4362 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4363 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4364
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004365 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004366 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4367 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004368 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369}
4370
4371/**
4372 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4373 *
4374 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004375 * @plane_state: atomic plane state to update
4376 *
4377 * Return
4378 * 0 - scaler_usage updated successfully
4379 * error - requested scaling cannot be supported or other error condition
4380 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004381static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4382 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004383{
4384
4385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004386 struct intel_plane *intel_plane =
4387 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004388 struct drm_framebuffer *fb = plane_state->base.fb;
4389 int ret;
4390
4391 bool force_detach = !fb || !plane_state->visible;
4392
4393 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4394 intel_plane->base.base.id, intel_crtc->pipe,
4395 drm_plane_index(&intel_plane->base));
4396
4397 ret = skl_update_scaler(crtc_state, force_detach,
4398 drm_plane_index(&intel_plane->base),
4399 &plane_state->scaler_id,
4400 plane_state->base.rotation,
4401 drm_rect_width(&plane_state->src) >> 16,
4402 drm_rect_height(&plane_state->src) >> 16,
4403 drm_rect_width(&plane_state->dst),
4404 drm_rect_height(&plane_state->dst));
4405
4406 if (ret || plane_state->scaler_id < 0)
4407 return ret;
4408
Chandra Kondurua1b22782015-04-07 15:28:45 -07004409 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004410 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004412 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004413 return -EINVAL;
4414 }
4415
4416 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417 switch (fb->pixel_format) {
4418 case DRM_FORMAT_RGB565:
4419 case DRM_FORMAT_XBGR8888:
4420 case DRM_FORMAT_XRGB8888:
4421 case DRM_FORMAT_ABGR8888:
4422 case DRM_FORMAT_ARGB8888:
4423 case DRM_FORMAT_XRGB2101010:
4424 case DRM_FORMAT_XBGR2101010:
4425 case DRM_FORMAT_YUYV:
4426 case DRM_FORMAT_YVYU:
4427 case DRM_FORMAT_UYVY:
4428 case DRM_FORMAT_VYUY:
4429 break;
4430 default:
4431 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4432 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4433 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004434 }
4435
Chandra Kondurua1b22782015-04-07 15:28:45 -07004436 return 0;
4437}
4438
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004439static void skylake_scaler_disable(struct intel_crtc *crtc)
4440{
4441 int i;
4442
4443 for (i = 0; i < crtc->num_scalers; i++)
4444 skl_detach_scaler(crtc, i);
4445}
4446
4447static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004448{
4449 struct drm_device *dev = crtc->base.dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004452 struct intel_crtc_scaler_state *scaler_state =
4453 &crtc->config->scaler_state;
4454
4455 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4456
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004457 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 int id;
4459
4460 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4461 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4462 return;
4463 }
4464
4465 id = scaler_state->scaler_id;
4466 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4467 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4468 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4469 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4470
4471 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004472 }
4473}
4474
Jesse Barnesb074cec2013-04-25 12:55:02 -07004475static void ironlake_pfit_enable(struct intel_crtc *crtc)
4476{
4477 struct drm_device *dev = crtc->base.dev;
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479 int pipe = crtc->pipe;
4480
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004481 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004482 /* Force use of hard-coded filter coefficients
4483 * as some pre-programmed values are broken,
4484 * e.g. x201.
4485 */
4486 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4487 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4488 PF_PIPE_SEL_IVB(pipe));
4489 else
4490 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004491 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4492 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004493 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004494}
4495
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004496void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004497{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004498 struct drm_device *dev = crtc->base.dev;
4499 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004501 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004502 return;
4503
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004504 /* We can only enable IPS after we enable a plane and wait for a vblank */
4505 intel_wait_for_vblank(dev, crtc->pipe);
4506
Paulo Zanonid77e4532013-09-24 13:52:55 -03004507 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004508 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004509 mutex_lock(&dev_priv->rps.hw_lock);
4510 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4511 mutex_unlock(&dev_priv->rps.hw_lock);
4512 /* Quoting Art Runyan: "its not safe to expect any particular
4513 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004514 * mailbox." Moreover, the mailbox may return a bogus state,
4515 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004516 */
4517 } else {
4518 I915_WRITE(IPS_CTL, IPS_ENABLE);
4519 /* The bit only becomes 1 in the next vblank, so this wait here
4520 * is essentially intel_wait_for_vblank. If we don't have this
4521 * and don't wait for vblanks until the end of crtc_enable, then
4522 * the HW state readout code will complain that the expected
4523 * IPS_CTL value is not the one we read. */
4524 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4525 DRM_ERROR("Timed out waiting for IPS enable\n");
4526 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004527}
4528
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004529void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004530{
4531 struct drm_device *dev = crtc->base.dev;
4532 struct drm_i915_private *dev_priv = dev->dev_private;
4533
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535 return;
4536
4537 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004538 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004539 mutex_lock(&dev_priv->rps.hw_lock);
4540 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4541 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004542 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4543 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4544 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004545 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004546 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004547 POSTING_READ(IPS_CTL);
4548 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549
4550 /* We need to wait for a vblank before we can disable the plane. */
4551 intel_wait_for_vblank(dev, crtc->pipe);
4552}
4553
4554/** Loads the palette/gamma unit for the CRTC with the prepared values */
4555static void intel_crtc_load_lut(struct drm_crtc *crtc)
4556{
4557 struct drm_device *dev = crtc->dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4560 enum pipe pipe = intel_crtc->pipe;
4561 int palreg = PALETTE(pipe);
4562 int i;
4563 bool reenable_ips = false;
4564
4565 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004566 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567 return;
4568
Imre Deak50360402015-01-16 00:55:16 -08004569 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004570 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571 assert_dsi_pll_enabled(dev_priv);
4572 else
4573 assert_pll_enabled(dev_priv, pipe);
4574 }
4575
4576 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304577 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578 palreg = LGC_PALETTE(pipe);
4579
4580 /* Workaround : Do not read or write the pipe palette/gamma data while
4581 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4582 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004583 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004584 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4585 GAMMA_MODE_MODE_SPLIT)) {
4586 hsw_disable_ips(intel_crtc);
4587 reenable_ips = true;
4588 }
4589
4590 for (i = 0; i < 256; i++) {
4591 I915_WRITE(palreg + 4 * i,
4592 (intel_crtc->lut_r[i] << 16) |
4593 (intel_crtc->lut_g[i] << 8) |
4594 intel_crtc->lut_b[i]);
4595 }
4596
4597 if (reenable_ips)
4598 hsw_enable_ips(intel_crtc);
4599}
4600
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004601static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004602{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004603 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004604 struct drm_device *dev = intel_crtc->base.dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606
4607 mutex_lock(&dev->struct_mutex);
4608 dev_priv->mm.interruptible = false;
4609 (void) intel_overlay_switch_off(intel_crtc->overlay);
4610 dev_priv->mm.interruptible = true;
4611 mutex_unlock(&dev->struct_mutex);
4612 }
4613
4614 /* Let userspace switch the overlay on again. In most cases userspace
4615 * has to recompute where to put it anyway.
4616 */
4617}
4618
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004619/**
4620 * intel_post_enable_primary - Perform operations after enabling primary plane
4621 * @crtc: the CRTC whose primary plane was just enabled
4622 *
4623 * Performs potentially sleeping operations that must be done after the primary
4624 * plane is enabled, such as updating FBC and IPS. Note that this may be
4625 * called due to an explicit primary plane update, or due to an implicit
4626 * re-enable that is caused when a sprite plane is updated to no longer
4627 * completely hide the primary plane.
4628 */
4629static void
4630intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004631{
4632 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004633 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004636
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004637 /*
4638 * BDW signals flip done immediately if the plane
4639 * is disabled, even if the plane enable is already
4640 * armed to occur at the next vblank :(
4641 */
4642 if (IS_BROADWELL(dev))
4643 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004644
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004645 /*
4646 * FIXME IPS should be fine as long as one plane is
4647 * enabled, but in practice it seems to have problems
4648 * when going from primary only to sprite only and vice
4649 * versa.
4650 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004651 hsw_enable_ips(intel_crtc);
4652
Daniel Vetterf99d7062014-06-19 16:01:59 +02004653 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004654 * Gen2 reports pipe underruns whenever all planes are disabled.
4655 * So don't enable underrun reporting before at least some planes
4656 * are enabled.
4657 * FIXME: Need to fix the logic to work when we turn off all planes
4658 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004659 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004660 if (IS_GEN2(dev))
4661 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4662
4663 /* Underruns don't raise interrupts, so check manually. */
4664 if (HAS_GMCH_DISPLAY(dev))
4665 i9xx_check_fifo_underruns(dev_priv);
4666}
4667
4668/**
4669 * intel_pre_disable_primary - Perform operations before disabling primary plane
4670 * @crtc: the CRTC whose primary plane is to be disabled
4671 *
4672 * Performs potentially sleeping operations that must be done before the
4673 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4674 * be called due to an explicit primary plane update, or due to an implicit
4675 * disable that is caused when a sprite plane completely hides the primary
4676 * plane.
4677 */
4678static void
4679intel_pre_disable_primary(struct drm_crtc *crtc)
4680{
4681 struct drm_device *dev = crtc->dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
4685
4686 /*
4687 * Gen2 reports pipe underruns whenever all planes are disabled.
4688 * So diasble underrun reporting before all the planes get disabled.
4689 * FIXME: Need to fix the logic to work when we turn off all planes
4690 * but leave the pipe running.
4691 */
4692 if (IS_GEN2(dev))
4693 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4694
4695 /*
4696 * Vblank time updates from the shadow to live plane control register
4697 * are blocked if the memory self-refresh mode is active at that
4698 * moment. So to make sure the plane gets truly disabled, disable
4699 * first the self-refresh mode. The self-refresh enable bit in turn
4700 * will be checked/applied by the HW only at the next frame start
4701 * event which is after the vblank start event, so we need to have a
4702 * wait-for-vblank between disabling the plane and the pipe.
4703 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004704 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004706 dev_priv->wm.vlv.cxsr = false;
4707 intel_wait_for_vblank(dev, pipe);
4708 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 /*
4711 * FIXME IPS should be fine as long as one plane is
4712 * enabled, but in practice it seems to have problems
4713 * when going from primary only to sprite only and vice
4714 * versa.
4715 */
4716 hsw_disable_ips(intel_crtc);
4717}
4718
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004719static void intel_post_plane_update(struct intel_crtc *crtc)
4720{
4721 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4722 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004723 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004724 struct drm_plane *plane;
4725
4726 if (atomic->wait_vblank)
4727 intel_wait_for_vblank(dev, crtc->pipe);
4728
4729 intel_frontbuffer_flip(dev, atomic->fb_bits);
4730
Ville Syrjälä852eb002015-06-24 22:00:07 +03004731 if (atomic->disable_cxsr)
4732 crtc->wm.cxsr_allowed = true;
4733
Ville Syrjäläf015c552015-06-24 22:00:02 +03004734 if (crtc->atomic.update_wm_post)
4735 intel_update_watermarks(&crtc->base);
4736
Paulo Zanonic80ac852015-07-02 19:25:13 -03004737 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004738 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004739
4740 if (atomic->post_enable_primary)
4741 intel_post_enable_primary(&crtc->base);
4742
4743 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4744 intel_update_sprite_watermarks(plane, &crtc->base,
4745 0, 0, 0, false, false);
4746
4747 memset(atomic, 0, sizeof(*atomic));
4748}
4749
4750static void intel_pre_plane_update(struct intel_crtc *crtc)
4751{
4752 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004753 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004754 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4755 struct drm_plane *p;
4756
4757 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004758 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4759 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004760
4761 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004762 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4763 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004764 mutex_unlock(&dev->struct_mutex);
4765 }
4766
4767 if (atomic->wait_for_flips)
4768 intel_crtc_wait_for_pending_flips(&crtc->base);
4769
Paulo Zanonic80ac852015-07-02 19:25:13 -03004770 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004771 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004772
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004773 if (crtc->atomic.disable_ips)
4774 hsw_disable_ips(crtc);
4775
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776 if (atomic->pre_disable_primary)
4777 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004778
4779 if (atomic->disable_cxsr) {
4780 crtc->wm.cxsr_allowed = false;
4781 intel_set_memory_cxsr(dev_priv, false);
4782 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004783}
4784
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004785static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004786{
4787 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004789 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004790 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004791
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004792 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004793
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004794 drm_for_each_plane_mask(p, dev, plane_mask)
4795 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004796
Daniel Vetterf99d7062014-06-19 16:01:59 +02004797 /*
4798 * FIXME: Once we grow proper nuclear flip support out of this we need
4799 * to compute the mask of flip planes precisely. For the time being
4800 * consider this a flip to a NULL plane.
4801 */
4802 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004803}
4804
Jesse Barnesf67a5592011-01-05 10:31:48 -08004805static void ironlake_crtc_enable(struct drm_crtc *crtc)
4806{
4807 struct drm_device *dev = crtc->dev;
4808 struct drm_i915_private *dev_priv = dev->dev_private;
4809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004810 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004811 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004812
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004813 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004814 return;
4815
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004816 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004817 intel_prepare_shared_dpll(intel_crtc);
4818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004819 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304820 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004821
4822 intel_set_pipe_timings(intel_crtc);
4823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004824 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004825 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004826 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004827 }
4828
4829 ironlake_set_pipeconf(crtc);
4830
Jesse Barnesf67a5592011-01-05 10:31:48 -08004831 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004832
Daniel Vettera72e4c92014-09-30 10:56:47 +02004833 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4834 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004835
Daniel Vetterf6736a12013-06-05 13:34:30 +02004836 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004837 if (encoder->pre_enable)
4838 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004841 /* Note: FDI PLL enabling _must_ be done before we enable the
4842 * cpu pipes, hence this is separate from all the other fdi/pch
4843 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004844 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004845 } else {
4846 assert_fdi_tx_disabled(dev_priv, pipe);
4847 assert_fdi_rx_disabled(dev_priv, pipe);
4848 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004849
Jesse Barnesb074cec2013-04-25 12:55:02 -07004850 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004851
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004852 /*
4853 * On ILK+ LUT must be loaded before the pipe is running but with
4854 * clocks enabled
4855 */
4856 intel_crtc_load_lut(crtc);
4857
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004858 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004859 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004863
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004864 assert_vblank_disabled(crtc);
4865 drm_crtc_vblank_on(crtc);
4866
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004867 for_each_encoder_on_crtc(dev, crtc, encoder)
4868 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004869
4870 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004871 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004872}
4873
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004874/* IPS only exists on ULT machines and is tied to pipe A. */
4875static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4876{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004877 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004878}
4879
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004880static void haswell_crtc_enable(struct drm_crtc *crtc)
4881{
4882 struct drm_device *dev = crtc->dev;
4883 struct drm_i915_private *dev_priv = dev->dev_private;
4884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4885 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004886 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4887 struct intel_crtc_state *pipe_config =
4888 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004889
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004890 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004891 return;
4892
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004893 if (intel_crtc_to_shared_dpll(intel_crtc))
4894 intel_enable_shared_dpll(intel_crtc);
4895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304897 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004898
4899 intel_set_pipe_timings(intel_crtc);
4900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4902 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4903 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004904 }
4905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004906 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004907 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004909 }
4910
4911 haswell_set_pipeconf(crtc);
4912
4913 intel_set_pipe_csc(crtc);
4914
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004915 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004916
Daniel Vettera72e4c92014-09-30 10:56:47 +02004917 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004918 for_each_encoder_on_crtc(dev, crtc, encoder)
4919 if (encoder->pre_enable)
4920 encoder->pre_enable(encoder);
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004923 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4924 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004925 dev_priv->display.fdi_link_train(crtc);
4926 }
4927
Paulo Zanoni1f544382012-10-24 11:32:00 -02004928 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004930 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004931 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004932 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004933 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004934
4935 /*
4936 * On ILK+ LUT must be loaded before the pipe is running but with
4937 * clocks enabled
4938 */
4939 intel_crtc_load_lut(crtc);
4940
Paulo Zanoni1f544382012-10-24 11:32:00 -02004941 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004942 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004944 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004945 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004946
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004947 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004948 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004950 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004951 intel_ddi_set_vc_payload_alloc(crtc, true);
4952
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004953 assert_vblank_disabled(crtc);
4954 drm_crtc_vblank_on(crtc);
4955
Jani Nikula8807e552013-08-30 19:40:32 +03004956 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004957 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004958 intel_opregion_notify_encoder(encoder, true);
4959 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960
Paulo Zanonie4916942013-09-20 16:21:19 -03004961 /* If we change the relative order between pipe/planes enabling, we need
4962 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004963 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4964 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4965 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4966 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4967 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004968}
4969
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004970static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004971{
4972 struct drm_device *dev = crtc->base.dev;
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974 int pipe = crtc->pipe;
4975
4976 /* To avoid upsetting the power well on haswell only disable the pfit if
4977 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004978 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004979 I915_WRITE(PF_CTL(pipe), 0);
4980 I915_WRITE(PF_WIN_POS(pipe), 0);
4981 I915_WRITE(PF_WIN_SZ(pipe), 0);
4982 }
4983}
4984
Jesse Barnes6be4a602010-09-10 10:26:01 -07004985static void ironlake_crtc_disable(struct drm_crtc *crtc)
4986{
4987 struct drm_device *dev = crtc->dev;
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004990 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004991 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004992 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004993
Daniel Vetterea9d7582012-07-10 10:42:52 +02004994 for_each_encoder_on_crtc(dev, crtc, encoder)
4995 encoder->disable(encoder);
4996
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004997 drm_crtc_vblank_off(crtc);
4998 assert_vblank_disabled(crtc);
4999
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005000 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005001 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005002
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005003 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005004
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005005 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005006
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005007 if (intel_crtc->config->has_pch_encoder)
5008 ironlake_fdi_disable(crtc);
5009
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005010 for_each_encoder_on_crtc(dev, crtc, encoder)
5011 if (encoder->post_disable)
5012 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005015 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005016
Daniel Vetterd925c592013-06-05 13:34:04 +02005017 if (HAS_PCH_CPT(dev)) {
5018 /* disable TRANS_DP_CTL */
5019 reg = TRANS_DP_CTL(pipe);
5020 temp = I915_READ(reg);
5021 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5022 TRANS_DP_PORT_SEL_MASK);
5023 temp |= TRANS_DP_PORT_SEL_NONE;
5024 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005025
Daniel Vetterd925c592013-06-05 13:34:04 +02005026 /* disable DPLL_SEL */
5027 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005028 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005029 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005030 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005031
Daniel Vetterd925c592013-06-05 13:34:04 +02005032 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005034
5035 intel_crtc->active = false;
5036 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005037}
5038
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039static void haswell_crtc_disable(struct drm_crtc *crtc)
5040{
5041 struct drm_device *dev = crtc->dev;
5042 struct drm_i915_private *dev_priv = dev->dev_private;
5043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5044 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005045 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046
Jani Nikula8807e552013-08-30 19:40:32 +03005047 for_each_encoder_on_crtc(dev, crtc, encoder) {
5048 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005050 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005051
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005052 drm_crtc_vblank_off(crtc);
5053 assert_vblank_disabled(crtc);
5054
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005055 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005056 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5057 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005058 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005060 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005061 intel_ddi_set_vc_payload_alloc(crtc, false);
5062
Paulo Zanoniad80a812012-10-24 16:06:19 -02005063 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005065 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005066 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005067 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005068 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069
Paulo Zanoni1f544382012-10-24 11:32:00 -02005070 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005072 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005073 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005074 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005075 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076
Imre Deak97b040a2014-06-25 22:01:50 +03005077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 if (encoder->post_disable)
5079 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005080
5081 intel_crtc->active = false;
5082 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083}
5084
Jesse Barnes2dd24552013-04-25 12:55:01 -07005085static void i9xx_pfit_enable(struct intel_crtc *crtc)
5086{
5087 struct drm_device *dev = crtc->base.dev;
5088 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005089 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005090
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005091 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005092 return;
5093
Daniel Vetterc0b03412013-05-28 12:05:54 +02005094 /*
5095 * The panel fitter should only be adjusted whilst the pipe is disabled,
5096 * according to register description and PRM.
5097 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005098 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5099 assert_pipe_disabled(dev_priv, crtc->pipe);
5100
Jesse Barnesb074cec2013-04-25 12:55:02 -07005101 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5102 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005103
5104 /* Border color in case we don't scale up to the full screen. Black by
5105 * default, change to something else for debugging. */
5106 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005107}
5108
Dave Airlied05410f2014-06-05 13:22:59 +10005109static enum intel_display_power_domain port_to_power_domain(enum port port)
5110{
5111 switch (port) {
5112 case PORT_A:
5113 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5114 case PORT_B:
5115 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5116 case PORT_C:
5117 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5118 case PORT_D:
5119 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005120 case PORT_E:
5121 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005122 default:
5123 WARN_ON_ONCE(1);
5124 return POWER_DOMAIN_PORT_OTHER;
5125 }
5126}
5127
Imre Deak77d22dc2014-03-05 16:20:52 +02005128#define for_each_power_domain(domain, mask) \
5129 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5130 if ((1 << (domain)) & (mask))
5131
Imre Deak319be8a2014-03-04 19:22:57 +02005132enum intel_display_power_domain
5133intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005134{
Imre Deak319be8a2014-03-04 19:22:57 +02005135 struct drm_device *dev = intel_encoder->base.dev;
5136 struct intel_digital_port *intel_dig_port;
5137
5138 switch (intel_encoder->type) {
5139 case INTEL_OUTPUT_UNKNOWN:
5140 /* Only DDI platforms should ever use this output type */
5141 WARN_ON_ONCE(!HAS_DDI(dev));
5142 case INTEL_OUTPUT_DISPLAYPORT:
5143 case INTEL_OUTPUT_HDMI:
5144 case INTEL_OUTPUT_EDP:
5145 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005146 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005147 case INTEL_OUTPUT_DP_MST:
5148 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5149 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005150 case INTEL_OUTPUT_ANALOG:
5151 return POWER_DOMAIN_PORT_CRT;
5152 case INTEL_OUTPUT_DSI:
5153 return POWER_DOMAIN_PORT_DSI;
5154 default:
5155 return POWER_DOMAIN_PORT_OTHER;
5156 }
5157}
5158
5159static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5160{
5161 struct drm_device *dev = crtc->dev;
5162 struct intel_encoder *intel_encoder;
5163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5164 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005165 unsigned long mask;
5166 enum transcoder transcoder;
5167
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005168 if (!crtc->state->active)
5169 return 0;
5170
Imre Deak77d22dc2014-03-05 16:20:52 +02005171 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5172
5173 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5174 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005175 if (intel_crtc->config->pch_pfit.enabled ||
5176 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005177 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5178
Imre Deak319be8a2014-03-04 19:22:57 +02005179 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5180 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5181
Imre Deak77d22dc2014-03-05 16:20:52 +02005182 return mask;
5183}
5184
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005185static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5186{
5187 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5189 enum intel_display_power_domain domain;
5190 unsigned long domains, new_domains, old_domains;
5191
5192 old_domains = intel_crtc->enabled_power_domains;
5193 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5194
5195 domains = new_domains & ~old_domains;
5196
5197 for_each_power_domain(domain, domains)
5198 intel_display_power_get(dev_priv, domain);
5199
5200 return old_domains & ~new_domains;
5201}
5202
5203static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5204 unsigned long domains)
5205{
5206 enum intel_display_power_domain domain;
5207
5208 for_each_power_domain(domain, domains)
5209 intel_display_power_put(dev_priv, domain);
5210}
5211
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005212static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005214 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005215 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005216 unsigned long put_domains[I915_MAX_PIPES] = {};
5217 struct drm_crtc_state *crtc_state;
5218 struct drm_crtc *crtc;
5219 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005220
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005221 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5222 if (needs_modeset(crtc->state))
5223 put_domains[to_intel_crtc(crtc)->pipe] =
5224 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005225 }
5226
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005227 if (dev_priv->display.modeset_commit_cdclk) {
5228 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5229
5230 if (cdclk != dev_priv->cdclk_freq &&
5231 !WARN_ON(!state->allow_modeset))
5232 dev_priv->display.modeset_commit_cdclk(state);
5233 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005234
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005235 for (i = 0; i < I915_MAX_PIPES; i++)
5236 if (put_domains[i])
5237 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005238}
5239
Mika Kaholaadafdc62015-08-18 14:36:59 +03005240static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5241{
5242 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5243
5244 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5245 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5246 return max_cdclk_freq;
5247 else if (IS_CHERRYVIEW(dev_priv))
5248 return max_cdclk_freq*95/100;
5249 else if (INTEL_INFO(dev_priv)->gen < 4)
5250 return 2*max_cdclk_freq*90/100;
5251 else
5252 return max_cdclk_freq*90/100;
5253}
5254
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005255static void intel_update_max_cdclk(struct drm_device *dev)
5256{
5257 struct drm_i915_private *dev_priv = dev->dev_private;
5258
5259 if (IS_SKYLAKE(dev)) {
5260 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5261
5262 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5263 dev_priv->max_cdclk_freq = 675000;
5264 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5265 dev_priv->max_cdclk_freq = 540000;
5266 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5267 dev_priv->max_cdclk_freq = 450000;
5268 else
5269 dev_priv->max_cdclk_freq = 337500;
5270 } else if (IS_BROADWELL(dev)) {
5271 /*
5272 * FIXME with extra cooling we can allow
5273 * 540 MHz for ULX and 675 Mhz for ULT.
5274 * How can we know if extra cooling is
5275 * available? PCI ID, VTB, something else?
5276 */
5277 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5278 dev_priv->max_cdclk_freq = 450000;
5279 else if (IS_BDW_ULX(dev))
5280 dev_priv->max_cdclk_freq = 450000;
5281 else if (IS_BDW_ULT(dev))
5282 dev_priv->max_cdclk_freq = 540000;
5283 else
5284 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005285 } else if (IS_CHERRYVIEW(dev)) {
5286 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005287 } else if (IS_VALLEYVIEW(dev)) {
5288 dev_priv->max_cdclk_freq = 400000;
5289 } else {
5290 /* otherwise assume cdclk is fixed */
5291 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5292 }
5293
Mika Kaholaadafdc62015-08-18 14:36:59 +03005294 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5295
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5297 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005298
5299 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5300 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005301}
5302
5303static void intel_update_cdclk(struct drm_device *dev)
5304{
5305 struct drm_i915_private *dev_priv = dev->dev_private;
5306
5307 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5308 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5309 dev_priv->cdclk_freq);
5310
5311 /*
5312 * Program the gmbus_freq based on the cdclk frequency.
5313 * BSpec erroneously claims we should aim for 4MHz, but
5314 * in fact 1MHz is the correct frequency.
5315 */
5316 if (IS_VALLEYVIEW(dev)) {
5317 /*
5318 * Program the gmbus_freq based on the cdclk frequency.
5319 * BSpec erroneously claims we should aim for 4MHz, but
5320 * in fact 1MHz is the correct frequency.
5321 */
5322 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5323 }
5324
5325 if (dev_priv->max_cdclk_freq == 0)
5326 intel_update_max_cdclk(dev);
5327}
5328
Damien Lespiau70d0c572015-06-04 18:21:29 +01005329static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305330{
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 uint32_t divider;
5333 uint32_t ratio;
5334 uint32_t current_freq;
5335 int ret;
5336
5337 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5338 switch (frequency) {
5339 case 144000:
5340 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5341 ratio = BXT_DE_PLL_RATIO(60);
5342 break;
5343 case 288000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 384000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 576000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 624000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5357 ratio = BXT_DE_PLL_RATIO(65);
5358 break;
5359 case 19200:
5360 /*
5361 * Bypass frequency with DE PLL disabled. Init ratio, divider
5362 * to suppress GCC warning.
5363 */
5364 ratio = 0;
5365 divider = 0;
5366 break;
5367 default:
5368 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5369
5370 return;
5371 }
5372
5373 mutex_lock(&dev_priv->rps.hw_lock);
5374 /* Inform power controller of upcoming frequency change */
5375 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5376 0x80000000);
5377 mutex_unlock(&dev_priv->rps.hw_lock);
5378
5379 if (ret) {
5380 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5381 ret, frequency);
5382 return;
5383 }
5384
5385 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5386 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5387 current_freq = current_freq * 500 + 1000;
5388
5389 /*
5390 * DE PLL has to be disabled when
5391 * - setting to 19.2MHz (bypass, PLL isn't used)
5392 * - before setting to 624MHz (PLL needs toggling)
5393 * - before setting to any frequency from 624MHz (PLL needs toggling)
5394 */
5395 if (frequency == 19200 || frequency == 624000 ||
5396 current_freq == 624000) {
5397 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5398 /* Timeout 200us */
5399 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5400 1))
5401 DRM_ERROR("timout waiting for DE PLL unlock\n");
5402 }
5403
5404 if (frequency != 19200) {
5405 uint32_t val;
5406
5407 val = I915_READ(BXT_DE_PLL_CTL);
5408 val &= ~BXT_DE_PLL_RATIO_MASK;
5409 val |= ratio;
5410 I915_WRITE(BXT_DE_PLL_CTL, val);
5411
5412 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5413 /* Timeout 200us */
5414 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5415 DRM_ERROR("timeout waiting for DE PLL lock\n");
5416
5417 val = I915_READ(CDCLK_CTL);
5418 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5419 val |= divider;
5420 /*
5421 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5422 * enable otherwise.
5423 */
5424 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5425 if (frequency >= 500000)
5426 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5427
5428 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5429 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5430 val |= (frequency - 1000) / 500;
5431 I915_WRITE(CDCLK_CTL, val);
5432 }
5433
5434 mutex_lock(&dev_priv->rps.hw_lock);
5435 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5436 DIV_ROUND_UP(frequency, 25000));
5437 mutex_unlock(&dev_priv->rps.hw_lock);
5438
5439 if (ret) {
5440 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5441 ret, frequency);
5442 return;
5443 }
5444
Damien Lespiaua47871b2015-06-04 18:21:34 +01005445 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305446}
5447
5448void broxton_init_cdclk(struct drm_device *dev)
5449{
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451 uint32_t val;
5452
5453 /*
5454 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5455 * or else the reset will hang because there is no PCH to respond.
5456 * Move the handshake programming to initialization sequence.
5457 * Previously was left up to BIOS.
5458 */
5459 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5460 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5461 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5462
5463 /* Enable PG1 for cdclk */
5464 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5465
5466 /* check if cd clock is enabled */
5467 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5468 DRM_DEBUG_KMS("Display already initialized\n");
5469 return;
5470 }
5471
5472 /*
5473 * FIXME:
5474 * - The initial CDCLK needs to be read from VBT.
5475 * Need to make this change after VBT has changes for BXT.
5476 * - check if setting the max (or any) cdclk freq is really necessary
5477 * here, it belongs to modeset time
5478 */
5479 broxton_set_cdclk(dev, 624000);
5480
5481 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005482 POSTING_READ(DBUF_CTL);
5483
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305484 udelay(10);
5485
5486 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5487 DRM_ERROR("DBuf power enable timeout!\n");
5488}
5489
5490void broxton_uninit_cdclk(struct drm_device *dev)
5491{
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493
5494 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005495 POSTING_READ(DBUF_CTL);
5496
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305497 udelay(10);
5498
5499 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5500 DRM_ERROR("DBuf power disable timeout!\n");
5501
5502 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5503 broxton_set_cdclk(dev, 19200);
5504
5505 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5506}
5507
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005508static const struct skl_cdclk_entry {
5509 unsigned int freq;
5510 unsigned int vco;
5511} skl_cdclk_frequencies[] = {
5512 { .freq = 308570, .vco = 8640 },
5513 { .freq = 337500, .vco = 8100 },
5514 { .freq = 432000, .vco = 8640 },
5515 { .freq = 450000, .vco = 8100 },
5516 { .freq = 540000, .vco = 8100 },
5517 { .freq = 617140, .vco = 8640 },
5518 { .freq = 675000, .vco = 8100 },
5519};
5520
5521static unsigned int skl_cdclk_decimal(unsigned int freq)
5522{
5523 return (freq - 1000) / 500;
5524}
5525
5526static unsigned int skl_cdclk_get_vco(unsigned int freq)
5527{
5528 unsigned int i;
5529
5530 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5531 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5532
5533 if (e->freq == freq)
5534 return e->vco;
5535 }
5536
5537 return 8100;
5538}
5539
5540static void
5541skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5542{
5543 unsigned int min_freq;
5544 u32 val;
5545
5546 /* select the minimum CDCLK before enabling DPLL 0 */
5547 val = I915_READ(CDCLK_CTL);
5548 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5549 val |= CDCLK_FREQ_337_308;
5550
5551 if (required_vco == 8640)
5552 min_freq = 308570;
5553 else
5554 min_freq = 337500;
5555
5556 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5557
5558 I915_WRITE(CDCLK_CTL, val);
5559 POSTING_READ(CDCLK_CTL);
5560
5561 /*
5562 * We always enable DPLL0 with the lowest link rate possible, but still
5563 * taking into account the VCO required to operate the eDP panel at the
5564 * desired frequency. The usual DP link rates operate with a VCO of
5565 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5566 * The modeset code is responsible for the selection of the exact link
5567 * rate later on, with the constraint of choosing a frequency that
5568 * works with required_vco.
5569 */
5570 val = I915_READ(DPLL_CTRL1);
5571
5572 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5573 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5574 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5575 if (required_vco == 8640)
5576 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5577 SKL_DPLL0);
5578 else
5579 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5580 SKL_DPLL0);
5581
5582 I915_WRITE(DPLL_CTRL1, val);
5583 POSTING_READ(DPLL_CTRL1);
5584
5585 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5586
5587 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5588 DRM_ERROR("DPLL0 not locked\n");
5589}
5590
5591static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5592{
5593 int ret;
5594 u32 val;
5595
5596 /* inform PCU we want to change CDCLK */
5597 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5598 mutex_lock(&dev_priv->rps.hw_lock);
5599 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5600 mutex_unlock(&dev_priv->rps.hw_lock);
5601
5602 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5603}
5604
5605static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5606{
5607 unsigned int i;
5608
5609 for (i = 0; i < 15; i++) {
5610 if (skl_cdclk_pcu_ready(dev_priv))
5611 return true;
5612 udelay(10);
5613 }
5614
5615 return false;
5616}
5617
5618static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5619{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005620 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005621 u32 freq_select, pcu_ack;
5622
5623 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5624
5625 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5626 DRM_ERROR("failed to inform PCU about cdclk change\n");
5627 return;
5628 }
5629
5630 /* set CDCLK_CTL */
5631 switch(freq) {
5632 case 450000:
5633 case 432000:
5634 freq_select = CDCLK_FREQ_450_432;
5635 pcu_ack = 1;
5636 break;
5637 case 540000:
5638 freq_select = CDCLK_FREQ_540;
5639 pcu_ack = 2;
5640 break;
5641 case 308570:
5642 case 337500:
5643 default:
5644 freq_select = CDCLK_FREQ_337_308;
5645 pcu_ack = 0;
5646 break;
5647 case 617140:
5648 case 675000:
5649 freq_select = CDCLK_FREQ_675_617;
5650 pcu_ack = 3;
5651 break;
5652 }
5653
5654 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5655 POSTING_READ(CDCLK_CTL);
5656
5657 /* inform PCU of the change */
5658 mutex_lock(&dev_priv->rps.hw_lock);
5659 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5660 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005661
5662 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005663}
5664
5665void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5666{
5667 /* disable DBUF power */
5668 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5669 POSTING_READ(DBUF_CTL);
5670
5671 udelay(10);
5672
5673 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5674 DRM_ERROR("DBuf power disable timeout\n");
5675
5676 /* disable DPLL0 */
5677 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5678 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5679 DRM_ERROR("Couldn't disable DPLL0\n");
5680
5681 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5682}
5683
5684void skl_init_cdclk(struct drm_i915_private *dev_priv)
5685{
5686 u32 val;
5687 unsigned int required_vco;
5688
5689 /* enable PCH reset handshake */
5690 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5691 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5692
5693 /* enable PG1 and Misc I/O */
5694 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5695
Gary Wang39d9b852015-08-28 16:40:34 +08005696 /* DPLL0 not enabled (happens on early BIOS versions) */
5697 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5698 /* enable DPLL0 */
5699 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5700 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005701 }
5702
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005703 /* set CDCLK to the frequency the BIOS chose */
5704 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5705
5706 /* enable DBUF power */
5707 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5708 POSTING_READ(DBUF_CTL);
5709
5710 udelay(10);
5711
5712 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5713 DRM_ERROR("DBuf power enable timeout\n");
5714}
5715
Ville Syrjälädfcab172014-06-13 13:37:47 +03005716/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005717static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005718{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005719 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720
Jesse Barnes586f49d2013-11-04 16:06:59 -08005721 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005722 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005723 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5724 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005725 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005726
Ville Syrjälädfcab172014-06-13 13:37:47 +03005727 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005728}
5729
5730/* Adjust CDclk dividers to allow high res or save power if possible */
5731static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5732{
5733 struct drm_i915_private *dev_priv = dev->dev_private;
5734 u32 val, cmd;
5735
Vandana Kannan164dfd22014-11-24 13:37:41 +05305736 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5737 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005738
Ville Syrjälädfcab172014-06-13 13:37:47 +03005739 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005741 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742 cmd = 1;
5743 else
5744 cmd = 0;
5745
5746 mutex_lock(&dev_priv->rps.hw_lock);
5747 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5748 val &= ~DSPFREQGUAR_MASK;
5749 val |= (cmd << DSPFREQGUAR_SHIFT);
5750 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5751 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5752 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5753 50)) {
5754 DRM_ERROR("timed out waiting for CDclk change\n");
5755 }
5756 mutex_unlock(&dev_priv->rps.hw_lock);
5757
Ville Syrjälä54433e92015-05-26 20:42:31 +03005758 mutex_lock(&dev_priv->sb_lock);
5759
Ville Syrjälädfcab172014-06-13 13:37:47 +03005760 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005761 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005763 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764
Jesse Barnes30a970c2013-11-04 13:48:12 -08005765 /* adjust cdclk divider */
5766 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005767 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768 val |= divider;
5769 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005770
5771 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5772 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5773 50))
5774 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005775 }
5776
Jesse Barnes30a970c2013-11-04 13:48:12 -08005777 /* adjust self-refresh exit latency value */
5778 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5779 val &= ~0x7f;
5780
5781 /*
5782 * For high bandwidth configs, we set a higher latency in the bunit
5783 * so that the core display fetch happens in time to avoid underruns.
5784 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005785 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005786 val |= 4500 / 250; /* 4.5 usec */
5787 else
5788 val |= 3000 / 250; /* 3.0 usec */
5789 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005790
Ville Syrjäläa5805162015-05-26 20:42:30 +03005791 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005792
Ville Syrjäläb6283052015-06-03 15:45:07 +03005793 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794}
5795
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005796static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5797{
5798 struct drm_i915_private *dev_priv = dev->dev_private;
5799 u32 val, cmd;
5800
Vandana Kannan164dfd22014-11-24 13:37:41 +05305801 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5802 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005803
5804 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005805 case 333333:
5806 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005807 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005808 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005809 break;
5810 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005811 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005812 return;
5813 }
5814
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005815 /*
5816 * Specs are full of misinformation, but testing on actual
5817 * hardware has shown that we just need to write the desired
5818 * CCK divider into the Punit register.
5819 */
5820 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5821
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005822 mutex_lock(&dev_priv->rps.hw_lock);
5823 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5824 val &= ~DSPFREQGUAR_MASK_CHV;
5825 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5826 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5827 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5828 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5829 50)) {
5830 DRM_ERROR("timed out waiting for CDclk change\n");
5831 }
5832 mutex_unlock(&dev_priv->rps.hw_lock);
5833
Ville Syrjäläb6283052015-06-03 15:45:07 +03005834 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005835}
5836
Jesse Barnes30a970c2013-11-04 13:48:12 -08005837static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5838 int max_pixclk)
5839{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005840 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005841 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005842
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843 /*
5844 * Really only a few cases to deal with, as only 4 CDclks are supported:
5845 * 200MHz
5846 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005847 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005848 * 400MHz (VLV only)
5849 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5850 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005851 *
5852 * We seem to get an unstable or solid color picture at 200MHz.
5853 * Not sure what's wrong. For now use 200MHz only when all pipes
5854 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005855 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005856 if (!IS_CHERRYVIEW(dev_priv) &&
5857 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005858 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005859 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005860 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005861 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005862 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005863 else
5864 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005865}
5866
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305867static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5868 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005869{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305870 /*
5871 * FIXME:
5872 * - remove the guardband, it's not needed on BXT
5873 * - set 19.2MHz bypass frequency if there are no active pipes
5874 */
5875 if (max_pixclk > 576000*9/10)
5876 return 624000;
5877 else if (max_pixclk > 384000*9/10)
5878 return 576000;
5879 else if (max_pixclk > 288000*9/10)
5880 return 384000;
5881 else if (max_pixclk > 144000*9/10)
5882 return 288000;
5883 else
5884 return 144000;
5885}
5886
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005887/* Compute the max pixel clock for new configuration. Uses atomic state if
5888 * that's non-NULL, look at current state otherwise. */
5889static int intel_mode_max_pixclk(struct drm_device *dev,
5890 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005893 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894 int max_pixclk = 0;
5895
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005896 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005897 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005898 if (IS_ERR(crtc_state))
5899 return PTR_ERR(crtc_state);
5900
5901 if (!crtc_state->base.enable)
5902 continue;
5903
5904 max_pixclk = max(max_pixclk,
5905 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906 }
5907
5908 return max_pixclk;
5909}
5910
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005911static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005913 struct drm_device *dev = state->dev;
5914 struct drm_i915_private *dev_priv = dev->dev_private;
5915 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005917 if (max_pixclk < 0)
5918 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005920 to_intel_atomic_state(state)->cdclk =
5921 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305922
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005923 return 0;
5924}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005926static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5927{
5928 struct drm_device *dev = state->dev;
5929 struct drm_i915_private *dev_priv = dev->dev_private;
5930 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005931
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005932 if (max_pixclk < 0)
5933 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005934
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005935 to_intel_atomic_state(state)->cdclk =
5936 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005937
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005938 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939}
5940
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005941static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5942{
5943 unsigned int credits, default_credits;
5944
5945 if (IS_CHERRYVIEW(dev_priv))
5946 default_credits = PFI_CREDIT(12);
5947 else
5948 default_credits = PFI_CREDIT(8);
5949
Vandana Kannan164dfd22014-11-24 13:37:41 +05305950 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005951 /* CHV suggested value is 31 or 63 */
5952 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005953 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005954 else
5955 credits = PFI_CREDIT(15);
5956 } else {
5957 credits = default_credits;
5958 }
5959
5960 /*
5961 * WA - write default credits before re-programming
5962 * FIXME: should we also set the resend bit here?
5963 */
5964 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5965 default_credits);
5966
5967 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5968 credits | PFI_CREDIT_RESEND);
5969
5970 /*
5971 * FIXME is this guaranteed to clear
5972 * immediately or should we poll for it?
5973 */
5974 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5975}
5976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005979 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005981 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005983 /*
5984 * FIXME: We can end up here with all power domains off, yet
5985 * with a CDCLK frequency other than the minimum. To account
5986 * for this take the PIPE-A power domain, which covers the HW
5987 * blocks needed for the following programming. This can be
5988 * removed once it's guaranteed that we get here either with
5989 * the minimum CDCLK set, or the required power domains
5990 * enabled.
5991 */
5992 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005993
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005994 if (IS_CHERRYVIEW(dev))
5995 cherryview_set_cdclk(dev, req_cdclk);
5996 else
5997 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005999 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006001 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002}
6003
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004static void valleyview_crtc_enable(struct drm_crtc *crtc)
6005{
6006 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006007 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6009 struct intel_encoder *encoder;
6010 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006011 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006012
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006013 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014 return;
6015
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006016 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006018 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306019 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006020
6021 intel_set_pipe_timings(intel_crtc);
6022
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006023 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6024 struct drm_i915_private *dev_priv = dev->dev_private;
6025
6026 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6027 I915_WRITE(CHV_CANVAS(pipe), 0);
6028 }
6029
Daniel Vetter5b18e572014-04-24 23:55:06 +02006030 i9xx_set_pipeconf(intel_crtc);
6031
Jesse Barnes89b667f2013-04-18 14:51:36 -07006032 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033
Daniel Vettera72e4c92014-09-30 10:56:47 +02006034 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006035
Jesse Barnes89b667f2013-04-18 14:51:36 -07006036 for_each_encoder_on_crtc(dev, crtc, encoder)
6037 if (encoder->pre_pll_enable)
6038 encoder->pre_pll_enable(encoder);
6039
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006040 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006041 if (IS_CHERRYVIEW(dev)) {
6042 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006043 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006044 } else {
6045 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006046 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006047 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006048 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006049
6050 for_each_encoder_on_crtc(dev, crtc, encoder)
6051 if (encoder->pre_enable)
6052 encoder->pre_enable(encoder);
6053
Jesse Barnes2dd24552013-04-25 12:55:01 -07006054 i9xx_pfit_enable(intel_crtc);
6055
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006056 intel_crtc_load_lut(crtc);
6057
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006058 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006059
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006060 assert_vblank_disabled(crtc);
6061 drm_crtc_vblank_on(crtc);
6062
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006063 for_each_encoder_on_crtc(dev, crtc, encoder)
6064 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065}
6066
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006067static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6068{
6069 struct drm_device *dev = crtc->base.dev;
6070 struct drm_i915_private *dev_priv = dev->dev_private;
6071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006072 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6073 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006074}
6075
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006076static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006077{
6078 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006079 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006081 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006082 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006083
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006084 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006085 return;
6086
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006087 i9xx_set_pll_dividers(intel_crtc);
6088
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006089 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306090 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006091
6092 intel_set_pipe_timings(intel_crtc);
6093
Daniel Vetter5b18e572014-04-24 23:55:06 +02006094 i9xx_set_pipeconf(intel_crtc);
6095
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006096 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006097
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006098 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006100
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006101 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006102 if (encoder->pre_enable)
6103 encoder->pre_enable(encoder);
6104
Daniel Vetterf6736a12013-06-05 13:34:30 +02006105 i9xx_enable_pll(intel_crtc);
6106
Jesse Barnes2dd24552013-04-25 12:55:01 -07006107 i9xx_pfit_enable(intel_crtc);
6108
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006109 intel_crtc_load_lut(crtc);
6110
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006111 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006112 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006113
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006114 assert_vblank_disabled(crtc);
6115 drm_crtc_vblank_on(crtc);
6116
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006117 for_each_encoder_on_crtc(dev, crtc, encoder)
6118 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006119}
6120
Daniel Vetter87476d62013-04-11 16:29:06 +02006121static void i9xx_pfit_disable(struct intel_crtc *crtc)
6122{
6123 struct drm_device *dev = crtc->base.dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006125
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006126 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006127 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006128
6129 assert_pipe_disabled(dev_priv, crtc->pipe);
6130
Daniel Vetter328d8e82013-05-08 10:36:31 +02006131 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6132 I915_READ(PFIT_CONTROL));
6133 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006134}
6135
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006136static void i9xx_crtc_disable(struct drm_crtc *crtc)
6137{
6138 struct drm_device *dev = crtc->dev;
6139 struct drm_i915_private *dev_priv = dev->dev_private;
6140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006141 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006142 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006143
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006144 /*
6145 * On gen2 planes are double buffered but the pipe isn't, so we must
6146 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006147 * We also need to wait on all gmch platforms because of the
6148 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006149 */
Imre Deak564ed192014-06-13 14:54:21 +03006150 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006151
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006152 for_each_encoder_on_crtc(dev, crtc, encoder)
6153 encoder->disable(encoder);
6154
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006155 drm_crtc_vblank_off(crtc);
6156 assert_vblank_disabled(crtc);
6157
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006158 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006159
Daniel Vetter87476d62013-04-11 16:29:06 +02006160 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006161
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162 for_each_encoder_on_crtc(dev, crtc, encoder)
6163 if (encoder->post_disable)
6164 encoder->post_disable(encoder);
6165
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006166 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006167 if (IS_CHERRYVIEW(dev))
6168 chv_disable_pll(dev_priv, pipe);
6169 else if (IS_VALLEYVIEW(dev))
6170 vlv_disable_pll(dev_priv, pipe);
6171 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006172 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006173 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006174
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006175 for_each_encoder_on_crtc(dev, crtc, encoder)
6176 if (encoder->post_pll_disable)
6177 encoder->post_pll_disable(encoder);
6178
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006179 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006180 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006181
6182 intel_crtc->active = false;
6183 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006184}
6185
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006186static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006187{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006189 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006190 enum intel_display_power_domain domain;
6191 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006192
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006193 if (!intel_crtc->active)
6194 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006195
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006196 if (to_intel_plane_state(crtc->primary->state)->visible) {
6197 intel_crtc_wait_for_pending_flips(crtc);
6198 intel_pre_disable_primary(crtc);
6199 }
6200
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006201 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006202 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006203 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006204
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006205 domains = intel_crtc->enabled_power_domains;
6206 for_each_power_domain(domain, domains)
6207 intel_display_power_put(dev_priv, domain);
6208 intel_crtc->enabled_power_domains = 0;
6209}
6210
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006211/*
6212 * turn all crtc's off, but do not adjust state
6213 * This has to be paired with a call to intel_modeset_setup_hw_state.
6214 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006215int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006216{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006217 struct drm_mode_config *config = &dev->mode_config;
6218 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6219 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006220 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006221 unsigned crtc_mask = 0;
6222 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006223
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006224 if (WARN_ON(!ctx))
6225 return 0;
6226
6227 lockdep_assert_held(&ctx->ww_ctx);
6228 state = drm_atomic_state_alloc(dev);
6229 if (WARN_ON(!state))
6230 return -ENOMEM;
6231
6232 state->acquire_ctx = ctx;
6233 state->allow_modeset = true;
6234
6235 for_each_crtc(dev, crtc) {
6236 struct drm_crtc_state *crtc_state =
6237 drm_atomic_get_crtc_state(state, crtc);
6238
6239 ret = PTR_ERR_OR_ZERO(crtc_state);
6240 if (ret)
6241 goto free;
6242
6243 if (!crtc_state->active)
6244 continue;
6245
6246 crtc_state->active = false;
6247 crtc_mask |= 1 << drm_crtc_index(crtc);
6248 }
6249
6250 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006251 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006252
6253 if (!ret) {
6254 for_each_crtc(dev, crtc)
6255 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6256 crtc->state->active = true;
6257
6258 return ret;
6259 }
6260 }
6261
6262free:
6263 if (ret)
6264 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6265 drm_atomic_state_free(state);
6266 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006267}
6268
Chris Wilsonea5b2132010-08-04 13:50:23 +01006269void intel_encoder_destroy(struct drm_encoder *encoder)
6270{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006271 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006272
Chris Wilsonea5b2132010-08-04 13:50:23 +01006273 drm_encoder_cleanup(encoder);
6274 kfree(intel_encoder);
6275}
6276
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006277/* Cross check the actual hw state with our own modeset state tracking (and it's
6278 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006279static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006280{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006281 struct drm_crtc *crtc = connector->base.state->crtc;
6282
6283 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6284 connector->base.base.id,
6285 connector->base.name);
6286
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006287 if (connector->get_hw_state(connector)) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006288 struct drm_encoder *encoder = &connector->encoder->base;
6289 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006290
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006291 I915_STATE_WARN(!crtc,
6292 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006293
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006294 if (!crtc)
6295 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006296
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006297 I915_STATE_WARN(!crtc->state->active,
6298 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006299
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006300 if (!encoder)
6301 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006302
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006303 I915_STATE_WARN(conn_state->best_encoder != encoder,
6304 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006305
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006306 I915_STATE_WARN(conn_state->crtc != encoder->crtc,
6307 "attached encoder crtc differs from connector crtc\n");
6308 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006309 I915_STATE_WARN(crtc && crtc->state->active,
6310 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006311 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6312 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313 }
6314}
6315
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006316int intel_connector_init(struct intel_connector *connector)
6317{
6318 struct drm_connector_state *connector_state;
6319
6320 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6321 if (!connector_state)
6322 return -ENOMEM;
6323
6324 connector->base.state = connector_state;
6325 return 0;
6326}
6327
6328struct intel_connector *intel_connector_alloc(void)
6329{
6330 struct intel_connector *connector;
6331
6332 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6333 if (!connector)
6334 return NULL;
6335
6336 if (intel_connector_init(connector) < 0) {
6337 kfree(connector);
6338 return NULL;
6339 }
6340
6341 return connector;
6342}
6343
Daniel Vetterf0947c32012-07-02 13:10:34 +02006344/* Simple connector->get_hw_state implementation for encoders that support only
6345 * one connector and no cloning and hence the encoder state determines the state
6346 * of the connector. */
6347bool intel_connector_get_hw_state(struct intel_connector *connector)
6348{
Daniel Vetter24929352012-07-02 20:28:59 +02006349 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006350 struct intel_encoder *encoder = connector->encoder;
6351
6352 return encoder->get_hw_state(encoder, &pipe);
6353}
6354
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006355static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006356{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006357 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6358 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006359
6360 return 0;
6361}
6362
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006363static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006364 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006365{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006366 struct drm_atomic_state *state = pipe_config->base.state;
6367 struct intel_crtc *other_crtc;
6368 struct intel_crtc_state *other_crtc_state;
6369
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006370 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6371 pipe_name(pipe), pipe_config->fdi_lanes);
6372 if (pipe_config->fdi_lanes > 4) {
6373 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6374 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006375 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006376 }
6377
Paulo Zanonibafb6552013-11-02 21:07:44 -07006378 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006379 if (pipe_config->fdi_lanes > 2) {
6380 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6381 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006382 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006383 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006384 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006385 }
6386 }
6387
6388 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006389 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006390
6391 /* Ivybridge 3 pipe is really complicated */
6392 switch (pipe) {
6393 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006394 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006395 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006396 if (pipe_config->fdi_lanes <= 2)
6397 return 0;
6398
6399 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6400 other_crtc_state =
6401 intel_atomic_get_crtc_state(state, other_crtc);
6402 if (IS_ERR(other_crtc_state))
6403 return PTR_ERR(other_crtc_state);
6404
6405 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6407 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006411 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006412 if (pipe_config->fdi_lanes > 2) {
6413 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6414 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006416 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417
6418 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6419 other_crtc_state =
6420 intel_atomic_get_crtc_state(state, other_crtc);
6421 if (IS_ERR(other_crtc_state))
6422 return PTR_ERR(other_crtc_state);
6423
6424 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 default:
6430 BUG();
6431 }
6432}
6433
Daniel Vettere29c22c2013-02-21 00:00:16 +01006434#define RETRY 1
6435static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006436 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006437{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006439 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440 int lane, link_bw, fdi_dotclock, ret;
6441 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006442
Daniel Vettere29c22c2013-02-21 00:00:16 +01006443retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006444 /* FDI is a binary signal running at ~2.7GHz, encoding
6445 * each output octet as 10 bits. The actual frequency
6446 * is stored as a divider into a 100MHz clock, and the
6447 * mode pixel clock is stored in units of 1KHz.
6448 * Hence the bw of each lane in terms of the mode signal
6449 * is:
6450 */
6451 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6452
Damien Lespiau241bfc32013-09-25 16:45:37 +01006453 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006454
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006455 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006456 pipe_config->pipe_bpp);
6457
6458 pipe_config->fdi_lanes = lane;
6459
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006460 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006461 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6464 intel_crtc->pipe, pipe_config);
6465 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006466 pipe_config->pipe_bpp -= 2*3;
6467 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6468 pipe_config->pipe_bpp);
6469 needs_recompute = true;
6470 pipe_config->bw_constrained = true;
6471
6472 goto retry;
6473 }
6474
6475 if (needs_recompute)
6476 return RETRY;
6477
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006479}
6480
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006481static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6482 struct intel_crtc_state *pipe_config)
6483{
6484 if (pipe_config->pipe_bpp > 24)
6485 return false;
6486
6487 /* HSW can handle pixel rate up to cdclk? */
6488 if (IS_HASWELL(dev_priv->dev))
6489 return true;
6490
6491 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006492 * We compare against max which means we must take
6493 * the increased cdclk requirement into account when
6494 * calculating the new cdclk.
6495 *
6496 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006497 */
6498 return ilk_pipe_pixel_rate(pipe_config) <=
6499 dev_priv->max_cdclk_freq * 95 / 100;
6500}
6501
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006502static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006503 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006504{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006505 struct drm_device *dev = crtc->base.dev;
6506 struct drm_i915_private *dev_priv = dev->dev_private;
6507
Jani Nikulad330a952014-01-21 11:24:25 +02006508 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006509 hsw_crtc_supports_ips(crtc) &&
6510 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006511}
6512
Daniel Vettera43f6e02013-06-07 23:10:32 +02006513static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006514 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006515{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006516 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006517 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006518 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006519
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006520 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006521 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006522 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006523
6524 /*
6525 * Enable pixel doubling when the dot clock
6526 * is > 90% of the (display) core speed.
6527 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006528 * GDG double wide on either pipe,
6529 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006530 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006531 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006532 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006533 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006534 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006535 }
6536
Damien Lespiau241bfc32013-09-25 16:45:37 +01006537 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006538 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006539 }
Chris Wilson89749352010-09-12 18:25:19 +01006540
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006541 /*
6542 * Pipe horizontal size must be even in:
6543 * - DVO ganged mode
6544 * - LVDS dual channel mode
6545 * - Double wide pipe
6546 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006547 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006548 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6549 pipe_config->pipe_src_w &= ~1;
6550
Damien Lespiau8693a822013-05-03 18:48:11 +01006551 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6552 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006553 */
6554 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6555 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006556 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006557
Damien Lespiauf5adf942013-06-24 18:29:34 +01006558 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006559 hsw_compute_ips_config(crtc, pipe_config);
6560
Daniel Vetter877d48d2013-04-19 11:24:43 +02006561 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006562 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006563
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006564 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006565}
6566
Ville Syrjälä1652d192015-03-31 14:12:01 +03006567static int skylake_get_display_clock_speed(struct drm_device *dev)
6568{
6569 struct drm_i915_private *dev_priv = to_i915(dev);
6570 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6571 uint32_t cdctl = I915_READ(CDCLK_CTL);
6572 uint32_t linkrate;
6573
Damien Lespiau414355a2015-06-04 18:21:31 +01006574 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006575 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006576
6577 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6578 return 540000;
6579
6580 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006581 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006582
Damien Lespiau71cd8422015-04-30 16:39:17 +01006583 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6584 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006585 /* vco 8640 */
6586 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6587 case CDCLK_FREQ_450_432:
6588 return 432000;
6589 case CDCLK_FREQ_337_308:
6590 return 308570;
6591 case CDCLK_FREQ_675_617:
6592 return 617140;
6593 default:
6594 WARN(1, "Unknown cd freq selection\n");
6595 }
6596 } else {
6597 /* vco 8100 */
6598 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6599 case CDCLK_FREQ_450_432:
6600 return 450000;
6601 case CDCLK_FREQ_337_308:
6602 return 337500;
6603 case CDCLK_FREQ_675_617:
6604 return 675000;
6605 default:
6606 WARN(1, "Unknown cd freq selection\n");
6607 }
6608 }
6609
6610 /* error case, do as if DPLL0 isn't enabled */
6611 return 24000;
6612}
6613
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006614static int broxton_get_display_clock_speed(struct drm_device *dev)
6615{
6616 struct drm_i915_private *dev_priv = to_i915(dev);
6617 uint32_t cdctl = I915_READ(CDCLK_CTL);
6618 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6619 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6620 int cdclk;
6621
6622 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6623 return 19200;
6624
6625 cdclk = 19200 * pll_ratio / 2;
6626
6627 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6628 case BXT_CDCLK_CD2X_DIV_SEL_1:
6629 return cdclk; /* 576MHz or 624MHz */
6630 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6631 return cdclk * 2 / 3; /* 384MHz */
6632 case BXT_CDCLK_CD2X_DIV_SEL_2:
6633 return cdclk / 2; /* 288MHz */
6634 case BXT_CDCLK_CD2X_DIV_SEL_4:
6635 return cdclk / 4; /* 144MHz */
6636 }
6637
6638 /* error case, do as if DE PLL isn't enabled */
6639 return 19200;
6640}
6641
Ville Syrjälä1652d192015-03-31 14:12:01 +03006642static int broadwell_get_display_clock_speed(struct drm_device *dev)
6643{
6644 struct drm_i915_private *dev_priv = dev->dev_private;
6645 uint32_t lcpll = I915_READ(LCPLL_CTL);
6646 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6647
6648 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6649 return 800000;
6650 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6651 return 450000;
6652 else if (freq == LCPLL_CLK_FREQ_450)
6653 return 450000;
6654 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6655 return 540000;
6656 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6657 return 337500;
6658 else
6659 return 675000;
6660}
6661
6662static int haswell_get_display_clock_speed(struct drm_device *dev)
6663{
6664 struct drm_i915_private *dev_priv = dev->dev_private;
6665 uint32_t lcpll = I915_READ(LCPLL_CTL);
6666 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6667
6668 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6669 return 800000;
6670 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6671 return 450000;
6672 else if (freq == LCPLL_CLK_FREQ_450)
6673 return 450000;
6674 else if (IS_HSW_ULT(dev))
6675 return 337500;
6676 else
6677 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006678}
6679
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006680static int valleyview_get_display_clock_speed(struct drm_device *dev)
6681{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006682 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006683 u32 val;
6684 int divider;
6685
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006686 if (dev_priv->hpll_freq == 0)
6687 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6688
Ville Syrjäläa5805162015-05-26 20:42:30 +03006689 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006690 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006691 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006692
6693 divider = val & DISPLAY_FREQUENCY_VALUES;
6694
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006695 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6696 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6697 "cdclk change in progress\n");
6698
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006699 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006700}
6701
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006702static int ilk_get_display_clock_speed(struct drm_device *dev)
6703{
6704 return 450000;
6705}
6706
Jesse Barnese70236a2009-09-21 10:42:27 -07006707static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006708{
Jesse Barnese70236a2009-09-21 10:42:27 -07006709 return 400000;
6710}
Jesse Barnes79e53942008-11-07 14:24:08 -08006711
Jesse Barnese70236a2009-09-21 10:42:27 -07006712static int i915_get_display_clock_speed(struct drm_device *dev)
6713{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006714 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006715}
Jesse Barnes79e53942008-11-07 14:24:08 -08006716
Jesse Barnese70236a2009-09-21 10:42:27 -07006717static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6718{
6719 return 200000;
6720}
Jesse Barnes79e53942008-11-07 14:24:08 -08006721
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006722static int pnv_get_display_clock_speed(struct drm_device *dev)
6723{
6724 u16 gcfgc = 0;
6725
6726 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6727
6728 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6729 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006730 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006731 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006732 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006733 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006734 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006735 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6736 return 200000;
6737 default:
6738 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6739 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006740 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006741 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006742 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006743 }
6744}
6745
Jesse Barnese70236a2009-09-21 10:42:27 -07006746static int i915gm_get_display_clock_speed(struct drm_device *dev)
6747{
6748 u16 gcfgc = 0;
6749
6750 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6751
6752 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006753 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006754 else {
6755 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6756 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006757 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006758 default:
6759 case GC_DISPLAY_CLOCK_190_200_MHZ:
6760 return 190000;
6761 }
6762 }
6763}
Jesse Barnes79e53942008-11-07 14:24:08 -08006764
Jesse Barnese70236a2009-09-21 10:42:27 -07006765static int i865_get_display_clock_speed(struct drm_device *dev)
6766{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006767 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006768}
6769
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006770static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006771{
6772 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006773
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006774 /*
6775 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6776 * encoding is different :(
6777 * FIXME is this the right way to detect 852GM/852GMV?
6778 */
6779 if (dev->pdev->revision == 0x1)
6780 return 133333;
6781
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006782 pci_bus_read_config_word(dev->pdev->bus,
6783 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6784
Jesse Barnese70236a2009-09-21 10:42:27 -07006785 /* Assume that the hardware is in the high speed state. This
6786 * should be the default.
6787 */
6788 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6789 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006790 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006791 case GC_CLOCK_100_200:
6792 return 200000;
6793 case GC_CLOCK_166_250:
6794 return 250000;
6795 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006797 case GC_CLOCK_133_266:
6798 case GC_CLOCK_133_266_2:
6799 case GC_CLOCK_166_266:
6800 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 }
6802
6803 /* Shouldn't happen */
6804 return 0;
6805}
6806
6807static int i830_get_display_clock_speed(struct drm_device *dev)
6808{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006809 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006810}
6811
Ville Syrjälä34edce22015-05-22 11:22:33 +03006812static unsigned int intel_hpll_vco(struct drm_device *dev)
6813{
6814 struct drm_i915_private *dev_priv = dev->dev_private;
6815 static const unsigned int blb_vco[8] = {
6816 [0] = 3200000,
6817 [1] = 4000000,
6818 [2] = 5333333,
6819 [3] = 4800000,
6820 [4] = 6400000,
6821 };
6822 static const unsigned int pnv_vco[8] = {
6823 [0] = 3200000,
6824 [1] = 4000000,
6825 [2] = 5333333,
6826 [3] = 4800000,
6827 [4] = 2666667,
6828 };
6829 static const unsigned int cl_vco[8] = {
6830 [0] = 3200000,
6831 [1] = 4000000,
6832 [2] = 5333333,
6833 [3] = 6400000,
6834 [4] = 3333333,
6835 [5] = 3566667,
6836 [6] = 4266667,
6837 };
6838 static const unsigned int elk_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 4800000,
6843 };
6844 static const unsigned int ctg_vco[8] = {
6845 [0] = 3200000,
6846 [1] = 4000000,
6847 [2] = 5333333,
6848 [3] = 6400000,
6849 [4] = 2666667,
6850 [5] = 4266667,
6851 };
6852 const unsigned int *vco_table;
6853 unsigned int vco;
6854 uint8_t tmp = 0;
6855
6856 /* FIXME other chipsets? */
6857 if (IS_GM45(dev))
6858 vco_table = ctg_vco;
6859 else if (IS_G4X(dev))
6860 vco_table = elk_vco;
6861 else if (IS_CRESTLINE(dev))
6862 vco_table = cl_vco;
6863 else if (IS_PINEVIEW(dev))
6864 vco_table = pnv_vco;
6865 else if (IS_G33(dev))
6866 vco_table = blb_vco;
6867 else
6868 return 0;
6869
6870 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6871
6872 vco = vco_table[tmp & 0x7];
6873 if (vco == 0)
6874 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6875 else
6876 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6877
6878 return vco;
6879}
6880
6881static int gm45_get_display_clock_speed(struct drm_device *dev)
6882{
6883 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6884 uint16_t tmp = 0;
6885
6886 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6887
6888 cdclk_sel = (tmp >> 12) & 0x1;
6889
6890 switch (vco) {
6891 case 2666667:
6892 case 4000000:
6893 case 5333333:
6894 return cdclk_sel ? 333333 : 222222;
6895 case 3200000:
6896 return cdclk_sel ? 320000 : 228571;
6897 default:
6898 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6899 return 222222;
6900 }
6901}
6902
6903static int i965gm_get_display_clock_speed(struct drm_device *dev)
6904{
6905 static const uint8_t div_3200[] = { 16, 10, 8 };
6906 static const uint8_t div_4000[] = { 20, 12, 10 };
6907 static const uint8_t div_5333[] = { 24, 16, 14 };
6908 const uint8_t *div_table;
6909 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6910 uint16_t tmp = 0;
6911
6912 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6913
6914 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6915
6916 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6917 goto fail;
6918
6919 switch (vco) {
6920 case 3200000:
6921 div_table = div_3200;
6922 break;
6923 case 4000000:
6924 div_table = div_4000;
6925 break;
6926 case 5333333:
6927 div_table = div_5333;
6928 break;
6929 default:
6930 goto fail;
6931 }
6932
6933 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6934
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006935fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006936 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6937 return 200000;
6938}
6939
6940static int g33_get_display_clock_speed(struct drm_device *dev)
6941{
6942 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6943 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6944 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6945 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6946 const uint8_t *div_table;
6947 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6948 uint16_t tmp = 0;
6949
6950 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6951
6952 cdclk_sel = (tmp >> 4) & 0x7;
6953
6954 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6955 goto fail;
6956
6957 switch (vco) {
6958 case 3200000:
6959 div_table = div_3200;
6960 break;
6961 case 4000000:
6962 div_table = div_4000;
6963 break;
6964 case 4800000:
6965 div_table = div_4800;
6966 break;
6967 case 5333333:
6968 div_table = div_5333;
6969 break;
6970 default:
6971 goto fail;
6972 }
6973
6974 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6975
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006976fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006977 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6978 return 190476;
6979}
6980
Zhenyu Wang2c072452009-06-05 15:38:42 +08006981static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006982intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006983{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006984 while (*num > DATA_LINK_M_N_MASK ||
6985 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006986 *num >>= 1;
6987 *den >>= 1;
6988 }
6989}
6990
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006991static void compute_m_n(unsigned int m, unsigned int n,
6992 uint32_t *ret_m, uint32_t *ret_n)
6993{
6994 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6995 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6996 intel_reduce_m_n_ratio(ret_m, ret_n);
6997}
6998
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006999void
7000intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7001 int pixel_clock, int link_clock,
7002 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007004 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007005
7006 compute_m_n(bits_per_pixel * pixel_clock,
7007 link_clock * nlanes * 8,
7008 &m_n->gmch_m, &m_n->gmch_n);
7009
7010 compute_m_n(pixel_clock, link_clock,
7011 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012}
7013
Chris Wilsona7615032011-01-12 17:04:08 +00007014static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7015{
Jani Nikulad330a952014-01-21 11:24:25 +02007016 if (i915.panel_use_ssc >= 0)
7017 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007018 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007019 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007020}
7021
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007022static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7023 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007024{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007025 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007026 struct drm_i915_private *dev_priv = dev->dev_private;
7027 int refclk;
7028
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007029 WARN_ON(!crtc_state->base.state);
7030
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007031 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007032 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007033 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007034 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007035 refclk = dev_priv->vbt.lvds_ssc_freq;
7036 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007037 } else if (!IS_GEN2(dev)) {
7038 refclk = 96000;
7039 } else {
7040 refclk = 48000;
7041 }
7042
7043 return refclk;
7044}
7045
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007046static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007047{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007048 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007049}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007050
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007051static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7052{
7053 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007054}
7055
Daniel Vetterf47709a2013-03-28 10:42:02 +01007056static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007057 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007058 intel_clock_t *reduced_clock)
7059{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007060 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007061 u32 fp, fp2 = 0;
7062
7063 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007064 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007065 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007066 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007067 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007068 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007069 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007070 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007071 }
7072
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007073 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007074
Daniel Vetterf47709a2013-03-28 10:42:02 +01007075 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007077 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007078 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007080 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007081 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007082 }
7083}
7084
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007085static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7086 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007087{
7088 u32 reg_val;
7089
7090 /*
7091 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7092 * and set it to a reasonable value instead.
7093 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007094 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007095 reg_val &= 0xffffff00;
7096 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007097 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007098
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007099 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007100 reg_val &= 0x8cffffff;
7101 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007102 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007103
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007104 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007105 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007106 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007107
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007108 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007109 reg_val &= 0x00ffffff;
7110 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007111 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007112}
7113
Daniel Vetterb5518422013-05-03 11:49:48 +02007114static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7115 struct intel_link_m_n *m_n)
7116{
7117 struct drm_device *dev = crtc->base.dev;
7118 struct drm_i915_private *dev_priv = dev->dev_private;
7119 int pipe = crtc->pipe;
7120
Daniel Vettere3b95f12013-05-03 11:49:49 +02007121 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7122 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7123 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7124 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007125}
7126
7127static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007128 struct intel_link_m_n *m_n,
7129 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007130{
7131 struct drm_device *dev = crtc->base.dev;
7132 struct drm_i915_private *dev_priv = dev->dev_private;
7133 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007134 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007135
7136 if (INTEL_INFO(dev)->gen >= 5) {
7137 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7138 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7139 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7140 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007141 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7142 * for gen < 8) and if DRRS is supported (to make sure the
7143 * registers are not unnecessarily accessed).
7144 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307145 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007146 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007147 I915_WRITE(PIPE_DATA_M2(transcoder),
7148 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7149 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7150 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7151 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7152 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007153 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007154 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7155 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7156 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7157 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007158 }
7159}
7160
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307161void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007162{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307163 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7164
7165 if (m_n == M1_N1) {
7166 dp_m_n = &crtc->config->dp_m_n;
7167 dp_m2_n2 = &crtc->config->dp_m2_n2;
7168 } else if (m_n == M2_N2) {
7169
7170 /*
7171 * M2_N2 registers are not supported. Hence m2_n2 divider value
7172 * needs to be programmed into M1_N1.
7173 */
7174 dp_m_n = &crtc->config->dp_m2_n2;
7175 } else {
7176 DRM_ERROR("Unsupported divider value\n");
7177 return;
7178 }
7179
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007180 if (crtc->config->has_pch_encoder)
7181 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007182 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307183 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007184}
7185
Daniel Vetter251ac862015-06-18 10:30:24 +02007186static void vlv_compute_dpll(struct intel_crtc *crtc,
7187 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007188{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007189 u32 dpll, dpll_md;
7190
7191 /*
7192 * Enable DPIO clock input. We should never disable the reference
7193 * clock for pipe B, since VGA hotplug / manual detection depends
7194 * on it.
7195 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007196 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7197 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007198 /* We should never disable this, set it here for state tracking */
7199 if (crtc->pipe == PIPE_B)
7200 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7201 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007202 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007203
Ville Syrjäläd288f652014-10-28 13:20:22 +02007204 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007205 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007206 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007207}
7208
Ville Syrjäläd288f652014-10-28 13:20:22 +02007209static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007210 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007211{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007213 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007214 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007215 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007216 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007217 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007218
Ville Syrjäläa5805162015-05-26 20:42:30 +03007219 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007220
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221 bestn = pipe_config->dpll.n;
7222 bestm1 = pipe_config->dpll.m1;
7223 bestm2 = pipe_config->dpll.m2;
7224 bestp1 = pipe_config->dpll.p1;
7225 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007226
Jesse Barnes89b667f2013-04-18 14:51:36 -07007227 /* See eDP HDMI DPIO driver vbios notes doc */
7228
7229 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007230 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007231 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007232
7233 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007234 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007235
7236 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007239 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007240
7241 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007242 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007243
7244 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007245 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7246 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7247 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007248 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007249
7250 /*
7251 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7252 * but we don't support that).
7253 * Note: don't use the DAC post divider as it seems unstable.
7254 */
7255 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007258 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007260
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007262 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007263 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7264 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007266 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007271 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007273 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275 0x0df40000);
7276 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 0x0df70000);
7279 } else { /* HDMI or VGA */
7280 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007281 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283 0x0df70000);
7284 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286 0x0df40000);
7287 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007289 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007291 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7292 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007297 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007298}
7299
Daniel Vetter251ac862015-06-18 10:30:24 +02007300static void chv_compute_dpll(struct intel_crtc *crtc,
7301 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007302{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007303 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7304 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007305 DPLL_VCO_ENABLE;
7306 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007307 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007308
Ville Syrjäläd288f652014-10-28 13:20:22 +02007309 pipe_config->dpll_hw_state.dpll_md =
7310 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007311}
7312
Ville Syrjäläd288f652014-10-28 13:20:22 +02007313static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007314 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007315{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007316 struct drm_device *dev = crtc->base.dev;
7317 struct drm_i915_private *dev_priv = dev->dev_private;
7318 int pipe = crtc->pipe;
7319 int dpll_reg = DPLL(crtc->pipe);
7320 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307321 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007322 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307323 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307324 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007325
Ville Syrjäläd288f652014-10-28 13:20:22 +02007326 bestn = pipe_config->dpll.n;
7327 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7328 bestm1 = pipe_config->dpll.m1;
7329 bestm2 = pipe_config->dpll.m2 >> 22;
7330 bestp1 = pipe_config->dpll.p1;
7331 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307332 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307333 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307334 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007335
7336 /*
7337 * Enable Refclk and SSC
7338 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007339 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007340 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007341
Ville Syrjäläa5805162015-05-26 20:42:30 +03007342 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007343
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344 /* p1 and p2 divider */
7345 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7346 5 << DPIO_CHV_S1_DIV_SHIFT |
7347 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7348 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7349 1 << DPIO_CHV_K_DIV_SHIFT);
7350
7351 /* Feedback post-divider - m2 */
7352 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7353
7354 /* Feedback refclk divider - n and m1 */
7355 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7356 DPIO_CHV_M1_DIV_BY_2 |
7357 1 << DPIO_CHV_N_DIV_SHIFT);
7358
7359 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007360 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007361
7362 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307363 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7364 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7365 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7366 if (bestm2_frac)
7367 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7368 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007369
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307370 /* Program digital lock detect threshold */
7371 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7372 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7373 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7374 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7375 if (!bestm2_frac)
7376 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7378
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307380 if (vco == 5400000) {
7381 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7382 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7383 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7384 tribuf_calcntr = 0x9;
7385 } else if (vco <= 6200000) {
7386 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7387 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7388 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7389 tribuf_calcntr = 0x9;
7390 } else if (vco <= 6480000) {
7391 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7392 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7393 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7394 tribuf_calcntr = 0x8;
7395 } else {
7396 /* Not supported. Apply the same limits as in the max case */
7397 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0;
7401 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7403
Ville Syrjälä968040b2015-03-11 22:52:08 +02007404 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307405 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7406 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7407 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7408
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409 /* AFC Recal */
7410 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7411 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7412 DPIO_AFC_RECAL);
7413
Ville Syrjäläa5805162015-05-26 20:42:30 +03007414 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007415}
7416
Ville Syrjäläd288f652014-10-28 13:20:22 +02007417/**
7418 * vlv_force_pll_on - forcibly enable just the PLL
7419 * @dev_priv: i915 private structure
7420 * @pipe: pipe PLL to enable
7421 * @dpll: PLL configuration
7422 *
7423 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7424 * in cases where we need the PLL enabled even when @pipe is not going to
7425 * be enabled.
7426 */
7427void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7428 const struct dpll *dpll)
7429{
7430 struct intel_crtc *crtc =
7431 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007432 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007433 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007434 .pixel_multiplier = 1,
7435 .dpll = *dpll,
7436 };
7437
7438 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007439 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440 chv_prepare_pll(crtc, &pipe_config);
7441 chv_enable_pll(crtc, &pipe_config);
7442 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007443 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007444 vlv_prepare_pll(crtc, &pipe_config);
7445 vlv_enable_pll(crtc, &pipe_config);
7446 }
7447}
7448
7449/**
7450 * vlv_force_pll_off - forcibly disable just the PLL
7451 * @dev_priv: i915 private structure
7452 * @pipe: pipe PLL to disable
7453 *
7454 * Disable the PLL for @pipe. To be used in cases where we need
7455 * the PLL enabled even when @pipe is not going to be enabled.
7456 */
7457void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7458{
7459 if (IS_CHERRYVIEW(dev))
7460 chv_disable_pll(to_i915(dev), pipe);
7461 else
7462 vlv_disable_pll(to_i915(dev), pipe);
7463}
7464
Daniel Vetter251ac862015-06-18 10:30:24 +02007465static void i9xx_compute_dpll(struct intel_crtc *crtc,
7466 struct intel_crtc_state *crtc_state,
7467 intel_clock_t *reduced_clock,
7468 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007469{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007470 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007471 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007472 u32 dpll;
7473 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007474 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007475
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007476 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307477
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007478 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7479 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007480
7481 dpll = DPLL_VGA_MODE_DIS;
7482
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007483 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007484 dpll |= DPLLB_MODE_LVDS;
7485 else
7486 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007487
Daniel Vetteref1b4602013-06-01 17:17:04 +02007488 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007489 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007490 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007491 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007492
7493 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007494 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007495
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007496 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007497 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007498
7499 /* compute bitmask from p1 value */
7500 if (IS_PINEVIEW(dev))
7501 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7502 else {
7503 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7504 if (IS_G4X(dev) && reduced_clock)
7505 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7506 }
7507 switch (clock->p2) {
7508 case 5:
7509 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7510 break;
7511 case 7:
7512 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7513 break;
7514 case 10:
7515 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7516 break;
7517 case 14:
7518 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7519 break;
7520 }
7521 if (INTEL_INFO(dev)->gen >= 4)
7522 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7523
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007524 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007526 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7528 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7529 else
7530 dpll |= PLL_REF_INPUT_DREFCLK;
7531
7532 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007533 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007534
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007535 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007536 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007537 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 }
7540}
7541
Daniel Vetter251ac862015-06-18 10:30:24 +02007542static void i8xx_compute_dpll(struct intel_crtc *crtc,
7543 struct intel_crtc_state *crtc_state,
7544 intel_clock_t *reduced_clock,
7545 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007547 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007549 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007550 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007552 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307553
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007554 dpll = DPLL_VGA_MODE_DIS;
7555
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007556 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7558 } else {
7559 if (clock->p1 == 2)
7560 dpll |= PLL_P1_DIVIDE_BY_TWO;
7561 else
7562 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7563 if (clock->p2 == 4)
7564 dpll |= PLL_P2_DIVIDE_BY_4;
7565 }
7566
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007568 dpll |= DPLL_DVO_2X_MODE;
7569
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007570 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7572 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7573 else
7574 dpll |= PLL_REF_INPUT_DREFCLK;
7575
7576 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007577 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578}
7579
Daniel Vetter8a654f32013-06-01 17:16:22 +02007580static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007581{
7582 struct drm_device *dev = intel_crtc->base.dev;
7583 struct drm_i915_private *dev_priv = dev->dev_private;
7584 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007585 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007586 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007587 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007588 uint32_t crtc_vtotal, crtc_vblank_end;
7589 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007590
7591 /* We need to be careful not to changed the adjusted mode, for otherwise
7592 * the hw state checker will get angry at the mismatch. */
7593 crtc_vtotal = adjusted_mode->crtc_vtotal;
7594 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007595
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007596 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007597 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007598 crtc_vtotal -= 1;
7599 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007600
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007601 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007602 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7603 else
7604 vsyncshift = adjusted_mode->crtc_hsync_start -
7605 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007606 if (vsyncshift < 0)
7607 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007608 }
7609
7610 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007611 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007612
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007613 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007614 (adjusted_mode->crtc_hdisplay - 1) |
7615 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007616 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007617 (adjusted_mode->crtc_hblank_start - 1) |
7618 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007619 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007620 (adjusted_mode->crtc_hsync_start - 1) |
7621 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7622
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007623 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007625 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007626 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007628 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007629 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007630 (adjusted_mode->crtc_vsync_start - 1) |
7631 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7632
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007633 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7634 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7635 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7636 * bits. */
7637 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7638 (pipe == PIPE_B || pipe == PIPE_C))
7639 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7640
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 /* pipesrc controls the size that is scaled from, which should
7642 * always be the user's requested size.
7643 */
7644 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007645 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7646 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647}
7648
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007649static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007650 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007651{
7652 struct drm_device *dev = crtc->base.dev;
7653 struct drm_i915_private *dev_priv = dev->dev_private;
7654 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7655 uint32_t tmp;
7656
7657 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007658 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7659 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007660 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007661 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7662 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007663 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007664 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7665 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007666
7667 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007668 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7669 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007670 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007671 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7672 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007673 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007674 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7675 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007676
7677 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007678 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7679 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7680 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681 }
7682
7683 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007684 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7685 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7686
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007687 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7688 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689}
7690
Daniel Vetterf6a83282014-02-11 15:28:57 -08007691void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007692 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007693{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7695 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7696 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7697 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007699 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7700 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7701 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7702 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007703
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007705 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007707 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7708 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007709
7710 mode->hsync = drm_mode_hsync(mode);
7711 mode->vrefresh = drm_mode_vrefresh(mode);
7712 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007713}
7714
Daniel Vetter84b046f2013-02-19 18:48:54 +01007715static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7716{
7717 struct drm_device *dev = intel_crtc->base.dev;
7718 struct drm_i915_private *dev_priv = dev->dev_private;
7719 uint32_t pipeconf;
7720
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007721 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007722
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007723 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7724 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7725 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007727 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007728 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007729
Daniel Vetterff9ce462013-04-24 14:57:17 +02007730 /* only g4x and later have fancy bpc/dither controls */
7731 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007732 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007733 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007734 pipeconf |= PIPECONF_DITHER_EN |
7735 PIPECONF_DITHER_TYPE_SP;
7736
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007737 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007738 case 18:
7739 pipeconf |= PIPECONF_6BPC;
7740 break;
7741 case 24:
7742 pipeconf |= PIPECONF_8BPC;
7743 break;
7744 case 30:
7745 pipeconf |= PIPECONF_10BPC;
7746 break;
7747 default:
7748 /* Case prevented by intel_choose_pipe_bpp_dither. */
7749 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007750 }
7751 }
7752
7753 if (HAS_PIPE_CXSR(dev)) {
7754 if (intel_crtc->lowfreq_avail) {
7755 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7756 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7757 } else {
7758 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007759 }
7760 }
7761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007762 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007763 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007764 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007765 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7766 else
7767 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7768 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007769 pipeconf |= PIPECONF_PROGRESSIVE;
7770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007771 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007772 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007773
Daniel Vetter84b046f2013-02-19 18:48:54 +01007774 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7775 POSTING_READ(PIPECONF(intel_crtc->pipe));
7776}
7777
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007778static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7779 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007780{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007781 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007782 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007783 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007784 intel_clock_t clock;
7785 bool ok;
7786 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007787 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007788 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007789 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007790 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007791 struct drm_connector_state *connector_state;
7792 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007793
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007794 memset(&crtc_state->dpll_hw_state, 0,
7795 sizeof(crtc_state->dpll_hw_state));
7796
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007797 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007798 if (connector_state->crtc != &crtc->base)
7799 continue;
7800
7801 encoder = to_intel_encoder(connector_state->best_encoder);
7802
Chris Wilson5eddb702010-09-11 13:48:45 +01007803 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007804 case INTEL_OUTPUT_DSI:
7805 is_dsi = true;
7806 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007807 default:
7808 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007809 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007810
Eric Anholtc751ce42010-03-25 11:48:48 -07007811 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 }
7813
Jani Nikulaf2335332013-09-13 11:03:09 +03007814 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007815 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007816
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007817 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007818 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007819
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007820 /*
7821 * Returns a set of divisors for the desired target clock with
7822 * the given refclk, or FALSE. The returned values represent
7823 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7824 * 2) / p1 / p2.
7825 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007826 limit = intel_limit(crtc_state, refclk);
7827 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007828 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007829 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007830 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007831 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7832 return -EINVAL;
7833 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007834
Jani Nikulaf2335332013-09-13 11:03:09 +03007835 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007836 crtc_state->dpll.n = clock.n;
7837 crtc_state->dpll.m1 = clock.m1;
7838 crtc_state->dpll.m2 = clock.m2;
7839 crtc_state->dpll.p1 = clock.p1;
7840 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007841 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007842
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007843 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007844 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007845 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007846 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007847 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007848 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007849 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007850 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007851 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007852 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007853 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007854
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007855 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007856}
7857
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007858static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007859 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007860{
7861 struct drm_device *dev = crtc->base.dev;
7862 struct drm_i915_private *dev_priv = dev->dev_private;
7863 uint32_t tmp;
7864
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007865 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7866 return;
7867
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007868 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007869 if (!(tmp & PFIT_ENABLE))
7870 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007871
Daniel Vetter06922822013-07-11 13:35:40 +02007872 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007873 if (INTEL_INFO(dev)->gen < 4) {
7874 if (crtc->pipe != PIPE_B)
7875 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007876 } else {
7877 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7878 return;
7879 }
7880
Daniel Vetter06922822013-07-11 13:35:40 +02007881 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007882 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7883 if (INTEL_INFO(dev)->gen < 5)
7884 pipe_config->gmch_pfit.lvds_border_bits =
7885 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7886}
7887
Jesse Barnesacbec812013-09-20 11:29:32 -07007888static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007889 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007890{
7891 struct drm_device *dev = crtc->base.dev;
7892 struct drm_i915_private *dev_priv = dev->dev_private;
7893 int pipe = pipe_config->cpu_transcoder;
7894 intel_clock_t clock;
7895 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007896 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007897
Shobhit Kumarf573de52014-07-30 20:32:37 +05307898 /* In case of MIPI DPLL will not even be used */
7899 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7900 return;
7901
Ville Syrjäläa5805162015-05-26 20:42:30 +03007902 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007903 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007904 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007905
7906 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7907 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7908 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7909 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7910 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7911
Imre Deakdccbea32015-06-22 23:35:51 +03007912 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007913}
7914
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007915static void
7916i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7917 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007918{
7919 struct drm_device *dev = crtc->base.dev;
7920 struct drm_i915_private *dev_priv = dev->dev_private;
7921 u32 val, base, offset;
7922 int pipe = crtc->pipe, plane = crtc->plane;
7923 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007924 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007925 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007926 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007927
Damien Lespiau42a7b082015-02-05 19:35:13 +00007928 val = I915_READ(DSPCNTR(plane));
7929 if (!(val & DISPLAY_PLANE_ENABLE))
7930 return;
7931
Damien Lespiaud9806c92015-01-21 14:07:19 +00007932 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007933 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007934 DRM_DEBUG_KMS("failed to alloc fb\n");
7935 return;
7936 }
7937
Damien Lespiau1b842c82015-01-21 13:50:54 +00007938 fb = &intel_fb->base;
7939
Daniel Vetter18c52472015-02-10 17:16:09 +00007940 if (INTEL_INFO(dev)->gen >= 4) {
7941 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007942 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007943 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7944 }
7945 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007946
7947 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007948 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007949 fb->pixel_format = fourcc;
7950 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007951
7952 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007953 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954 offset = I915_READ(DSPTILEOFF(plane));
7955 else
7956 offset = I915_READ(DSPLINOFF(plane));
7957 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7958 } else {
7959 base = I915_READ(DSPADDR(plane));
7960 }
7961 plane_config->base = base;
7962
7963 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007964 fb->width = ((val >> 16) & 0xfff) + 1;
7965 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007966
7967 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007968 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007969
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007970 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007971 fb->pixel_format,
7972 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007973
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007974 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007975
Damien Lespiau2844a922015-01-20 12:51:48 +00007976 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7977 pipe_name(pipe), plane, fb->width, fb->height,
7978 fb->bits_per_pixel, base, fb->pitches[0],
7979 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007980
Damien Lespiau2d140302015-02-05 17:22:18 +00007981 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982}
7983
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007984static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007985 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 int pipe = pipe_config->cpu_transcoder;
7990 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7991 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007992 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007993 int refclk = 100000;
7994
Ville Syrjäläa5805162015-05-26 20:42:30 +03007995 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007996 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7997 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7998 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7999 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008000 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008001 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008002
8003 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008004 clock.m2 = (pll_dw0 & 0xff) << 22;
8005 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8006 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008007 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8008 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8009 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8010
Imre Deakdccbea32015-06-22 23:35:51 +03008011 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008012}
8013
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008014static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008015 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 uint32_t tmp;
8020
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008021 if (!intel_display_power_is_enabled(dev_priv,
8022 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008023 return false;
8024
Daniel Vettere143a212013-07-04 12:01:15 +02008025 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008026 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008027
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008028 tmp = I915_READ(PIPECONF(crtc->pipe));
8029 if (!(tmp & PIPECONF_ENABLE))
8030 return false;
8031
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008032 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8033 switch (tmp & PIPECONF_BPC_MASK) {
8034 case PIPECONF_6BPC:
8035 pipe_config->pipe_bpp = 18;
8036 break;
8037 case PIPECONF_8BPC:
8038 pipe_config->pipe_bpp = 24;
8039 break;
8040 case PIPECONF_10BPC:
8041 pipe_config->pipe_bpp = 30;
8042 break;
8043 default:
8044 break;
8045 }
8046 }
8047
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008048 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8049 pipe_config->limited_color_range = true;
8050
Ville Syrjälä282740f2013-09-04 18:30:03 +03008051 if (INTEL_INFO(dev)->gen < 4)
8052 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8053
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008054 intel_get_pipe_timings(crtc, pipe_config);
8055
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008056 i9xx_get_pfit_config(crtc, pipe_config);
8057
Daniel Vetter6c49f242013-06-06 12:45:25 +02008058 if (INTEL_INFO(dev)->gen >= 4) {
8059 tmp = I915_READ(DPLL_MD(crtc->pipe));
8060 pipe_config->pixel_multiplier =
8061 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8062 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008063 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008064 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8065 tmp = I915_READ(DPLL(crtc->pipe));
8066 pipe_config->pixel_multiplier =
8067 ((tmp & SDVO_MULTIPLIER_MASK)
8068 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8069 } else {
8070 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8071 * port and will be fixed up in the encoder->get_config
8072 * function. */
8073 pipe_config->pixel_multiplier = 1;
8074 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008075 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8076 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008077 /*
8078 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8079 * on 830. Filter it out here so that we don't
8080 * report errors due to that.
8081 */
8082 if (IS_I830(dev))
8083 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8084
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008085 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8086 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008087 } else {
8088 /* Mask out read-only status bits. */
8089 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8090 DPLL_PORTC_READY_MASK |
8091 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008092 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008093
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008094 if (IS_CHERRYVIEW(dev))
8095 chv_crtc_clock_get(crtc, pipe_config);
8096 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008097 vlv_crtc_clock_get(crtc, pipe_config);
8098 else
8099 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008100
Ville Syrjälä0f646142015-08-26 19:39:18 +03008101 /*
8102 * Normally the dotclock is filled in by the encoder .get_config()
8103 * but in case the pipe is enabled w/o any ports we need a sane
8104 * default.
8105 */
8106 pipe_config->base.adjusted_mode.crtc_clock =
8107 pipe_config->port_clock / pipe_config->pixel_multiplier;
8108
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008109 return true;
8110}
8111
Paulo Zanonidde86e22012-12-01 12:04:25 -02008112static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008113{
8114 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008115 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008116 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008117 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008118 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008119 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008120 bool has_ck505 = false;
8121 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008122
8123 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008124 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008125 switch (encoder->type) {
8126 case INTEL_OUTPUT_LVDS:
8127 has_panel = true;
8128 has_lvds = true;
8129 break;
8130 case INTEL_OUTPUT_EDP:
8131 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008132 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008133 has_cpu_edp = true;
8134 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008135 default:
8136 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008137 }
8138 }
8139
Keith Packard99eb6a02011-09-26 14:29:12 -07008140 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008141 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008142 can_ssc = has_ck505;
8143 } else {
8144 has_ck505 = false;
8145 can_ssc = true;
8146 }
8147
Imre Deak2de69052013-05-08 13:14:04 +03008148 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8149 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008150
8151 /* Ironlake: try to setup display ref clock before DPLL
8152 * enabling. This is only under driver's control after
8153 * PCH B stepping, previous chipset stepping should be
8154 * ignoring this setting.
8155 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008156 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008157
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008158 /* As we must carefully and slowly disable/enable each source in turn,
8159 * compute the final state we want first and check if we need to
8160 * make any changes at all.
8161 */
8162 final = val;
8163 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008164 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008165 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008166 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008167 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8168
8169 final &= ~DREF_SSC_SOURCE_MASK;
8170 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8171 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008172
Keith Packard199e5d72011-09-22 12:01:57 -07008173 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008174 final |= DREF_SSC_SOURCE_ENABLE;
8175
8176 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8177 final |= DREF_SSC1_ENABLE;
8178
8179 if (has_cpu_edp) {
8180 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8181 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8182 else
8183 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8184 } else
8185 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8186 } else {
8187 final |= DREF_SSC_SOURCE_DISABLE;
8188 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8189 }
8190
8191 if (final == val)
8192 return;
8193
8194 /* Always enable nonspread source */
8195 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8196
8197 if (has_ck505)
8198 val |= DREF_NONSPREAD_CK505_ENABLE;
8199 else
8200 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8201
8202 if (has_panel) {
8203 val &= ~DREF_SSC_SOURCE_MASK;
8204 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008205
Keith Packard199e5d72011-09-22 12:01:57 -07008206 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008207 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008208 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008209 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008210 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008211 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008212
8213 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008214 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008215 POSTING_READ(PCH_DREF_CONTROL);
8216 udelay(200);
8217
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008218 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008219
8220 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008221 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008223 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008225 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008227 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008228 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008229
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008231 POSTING_READ(PCH_DREF_CONTROL);
8232 udelay(200);
8233 } else {
8234 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8235
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008236 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008237
8238 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008240
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008242 POSTING_READ(PCH_DREF_CONTROL);
8243 udelay(200);
8244
8245 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 val &= ~DREF_SSC_SOURCE_MASK;
8247 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008248
8249 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253 POSTING_READ(PCH_DREF_CONTROL);
8254 udelay(200);
8255 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256
8257 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258}
8259
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008260static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008261{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008262 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008263
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008264 tmp = I915_READ(SOUTH_CHICKEN2);
8265 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8266 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008267
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008268 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8269 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8270 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008271
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008272 tmp = I915_READ(SOUTH_CHICKEN2);
8273 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8274 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008275
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008276 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8277 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8278 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008279}
8280
8281/* WaMPhyProgramming:hsw */
8282static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8283{
8284 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008285
8286 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8287 tmp &= ~(0xFF << 24);
8288 tmp |= (0x12 << 24);
8289 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8290
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8292 tmp |= (1 << 11);
8293 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8294
8295 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8296 tmp |= (1 << 11);
8297 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8298
Paulo Zanonidde86e22012-12-01 12:04:25 -02008299 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8300 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8301 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8302
8303 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8304 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8305 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8306
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008307 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8308 tmp &= ~(7 << 13);
8309 tmp |= (5 << 13);
8310 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008312 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8313 tmp &= ~(7 << 13);
8314 tmp |= (5 << 13);
8315 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008316
8317 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8318 tmp &= ~0xFF;
8319 tmp |= 0x1C;
8320 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8321
8322 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8323 tmp &= ~0xFF;
8324 tmp |= 0x1C;
8325 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8326
8327 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8328 tmp &= ~(0xFF << 16);
8329 tmp |= (0x1C << 16);
8330 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8331
8332 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8333 tmp &= ~(0xFF << 16);
8334 tmp |= (0x1C << 16);
8335 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8336
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008337 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8338 tmp |= (1 << 27);
8339 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008340
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008341 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8342 tmp |= (1 << 27);
8343 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008344
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008345 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8346 tmp &= ~(0xF << 28);
8347 tmp |= (4 << 28);
8348 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008349
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008350 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8351 tmp &= ~(0xF << 28);
8352 tmp |= (4 << 28);
8353 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008354}
8355
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008356/* Implements 3 different sequences from BSpec chapter "Display iCLK
8357 * Programming" based on the parameters passed:
8358 * - Sequence to enable CLKOUT_DP
8359 * - Sequence to enable CLKOUT_DP without spread
8360 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8361 */
8362static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8363 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008364{
8365 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008366 uint32_t reg, tmp;
8367
8368 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8369 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008370 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008371 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008372
Ville Syrjäläa5805162015-05-26 20:42:30 +03008373 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008374
8375 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8376 tmp &= ~SBI_SSCCTL_DISABLE;
8377 tmp |= SBI_SSCCTL_PATHALT;
8378 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8379
8380 udelay(24);
8381
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008382 if (with_spread) {
8383 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8384 tmp &= ~SBI_SSCCTL_PATHALT;
8385 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008386
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008387 if (with_fdi) {
8388 lpt_reset_fdi_mphy(dev_priv);
8389 lpt_program_fdi_mphy(dev_priv);
8390 }
8391 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008392
Ville Syrjäläc2699522015-08-27 23:55:59 +03008393 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008394 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8395 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8396 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008397
Ville Syrjäläa5805162015-05-26 20:42:30 +03008398 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008399}
8400
Paulo Zanoni47701c32013-07-23 11:19:25 -03008401/* Sequence to disable CLKOUT_DP */
8402static void lpt_disable_clkout_dp(struct drm_device *dev)
8403{
8404 struct drm_i915_private *dev_priv = dev->dev_private;
8405 uint32_t reg, tmp;
8406
Ville Syrjäläa5805162015-05-26 20:42:30 +03008407 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008408
Ville Syrjäläc2699522015-08-27 23:55:59 +03008409 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008410 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8411 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8412 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8413
8414 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8415 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8416 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8417 tmp |= SBI_SSCCTL_PATHALT;
8418 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8419 udelay(32);
8420 }
8421 tmp |= SBI_SSCCTL_DISABLE;
8422 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8423 }
8424
Ville Syrjäläa5805162015-05-26 20:42:30 +03008425 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008426}
8427
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008428static void lpt_init_pch_refclk(struct drm_device *dev)
8429{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008430 struct intel_encoder *encoder;
8431 bool has_vga = false;
8432
Damien Lespiaub2784e12014-08-05 11:29:37 +01008433 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008434 switch (encoder->type) {
8435 case INTEL_OUTPUT_ANALOG:
8436 has_vga = true;
8437 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008438 default:
8439 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008440 }
8441 }
8442
Paulo Zanoni47701c32013-07-23 11:19:25 -03008443 if (has_vga)
8444 lpt_enable_clkout_dp(dev, true, true);
8445 else
8446 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008447}
8448
Paulo Zanonidde86e22012-12-01 12:04:25 -02008449/*
8450 * Initialize reference clocks when the driver loads
8451 */
8452void intel_init_pch_refclk(struct drm_device *dev)
8453{
8454 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8455 ironlake_init_pch_refclk(dev);
8456 else if (HAS_PCH_LPT(dev))
8457 lpt_init_pch_refclk(dev);
8458}
8459
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008460static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008461{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008462 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008463 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008464 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008465 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008466 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008467 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008468 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008469 bool is_lvds = false;
8470
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008471 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008472 if (connector_state->crtc != crtc_state->base.crtc)
8473 continue;
8474
8475 encoder = to_intel_encoder(connector_state->best_encoder);
8476
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008477 switch (encoder->type) {
8478 case INTEL_OUTPUT_LVDS:
8479 is_lvds = true;
8480 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008481 default:
8482 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008483 }
8484 num_connectors++;
8485 }
8486
8487 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008488 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008489 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008490 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008491 }
8492
8493 return 120000;
8494}
8495
Daniel Vetter6ff93602013-04-19 11:24:36 +02008496static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008497{
8498 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8500 int pipe = intel_crtc->pipe;
8501 uint32_t val;
8502
Daniel Vetter78114072013-06-13 00:54:57 +02008503 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008505 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008506 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008507 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008508 break;
8509 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008510 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008511 break;
8512 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008513 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008514 break;
8515 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008516 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008517 break;
8518 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008519 /* Case prevented by intel_choose_pipe_bpp_dither. */
8520 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008521 }
8522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008523 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008524 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8525
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008526 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008527 val |= PIPECONF_INTERLACED_ILK;
8528 else
8529 val |= PIPECONF_PROGRESSIVE;
8530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008531 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008532 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008533
Paulo Zanonic8203562012-09-12 10:06:29 -03008534 I915_WRITE(PIPECONF(pipe), val);
8535 POSTING_READ(PIPECONF(pipe));
8536}
8537
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008538/*
8539 * Set up the pipe CSC unit.
8540 *
8541 * Currently only full range RGB to limited range RGB conversion
8542 * is supported, but eventually this should handle various
8543 * RGB<->YCbCr scenarios as well.
8544 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008545static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008546{
8547 struct drm_device *dev = crtc->dev;
8548 struct drm_i915_private *dev_priv = dev->dev_private;
8549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8550 int pipe = intel_crtc->pipe;
8551 uint16_t coeff = 0x7800; /* 1.0 */
8552
8553 /*
8554 * TODO: Check what kind of values actually come out of the pipe
8555 * with these coeff/postoff values and adjust to get the best
8556 * accuracy. Perhaps we even need to take the bpc value into
8557 * consideration.
8558 */
8559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008560 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008561 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8562
8563 /*
8564 * GY/GU and RY/RU should be the other way around according
8565 * to BSpec, but reality doesn't agree. Just set them up in
8566 * a way that results in the correct picture.
8567 */
8568 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8569 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8570
8571 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8572 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8573
8574 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8575 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8576
8577 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8578 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8579 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8580
8581 if (INTEL_INFO(dev)->gen > 6) {
8582 uint16_t postoff = 0;
8583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008584 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008585 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008586
8587 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8588 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8589 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8590
8591 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8592 } else {
8593 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8594
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008595 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008596 mode |= CSC_BLACK_SCREEN_OFFSET;
8597
8598 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8599 }
8600}
8601
Daniel Vetter6ff93602013-04-19 11:24:36 +02008602static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008603{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008604 struct drm_device *dev = crtc->dev;
8605 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008607 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008608 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008609 uint32_t val;
8610
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008611 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008613 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008614 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8615
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008616 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008617 val |= PIPECONF_INTERLACED_ILK;
8618 else
8619 val |= PIPECONF_PROGRESSIVE;
8620
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008621 I915_WRITE(PIPECONF(cpu_transcoder), val);
8622 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008623
8624 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8625 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008626
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308627 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008628 val = 0;
8629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008631 case 18:
8632 val |= PIPEMISC_DITHER_6_BPC;
8633 break;
8634 case 24:
8635 val |= PIPEMISC_DITHER_8_BPC;
8636 break;
8637 case 30:
8638 val |= PIPEMISC_DITHER_10_BPC;
8639 break;
8640 case 36:
8641 val |= PIPEMISC_DITHER_12_BPC;
8642 break;
8643 default:
8644 /* Case prevented by pipe_config_set_bpp. */
8645 BUG();
8646 }
8647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008649 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8650
8651 I915_WRITE(PIPEMISC(pipe), val);
8652 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008653}
8654
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008655static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008656 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008657 intel_clock_t *clock,
8658 bool *has_reduced_clock,
8659 intel_clock_t *reduced_clock)
8660{
8661 struct drm_device *dev = crtc->dev;
8662 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008663 int refclk;
8664 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008665 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008666
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008667 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008668
8669 /*
8670 * Returns a set of divisors for the desired target clock with the given
8671 * refclk, or FALSE. The returned values represent the clock equation:
8672 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8673 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008674 limit = intel_limit(crtc_state, refclk);
8675 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008676 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008677 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008678 if (!ret)
8679 return false;
8680
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008681 return true;
8682}
8683
Paulo Zanonid4b19312012-11-29 11:29:32 -02008684int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8685{
8686 /*
8687 * Account for spread spectrum to avoid
8688 * oversubscribing the link. Max center spread
8689 * is 2.5%; use 5% for safety's sake.
8690 */
8691 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008692 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008693}
8694
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008695static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008696{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008697 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008698}
8699
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008700static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008701 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008702 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008703 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008704{
8705 struct drm_crtc *crtc = &intel_crtc->base;
8706 struct drm_device *dev = crtc->dev;
8707 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008708 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008709 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008710 struct drm_connector_state *connector_state;
8711 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008712 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008713 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008714 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008715
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008716 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008717 if (connector_state->crtc != crtc_state->base.crtc)
8718 continue;
8719
8720 encoder = to_intel_encoder(connector_state->best_encoder);
8721
8722 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008723 case INTEL_OUTPUT_LVDS:
8724 is_lvds = true;
8725 break;
8726 case INTEL_OUTPUT_SDVO:
8727 case INTEL_OUTPUT_HDMI:
8728 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008730 default:
8731 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008732 }
8733
8734 num_connectors++;
8735 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008736
Chris Wilsonc1858122010-12-03 21:35:48 +00008737 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008738 factor = 21;
8739 if (is_lvds) {
8740 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008741 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008742 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008743 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008744 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008745 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008746
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008747 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008748 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008749
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008750 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8751 *fp2 |= FP_CB_TUNE;
8752
Chris Wilson5eddb702010-09-11 13:48:45 +01008753 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008754
Eric Anholta07d6782011-03-30 13:01:08 -07008755 if (is_lvds)
8756 dpll |= DPLLB_MODE_LVDS;
8757 else
8758 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008759
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008760 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008761 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008762
8763 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008764 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008765 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008766 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008767
Eric Anholta07d6782011-03-30 13:01:08 -07008768 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008769 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008770 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008771 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008772
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008773 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008774 case 5:
8775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8776 break;
8777 case 7:
8778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8779 break;
8780 case 10:
8781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8782 break;
8783 case 14:
8784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8785 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008786 }
8787
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008788 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008789 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790 else
8791 dpll |= PLL_REF_INPUT_DREFCLK;
8792
Daniel Vetter959e16d2013-06-05 13:34:21 +02008793 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008794}
8795
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008796static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8797 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008798{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008799 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008801 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008802 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008803 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008804 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008805
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008806 memset(&crtc_state->dpll_hw_state, 0,
8807 sizeof(crtc_state->dpll_hw_state));
8808
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008809 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008810
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008811 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8812 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8813
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008814 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008815 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008816 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8818 return -EINVAL;
8819 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008820 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008821 if (!crtc_state->clock_set) {
8822 crtc_state->dpll.n = clock.n;
8823 crtc_state->dpll.m1 = clock.m1;
8824 crtc_state->dpll.m2 = clock.m2;
8825 crtc_state->dpll.p1 = clock.p1;
8826 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008827 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008828
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008829 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 if (crtc_state->has_pch_encoder) {
8831 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008832 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008833 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008834
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008835 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008836 &fp, &reduced_clock,
8837 has_reduced_clock ? &fp2 : NULL);
8838
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008839 crtc_state->dpll_hw_state.dpll = dpll;
8840 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008841 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008843 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008845
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008847 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008848 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008849 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008850 return -EINVAL;
8851 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008853
Rodrigo Viviab585de2015-03-24 12:40:09 -07008854 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008855 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008856 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008857 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008858
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008859 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008860}
8861
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008862static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8863 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008864{
8865 struct drm_device *dev = crtc->base.dev;
8866 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008867 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008868
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008869 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8870 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8871 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8872 & ~TU_SIZE_MASK;
8873 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8874 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8875 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8876}
8877
8878static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8879 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008880 struct intel_link_m_n *m_n,
8881 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008882{
8883 struct drm_device *dev = crtc->base.dev;
8884 struct drm_i915_private *dev_priv = dev->dev_private;
8885 enum pipe pipe = crtc->pipe;
8886
8887 if (INTEL_INFO(dev)->gen >= 5) {
8888 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8889 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8890 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8891 & ~TU_SIZE_MASK;
8892 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8893 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8894 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008895 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8896 * gen < 8) and if DRRS is supported (to make sure the
8897 * registers are not unnecessarily read).
8898 */
8899 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008900 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008901 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8902 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8903 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8904 & ~TU_SIZE_MASK;
8905 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8906 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8907 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8908 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008909 } else {
8910 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8911 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8912 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8913 & ~TU_SIZE_MASK;
8914 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8915 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8916 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8917 }
8918}
8919
8920void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008921 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008922{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008923 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008924 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8925 else
8926 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008927 &pipe_config->dp_m_n,
8928 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008929}
8930
Daniel Vetter72419202013-04-04 13:28:53 +02008931static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008932 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008933{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008934 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008935 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008936}
8937
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008938static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008939 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008940{
8941 struct drm_device *dev = crtc->base.dev;
8942 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008943 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8944 uint32_t ps_ctrl = 0;
8945 int id = -1;
8946 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008947
Chandra Kondurua1b22782015-04-07 15:28:45 -07008948 /* find scaler attached to this pipe */
8949 for (i = 0; i < crtc->num_scalers; i++) {
8950 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8951 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8952 id = i;
8953 pipe_config->pch_pfit.enabled = true;
8954 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8955 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8956 break;
8957 }
8958 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008959
Chandra Kondurua1b22782015-04-07 15:28:45 -07008960 scaler_state->scaler_id = id;
8961 if (id >= 0) {
8962 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8963 } else {
8964 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008965 }
8966}
8967
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008968static void
8969skylake_get_initial_plane_config(struct intel_crtc *crtc,
8970 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008971{
8972 struct drm_device *dev = crtc->base.dev;
8973 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008974 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008975 int pipe = crtc->pipe;
8976 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008977 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008978 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008979 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008980
Damien Lespiaud9806c92015-01-21 14:07:19 +00008981 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008982 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008983 DRM_DEBUG_KMS("failed to alloc fb\n");
8984 return;
8985 }
8986
Damien Lespiau1b842c82015-01-21 13:50:54 +00008987 fb = &intel_fb->base;
8988
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008989 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008990 if (!(val & PLANE_CTL_ENABLE))
8991 goto error;
8992
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8994 fourcc = skl_format_to_fourcc(pixel_format,
8995 val & PLANE_CTL_ORDER_RGBX,
8996 val & PLANE_CTL_ALPHA_MASK);
8997 fb->pixel_format = fourcc;
8998 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8999
Damien Lespiau40f46282015-02-27 11:15:21 +00009000 tiling = val & PLANE_CTL_TILED_MASK;
9001 switch (tiling) {
9002 case PLANE_CTL_TILED_LINEAR:
9003 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9004 break;
9005 case PLANE_CTL_TILED_X:
9006 plane_config->tiling = I915_TILING_X;
9007 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9008 break;
9009 case PLANE_CTL_TILED_Y:
9010 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9011 break;
9012 case PLANE_CTL_TILED_YF:
9013 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9014 break;
9015 default:
9016 MISSING_CASE(tiling);
9017 goto error;
9018 }
9019
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009020 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9021 plane_config->base = base;
9022
9023 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9024
9025 val = I915_READ(PLANE_SIZE(pipe, 0));
9026 fb->height = ((val >> 16) & 0xfff) + 1;
9027 fb->width = ((val >> 0) & 0x1fff) + 1;
9028
9029 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009030 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9031 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009032 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9033
9034 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009035 fb->pixel_format,
9036 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009037
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009038 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009039
9040 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9041 pipe_name(pipe), fb->width, fb->height,
9042 fb->bits_per_pixel, base, fb->pitches[0],
9043 plane_config->size);
9044
Damien Lespiau2d140302015-02-05 17:22:18 +00009045 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009046 return;
9047
9048error:
9049 kfree(fb);
9050}
9051
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009052static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009053 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009054{
9055 struct drm_device *dev = crtc->base.dev;
9056 struct drm_i915_private *dev_priv = dev->dev_private;
9057 uint32_t tmp;
9058
9059 tmp = I915_READ(PF_CTL(crtc->pipe));
9060
9061 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009062 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009063 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9064 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009065
9066 /* We currently do not free assignements of panel fitters on
9067 * ivb/hsw (since we don't use the higher upscaling modes which
9068 * differentiates them) so just WARN about this case for now. */
9069 if (IS_GEN7(dev)) {
9070 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9071 PF_PIPE_SEL_IVB(crtc->pipe));
9072 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009074}
9075
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009076static void
9077ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9078 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
9082 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009083 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009084 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009085 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009086 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009087 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009088
Damien Lespiau42a7b082015-02-05 19:35:13 +00009089 val = I915_READ(DSPCNTR(pipe));
9090 if (!(val & DISPLAY_PLANE_ENABLE))
9091 return;
9092
Damien Lespiaud9806c92015-01-21 14:07:19 +00009093 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009094 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009095 DRM_DEBUG_KMS("failed to alloc fb\n");
9096 return;
9097 }
9098
Damien Lespiau1b842c82015-01-21 13:50:54 +00009099 fb = &intel_fb->base;
9100
Daniel Vetter18c52472015-02-10 17:16:09 +00009101 if (INTEL_INFO(dev)->gen >= 4) {
9102 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009103 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009104 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9105 }
9106 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009107
9108 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009109 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009110 fb->pixel_format = fourcc;
9111 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009112
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009113 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009114 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009115 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009116 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009117 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009118 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009119 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009120 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009121 }
9122 plane_config->base = base;
9123
9124 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009125 fb->width = ((val >> 16) & 0xfff) + 1;
9126 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009127
9128 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009129 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009131 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009132 fb->pixel_format,
9133 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009134
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009135 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136
Damien Lespiau2844a922015-01-20 12:51:48 +00009137 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9138 pipe_name(pipe), fb->width, fb->height,
9139 fb->bits_per_pixel, base, fb->pitches[0],
9140 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009141
Damien Lespiau2d140302015-02-05 17:22:18 +00009142 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143}
9144
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009145static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009146 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009147{
9148 struct drm_device *dev = crtc->base.dev;
9149 struct drm_i915_private *dev_priv = dev->dev_private;
9150 uint32_t tmp;
9151
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009152 if (!intel_display_power_is_enabled(dev_priv,
9153 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009154 return false;
9155
Daniel Vettere143a212013-07-04 12:01:15 +02009156 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009157 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009158
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159 tmp = I915_READ(PIPECONF(crtc->pipe));
9160 if (!(tmp & PIPECONF_ENABLE))
9161 return false;
9162
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009163 switch (tmp & PIPECONF_BPC_MASK) {
9164 case PIPECONF_6BPC:
9165 pipe_config->pipe_bpp = 18;
9166 break;
9167 case PIPECONF_8BPC:
9168 pipe_config->pipe_bpp = 24;
9169 break;
9170 case PIPECONF_10BPC:
9171 pipe_config->pipe_bpp = 30;
9172 break;
9173 case PIPECONF_12BPC:
9174 pipe_config->pipe_bpp = 36;
9175 break;
9176 default:
9177 break;
9178 }
9179
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009180 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9181 pipe_config->limited_color_range = true;
9182
Daniel Vetterab9412b2013-05-03 11:49:46 +02009183 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009184 struct intel_shared_dpll *pll;
9185
Daniel Vetter88adfff2013-03-28 10:42:01 +01009186 pipe_config->has_pch_encoder = true;
9187
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009188 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9189 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9190 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009191
9192 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009193
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009194 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009195 pipe_config->shared_dpll =
9196 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009197 } else {
9198 tmp = I915_READ(PCH_DPLL_SEL);
9199 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9200 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9201 else
9202 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9203 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009204
9205 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9206
9207 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9208 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009209
9210 tmp = pipe_config->dpll_hw_state.dpll;
9211 pipe_config->pixel_multiplier =
9212 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9213 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009214
9215 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009216 } else {
9217 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009218 }
9219
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009220 intel_get_pipe_timings(crtc, pipe_config);
9221
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009222 ironlake_get_pfit_config(crtc, pipe_config);
9223
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009224 return true;
9225}
9226
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009227static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9228{
9229 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009230 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009231
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009232 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009233 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009234 pipe_name(crtc->pipe));
9235
Rob Clarke2c719b2014-12-15 13:56:32 -05009236 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9237 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9238 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9239 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9240 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9241 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009242 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009243 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009244 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009245 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009246 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009248 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009250 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009252 /*
9253 * In theory we can still leave IRQs enabled, as long as only the HPD
9254 * interrupts remain enabled. We used to check for that, but since it's
9255 * gen-specific and since we only disable LCPLL after we fully disable
9256 * the interrupts, the check below should be enough.
9257 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009258 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259}
9260
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009261static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9262{
9263 struct drm_device *dev = dev_priv->dev;
9264
9265 if (IS_HASWELL(dev))
9266 return I915_READ(D_COMP_HSW);
9267 else
9268 return I915_READ(D_COMP_BDW);
9269}
9270
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009271static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9272{
9273 struct drm_device *dev = dev_priv->dev;
9274
9275 if (IS_HASWELL(dev)) {
9276 mutex_lock(&dev_priv->rps.hw_lock);
9277 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9278 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009279 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009280 mutex_unlock(&dev_priv->rps.hw_lock);
9281 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009282 I915_WRITE(D_COMP_BDW, val);
9283 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009284 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009285}
9286
9287/*
9288 * This function implements pieces of two sequences from BSpec:
9289 * - Sequence for display software to disable LCPLL
9290 * - Sequence for display software to allow package C8+
9291 * The steps implemented here are just the steps that actually touch the LCPLL
9292 * register. Callers should take care of disabling all the display engine
9293 * functions, doing the mode unset, fixing interrupts, etc.
9294 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009295static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9296 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009297{
9298 uint32_t val;
9299
9300 assert_can_disable_lcpll(dev_priv);
9301
9302 val = I915_READ(LCPLL_CTL);
9303
9304 if (switch_to_fclk) {
9305 val |= LCPLL_CD_SOURCE_FCLK;
9306 I915_WRITE(LCPLL_CTL, val);
9307
9308 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9309 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9310 DRM_ERROR("Switching to FCLK failed\n");
9311
9312 val = I915_READ(LCPLL_CTL);
9313 }
9314
9315 val |= LCPLL_PLL_DISABLE;
9316 I915_WRITE(LCPLL_CTL, val);
9317 POSTING_READ(LCPLL_CTL);
9318
9319 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9320 DRM_ERROR("LCPLL still locked\n");
9321
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009322 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009323 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009324 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009325 ndelay(100);
9326
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009327 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9328 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329 DRM_ERROR("D_COMP RCOMP still in progress\n");
9330
9331 if (allow_power_down) {
9332 val = I915_READ(LCPLL_CTL);
9333 val |= LCPLL_POWER_DOWN_ALLOW;
9334 I915_WRITE(LCPLL_CTL, val);
9335 POSTING_READ(LCPLL_CTL);
9336 }
9337}
9338
9339/*
9340 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9341 * source.
9342 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009343static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344{
9345 uint32_t val;
9346
9347 val = I915_READ(LCPLL_CTL);
9348
9349 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9350 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9351 return;
9352
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009353 /*
9354 * Make sure we're not on PC8 state before disabling PC8, otherwise
9355 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009356 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009357 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009358
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 if (val & LCPLL_POWER_DOWN_ALLOW) {
9360 val &= ~LCPLL_POWER_DOWN_ALLOW;
9361 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009362 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 }
9364
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009365 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009366 val |= D_COMP_COMP_FORCE;
9367 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009368 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369
9370 val = I915_READ(LCPLL_CTL);
9371 val &= ~LCPLL_PLL_DISABLE;
9372 I915_WRITE(LCPLL_CTL, val);
9373
9374 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9375 DRM_ERROR("LCPLL not locked yet\n");
9376
9377 if (val & LCPLL_CD_SOURCE_FCLK) {
9378 val = I915_READ(LCPLL_CTL);
9379 val &= ~LCPLL_CD_SOURCE_FCLK;
9380 I915_WRITE(LCPLL_CTL, val);
9381
9382 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9383 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9384 DRM_ERROR("Switching back to LCPLL failed\n");
9385 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009386
Mika Kuoppala59bad942015-01-16 11:34:40 +02009387 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009388 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009389}
9390
Paulo Zanoni765dab672014-03-07 20:08:18 -03009391/*
9392 * Package states C8 and deeper are really deep PC states that can only be
9393 * reached when all the devices on the system allow it, so even if the graphics
9394 * device allows PC8+, it doesn't mean the system will actually get to these
9395 * states. Our driver only allows PC8+ when going into runtime PM.
9396 *
9397 * The requirements for PC8+ are that all the outputs are disabled, the power
9398 * well is disabled and most interrupts are disabled, and these are also
9399 * requirements for runtime PM. When these conditions are met, we manually do
9400 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9401 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9402 * hang the machine.
9403 *
9404 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9405 * the state of some registers, so when we come back from PC8+ we need to
9406 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9407 * need to take care of the registers kept by RC6. Notice that this happens even
9408 * if we don't put the device in PCI D3 state (which is what currently happens
9409 * because of the runtime PM support).
9410 *
9411 * For more, read "Display Sequences for Package C8" on the hardware
9412 * documentation.
9413 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009414void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009415{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009416 struct drm_device *dev = dev_priv->dev;
9417 uint32_t val;
9418
Paulo Zanonic67a4702013-08-19 13:18:09 -03009419 DRM_DEBUG_KMS("Enabling package C8+\n");
9420
Ville Syrjäläc2699522015-08-27 23:55:59 +03009421 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009422 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9423 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9424 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9425 }
9426
9427 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009428 hsw_disable_lcpll(dev_priv, true, true);
9429}
9430
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009431void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432{
9433 struct drm_device *dev = dev_priv->dev;
9434 uint32_t val;
9435
Paulo Zanonic67a4702013-08-19 13:18:09 -03009436 DRM_DEBUG_KMS("Disabling package C8+\n");
9437
9438 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009439 lpt_init_pch_refclk(dev);
9440
Ville Syrjäläc2699522015-08-27 23:55:59 +03009441 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009442 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9443 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9444 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9445 }
9446
9447 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009448}
9449
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009450static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309451{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009452 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009453 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309454
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009455 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309456}
9457
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009458/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009459static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009460{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009461 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009462 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009463 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009464
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009465 for_each_intel_crtc(state->dev, intel_crtc) {
9466 int pixel_rate;
9467
9468 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9469 if (IS_ERR(crtc_state))
9470 return PTR_ERR(crtc_state);
9471
9472 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009473 continue;
9474
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009475 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476
9477 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9480
9481 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9482 }
9483
9484 return max_pixel_rate;
9485}
9486
9487static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9488{
9489 struct drm_i915_private *dev_priv = dev->dev_private;
9490 uint32_t val, data;
9491 int ret;
9492
9493 if (WARN((I915_READ(LCPLL_CTL) &
9494 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9495 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9496 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9497 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9498 "trying to change cdclk frequency with cdclk not enabled\n"))
9499 return;
9500
9501 mutex_lock(&dev_priv->rps.hw_lock);
9502 ret = sandybridge_pcode_write(dev_priv,
9503 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9504 mutex_unlock(&dev_priv->rps.hw_lock);
9505 if (ret) {
9506 DRM_ERROR("failed to inform pcode about cdclk change\n");
9507 return;
9508 }
9509
9510 val = I915_READ(LCPLL_CTL);
9511 val |= LCPLL_CD_SOURCE_FCLK;
9512 I915_WRITE(LCPLL_CTL, val);
9513
9514 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9515 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9516 DRM_ERROR("Switching to FCLK failed\n");
9517
9518 val = I915_READ(LCPLL_CTL);
9519 val &= ~LCPLL_CLK_FREQ_MASK;
9520
9521 switch (cdclk) {
9522 case 450000:
9523 val |= LCPLL_CLK_FREQ_450;
9524 data = 0;
9525 break;
9526 case 540000:
9527 val |= LCPLL_CLK_FREQ_54O_BDW;
9528 data = 1;
9529 break;
9530 case 337500:
9531 val |= LCPLL_CLK_FREQ_337_5_BDW;
9532 data = 2;
9533 break;
9534 case 675000:
9535 val |= LCPLL_CLK_FREQ_675_BDW;
9536 data = 3;
9537 break;
9538 default:
9539 WARN(1, "invalid cdclk frequency\n");
9540 return;
9541 }
9542
9543 I915_WRITE(LCPLL_CTL, val);
9544
9545 val = I915_READ(LCPLL_CTL);
9546 val &= ~LCPLL_CD_SOURCE_FCLK;
9547 I915_WRITE(LCPLL_CTL, val);
9548
9549 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9550 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9551 DRM_ERROR("Switching back to LCPLL failed\n");
9552
9553 mutex_lock(&dev_priv->rps.hw_lock);
9554 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9555 mutex_unlock(&dev_priv->rps.hw_lock);
9556
9557 intel_update_cdclk(dev);
9558
9559 WARN(cdclk != dev_priv->cdclk_freq,
9560 "cdclk requested %d kHz but got %d kHz\n",
9561 cdclk, dev_priv->cdclk_freq);
9562}
9563
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009564static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009565{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009566 struct drm_i915_private *dev_priv = to_i915(state->dev);
9567 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009568 int cdclk;
9569
9570 /*
9571 * FIXME should also account for plane ratio
9572 * once 64bpp pixel formats are supported.
9573 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009574 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009575 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009576 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009577 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009578 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579 cdclk = 450000;
9580 else
9581 cdclk = 337500;
9582
9583 /*
9584 * FIXME move the cdclk caclulation to
9585 * compute_config() so we can fail gracegully.
9586 */
9587 if (cdclk > dev_priv->max_cdclk_freq) {
9588 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9589 cdclk, dev_priv->max_cdclk_freq);
9590 cdclk = dev_priv->max_cdclk_freq;
9591 }
9592
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594
9595 return 0;
9596}
9597
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009598static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009600 struct drm_device *dev = old_state->dev;
9601 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009602
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009603 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604}
9605
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009606static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9607 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009608{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009609 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009610 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009611
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009612 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009613
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009614 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009615}
9616
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309617static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9618 enum port port,
9619 struct intel_crtc_state *pipe_config)
9620{
9621 switch (port) {
9622 case PORT_A:
9623 pipe_config->ddi_pll_sel = SKL_DPLL0;
9624 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9625 break;
9626 case PORT_B:
9627 pipe_config->ddi_pll_sel = SKL_DPLL1;
9628 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9629 break;
9630 case PORT_C:
9631 pipe_config->ddi_pll_sel = SKL_DPLL2;
9632 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9633 break;
9634 default:
9635 DRM_ERROR("Incorrect port type\n");
9636 }
9637}
9638
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009639static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9640 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009641 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009642{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009643 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009644
9645 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9646 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9647
9648 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009649 case SKL_DPLL0:
9650 /*
9651 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9652 * of the shared DPLL framework and thus needs to be read out
9653 * separately
9654 */
9655 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9656 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9657 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658 case SKL_DPLL1:
9659 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9660 break;
9661 case SKL_DPLL2:
9662 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9663 break;
9664 case SKL_DPLL3:
9665 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9666 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009667 }
9668}
9669
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009670static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9671 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009672 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009673{
9674 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9675
9676 switch (pipe_config->ddi_pll_sel) {
9677 case PORT_CLK_SEL_WRPLL1:
9678 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9679 break;
9680 case PORT_CLK_SEL_WRPLL2:
9681 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9682 break;
9683 }
9684}
9685
Daniel Vetter26804af2014-06-25 22:01:55 +03009686static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009687 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009688{
9689 struct drm_device *dev = crtc->base.dev;
9690 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009691 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009692 enum port port;
9693 uint32_t tmp;
9694
9695 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9696
9697 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9698
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009699 if (IS_SKYLAKE(dev))
9700 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309701 else if (IS_BROXTON(dev))
9702 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009703 else
9704 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009705
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009706 if (pipe_config->shared_dpll >= 0) {
9707 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9708
9709 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9710 &pipe_config->dpll_hw_state));
9711 }
9712
Daniel Vetter26804af2014-06-25 22:01:55 +03009713 /*
9714 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9715 * DDI E. So just check whether this pipe is wired to DDI E and whether
9716 * the PCH transcoder is on.
9717 */
Damien Lespiauca370452013-12-03 13:56:24 +00009718 if (INTEL_INFO(dev)->gen < 9 &&
9719 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009720 pipe_config->has_pch_encoder = true;
9721
9722 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9723 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9724 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9725
9726 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9727 }
9728}
9729
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009730static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009731 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009732{
9733 struct drm_device *dev = crtc->base.dev;
9734 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009735 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009736 uint32_t tmp;
9737
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009738 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009739 POWER_DOMAIN_PIPE(crtc->pipe)))
9740 return false;
9741
Daniel Vettere143a212013-07-04 12:01:15 +02009742 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009743 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9744
Daniel Vettereccb1402013-05-22 00:50:22 +02009745 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9746 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9747 enum pipe trans_edp_pipe;
9748 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9749 default:
9750 WARN(1, "unknown pipe linked to edp transcoder\n");
9751 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9752 case TRANS_DDI_EDP_INPUT_A_ON:
9753 trans_edp_pipe = PIPE_A;
9754 break;
9755 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9756 trans_edp_pipe = PIPE_B;
9757 break;
9758 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9759 trans_edp_pipe = PIPE_C;
9760 break;
9761 }
9762
9763 if (trans_edp_pipe == crtc->pipe)
9764 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9765 }
9766
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009767 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009768 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009769 return false;
9770
Daniel Vettereccb1402013-05-22 00:50:22 +02009771 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009772 if (!(tmp & PIPECONF_ENABLE))
9773 return false;
9774
Daniel Vetter26804af2014-06-25 22:01:55 +03009775 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009776
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009777 intel_get_pipe_timings(crtc, pipe_config);
9778
Chandra Kondurua1b22782015-04-07 15:28:45 -07009779 if (INTEL_INFO(dev)->gen >= 9) {
9780 skl_init_scalers(dev, crtc, pipe_config);
9781 }
9782
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009783 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009784
9785 if (INTEL_INFO(dev)->gen >= 9) {
9786 pipe_config->scaler_state.scaler_id = -1;
9787 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9788 }
9789
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009790 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009791 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009792 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009793 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009794 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009795 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009796
Jesse Barnese59150d2014-01-07 13:30:45 -08009797 if (IS_HASWELL(dev))
9798 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9799 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009800
Clint Taylorebb69c92014-09-30 10:30:22 -07009801 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9802 pipe_config->pixel_multiplier =
9803 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9804 } else {
9805 pipe_config->pixel_multiplier = 1;
9806 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009807
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009808 return true;
9809}
9810
Chris Wilson560b85b2010-08-07 11:01:38 +01009811static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9812{
9813 struct drm_device *dev = crtc->dev;
9814 struct drm_i915_private *dev_priv = dev->dev_private;
9815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009816 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009817
Ville Syrjälädc41c152014-08-13 11:57:05 +03009818 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009819 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9820 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009821 unsigned int stride = roundup_pow_of_two(width) * 4;
9822
9823 switch (stride) {
9824 default:
9825 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9826 width, stride);
9827 stride = 256;
9828 /* fallthrough */
9829 case 256:
9830 case 512:
9831 case 1024:
9832 case 2048:
9833 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009834 }
9835
Ville Syrjälädc41c152014-08-13 11:57:05 +03009836 cntl |= CURSOR_ENABLE |
9837 CURSOR_GAMMA_ENABLE |
9838 CURSOR_FORMAT_ARGB |
9839 CURSOR_STRIDE(stride);
9840
9841 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009842 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009843
Ville Syrjälädc41c152014-08-13 11:57:05 +03009844 if (intel_crtc->cursor_cntl != 0 &&
9845 (intel_crtc->cursor_base != base ||
9846 intel_crtc->cursor_size != size ||
9847 intel_crtc->cursor_cntl != cntl)) {
9848 /* On these chipsets we can only modify the base/size/stride
9849 * whilst the cursor is disabled.
9850 */
9851 I915_WRITE(_CURACNTR, 0);
9852 POSTING_READ(_CURACNTR);
9853 intel_crtc->cursor_cntl = 0;
9854 }
9855
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009856 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009857 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009858 intel_crtc->cursor_base = base;
9859 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009860
9861 if (intel_crtc->cursor_size != size) {
9862 I915_WRITE(CURSIZE, size);
9863 intel_crtc->cursor_size = size;
9864 }
9865
Chris Wilson4b0e3332014-05-30 16:35:26 +03009866 if (intel_crtc->cursor_cntl != cntl) {
9867 I915_WRITE(_CURACNTR, cntl);
9868 POSTING_READ(_CURACNTR);
9869 intel_crtc->cursor_cntl = cntl;
9870 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009871}
9872
9873static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9874{
9875 struct drm_device *dev = crtc->dev;
9876 struct drm_i915_private *dev_priv = dev->dev_private;
9877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9878 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009879 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009880
Chris Wilson4b0e3332014-05-30 16:35:26 +03009881 cntl = 0;
9882 if (base) {
9883 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009884 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309885 case 64:
9886 cntl |= CURSOR_MODE_64_ARGB_AX;
9887 break;
9888 case 128:
9889 cntl |= CURSOR_MODE_128_ARGB_AX;
9890 break;
9891 case 256:
9892 cntl |= CURSOR_MODE_256_ARGB_AX;
9893 break;
9894 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009895 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309896 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009897 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009898 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009899
9900 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9901 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009902 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009903
Matt Roper8e7d6882015-01-21 16:35:41 -08009904 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009905 cntl |= CURSOR_ROTATE_180;
9906
Chris Wilson4b0e3332014-05-30 16:35:26 +03009907 if (intel_crtc->cursor_cntl != cntl) {
9908 I915_WRITE(CURCNTR(pipe), cntl);
9909 POSTING_READ(CURCNTR(pipe));
9910 intel_crtc->cursor_cntl = cntl;
9911 }
9912
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009913 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009914 I915_WRITE(CURBASE(pipe), base);
9915 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009916
9917 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009918}
9919
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009920/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009921static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9922 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009923{
9924 struct drm_device *dev = crtc->dev;
9925 struct drm_i915_private *dev_priv = dev->dev_private;
9926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9927 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009928 struct drm_plane_state *cursor_state = crtc->cursor->state;
9929 int x = cursor_state->crtc_x;
9930 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009931 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009932
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009933 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009934 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009936 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009937 base = 0;
9938
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009939 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009940 base = 0;
9941
9942 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009943 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009944 base = 0;
9945
9946 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9947 x = -x;
9948 }
9949 pos |= x << CURSOR_X_SHIFT;
9950
9951 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009952 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009953 base = 0;
9954
9955 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9956 y = -y;
9957 }
9958 pos |= y << CURSOR_Y_SHIFT;
9959
Chris Wilson4b0e3332014-05-30 16:35:26 +03009960 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961 return;
9962
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009963 I915_WRITE(CURPOS(pipe), pos);
9964
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009965 /* ILK+ do this automagically */
9966 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009967 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009968 base += (cursor_state->crtc_h *
9969 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009970 }
9971
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009972 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009973 i845_update_cursor(crtc, base);
9974 else
9975 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976}
9977
Ville Syrjälädc41c152014-08-13 11:57:05 +03009978static bool cursor_size_ok(struct drm_device *dev,
9979 uint32_t width, uint32_t height)
9980{
9981 if (width == 0 || height == 0)
9982 return false;
9983
9984 /*
9985 * 845g/865g are special in that they are only limited by
9986 * the width of their cursors, the height is arbitrary up to
9987 * the precision of the register. Everything else requires
9988 * square cursors, limited to a few power-of-two sizes.
9989 */
9990 if (IS_845G(dev) || IS_I865G(dev)) {
9991 if ((width & 63) != 0)
9992 return false;
9993
9994 if (width > (IS_845G(dev) ? 64 : 512))
9995 return false;
9996
9997 if (height > 1023)
9998 return false;
9999 } else {
10000 switch (width | height) {
10001 case 256:
10002 case 128:
10003 if (IS_GEN2(dev))
10004 return false;
10005 case 64:
10006 break;
10007 default:
10008 return false;
10009 }
10010 }
10011
10012 return true;
10013}
10014
Jesse Barnes79e53942008-11-07 14:24:08 -080010015static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010016 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010017{
James Simmons72034252010-08-03 01:33:19 +010010018 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010020
James Simmons72034252010-08-03 01:33:19 +010010021 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010022 intel_crtc->lut_r[i] = red[i] >> 8;
10023 intel_crtc->lut_g[i] = green[i] >> 8;
10024 intel_crtc->lut_b[i] = blue[i] >> 8;
10025 }
10026
10027 intel_crtc_load_lut(crtc);
10028}
10029
Jesse Barnes79e53942008-11-07 14:24:08 -080010030/* VESA 640x480x72Hz mode to set on the pipe */
10031static struct drm_display_mode load_detect_mode = {
10032 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10033 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10034};
10035
Daniel Vettera8bb6812014-02-10 18:00:39 +010010036struct drm_framebuffer *
10037__intel_framebuffer_create(struct drm_device *dev,
10038 struct drm_mode_fb_cmd2 *mode_cmd,
10039 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010040{
10041 struct intel_framebuffer *intel_fb;
10042 int ret;
10043
10044 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10045 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010046 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010047 return ERR_PTR(-ENOMEM);
10048 }
10049
10050 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010051 if (ret)
10052 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010053
10054 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010055err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010056 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010057 kfree(intel_fb);
10058
10059 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010060}
10061
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010062static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010063intel_framebuffer_create(struct drm_device *dev,
10064 struct drm_mode_fb_cmd2 *mode_cmd,
10065 struct drm_i915_gem_object *obj)
10066{
10067 struct drm_framebuffer *fb;
10068 int ret;
10069
10070 ret = i915_mutex_lock_interruptible(dev);
10071 if (ret)
10072 return ERR_PTR(ret);
10073 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10074 mutex_unlock(&dev->struct_mutex);
10075
10076 return fb;
10077}
10078
Chris Wilsond2dff872011-04-19 08:36:26 +010010079static u32
10080intel_framebuffer_pitch_for_width(int width, int bpp)
10081{
10082 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10083 return ALIGN(pitch, 64);
10084}
10085
10086static u32
10087intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10088{
10089 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010090 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010091}
10092
10093static struct drm_framebuffer *
10094intel_framebuffer_create_for_mode(struct drm_device *dev,
10095 struct drm_display_mode *mode,
10096 int depth, int bpp)
10097{
10098 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010099 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010100
10101 obj = i915_gem_alloc_object(dev,
10102 intel_framebuffer_size_for_mode(mode, bpp));
10103 if (obj == NULL)
10104 return ERR_PTR(-ENOMEM);
10105
10106 mode_cmd.width = mode->hdisplay;
10107 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010108 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10109 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010110 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010111
10112 return intel_framebuffer_create(dev, &mode_cmd, obj);
10113}
10114
10115static struct drm_framebuffer *
10116mode_fits_in_fbdev(struct drm_device *dev,
10117 struct drm_display_mode *mode)
10118{
Daniel Vetter06957262015-08-10 13:34:08 +020010119#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010120 struct drm_i915_private *dev_priv = dev->dev_private;
10121 struct drm_i915_gem_object *obj;
10122 struct drm_framebuffer *fb;
10123
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010124 if (!dev_priv->fbdev)
10125 return NULL;
10126
10127 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010128 return NULL;
10129
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010130 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010131 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010132
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010133 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010134 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10135 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010136 return NULL;
10137
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010138 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010139 return NULL;
10140
10141 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010142#else
10143 return NULL;
10144#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010145}
10146
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010147static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10148 struct drm_crtc *crtc,
10149 struct drm_display_mode *mode,
10150 struct drm_framebuffer *fb,
10151 int x, int y)
10152{
10153 struct drm_plane_state *plane_state;
10154 int hdisplay, vdisplay;
10155 int ret;
10156
10157 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10158 if (IS_ERR(plane_state))
10159 return PTR_ERR(plane_state);
10160
10161 if (mode)
10162 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10163 else
10164 hdisplay = vdisplay = 0;
10165
10166 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10167 if (ret)
10168 return ret;
10169 drm_atomic_set_fb_for_plane(plane_state, fb);
10170 plane_state->crtc_x = 0;
10171 plane_state->crtc_y = 0;
10172 plane_state->crtc_w = hdisplay;
10173 plane_state->crtc_h = vdisplay;
10174 plane_state->src_x = x << 16;
10175 plane_state->src_y = y << 16;
10176 plane_state->src_w = hdisplay << 16;
10177 plane_state->src_h = vdisplay << 16;
10178
10179 return 0;
10180}
10181
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010182bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010183 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010184 struct intel_load_detect_pipe *old,
10185 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010186{
10187 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010188 struct intel_encoder *intel_encoder =
10189 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010190 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010191 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010192 struct drm_crtc *crtc = NULL;
10193 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010194 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010195 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010196 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010197 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010198 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010199 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010200
Chris Wilsond2dff872011-04-19 08:36:26 +010010201 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010202 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010203 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010204
Rob Clark51fd3712013-11-19 12:10:12 -050010205retry:
10206 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10207 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010208 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010209
Jesse Barnes79e53942008-11-07 14:24:08 -080010210 /*
10211 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010212 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010213 * - if the connector already has an assigned crtc, use it (but make
10214 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010215 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010216 * - try to find the first unused crtc that can drive this connector,
10217 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 */
10219
10220 /* See if we already have a CRTC for this connector */
10221 if (encoder->crtc) {
10222 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010223
Rob Clark51fd3712013-11-19 12:10:12 -050010224 ret = drm_modeset_lock(&crtc->mutex, ctx);
10225 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010226 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010227 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10228 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010229 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010230
Daniel Vetter24218aa2012-08-12 19:27:11 +020010231 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010232 old->load_detect_temp = false;
10233
10234 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010235 if (connector->dpms != DRM_MODE_DPMS_ON)
10236 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010237
Chris Wilson71731882011-04-19 23:10:58 +010010238 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010239 }
10240
10241 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010242 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010243 i++;
10244 if (!(encoder->possible_crtcs & (1 << i)))
10245 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010246 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010247 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010248
10249 crtc = possible_crtc;
10250 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010251 }
10252
10253 /*
10254 * If we didn't find an unused CRTC, don't use any.
10255 */
10256 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010257 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010258 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 }
10260
Rob Clark51fd3712013-11-19 12:10:12 -050010261 ret = drm_modeset_lock(&crtc->mutex, ctx);
10262 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010263 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010264 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10265 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010266 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010267
10268 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010269 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010270 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010271 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010272
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010273 state = drm_atomic_state_alloc(dev);
10274 if (!state)
10275 return false;
10276
10277 state->acquire_ctx = ctx;
10278
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010279 connector_state = drm_atomic_get_connector_state(state, connector);
10280 if (IS_ERR(connector_state)) {
10281 ret = PTR_ERR(connector_state);
10282 goto fail;
10283 }
10284
10285 connector_state->crtc = crtc;
10286 connector_state->best_encoder = &intel_encoder->base;
10287
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010288 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10289 if (IS_ERR(crtc_state)) {
10290 ret = PTR_ERR(crtc_state);
10291 goto fail;
10292 }
10293
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010294 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010295
Chris Wilson64927112011-04-20 07:25:26 +010010296 if (!mode)
10297 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
Chris Wilsond2dff872011-04-19 08:36:26 +010010299 /* We need a framebuffer large enough to accommodate all accesses
10300 * that the plane may generate whilst we perform load detection.
10301 * We can not rely on the fbcon either being present (we get called
10302 * during its initialisation to detect all boot displays, or it may
10303 * not even exist) or that it is large enough to satisfy the
10304 * requested mode.
10305 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010306 fb = mode_fits_in_fbdev(dev, mode);
10307 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010308 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010309 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10310 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010311 } else
10312 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010313 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010314 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010315 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010316 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010317
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010318 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10319 if (ret)
10320 goto fail;
10321
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010322 drm_mode_copy(&crtc_state->base.mode, mode);
10323
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010324 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010325 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010326 if (old->release_fb)
10327 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010328 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010329 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010330 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010331
Jesse Barnes79e53942008-11-07 14:24:08 -080010332 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010333 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010334 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010335
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010336fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010337 drm_atomic_state_free(state);
10338 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010339
Rob Clark51fd3712013-11-19 12:10:12 -050010340 if (ret == -EDEADLK) {
10341 drm_modeset_backoff(ctx);
10342 goto retry;
10343 }
10344
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010345 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346}
10347
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010348void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010349 struct intel_load_detect_pipe *old,
10350 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010351{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010352 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010353 struct intel_encoder *intel_encoder =
10354 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010355 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010356 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010358 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010359 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010360 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010361 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010362
Chris Wilsond2dff872011-04-19 08:36:26 +010010363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010364 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010365 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010366
Chris Wilson8261b192011-04-19 23:18:09 +010010367 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010368 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010369 if (!state)
10370 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010371
10372 state->acquire_ctx = ctx;
10373
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010374 connector_state = drm_atomic_get_connector_state(state, connector);
10375 if (IS_ERR(connector_state))
10376 goto fail;
10377
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010378 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10379 if (IS_ERR(crtc_state))
10380 goto fail;
10381
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010382 connector_state->best_encoder = NULL;
10383 connector_state->crtc = NULL;
10384
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010385 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010386
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010387 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10388 0, 0);
10389 if (ret)
10390 goto fail;
10391
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010392 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010393 if (ret)
10394 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010395
Daniel Vetter36206362012-12-10 20:42:17 +010010396 if (old->release_fb) {
10397 drm_framebuffer_unregister_private(old->release_fb);
10398 drm_framebuffer_unreference(old->release_fb);
10399 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010400
Chris Wilson0622a532011-04-21 09:32:11 +010010401 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010402 }
10403
Eric Anholtc751ce42010-03-25 11:48:48 -070010404 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010405 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10406 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010407
10408 return;
10409fail:
10410 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10411 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010412}
10413
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010414static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010415 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010416{
10417 struct drm_i915_private *dev_priv = dev->dev_private;
10418 u32 dpll = pipe_config->dpll_hw_state.dpll;
10419
10420 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010421 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010422 else if (HAS_PCH_SPLIT(dev))
10423 return 120000;
10424 else if (!IS_GEN2(dev))
10425 return 96000;
10426 else
10427 return 48000;
10428}
10429
Jesse Barnes79e53942008-11-07 14:24:08 -080010430/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010431static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010432 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010433{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010434 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010436 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010437 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 u32 fp;
10439 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010440 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010441 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010442
10443 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010444 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010445 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010446 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010447
10448 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010449 if (IS_PINEVIEW(dev)) {
10450 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10451 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010452 } else {
10453 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10454 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10455 }
10456
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010457 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010458 if (IS_PINEVIEW(dev))
10459 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10460 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010461 else
10462 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010463 DPLL_FPA01_P1_POST_DIV_SHIFT);
10464
10465 switch (dpll & DPLL_MODE_MASK) {
10466 case DPLLB_MODE_DAC_SERIAL:
10467 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10468 5 : 10;
10469 break;
10470 case DPLLB_MODE_LVDS:
10471 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10472 7 : 14;
10473 break;
10474 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010475 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010477 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010478 }
10479
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010480 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010481 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010482 else
Imre Deakdccbea32015-06-22 23:35:51 +030010483 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010485 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010486 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010487
10488 if (is_lvds) {
10489 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10490 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010491
10492 if (lvds & LVDS_CLKB_POWER_UP)
10493 clock.p2 = 7;
10494 else
10495 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010496 } else {
10497 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10498 clock.p1 = 2;
10499 else {
10500 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10501 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10502 }
10503 if (dpll & PLL_P2_DIVIDE_BY_4)
10504 clock.p2 = 4;
10505 else
10506 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010508
Imre Deakdccbea32015-06-22 23:35:51 +030010509 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 }
10511
Ville Syrjälä18442d02013-09-13 16:00:08 +030010512 /*
10513 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010514 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010515 * encoder's get_config() function.
10516 */
Imre Deakdccbea32015-06-22 23:35:51 +030010517 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010518}
10519
Ville Syrjälä6878da02013-09-13 15:59:11 +030010520int intel_dotclock_calculate(int link_freq,
10521 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010522{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010523 /*
10524 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010525 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010526 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010527 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010528 *
10529 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010530 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010531 */
10532
Ville Syrjälä6878da02013-09-13 15:59:11 +030010533 if (!m_n->link_n)
10534 return 0;
10535
10536 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10537}
10538
Ville Syrjälä18442d02013-09-13 16:00:08 +030010539static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010540 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010541{
10542 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010543
10544 /* read out port_clock from the DPLL */
10545 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010546
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010547 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010548 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010549 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010550 * agree once we know their relationship in the encoder's
10551 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010553 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010554 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10555 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010556}
10557
10558/** Returns the currently programmed mode of the given pipe. */
10559struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10560 struct drm_crtc *crtc)
10561{
Jesse Barnes548f2452011-02-17 10:40:53 -080010562 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010564 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010566 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010567 int htot = I915_READ(HTOTAL(cpu_transcoder));
10568 int hsync = I915_READ(HSYNC(cpu_transcoder));
10569 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10570 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010571 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010572
10573 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10574 if (!mode)
10575 return NULL;
10576
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010577 /*
10578 * Construct a pipe_config sufficient for getting the clock info
10579 * back out of crtc_clock_get.
10580 *
10581 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10582 * to use a real value here instead.
10583 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010584 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010585 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010586 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10587 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10588 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010589 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10590
Ville Syrjälä773ae032013-09-23 17:48:20 +030010591 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 mode->hdisplay = (htot & 0xffff) + 1;
10593 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10594 mode->hsync_start = (hsync & 0xffff) + 1;
10595 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10596 mode->vdisplay = (vtot & 0xffff) + 1;
10597 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10598 mode->vsync_start = (vsync & 0xffff) + 1;
10599 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10600
10601 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010602
10603 return mode;
10604}
10605
Chris Wilsonf047e392012-07-21 12:31:41 +010010606void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010607{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010608 struct drm_i915_private *dev_priv = dev->dev_private;
10609
Chris Wilsonf62a0072014-02-21 17:55:39 +000010610 if (dev_priv->mm.busy)
10611 return;
10612
Paulo Zanoni43694d62014-03-07 20:08:08 -030010613 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010614 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010615 if (INTEL_INFO(dev)->gen >= 6)
10616 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010617 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010618}
10619
10620void intel_mark_idle(struct drm_device *dev)
10621{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010622 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010623
Chris Wilsonf62a0072014-02-21 17:55:39 +000010624 if (!dev_priv->mm.busy)
10625 return;
10626
10627 dev_priv->mm.busy = false;
10628
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010629 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010630 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010631
Paulo Zanoni43694d62014-03-07 20:08:08 -030010632 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010633}
10634
Jesse Barnes79e53942008-11-07 14:24:08 -080010635static void intel_crtc_destroy(struct drm_crtc *crtc)
10636{
10637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010638 struct drm_device *dev = crtc->dev;
10639 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010640
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010641 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010642 work = intel_crtc->unpin_work;
10643 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010644 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010645
10646 if (work) {
10647 cancel_work_sync(&work->work);
10648 kfree(work);
10649 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010650
10651 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010652
Jesse Barnes79e53942008-11-07 14:24:08 -080010653 kfree(intel_crtc);
10654}
10655
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010656static void intel_unpin_work_fn(struct work_struct *__work)
10657{
10658 struct intel_unpin_work *work =
10659 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010660 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10661 struct drm_device *dev = crtc->base.dev;
10662 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010663
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010664 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010665 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010666 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010667
John Harrisonf06cc1b2014-11-24 18:49:37 +000010668 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010669 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010670 mutex_unlock(&dev->struct_mutex);
10671
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010672 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010673 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010674
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010675 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10676 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010678 kfree(work);
10679}
10680
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010681static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010682 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010683{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10685 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010686 unsigned long flags;
10687
10688 /* Ignore early vblank irqs */
10689 if (intel_crtc == NULL)
10690 return;
10691
Daniel Vetterf3260382014-09-15 14:55:23 +020010692 /*
10693 * This is called both by irq handlers and the reset code (to complete
10694 * lost pageflips) so needs the full irqsave spinlocks.
10695 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010696 spin_lock_irqsave(&dev->event_lock, flags);
10697 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010698
10699 /* Ensure we don't miss a work->pending update ... */
10700 smp_rmb();
10701
10702 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010703 spin_unlock_irqrestore(&dev->event_lock, flags);
10704 return;
10705 }
10706
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010707 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010709 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010710}
10711
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010712void intel_finish_page_flip(struct drm_device *dev, int pipe)
10713{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010714 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010715 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10716
Mario Kleiner49b14a52010-12-09 07:00:07 +010010717 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010718}
10719
10720void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10721{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010723 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10724
Mario Kleiner49b14a52010-12-09 07:00:07 +010010725 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010726}
10727
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010728/* Is 'a' after or equal to 'b'? */
10729static bool g4x_flip_count_after_eq(u32 a, u32 b)
10730{
10731 return !((a - b) & 0x80000000);
10732}
10733
10734static bool page_flip_finished(struct intel_crtc *crtc)
10735{
10736 struct drm_device *dev = crtc->base.dev;
10737 struct drm_i915_private *dev_priv = dev->dev_private;
10738
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010739 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10740 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10741 return true;
10742
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010743 /*
10744 * The relevant registers doen't exist on pre-ctg.
10745 * As the flip done interrupt doesn't trigger for mmio
10746 * flips on gmch platforms, a flip count check isn't
10747 * really needed there. But since ctg has the registers,
10748 * include it in the check anyway.
10749 */
10750 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10751 return true;
10752
10753 /*
10754 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10755 * used the same base address. In that case the mmio flip might
10756 * have completed, but the CS hasn't even executed the flip yet.
10757 *
10758 * A flip count check isn't enough as the CS might have updated
10759 * the base address just after start of vblank, but before we
10760 * managed to process the interrupt. This means we'd complete the
10761 * CS flip too soon.
10762 *
10763 * Combining both checks should get us a good enough result. It may
10764 * still happen that the CS flip has been executed, but has not
10765 * yet actually completed. But in case the base address is the same
10766 * anyway, we don't really care.
10767 */
10768 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10769 crtc->unpin_work->gtt_offset &&
10770 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10771 crtc->unpin_work->flip_count);
10772}
10773
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010774void intel_prepare_page_flip(struct drm_device *dev, int plane)
10775{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010776 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010777 struct intel_crtc *intel_crtc =
10778 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10779 unsigned long flags;
10780
Daniel Vetterf3260382014-09-15 14:55:23 +020010781
10782 /*
10783 * This is called both by irq handlers and the reset code (to complete
10784 * lost pageflips) so needs the full irqsave spinlocks.
10785 *
10786 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010787 * generate a page-flip completion irq, i.e. every modeset
10788 * is also accompanied by a spurious intel_prepare_page_flip().
10789 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010790 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010791 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010792 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010793 spin_unlock_irqrestore(&dev->event_lock, flags);
10794}
10795
Robin Schroereba905b2014-05-18 02:24:50 +020010796static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010797{
10798 /* Ensure that the work item is consistent when activating it ... */
10799 smp_wmb();
10800 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10801 /* and that it is marked active as soon as the irq could fire. */
10802 smp_wmb();
10803}
10804
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010805static int intel_gen2_queue_flip(struct drm_device *dev,
10806 struct drm_crtc *crtc,
10807 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010808 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010809 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010810 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010811{
John Harrison6258fbe2015-05-29 17:43:48 +010010812 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010814 u32 flip_mask;
10815 int ret;
10816
John Harrison5fb9de12015-05-29 17:44:07 +010010817 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010818 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010819 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010820
10821 /* Can't queue multiple flips, so wait for the previous
10822 * one to finish before executing the next.
10823 */
10824 if (intel_crtc->plane)
10825 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10826 else
10827 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010828 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10829 intel_ring_emit(ring, MI_NOOP);
10830 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10831 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10832 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010833 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010834 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010835
10836 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010837 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010838}
10839
10840static int intel_gen3_queue_flip(struct drm_device *dev,
10841 struct drm_crtc *crtc,
10842 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010843 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010844 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010845 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010846{
John Harrison6258fbe2015-05-29 17:43:48 +010010847 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010849 u32 flip_mask;
10850 int ret;
10851
John Harrison5fb9de12015-05-29 17:44:07 +010010852 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010854 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855
10856 if (intel_crtc->plane)
10857 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10858 else
10859 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010860 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10861 intel_ring_emit(ring, MI_NOOP);
10862 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10863 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10864 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010865 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010866 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010867
Chris Wilsone7d841c2012-12-03 11:36:30 +000010868 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010869 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010870}
10871
10872static int intel_gen4_queue_flip(struct drm_device *dev,
10873 struct drm_crtc *crtc,
10874 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010875 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010876 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010877 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010878{
John Harrison6258fbe2015-05-29 17:43:48 +010010879 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880 struct drm_i915_private *dev_priv = dev->dev_private;
10881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10882 uint32_t pf, pipesrc;
10883 int ret;
10884
John Harrison5fb9de12015-05-29 17:44:07 +010010885 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010887 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888
10889 /* i965+ uses the linear or tiled offsets from the
10890 * Display Registers (which do not change across a page-flip)
10891 * so we need only reprogram the base address.
10892 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010893 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10894 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10895 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010896 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010897 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010898
10899 /* XXX Enabling the panel-fitter across page-flip is so far
10900 * untested on non-native modes, so ignore it for now.
10901 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10902 */
10903 pf = 0;
10904 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010905 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010906
10907 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010908 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909}
10910
10911static int intel_gen6_queue_flip(struct drm_device *dev,
10912 struct drm_crtc *crtc,
10913 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010914 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010915 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010916 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917{
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919 struct drm_i915_private *dev_priv = dev->dev_private;
10920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10921 uint32_t pf, pipesrc;
10922 int ret;
10923
John Harrison5fb9de12015-05-29 17:44:07 +010010924 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010926 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010927
Daniel Vetter6d90c952012-04-26 23:28:05 +020010928 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10929 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10930 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010931 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010932
Chris Wilson99d9acd2012-04-17 20:37:00 +010010933 /* Contrary to the suggestions in the documentation,
10934 * "Enable Panel Fitter" does not seem to be required when page
10935 * flipping with a non-native mode, and worse causes a normal
10936 * modeset to fail.
10937 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10938 */
10939 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010941 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010942
10943 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010944 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945}
10946
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010947static int intel_gen7_queue_flip(struct drm_device *dev,
10948 struct drm_crtc *crtc,
10949 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010950 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010951 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010952 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010953{
John Harrison6258fbe2015-05-29 17:43:48 +010010954 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010956 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010957 int len, ret;
10958
Robin Schroereba905b2014-05-18 02:24:50 +020010959 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010960 case PLANE_A:
10961 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10962 break;
10963 case PLANE_B:
10964 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10965 break;
10966 case PLANE_C:
10967 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10968 break;
10969 default:
10970 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010971 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010972 }
10973
Chris Wilsonffe74d72013-08-26 20:58:12 +010010974 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010975 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010976 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010977 /*
10978 * On Gen 8, SRM is now taking an extra dword to accommodate
10979 * 48bits addresses, and we need a NOOP for the batch size to
10980 * stay even.
10981 */
10982 if (IS_GEN8(dev))
10983 len += 2;
10984 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010985
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010986 /*
10987 * BSpec MI_DISPLAY_FLIP for IVB:
10988 * "The full packet must be contained within the same cache line."
10989 *
10990 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10991 * cacheline, if we ever start emitting more commands before
10992 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10993 * then do the cacheline alignment, and finally emit the
10994 * MI_DISPLAY_FLIP.
10995 */
John Harrisonbba09b12015-05-29 17:44:06 +010010996 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010997 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010998 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010999
John Harrison5fb9de12015-05-29 17:44:07 +010011000 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011001 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011002 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011003
Chris Wilsonffe74d72013-08-26 20:58:12 +010011004 /* Unmask the flip-done completion message. Note that the bspec says that
11005 * we should do this for both the BCS and RCS, and that we must not unmask
11006 * more than one flip event at any time (or ensure that one flip message
11007 * can be sent by waiting for flip-done prior to queueing new flips).
11008 * Experimentation says that BCS works despite DERRMR masking all
11009 * flip-done completion events and that unmasking all planes at once
11010 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11011 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11012 */
11013 if (ring->id == RCS) {
11014 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11015 intel_ring_emit(ring, DERRMR);
11016 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11017 DERRMR_PIPEB_PRI_FLIP_DONE |
11018 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011019 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011020 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011021 MI_SRM_LRM_GLOBAL_GTT);
11022 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011023 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011024 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011025 intel_ring_emit(ring, DERRMR);
11026 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011027 if (IS_GEN8(dev)) {
11028 intel_ring_emit(ring, 0);
11029 intel_ring_emit(ring, MI_NOOP);
11030 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011031 }
11032
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011033 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011034 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011035 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011036 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011037
11038 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011039 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011040}
11041
Sourab Gupta84c33a62014-06-02 16:47:17 +053011042static bool use_mmio_flip(struct intel_engine_cs *ring,
11043 struct drm_i915_gem_object *obj)
11044{
11045 /*
11046 * This is not being used for older platforms, because
11047 * non-availability of flip done interrupt forces us to use
11048 * CS flips. Older platforms derive flip done using some clever
11049 * tricks involving the flip_pending status bits and vblank irqs.
11050 * So using MMIO flips there would disrupt this mechanism.
11051 */
11052
Chris Wilson8e09bf82014-07-08 10:40:30 +010011053 if (ring == NULL)
11054 return true;
11055
Sourab Gupta84c33a62014-06-02 16:47:17 +053011056 if (INTEL_INFO(ring->dev)->gen < 5)
11057 return false;
11058
11059 if (i915.use_mmio_flip < 0)
11060 return false;
11061 else if (i915.use_mmio_flip > 0)
11062 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011063 else if (i915.enable_execlists)
11064 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011065 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011066 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011067}
11068
Damien Lespiauff944562014-11-20 14:58:16 +000011069static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11070{
11071 struct drm_device *dev = intel_crtc->base.dev;
11072 struct drm_i915_private *dev_priv = dev->dev_private;
11073 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011074 const enum pipe pipe = intel_crtc->pipe;
11075 u32 ctl, stride;
11076
11077 ctl = I915_READ(PLANE_CTL(pipe, 0));
11078 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011079 switch (fb->modifier[0]) {
11080 case DRM_FORMAT_MOD_NONE:
11081 break;
11082 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011083 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011084 break;
11085 case I915_FORMAT_MOD_Y_TILED:
11086 ctl |= PLANE_CTL_TILED_Y;
11087 break;
11088 case I915_FORMAT_MOD_Yf_TILED:
11089 ctl |= PLANE_CTL_TILED_YF;
11090 break;
11091 default:
11092 MISSING_CASE(fb->modifier[0]);
11093 }
Damien Lespiauff944562014-11-20 14:58:16 +000011094
11095 /*
11096 * The stride is either expressed as a multiple of 64 bytes chunks for
11097 * linear buffers or in number of tiles for tiled buffers.
11098 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011099 stride = fb->pitches[0] /
11100 intel_fb_stride_alignment(dev, fb->modifier[0],
11101 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011102
11103 /*
11104 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11105 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11106 */
11107 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11108 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11109
11110 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11111 POSTING_READ(PLANE_SURF(pipe, 0));
11112}
11113
11114static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011115{
11116 struct drm_device *dev = intel_crtc->base.dev;
11117 struct drm_i915_private *dev_priv = dev->dev_private;
11118 struct intel_framebuffer *intel_fb =
11119 to_intel_framebuffer(intel_crtc->base.primary->fb);
11120 struct drm_i915_gem_object *obj = intel_fb->obj;
11121 u32 dspcntr;
11122 u32 reg;
11123
Sourab Gupta84c33a62014-06-02 16:47:17 +053011124 reg = DSPCNTR(intel_crtc->plane);
11125 dspcntr = I915_READ(reg);
11126
Damien Lespiauc5d97472014-10-25 00:11:11 +010011127 if (obj->tiling_mode != I915_TILING_NONE)
11128 dspcntr |= DISPPLANE_TILED;
11129 else
11130 dspcntr &= ~DISPPLANE_TILED;
11131
Sourab Gupta84c33a62014-06-02 16:47:17 +053011132 I915_WRITE(reg, dspcntr);
11133
11134 I915_WRITE(DSPSURF(intel_crtc->plane),
11135 intel_crtc->unpin_work->gtt_offset);
11136 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011137
Damien Lespiauff944562014-11-20 14:58:16 +000011138}
11139
11140/*
11141 * XXX: This is the temporary way to update the plane registers until we get
11142 * around to using the usual plane update functions for MMIO flips
11143 */
11144static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11145{
11146 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011147
11148 intel_mark_page_flip_active(intel_crtc);
11149
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011150 intel_pipe_update_start(intel_crtc);
Damien Lespiauff944562014-11-20 14:58:16 +000011151
11152 if (INTEL_INFO(dev)->gen >= 9)
11153 skl_do_mmio_flip(intel_crtc);
11154 else
11155 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11156 ilk_do_mmio_flip(intel_crtc);
11157
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011158 intel_pipe_update_end(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011159}
11160
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011161static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011162{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011163 struct intel_mmio_flip *mmio_flip =
11164 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011165
Daniel Vettereed29a52015-05-21 14:21:25 +020011166 if (mmio_flip->req)
11167 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011168 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011169 false, NULL,
11170 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011171
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011172 intel_do_mmio_flip(mmio_flip->crtc);
11173
Daniel Vettereed29a52015-05-21 14:21:25 +020011174 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011175 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176}
11177
11178static int intel_queue_mmio_flip(struct drm_device *dev,
11179 struct drm_crtc *crtc,
11180 struct drm_framebuffer *fb,
11181 struct drm_i915_gem_object *obj,
11182 struct intel_engine_cs *ring,
11183 uint32_t flags)
11184{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011185 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011186
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011187 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11188 if (mmio_flip == NULL)
11189 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011190
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011191 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011192 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011193 mmio_flip->crtc = to_intel_crtc(crtc);
11194
11195 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11196 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011197
Sourab Gupta84c33a62014-06-02 16:47:17 +053011198 return 0;
11199}
11200
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011201static int intel_default_queue_flip(struct drm_device *dev,
11202 struct drm_crtc *crtc,
11203 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011204 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011205 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011206 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011207{
11208 return -ENODEV;
11209}
11210
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011211static bool __intel_pageflip_stall_check(struct drm_device *dev,
11212 struct drm_crtc *crtc)
11213{
11214 struct drm_i915_private *dev_priv = dev->dev_private;
11215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11216 struct intel_unpin_work *work = intel_crtc->unpin_work;
11217 u32 addr;
11218
11219 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11220 return true;
11221
Chris Wilson908565c2015-08-12 13:08:22 +010011222 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11223 return false;
11224
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011225 if (!work->enable_stall_check)
11226 return false;
11227
11228 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011229 if (work->flip_queued_req &&
11230 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011231 return false;
11232
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011233 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011234 }
11235
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011236 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011237 return false;
11238
11239 /* Potential stall - if we see that the flip has happened,
11240 * assume a missed interrupt. */
11241 if (INTEL_INFO(dev)->gen >= 4)
11242 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11243 else
11244 addr = I915_READ(DSPADDR(intel_crtc->plane));
11245
11246 /* There is a potential issue here with a false positive after a flip
11247 * to the same address. We could address this by checking for a
11248 * non-incrementing frame counter.
11249 */
11250 return addr == work->gtt_offset;
11251}
11252
11253void intel_check_page_flip(struct drm_device *dev, int pipe)
11254{
11255 struct drm_i915_private *dev_priv = dev->dev_private;
11256 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011258 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011259
Dave Gordon6c51d462015-03-06 15:34:26 +000011260 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011261
11262 if (crtc == NULL)
11263 return;
11264
Daniel Vetterf3260382014-09-15 14:55:23 +020011265 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011266 work = intel_crtc->unpin_work;
11267 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011268 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011269 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011270 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011271 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011272 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011273 if (work != NULL &&
11274 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11275 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011276 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011277}
11278
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011279static int intel_crtc_page_flip(struct drm_crtc *crtc,
11280 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011281 struct drm_pending_vblank_event *event,
11282 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011283{
11284 struct drm_device *dev = crtc->dev;
11285 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011286 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011287 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011289 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011290 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011291 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011292 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011293 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011294 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011295 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011296
Matt Roper2ff8fde2014-07-08 07:50:07 -070011297 /*
11298 * drm_mode_page_flip_ioctl() should already catch this, but double
11299 * check to be safe. In the future we may enable pageflipping from
11300 * a disabled primary plane.
11301 */
11302 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11303 return -EBUSY;
11304
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011305 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011306 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011307 return -EINVAL;
11308
11309 /*
11310 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11311 * Note that pitch changes could also affect these register.
11312 */
11313 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011314 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11315 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011316 return -EINVAL;
11317
Chris Wilsonf900db42014-02-20 09:26:13 +000011318 if (i915_terminally_wedged(&dev_priv->gpu_error))
11319 goto out_hang;
11320
Daniel Vetterb14c5672013-09-19 12:18:32 +020011321 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011322 if (work == NULL)
11323 return -ENOMEM;
11324
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011325 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011326 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011327 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011328 INIT_WORK(&work->work, intel_unpin_work_fn);
11329
Daniel Vetter87b6b102014-05-15 15:33:46 +020011330 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011331 if (ret)
11332 goto free_work;
11333
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011334 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011335 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011336 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011337 /* Before declaring the flip queue wedged, check if
11338 * the hardware completed the operation behind our backs.
11339 */
11340 if (__intel_pageflip_stall_check(dev, crtc)) {
11341 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11342 page_flip_completed(intel_crtc);
11343 } else {
11344 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011345 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011346
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011347 drm_crtc_vblank_put(crtc);
11348 kfree(work);
11349 return -EBUSY;
11350 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351 }
11352 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011353 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011354
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011355 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11356 flush_workqueue(dev_priv->wq);
11357
Jesse Barnes75dfca82010-02-10 15:09:44 -080011358 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011359 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011360 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011361
Matt Roperf4510a22014-04-01 15:22:40 -070011362 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011363 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011364
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011365 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011366
Chris Wilson89ed88b2015-02-16 14:31:49 +000011367 ret = i915_mutex_lock_interruptible(dev);
11368 if (ret)
11369 goto cleanup;
11370
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011371 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011372 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011373
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011374 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011375 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011376
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011377 if (IS_VALLEYVIEW(dev)) {
11378 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011379 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011380 /* vlv: DISPLAY_FLIP fails to change tiling */
11381 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011382 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011383 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011384 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011385 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011386 if (ring == NULL || ring->id != RCS)
11387 ring = &dev_priv->ring[BCS];
11388 } else {
11389 ring = &dev_priv->ring[RCS];
11390 }
11391
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011392 mmio_flip = use_mmio_flip(ring, obj);
11393
11394 /* When using CS flips, we want to emit semaphores between rings.
11395 * However, when using mmio flips we will create a task to do the
11396 * synchronisation, so all we want here is to pin the framebuffer
11397 * into the display plane and skip any waits.
11398 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011399 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011400 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011401 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011402 if (ret)
11403 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011404
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011405 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11406 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011407
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011408 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11410 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011411 if (ret)
11412 goto cleanup_unpin;
11413
John Harrisonf06cc1b2014-11-24 18:49:37 +000011414 i915_gem_request_assign(&work->flip_queued_req,
11415 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011416 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011417 if (!request) {
11418 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11419 if (ret)
11420 goto cleanup_unpin;
11421 }
11422
11423 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011424 page_flip_flags);
11425 if (ret)
11426 goto cleanup_unpin;
11427
John Harrison6258fbe2015-05-29 17:43:48 +010011428 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011429 }
11430
John Harrison91af1272015-06-18 13:14:56 +010011431 if (request)
John Harrison75289872015-05-29 17:43:49 +010011432 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011433
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011434 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011435 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011436
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011437 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011438 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011439 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011440
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011441 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011442 intel_frontbuffer_flip_prepare(dev,
11443 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011444
Jesse Barnese5510fa2010-07-01 16:48:37 -070011445 trace_i915_flip_request(intel_crtc->plane, obj);
11446
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011447 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011448
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011449cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011450 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011451cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011452 if (request)
11453 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011454 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011455 mutex_unlock(&dev->struct_mutex);
11456cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011457 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011458 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011459
Chris Wilson89ed88b2015-02-16 14:31:49 +000011460 drm_gem_object_unreference_unlocked(&obj->base);
11461 drm_framebuffer_unreference(work->old_fb);
11462
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011463 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011464 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011465 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011466
Daniel Vetter87b6b102014-05-15 15:33:46 +020011467 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011468free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011469 kfree(work);
11470
Chris Wilsonf900db42014-02-20 09:26:13 +000011471 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011472 struct drm_atomic_state *state;
11473 struct drm_plane_state *plane_state;
11474
Chris Wilsonf900db42014-02-20 09:26:13 +000011475out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011476 state = drm_atomic_state_alloc(dev);
11477 if (!state)
11478 return -ENOMEM;
11479 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11480
11481retry:
11482 plane_state = drm_atomic_get_plane_state(state, primary);
11483 ret = PTR_ERR_OR_ZERO(plane_state);
11484 if (!ret) {
11485 drm_atomic_set_fb_for_plane(plane_state, fb);
11486
11487 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11488 if (!ret)
11489 ret = drm_atomic_commit(state);
11490 }
11491
11492 if (ret == -EDEADLK) {
11493 drm_modeset_backoff(state->acquire_ctx);
11494 drm_atomic_state_clear(state);
11495 goto retry;
11496 }
11497
11498 if (ret)
11499 drm_atomic_state_free(state);
11500
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011501 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011502 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011503 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011504 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011505 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011506 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011507 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508}
11509
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011510
11511/**
11512 * intel_wm_need_update - Check whether watermarks need updating
11513 * @plane: drm plane
11514 * @state: new plane state
11515 *
11516 * Check current plane state versus the new one to determine whether
11517 * watermarks need to be recalculated.
11518 *
11519 * Returns true or false.
11520 */
11521static bool intel_wm_need_update(struct drm_plane *plane,
11522 struct drm_plane_state *state)
11523{
11524 /* Update watermarks on tiling changes. */
11525 if (!plane->state->fb || !state->fb ||
11526 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11527 plane->state->rotation != state->rotation)
11528 return true;
11529
11530 if (plane->state->crtc_w != state->crtc_w)
11531 return true;
11532
11533 return false;
11534}
11535
11536int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11537 struct drm_plane_state *plane_state)
11538{
11539 struct drm_crtc *crtc = crtc_state->crtc;
11540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11541 struct drm_plane *plane = plane_state->plane;
11542 struct drm_device *dev = crtc->dev;
11543 struct drm_i915_private *dev_priv = dev->dev_private;
11544 struct intel_plane_state *old_plane_state =
11545 to_intel_plane_state(plane->state);
11546 int idx = intel_crtc->base.base.id, ret;
11547 int i = drm_plane_index(plane);
11548 bool mode_changed = needs_modeset(crtc_state);
11549 bool was_crtc_enabled = crtc->state->active;
11550 bool is_crtc_enabled = crtc_state->active;
11551
11552 bool turn_off, turn_on, visible, was_visible;
11553 struct drm_framebuffer *fb = plane_state->fb;
11554
11555 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11556 plane->type != DRM_PLANE_TYPE_CURSOR) {
11557 ret = skl_update_scaler_plane(
11558 to_intel_crtc_state(crtc_state),
11559 to_intel_plane_state(plane_state));
11560 if (ret)
11561 return ret;
11562 }
11563
11564 /*
11565 * Disabling a plane is always okay; we just need to update
11566 * fb tracking in a special way since cleanup_fb() won't
11567 * get called by the plane helpers.
11568 */
11569 if (old_plane_state->base.fb && !fb)
11570 intel_crtc->atomic.disabled_planes |= 1 << i;
11571
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011572 was_visible = old_plane_state->visible;
11573 visible = to_intel_plane_state(plane_state)->visible;
11574
11575 if (!was_crtc_enabled && WARN_ON(was_visible))
11576 was_visible = false;
11577
11578 if (!is_crtc_enabled && WARN_ON(visible))
11579 visible = false;
11580
11581 if (!was_visible && !visible)
11582 return 0;
11583
11584 turn_off = was_visible && (!visible || mode_changed);
11585 turn_on = visible && (!was_visible || mode_changed);
11586
11587 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11588 plane->base.id, fb ? fb->base.id : -1);
11589
11590 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11591 plane->base.id, was_visible, visible,
11592 turn_off, turn_on, mode_changed);
11593
Ville Syrjälä852eb002015-06-24 22:00:07 +030011594 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011595 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011596 /* must disable cxsr around plane enable/disable */
11597 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11598 intel_crtc->atomic.disable_cxsr = true;
11599 /* to potentially re-enable cxsr */
11600 intel_crtc->atomic.wait_vblank = true;
11601 intel_crtc->atomic.update_wm_post = true;
11602 }
11603 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011604 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011605 /* must disable cxsr around plane enable/disable */
11606 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11607 if (is_crtc_enabled)
11608 intel_crtc->atomic.wait_vblank = true;
11609 intel_crtc->atomic.disable_cxsr = true;
11610 }
11611 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011612 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011613 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011614
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011615 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011616 intel_crtc->atomic.fb_bits |=
11617 to_intel_plane(plane)->frontbuffer_bit;
11618
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011619 switch (plane->type) {
11620 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011621 intel_crtc->atomic.wait_for_flips = true;
11622 intel_crtc->atomic.pre_disable_primary = turn_off;
11623 intel_crtc->atomic.post_enable_primary = turn_on;
11624
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011625 if (turn_off) {
11626 /*
11627 * FIXME: Actually if we will still have any other
11628 * plane enabled on the pipe we could let IPS enabled
11629 * still, but for now lets consider that when we make
11630 * primary invisible by setting DSPCNTR to 0 on
11631 * update_primary_plane function IPS needs to be
11632 * disable.
11633 */
11634 intel_crtc->atomic.disable_ips = true;
11635
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011636 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011637 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011638
11639 /*
11640 * FBC does not work on some platforms for rotated
11641 * planes, so disable it when rotation is not 0 and
11642 * update it when rotation is set back to 0.
11643 *
11644 * FIXME: This is redundant with the fbc update done in
11645 * the primary plane enable function except that that
11646 * one is done too late. We eventually need to unify
11647 * this.
11648 */
11649
11650 if (visible &&
11651 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11652 dev_priv->fbc.crtc == intel_crtc &&
11653 plane_state->rotation != BIT(DRM_ROTATE_0))
11654 intel_crtc->atomic.disable_fbc = true;
11655
11656 /*
11657 * BDW signals flip done immediately if the plane
11658 * is disabled, even if the plane enable is already
11659 * armed to occur at the next vblank :(
11660 */
11661 if (turn_on && IS_BROADWELL(dev))
11662 intel_crtc->atomic.wait_vblank = true;
11663
11664 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11665 break;
11666 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011667 break;
11668 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011669 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011670 intel_crtc->atomic.wait_vblank = true;
11671 intel_crtc->atomic.update_sprite_watermarks |=
11672 1 << i;
11673 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674 }
11675 return 0;
11676}
11677
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011678static bool encoders_cloneable(const struct intel_encoder *a,
11679 const struct intel_encoder *b)
11680{
11681 /* masks could be asymmetric, so check both ways */
11682 return a == b || (a->cloneable & (1 << b->type) &&
11683 b->cloneable & (1 << a->type));
11684}
11685
11686static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11687 struct intel_crtc *crtc,
11688 struct intel_encoder *encoder)
11689{
11690 struct intel_encoder *source_encoder;
11691 struct drm_connector *connector;
11692 struct drm_connector_state *connector_state;
11693 int i;
11694
11695 for_each_connector_in_state(state, connector, connector_state, i) {
11696 if (connector_state->crtc != &crtc->base)
11697 continue;
11698
11699 source_encoder =
11700 to_intel_encoder(connector_state->best_encoder);
11701 if (!encoders_cloneable(encoder, source_encoder))
11702 return false;
11703 }
11704
11705 return true;
11706}
11707
11708static bool check_encoder_cloning(struct drm_atomic_state *state,
11709 struct intel_crtc *crtc)
11710{
11711 struct intel_encoder *encoder;
11712 struct drm_connector *connector;
11713 struct drm_connector_state *connector_state;
11714 int i;
11715
11716 for_each_connector_in_state(state, connector, connector_state, i) {
11717 if (connector_state->crtc != &crtc->base)
11718 continue;
11719
11720 encoder = to_intel_encoder(connector_state->best_encoder);
11721 if (!check_single_encoder_cloning(state, crtc, encoder))
11722 return false;
11723 }
11724
11725 return true;
11726}
11727
11728static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11729 struct drm_crtc_state *crtc_state)
11730{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011731 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011732 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011734 struct intel_crtc_state *pipe_config =
11735 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011736 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011737 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011738 bool mode_changed = needs_modeset(crtc_state);
11739
11740 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11741 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11742 return -EINVAL;
11743 }
11744
Ville Syrjälä852eb002015-06-24 22:00:07 +030011745 if (mode_changed && !crtc_state->active)
11746 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011747
Maarten Lankhorstad421372015-06-15 12:33:42 +020011748 if (mode_changed && crtc_state->enable &&
11749 dev_priv->display.crtc_compute_clock &&
11750 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11751 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11752 pipe_config);
11753 if (ret)
11754 return ret;
11755 }
11756
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011757 ret = 0;
11758 if (INTEL_INFO(dev)->gen >= 9) {
11759 if (mode_changed)
11760 ret = skl_update_scaler_crtc(pipe_config);
11761
11762 if (!ret)
11763 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11764 pipe_config);
11765 }
11766
11767 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011768}
11769
Jani Nikula65b38e02015-04-13 11:26:56 +030011770static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011771 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11772 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011773 .atomic_begin = intel_begin_crtc_commit,
11774 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011775 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011776};
11777
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011778static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11779{
11780 struct intel_connector *connector;
11781
11782 for_each_intel_connector(dev, connector) {
11783 if (connector->base.encoder) {
11784 connector->base.state->best_encoder =
11785 connector->base.encoder;
11786 connector->base.state->crtc =
11787 connector->base.encoder->crtc;
11788 } else {
11789 connector->base.state->best_encoder = NULL;
11790 connector->base.state->crtc = NULL;
11791 }
11792 }
11793}
11794
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011795static void
Robin Schroereba905b2014-05-18 02:24:50 +020011796connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011797 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011798{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011799 int bpp = pipe_config->pipe_bpp;
11800
11801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11802 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011803 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011804
11805 /* Don't use an invalid EDID bpc value */
11806 if (connector->base.display_info.bpc &&
11807 connector->base.display_info.bpc * 3 < bpp) {
11808 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11809 bpp, connector->base.display_info.bpc*3);
11810 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11811 }
11812
11813 /* Clamp bpp to 8 on screens without EDID 1.4 */
11814 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11815 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11816 bpp);
11817 pipe_config->pipe_bpp = 24;
11818 }
11819}
11820
11821static int
11822compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011823 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011824{
11825 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011826 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011827 struct drm_connector *connector;
11828 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011829 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011830
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011831 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011832 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011833 else if (INTEL_INFO(dev)->gen >= 5)
11834 bpp = 12*3;
11835 else
11836 bpp = 8*3;
11837
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011838
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011839 pipe_config->pipe_bpp = bpp;
11840
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011841 state = pipe_config->base.state;
11842
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011843 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011844 for_each_connector_in_state(state, connector, connector_state, i) {
11845 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011846 continue;
11847
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011848 connected_sink_compute_bpp(to_intel_connector(connector),
11849 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011850 }
11851
11852 return bpp;
11853}
11854
Daniel Vetter644db712013-09-19 14:53:58 +020011855static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11856{
11857 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11858 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011859 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011860 mode->crtc_hdisplay, mode->crtc_hsync_start,
11861 mode->crtc_hsync_end, mode->crtc_htotal,
11862 mode->crtc_vdisplay, mode->crtc_vsync_start,
11863 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11864}
11865
Daniel Vetterc0b03412013-05-28 12:05:54 +020011866static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011867 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011868 const char *context)
11869{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011870 struct drm_device *dev = crtc->base.dev;
11871 struct drm_plane *plane;
11872 struct intel_plane *intel_plane;
11873 struct intel_plane_state *state;
11874 struct drm_framebuffer *fb;
11875
11876 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11877 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011878
11879 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11880 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11881 pipe_config->pipe_bpp, pipe_config->dither);
11882 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11883 pipe_config->has_pch_encoder,
11884 pipe_config->fdi_lanes,
11885 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11886 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11887 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011888 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011889 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011890 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011891 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11892 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11893 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011894
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011895 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011896 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011897 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011898 pipe_config->dp_m2_n2.gmch_m,
11899 pipe_config->dp_m2_n2.gmch_n,
11900 pipe_config->dp_m2_n2.link_m,
11901 pipe_config->dp_m2_n2.link_n,
11902 pipe_config->dp_m2_n2.tu);
11903
Daniel Vetter55072d12014-11-20 16:10:28 +010011904 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11905 pipe_config->has_audio,
11906 pipe_config->has_infoframe);
11907
Daniel Vetterc0b03412013-05-28 12:05:54 +020011908 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011909 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011910 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011911 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11912 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011913 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011914 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11915 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011916 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11917 crtc->num_scalers,
11918 pipe_config->scaler_state.scaler_users,
11919 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011920 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11921 pipe_config->gmch_pfit.control,
11922 pipe_config->gmch_pfit.pgm_ratios,
11923 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011924 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011925 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011926 pipe_config->pch_pfit.size,
11927 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011928 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011929 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011930
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011931 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011932 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011933 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011934 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011935 pipe_config->ddi_pll_sel,
11936 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011937 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011938 pipe_config->dpll_hw_state.pll0,
11939 pipe_config->dpll_hw_state.pll1,
11940 pipe_config->dpll_hw_state.pll2,
11941 pipe_config->dpll_hw_state.pll3,
11942 pipe_config->dpll_hw_state.pll6,
11943 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011944 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011945 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011946 pipe_config->dpll_hw_state.pcsdw12);
11947 } else if (IS_SKYLAKE(dev)) {
11948 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11949 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11950 pipe_config->ddi_pll_sel,
11951 pipe_config->dpll_hw_state.ctrl1,
11952 pipe_config->dpll_hw_state.cfgcr1,
11953 pipe_config->dpll_hw_state.cfgcr2);
11954 } else if (HAS_DDI(dev)) {
11955 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11956 pipe_config->ddi_pll_sel,
11957 pipe_config->dpll_hw_state.wrpll);
11958 } else {
11959 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11960 "fp0: 0x%x, fp1: 0x%x\n",
11961 pipe_config->dpll_hw_state.dpll,
11962 pipe_config->dpll_hw_state.dpll_md,
11963 pipe_config->dpll_hw_state.fp0,
11964 pipe_config->dpll_hw_state.fp1);
11965 }
11966
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011967 DRM_DEBUG_KMS("planes on this crtc\n");
11968 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11969 intel_plane = to_intel_plane(plane);
11970 if (intel_plane->pipe != crtc->pipe)
11971 continue;
11972
11973 state = to_intel_plane_state(plane->state);
11974 fb = state->base.fb;
11975 if (!fb) {
11976 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11977 "disabled, scaler_id = %d\n",
11978 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11979 plane->base.id, intel_plane->pipe,
11980 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11981 drm_plane_index(plane), state->scaler_id);
11982 continue;
11983 }
11984
11985 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11986 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11987 plane->base.id, intel_plane->pipe,
11988 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11989 drm_plane_index(plane));
11990 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11991 fb->base.id, fb->width, fb->height, fb->pixel_format);
11992 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11993 state->scaler_id,
11994 state->src.x1 >> 16, state->src.y1 >> 16,
11995 drm_rect_width(&state->src) >> 16,
11996 drm_rect_height(&state->src) >> 16,
11997 state->dst.x1, state->dst.y1,
11998 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11999 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012000}
12001
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012002static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012003{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012004 struct drm_device *dev = state->dev;
12005 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012006 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012007 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012008 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012009 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012010
12011 /*
12012 * Walk the connector list instead of the encoder
12013 * list to detect the problem on ddi platforms
12014 * where there's just one encoder per digital port.
12015 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012016 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012017 if (!connector_state->best_encoder)
12018 continue;
12019
12020 encoder = to_intel_encoder(connector_state->best_encoder);
12021
12022 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012023
12024 switch (encoder->type) {
12025 unsigned int port_mask;
12026 case INTEL_OUTPUT_UNKNOWN:
12027 if (WARN_ON(!HAS_DDI(dev)))
12028 break;
12029 case INTEL_OUTPUT_DISPLAYPORT:
12030 case INTEL_OUTPUT_HDMI:
12031 case INTEL_OUTPUT_EDP:
12032 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12033
12034 /* the same port mustn't appear more than once */
12035 if (used_ports & port_mask)
12036 return false;
12037
12038 used_ports |= port_mask;
12039 default:
12040 break;
12041 }
12042 }
12043
12044 return true;
12045}
12046
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012047static void
12048clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12049{
12050 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012051 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012052 struct intel_dpll_hw_state dpll_hw_state;
12053 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012054 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012055 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012056
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012057 /* FIXME: before the switch to atomic started, a new pipe_config was
12058 * kzalloc'd. Code that depends on any field being zero should be
12059 * fixed, so that the crtc_state can be safely duplicated. For now,
12060 * only fields that are know to not cause problems are preserved. */
12061
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012062 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012063 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012064 shared_dpll = crtc_state->shared_dpll;
12065 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012066 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012067 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012068
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012069 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012070
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012071 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012072 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012073 crtc_state->shared_dpll = shared_dpll;
12074 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012075 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012076 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012077}
12078
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012079static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012080intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012081 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012082{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012083 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012084 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012085 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012086 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012087 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012088 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012089 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012090
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012091 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012092
Daniel Vettere143a212013-07-04 12:01:15 +020012093 pipe_config->cpu_transcoder =
12094 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012095
Imre Deak2960bc92013-07-30 13:36:32 +030012096 /*
12097 * Sanitize sync polarity flags based on requested ones. If neither
12098 * positive or negative polarity is requested, treat this as meaning
12099 * negative polarity.
12100 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012101 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012102 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012103 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012104
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012105 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012106 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012107 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012108
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012109 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12110 pipe_config);
12111 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012112 goto fail;
12113
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012114 /*
12115 * Determine the real pipe dimensions. Note that stereo modes can
12116 * increase the actual pipe size due to the frame doubling and
12117 * insertion of additional space for blanks between the frame. This
12118 * is stored in the crtc timings. We use the requested mode to do this
12119 * computation to clearly distinguish it from the adjusted mode, which
12120 * can be changed by the connectors in the below retry loop.
12121 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012123 &pipe_config->pipe_src_w,
12124 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012125
Daniel Vettere29c22c2013-02-21 00:00:16 +010012126encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012127 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012128 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012129 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012130
Daniel Vetter135c81b2013-07-21 21:37:09 +020012131 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012132 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12133 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012134
Daniel Vetter7758a112012-07-08 19:40:39 +020012135 /* Pass our mode to the connectors and the CRTC to give them a chance to
12136 * adjust it according to limitations or connector properties, and also
12137 * a chance to reject the mode entirely.
12138 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012139 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012140 if (connector_state->crtc != crtc)
12141 continue;
12142
12143 encoder = to_intel_encoder(connector_state->best_encoder);
12144
Daniel Vetterefea6e82013-07-21 21:36:59 +020012145 if (!(encoder->compute_config(encoder, pipe_config))) {
12146 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012147 goto fail;
12148 }
12149 }
12150
Daniel Vetterff9a6752013-06-01 17:16:21 +020012151 /* Set default port clock if not overwritten by the encoder. Needs to be
12152 * done afterwards in case the encoder adjusts the mode. */
12153 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012154 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012155 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012156
Daniel Vettera43f6e02013-06-07 23:10:32 +020012157 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012158 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012159 DRM_DEBUG_KMS("CRTC fixup failed\n");
12160 goto fail;
12161 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012162
12163 if (ret == RETRY) {
12164 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12165 ret = -EINVAL;
12166 goto fail;
12167 }
12168
12169 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12170 retry = false;
12171 goto encoder_retry;
12172 }
12173
Daniel Vettere8fa4272015-08-12 11:43:34 +020012174 /* Dithering seems to not pass-through bits correctly when it should, so
12175 * only enable it on 6bpc panels. */
12176 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012177 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012178 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012179
Daniel Vetter7758a112012-07-08 19:40:39 +020012180fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012181 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012182}
12183
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012184static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012185intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012186{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012187 struct drm_crtc *crtc;
12188 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012189 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012190
Ville Syrjälä76688512014-01-10 11:28:06 +020012191 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012192 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012193 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012194
12195 /* Update hwmode for vblank functions */
12196 if (crtc->state->active)
12197 crtc->hwmode = crtc->state->adjusted_mode;
12198 else
12199 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012200 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012201}
12202
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012203static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012204{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012205 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012206
12207 if (clock1 == clock2)
12208 return true;
12209
12210 if (!clock1 || !clock2)
12211 return false;
12212
12213 diff = abs(clock1 - clock2);
12214
12215 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12216 return true;
12217
12218 return false;
12219}
12220
Daniel Vetter25c5b262012-07-08 22:08:04 +020012221#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12222 list_for_each_entry((intel_crtc), \
12223 &(dev)->mode_config.crtc_list, \
12224 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012225 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012226
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012227static bool
12228intel_compare_m_n(unsigned int m, unsigned int n,
12229 unsigned int m2, unsigned int n2,
12230 bool exact)
12231{
12232 if (m == m2 && n == n2)
12233 return true;
12234
12235 if (exact || !m || !n || !m2 || !n2)
12236 return false;
12237
12238 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12239
12240 if (m > m2) {
12241 while (m > m2) {
12242 m2 <<= 1;
12243 n2 <<= 1;
12244 }
12245 } else if (m < m2) {
12246 while (m < m2) {
12247 m <<= 1;
12248 n <<= 1;
12249 }
12250 }
12251
12252 return m == m2 && n == n2;
12253}
12254
12255static bool
12256intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12257 struct intel_link_m_n *m2_n2,
12258 bool adjust)
12259{
12260 if (m_n->tu == m2_n2->tu &&
12261 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12262 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12263 intel_compare_m_n(m_n->link_m, m_n->link_n,
12264 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12265 if (adjust)
12266 *m2_n2 = *m_n;
12267
12268 return true;
12269 }
12270
12271 return false;
12272}
12273
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012274static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012275intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012276 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012277 struct intel_crtc_state *pipe_config,
12278 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012279{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012280 bool ret = true;
12281
12282#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12283 do { \
12284 if (!adjust) \
12285 DRM_ERROR(fmt, ##__VA_ARGS__); \
12286 else \
12287 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12288 } while (0)
12289
Daniel Vetter66e985c2013-06-05 13:34:20 +020012290#define PIPE_CONF_CHECK_X(name) \
12291 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012292 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012293 "(expected 0x%08x, found 0x%08x)\n", \
12294 current_config->name, \
12295 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012296 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012297 }
12298
Daniel Vetter08a24032013-04-19 11:25:34 +020012299#define PIPE_CONF_CHECK_I(name) \
12300 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012301 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012302 "(expected %i, found %i)\n", \
12303 current_config->name, \
12304 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012305 ret = false; \
12306 }
12307
12308#define PIPE_CONF_CHECK_M_N(name) \
12309 if (!intel_compare_link_m_n(&current_config->name, \
12310 &pipe_config->name,\
12311 adjust)) { \
12312 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12313 "(expected tu %i gmch %i/%i link %i/%i, " \
12314 "found tu %i, gmch %i/%i link %i/%i)\n", \
12315 current_config->name.tu, \
12316 current_config->name.gmch_m, \
12317 current_config->name.gmch_n, \
12318 current_config->name.link_m, \
12319 current_config->name.link_n, \
12320 pipe_config->name.tu, \
12321 pipe_config->name.gmch_m, \
12322 pipe_config->name.gmch_n, \
12323 pipe_config->name.link_m, \
12324 pipe_config->name.link_n); \
12325 ret = false; \
12326 }
12327
12328#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12329 if (!intel_compare_link_m_n(&current_config->name, \
12330 &pipe_config->name, adjust) && \
12331 !intel_compare_link_m_n(&current_config->alt_name, \
12332 &pipe_config->name, adjust)) { \
12333 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12334 "(expected tu %i gmch %i/%i link %i/%i, " \
12335 "or tu %i gmch %i/%i link %i/%i, " \
12336 "found tu %i, gmch %i/%i link %i/%i)\n", \
12337 current_config->name.tu, \
12338 current_config->name.gmch_m, \
12339 current_config->name.gmch_n, \
12340 current_config->name.link_m, \
12341 current_config->name.link_n, \
12342 current_config->alt_name.tu, \
12343 current_config->alt_name.gmch_m, \
12344 current_config->alt_name.gmch_n, \
12345 current_config->alt_name.link_m, \
12346 current_config->alt_name.link_n, \
12347 pipe_config->name.tu, \
12348 pipe_config->name.gmch_m, \
12349 pipe_config->name.gmch_n, \
12350 pipe_config->name.link_m, \
12351 pipe_config->name.link_n); \
12352 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012353 }
12354
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012355/* This is required for BDW+ where there is only one set of registers for
12356 * switching between high and low RR.
12357 * This macro can be used whenever a comparison has to be made between one
12358 * hw state and multiple sw state variables.
12359 */
12360#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12361 if ((current_config->name != pipe_config->name) && \
12362 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012363 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012364 "(expected %i or %i, found %i)\n", \
12365 current_config->name, \
12366 current_config->alt_name, \
12367 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012368 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012369 }
12370
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012371#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12372 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012373 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012374 "(expected %i, found %i)\n", \
12375 current_config->name & (mask), \
12376 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012377 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012378 }
12379
Ville Syrjälä5e550652013-09-06 23:29:07 +030012380#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12381 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012382 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012383 "(expected %i, found %i)\n", \
12384 current_config->name, \
12385 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012387 }
12388
Daniel Vetterbb760062013-06-06 14:55:52 +020012389#define PIPE_CONF_QUIRK(quirk) \
12390 ((current_config->quirks | pipe_config->quirks) & (quirk))
12391
Daniel Vettereccb1402013-05-22 00:50:22 +020012392 PIPE_CONF_CHECK_I(cpu_transcoder);
12393
Daniel Vetter08a24032013-04-19 11:25:34 +020012394 PIPE_CONF_CHECK_I(has_pch_encoder);
12395 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012396 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012397
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012398 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012399 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012400
12401 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012402 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012403
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 PIPE_CONF_CHECK_I(has_drrs);
12405 if (current_config->has_drrs)
12406 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12407 } else
12408 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012409
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012410 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12411 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12412 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12413 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12414 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12415 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012416
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012417 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12418 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12419 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12420 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12421 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12422 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012423
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012424 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012425 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012426 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12427 IS_VALLEYVIEW(dev))
12428 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012429 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012430
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012431 PIPE_CONF_CHECK_I(has_audio);
12432
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012433 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012434 DRM_MODE_FLAG_INTERLACE);
12435
Daniel Vetterbb760062013-06-06 14:55:52 +020012436 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012437 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012438 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012439 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012440 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012441 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012442 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012443 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012444 DRM_MODE_FLAG_NVSYNC);
12445 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012446
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012447 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012448 /* pfit ratios are autocomputed by the hw on gen4+ */
12449 if (INTEL_INFO(dev)->gen < 4)
12450 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012451 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012452
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012453 if (!adjust) {
12454 PIPE_CONF_CHECK_I(pipe_src_w);
12455 PIPE_CONF_CHECK_I(pipe_src_h);
12456
12457 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12458 if (current_config->pch_pfit.enabled) {
12459 PIPE_CONF_CHECK_X(pch_pfit.pos);
12460 PIPE_CONF_CHECK_X(pch_pfit.size);
12461 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012462
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012463 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12464 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012465
Jesse Barnese59150d2014-01-07 13:30:45 -080012466 /* BDW+ don't expose a synchronous way to read the state */
12467 if (IS_HASWELL(dev))
12468 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012469
Ville Syrjälä282740f2013-09-04 18:30:03 +030012470 PIPE_CONF_CHECK_I(double_wide);
12471
Daniel Vetter26804af2014-06-25 22:01:55 +030012472 PIPE_CONF_CHECK_X(ddi_pll_sel);
12473
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012474 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012475 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012476 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012477 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12478 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012479 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012480 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12481 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12482 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012483
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012484 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12485 PIPE_CONF_CHECK_I(pipe_bpp);
12486
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012487 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012488 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012489
Daniel Vetter66e985c2013-06-05 13:34:20 +020012490#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012491#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012492#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012493#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012494#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012495#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012496#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012497
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012498 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012499}
12500
Damien Lespiau08db6652014-11-04 17:06:52 +000012501static void check_wm_state(struct drm_device *dev)
12502{
12503 struct drm_i915_private *dev_priv = dev->dev_private;
12504 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12505 struct intel_crtc *intel_crtc;
12506 int plane;
12507
12508 if (INTEL_INFO(dev)->gen < 9)
12509 return;
12510
12511 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12512 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12513
12514 for_each_intel_crtc(dev, intel_crtc) {
12515 struct skl_ddb_entry *hw_entry, *sw_entry;
12516 const enum pipe pipe = intel_crtc->pipe;
12517
12518 if (!intel_crtc->active)
12519 continue;
12520
12521 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012522 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012523 hw_entry = &hw_ddb.plane[pipe][plane];
12524 sw_entry = &sw_ddb->plane[pipe][plane];
12525
12526 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12527 continue;
12528
12529 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12530 "(expected (%u,%u), found (%u,%u))\n",
12531 pipe_name(pipe), plane + 1,
12532 sw_entry->start, sw_entry->end,
12533 hw_entry->start, hw_entry->end);
12534 }
12535
12536 /* cursor */
12537 hw_entry = &hw_ddb.cursor[pipe];
12538 sw_entry = &sw_ddb->cursor[pipe];
12539
12540 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12541 continue;
12542
12543 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12544 "(expected (%u,%u), found (%u,%u))\n",
12545 pipe_name(pipe),
12546 sw_entry->start, sw_entry->end,
12547 hw_entry->start, hw_entry->end);
12548 }
12549}
12550
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012551static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012552check_connector_state(struct drm_device *dev,
12553 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012554{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012555 struct drm_connector_state *old_conn_state;
12556 struct drm_connector *connector;
12557 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012558
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012559 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12560 struct drm_encoder *encoder = connector->encoder;
12561 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012562
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012563 /* This also checks the encoder/connector hw state with the
12564 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012565 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012566
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012567 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012568 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012569 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012570}
12571
12572static void
12573check_encoder_state(struct drm_device *dev)
12574{
12575 struct intel_encoder *encoder;
12576 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012577
Damien Lespiaub2784e12014-08-05 11:29:37 +010012578 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012579 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012580 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012581
12582 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12583 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012584 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012585
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012586 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012587 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012588 continue;
12589 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012590
12591 I915_STATE_WARN(connector->base.state->crtc !=
12592 encoder->base.crtc,
12593 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012594 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012595
Rob Clarke2c719b2014-12-15 13:56:32 -050012596 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012597 "encoder's enabled state mismatch "
12598 "(expected %i, found %i)\n",
12599 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012600
12601 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012602 bool active;
12603
12604 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012605 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012606 "encoder detached but still enabled on pipe %c.\n",
12607 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012608 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012609 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012610}
12611
12612static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012613check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012614{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012615 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012616 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012617 struct drm_crtc_state *old_crtc_state;
12618 struct drm_crtc *crtc;
12619 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012620
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012621 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12623 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012624 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012626 if (!needs_modeset(crtc->state) &&
12627 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012628 continue;
12629
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012630 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12631 pipe_config = to_intel_crtc_state(old_crtc_state);
12632 memset(pipe_config, 0, sizeof(*pipe_config));
12633 pipe_config->base.crtc = crtc;
12634 pipe_config->base.state = old_state;
12635
12636 DRM_DEBUG_KMS("[CRTC:%d]\n",
12637 crtc->base.id);
12638
12639 active = dev_priv->display.get_pipe_config(intel_crtc,
12640 pipe_config);
12641
12642 /* hw state is inconsistent with the pipe quirk */
12643 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12644 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12645 active = crtc->state->active;
12646
12647 I915_STATE_WARN(crtc->state->active != active,
12648 "crtc active state doesn't match with hw state "
12649 "(expected %i, found %i)\n", crtc->state->active, active);
12650
12651 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12652 "transitional active state does not match atomic hw state "
12653 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12654
12655 for_each_encoder_on_crtc(dev, crtc, encoder) {
12656 enum pipe pipe;
12657
12658 active = encoder->get_hw_state(encoder, &pipe);
12659 I915_STATE_WARN(active != crtc->state->active,
12660 "[ENCODER:%i] active %i with crtc active %i\n",
12661 encoder->base.base.id, active, crtc->state->active);
12662
12663 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12664 "Encoder connected to wrong pipe %c\n",
12665 pipe_name(pipe));
12666
12667 if (active)
12668 encoder->get_config(encoder, pipe_config);
12669 }
12670
12671 if (!crtc->state->active)
12672 continue;
12673
12674 sw_config = to_intel_crtc_state(crtc->state);
12675 if (!intel_pipe_config_compare(dev, sw_config,
12676 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012677 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012678 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012679 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012680 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012681 "[sw state]");
12682 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012683 }
12684}
12685
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012686static void
12687check_shared_dpll_state(struct drm_device *dev)
12688{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012690 struct intel_crtc *crtc;
12691 struct intel_dpll_hw_state dpll_hw_state;
12692 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012693
12694 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12695 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12696 int enabled_crtcs = 0, active_crtcs = 0;
12697 bool active;
12698
12699 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12700
12701 DRM_DEBUG_KMS("%s\n", pll->name);
12702
12703 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12704
Rob Clarke2c719b2014-12-15 13:56:32 -050012705 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012706 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012707 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012708 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012709 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012710 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012711 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012712 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012713 "pll on state mismatch (expected %i, found %i)\n",
12714 pll->on, active);
12715
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012716 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012717 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012718 enabled_crtcs++;
12719 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12720 active_crtcs++;
12721 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012722 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012723 "pll active crtcs mismatch (expected %i, found %i)\n",
12724 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012725 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012726 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012727 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012728
Rob Clarke2c719b2014-12-15 13:56:32 -050012729 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012730 sizeof(dpll_hw_state)),
12731 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012732 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012733}
12734
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012735static void
12736intel_modeset_check_state(struct drm_device *dev,
12737 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012738{
Damien Lespiau08db6652014-11-04 17:06:52 +000012739 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012740 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012741 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012742 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012743 check_shared_dpll_state(dev);
12744}
12745
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012746void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012747 int dotclock)
12748{
12749 /*
12750 * FDI already provided one idea for the dotclock.
12751 * Yell if the encoder disagrees.
12752 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012753 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012754 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012755 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012756}
12757
Ville Syrjälä80715b22014-05-15 20:23:23 +030012758static void update_scanline_offset(struct intel_crtc *crtc)
12759{
12760 struct drm_device *dev = crtc->base.dev;
12761
12762 /*
12763 * The scanline counter increments at the leading edge of hsync.
12764 *
12765 * On most platforms it starts counting from vtotal-1 on the
12766 * first active line. That means the scanline counter value is
12767 * always one less than what we would expect. Ie. just after
12768 * start of vblank, which also occurs at start of hsync (on the
12769 * last active line), the scanline counter will read vblank_start-1.
12770 *
12771 * On gen2 the scanline counter starts counting from 1 instead
12772 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12773 * to keep the value positive), instead of adding one.
12774 *
12775 * On HSW+ the behaviour of the scanline counter depends on the output
12776 * type. For DP ports it behaves like most other platforms, but on HDMI
12777 * there's an extra 1 line difference. So we need to add two instead of
12778 * one to the value.
12779 */
12780 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012781 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012782 int vtotal;
12783
12784 vtotal = mode->crtc_vtotal;
12785 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12786 vtotal /= 2;
12787
12788 crtc->scanline_offset = vtotal - 1;
12789 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012790 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012791 crtc->scanline_offset = 2;
12792 } else
12793 crtc->scanline_offset = 1;
12794}
12795
Maarten Lankhorstad421372015-06-15 12:33:42 +020012796static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012797{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012798 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012799 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012800 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012801 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012802 struct intel_crtc_state *intel_crtc_state;
12803 struct drm_crtc *crtc;
12804 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012805 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012806
12807 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012808 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012809
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012810 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012811 int dpll;
12812
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012813 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012814 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012815 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012816
Maarten Lankhorstad421372015-06-15 12:33:42 +020012817 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012818 continue;
12819
Maarten Lankhorstad421372015-06-15 12:33:42 +020012820 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012821
Maarten Lankhorstad421372015-06-15 12:33:42 +020012822 if (!shared_dpll)
12823 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12824
12825 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012826 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012827}
12828
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012829/*
12830 * This implements the workaround described in the "notes" section of the mode
12831 * set sequence documentation. When going from no pipes or single pipe to
12832 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12833 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12834 */
12835static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12836{
12837 struct drm_crtc_state *crtc_state;
12838 struct intel_crtc *intel_crtc;
12839 struct drm_crtc *crtc;
12840 struct intel_crtc_state *first_crtc_state = NULL;
12841 struct intel_crtc_state *other_crtc_state = NULL;
12842 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12843 int i;
12844
12845 /* look at all crtc's that are going to be enabled in during modeset */
12846 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12847 intel_crtc = to_intel_crtc(crtc);
12848
12849 if (!crtc_state->active || !needs_modeset(crtc_state))
12850 continue;
12851
12852 if (first_crtc_state) {
12853 other_crtc_state = to_intel_crtc_state(crtc_state);
12854 break;
12855 } else {
12856 first_crtc_state = to_intel_crtc_state(crtc_state);
12857 first_pipe = intel_crtc->pipe;
12858 }
12859 }
12860
12861 /* No workaround needed? */
12862 if (!first_crtc_state)
12863 return 0;
12864
12865 /* w/a possibly needed, check how many crtc's are already enabled. */
12866 for_each_intel_crtc(state->dev, intel_crtc) {
12867 struct intel_crtc_state *pipe_config;
12868
12869 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12870 if (IS_ERR(pipe_config))
12871 return PTR_ERR(pipe_config);
12872
12873 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12874
12875 if (!pipe_config->base.active ||
12876 needs_modeset(&pipe_config->base))
12877 continue;
12878
12879 /* 2 or more enabled crtcs means no need for w/a */
12880 if (enabled_pipe != INVALID_PIPE)
12881 return 0;
12882
12883 enabled_pipe = intel_crtc->pipe;
12884 }
12885
12886 if (enabled_pipe != INVALID_PIPE)
12887 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12888 else if (other_crtc_state)
12889 other_crtc_state->hsw_workaround_pipe = first_pipe;
12890
12891 return 0;
12892}
12893
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012894static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12895{
12896 struct drm_crtc *crtc;
12897 struct drm_crtc_state *crtc_state;
12898 int ret = 0;
12899
12900 /* add all active pipes to the state */
12901 for_each_crtc(state->dev, crtc) {
12902 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12903 if (IS_ERR(crtc_state))
12904 return PTR_ERR(crtc_state);
12905
12906 if (!crtc_state->active || needs_modeset(crtc_state))
12907 continue;
12908
12909 crtc_state->mode_changed = true;
12910
12911 ret = drm_atomic_add_affected_connectors(state, crtc);
12912 if (ret)
12913 break;
12914
12915 ret = drm_atomic_add_affected_planes(state, crtc);
12916 if (ret)
12917 break;
12918 }
12919
12920 return ret;
12921}
12922
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012923static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012924{
12925 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012926 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012927 int ret;
12928
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012929 if (!check_digital_port_conflicts(state)) {
12930 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12931 return -EINVAL;
12932 }
12933
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012934 /*
12935 * See if the config requires any additional preparation, e.g.
12936 * to adjust global state with pipes off. We need to do this
12937 * here so we can get the modeset_pipe updated config for the new
12938 * mode set on this crtc. For other crtcs we need to use the
12939 * adjusted_mode bits in the crtc directly.
12940 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012941 if (dev_priv->display.modeset_calc_cdclk) {
12942 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012943
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012944 ret = dev_priv->display.modeset_calc_cdclk(state);
12945
12946 cdclk = to_intel_atomic_state(state)->cdclk;
12947 if (!ret && cdclk != dev_priv->cdclk_freq)
12948 ret = intel_modeset_all_pipes(state);
12949
12950 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012951 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012952 } else
12953 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012954
Maarten Lankhorstad421372015-06-15 12:33:42 +020012955 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012956
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012957 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012958 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012959
Maarten Lankhorstad421372015-06-15 12:33:42 +020012960 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012961}
12962
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012963/**
12964 * intel_atomic_check - validate state object
12965 * @dev: drm device
12966 * @state: state to validate
12967 */
12968static int intel_atomic_check(struct drm_device *dev,
12969 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012970{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012971 struct drm_crtc *crtc;
12972 struct drm_crtc_state *crtc_state;
12973 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012974 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012975
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012976 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012977 if (ret)
12978 return ret;
12979
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012980 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012981 struct intel_crtc_state *pipe_config =
12982 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012983
12984 /* Catch I915_MODE_FLAG_INHERITED */
12985 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12986 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012987
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012988 if (!crtc_state->enable) {
12989 if (needs_modeset(crtc_state))
12990 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012991 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012992 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012993
Daniel Vetter26495482015-07-15 14:15:52 +020012994 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012995 continue;
12996
Daniel Vetter26495482015-07-15 14:15:52 +020012997 /* FIXME: For only active_changed we shouldn't need to do any
12998 * state recomputation at all. */
12999
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013000 ret = drm_atomic_add_affected_connectors(state, crtc);
13001 if (ret)
13002 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013003
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013004 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013005 if (ret)
13006 return ret;
13007
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013008 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013009 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013010 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013011 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013012 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013013 }
13014
13015 if (needs_modeset(crtc_state)) {
13016 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013017
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013018 ret = drm_atomic_add_affected_planes(state, crtc);
13019 if (ret)
13020 return ret;
13021 }
13022
Daniel Vetter26495482015-07-15 14:15:52 +020013023 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13024 needs_modeset(crtc_state) ?
13025 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013026 }
13027
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013028 if (any_ms) {
13029 ret = intel_modeset_checks(state);
13030
13031 if (ret)
13032 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013033 } else
13034 to_intel_atomic_state(state)->cdclk =
13035 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013036
13037 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013038}
13039
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013040/**
13041 * intel_atomic_commit - commit validated state object
13042 * @dev: DRM device
13043 * @state: the top-level driver state object
13044 * @async: asynchronous commit
13045 *
13046 * This function commits a top-level state object that has been validated
13047 * with drm_atomic_helper_check().
13048 *
13049 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13050 * we can only handle plane-related operations and do not yet support
13051 * asynchronous commit.
13052 *
13053 * RETURNS
13054 * Zero for success or -errno.
13055 */
13056static int intel_atomic_commit(struct drm_device *dev,
13057 struct drm_atomic_state *state,
13058 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013059{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013060 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013061 struct drm_crtc *crtc;
13062 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013063 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013064 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013065 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013066
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013067 if (async) {
13068 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13069 return -EINVAL;
13070 }
13071
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013072 ret = drm_atomic_helper_prepare_planes(dev, state);
13073 if (ret)
13074 return ret;
13075
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013076 drm_atomic_helper_swap_state(dev, state);
13077
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013078 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13080
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013081 if (!needs_modeset(crtc->state))
13082 continue;
13083
13084 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013085 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013086
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013087 if (crtc_state->active) {
13088 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13089 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013090 intel_crtc->active = false;
13091 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013092 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013093 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013094
Daniel Vetterea9d7582012-07-10 10:42:52 +020013095 /* Only after disabling all output pipelines that will be changed can we
13096 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013097 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013098
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013099 if (any_ms) {
13100 intel_shared_dpll_commit(state);
13101
13102 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013103 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013104 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013105
Daniel Vettera6778b32012-07-02 09:56:42 +020013106 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013107 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13109 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013110 bool update_pipe = !modeset &&
13111 to_intel_crtc_state(crtc->state)->update_pipe;
13112 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013113
13114 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013115 update_scanline_offset(to_intel_crtc(crtc));
13116 dev_priv->display.crtc_enable(crtc);
13117 }
13118
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013119 if (update_pipe) {
13120 put_domains = modeset_get_crtc_power_domains(crtc);
13121
13122 /* make sure intel_modeset_check_state runs */
13123 any_ms = true;
13124 }
13125
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013126 if (!modeset)
13127 intel_pre_plane_update(intel_crtc);
13128
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013129 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013130
13131 if (put_domains)
13132 modeset_put_power_domains(dev_priv, put_domains);
13133
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013134 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013135 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013136
Daniel Vettera6778b32012-07-02 09:56:42 +020013137 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013138
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013139 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013140 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013141
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013142 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013143 intel_modeset_check_state(dev, state);
13144
13145 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013146
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013147 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013148}
13149
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013150void intel_crtc_restore_mode(struct drm_crtc *crtc)
13151{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013152 struct drm_device *dev = crtc->dev;
13153 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013154 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013155 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013156
13157 state = drm_atomic_state_alloc(dev);
13158 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013159 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013160 crtc->base.id);
13161 return;
13162 }
13163
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013164 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013165
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013166retry:
13167 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13168 ret = PTR_ERR_OR_ZERO(crtc_state);
13169 if (!ret) {
13170 if (!crtc_state->active)
13171 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013172
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013173 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013174 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013175 }
13176
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013177 if (ret == -EDEADLK) {
13178 drm_atomic_state_clear(state);
13179 drm_modeset_backoff(state->acquire_ctx);
13180 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013181 }
13182
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013183 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013184out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013185 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013186}
13187
Daniel Vetter25c5b262012-07-08 22:08:04 +020013188#undef for_each_intel_crtc_masked
13189
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013190static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013191 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013192 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013193 .destroy = intel_crtc_destroy,
13194 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013195 .atomic_duplicate_state = intel_crtc_duplicate_state,
13196 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013197};
13198
Daniel Vetter53589012013-06-05 13:34:16 +020013199static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13200 struct intel_shared_dpll *pll,
13201 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013202{
Daniel Vetter53589012013-06-05 13:34:16 +020013203 uint32_t val;
13204
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013205 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013206 return false;
13207
Daniel Vetter53589012013-06-05 13:34:16 +020013208 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013209 hw_state->dpll = val;
13210 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13211 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013212
13213 return val & DPLL_VCO_ENABLE;
13214}
13215
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013216static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13217 struct intel_shared_dpll *pll)
13218{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013219 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13220 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013221}
13222
Daniel Vettere7b903d2013-06-05 13:34:14 +020013223static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13224 struct intel_shared_dpll *pll)
13225{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013226 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013227 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013228
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013229 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013230
13231 /* Wait for the clocks to stabilize. */
13232 POSTING_READ(PCH_DPLL(pll->id));
13233 udelay(150);
13234
13235 /* The pixel multiplier can only be updated once the
13236 * DPLL is enabled and the clocks are stable.
13237 *
13238 * So write it again.
13239 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013240 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013241 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013242 udelay(200);
13243}
13244
13245static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13246 struct intel_shared_dpll *pll)
13247{
13248 struct drm_device *dev = dev_priv->dev;
13249 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013250
13251 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013252 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013253 if (intel_crtc_to_shared_dpll(crtc) == pll)
13254 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13255 }
13256
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013257 I915_WRITE(PCH_DPLL(pll->id), 0);
13258 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013259 udelay(200);
13260}
13261
Daniel Vetter46edb022013-06-05 13:34:12 +020013262static char *ibx_pch_dpll_names[] = {
13263 "PCH DPLL A",
13264 "PCH DPLL B",
13265};
13266
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013267static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013268{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013269 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013270 int i;
13271
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013272 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013273
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013274 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013275 dev_priv->shared_dplls[i].id = i;
13276 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013277 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013278 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13279 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013280 dev_priv->shared_dplls[i].get_hw_state =
13281 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013282 }
13283}
13284
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013285static void intel_shared_dpll_init(struct drm_device *dev)
13286{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013287 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013288
Ville Syrjäläb6283052015-06-03 15:45:07 +030013289 intel_update_cdclk(dev);
13290
Daniel Vetter9cd86932014-06-25 22:01:57 +030013291 if (HAS_DDI(dev))
13292 intel_ddi_pll_init(dev);
13293 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013294 ibx_pch_dpll_init(dev);
13295 else
13296 dev_priv->num_shared_dpll = 0;
13297
13298 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013299}
13300
Matt Roper6beb8c232014-12-01 15:40:14 -080013301/**
13302 * intel_prepare_plane_fb - Prepare fb for usage on plane
13303 * @plane: drm plane to prepare for
13304 * @fb: framebuffer to prepare for presentation
13305 *
13306 * Prepares a framebuffer for usage on a display plane. Generally this
13307 * involves pinning the underlying object and updating the frontbuffer tracking
13308 * bits. Some older platforms need special physical address handling for
13309 * cursor planes.
13310 *
13311 * Returns 0 on success, negative error code on failure.
13312 */
13313int
13314intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013315 struct drm_framebuffer *fb,
13316 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013317{
13318 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013319 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013320 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13321 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013322 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013323
Matt Roperea2c67b2014-12-23 10:41:52 -080013324 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013325 return 0;
13326
Matt Roper4c345742014-07-09 16:22:10 -070013327 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013328
Matt Roper6beb8c232014-12-01 15:40:14 -080013329 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13330 INTEL_INFO(dev)->cursor_needs_physical) {
13331 int align = IS_I830(dev) ? 16 * 1024 : 256;
13332 ret = i915_gem_object_attach_phys(obj, align);
13333 if (ret)
13334 DRM_DEBUG_KMS("failed to attach phys object\n");
13335 } else {
John Harrison91af1272015-06-18 13:14:56 +010013336 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013337 }
13338
13339 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013340 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013341
13342 mutex_unlock(&dev->struct_mutex);
13343
13344 return ret;
13345}
13346
Matt Roper38f3ce32014-12-02 07:45:25 -080013347/**
13348 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13349 * @plane: drm plane to clean up for
13350 * @fb: old framebuffer that was on plane
13351 *
13352 * Cleans up a framebuffer that has just been removed from a plane.
13353 */
13354void
13355intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013356 struct drm_framebuffer *fb,
13357 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013358{
13359 struct drm_device *dev = plane->dev;
13360 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13361
13362 if (WARN_ON(!obj))
13363 return;
13364
13365 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13366 !INTEL_INFO(dev)->cursor_needs_physical) {
13367 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013368 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013369 mutex_unlock(&dev->struct_mutex);
13370 }
Matt Roper465c1202014-05-29 08:06:54 -070013371}
13372
Chandra Konduru6156a452015-04-27 13:48:39 -070013373int
13374skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13375{
13376 int max_scale;
13377 struct drm_device *dev;
13378 struct drm_i915_private *dev_priv;
13379 int crtc_clock, cdclk;
13380
13381 if (!intel_crtc || !crtc_state)
13382 return DRM_PLANE_HELPER_NO_SCALING;
13383
13384 dev = intel_crtc->base.dev;
13385 dev_priv = dev->dev_private;
13386 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013387 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013388
13389 if (!crtc_clock || !cdclk)
13390 return DRM_PLANE_HELPER_NO_SCALING;
13391
13392 /*
13393 * skl max scale is lower of:
13394 * close to 3 but not 3, -1 is for that purpose
13395 * or
13396 * cdclk/crtc_clock
13397 */
13398 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13399
13400 return max_scale;
13401}
13402
Matt Roper465c1202014-05-29 08:06:54 -070013403static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013404intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013405 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013406 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013407{
Matt Roper2b875c22014-12-01 15:40:13 -080013408 struct drm_crtc *crtc = state->base.crtc;
13409 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013410 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013411 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13412 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013413
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013414 /* use scaler when colorkey is not required */
13415 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013416 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013417 min_scale = 1;
13418 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013419 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013420 }
Sonika Jindald8106362015-04-10 14:37:28 +053013421
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013422 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13423 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013424 min_scale, max_scale,
13425 can_position, true,
13426 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013427}
13428
Gustavo Padovan14af2932014-10-24 14:51:31 +010013429static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013430intel_commit_primary_plane(struct drm_plane *plane,
13431 struct intel_plane_state *state)
13432{
Matt Roper2b875c22014-12-01 15:40:13 -080013433 struct drm_crtc *crtc = state->base.crtc;
13434 struct drm_framebuffer *fb = state->base.fb;
13435 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013436 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013437 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013438 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013439
Matt Roperea2c67b2014-12-23 10:41:52 -080013440 crtc = crtc ? crtc : plane->crtc;
13441 intel_crtc = to_intel_crtc(crtc);
13442
Matt Ropercf4c7c12014-12-04 10:27:42 -080013443 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013444 crtc->x = src->x1 >> 16;
13445 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013446
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013447 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013448 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013449
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013450 dev_priv->display.update_primary_plane(crtc, fb,
13451 state->src.x1 >> 16,
13452 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013453}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013454
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013455static void
13456intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013457 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013458{
13459 struct drm_device *dev = plane->dev;
13460 struct drm_i915_private *dev_priv = dev->dev_private;
13461
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013462 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13463}
13464
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013465static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13466 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013467{
13468 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013470 struct intel_crtc_state *old_intel_state =
13471 to_intel_crtc_state(old_crtc_state);
13472 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013473
Ville Syrjäläf015c552015-06-24 22:00:02 +030013474 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013475 intel_update_watermarks(crtc);
13476
Matt Roperc34c9ee2014-12-23 10:41:50 -080013477 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013478 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013479 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013480
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013481 if (modeset)
13482 return;
13483
13484 if (to_intel_crtc_state(crtc->state)->update_pipe)
13485 intel_update_pipe_config(intel_crtc, old_intel_state);
13486 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013487 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013488}
13489
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013490static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13491 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013492{
Matt Roper32b7eee2014-12-24 07:59:06 -080013493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013494
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013495 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013496 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013497}
13498
Matt Ropercf4c7c12014-12-04 10:27:42 -080013499/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013500 * intel_plane_destroy - destroy a plane
13501 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013502 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013503 * Common destruction function for all types of planes (primary, cursor,
13504 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013505 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013506void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013507{
13508 struct intel_plane *intel_plane = to_intel_plane(plane);
13509 drm_plane_cleanup(plane);
13510 kfree(intel_plane);
13511}
13512
Matt Roper65a3fea2015-01-21 16:35:42 -080013513const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013514 .update_plane = drm_atomic_helper_update_plane,
13515 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013516 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013517 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013518 .atomic_get_property = intel_plane_atomic_get_property,
13519 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013520 .atomic_duplicate_state = intel_plane_duplicate_state,
13521 .atomic_destroy_state = intel_plane_destroy_state,
13522
Matt Roper465c1202014-05-29 08:06:54 -070013523};
13524
13525static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13526 int pipe)
13527{
13528 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013529 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013530 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013531 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013532
13533 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13534 if (primary == NULL)
13535 return NULL;
13536
Matt Roper8e7d6882015-01-21 16:35:41 -080013537 state = intel_create_plane_state(&primary->base);
13538 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013539 kfree(primary);
13540 return NULL;
13541 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013542 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013543
Matt Roper465c1202014-05-29 08:06:54 -070013544 primary->can_scale = false;
13545 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013546 if (INTEL_INFO(dev)->gen >= 9) {
13547 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013548 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013549 }
Matt Roper465c1202014-05-29 08:06:54 -070013550 primary->pipe = pipe;
13551 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013552 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013553 primary->check_plane = intel_check_primary_plane;
13554 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013555 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013556 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13557 primary->plane = !pipe;
13558
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013559 if (INTEL_INFO(dev)->gen >= 9) {
13560 intel_primary_formats = skl_primary_formats;
13561 num_formats = ARRAY_SIZE(skl_primary_formats);
13562 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013563 intel_primary_formats = i965_primary_formats;
13564 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013565 } else {
13566 intel_primary_formats = i8xx_primary_formats;
13567 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013568 }
13569
13570 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013571 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013572 intel_primary_formats, num_formats,
13573 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013574
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013575 if (INTEL_INFO(dev)->gen >= 4)
13576 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013577
Matt Roperea2c67b2014-12-23 10:41:52 -080013578 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13579
Matt Roper465c1202014-05-29 08:06:54 -070013580 return &primary->base;
13581}
13582
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013583void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13584{
13585 if (!dev->mode_config.rotation_property) {
13586 unsigned long flags = BIT(DRM_ROTATE_0) |
13587 BIT(DRM_ROTATE_180);
13588
13589 if (INTEL_INFO(dev)->gen >= 9)
13590 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13591
13592 dev->mode_config.rotation_property =
13593 drm_mode_create_rotation_property(dev, flags);
13594 }
13595 if (dev->mode_config.rotation_property)
13596 drm_object_attach_property(&plane->base.base,
13597 dev->mode_config.rotation_property,
13598 plane->base.state->rotation);
13599}
13600
Matt Roper3d7d6512014-06-10 08:28:13 -070013601static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013602intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013603 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013604 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013605{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013606 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013607 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013608 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013609 unsigned stride;
13610 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013611
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013612 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13613 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013614 DRM_PLANE_HELPER_NO_SCALING,
13615 DRM_PLANE_HELPER_NO_SCALING,
13616 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013617 if (ret)
13618 return ret;
13619
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013620 /* if we want to turn off the cursor ignore width and height */
13621 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013622 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013623
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013624 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013625 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013626 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13627 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013628 return -EINVAL;
13629 }
13630
Matt Roperea2c67b2014-12-23 10:41:52 -080013631 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13632 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013633 DRM_DEBUG_KMS("buffer is too small\n");
13634 return -ENOMEM;
13635 }
13636
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013637 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013638 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013639 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013640 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013641
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013642 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013643}
13644
Matt Roperf4a2cf22014-12-01 15:40:12 -080013645static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013646intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013647 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013648{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013649 intel_crtc_update_cursor(crtc, false);
13650}
13651
13652static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013653intel_commit_cursor_plane(struct drm_plane *plane,
13654 struct intel_plane_state *state)
13655{
Matt Roper2b875c22014-12-01 15:40:13 -080013656 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013657 struct drm_device *dev = plane->dev;
13658 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013659 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013660 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013661
Matt Roperea2c67b2014-12-23 10:41:52 -080013662 crtc = crtc ? crtc : plane->crtc;
13663 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013664
Gustavo Padovana912f122014-12-01 15:40:10 -080013665 if (intel_crtc->cursor_bo == obj)
13666 goto update;
13667
Matt Roperf4a2cf22014-12-01 15:40:12 -080013668 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013669 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013670 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013671 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013672 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013673 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013674
Gustavo Padovana912f122014-12-01 15:40:10 -080013675 intel_crtc->cursor_addr = addr;
13676 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013677
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013678update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013679 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013680 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013681}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013682
Matt Roper3d7d6512014-06-10 08:28:13 -070013683static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13684 int pipe)
13685{
13686 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013687 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013688
13689 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13690 if (cursor == NULL)
13691 return NULL;
13692
Matt Roper8e7d6882015-01-21 16:35:41 -080013693 state = intel_create_plane_state(&cursor->base);
13694 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013695 kfree(cursor);
13696 return NULL;
13697 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013698 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013699
Matt Roper3d7d6512014-06-10 08:28:13 -070013700 cursor->can_scale = false;
13701 cursor->max_downscale = 1;
13702 cursor->pipe = pipe;
13703 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013704 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013705 cursor->check_plane = intel_check_cursor_plane;
13706 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013707 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013708
13709 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013710 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013711 intel_cursor_formats,
13712 ARRAY_SIZE(intel_cursor_formats),
13713 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013714
13715 if (INTEL_INFO(dev)->gen >= 4) {
13716 if (!dev->mode_config.rotation_property)
13717 dev->mode_config.rotation_property =
13718 drm_mode_create_rotation_property(dev,
13719 BIT(DRM_ROTATE_0) |
13720 BIT(DRM_ROTATE_180));
13721 if (dev->mode_config.rotation_property)
13722 drm_object_attach_property(&cursor->base.base,
13723 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013724 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013725 }
13726
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013727 if (INTEL_INFO(dev)->gen >=9)
13728 state->scaler_id = -1;
13729
Matt Roperea2c67b2014-12-23 10:41:52 -080013730 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13731
Matt Roper3d7d6512014-06-10 08:28:13 -070013732 return &cursor->base;
13733}
13734
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013735static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13736 struct intel_crtc_state *crtc_state)
13737{
13738 int i;
13739 struct intel_scaler *intel_scaler;
13740 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13741
13742 for (i = 0; i < intel_crtc->num_scalers; i++) {
13743 intel_scaler = &scaler_state->scalers[i];
13744 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013745 intel_scaler->mode = PS_SCALER_MODE_DYN;
13746 }
13747
13748 scaler_state->scaler_id = -1;
13749}
13750
Hannes Ederb358d0a2008-12-18 21:18:47 +010013751static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013752{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013754 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013755 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013756 struct drm_plane *primary = NULL;
13757 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013758 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013759
Daniel Vetter955382f2013-09-19 14:05:45 +020013760 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013761 if (intel_crtc == NULL)
13762 return;
13763
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013764 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13765 if (!crtc_state)
13766 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013767 intel_crtc->config = crtc_state;
13768 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013769 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013770
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013771 /* initialize shared scalers */
13772 if (INTEL_INFO(dev)->gen >= 9) {
13773 if (pipe == PIPE_C)
13774 intel_crtc->num_scalers = 1;
13775 else
13776 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13777
13778 skl_init_scalers(dev, intel_crtc, crtc_state);
13779 }
13780
Matt Roper465c1202014-05-29 08:06:54 -070013781 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013782 if (!primary)
13783 goto fail;
13784
13785 cursor = intel_cursor_plane_create(dev, pipe);
13786 if (!cursor)
13787 goto fail;
13788
Matt Roper465c1202014-05-29 08:06:54 -070013789 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013790 cursor, &intel_crtc_funcs);
13791 if (ret)
13792 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013793
13794 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013795 for (i = 0; i < 256; i++) {
13796 intel_crtc->lut_r[i] = i;
13797 intel_crtc->lut_g[i] = i;
13798 intel_crtc->lut_b[i] = i;
13799 }
13800
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013801 /*
13802 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013803 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013804 */
Jesse Barnes80824002009-09-10 15:28:06 -070013805 intel_crtc->pipe = pipe;
13806 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013807 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013808 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013809 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013810 }
13811
Chris Wilson4b0e3332014-05-30 16:35:26 +030013812 intel_crtc->cursor_base = ~0;
13813 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013814 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013815
Ville Syrjälä852eb002015-06-24 22:00:07 +030013816 intel_crtc->wm.cxsr_allowed = true;
13817
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013818 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13819 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13820 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13821 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13822
Jesse Barnes79e53942008-11-07 14:24:08 -080013823 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013824
13825 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013826 return;
13827
13828fail:
13829 if (primary)
13830 drm_plane_cleanup(primary);
13831 if (cursor)
13832 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013833 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013834 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013835}
13836
Jesse Barnes752aa882013-10-31 18:55:49 +020013837enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13838{
13839 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013840 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013841
Rob Clark51fd3712013-11-19 12:10:12 -050013842 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013843
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013844 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013845 return INVALID_PIPE;
13846
13847 return to_intel_crtc(encoder->crtc)->pipe;
13848}
13849
Carl Worth08d7b3d2009-04-29 14:43:54 -070013850int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013851 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013852{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013853 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013854 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013855 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013856
Rob Clark7707e652014-07-17 23:30:04 -040013857 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013858
Rob Clark7707e652014-07-17 23:30:04 -040013859 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013860 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013861 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013862 }
13863
Rob Clark7707e652014-07-17 23:30:04 -040013864 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013865 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013866
Daniel Vetterc05422d2009-08-11 16:05:30 +020013867 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013868}
13869
Daniel Vetter66a92782012-07-12 20:08:18 +020013870static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013871{
Daniel Vetter66a92782012-07-12 20:08:18 +020013872 struct drm_device *dev = encoder->base.dev;
13873 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013874 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013875 int entry = 0;
13876
Damien Lespiaub2784e12014-08-05 11:29:37 +010013877 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013878 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013879 index_mask |= (1 << entry);
13880
Jesse Barnes79e53942008-11-07 14:24:08 -080013881 entry++;
13882 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013883
Jesse Barnes79e53942008-11-07 14:24:08 -080013884 return index_mask;
13885}
13886
Chris Wilson4d302442010-12-14 19:21:29 +000013887static bool has_edp_a(struct drm_device *dev)
13888{
13889 struct drm_i915_private *dev_priv = dev->dev_private;
13890
13891 if (!IS_MOBILE(dev))
13892 return false;
13893
13894 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13895 return false;
13896
Damien Lespiaue3589902014-02-07 19:12:50 +000013897 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013898 return false;
13899
13900 return true;
13901}
13902
Jesse Barnes84b4e042014-06-25 08:24:29 -070013903static bool intel_crt_present(struct drm_device *dev)
13904{
13905 struct drm_i915_private *dev_priv = dev->dev_private;
13906
Damien Lespiau884497e2013-12-03 13:56:23 +000013907 if (INTEL_INFO(dev)->gen >= 9)
13908 return false;
13909
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013910 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013911 return false;
13912
13913 if (IS_CHERRYVIEW(dev))
13914 return false;
13915
13916 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13917 return false;
13918
13919 return true;
13920}
13921
Jesse Barnes79e53942008-11-07 14:24:08 -080013922static void intel_setup_outputs(struct drm_device *dev)
13923{
Eric Anholt725e30a2009-01-22 13:01:02 -080013924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013925 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013926 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013927
Daniel Vetterc9093352013-06-06 22:22:47 +020013928 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013929
Jesse Barnes84b4e042014-06-25 08:24:29 -070013930 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013931 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013932
Vandana Kannanc776eb22014-08-19 12:05:01 +053013933 if (IS_BROXTON(dev)) {
13934 /*
13935 * FIXME: Broxton doesn't support port detection via the
13936 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13937 * detect the ports.
13938 */
13939 intel_ddi_init(dev, PORT_A);
13940 intel_ddi_init(dev, PORT_B);
13941 intel_ddi_init(dev, PORT_C);
13942 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013943 int found;
13944
Jesse Barnesde31fac2015-03-06 15:53:32 -080013945 /*
13946 * Haswell uses DDI functions to detect digital outputs.
13947 * On SKL pre-D0 the strap isn't connected, so we assume
13948 * it's there.
13949 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013950 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013951 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013952 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013953 intel_ddi_init(dev, PORT_A);
13954
13955 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13956 * register */
13957 found = I915_READ(SFUSE_STRAP);
13958
13959 if (found & SFUSE_STRAP_DDIB_DETECTED)
13960 intel_ddi_init(dev, PORT_B);
13961 if (found & SFUSE_STRAP_DDIC_DETECTED)
13962 intel_ddi_init(dev, PORT_C);
13963 if (found & SFUSE_STRAP_DDID_DETECTED)
13964 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013965 /*
13966 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13967 */
13968 if (IS_SKYLAKE(dev) &&
13969 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13970 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13971 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13972 intel_ddi_init(dev, PORT_E);
13973
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013974 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013975 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013976 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013977
13978 if (has_edp_a(dev))
13979 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013980
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013981 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013982 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013983 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013984 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013985 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013986 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013987 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013988 }
13989
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013990 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013991 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013992
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013993 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013994 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013995
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013996 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013997 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013998
Daniel Vetter270b3042012-10-27 15:52:05 +020013999 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014000 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014001 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014002 /*
14003 * The DP_DETECTED bit is the latched state of the DDC
14004 * SDA pin at boot. However since eDP doesn't require DDC
14005 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14006 * eDP ports may have been muxed to an alternate function.
14007 * Thus we can't rely on the DP_DETECTED bit alone to detect
14008 * eDP ports. Consult the VBT as well as DP_DETECTED to
14009 * detect eDP ports.
14010 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014011 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14012 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014013 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14014 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014015 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14016 intel_dp_is_edp(dev, PORT_B))
14017 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014018
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014019 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14020 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014021 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14022 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014023 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14024 intel_dp_is_edp(dev, PORT_C))
14025 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014026
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014027 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014028 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014029 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14030 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014031 /* eDP not supported on port D, so don't check VBT */
14032 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14033 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014034 }
14035
Jani Nikula3cfca972013-08-27 15:12:26 +030014036 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014037 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014038 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014039
Paulo Zanonie2debe92013-02-18 19:00:27 -030014040 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014041 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014042 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014043 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014044 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014045 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014046 }
Ma Ling27185ae2009-08-24 13:50:23 +080014047
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014048 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014049 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014050 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014051
14052 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014053
Paulo Zanonie2debe92013-02-18 19:00:27 -030014054 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014055 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014056 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014057 }
Ma Ling27185ae2009-08-24 13:50:23 +080014058
Paulo Zanonie2debe92013-02-18 19:00:27 -030014059 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014060
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014061 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014062 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014063 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014064 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014065 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014066 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014067 }
Ma Ling27185ae2009-08-24 13:50:23 +080014068
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014069 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014070 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014071 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014072 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014073 intel_dvo_init(dev);
14074
Zhenyu Wang103a1962009-11-27 11:44:36 +080014075 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014076 intel_tv_init(dev);
14077
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014078 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014079
Damien Lespiaub2784e12014-08-05 11:29:37 +010014080 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014081 encoder->base.possible_crtcs = encoder->crtc_mask;
14082 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014083 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014084 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014085
Paulo Zanonidde86e22012-12-01 12:04:25 -020014086 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014087
14088 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014089}
14090
14091static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14092{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014093 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014094 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014095
Daniel Vetteref2d6332014-02-10 18:00:38 +010014096 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014097 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014098 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014099 drm_gem_object_unreference(&intel_fb->obj->base);
14100 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014101 kfree(intel_fb);
14102}
14103
14104static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014105 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014106 unsigned int *handle)
14107{
14108 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014109 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014110
Chris Wilson05394f32010-11-08 19:18:58 +000014111 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014112}
14113
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014114static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14115 struct drm_file *file,
14116 unsigned flags, unsigned color,
14117 struct drm_clip_rect *clips,
14118 unsigned num_clips)
14119{
14120 struct drm_device *dev = fb->dev;
14121 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14122 struct drm_i915_gem_object *obj = intel_fb->obj;
14123
14124 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014125 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014126 mutex_unlock(&dev->struct_mutex);
14127
14128 return 0;
14129}
14130
Jesse Barnes79e53942008-11-07 14:24:08 -080014131static const struct drm_framebuffer_funcs intel_fb_funcs = {
14132 .destroy = intel_user_framebuffer_destroy,
14133 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014134 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014135};
14136
Damien Lespiaub3218032015-02-27 11:15:18 +000014137static
14138u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14139 uint32_t pixel_format)
14140{
14141 u32 gen = INTEL_INFO(dev)->gen;
14142
14143 if (gen >= 9) {
14144 /* "The stride in bytes must not exceed the of the size of 8K
14145 * pixels and 32K bytes."
14146 */
14147 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14148 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14149 return 32*1024;
14150 } else if (gen >= 4) {
14151 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14152 return 16*1024;
14153 else
14154 return 32*1024;
14155 } else if (gen >= 3) {
14156 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14157 return 8*1024;
14158 else
14159 return 16*1024;
14160 } else {
14161 /* XXX DSPC is limited to 4k tiled */
14162 return 8*1024;
14163 }
14164}
14165
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014166static int intel_framebuffer_init(struct drm_device *dev,
14167 struct intel_framebuffer *intel_fb,
14168 struct drm_mode_fb_cmd2 *mode_cmd,
14169 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014170{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014171 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014172 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014173 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014174
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014175 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14176
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014177 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14178 /* Enforce that fb modifier and tiling mode match, but only for
14179 * X-tiled. This is needed for FBC. */
14180 if (!!(obj->tiling_mode == I915_TILING_X) !=
14181 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14182 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14183 return -EINVAL;
14184 }
14185 } else {
14186 if (obj->tiling_mode == I915_TILING_X)
14187 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14188 else if (obj->tiling_mode == I915_TILING_Y) {
14189 DRM_DEBUG("No Y tiling for legacy addfb\n");
14190 return -EINVAL;
14191 }
14192 }
14193
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014194 /* Passed in modifier sanity checking. */
14195 switch (mode_cmd->modifier[0]) {
14196 case I915_FORMAT_MOD_Y_TILED:
14197 case I915_FORMAT_MOD_Yf_TILED:
14198 if (INTEL_INFO(dev)->gen < 9) {
14199 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14200 mode_cmd->modifier[0]);
14201 return -EINVAL;
14202 }
14203 case DRM_FORMAT_MOD_NONE:
14204 case I915_FORMAT_MOD_X_TILED:
14205 break;
14206 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014207 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14208 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014209 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014210 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014211
Damien Lespiaub3218032015-02-27 11:15:18 +000014212 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14213 mode_cmd->pixel_format);
14214 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14215 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14216 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014217 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014218 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014219
Damien Lespiaub3218032015-02-27 11:15:18 +000014220 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14221 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014222 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014223 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14224 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014225 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014226 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014227 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014228 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014229
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014230 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014231 mode_cmd->pitches[0] != obj->stride) {
14232 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14233 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014234 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014235 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014236
Ville Syrjälä57779d02012-10-31 17:50:14 +020014237 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014238 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014239 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014240 case DRM_FORMAT_RGB565:
14241 case DRM_FORMAT_XRGB8888:
14242 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014243 break;
14244 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014245 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014246 DRM_DEBUG("unsupported pixel format: %s\n",
14247 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014248 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014249 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014250 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014251 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014252 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14253 DRM_DEBUG("unsupported pixel format: %s\n",
14254 drm_get_format_name(mode_cmd->pixel_format));
14255 return -EINVAL;
14256 }
14257 break;
14258 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014259 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014260 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014261 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014262 DRM_DEBUG("unsupported pixel format: %s\n",
14263 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014264 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014265 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014266 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014267 case DRM_FORMAT_ABGR2101010:
14268 if (!IS_VALLEYVIEW(dev)) {
14269 DRM_DEBUG("unsupported pixel format: %s\n",
14270 drm_get_format_name(mode_cmd->pixel_format));
14271 return -EINVAL;
14272 }
14273 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014274 case DRM_FORMAT_YUYV:
14275 case DRM_FORMAT_UYVY:
14276 case DRM_FORMAT_YVYU:
14277 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014278 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014279 DRM_DEBUG("unsupported pixel format: %s\n",
14280 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014281 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014282 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014283 break;
14284 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014285 DRM_DEBUG("unsupported pixel format: %s\n",
14286 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014287 return -EINVAL;
14288 }
14289
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014290 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14291 if (mode_cmd->offsets[0] != 0)
14292 return -EINVAL;
14293
Damien Lespiauec2c9812015-01-20 12:51:45 +000014294 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014295 mode_cmd->pixel_format,
14296 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014297 /* FIXME drm helper for size checks (especially planar formats)? */
14298 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14299 return -EINVAL;
14300
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014301 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14302 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014303 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014304
Jesse Barnes79e53942008-11-07 14:24:08 -080014305 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14306 if (ret) {
14307 DRM_ERROR("framebuffer init failed %d\n", ret);
14308 return ret;
14309 }
14310
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 return 0;
14312}
14313
Jesse Barnes79e53942008-11-07 14:24:08 -080014314static struct drm_framebuffer *
14315intel_user_framebuffer_create(struct drm_device *dev,
14316 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014317 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014318{
Chris Wilson05394f32010-11-08 19:18:58 +000014319 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014320
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014321 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14322 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014323 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014324 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014325
Chris Wilsond2dff872011-04-19 08:36:26 +010014326 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014327}
14328
Daniel Vetter06957262015-08-10 13:34:08 +020014329#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014330static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014331{
14332}
14333#endif
14334
Jesse Barnes79e53942008-11-07 14:24:08 -080014335static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014336 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014337 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014338 .atomic_check = intel_atomic_check,
14339 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014340 .atomic_state_alloc = intel_atomic_state_alloc,
14341 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014342};
14343
Jesse Barnese70236a2009-09-21 10:42:27 -070014344/* Set up chip specific display functions */
14345static void intel_init_display(struct drm_device *dev)
14346{
14347 struct drm_i915_private *dev_priv = dev->dev_private;
14348
Daniel Vetteree9300b2013-06-03 22:40:22 +020014349 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14350 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014351 else if (IS_CHERRYVIEW(dev))
14352 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014353 else if (IS_VALLEYVIEW(dev))
14354 dev_priv->display.find_dpll = vlv_find_best_dpll;
14355 else if (IS_PINEVIEW(dev))
14356 dev_priv->display.find_dpll = pnv_find_best_dpll;
14357 else
14358 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14359
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014360 if (INTEL_INFO(dev)->gen >= 9) {
14361 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014362 dev_priv->display.get_initial_plane_config =
14363 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014364 dev_priv->display.crtc_compute_clock =
14365 haswell_crtc_compute_clock;
14366 dev_priv->display.crtc_enable = haswell_crtc_enable;
14367 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014368 dev_priv->display.update_primary_plane =
14369 skylake_update_primary_plane;
14370 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014371 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014372 dev_priv->display.get_initial_plane_config =
14373 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014374 dev_priv->display.crtc_compute_clock =
14375 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014376 dev_priv->display.crtc_enable = haswell_crtc_enable;
14377 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014378 dev_priv->display.update_primary_plane =
14379 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014380 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014381 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014382 dev_priv->display.get_initial_plane_config =
14383 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014384 dev_priv->display.crtc_compute_clock =
14385 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014386 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14387 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014388 dev_priv->display.update_primary_plane =
14389 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014390 } else if (IS_VALLEYVIEW(dev)) {
14391 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014392 dev_priv->display.get_initial_plane_config =
14393 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014394 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014395 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14396 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014397 dev_priv->display.update_primary_plane =
14398 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014399 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014400 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014401 dev_priv->display.get_initial_plane_config =
14402 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014403 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014404 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14405 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014406 dev_priv->display.update_primary_plane =
14407 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014408 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014409
Jesse Barnese70236a2009-09-21 10:42:27 -070014410 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014411 if (IS_SKYLAKE(dev))
14412 dev_priv->display.get_display_clock_speed =
14413 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014414 else if (IS_BROXTON(dev))
14415 dev_priv->display.get_display_clock_speed =
14416 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014417 else if (IS_BROADWELL(dev))
14418 dev_priv->display.get_display_clock_speed =
14419 broadwell_get_display_clock_speed;
14420 else if (IS_HASWELL(dev))
14421 dev_priv->display.get_display_clock_speed =
14422 haswell_get_display_clock_speed;
14423 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014424 dev_priv->display.get_display_clock_speed =
14425 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014426 else if (IS_GEN5(dev))
14427 dev_priv->display.get_display_clock_speed =
14428 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014429 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014430 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014431 dev_priv->display.get_display_clock_speed =
14432 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014433 else if (IS_GM45(dev))
14434 dev_priv->display.get_display_clock_speed =
14435 gm45_get_display_clock_speed;
14436 else if (IS_CRESTLINE(dev))
14437 dev_priv->display.get_display_clock_speed =
14438 i965gm_get_display_clock_speed;
14439 else if (IS_PINEVIEW(dev))
14440 dev_priv->display.get_display_clock_speed =
14441 pnv_get_display_clock_speed;
14442 else if (IS_G33(dev) || IS_G4X(dev))
14443 dev_priv->display.get_display_clock_speed =
14444 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014445 else if (IS_I915G(dev))
14446 dev_priv->display.get_display_clock_speed =
14447 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014448 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014449 dev_priv->display.get_display_clock_speed =
14450 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014451 else if (IS_PINEVIEW(dev))
14452 dev_priv->display.get_display_clock_speed =
14453 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014454 else if (IS_I915GM(dev))
14455 dev_priv->display.get_display_clock_speed =
14456 i915gm_get_display_clock_speed;
14457 else if (IS_I865G(dev))
14458 dev_priv->display.get_display_clock_speed =
14459 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014460 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014461 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014462 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014463 else { /* 830 */
14464 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014465 dev_priv->display.get_display_clock_speed =
14466 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014467 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014468
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014469 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014470 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014471 } else if (IS_GEN6(dev)) {
14472 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014473 } else if (IS_IVYBRIDGE(dev)) {
14474 /* FIXME: detect B0+ stepping and use auto training */
14475 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014476 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014477 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014478 if (IS_BROADWELL(dev)) {
14479 dev_priv->display.modeset_commit_cdclk =
14480 broadwell_modeset_commit_cdclk;
14481 dev_priv->display.modeset_calc_cdclk =
14482 broadwell_modeset_calc_cdclk;
14483 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014484 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014485 dev_priv->display.modeset_commit_cdclk =
14486 valleyview_modeset_commit_cdclk;
14487 dev_priv->display.modeset_calc_cdclk =
14488 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014489 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014490 dev_priv->display.modeset_commit_cdclk =
14491 broxton_modeset_commit_cdclk;
14492 dev_priv->display.modeset_calc_cdclk =
14493 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014494 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014495
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014496 switch (INTEL_INFO(dev)->gen) {
14497 case 2:
14498 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14499 break;
14500
14501 case 3:
14502 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14503 break;
14504
14505 case 4:
14506 case 5:
14507 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14508 break;
14509
14510 case 6:
14511 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14512 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014513 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014514 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014515 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14516 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014517 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014518 /* Drop through - unsupported since execlist only. */
14519 default:
14520 /* Default just returns -ENODEV to indicate unsupported */
14521 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014522 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014523
14524 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014525
14526 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014527}
14528
Jesse Barnesb690e962010-07-19 13:53:12 -070014529/*
14530 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14531 * resume, or other times. This quirk makes sure that's the case for
14532 * affected systems.
14533 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014534static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014535{
14536 struct drm_i915_private *dev_priv = dev->dev_private;
14537
14538 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014539 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014540}
14541
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014542static void quirk_pipeb_force(struct drm_device *dev)
14543{
14544 struct drm_i915_private *dev_priv = dev->dev_private;
14545
14546 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14547 DRM_INFO("applying pipe b force quirk\n");
14548}
14549
Keith Packard435793d2011-07-12 14:56:22 -070014550/*
14551 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14552 */
14553static void quirk_ssc_force_disable(struct drm_device *dev)
14554{
14555 struct drm_i915_private *dev_priv = dev->dev_private;
14556 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014557 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014558}
14559
Carsten Emde4dca20e2012-03-15 15:56:26 +010014560/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014561 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14562 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014563 */
14564static void quirk_invert_brightness(struct drm_device *dev)
14565{
14566 struct drm_i915_private *dev_priv = dev->dev_private;
14567 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014568 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014569}
14570
Scot Doyle9c72cc62014-07-03 23:27:50 +000014571/* Some VBT's incorrectly indicate no backlight is present */
14572static void quirk_backlight_present(struct drm_device *dev)
14573{
14574 struct drm_i915_private *dev_priv = dev->dev_private;
14575 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14576 DRM_INFO("applying backlight present quirk\n");
14577}
14578
Jesse Barnesb690e962010-07-19 13:53:12 -070014579struct intel_quirk {
14580 int device;
14581 int subsystem_vendor;
14582 int subsystem_device;
14583 void (*hook)(struct drm_device *dev);
14584};
14585
Egbert Eich5f85f172012-10-14 15:46:38 +020014586/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14587struct intel_dmi_quirk {
14588 void (*hook)(struct drm_device *dev);
14589 const struct dmi_system_id (*dmi_id_list)[];
14590};
14591
14592static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14593{
14594 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14595 return 1;
14596}
14597
14598static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14599 {
14600 .dmi_id_list = &(const struct dmi_system_id[]) {
14601 {
14602 .callback = intel_dmi_reverse_brightness,
14603 .ident = "NCR Corporation",
14604 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14605 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14606 },
14607 },
14608 { } /* terminating entry */
14609 },
14610 .hook = quirk_invert_brightness,
14611 },
14612};
14613
Ben Widawskyc43b5632012-04-16 14:07:40 -070014614static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014615 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14616 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14617
Jesse Barnesb690e962010-07-19 13:53:12 -070014618 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14619 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14620
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014621 /* 830 needs to leave pipe A & dpll A up */
14622 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14623
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014624 /* 830 needs to leave pipe B & dpll B up */
14625 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14626
Keith Packard435793d2011-07-12 14:56:22 -070014627 /* Lenovo U160 cannot use SSC on LVDS */
14628 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014629
14630 /* Sony Vaio Y cannot use SSC on LVDS */
14631 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014632
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014633 /* Acer Aspire 5734Z must invert backlight brightness */
14634 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14635
14636 /* Acer/eMachines G725 */
14637 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14638
14639 /* Acer/eMachines e725 */
14640 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14641
14642 /* Acer/Packard Bell NCL20 */
14643 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14644
14645 /* Acer Aspire 4736Z */
14646 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014647
14648 /* Acer Aspire 5336 */
14649 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014650
14651 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14652 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014653
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014654 /* Acer C720 Chromebook (Core i3 4005U) */
14655 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14656
jens steinb2a96012014-10-28 20:25:53 +010014657 /* Apple Macbook 2,1 (Core 2 T7400) */
14658 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14659
Scot Doyled4967d82014-07-03 23:27:52 +000014660 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14661 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014662
14663 /* HP Chromebook 14 (Celeron 2955U) */
14664 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014665
14666 /* Dell Chromebook 11 */
14667 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014668};
14669
14670static void intel_init_quirks(struct drm_device *dev)
14671{
14672 struct pci_dev *d = dev->pdev;
14673 int i;
14674
14675 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14676 struct intel_quirk *q = &intel_quirks[i];
14677
14678 if (d->device == q->device &&
14679 (d->subsystem_vendor == q->subsystem_vendor ||
14680 q->subsystem_vendor == PCI_ANY_ID) &&
14681 (d->subsystem_device == q->subsystem_device ||
14682 q->subsystem_device == PCI_ANY_ID))
14683 q->hook(dev);
14684 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014685 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14686 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14687 intel_dmi_quirks[i].hook(dev);
14688 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014689}
14690
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014691/* Disable the VGA plane that we never use */
14692static void i915_disable_vga(struct drm_device *dev)
14693{
14694 struct drm_i915_private *dev_priv = dev->dev_private;
14695 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014696 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014697
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014698 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014699 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014700 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014701 sr1 = inb(VGA_SR_DATA);
14702 outb(sr1 | 1<<5, VGA_SR_DATA);
14703 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14704 udelay(300);
14705
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014706 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014707 POSTING_READ(vga_reg);
14708}
14709
Daniel Vetterf8175862012-04-10 15:50:11 +020014710void intel_modeset_init_hw(struct drm_device *dev)
14711{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014712 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014713 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014714 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014715 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014716}
14717
Jesse Barnes79e53942008-11-07 14:24:08 -080014718void intel_modeset_init(struct drm_device *dev)
14719{
Jesse Barnes652c3932009-08-17 13:31:43 -070014720 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014721 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014722 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014723 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014724
14725 drm_mode_config_init(dev);
14726
14727 dev->mode_config.min_width = 0;
14728 dev->mode_config.min_height = 0;
14729
Dave Airlie019d96c2011-09-29 16:20:42 +010014730 dev->mode_config.preferred_depth = 24;
14731 dev->mode_config.prefer_shadow = 1;
14732
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014733 dev->mode_config.allow_fb_modifiers = true;
14734
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014735 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014736
Jesse Barnesb690e962010-07-19 13:53:12 -070014737 intel_init_quirks(dev);
14738
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014739 intel_init_pm(dev);
14740
Ben Widawskye3c74752013-04-05 13:12:39 -070014741 if (INTEL_INFO(dev)->num_pipes == 0)
14742 return;
14743
Lukas Wunner69f92f62015-07-15 13:57:35 +020014744 /*
14745 * There may be no VBT; and if the BIOS enabled SSC we can
14746 * just keep using it to avoid unnecessary flicker. Whereas if the
14747 * BIOS isn't using it, don't assume it will work even if the VBT
14748 * indicates as much.
14749 */
14750 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14751 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14752 DREF_SSC1_ENABLE);
14753
14754 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14755 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14756 bios_lvds_use_ssc ? "en" : "dis",
14757 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14758 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14759 }
14760 }
14761
Jesse Barnese70236a2009-09-21 10:42:27 -070014762 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014763 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014764
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014765 if (IS_GEN2(dev)) {
14766 dev->mode_config.max_width = 2048;
14767 dev->mode_config.max_height = 2048;
14768 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014769 dev->mode_config.max_width = 4096;
14770 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014771 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014772 dev->mode_config.max_width = 8192;
14773 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014774 }
Damien Lespiau068be562014-03-28 14:17:49 +000014775
Ville Syrjälädc41c152014-08-13 11:57:05 +030014776 if (IS_845G(dev) || IS_I865G(dev)) {
14777 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14778 dev->mode_config.cursor_height = 1023;
14779 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014780 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14781 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14782 } else {
14783 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14784 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14785 }
14786
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014787 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014788
Zhao Yakui28c97732009-10-09 11:39:41 +080014789 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014790 INTEL_INFO(dev)->num_pipes,
14791 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014792
Damien Lespiau055e3932014-08-18 13:49:10 +010014793 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014794 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014795 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014796 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014797 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014798 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014799 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014800 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014801 }
14802
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014803 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014804
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014805 /* Just disable it once at startup */
14806 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014807 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014808
14809 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014810 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014811
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014812 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014813 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014814 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014815
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014816 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014817 struct intel_initial_plane_config plane_config = {};
14818
Jesse Barnes46f297f2014-03-07 08:57:48 -080014819 if (!crtc->active)
14820 continue;
14821
Jesse Barnes46f297f2014-03-07 08:57:48 -080014822 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014823 * Note that reserving the BIOS fb up front prevents us
14824 * from stuffing other stolen allocations like the ring
14825 * on top. This prevents some ugliness at boot time, and
14826 * can even allow for smooth boot transitions if the BIOS
14827 * fb is large enough for the active pipe configuration.
14828 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014829 dev_priv->display.get_initial_plane_config(crtc,
14830 &plane_config);
14831
14832 /*
14833 * If the fb is shared between multiple heads, we'll
14834 * just get the first one.
14835 */
14836 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014837 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014838}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014839
Daniel Vetter7fad7982012-07-04 17:51:47 +020014840static void intel_enable_pipe_a(struct drm_device *dev)
14841{
14842 struct intel_connector *connector;
14843 struct drm_connector *crt = NULL;
14844 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014845 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014846
14847 /* We can't just switch on the pipe A, we need to set things up with a
14848 * proper mode and output configuration. As a gross hack, enable pipe A
14849 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014850 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014851 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14852 crt = &connector->base;
14853 break;
14854 }
14855 }
14856
14857 if (!crt)
14858 return;
14859
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014860 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014861 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014862}
14863
Daniel Vetterfa555832012-10-10 23:14:00 +020014864static bool
14865intel_check_plane_mapping(struct intel_crtc *crtc)
14866{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014867 struct drm_device *dev = crtc->base.dev;
14868 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014869 u32 reg, val;
14870
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014871 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014872 return true;
14873
14874 reg = DSPCNTR(!crtc->plane);
14875 val = I915_READ(reg);
14876
14877 if ((val & DISPLAY_PLANE_ENABLE) &&
14878 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14879 return false;
14880
14881 return true;
14882}
14883
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014884static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14885{
14886 struct drm_device *dev = crtc->base.dev;
14887 struct intel_encoder *encoder;
14888
14889 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14890 return true;
14891
14892 return false;
14893}
14894
Daniel Vetter24929352012-07-02 20:28:59 +020014895static void intel_sanitize_crtc(struct intel_crtc *crtc)
14896{
14897 struct drm_device *dev = crtc->base.dev;
14898 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014899 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014900
Daniel Vetter24929352012-07-02 20:28:59 +020014901 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014902 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014903 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14904
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014905 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014906 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014907 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014908 struct intel_plane *plane;
14909
Daniel Vetter96256042015-02-13 21:03:42 +010014910 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014911
14912 /* Disable everything but the primary plane */
14913 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14914 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14915 continue;
14916
14917 plane->disable_plane(&plane->base, &crtc->base);
14918 }
Daniel Vetter96256042015-02-13 21:03:42 +010014919 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014920
Daniel Vetter24929352012-07-02 20:28:59 +020014921 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014922 * disable the crtc (and hence change the state) if it is wrong. Note
14923 * that gen4+ has a fixed plane -> pipe mapping. */
14924 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014925 bool plane;
14926
Daniel Vetter24929352012-07-02 20:28:59 +020014927 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14928 crtc->base.base.id);
14929
14930 /* Pipe has the wrong plane attached and the plane is active.
14931 * Temporarily change the plane mapping and disable everything
14932 * ... */
14933 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014934 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014935 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014936 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014937 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014938 }
Daniel Vetter24929352012-07-02 20:28:59 +020014939
Daniel Vetter7fad7982012-07-04 17:51:47 +020014940 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14941 crtc->pipe == PIPE_A && !crtc->active) {
14942 /* BIOS forgot to enable pipe A, this mostly happens after
14943 * resume. Force-enable the pipe to fix this, the update_dpms
14944 * call below we restore the pipe to the right state, but leave
14945 * the required bits on. */
14946 intel_enable_pipe_a(dev);
14947 }
14948
Daniel Vetter24929352012-07-02 20:28:59 +020014949 /* Adjust the state of the output pipe according to whether we
14950 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014951 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014952 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014953
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014954 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014955 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014956
14957 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014958 * functions or because of calls to intel_crtc_disable_noatomic,
14959 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014960 * pipe A quirk. */
14961 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14962 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014963 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014964 crtc->active ? "enabled" : "disabled");
14965
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014966 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014967 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014968 crtc->base.enabled = crtc->active;
14969
14970 /* Because we only establish the connector -> encoder ->
14971 * crtc links if something is active, this means the
14972 * crtc is now deactivated. Break the links. connector
14973 * -> encoder links are only establish when things are
14974 * actually up, hence no need to break them. */
14975 WARN_ON(crtc->active);
14976
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014977 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014978 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014979 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014980
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014981 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014982 /*
14983 * We start out with underrun reporting disabled to avoid races.
14984 * For correct bookkeeping mark this on active crtcs.
14985 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014986 * Also on gmch platforms we dont have any hardware bits to
14987 * disable the underrun reporting. Which means we need to start
14988 * out with underrun reporting disabled also on inactive pipes,
14989 * since otherwise we'll complain about the garbage we read when
14990 * e.g. coming up after runtime pm.
14991 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014992 * No protection against concurrent access is required - at
14993 * worst a fifo underrun happens which also sets this to false.
14994 */
14995 crtc->cpu_fifo_underrun_disabled = true;
14996 crtc->pch_fifo_underrun_disabled = true;
14997 }
Daniel Vetter24929352012-07-02 20:28:59 +020014998}
14999
15000static void intel_sanitize_encoder(struct intel_encoder *encoder)
15001{
15002 struct intel_connector *connector;
15003 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015004 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015005
15006 /* We need to check both for a crtc link (meaning that the
15007 * encoder is active and trying to read from a pipe) and the
15008 * pipe itself being active. */
15009 bool has_active_crtc = encoder->base.crtc &&
15010 to_intel_crtc(encoder->base.crtc)->active;
15011
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015012 for_each_intel_connector(dev, connector) {
15013 if (connector->base.encoder != &encoder->base)
15014 continue;
15015
15016 active = true;
15017 break;
15018 }
15019
15020 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015021 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15022 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015023 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015024
15025 /* Connector is active, but has no active pipe. This is
15026 * fallout from our resume register restoring. Disable
15027 * the encoder manually again. */
15028 if (encoder->base.crtc) {
15029 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15030 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015031 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015032 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015033 if (encoder->post_disable)
15034 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015035 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015036 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015037
15038 /* Inconsistent output/port/pipe state happens presumably due to
15039 * a bug in one of the get_hw_state functions. Or someplace else
15040 * in our code, like the register restore mess on resume. Clamp
15041 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015042 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015043 if (connector->encoder != encoder)
15044 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015045 connector->base.dpms = DRM_MODE_DPMS_OFF;
15046 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015047 }
15048 }
15049 /* Enabled encoders without active connectors will be fixed in
15050 * the crtc fixup. */
15051}
15052
Imre Deak04098752014-02-18 00:02:16 +020015053void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015054{
15055 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015056 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015057
Imre Deak04098752014-02-18 00:02:16 +020015058 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15059 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15060 i915_disable_vga(dev);
15061 }
15062}
15063
15064void i915_redisable_vga(struct drm_device *dev)
15065{
15066 struct drm_i915_private *dev_priv = dev->dev_private;
15067
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015068 /* This function can be called both from intel_modeset_setup_hw_state or
15069 * at a very early point in our resume sequence, where the power well
15070 * structures are not yet restored. Since this function is at a very
15071 * paranoid "someone might have enabled VGA while we were not looking"
15072 * level, just check if the power well is enabled instead of trying to
15073 * follow the "don't touch the power well if we don't need it" policy
15074 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015075 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015076 return;
15077
Imre Deak04098752014-02-18 00:02:16 +020015078 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015079}
15080
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015081static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015082{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015083 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015084
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015085 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015086}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015087
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015088/* FIXME read out full plane state for all planes */
15089static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015090{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015091 struct intel_plane_state *plane_state =
15092 to_intel_plane_state(crtc->base.primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015093
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015094 plane_state->visible =
15095 primary_get_hw_state(to_intel_plane(crtc->base.primary));
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015096}
15097
Daniel Vetter30e984d2013-06-05 13:34:17 +020015098static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015099{
15100 struct drm_i915_private *dev_priv = dev->dev_private;
15101 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015102 struct intel_crtc *crtc;
15103 struct intel_encoder *encoder;
15104 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015105 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015106
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015107 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015108 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015109 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015110 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015111
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015112 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015113 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015114
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015115 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015116 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015117
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015118 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015119
15120 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15121 crtc->base.base.id,
15122 crtc->active ? "enabled" : "disabled");
15123 }
15124
Daniel Vetter53589012013-06-05 13:34:16 +020015125 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15126 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15127
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015128 pll->on = pll->get_hw_state(dev_priv, pll,
15129 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015130 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015131 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015132 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015133 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015134 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015135 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015136 }
Daniel Vetter53589012013-06-05 13:34:16 +020015137 }
Daniel Vetter53589012013-06-05 13:34:16 +020015138
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015139 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015140 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015141
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015142 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015143 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015144 }
15145
Damien Lespiaub2784e12014-08-05 11:29:37 +010015146 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015147 pipe = 0;
15148
15149 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015150 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15151 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015152 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015153 } else {
15154 encoder->base.crtc = NULL;
15155 }
15156
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015157 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015158 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015159 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015160 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015161 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015162 }
15163
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015164 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015165 if (connector->get_hw_state(connector)) {
15166 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015167 connector->base.encoder = &connector->encoder->base;
15168 } else {
15169 connector->base.dpms = DRM_MODE_DPMS_OFF;
15170 connector->base.encoder = NULL;
15171 }
15172 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15173 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015174 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015175 connector->base.encoder ? "enabled" : "disabled");
15176 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015177
15178 for_each_intel_crtc(dev, crtc) {
15179 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15180
15181 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15182 if (crtc->base.state->active) {
15183 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15184 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15185 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15186
15187 /*
15188 * The initial mode needs to be set in order to keep
15189 * the atomic core happy. It wants a valid mode if the
15190 * crtc's enabled, so we do the above call.
15191 *
15192 * At this point some state updated by the connectors
15193 * in their ->detect() callback has not run yet, so
15194 * no recalculation can be done yet.
15195 *
15196 * Even if we could do a recalculation and modeset
15197 * right now it would cause a double modeset if
15198 * fbdev or userspace chooses a different initial mode.
15199 *
15200 * If that happens, someone indicated they wanted a
15201 * mode change, which means it's safe to do a full
15202 * recalculation.
15203 */
15204 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015205
15206 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15207 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015208 }
15209 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015210}
15211
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015212/* Scan out the current hw modeset state,
15213 * and sanitizes it to the current state
15214 */
15215static void
15216intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015217{
15218 struct drm_i915_private *dev_priv = dev->dev_private;
15219 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015220 struct intel_crtc *crtc;
15221 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015222 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015223
15224 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015225
15226 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015227 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015228 intel_sanitize_encoder(encoder);
15229 }
15230
Damien Lespiau055e3932014-08-18 13:49:10 +010015231 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015232 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15233 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015234 intel_dump_pipe_config(crtc, crtc->config,
15235 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015236 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015237
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015238 intel_modeset_update_connector_atomic_state(dev);
15239
Daniel Vetter35c95372013-07-17 06:55:04 +020015240 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15241 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15242
15243 if (!pll->on || pll->active)
15244 continue;
15245
15246 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15247
15248 pll->disable(dev_priv, pll);
15249 pll->on = false;
15250 }
15251
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015252 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015253 vlv_wm_get_hw_state(dev);
15254 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015255 skl_wm_get_hw_state(dev);
15256 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015257 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015258
15259 for_each_intel_crtc(dev, crtc) {
15260 unsigned long put_domains;
15261
15262 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15263 if (WARN_ON(put_domains))
15264 modeset_put_power_domains(dev_priv, put_domains);
15265 }
15266 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015267}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015268
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015269void intel_display_resume(struct drm_device *dev)
15270{
15271 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15272 struct intel_connector *conn;
15273 struct intel_plane *plane;
15274 struct drm_crtc *crtc;
15275 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015276
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015277 if (!state)
15278 return;
15279
15280 state->acquire_ctx = dev->mode_config.acquire_ctx;
15281
15282 /* preserve complete old state, including dpll */
15283 intel_atomic_get_shared_dpll_state(state);
15284
15285 for_each_crtc(dev, crtc) {
15286 struct drm_crtc_state *crtc_state =
15287 drm_atomic_get_crtc_state(state, crtc);
15288
15289 ret = PTR_ERR_OR_ZERO(crtc_state);
15290 if (ret)
15291 goto err;
15292
15293 /* force a restore */
15294 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015295 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015296
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015297 for_each_intel_plane(dev, plane) {
15298 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15299 if (ret)
15300 goto err;
15301 }
15302
15303 for_each_intel_connector(dev, conn) {
15304 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15305 if (ret)
15306 goto err;
15307 }
15308
15309 intel_modeset_setup_hw_state(dev);
15310
15311 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015312 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015313 if (!ret)
15314 return;
15315
15316err:
15317 DRM_ERROR("Restoring old state failed with %i\n", ret);
15318 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015319}
15320
15321void intel_modeset_gem_init(struct drm_device *dev)
15322{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015323 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015324 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015325 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015326
Imre Deakae484342014-03-31 15:10:44 +030015327 mutex_lock(&dev->struct_mutex);
15328 intel_init_gt_powersave(dev);
15329 mutex_unlock(&dev->struct_mutex);
15330
Chris Wilson1833b132012-05-09 11:56:28 +010015331 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015332
15333 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015334
15335 /*
15336 * Make sure any fbs we allocated at startup are properly
15337 * pinned & fenced. When we do the allocation it's too early
15338 * for this.
15339 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015340 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015341 obj = intel_fb_obj(c->primary->fb);
15342 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015343 continue;
15344
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015345 mutex_lock(&dev->struct_mutex);
15346 ret = intel_pin_and_fence_fb_obj(c->primary,
15347 c->primary->fb,
15348 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015349 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015350 mutex_unlock(&dev->struct_mutex);
15351 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015352 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15353 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015354 drm_framebuffer_unreference(c->primary->fb);
15355 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015356 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015357 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015358 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015359 }
15360 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015361
15362 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015363}
15364
Imre Deak4932e2c2014-02-11 17:12:48 +020015365void intel_connector_unregister(struct intel_connector *intel_connector)
15366{
15367 struct drm_connector *connector = &intel_connector->base;
15368
15369 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015370 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015371}
15372
Jesse Barnes79e53942008-11-07 14:24:08 -080015373void intel_modeset_cleanup(struct drm_device *dev)
15374{
Jesse Barnes652c3932009-08-17 13:31:43 -070015375 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015376 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015377
Imre Deak2eb52522014-11-19 15:30:05 +020015378 intel_disable_gt_powersave(dev);
15379
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015380 intel_backlight_unregister(dev);
15381
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015382 /*
15383 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015384 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015385 * experience fancy races otherwise.
15386 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015387 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015388
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015389 /*
15390 * Due to the hpd irq storm handling the hotplug work can re-arm the
15391 * poll handlers. Hence disable polling after hpd handling is shut down.
15392 */
Keith Packardf87ea762010-10-03 19:36:26 -070015393 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015394
Jesse Barnes723bfd72010-10-07 16:01:13 -070015395 intel_unregister_dsm_handler();
15396
Paulo Zanoni7733b492015-07-07 15:26:04 -030015397 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015398
Chris Wilson1630fe72011-07-08 12:22:42 +010015399 /* flush any delayed tasks or pending work */
15400 flush_scheduled_work();
15401
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015402 /* destroy the backlight and sysfs files before encoders/connectors */
15403 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015404 struct intel_connector *intel_connector;
15405
15406 intel_connector = to_intel_connector(connector);
15407 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015408 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015409
Jesse Barnes79e53942008-11-07 14:24:08 -080015410 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015411
15412 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015413
15414 mutex_lock(&dev->struct_mutex);
15415 intel_cleanup_gt_powersave(dev);
15416 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015417}
15418
Dave Airlie28d52042009-09-21 14:33:58 +100015419/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015420 * Return which encoder is currently attached for connector.
15421 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015422struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015423{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015424 return &intel_attached_encoder(connector)->base;
15425}
Jesse Barnes79e53942008-11-07 14:24:08 -080015426
Chris Wilsondf0e9242010-09-09 16:20:55 +010015427void intel_connector_attach_encoder(struct intel_connector *connector,
15428 struct intel_encoder *encoder)
15429{
15430 connector->encoder = encoder;
15431 drm_mode_connector_attach_encoder(&connector->base,
15432 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015433}
Dave Airlie28d52042009-09-21 14:33:58 +100015434
15435/*
15436 * set vga decode state - true == enable VGA decode
15437 */
15438int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15439{
15440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015441 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015442 u16 gmch_ctrl;
15443
Chris Wilson75fa0412014-02-07 18:37:02 -020015444 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15445 DRM_ERROR("failed to read control word\n");
15446 return -EIO;
15447 }
15448
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015449 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15450 return 0;
15451
Dave Airlie28d52042009-09-21 14:33:58 +100015452 if (state)
15453 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15454 else
15455 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015456
15457 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15458 DRM_ERROR("failed to write control word\n");
15459 return -EIO;
15460 }
15461
Dave Airlie28d52042009-09-21 14:33:58 +100015462 return 0;
15463}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015464
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015465struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015466
15467 u32 power_well_driver;
15468
Chris Wilson63b66e52013-08-08 15:12:06 +020015469 int num_transcoders;
15470
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015471 struct intel_cursor_error_state {
15472 u32 control;
15473 u32 position;
15474 u32 base;
15475 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015476 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015477
15478 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015479 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015480 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015481 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015482 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015483
15484 struct intel_plane_error_state {
15485 u32 control;
15486 u32 stride;
15487 u32 size;
15488 u32 pos;
15489 u32 addr;
15490 u32 surface;
15491 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015492 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015493
15494 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015495 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015496 enum transcoder cpu_transcoder;
15497
15498 u32 conf;
15499
15500 u32 htotal;
15501 u32 hblank;
15502 u32 hsync;
15503 u32 vtotal;
15504 u32 vblank;
15505 u32 vsync;
15506 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015507};
15508
15509struct intel_display_error_state *
15510intel_display_capture_error_state(struct drm_device *dev)
15511{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015513 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015514 int transcoders[] = {
15515 TRANSCODER_A,
15516 TRANSCODER_B,
15517 TRANSCODER_C,
15518 TRANSCODER_EDP,
15519 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015520 int i;
15521
Chris Wilson63b66e52013-08-08 15:12:06 +020015522 if (INTEL_INFO(dev)->num_pipes == 0)
15523 return NULL;
15524
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015525 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015526 if (error == NULL)
15527 return NULL;
15528
Imre Deak190be112013-11-25 17:15:31 +020015529 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015530 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15531
Damien Lespiau055e3932014-08-18 13:49:10 +010015532 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015533 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015534 __intel_display_power_is_enabled(dev_priv,
15535 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015536 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015537 continue;
15538
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015539 error->cursor[i].control = I915_READ(CURCNTR(i));
15540 error->cursor[i].position = I915_READ(CURPOS(i));
15541 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015542
15543 error->plane[i].control = I915_READ(DSPCNTR(i));
15544 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015545 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015546 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015547 error->plane[i].pos = I915_READ(DSPPOS(i));
15548 }
Paulo Zanonica291362013-03-06 20:03:14 -030015549 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15550 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015551 if (INTEL_INFO(dev)->gen >= 4) {
15552 error->plane[i].surface = I915_READ(DSPSURF(i));
15553 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15554 }
15555
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015557
Sonika Jindal3abfce72014-07-21 15:23:43 +053015558 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015559 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015560 }
15561
15562 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15563 if (HAS_DDI(dev_priv->dev))
15564 error->num_transcoders++; /* Account for eDP. */
15565
15566 for (i = 0; i < error->num_transcoders; i++) {
15567 enum transcoder cpu_transcoder = transcoders[i];
15568
Imre Deakddf9c532013-11-27 22:02:02 +020015569 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015570 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015571 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015572 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015573 continue;
15574
Chris Wilson63b66e52013-08-08 15:12:06 +020015575 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15576
15577 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15578 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15579 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15580 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15581 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15582 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15583 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015584 }
15585
15586 return error;
15587}
15588
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015589#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15590
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015591void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015592intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593 struct drm_device *dev,
15594 struct intel_display_error_state *error)
15595{
Damien Lespiau055e3932014-08-18 13:49:10 +010015596 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015597 int i;
15598
Chris Wilson63b66e52013-08-08 15:12:06 +020015599 if (!error)
15600 return;
15601
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015602 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015603 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015604 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015605 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015606 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015607 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015608 err_printf(m, " Power: %s\n",
15609 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015610 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015611 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015612
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015613 err_printf(m, "Plane [%d]:\n", i);
15614 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15615 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015616 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015617 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15618 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015619 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015620 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015621 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015622 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015623 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15624 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015625 }
15626
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015627 err_printf(m, "Cursor [%d]:\n", i);
15628 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15629 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15630 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015631 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015632
15633 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015634 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015635 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015636 err_printf(m, " Power: %s\n",
15637 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015638 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15639 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15640 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15641 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15642 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15643 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15644 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15645 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015646}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015647
15648void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15649{
15650 struct intel_crtc *crtc;
15651
15652 for_each_intel_crtc(dev, crtc) {
15653 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015654
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015655 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015656
15657 work = crtc->unpin_work;
15658
15659 if (work && work->event &&
15660 work->event->base.file_priv == file) {
15661 kfree(work->event);
15662 work->event = NULL;
15663 }
15664
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015665 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015666 }
15667}