blob: 8b5fa95f9478d0e8a040c172fcde206ed357f49b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030050static void ironlake_pch_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030052
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337};
338
Chris Wilson1b894b52010-12-14 20:04:54 +0000339static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
340 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800343 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344
345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100346 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_dual_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_dual_lvds;
351 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000352 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_single_lvds_100m;
354 else
355 limit = &intel_limits_ironlake_single_lvds;
356 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200357 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
360 return limit;
361}
362
Ma Ling044c7c42009-03-18 20:13:23 +0800363static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
364{
365 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 const intel_limit_t *limit;
367
368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100369 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 else
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
374 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700377 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700379 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800380
381 return limit;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = crtc->dev;
387 const intel_limit_t *limit;
388
Eric Anholtbad720f2009-10-22 16:11:14 -0700389 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000390 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800391 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800392 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500395 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800396 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500397 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700398 } else if (IS_VALLEYVIEW(dev)) {
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
400 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700401 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800402 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 } else if (!IS_GEN2(dev)) {
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
405 limit = &intel_limits_i9xx_lvds;
406 else
407 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 } else {
409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200411 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700412 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200413 else
414 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 }
416 return limit;
417}
418
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500419/* m1 is reserved as 0 in Pineview, n is a ring counter */
420static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
Shaohua Li21778322009-02-23 15:19:16 +0800422 clock->m = clock->m2 + 2;
423 clock->p = clock->p1 * clock->p2;
424 clock->vco = refclk * clock->m / clock->n;
425 clock->dot = clock->vco / clock->p;
426}
427
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200428static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
429{
430 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
431}
432
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200433static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800434{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200435 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 clock->p = clock->p1 * clock->p2;
437 clock->vco = refclk * clock->m / (clock->n + 2);
438 clock->dot = clock->vco / clock->p;
439}
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441/**
442 * Returns whether any output on the specified pipe is of the specified type
443 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100444bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200449 for_each_encoder_on_crtc(dev, crtc, encoder)
450 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100451 return true;
452
453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500474 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400477 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800478 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
673 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
674 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300675 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700676 unsigned long bestppm, ppm, absppm;
677 int dotclk, flag;
678
Alan Coxaf447bd2012-07-25 13:49:18 +0100679 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700680 dotclk = target * 1000;
681 bestppm = 1000000;
682 ppm = absppm = 0;
683 fastclk = dotclk / (2*100);
684 updrate = 0;
685 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700686 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
687 bestm1 = bestm2 = bestp1 = bestp2 = 0;
688
689 /* based on hardware requirement, prefer smaller n to precision */
690 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
691 updrate = refclk / n;
692 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
693 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
694 if (p2 > 10)
695 p2 = p2 - 1;
696 p = p1 * p2;
697 /* based on hardware requirement, prefer bigger m1,m2 values */
698 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
699 m2 = (((2*(fastclk * p * n / m1 )) +
700 refclk) / (2*refclk));
701 m = m1 * m2;
702 vco = updrate * m;
703 if (vco >= limit->vco.min && vco < limit->vco.max) {
704 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
705 absppm = (ppm > 0) ? ppm : (-ppm);
706 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
707 bestppm = 0;
708 flag = 1;
709 }
710 if (absppm < bestppm - 10) {
711 bestppm = absppm;
712 flag = 1;
713 }
714 if (flag) {
715 bestn = n;
716 bestm1 = m1;
717 bestm2 = m2;
718 bestp1 = p1;
719 bestp2 = p2;
720 flag = 0;
721 }
722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
737 enum pipe pipe)
738{
739 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
741
Daniel Vetter3b117c82013-04-17 20:15:07 +0200742 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200743}
744
Paulo Zanonia928d532012-05-04 17:18:15 -0300745static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
746{
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 u32 frame, frame_reg = PIPEFRAME(pipe);
749
750 frame = I915_READ(frame_reg);
751
752 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
753 DRM_DEBUG_KMS("vblank wait timed out\n");
754}
755
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700756/**
757 * intel_wait_for_vblank - wait for vblank on a given pipe
758 * @dev: drm device
759 * @pipe: pipe to wait for
760 *
761 * Wait for vblank to occur on a given pipe. Needed for various bits of
762 * mode setting code.
763 */
764void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800765{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800767 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Paulo Zanonia928d532012-05-04 17:18:15 -0300769 if (INTEL_INFO(dev)->gen >= 5) {
770 ironlake_wait_for_vblank(dev, pipe);
771 return;
772 }
773
Chris Wilson300387c2010-09-05 20:25:43 +0100774 /* Clear existing vblank status. Note this will clear any other
775 * sticky status fields as well.
776 *
777 * This races with i915_driver_irq_handler() with the result
778 * that either function could miss a vblank event. Here it is not
779 * fatal, as we will either wait upon the next vblank interrupt or
780 * timeout. Generally speaking intel_wait_for_vblank() is only
781 * called during modeset at which time the GPU should be idle and
782 * should *not* be performing page flips and thus not waiting on
783 * vblanks...
784 * Currently, the result of us stealing a vblank from the irq
785 * handler is that a single frame will be skipped during swapbuffers.
786 */
787 I915_WRITE(pipestat_reg,
788 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
789
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100791 if (wait_for(I915_READ(pipestat_reg) &
792 PIPE_VBLANK_INTERRUPT_STATUS,
793 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700794 DRM_DEBUG_KMS("vblank wait timed out\n");
795}
796
Keith Packardab7ad7f2010-10-03 00:33:06 -0700797/*
798 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700799 * @dev: drm device
800 * @pipe: pipe to wait for
801 *
802 * After disabling a pipe, we can't wait for vblank in the usual way,
803 * spinning on the vblank interrupt status bit, since we won't actually
804 * see an interrupt when the pipe is disabled.
805 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700806 * On Gen4 and above:
807 * wait for the pipe register state bit to turn off
808 *
809 * Otherwise:
810 * wait for the display line value to settle (it usually
811 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100812 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700813 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100814void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815{
816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
818 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200821 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100824 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
825 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200826 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700827 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 unsigned long timeout = jiffies + msecs_to_jiffies(100);
831
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 if (IS_GEN2(dev))
833 line_mask = DSL_LINEMASK_GEN2;
834 else
835 line_mask = DSL_LINEMASK_GEN3;
836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 /* Wait for the display line to settle */
838 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300839 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300841 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 time_after(timeout, jiffies));
843 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200844 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800846}
847
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000848/*
849 * ibx_digital_port_connected - is the specified port connected?
850 * @dev_priv: i915 private structure
851 * @port: the port to test
852 *
853 * Returns true if @port is connected, false otherwise.
854 */
855bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
856 struct intel_digital_port *port)
857{
858 u32 bit;
859
Damien Lespiauc36346e2012-12-13 16:09:03 +0000860 if (HAS_PCH_IBX(dev_priv->dev)) {
861 switch(port->port) {
862 case PORT_B:
863 bit = SDE_PORTB_HOTPLUG;
864 break;
865 case PORT_C:
866 bit = SDE_PORTC_HOTPLUG;
867 break;
868 case PORT_D:
869 bit = SDE_PORTD_HOTPLUG;
870 break;
871 default:
872 return true;
873 }
874 } else {
875 switch(port->port) {
876 case PORT_B:
877 bit = SDE_PORTB_HOTPLUG_CPT;
878 break;
879 case PORT_C:
880 bit = SDE_PORTC_HOTPLUG_CPT;
881 break;
882 case PORT_D:
883 bit = SDE_PORTD_HOTPLUG_CPT;
884 break;
885 default:
886 return true;
887 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000888 }
889
890 return I915_READ(SDEISR) & bit;
891}
892
Jesse Barnesb24e7172011-01-04 15:09:30 -0800893static const char *state_string(bool enabled)
894{
895 return enabled ? "on" : "off";
896}
897
898/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200899void assert_pll(struct drm_i915_private *dev_priv,
900 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800901{
902 int reg;
903 u32 val;
904 bool cur_state;
905
906 reg = DPLL(pipe);
907 val = I915_READ(reg);
908 cur_state = !!(val & DPLL_VCO_ENABLE);
909 WARN(cur_state != state,
910 "PLL state assertion failure (expected %s, current %s)\n",
911 state_string(state), state_string(cur_state));
912}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913
Jani Nikula23538ef2013-08-27 15:12:22 +0300914/* XXX: the dsi pll is shared between MIPI DSI ports */
915static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
916{
917 u32 val;
918 bool cur_state;
919
920 mutex_lock(&dev_priv->dpio_lock);
921 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
922 mutex_unlock(&dev_priv->dpio_lock);
923
924 cur_state = val & DSI_PLL_VCO_EN;
925 WARN(cur_state != state,
926 "DSI PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
929#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
930#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
931
Daniel Vetter55607e82013-06-16 21:42:39 +0200932struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200933intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800934{
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 return NULL;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200941}
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200944void assert_shared_dpll(struct drm_i915_private *dev_priv,
945 struct intel_shared_dpll *pll,
946 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947{
Jesse Barnes040484a2011-01-03 12:14:26 -0800948 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200949 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800950
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300951 if (HAS_PCH_LPT(dev_priv->dev)) {
952 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
953 return;
954 }
955
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200957 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100959
Daniel Vetter53589012013-06-05 13:34:16 +0200960 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100961 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200962 "%s assertion failure (expected %s, current %s)\n",
963 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800964}
Jesse Barnes040484a2011-01-03 12:14:26 -0800965
966static void assert_fdi_tx(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state)
968{
969 int reg;
970 u32 val;
971 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200972 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
973 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800974
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200975 if (HAS_DDI(dev_priv->dev)) {
976 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300980 } else {
981 reg = FDI_TX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_TX_ENABLE);
984 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800985 WARN(cur_state != state,
986 "FDI TX state assertion failure (expected %s, current %s)\n",
987 state_string(state), state_string(cur_state));
988}
989#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
990#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
991
992static void assert_fdi_rx(struct drm_i915_private *dev_priv,
993 enum pipe pipe, bool state)
994{
995 int reg;
996 u32 val;
997 bool cur_state;
998
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI RX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1007#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1008
1009static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014
1015 /* ILK FDI PLL is always enabled */
1016 if (dev_priv->info->gen == 5)
1017 return;
1018
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001020 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001021 return;
1022
Jesse Barnes040484a2011-01-03 12:14:26 -08001023 reg = FDI_TX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Daniel Vetter55607e82013-06-16 21:42:39 +02001028void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001030{
1031 int reg;
1032 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001033 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001034
1035 reg = FDI_RX_CTL(pipe);
1036 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001037 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1038 WARN(cur_state != state,
1039 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001041}
1042
Jesse Barnesea0760c2011-01-04 15:09:32 -08001043static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1044 enum pipe pipe)
1045{
1046 int pp_reg, lvds_reg;
1047 u32 val;
1048 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001049 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001050
1051 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1052 pp_reg = PCH_PP_CONTROL;
1053 lvds_reg = PCH_LVDS;
1054 } else {
1055 pp_reg = PP_CONTROL;
1056 lvds_reg = LVDS;
1057 }
1058
1059 val = I915_READ(pp_reg);
1060 if (!(val & PANEL_POWER_ON) ||
1061 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1062 locked = false;
1063
1064 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1065 panel_pipe = PIPE_B;
1066
1067 WARN(panel_pipe == pipe && locked,
1068 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001069 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070}
1071
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001072static void assert_cursor(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
1074{
1075 struct drm_device *dev = dev_priv->dev;
1076 bool cur_state;
1077
1078 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1079 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1080 else if (IS_845G(dev) || IS_I865G(dev))
1081 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1082 else
1083 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1084
1085 WARN(cur_state != state,
1086 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1087 pipe_name(pipe), state_string(state), state_string(cur_state));
1088}
1089#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1090#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1091
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001092void assert_pipe(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094{
1095 int reg;
1096 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001097 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001098 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1099 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100
Daniel Vetter8e636782012-01-22 01:36:48 +01001101 /* if we need the pipe A quirk it must be always on */
1102 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1103 state = true;
1104
Paulo Zanonib97186f2013-05-03 12:15:36 -03001105 if (!intel_display_power_enabled(dev_priv->dev,
1106 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001107 cur_state = false;
1108 } else {
1109 reg = PIPECONF(cpu_transcoder);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPECONF_ENABLE);
1112 }
1113
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 WARN(cur_state != state,
1115 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001116 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117}
1118
Chris Wilson931872f2012-01-16 23:01:13 +00001119static void assert_plane(struct drm_i915_private *dev_priv,
1120 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121{
1122 int reg;
1123 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001124 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125
1126 reg = DSPCNTR(plane);
1127 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001128 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1129 WARN(cur_state != state,
1130 "plane %c assertion failure (expected %s, current %s)\n",
1131 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132}
1133
Chris Wilson931872f2012-01-16 23:01:13 +00001134#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1135#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1136
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1138 enum pipe pipe)
1139{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001140 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141 int reg, i;
1142 u32 val;
1143 int cur_pipe;
1144
Ville Syrjälä653e1022013-06-04 13:49:05 +03001145 /* Primary planes are fixed to pipes on gen4+ */
1146 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001147 reg = DSPCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DISPLAY_PLANE_ENABLE),
1150 "plane %c assertion failure, should be disabled but not\n",
1151 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001153 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001154
Jesse Barnesb24e7172011-01-04 15:09:30 -08001155 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001156 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 reg = DSPCNTR(i);
1158 val = I915_READ(reg);
1159 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1160 DISPPLANE_SEL_PIPE_SHIFT;
1161 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001162 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1163 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 }
1165}
1166
Jesse Barnes19332d72013-03-28 09:55:38 -07001167static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1168 enum pipe pipe)
1169{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001170 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001171 int reg, i;
1172 u32 val;
1173
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001174 if (IS_VALLEYVIEW(dev)) {
1175 for (i = 0; i < dev_priv->num_plane; i++) {
1176 reg = SPCNTR(pipe, i);
1177 val = I915_READ(reg);
1178 WARN((val & SP_ENABLE),
1179 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1180 sprite_name(pipe, i), pipe_name(pipe));
1181 }
1182 } else if (INTEL_INFO(dev)->gen >= 7) {
1183 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001184 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001186 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 plane_name(pipe), pipe_name(pipe));
1188 } else if (INTEL_INFO(dev)->gen >= 5) {
1189 reg = DVSCNTR(pipe);
1190 val = I915_READ(reg);
1191 WARN((val & DVS_ENABLE),
1192 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1193 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001194 }
1195}
1196
Jesse Barnes92f25842011-01-04 15:09:34 -08001197static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1198{
1199 u32 val;
1200 bool enabled;
1201
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001202 if (HAS_PCH_LPT(dev_priv->dev)) {
1203 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1204 return;
1205 }
1206
Jesse Barnes92f25842011-01-04 15:09:34 -08001207 val = I915_READ(PCH_DREF_CONTROL);
1208 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1209 DREF_SUPERSPREAD_SOURCE_MASK));
1210 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1211}
1212
Daniel Vetterab9412b2013-05-03 11:49:46 +02001213static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1214 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 int reg;
1217 u32 val;
1218 bool enabled;
1219
Daniel Vetterab9412b2013-05-03 11:49:46 +02001220 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(reg);
1222 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001223 WARN(enabled,
1224 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1225 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001226}
1227
Keith Packard4e634382011-08-06 10:39:45 -07001228static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001230{
1231 if ((val & DP_PORT_EN) == 0)
1232 return false;
1233
1234 if (HAS_PCH_CPT(dev_priv->dev)) {
1235 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1236 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1237 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1238 return false;
1239 } else {
1240 if ((val & DP_PIPE_MASK) != (pipe << 30))
1241 return false;
1242 }
1243 return true;
1244}
1245
Keith Packard1519b992011-08-06 10:35:34 -07001246static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, u32 val)
1248{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251
1252 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001253 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001254 return false;
1255 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001256 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001257 return false;
1258 }
1259 return true;
1260}
1261
1262static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe, u32 val)
1264{
1265 if ((val & LVDS_PORT_EN) == 0)
1266 return false;
1267
1268 if (HAS_PCH_CPT(dev_priv->dev)) {
1269 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1270 return false;
1271 } else {
1272 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1273 return false;
1274 }
1275 return true;
1276}
1277
1278static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe, u32 val)
1280{
1281 if ((val & ADPA_DAC_ENABLE) == 0)
1282 return false;
1283 if (HAS_PCH_CPT(dev_priv->dev)) {
1284 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1285 return false;
1286 } else {
1287 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1288 return false;
1289 }
1290 return true;
1291}
1292
Jesse Barnes291906f2011-02-02 12:28:03 -08001293static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001294 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001295{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001296 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001297 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001298 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001299 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001300
Daniel Vetter75c5da22012-09-10 21:58:29 +02001301 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1302 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001303 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001304}
1305
1306static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, int reg)
1308{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001309 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001311 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001313
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001314 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001316 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001317}
1318
1319static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
1322 int reg;
1323 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
Keith Packardf0575e92011-07-25 22:12:43 -07001325 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1326 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1327 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001328
1329 reg = PCH_ADPA;
1330 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001331 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001332 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001333 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001334
1335 reg = PCH_LVDS;
1336 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001337 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001338 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001340
Paulo Zanonie2debe92013-02-18 19:00:27 -03001341 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1342 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1343 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
Daniel Vetter426115c2013-07-11 22:13:42 +02001346static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347{
Daniel Vetter426115c2013-07-11 22:13:42 +02001348 struct drm_device *dev = crtc->base.dev;
1349 struct drm_i915_private *dev_priv = dev->dev_private;
1350 int reg = DPLL(crtc->pipe);
1351 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001352
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001354
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001355 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001356 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1357
1358 /* PLL is protected by panel, make sure we can write it */
1359 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001360 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001361
Daniel Vetter426115c2013-07-11 22:13:42 +02001362 I915_WRITE(reg, dpll);
1363 POSTING_READ(reg);
1364 udelay(150);
1365
1366 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1367 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1368
1369 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1370 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001371
1372 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001373 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001374 POSTING_READ(reg);
1375 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001376 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001377 POSTING_READ(reg);
1378 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001380 POSTING_READ(reg);
1381 udelay(150); /* wait for warmup */
1382}
1383
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001384static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001385{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001386 struct drm_device *dev = crtc->base.dev;
1387 struct drm_i915_private *dev_priv = dev->dev_private;
1388 int reg = DPLL(crtc->pipe);
1389 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001390
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001391 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
1393 /* No really, not for ILK+ */
1394 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001395
1396 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001397 if (IS_MOBILE(dev) && !IS_I830(dev))
1398 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001400 I915_WRITE(reg, dpll);
1401
1402 /* Wait for the clocks to stabilize. */
1403 POSTING_READ(reg);
1404 udelay(150);
1405
1406 if (INTEL_INFO(dev)->gen >= 4) {
1407 I915_WRITE(DPLL_MD(crtc->pipe),
1408 crtc->config.dpll_hw_state.dpll_md);
1409 } else {
1410 /* The pixel multiplier can only be updated once the
1411 * DPLL is enabled and the clocks are stable.
1412 *
1413 * So write it again.
1414 */
1415 I915_WRITE(reg, dpll);
1416 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001417
1418 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001419 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420 POSTING_READ(reg);
1421 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 POSTING_READ(reg);
1424 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001425 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
1428}
1429
1430/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001431 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001432 * @dev_priv: i915 private structure
1433 * @pipe: pipe PLL to disable
1434 *
1435 * Disable the PLL for @pipe, making sure the pipe is off first.
1436 *
1437 * Note! This is for pre-ILK only.
1438 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001439static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001441 /* Don't disable pipe A or pipe A PLLs if needed */
1442 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1443 return;
1444
1445 /* Make sure the pipe isn't still relying on us */
1446 assert_pipe_disabled(dev_priv, pipe);
1447
Daniel Vetter50b44a42013-06-05 13:34:33 +02001448 I915_WRITE(DPLL(pipe), 0);
1449 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450}
1451
Jesse Barnes89b667f2013-04-18 14:51:36 -07001452void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1453{
1454 u32 port_mask;
1455
1456 if (!port)
1457 port_mask = DPLL_PORTB_READY_MASK;
1458 else
1459 port_mask = DPLL_PORTC_READY_MASK;
1460
1461 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1462 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1463 'B' + port, I915_READ(DPLL(0)));
1464}
1465
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001466/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001467 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 * @dev_priv: i915 private structure
1469 * @pipe: pipe PLL to enable
1470 *
1471 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1472 * drives the transcoder clock.
1473 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001474static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001475{
Daniel Vettere2b78262013-06-07 23:10:03 +02001476 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1477 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001478
Chris Wilson48da64a2012-05-13 20:16:12 +01001479 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001480 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001481 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001482 return;
1483
1484 if (WARN_ON(pll->refcount == 0))
1485 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001486
Daniel Vetter46edb022013-06-05 13:34:12 +02001487 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1488 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001489 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001490
Daniel Vettercdbd2312013-06-05 13:34:03 +02001491 if (pll->active++) {
1492 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001493 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001494 return;
1495 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001496 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001497
Daniel Vetter46edb022013-06-05 13:34:12 +02001498 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001499 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001500 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001501}
1502
Daniel Vettere2b78262013-06-07 23:10:03 +02001503static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001504{
Daniel Vettere2b78262013-06-07 23:10:03 +02001505 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1506 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001507
Jesse Barnes92f25842011-01-04 15:09:34 -08001508 /* PCH only available on ILK+ */
1509 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001510 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511 return;
1512
Chris Wilson48da64a2012-05-13 20:16:12 +01001513 if (WARN_ON(pll->refcount == 0))
1514 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001515
Daniel Vetter46edb022013-06-05 13:34:12 +02001516 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1517 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001518 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519
Chris Wilson48da64a2012-05-13 20:16:12 +01001520 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001521 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001522 return;
1523 }
1524
Daniel Vettere9d69442013-06-05 13:34:15 +02001525 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001526 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001527 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001528 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001529
Daniel Vetter46edb022013-06-05 13:34:12 +02001530 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001531 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001533}
1534
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001535static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1536 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001537{
Daniel Vetter23670b322012-11-01 09:15:30 +01001538 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001539 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001541 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001542
1543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
1545
1546 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001547 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001548 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001549
1550 /* FDI must be feeding us bits for PCH ports */
1551 assert_fdi_tx_enabled(dev_priv, pipe);
1552 assert_fdi_rx_enabled(dev_priv, pipe);
1553
Daniel Vetter23670b322012-11-01 09:15:30 +01001554 if (HAS_PCH_CPT(dev)) {
1555 /* Workaround: Set the timing override bit before enabling the
1556 * pch transcoder. */
1557 reg = TRANS_CHICKEN2(pipe);
1558 val = I915_READ(reg);
1559 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1560 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001561 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001562
Daniel Vetterab9412b2013-05-03 11:49:46 +02001563 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001564 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001565 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001566
1567 if (HAS_PCH_IBX(dev_priv->dev)) {
1568 /*
1569 * make the BPC in transcoder be consistent with
1570 * that in pipeconf reg.
1571 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001572 val &= ~PIPECONF_BPC_MASK;
1573 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001574 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001575
1576 val &= ~TRANS_INTERLACE_MASK;
1577 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001578 if (HAS_PCH_IBX(dev_priv->dev) &&
1579 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1580 val |= TRANS_LEGACY_INTERLACED_ILK;
1581 else
1582 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001583 else
1584 val |= TRANS_PROGRESSIVE;
1585
Jesse Barnes040484a2011-01-03 12:14:26 -08001586 I915_WRITE(reg, val | TRANS_ENABLE);
1587 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001588 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001589}
1590
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001591static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001592 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001593{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001595
1596 /* PCH only available on ILK+ */
1597 BUG_ON(dev_priv->info->gen < 5);
1598
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001600 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001601 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001602
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001603 /* Workaround: set timing override bit. */
1604 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606 I915_WRITE(_TRANSA_CHICKEN2, val);
1607
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001608 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001609 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001611 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1612 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001613 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001614 else
1615 val |= TRANS_PROGRESSIVE;
1616
Daniel Vetterab9412b2013-05-03 11:49:46 +02001617 I915_WRITE(LPT_TRANSCONF, val);
1618 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001619 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001620}
1621
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001622static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1623 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001624{
Daniel Vetter23670b322012-11-01 09:15:30 +01001625 struct drm_device *dev = dev_priv->dev;
1626 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI relies on the transcoder */
1629 assert_fdi_tx_disabled(dev_priv, pipe);
1630 assert_fdi_rx_disabled(dev_priv, pipe);
1631
Jesse Barnes291906f2011-02-02 12:28:03 -08001632 /* Ports must be off as well */
1633 assert_pch_ports_disabled(dev_priv, pipe);
1634
Daniel Vetterab9412b2013-05-03 11:49:46 +02001635 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 val = I915_READ(reg);
1637 val &= ~TRANS_ENABLE;
1638 I915_WRITE(reg, val);
1639 /* wait for PCH transcoder off, transcoder state */
1640 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001641 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001642
1643 if (!HAS_PCH_IBX(dev)) {
1644 /* Workaround: Clear the timing override chicken bit again. */
1645 reg = TRANS_CHICKEN2(pipe);
1646 val = I915_READ(reg);
1647 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1648 I915_WRITE(reg, val);
1649 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001650}
1651
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001652static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001653{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001654 u32 val;
1655
Daniel Vetterab9412b2013-05-03 11:49:46 +02001656 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001657 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001658 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001660 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001661 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001662
1663 /* Workaround: clear timing override bit. */
1664 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001666 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001667}
1668
1669/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001670 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001673 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001674 *
1675 * Enable @pipe, making sure that various hardware specific requirements
1676 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1677 *
1678 * @pipe should be %PIPE_A or %PIPE_B.
1679 *
1680 * Will wait until the pipe is actually running (i.e. first vblank) before
1681 * returning.
1682 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001683static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001684 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001685{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1687 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001688 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001689 int reg;
1690 u32 val;
1691
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001692 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001693 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001694 assert_sprites_disabled(dev_priv, pipe);
1695
Paulo Zanoni681e5812012-12-06 11:12:38 -02001696 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001697 pch_transcoder = TRANSCODER_A;
1698 else
1699 pch_transcoder = pipe;
1700
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701 /*
1702 * A pipe without a PLL won't actually be able to drive bits from
1703 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1704 * need the check.
1705 */
1706 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001707 if (dsi)
1708 assert_dsi_pll_enabled(dev_priv);
1709 else
1710 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001711 else {
1712 if (pch_port) {
1713 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001714 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001715 assert_fdi_tx_pll_enabled(dev_priv,
1716 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 }
1718 /* FIXME: assert CPU port conditions for SNB+ */
1719 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001720
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001721 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001723 if (val & PIPECONF_ENABLE)
1724 return;
1725
1726 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001727 intel_wait_for_vblank(dev_priv->dev, pipe);
1728}
1729
1730/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001731 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732 * @dev_priv: i915 private structure
1733 * @pipe: pipe to disable
1734 *
1735 * Disable @pipe, making sure that various hardware specific requirements
1736 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1737 *
1738 * @pipe should be %PIPE_A or %PIPE_B.
1739 *
1740 * Will wait until the pipe has shut down before returning.
1741 */
1742static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1743 enum pipe pipe)
1744{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001745 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1746 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 int reg;
1748 u32 val;
1749
1750 /*
1751 * Make sure planes won't keep trying to pump pixels to us,
1752 * or we might hang the display.
1753 */
1754 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001755 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001756 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001757
1758 /* Don't disable pipe A or pipe A PLLs if needed */
1759 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1760 return;
1761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if ((val & PIPECONF_ENABLE) == 0)
1765 return;
1766
1767 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1769}
1770
Keith Packardd74362c2011-07-28 14:47:14 -07001771/*
1772 * Plane regs are double buffered, going from enabled->disabled needs a
1773 * trigger in order to latch. The display address reg provides this.
1774 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001775void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001776 enum plane plane)
1777{
Damien Lespiau14f86142012-10-29 15:24:49 +00001778 if (dev_priv->info->gen >= 4)
1779 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1780 else
1781 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001782}
1783
Jesse Barnesb24e7172011-01-04 15:09:30 -08001784/**
1785 * intel_enable_plane - enable a display plane on a given pipe
1786 * @dev_priv: i915 private structure
1787 * @plane: plane to enable
1788 * @pipe: pipe being fed
1789 *
1790 * Enable @plane on @pipe, making sure that @pipe is running first.
1791 */
1792static void intel_enable_plane(struct drm_i915_private *dev_priv,
1793 enum plane plane, enum pipe pipe)
1794{
1795 int reg;
1796 u32 val;
1797
1798 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1799 assert_pipe_enabled(dev_priv, pipe);
1800
1801 reg = DSPCNTR(plane);
1802 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001803 if (val & DISPLAY_PLANE_ENABLE)
1804 return;
1805
1806 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001807 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_vblank(dev_priv->dev, pipe);
1809}
1810
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811/**
1812 * intel_disable_plane - disable a display plane
1813 * @dev_priv: i915 private structure
1814 * @plane: plane to disable
1815 * @pipe: pipe consuming the data
1816 *
1817 * Disable @plane; should be an independent operation.
1818 */
1819static void intel_disable_plane(struct drm_i915_private *dev_priv,
1820 enum plane plane, enum pipe pipe)
1821{
1822 int reg;
1823 u32 val;
1824
1825 reg = DSPCNTR(plane);
1826 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001827 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1828 return;
1829
1830 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 intel_flush_display_plane(dev_priv, plane);
1832 intel_wait_for_vblank(dev_priv->dev, pipe);
1833}
1834
Chris Wilson693db182013-03-05 14:52:39 +00001835static bool need_vtd_wa(struct drm_device *dev)
1836{
1837#ifdef CONFIG_INTEL_IOMMU
1838 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1839 return true;
1840#endif
1841 return false;
1842}
1843
Chris Wilson127bd2a2010-07-23 23:32:05 +01001844int
Chris Wilson48b956c2010-09-14 12:50:34 +01001845intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001846 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001847 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001848{
Chris Wilsonce453d82011-02-21 14:43:56 +00001849 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001850 u32 alignment;
1851 int ret;
1852
Chris Wilson05394f32010-11-08 19:18:58 +00001853 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001854 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001855 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1856 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001857 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001858 alignment = 4 * 1024;
1859 else
1860 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001861 break;
1862 case I915_TILING_X:
1863 /* pin() will align the object as required by fence */
1864 alignment = 0;
1865 break;
1866 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001867 /* Despite that we check this in framebuffer_init userspace can
1868 * screw us over and change the tiling after the fact. Only
1869 * pinned buffers can't change their tiling. */
1870 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 return -EINVAL;
1872 default:
1873 BUG();
1874 }
1875
Chris Wilson693db182013-03-05 14:52:39 +00001876 /* Note that the w/a also requires 64 PTE of padding following the
1877 * bo. We currently fill all unused PTE with the shadow page and so
1878 * we should always have valid PTE following the scanout preventing
1879 * the VT-d warning.
1880 */
1881 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1882 alignment = 256 * 1024;
1883
Chris Wilsonce453d82011-02-21 14:43:56 +00001884 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001885 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001886 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001887 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888
1889 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1890 * fence, whereas 965+ only requires a fence if using
1891 * framebuffer compression. For simplicity, we always install
1892 * a fence as the cost is not that onerous.
1893 */
Chris Wilson06d98132012-04-17 15:31:24 +01001894 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001895 if (ret)
1896 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001897
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001898 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001902
1903err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001904 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001905err_interruptible:
1906 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001907 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001908}
1909
Chris Wilson1690e1e2011-12-14 13:57:08 +01001910void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1911{
1912 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001913 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001914}
1915
Daniel Vetterc2c75132012-07-05 12:17:30 +02001916/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1917 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001918unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1919 unsigned int tiling_mode,
1920 unsigned int cpp,
1921 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001922{
Chris Wilsonbc752862013-02-21 20:04:31 +00001923 if (tiling_mode != I915_TILING_NONE) {
1924 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001925
Chris Wilsonbc752862013-02-21 20:04:31 +00001926 tile_rows = *y / 8;
1927 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001928
Chris Wilsonbc752862013-02-21 20:04:31 +00001929 tiles = *x / (512/cpp);
1930 *x %= 512/cpp;
1931
1932 return tile_rows * pitch * 8 + tiles * 4096;
1933 } else {
1934 unsigned int offset;
1935
1936 offset = *y * pitch + *x * cpp;
1937 *y = 0;
1938 *x = (offset & 4095) / cpp;
1939 return offset & -4096;
1940 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001941}
1942
Jesse Barnes17638cd2011-06-24 12:19:23 -07001943static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1944 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001950 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001951 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001953 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001954 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001955
1956 switch (plane) {
1957 case 0:
1958 case 1:
1959 break;
1960 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001961 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001962 return -EINVAL;
1963 }
1964
1965 intel_fb = to_intel_framebuffer(fb);
1966 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 reg = DSPCNTR(plane);
1969 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001970 /* Mask out pixel format bits in case we change it */
1971 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001972 switch (fb->pixel_format) {
1973 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001974 dspcntr |= DISPPLANE_8BPP;
1975 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001976 case DRM_FORMAT_XRGB1555:
1977 case DRM_FORMAT_ARGB1555:
1978 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001979 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001980 case DRM_FORMAT_RGB565:
1981 dspcntr |= DISPPLANE_BGRX565;
1982 break;
1983 case DRM_FORMAT_XRGB8888:
1984 case DRM_FORMAT_ARGB8888:
1985 dspcntr |= DISPPLANE_BGRX888;
1986 break;
1987 case DRM_FORMAT_XBGR8888:
1988 case DRM_FORMAT_ABGR8888:
1989 dspcntr |= DISPPLANE_RGBX888;
1990 break;
1991 case DRM_FORMAT_XRGB2101010:
1992 case DRM_FORMAT_ARGB2101010:
1993 dspcntr |= DISPPLANE_BGRX101010;
1994 break;
1995 case DRM_FORMAT_XBGR2101010:
1996 case DRM_FORMAT_ABGR2101010:
1997 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001998 break;
1999 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002000 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002001 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002002
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002004 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002005 dspcntr |= DISPPLANE_TILED;
2006 else
2007 dspcntr &= ~DISPPLANE_TILED;
2008 }
2009
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002010 if (IS_G4X(dev))
2011 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2012
Chris Wilson5eddb702010-09-11 13:48:45 +01002013 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002014
Daniel Vettere506a0c2012-07-05 12:17:29 +02002015 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002016
Daniel Vetterc2c75132012-07-05 12:17:30 +02002017 if (INTEL_INFO(dev)->gen >= 4) {
2018 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002019 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2020 fb->bits_per_pixel / 8,
2021 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022 linear_offset -= intel_crtc->dspaddr_offset;
2023 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002024 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002026
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002027 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2028 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2029 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002030 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002031 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002033 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002034 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002035 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002036 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002037 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002038 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002039
Jesse Barnes17638cd2011-06-24 12:19:23 -07002040 return 0;
2041}
2042
2043static int ironlake_update_plane(struct drm_crtc *crtc,
2044 struct drm_framebuffer *fb, int x, int y)
2045{
2046 struct drm_device *dev = crtc->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2049 struct intel_framebuffer *intel_fb;
2050 struct drm_i915_gem_object *obj;
2051 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002053 u32 dspcntr;
2054 u32 reg;
2055
2056 switch (plane) {
2057 case 0:
2058 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002059 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002060 break;
2061 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002062 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 return -EINVAL;
2064 }
2065
2066 intel_fb = to_intel_framebuffer(fb);
2067 obj = intel_fb->obj;
2068
2069 reg = DSPCNTR(plane);
2070 dspcntr = I915_READ(reg);
2071 /* Mask out pixel format bits in case we change it */
2072 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002073 switch (fb->pixel_format) {
2074 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002075 dspcntr |= DISPPLANE_8BPP;
2076 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002077 case DRM_FORMAT_RGB565:
2078 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 case DRM_FORMAT_XRGB8888:
2081 case DRM_FORMAT_ARGB8888:
2082 dspcntr |= DISPPLANE_BGRX888;
2083 break;
2084 case DRM_FORMAT_XBGR8888:
2085 case DRM_FORMAT_ABGR8888:
2086 dspcntr |= DISPPLANE_RGBX888;
2087 break;
2088 case DRM_FORMAT_XRGB2101010:
2089 case DRM_FORMAT_ARGB2101010:
2090 dspcntr |= DISPPLANE_BGRX101010;
2091 break;
2092 case DRM_FORMAT_XBGR2101010:
2093 case DRM_FORMAT_ABGR2101010:
2094 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002095 break;
2096 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002097 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002098 }
2099
2100 if (obj->tiling_mode != I915_TILING_NONE)
2101 dspcntr |= DISPPLANE_TILED;
2102 else
2103 dspcntr &= ~DISPPLANE_TILED;
2104
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002105 if (IS_HASWELL(dev))
2106 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2107 else
2108 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109
2110 I915_WRITE(reg, dspcntr);
2111
Daniel Vettere506a0c2012-07-05 12:17:29 +02002112 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002113 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002114 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2115 fb->bits_per_pixel / 8,
2116 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002117 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002118
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002119 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2120 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2121 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002122 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002123 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002124 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002125 if (IS_HASWELL(dev)) {
2126 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2127 } else {
2128 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2129 I915_WRITE(DSPLINOFF(plane), linear_offset);
2130 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 POSTING_READ(reg);
2132
2133 return 0;
2134}
2135
2136/* Assume fb object is pinned & idle & fenced and just update base pointers */
2137static int
2138intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2139 int x, int y, enum mode_set_atomic state)
2140{
2141 struct drm_device *dev = crtc->dev;
2142 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002143
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002144 if (dev_priv->display.disable_fbc)
2145 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002146 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002147
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002148 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002149}
2150
Ville Syrjälä96a02912013-02-18 19:08:49 +02002151void intel_display_handle_reset(struct drm_device *dev)
2152{
2153 struct drm_i915_private *dev_priv = dev->dev_private;
2154 struct drm_crtc *crtc;
2155
2156 /*
2157 * Flips in the rings have been nuked by the reset,
2158 * so complete all pending flips so that user space
2159 * will get its events and not get stuck.
2160 *
2161 * Also update the base address of all primary
2162 * planes to the the last fb to make sure we're
2163 * showing the correct fb after a reset.
2164 *
2165 * Need to make two loops over the crtcs so that we
2166 * don't try to grab a crtc mutex before the
2167 * pending_flip_queue really got woken up.
2168 */
2169
2170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2172 enum plane plane = intel_crtc->plane;
2173
2174 intel_prepare_page_flip(dev, plane);
2175 intel_finish_page_flip_plane(dev, plane);
2176 }
2177
2178 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2180
2181 mutex_lock(&crtc->mutex);
2182 if (intel_crtc->active)
2183 dev_priv->display.update_plane(crtc, crtc->fb,
2184 crtc->x, crtc->y);
2185 mutex_unlock(&crtc->mutex);
2186 }
2187}
2188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189static int
Chris Wilson14667a42012-04-03 17:58:35 +01002190intel_finish_fb(struct drm_framebuffer *old_fb)
2191{
2192 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2193 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2194 bool was_interruptible = dev_priv->mm.interruptible;
2195 int ret;
2196
Chris Wilson14667a42012-04-03 17:58:35 +01002197 /* Big Hammer, we also need to ensure that any pending
2198 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2199 * current scanout is retired before unpinning the old
2200 * framebuffer.
2201 *
2202 * This should only fail upon a hung GPU, in which case we
2203 * can safely continue.
2204 */
2205 dev_priv->mm.interruptible = false;
2206 ret = i915_gem_object_finish_gpu(obj);
2207 dev_priv->mm.interruptible = was_interruptible;
2208
2209 return ret;
2210}
2211
Ville Syrjälä198598d2012-10-31 17:50:24 +02002212static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2213{
2214 struct drm_device *dev = crtc->dev;
2215 struct drm_i915_master_private *master_priv;
2216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2217
2218 if (!dev->primary->master)
2219 return;
2220
2221 master_priv = dev->primary->master->driver_priv;
2222 if (!master_priv->sarea_priv)
2223 return;
2224
2225 switch (intel_crtc->pipe) {
2226 case 0:
2227 master_priv->sarea_priv->pipeA_x = x;
2228 master_priv->sarea_priv->pipeA_y = y;
2229 break;
2230 case 1:
2231 master_priv->sarea_priv->pipeB_x = x;
2232 master_priv->sarea_priv->pipeB_y = y;
2233 break;
2234 default:
2235 break;
2236 }
2237}
2238
Chris Wilson14667a42012-04-03 17:58:35 +01002239static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002240intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002241 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002242{
2243 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002246 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002248
2249 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002250 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002251 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 return 0;
2253 }
2254
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002255 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002256 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2257 plane_name(intel_crtc->plane),
2258 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002260 }
2261
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002262 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002263 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002265 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002266 if (ret != 0) {
2267 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002269 return ret;
2270 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002271
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002272 /* Update pipe size and adjust fitter if needed */
2273 if (i915_fastboot) {
2274 I915_WRITE(PIPESRC(intel_crtc->pipe),
2275 ((crtc->mode.hdisplay - 1) << 16) |
2276 (crtc->mode.vdisplay - 1));
2277 if (!intel_crtc->config.pch_pfit.size &&
2278 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2279 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2280 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2281 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2282 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2283 }
2284 }
2285
Daniel Vetter94352cf2012-07-05 22:51:56 +02002286 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002287 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002288 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002289 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002290 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002291 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002292 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002293
Daniel Vetter94352cf2012-07-05 22:51:56 +02002294 old_fb = crtc->fb;
2295 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002296 crtc->x = x;
2297 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002299 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002300 if (intel_crtc->active && old_fb != fb)
2301 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002302 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002303 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002304
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002305 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002306 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002308
Ville Syrjälä198598d2012-10-31 17:50:24 +02002309 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310
2311 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312}
2313
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002314static void intel_fdi_normal_train(struct drm_crtc *crtc)
2315{
2316 struct drm_device *dev = crtc->dev;
2317 struct drm_i915_private *dev_priv = dev->dev_private;
2318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2319 int pipe = intel_crtc->pipe;
2320 u32 reg, temp;
2321
2322 /* enable normal train */
2323 reg = FDI_TX_CTL(pipe);
2324 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002325 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002326 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2327 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002328 } else {
2329 temp &= ~FDI_LINK_TRAIN_NONE;
2330 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002331 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002332 I915_WRITE(reg, temp);
2333
2334 reg = FDI_RX_CTL(pipe);
2335 temp = I915_READ(reg);
2336 if (HAS_PCH_CPT(dev)) {
2337 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2338 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2339 } else {
2340 temp &= ~FDI_LINK_TRAIN_NONE;
2341 temp |= FDI_LINK_TRAIN_NONE;
2342 }
2343 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2344
2345 /* wait one idle pattern time */
2346 POSTING_READ(reg);
2347 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002348
2349 /* IVB wants error correction enabled */
2350 if (IS_IVYBRIDGE(dev))
2351 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2352 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002353}
2354
Daniel Vetter1e833f42013-02-19 22:31:57 +01002355static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2356{
2357 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2358}
2359
Daniel Vetter01a415f2012-10-27 15:58:40 +02002360static void ivb_modeset_global_resources(struct drm_device *dev)
2361{
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct intel_crtc *pipe_B_crtc =
2364 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2365 struct intel_crtc *pipe_C_crtc =
2366 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2367 uint32_t temp;
2368
Daniel Vetter1e833f42013-02-19 22:31:57 +01002369 /*
2370 * When everything is off disable fdi C so that we could enable fdi B
2371 * with all lanes. Note that we don't care about enabled pipes without
2372 * an enabled pch encoder.
2373 */
2374 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2375 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002376 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2377 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2378
2379 temp = I915_READ(SOUTH_CHICKEN1);
2380 temp &= ~FDI_BC_BIFURCATION_SELECT;
2381 DRM_DEBUG_KMS("disabling fdi C rx\n");
2382 I915_WRITE(SOUTH_CHICKEN1, temp);
2383 }
2384}
2385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386/* The FDI link training functions for ILK/Ibexpeak. */
2387static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2388{
2389 struct drm_device *dev = crtc->dev;
2390 struct drm_i915_private *dev_priv = dev->dev_private;
2391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2392 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002393 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002396 /* FDI needs bits from pipe & plane first */
2397 assert_pipe_enabled(dev_priv, pipe);
2398 assert_plane_enabled(dev_priv, plane);
2399
Adam Jacksone1a44742010-06-25 15:32:14 -04002400 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2401 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 reg = FDI_RX_IMR(pipe);
2403 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002404 temp &= ~FDI_RX_SYMBOL_LOCK;
2405 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002406 I915_WRITE(reg, temp);
2407 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002408 udelay(150);
2409
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002410 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_TX_CTL(pipe);
2412 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002413 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2414 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 temp &= ~FDI_LINK_TRAIN_NONE;
2416 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_CTL(pipe);
2420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 temp &= ~FDI_LINK_TRAIN_NONE;
2422 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2424
2425 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 udelay(150);
2427
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002428 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002429 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2430 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2431 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002432
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2437
2438 if ((temp & FDI_RX_BIT_LOCK)) {
2439 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 break;
2442 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002444 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446
2447 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 reg = FDI_TX_CTL(pipe);
2449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 temp &= ~FDI_LINK_TRAIN_NONE;
2451 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_RX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_NONE;
2457 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 udelay(150);
2462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002464 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2467
2468 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 DRM_DEBUG_KMS("FDI train 2 done.\n");
2471 break;
2472 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476
2477 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479}
2480
Akshay Joshi0206e352011-08-16 15:34:10 -04002481static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2483 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2484 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2485 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2486};
2487
2488/* The FDI link training functions for SNB/Cougarpoint. */
2489static void gen6_fdi_link_train(struct drm_crtc *crtc)
2490{
2491 struct drm_device *dev = crtc->dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2494 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002495 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496
Adam Jacksone1a44742010-06-25 15:32:14 -04002497 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2498 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_IMR(pipe);
2500 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 temp &= ~FDI_RX_SYMBOL_LOCK;
2502 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
2504
2505 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 udelay(150);
2507
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_TX_CTL(pipe);
2510 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002511 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2512 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 temp &= ~FDI_LINK_TRAIN_NONE;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1;
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519
Daniel Vetterd74cf322012-10-26 10:58:13 +02002520 I915_WRITE(FDI_RX_MISC(pipe),
2521 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2522
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_RX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 if (HAS_PCH_CPT(dev)) {
2526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2527 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2528 } else {
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
2531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2533
2534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 udelay(150);
2536
Akshay Joshi0206e352011-08-16 15:34:10 -04002537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_TX_CTL(pipe);
2539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 I915_WRITE(reg, temp);
2543
2544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 udelay(500);
2546
Sean Paulfa37d392012-03-02 12:53:39 -05002547 for (retry = 0; retry < 5; retry++) {
2548 reg = FDI_RX_IIR(pipe);
2549 temp = I915_READ(reg);
2550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2551 if (temp & FDI_RX_BIT_LOCK) {
2552 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2553 DRM_DEBUG_KMS("FDI train 1 done.\n");
2554 break;
2555 }
2556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 }
Sean Paulfa37d392012-03-02 12:53:39 -05002558 if (retry < 5)
2559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 }
2561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
2564 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_TX_CTL(pipe);
2566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 temp &= ~FDI_LINK_TRAIN_NONE;
2568 temp |= FDI_LINK_TRAIN_PATTERN_2;
2569 if (IS_GEN6(dev)) {
2570 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2571 /* SNB-B */
2572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2573 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 reg = FDI_RX_CTL(pipe);
2577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 if (HAS_PCH_CPT(dev)) {
2579 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2580 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2581 } else {
2582 temp &= ~FDI_LINK_TRAIN_NONE;
2583 temp |= FDI_LINK_TRAIN_PATTERN_2;
2584 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp);
2586
2587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 udelay(150);
2589
Akshay Joshi0206e352011-08-16 15:34:10 -04002590 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 reg = FDI_TX_CTL(pipe);
2592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2594 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 I915_WRITE(reg, temp);
2596
2597 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598 udelay(500);
2599
Sean Paulfa37d392012-03-02 12:53:39 -05002600 for (retry = 0; retry < 5; retry++) {
2601 reg = FDI_RX_IIR(pipe);
2602 temp = I915_READ(reg);
2603 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2604 if (temp & FDI_RX_SYMBOL_LOCK) {
2605 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2606 DRM_DEBUG_KMS("FDI train 2 done.\n");
2607 break;
2608 }
2609 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 }
Sean Paulfa37d392012-03-02 12:53:39 -05002611 if (retry < 5)
2612 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613 }
2614 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002615 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616
2617 DRM_DEBUG_KMS("FDI train done.\n");
2618}
2619
Jesse Barnes357555c2011-04-28 15:09:55 -07002620/* Manual link training for Ivy Bridge A0 parts */
2621static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002627 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002628
2629 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2630 for train result */
2631 reg = FDI_RX_IMR(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_RX_SYMBOL_LOCK;
2634 temp &= ~FDI_RX_BIT_LOCK;
2635 I915_WRITE(reg, temp);
2636
2637 POSTING_READ(reg);
2638 udelay(150);
2639
Daniel Vetter01a415f2012-10-27 15:58:40 +02002640 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2641 I915_READ(FDI_RX_IIR(pipe)));
2642
Jesse Barnes139ccd32013-08-19 11:04:55 -07002643 /* Try each vswing and preemphasis setting twice before moving on */
2644 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2645 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002648 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2649 temp &= ~FDI_TX_ENABLE;
2650 I915_WRITE(reg, temp);
2651
2652 reg = FDI_RX_CTL(pipe);
2653 temp = I915_READ(reg);
2654 temp &= ~FDI_LINK_TRAIN_AUTO;
2655 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2656 temp &= ~FDI_RX_ENABLE;
2657 I915_WRITE(reg, temp);
2658
2659 /* enable CPU FDI TX and PCH FDI RX */
2660 reg = FDI_TX_CTL(pipe);
2661 temp = I915_READ(reg);
2662 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2663 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2664 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002666 temp |= snb_b_fdi_train_param[j/2];
2667 temp |= FDI_COMPOSITE_SYNC;
2668 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2669
2670 I915_WRITE(FDI_RX_MISC(pipe),
2671 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2672
2673 reg = FDI_RX_CTL(pipe);
2674 temp = I915_READ(reg);
2675 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2676 temp |= FDI_COMPOSITE_SYNC;
2677 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2678
2679 POSTING_READ(reg);
2680 udelay(1); /* should be 0.5us */
2681
2682 for (i = 0; i < 4; i++) {
2683 reg = FDI_RX_IIR(pipe);
2684 temp = I915_READ(reg);
2685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686
2687 if (temp & FDI_RX_BIT_LOCK ||
2688 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2689 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2690 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2691 i);
2692 break;
2693 }
2694 udelay(1); /* should be 0.5us */
2695 }
2696 if (i == 4) {
2697 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2698 continue;
2699 }
2700
2701 /* Train 2 */
2702 reg = FDI_TX_CTL(pipe);
2703 temp = I915_READ(reg);
2704 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2705 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2706 I915_WRITE(reg, temp);
2707
2708 reg = FDI_RX_CTL(pipe);
2709 temp = I915_READ(reg);
2710 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2711 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002715 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002716
Jesse Barnes139ccd32013-08-19 11:04:55 -07002717 for (i = 0; i < 4; i++) {
2718 reg = FDI_RX_IIR(pipe);
2719 temp = I915_READ(reg);
2720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002721
Jesse Barnes139ccd32013-08-19 11:04:55 -07002722 if (temp & FDI_RX_SYMBOL_LOCK ||
2723 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2725 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2726 i);
2727 goto train_done;
2728 }
2729 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002730 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002731 if (i == 4)
2732 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002733 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002734
Jesse Barnes139ccd32013-08-19 11:04:55 -07002735train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002736 DRM_DEBUG_KMS("FDI train done.\n");
2737}
2738
Daniel Vetter88cefb62012-08-12 19:27:14 +02002739static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002740{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002741 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002743 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002745
Jesse Barnesc64e3112010-09-10 11:27:03 -07002746
Jesse Barnes0e23b992010-09-10 11:10:00 -07002747 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 reg = FDI_RX_CTL(pipe);
2749 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002750 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2751 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002753 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2754
2755 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002756 udelay(200);
2757
2758 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 temp = I915_READ(reg);
2760 I915_WRITE(reg, temp | FDI_PCDCLK);
2761
2762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 udelay(200);
2764
Paulo Zanoni20749732012-11-23 15:30:38 -02002765 /* Enable CPU FDI TX PLL, always on for Ironlake */
2766 reg = FDI_TX_CTL(pipe);
2767 temp = I915_READ(reg);
2768 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2769 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770
Paulo Zanoni20749732012-11-23 15:30:38 -02002771 POSTING_READ(reg);
2772 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773 }
2774}
2775
Daniel Vetter88cefb62012-08-12 19:27:14 +02002776static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2777{
2778 struct drm_device *dev = intel_crtc->base.dev;
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 int pipe = intel_crtc->pipe;
2781 u32 reg, temp;
2782
2783 /* Switch from PCDclk to Rawclk */
2784 reg = FDI_RX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2787
2788 /* Disable CPU FDI TX PLL */
2789 reg = FDI_TX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2792
2793 POSTING_READ(reg);
2794 udelay(100);
2795
2796 reg = FDI_RX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2799
2800 /* Wait for the clocks to turn off. */
2801 POSTING_READ(reg);
2802 udelay(100);
2803}
2804
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002805static void ironlake_fdi_disable(struct drm_crtc *crtc)
2806{
2807 struct drm_device *dev = crtc->dev;
2808 struct drm_i915_private *dev_priv = dev->dev_private;
2809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2810 int pipe = intel_crtc->pipe;
2811 u32 reg, temp;
2812
2813 /* disable CPU FDI tx and PCH FDI rx */
2814 reg = FDI_TX_CTL(pipe);
2815 temp = I915_READ(reg);
2816 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2817 POSTING_READ(reg);
2818
2819 reg = FDI_RX_CTL(pipe);
2820 temp = I915_READ(reg);
2821 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002822 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002823 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2824
2825 POSTING_READ(reg);
2826 udelay(100);
2827
2828 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002829 if (HAS_PCH_IBX(dev)) {
2830 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002831 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002832
2833 /* still set train pattern 1 */
2834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~FDI_LINK_TRAIN_NONE;
2837 temp |= FDI_LINK_TRAIN_PATTERN_1;
2838 I915_WRITE(reg, temp);
2839
2840 reg = FDI_RX_CTL(pipe);
2841 temp = I915_READ(reg);
2842 if (HAS_PCH_CPT(dev)) {
2843 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2844 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2845 } else {
2846 temp &= ~FDI_LINK_TRAIN_NONE;
2847 temp |= FDI_LINK_TRAIN_PATTERN_1;
2848 }
2849 /* BPC in FDI rx is consistent with that in PIPECONF */
2850 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002851 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002852 I915_WRITE(reg, temp);
2853
2854 POSTING_READ(reg);
2855 udelay(100);
2856}
2857
Chris Wilson5bb61642012-09-27 21:25:58 +01002858static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2859{
2860 struct drm_device *dev = crtc->dev;
2861 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002863 unsigned long flags;
2864 bool pending;
2865
Ville Syrjälä10d83732013-01-29 18:13:34 +02002866 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2867 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002868 return false;
2869
2870 spin_lock_irqsave(&dev->event_lock, flags);
2871 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2872 spin_unlock_irqrestore(&dev->event_lock, flags);
2873
2874 return pending;
2875}
2876
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002877static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2878{
Chris Wilson0f911282012-04-17 10:05:38 +01002879 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002881
2882 if (crtc->fb == NULL)
2883 return;
2884
Daniel Vetter2c10d572012-12-20 21:24:07 +01002885 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2886
Chris Wilson5bb61642012-09-27 21:25:58 +01002887 wait_event(dev_priv->pending_flip_queue,
2888 !intel_crtc_has_pending_flip(crtc));
2889
Chris Wilson0f911282012-04-17 10:05:38 +01002890 mutex_lock(&dev->struct_mutex);
2891 intel_finish_fb(crtc->fb);
2892 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002893}
2894
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002895/* Program iCLKIP clock to the desired frequency */
2896static void lpt_program_iclkip(struct drm_crtc *crtc)
2897{
2898 struct drm_device *dev = crtc->dev;
2899 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002900 int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002901 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2902 u32 temp;
2903
Daniel Vetter09153002012-12-12 14:06:44 +01002904 mutex_lock(&dev_priv->dpio_lock);
2905
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002906 /* It is necessary to ungate the pixclk gate prior to programming
2907 * the divisors, and gate it back when it is done.
2908 */
2909 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2910
2911 /* Disable SSCCTL */
2912 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002913 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2914 SBI_SSCCTL_DISABLE,
2915 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002916
2917 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002918 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002919 auxdiv = 1;
2920 divsel = 0x41;
2921 phaseinc = 0x20;
2922 } else {
2923 /* The iCLK virtual clock root frequency is in MHz,
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002924 * but the adjusted_mode->clock in in KHz. To get the divisors,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002925 * it is necessary to divide one by another, so we
2926 * convert the virtual clock precision to KHz here for higher
2927 * precision.
2928 */
2929 u32 iclk_virtual_root_freq = 172800 * 1000;
2930 u32 iclk_pi_range = 64;
2931 u32 desired_divisor, msb_divisor_value, pi_value;
2932
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002933 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002934 msb_divisor_value = desired_divisor / iclk_pi_range;
2935 pi_value = desired_divisor % iclk_pi_range;
2936
2937 auxdiv = 0;
2938 divsel = msb_divisor_value - 2;
2939 phaseinc = pi_value;
2940 }
2941
2942 /* This should not happen with any sane values */
2943 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2944 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2945 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2946 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2947
2948 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002949 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950 auxdiv,
2951 divsel,
2952 phasedir,
2953 phaseinc);
2954
2955 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002956 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002957 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2958 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2959 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2960 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2961 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2962 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002963 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002964
2965 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002966 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2968 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002969 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002970
2971 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002972 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002974 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002975
2976 /* Wait for initialization time */
2977 udelay(24);
2978
2979 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002980
2981 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002982}
2983
Daniel Vetter275f01b22013-05-03 11:49:47 +02002984static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2985 enum pipe pch_transcoder)
2986{
2987 struct drm_device *dev = crtc->base.dev;
2988 struct drm_i915_private *dev_priv = dev->dev_private;
2989 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2990
2991 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2992 I915_READ(HTOTAL(cpu_transcoder)));
2993 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2994 I915_READ(HBLANK(cpu_transcoder)));
2995 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2996 I915_READ(HSYNC(cpu_transcoder)));
2997
2998 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2999 I915_READ(VTOTAL(cpu_transcoder)));
3000 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3001 I915_READ(VBLANK(cpu_transcoder)));
3002 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3003 I915_READ(VSYNC(cpu_transcoder)));
3004 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3005 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3006}
3007
Jesse Barnesf67a5592011-01-05 10:31:48 -08003008/*
3009 * Enable PCH resources required for PCH ports:
3010 * - PCH PLLs
3011 * - FDI training & RX/TX
3012 * - update transcoder timings
3013 * - DP transcoding bits
3014 * - transcoder
3015 */
3016static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003017{
3018 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003022 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003023
Daniel Vetterab9412b2013-05-03 11:49:46 +02003024 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003025
Daniel Vettercd986ab2012-10-26 10:58:12 +02003026 /* Write the TU size bits before fdi link training, so that error
3027 * detection works. */
3028 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3029 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3030
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003031 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003032 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003033
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003034 /* We need to program the right clock selection before writing the pixel
3035 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003036 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003037 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003038
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003040 temp |= TRANS_DPLL_ENABLE(pipe);
3041 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003042 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003043 temp |= sel;
3044 else
3045 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003046 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003049 /* XXX: pch pll's can be enabled any time before we enable the PCH
3050 * transcoder, and we actually should do this to not upset any PCH
3051 * transcoder that already use the clock when we share it.
3052 *
3053 * Note that enable_shared_dpll tries to do the right thing, but
3054 * get_shared_dpll unconditionally resets the pll - we need that to have
3055 * the right LVDS enable sequence. */
3056 ironlake_enable_shared_dpll(intel_crtc);
3057
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003058 /* set transcoder timing, panel must allow it */
3059 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003060 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003061
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003062 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003063
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064 /* For PCH DP, enable TRANS_DP_CTL */
3065 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003066 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3067 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003068 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003069 reg = TRANS_DP_CTL(pipe);
3070 temp = I915_READ(reg);
3071 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003072 TRANS_DP_SYNC_MASK |
3073 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 temp |= (TRANS_DP_OUTPUT_ENABLE |
3075 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003076 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077
3078 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
3083 switch (intel_trans_dp_port_sel(crtc)) {
3084 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 break;
3087 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 break;
3090 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003092 break;
3093 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003094 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 }
3096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 }
3099
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003100 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003101}
3102
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003103static void lpt_pch_enable(struct drm_crtc *crtc)
3104{
3105 struct drm_device *dev = crtc->dev;
3106 struct drm_i915_private *dev_priv = dev->dev_private;
3107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003108 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003109
Daniel Vetterab9412b2013-05-03 11:49:46 +02003110 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003112 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003113
Paulo Zanoni0540e482012-10-31 18:12:40 -02003114 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003115 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003116
Paulo Zanoni937bb612012-10-31 18:12:47 -02003117 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003118}
3119
Daniel Vettere2b78262013-06-07 23:10:03 +02003120static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003121{
Daniel Vettere2b78262013-06-07 23:10:03 +02003122 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123
3124 if (pll == NULL)
3125 return;
3126
3127 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003128 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003129 return;
3130 }
3131
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003132 if (--pll->refcount == 0) {
3133 WARN_ON(pll->on);
3134 WARN_ON(pll->active);
3135 }
3136
Daniel Vettera43f6e02013-06-07 23:10:32 +02003137 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003138}
3139
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003140static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003141{
Daniel Vettere2b78262013-06-07 23:10:03 +02003142 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3143 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3144 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003146 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003147 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3148 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003149 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003150 }
3151
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003152 if (HAS_PCH_IBX(dev_priv->dev)) {
3153 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003154 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003155 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003156
Daniel Vetter46edb022013-06-05 13:34:12 +02003157 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3158 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003159
3160 goto found;
3161 }
3162
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003163 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3164 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003165
3166 /* Only want to check enabled timings first */
3167 if (pll->refcount == 0)
3168 continue;
3169
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003170 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3171 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003172 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003173 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003174 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175
3176 goto found;
3177 }
3178 }
3179
3180 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003181 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3182 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003183 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003184 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3185 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 goto found;
3187 }
3188 }
3189
3190 return NULL;
3191
3192found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003193 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003194 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3195 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003196
Daniel Vettercdbd2312013-06-05 13:34:03 +02003197 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003198 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3199 sizeof(pll->hw_state));
3200
Daniel Vetter46edb022013-06-05 13:34:12 +02003201 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003202 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003203 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003204
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003205 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003206 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003207 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003209 return pll;
3210}
3211
Daniel Vettera1520312013-05-03 11:49:50 +02003212static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003213{
3214 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003215 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003216 u32 temp;
3217
3218 temp = I915_READ(dslreg);
3219 udelay(500);
3220 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003221 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003222 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003223 }
3224}
3225
Jesse Barnesb074cec2013-04-25 12:55:02 -07003226static void ironlake_pfit_enable(struct intel_crtc *crtc)
3227{
3228 struct drm_device *dev = crtc->base.dev;
3229 struct drm_i915_private *dev_priv = dev->dev_private;
3230 int pipe = crtc->pipe;
3231
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003232 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003233 /* Force use of hard-coded filter coefficients
3234 * as some pre-programmed values are broken,
3235 * e.g. x201.
3236 */
3237 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3238 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3239 PF_PIPE_SEL_IVB(pipe));
3240 else
3241 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3242 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3243 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003244 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003245}
3246
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003247static void intel_enable_planes(struct drm_crtc *crtc)
3248{
3249 struct drm_device *dev = crtc->dev;
3250 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3251 struct intel_plane *intel_plane;
3252
3253 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3254 if (intel_plane->pipe == pipe)
3255 intel_plane_restore(&intel_plane->base);
3256}
3257
3258static void intel_disable_planes(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3262 struct intel_plane *intel_plane;
3263
3264 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3265 if (intel_plane->pipe == pipe)
3266 intel_plane_disable(&intel_plane->base);
3267}
3268
Jesse Barnesf67a5592011-01-05 10:31:48 -08003269static void ironlake_crtc_enable(struct drm_crtc *crtc)
3270{
3271 struct drm_device *dev = crtc->dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003274 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003275 int pipe = intel_crtc->pipe;
3276 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003277
Daniel Vetter08a48462012-07-02 11:43:47 +02003278 WARN_ON(!crtc->enabled);
3279
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280 if (intel_crtc->active)
3281 return;
3282
3283 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003284
3285 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3286 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3287
Daniel Vetterf6736a12013-06-05 13:34:30 +02003288 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003289 if (encoder->pre_enable)
3290 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003291
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003292 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003293 /* Note: FDI PLL enabling _must_ be done before we enable the
3294 * cpu pipes, hence this is separate from all the other fdi/pch
3295 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003296 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003297 } else {
3298 assert_fdi_tx_disabled(dev_priv, pipe);
3299 assert_fdi_rx_disabled(dev_priv, pipe);
3300 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003301
Jesse Barnesb074cec2013-04-25 12:55:02 -07003302 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003303
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003304 /*
3305 * On ILK+ LUT must be loaded before the pipe is running but with
3306 * clocks enabled
3307 */
3308 intel_crtc_load_lut(crtc);
3309
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003310 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003311 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003312 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003313 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003314 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003315 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003316
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003317 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003318 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003319
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003320 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003321 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003322 mutex_unlock(&dev->struct_mutex);
3323
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003324 for_each_encoder_on_crtc(dev, crtc, encoder)
3325 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003326
3327 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003328 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003329
3330 /*
3331 * There seems to be a race in PCH platform hw (at least on some
3332 * outputs) where an enabled pipe still completes any pageflip right
3333 * away (as if the pipe is off) instead of waiting for vblank. As soon
3334 * as the first vblank happend, everything works as expected. Hence just
3335 * wait for one vblank before returning to avoid strange things
3336 * happening.
3337 */
3338 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003339}
3340
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003341/* IPS only exists on ULT machines and is tied to pipe A. */
3342static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3343{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003344 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003345}
3346
3347static void hsw_enable_ips(struct intel_crtc *crtc)
3348{
3349 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3350
3351 if (!crtc->config.ips_enabled)
3352 return;
3353
3354 /* We can only enable IPS after we enable a plane and wait for a vblank.
3355 * We guarantee that the plane is enabled by calling intel_enable_ips
3356 * only after intel_enable_plane. And intel_enable_plane already waits
3357 * for a vblank, so all we need to do here is to enable the IPS bit. */
3358 assert_plane_enabled(dev_priv, crtc->plane);
3359 I915_WRITE(IPS_CTL, IPS_ENABLE);
3360}
3361
3362static void hsw_disable_ips(struct intel_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->base.dev;
3365 struct drm_i915_private *dev_priv = dev->dev_private;
3366
3367 if (!crtc->config.ips_enabled)
3368 return;
3369
3370 assert_plane_enabled(dev_priv, crtc->plane);
3371 I915_WRITE(IPS_CTL, 0);
3372
3373 /* We need to wait for a vblank before we can disable the plane. */
3374 intel_wait_for_vblank(dev, crtc->pipe);
3375}
3376
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003377static void haswell_crtc_enable(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3382 struct intel_encoder *encoder;
3383 int pipe = intel_crtc->pipe;
3384 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385
3386 WARN_ON(!crtc->enabled);
3387
3388 if (intel_crtc->active)
3389 return;
3390
3391 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003392
3393 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3394 if (intel_crtc->config.has_pch_encoder)
3395 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3396
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003397 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003398 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399
3400 for_each_encoder_on_crtc(dev, crtc, encoder)
3401 if (encoder->pre_enable)
3402 encoder->pre_enable(encoder);
3403
Paulo Zanoni1f544382012-10-24 11:32:00 -02003404 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003405
Jesse Barnesb074cec2013-04-25 12:55:02 -07003406 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003407
3408 /*
3409 * On ILK+ LUT must be loaded before the pipe is running but with
3410 * clocks enabled
3411 */
3412 intel_crtc_load_lut(crtc);
3413
Paulo Zanoni1f544382012-10-24 11:32:00 -02003414 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003415 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003417 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003418 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003419 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003420 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003421 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003422 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003423
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003424 hsw_enable_ips(intel_crtc);
3425
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003426 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003427 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003428
3429 mutex_lock(&dev->struct_mutex);
3430 intel_update_fbc(dev);
3431 mutex_unlock(&dev->struct_mutex);
3432
Jani Nikula8807e552013-08-30 19:40:32 +03003433 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003434 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003435 intel_opregion_notify_encoder(encoder, true);
3436 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003437
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003438 /*
3439 * There seems to be a race in PCH platform hw (at least on some
3440 * outputs) where an enabled pipe still completes any pageflip right
3441 * away (as if the pipe is off) instead of waiting for vblank. As soon
3442 * as the first vblank happend, everything works as expected. Hence just
3443 * wait for one vblank before returning to avoid strange things
3444 * happening.
3445 */
3446 intel_wait_for_vblank(dev, intel_crtc->pipe);
3447}
3448
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003449static void ironlake_pfit_disable(struct intel_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->base.dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 int pipe = crtc->pipe;
3454
3455 /* To avoid upsetting the power well on haswell only disable the pfit if
3456 * it's in use. The hw state code will make sure we get this right. */
3457 if (crtc->config.pch_pfit.size) {
3458 I915_WRITE(PF_CTL(pipe), 0);
3459 I915_WRITE(PF_WIN_POS(pipe), 0);
3460 I915_WRITE(PF_WIN_SZ(pipe), 0);
3461 }
3462}
3463
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464static void ironlake_crtc_disable(struct drm_crtc *crtc)
3465{
3466 struct drm_device *dev = crtc->dev;
3467 struct drm_i915_private *dev_priv = dev->dev_private;
3468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003469 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003470 int pipe = intel_crtc->pipe;
3471 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003473
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003474
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003475 if (!intel_crtc->active)
3476 return;
3477
Daniel Vetterea9d7582012-07-10 10:42:52 +02003478 for_each_encoder_on_crtc(dev, crtc, encoder)
3479 encoder->disable(encoder);
3480
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003481 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003482 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003484 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003485 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003487 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003488 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003489 intel_disable_plane(dev_priv, plane, pipe);
3490
Daniel Vetterd925c592013-06-05 13:34:04 +02003491 if (intel_crtc->config.has_pch_encoder)
3492 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3493
Jesse Barnesb24e7172011-01-04 15:09:30 -08003494 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003495
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003496 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003497
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003498 for_each_encoder_on_crtc(dev, crtc, encoder)
3499 if (encoder->post_disable)
3500 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003501
Daniel Vetterd925c592013-06-05 13:34:04 +02003502 if (intel_crtc->config.has_pch_encoder) {
3503 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003504
Daniel Vetterd925c592013-06-05 13:34:04 +02003505 ironlake_disable_pch_transcoder(dev_priv, pipe);
3506 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003507
Daniel Vetterd925c592013-06-05 13:34:04 +02003508 if (HAS_PCH_CPT(dev)) {
3509 /* disable TRANS_DP_CTL */
3510 reg = TRANS_DP_CTL(pipe);
3511 temp = I915_READ(reg);
3512 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3513 TRANS_DP_PORT_SEL_MASK);
3514 temp |= TRANS_DP_PORT_SEL_NONE;
3515 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003516
Daniel Vetterd925c592013-06-05 13:34:04 +02003517 /* disable DPLL_SEL */
3518 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003519 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003520 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003521 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003522
3523 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003524 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003525
3526 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527 }
3528
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003529 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003530 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003531
3532 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003533 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003534 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535}
3536
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003537static void haswell_crtc_disable(struct drm_crtc *crtc)
3538{
3539 struct drm_device *dev = crtc->dev;
3540 struct drm_i915_private *dev_priv = dev->dev_private;
3541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3542 struct intel_encoder *encoder;
3543 int pipe = intel_crtc->pipe;
3544 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003545 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003546
3547 if (!intel_crtc->active)
3548 return;
3549
Jani Nikula8807e552013-08-30 19:40:32 +03003550 for_each_encoder_on_crtc(dev, crtc, encoder) {
3551 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003553 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003554
3555 intel_crtc_wait_for_pending_flips(crtc);
3556 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003557
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003558 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003559 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003560 intel_disable_fbc(dev);
3561
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003562 hsw_disable_ips(intel_crtc);
3563
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003564 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003565 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003566 intel_disable_plane(dev_priv, plane, pipe);
3567
Paulo Zanoni86642812013-04-12 17:57:57 -03003568 if (intel_crtc->config.has_pch_encoder)
3569 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003570 intel_disable_pipe(dev_priv, pipe);
3571
Paulo Zanoniad80a812012-10-24 16:06:19 -02003572 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003573
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003574 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003575
Paulo Zanoni1f544382012-10-24 11:32:00 -02003576 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003577
3578 for_each_encoder_on_crtc(dev, crtc, encoder)
3579 if (encoder->post_disable)
3580 encoder->post_disable(encoder);
3581
Daniel Vetter88adfff2013-03-28 10:42:01 +01003582 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003583 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003584 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003585 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003586 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003587
3588 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003589 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003590
3591 mutex_lock(&dev->struct_mutex);
3592 intel_update_fbc(dev);
3593 mutex_unlock(&dev->struct_mutex);
3594}
3595
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003596static void ironlake_crtc_off(struct drm_crtc *crtc)
3597{
3598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003599 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003600}
3601
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003602static void haswell_crtc_off(struct drm_crtc *crtc)
3603{
3604 intel_ddi_put_crtc_pll(crtc);
3605}
3606
Daniel Vetter02e792f2009-09-15 22:57:34 +02003607static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3608{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003609 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003610 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003611 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003612
Chris Wilson23f09ce2010-08-12 13:53:37 +01003613 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003614 dev_priv->mm.interruptible = false;
3615 (void) intel_overlay_switch_off(intel_crtc->overlay);
3616 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003617 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003618 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003619
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003620 /* Let userspace switch the overlay on again. In most cases userspace
3621 * has to recompute where to put it anyway.
3622 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003623}
3624
Egbert Eich61bc95c2013-03-04 09:24:38 -05003625/**
3626 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3627 * cursor plane briefly if not already running after enabling the display
3628 * plane.
3629 * This workaround avoids occasional blank screens when self refresh is
3630 * enabled.
3631 */
3632static void
3633g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3634{
3635 u32 cntl = I915_READ(CURCNTR(pipe));
3636
3637 if ((cntl & CURSOR_MODE) == 0) {
3638 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3639
3640 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3641 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3642 intel_wait_for_vblank(dev_priv->dev, pipe);
3643 I915_WRITE(CURCNTR(pipe), cntl);
3644 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3645 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3646 }
3647}
3648
Jesse Barnes2dd24552013-04-25 12:55:01 -07003649static void i9xx_pfit_enable(struct intel_crtc *crtc)
3650{
3651 struct drm_device *dev = crtc->base.dev;
3652 struct drm_i915_private *dev_priv = dev->dev_private;
3653 struct intel_crtc_config *pipe_config = &crtc->config;
3654
Daniel Vetter328d8e82013-05-08 10:36:31 +02003655 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003656 return;
3657
Daniel Vetterc0b03412013-05-28 12:05:54 +02003658 /*
3659 * The panel fitter should only be adjusted whilst the pipe is disabled,
3660 * according to register description and PRM.
3661 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003662 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3663 assert_pipe_disabled(dev_priv, crtc->pipe);
3664
Jesse Barnesb074cec2013-04-25 12:55:02 -07003665 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3666 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003667
3668 /* Border color in case we don't scale up to the full screen. Black by
3669 * default, change to something else for debugging. */
3670 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003671}
3672
Jesse Barnes89b667f2013-04-18 14:51:36 -07003673static void valleyview_crtc_enable(struct drm_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->dev;
3676 struct drm_i915_private *dev_priv = dev->dev_private;
3677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3678 struct intel_encoder *encoder;
3679 int pipe = intel_crtc->pipe;
3680 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003681 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003682
3683 WARN_ON(!crtc->enabled);
3684
3685 if (intel_crtc->active)
3686 return;
3687
3688 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003689
Jesse Barnes89b667f2013-04-18 14:51:36 -07003690 for_each_encoder_on_crtc(dev, crtc, encoder)
3691 if (encoder->pre_pll_enable)
3692 encoder->pre_pll_enable(encoder);
3693
Jani Nikula23538ef2013-08-27 15:12:22 +03003694 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3695
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003696 if (!is_dsi)
3697 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003698
3699 for_each_encoder_on_crtc(dev, crtc, encoder)
3700 if (encoder->pre_enable)
3701 encoder->pre_enable(encoder);
3702
Jesse Barnes2dd24552013-04-25 12:55:01 -07003703 i9xx_pfit_enable(intel_crtc);
3704
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003705 intel_crtc_load_lut(crtc);
3706
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003707 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003708 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003709 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003710 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003711 intel_crtc_update_cursor(crtc, true);
3712
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003713 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003717}
3718
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003720{
3721 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003722 struct drm_i915_private *dev_priv = dev->dev_private;
3723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003724 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003725 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003726 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003727
Daniel Vetter08a48462012-07-02 11:43:47 +02003728 WARN_ON(!crtc->enabled);
3729
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003730 if (intel_crtc->active)
3731 return;
3732
3733 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003734
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003735 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003736 if (encoder->pre_enable)
3737 encoder->pre_enable(encoder);
3738
Daniel Vetterf6736a12013-06-05 13:34:30 +02003739 i9xx_enable_pll(intel_crtc);
3740
Jesse Barnes2dd24552013-04-25 12:55:01 -07003741 i9xx_pfit_enable(intel_crtc);
3742
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003743 intel_crtc_load_lut(crtc);
3744
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003745 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003746 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003747 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003748 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003749 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003750 if (IS_G4X(dev))
3751 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003752 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003753
3754 /* Give the overlay scaler a chance to enable if it's on this pipe */
3755 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003756
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003757 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003758
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003759 for_each_encoder_on_crtc(dev, crtc, encoder)
3760 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003761}
3762
Daniel Vetter87476d62013-04-11 16:29:06 +02003763static void i9xx_pfit_disable(struct intel_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003767
3768 if (!crtc->config.gmch_pfit.control)
3769 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003770
3771 assert_pipe_disabled(dev_priv, crtc->pipe);
3772
Daniel Vetter328d8e82013-05-08 10:36:31 +02003773 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3774 I915_READ(PFIT_CONTROL));
3775 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003776}
3777
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778static void i9xx_crtc_disable(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003783 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003784 int pipe = intel_crtc->pipe;
3785 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003786
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003787 if (!intel_crtc->active)
3788 return;
3789
Daniel Vetterea9d7582012-07-10 10:42:52 +02003790 for_each_encoder_on_crtc(dev, crtc, encoder)
3791 encoder->disable(encoder);
3792
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003793 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003794 intel_crtc_wait_for_pending_flips(crtc);
3795 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003796
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003797 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003798 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003799
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003800 intel_crtc_dpms_overlay(intel_crtc, false);
3801 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003802 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003803 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003804
Jesse Barnesb24e7172011-01-04 15:09:30 -08003805 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003806
Daniel Vetter87476d62013-04-11 16:29:06 +02003807 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003808
Jesse Barnes89b667f2013-04-18 14:51:36 -07003809 for_each_encoder_on_crtc(dev, crtc, encoder)
3810 if (encoder->post_disable)
3811 encoder->post_disable(encoder);
3812
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003813 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3814 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003815
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003816 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003817 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003818
3819 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003820}
3821
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003822static void i9xx_crtc_off(struct drm_crtc *crtc)
3823{
3824}
3825
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3827 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003828{
3829 struct drm_device *dev = crtc->dev;
3830 struct drm_i915_master_private *master_priv;
3831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3832 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003833
3834 if (!dev->primary->master)
3835 return;
3836
3837 master_priv = dev->primary->master->driver_priv;
3838 if (!master_priv->sarea_priv)
3839 return;
3840
Jesse Barnes79e53942008-11-07 14:24:08 -08003841 switch (pipe) {
3842 case 0:
3843 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3844 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3845 break;
3846 case 1:
3847 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3848 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3849 break;
3850 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003851 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003852 break;
3853 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003854}
3855
Daniel Vetter976f8a22012-07-08 22:34:21 +02003856/**
3857 * Sets the power management mode of the pipe and plane.
3858 */
3859void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003860{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003861 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003863 struct intel_encoder *intel_encoder;
3864 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003865
Daniel Vetter976f8a22012-07-08 22:34:21 +02003866 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3867 enable |= intel_encoder->connectors_active;
3868
3869 if (enable)
3870 dev_priv->display.crtc_enable(crtc);
3871 else
3872 dev_priv->display.crtc_disable(crtc);
3873
3874 intel_crtc_update_sarea(crtc, enable);
3875}
3876
Daniel Vetter976f8a22012-07-08 22:34:21 +02003877static void intel_crtc_disable(struct drm_crtc *crtc)
3878{
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_connector *connector;
3881 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003883
3884 /* crtc should still be enabled when we disable it. */
3885 WARN_ON(!crtc->enabled);
3886
3887 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003888 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003889 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003890 dev_priv->display.off(crtc);
3891
Chris Wilson931872f2012-01-16 23:01:13 +00003892 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03003893 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00003894 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003895
3896 if (crtc->fb) {
3897 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003898 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003899 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003900 crtc->fb = NULL;
3901 }
3902
3903 /* Update computed state. */
3904 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3905 if (!connector->encoder || !connector->encoder->crtc)
3906 continue;
3907
3908 if (connector->encoder->crtc != crtc)
3909 continue;
3910
3911 connector->dpms = DRM_MODE_DPMS_OFF;
3912 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003913 }
3914}
3915
Chris Wilsonea5b2132010-08-04 13:50:23 +01003916void intel_encoder_destroy(struct drm_encoder *encoder)
3917{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003918 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003919
Chris Wilsonea5b2132010-08-04 13:50:23 +01003920 drm_encoder_cleanup(encoder);
3921 kfree(intel_encoder);
3922}
3923
Damien Lespiau92373292013-08-08 22:28:57 +01003924/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003925 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3926 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003927static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003928{
3929 if (mode == DRM_MODE_DPMS_ON) {
3930 encoder->connectors_active = true;
3931
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003932 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003933 } else {
3934 encoder->connectors_active = false;
3935
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003936 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003937 }
3938}
3939
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003940/* Cross check the actual hw state with our own modeset state tracking (and it's
3941 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003942static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003943{
3944 if (connector->get_hw_state(connector)) {
3945 struct intel_encoder *encoder = connector->encoder;
3946 struct drm_crtc *crtc;
3947 bool encoder_enabled;
3948 enum pipe pipe;
3949
3950 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3951 connector->base.base.id,
3952 drm_get_connector_name(&connector->base));
3953
3954 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3955 "wrong connector dpms state\n");
3956 WARN(connector->base.encoder != &encoder->base,
3957 "active connector not linked to encoder\n");
3958 WARN(!encoder->connectors_active,
3959 "encoder->connectors_active not set\n");
3960
3961 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3962 WARN(!encoder_enabled, "encoder not enabled\n");
3963 if (WARN_ON(!encoder->base.crtc))
3964 return;
3965
3966 crtc = encoder->base.crtc;
3967
3968 WARN(!crtc->enabled, "crtc not enabled\n");
3969 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3970 WARN(pipe != to_intel_crtc(crtc)->pipe,
3971 "encoder active on the wrong pipe\n");
3972 }
3973}
3974
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003975/* Even simpler default implementation, if there's really no special case to
3976 * consider. */
3977void intel_connector_dpms(struct drm_connector *connector, int mode)
3978{
3979 struct intel_encoder *encoder = intel_attached_encoder(connector);
3980
3981 /* All the simple cases only support two dpms states. */
3982 if (mode != DRM_MODE_DPMS_ON)
3983 mode = DRM_MODE_DPMS_OFF;
3984
3985 if (mode == connector->dpms)
3986 return;
3987
3988 connector->dpms = mode;
3989
3990 /* Only need to change hw state when actually enabled */
3991 if (encoder->base.crtc)
3992 intel_encoder_dpms(encoder, mode);
3993 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003994 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003995
Daniel Vetterb9805142012-08-31 17:37:33 +02003996 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003997}
3998
Daniel Vetterf0947c32012-07-02 13:10:34 +02003999/* Simple connector->get_hw_state implementation for encoders that support only
4000 * one connector and no cloning and hence the encoder state determines the state
4001 * of the connector. */
4002bool intel_connector_get_hw_state(struct intel_connector *connector)
4003{
Daniel Vetter24929352012-07-02 20:28:59 +02004004 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004005 struct intel_encoder *encoder = connector->encoder;
4006
4007 return encoder->get_hw_state(encoder, &pipe);
4008}
4009
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004010static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4011 struct intel_crtc_config *pipe_config)
4012{
4013 struct drm_i915_private *dev_priv = dev->dev_private;
4014 struct intel_crtc *pipe_B_crtc =
4015 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4016
4017 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4018 pipe_name(pipe), pipe_config->fdi_lanes);
4019 if (pipe_config->fdi_lanes > 4) {
4020 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4021 pipe_name(pipe), pipe_config->fdi_lanes);
4022 return false;
4023 }
4024
4025 if (IS_HASWELL(dev)) {
4026 if (pipe_config->fdi_lanes > 2) {
4027 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4028 pipe_config->fdi_lanes);
4029 return false;
4030 } else {
4031 return true;
4032 }
4033 }
4034
4035 if (INTEL_INFO(dev)->num_pipes == 2)
4036 return true;
4037
4038 /* Ivybridge 3 pipe is really complicated */
4039 switch (pipe) {
4040 case PIPE_A:
4041 return true;
4042 case PIPE_B:
4043 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4044 pipe_config->fdi_lanes > 2) {
4045 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4046 pipe_name(pipe), pipe_config->fdi_lanes);
4047 return false;
4048 }
4049 return true;
4050 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004051 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004052 pipe_B_crtc->config.fdi_lanes <= 2) {
4053 if (pipe_config->fdi_lanes > 2) {
4054 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4055 pipe_name(pipe), pipe_config->fdi_lanes);
4056 return false;
4057 }
4058 } else {
4059 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4060 return false;
4061 }
4062 return true;
4063 default:
4064 BUG();
4065 }
4066}
4067
Daniel Vettere29c22c2013-02-21 00:00:16 +01004068#define RETRY 1
4069static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4070 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004071{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004072 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004073 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004074 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004075 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004076
Daniel Vettere29c22c2013-02-21 00:00:16 +01004077retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004078 /* FDI is a binary signal running at ~2.7GHz, encoding
4079 * each output octet as 10 bits. The actual frequency
4080 * is stored as a divider into a 100MHz clock, and the
4081 * mode pixel clock is stored in units of 1KHz.
4082 * Hence the bw of each lane in terms of the mode signal
4083 * is:
4084 */
4085 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4086
Daniel Vetterff9a6752013-06-01 17:16:21 +02004087 fdi_dotclock = adjusted_mode->clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004088
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004089 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004090 pipe_config->pipe_bpp);
4091
4092 pipe_config->fdi_lanes = lane;
4093
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004094 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004095 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004096
Daniel Vettere29c22c2013-02-21 00:00:16 +01004097 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4098 intel_crtc->pipe, pipe_config);
4099 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4100 pipe_config->pipe_bpp -= 2*3;
4101 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4102 pipe_config->pipe_bpp);
4103 needs_recompute = true;
4104 pipe_config->bw_constrained = true;
4105
4106 goto retry;
4107 }
4108
4109 if (needs_recompute)
4110 return RETRY;
4111
4112 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004113}
4114
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004115static void hsw_compute_ips_config(struct intel_crtc *crtc,
4116 struct intel_crtc_config *pipe_config)
4117{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004118 pipe_config->ips_enabled = i915_enable_ips &&
4119 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004120 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004121}
4122
Daniel Vettera43f6e02013-06-07 23:10:32 +02004123static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004124 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004126 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004127 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004128
Damien Lespiau8693a822013-05-03 18:48:11 +01004129 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4130 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004131 */
4132 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4133 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004134 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004135
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004136 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004137 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004138 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004139 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4140 * for lvds. */
4141 pipe_config->pipe_bpp = 8*3;
4142 }
4143
Damien Lespiauf5adf942013-06-24 18:29:34 +01004144 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004145 hsw_compute_ips_config(crtc, pipe_config);
4146
4147 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4148 * clock survives for now. */
4149 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4150 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004151
Daniel Vetter877d48d2013-04-19 11:24:43 +02004152 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004153 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004154
Daniel Vettere29c22c2013-02-21 00:00:16 +01004155 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004156}
4157
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004158static int valleyview_get_display_clock_speed(struct drm_device *dev)
4159{
4160 return 400000; /* FIXME */
4161}
4162
Jesse Barnese70236a2009-09-21 10:42:27 -07004163static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004164{
Jesse Barnese70236a2009-09-21 10:42:27 -07004165 return 400000;
4166}
Jesse Barnes79e53942008-11-07 14:24:08 -08004167
Jesse Barnese70236a2009-09-21 10:42:27 -07004168static int i915_get_display_clock_speed(struct drm_device *dev)
4169{
4170 return 333000;
4171}
Jesse Barnes79e53942008-11-07 14:24:08 -08004172
Jesse Barnese70236a2009-09-21 10:42:27 -07004173static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4174{
4175 return 200000;
4176}
Jesse Barnes79e53942008-11-07 14:24:08 -08004177
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004178static int pnv_get_display_clock_speed(struct drm_device *dev)
4179{
4180 u16 gcfgc = 0;
4181
4182 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4183
4184 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4185 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4186 return 267000;
4187 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4188 return 333000;
4189 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4190 return 444000;
4191 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4192 return 200000;
4193 default:
4194 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4195 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4196 return 133000;
4197 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4198 return 167000;
4199 }
4200}
4201
Jesse Barnese70236a2009-09-21 10:42:27 -07004202static int i915gm_get_display_clock_speed(struct drm_device *dev)
4203{
4204 u16 gcfgc = 0;
4205
4206 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4207
4208 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004209 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004210 else {
4211 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4212 case GC_DISPLAY_CLOCK_333_MHZ:
4213 return 333000;
4214 default:
4215 case GC_DISPLAY_CLOCK_190_200_MHZ:
4216 return 190000;
4217 }
4218 }
4219}
Jesse Barnes79e53942008-11-07 14:24:08 -08004220
Jesse Barnese70236a2009-09-21 10:42:27 -07004221static int i865_get_display_clock_speed(struct drm_device *dev)
4222{
4223 return 266000;
4224}
4225
4226static int i855_get_display_clock_speed(struct drm_device *dev)
4227{
4228 u16 hpllcc = 0;
4229 /* Assume that the hardware is in the high speed state. This
4230 * should be the default.
4231 */
4232 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4233 case GC_CLOCK_133_200:
4234 case GC_CLOCK_100_200:
4235 return 200000;
4236 case GC_CLOCK_166_250:
4237 return 250000;
4238 case GC_CLOCK_100_133:
4239 return 133000;
4240 }
4241
4242 /* Shouldn't happen */
4243 return 0;
4244}
4245
4246static int i830_get_display_clock_speed(struct drm_device *dev)
4247{
4248 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004249}
4250
Zhenyu Wang2c072452009-06-05 15:38:42 +08004251static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004252intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004253{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004254 while (*num > DATA_LINK_M_N_MASK ||
4255 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004256 *num >>= 1;
4257 *den >>= 1;
4258 }
4259}
4260
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004261static void compute_m_n(unsigned int m, unsigned int n,
4262 uint32_t *ret_m, uint32_t *ret_n)
4263{
4264 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4265 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4266 intel_reduce_m_n_ratio(ret_m, ret_n);
4267}
4268
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004269void
4270intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4271 int pixel_clock, int link_clock,
4272 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004273{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004274 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004275
4276 compute_m_n(bits_per_pixel * pixel_clock,
4277 link_clock * nlanes * 8,
4278 &m_n->gmch_m, &m_n->gmch_n);
4279
4280 compute_m_n(pixel_clock, link_clock,
4281 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004282}
4283
Chris Wilsona7615032011-01-12 17:04:08 +00004284static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4285{
Keith Packard72bbe582011-09-26 16:09:45 -07004286 if (i915_panel_use_ssc >= 0)
4287 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004288 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004289 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004290}
4291
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004292static int vlv_get_refclk(struct drm_crtc *crtc)
4293{
4294 struct drm_device *dev = crtc->dev;
4295 struct drm_i915_private *dev_priv = dev->dev_private;
4296 int refclk = 27000; /* for DP & HDMI */
4297
4298 return 100000; /* only one validated so far */
4299
4300 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4301 refclk = 96000;
4302 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4303 if (intel_panel_use_ssc(dev_priv))
4304 refclk = 100000;
4305 else
4306 refclk = 96000;
4307 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4308 refclk = 100000;
4309 }
4310
4311 return refclk;
4312}
4313
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004314static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4315{
4316 struct drm_device *dev = crtc->dev;
4317 struct drm_i915_private *dev_priv = dev->dev_private;
4318 int refclk;
4319
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004320 if (IS_VALLEYVIEW(dev)) {
4321 refclk = vlv_get_refclk(crtc);
4322 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004323 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004324 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004325 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4326 refclk / 1000);
4327 } else if (!IS_GEN2(dev)) {
4328 refclk = 96000;
4329 } else {
4330 refclk = 48000;
4331 }
4332
4333 return refclk;
4334}
4335
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004336static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004337{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004338 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004339}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004340
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004341static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4342{
4343 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004344}
4345
Daniel Vetterf47709a2013-03-28 10:42:02 +01004346static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004347 intel_clock_t *reduced_clock)
4348{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004349 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004350 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004351 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004352 u32 fp, fp2 = 0;
4353
4354 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004355 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004356 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004357 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004358 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004359 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004360 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004361 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004362 }
4363
4364 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004365 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004366
Daniel Vetterf47709a2013-03-28 10:42:02 +01004367 crtc->lowfreq_avail = false;
4368 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004369 reduced_clock && i915_powersave) {
4370 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004371 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004372 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004373 } else {
4374 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004375 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004376 }
4377}
4378
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004379static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4380 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381{
4382 u32 reg_val;
4383
4384 /*
4385 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4386 * and set it to a reasonable value instead.
4387 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004388 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389 reg_val &= 0xffffff00;
4390 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004391 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004392
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004393 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004394 reg_val &= 0x8cffffff;
4395 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004396 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004397
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004398 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004399 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004400 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004401
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004402 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004403 reg_val &= 0x00ffffff;
4404 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004405 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406}
4407
Daniel Vetterb5518422013-05-03 11:49:48 +02004408static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4409 struct intel_link_m_n *m_n)
4410{
4411 struct drm_device *dev = crtc->base.dev;
4412 struct drm_i915_private *dev_priv = dev->dev_private;
4413 int pipe = crtc->pipe;
4414
Daniel Vettere3b95f12013-05-03 11:49:49 +02004415 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4416 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4417 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4418 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004419}
4420
4421static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4422 struct intel_link_m_n *m_n)
4423{
4424 struct drm_device *dev = crtc->base.dev;
4425 struct drm_i915_private *dev_priv = dev->dev_private;
4426 int pipe = crtc->pipe;
4427 enum transcoder transcoder = crtc->config.cpu_transcoder;
4428
4429 if (INTEL_INFO(dev)->gen >= 5) {
4430 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4431 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4432 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4433 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4434 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004435 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4436 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4437 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4438 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004439 }
4440}
4441
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004442static void intel_dp_set_m_n(struct intel_crtc *crtc)
4443{
4444 if (crtc->config.has_pch_encoder)
4445 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4446 else
4447 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4448}
4449
Daniel Vetterf47709a2013-03-28 10:42:02 +01004450static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004451{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004452 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004454 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004456 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004457 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004458
Daniel Vetter09153002012-12-12 14:06:44 +01004459 mutex_lock(&dev_priv->dpio_lock);
4460
Daniel Vetterf47709a2013-03-28 10:42:02 +01004461 bestn = crtc->config.dpll.n;
4462 bestm1 = crtc->config.dpll.m1;
4463 bestm2 = crtc->config.dpll.m2;
4464 bestp1 = crtc->config.dpll.p1;
4465 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004466
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467 /* See eDP HDMI DPIO driver vbios notes doc */
4468
4469 /* PLL B needs special handling */
4470 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004471 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472
4473 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004474 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004475
4476 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004477 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004478 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004479 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004480
4481 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004482 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483
4484 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004485 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4486 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4487 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004488 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004489
4490 /*
4491 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4492 * but we don't support that).
4493 * Note: don't use the DAC post divider as it seems unstable.
4494 */
4495 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004496 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004498 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004499 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004500
Jesse Barnes89b667f2013-04-18 14:51:36 -07004501 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004502 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004503 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004504 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004505 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03004506 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004507 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004508 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004509 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004510
Jesse Barnes89b667f2013-04-18 14:51:36 -07004511 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4512 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4513 /* Use SSC source */
4514 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004515 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004516 0x0df40000);
4517 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004518 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004519 0x0df70000);
4520 } else { /* HDMI or VGA */
4521 /* Use bend source */
4522 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004523 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004524 0x0df70000);
4525 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004526 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004527 0x0df40000);
4528 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004529
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004530 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004531 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4532 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4533 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4534 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004535 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004536
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004537 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004538
Jesse Barnes89b667f2013-04-18 14:51:36 -07004539 /* Enable DPIO clock input */
4540 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4541 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4542 if (pipe)
4543 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004544
4545 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004546 crtc->config.dpll_hw_state.dpll = dpll;
4547
Daniel Vetteref1b4602013-06-01 17:17:04 +02004548 dpll_md = (crtc->config.pixel_multiplier - 1)
4549 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004550 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4551
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 if (crtc->config.has_dp_encoder)
4553 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304554
Daniel Vetter09153002012-12-12 14:06:44 +01004555 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004556}
4557
Daniel Vetterf47709a2013-03-28 10:42:02 +01004558static void i9xx_update_pll(struct intel_crtc *crtc,
4559 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004560 int num_connectors)
4561{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004562 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564 u32 dpll;
4565 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004567
Daniel Vetterf47709a2013-03-28 10:42:02 +01004568 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304569
Daniel Vetterf47709a2013-03-28 10:42:02 +01004570 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4571 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004572
4573 dpll = DPLL_VGA_MODE_DIS;
4574
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004576 dpll |= DPLLB_MODE_LVDS;
4577 else
4578 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004579
Daniel Vetteref1b4602013-06-01 17:17:04 +02004580 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004581 dpll |= (crtc->config.pixel_multiplier - 1)
4582 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004584
4585 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004586 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004587
Daniel Vetterf47709a2013-03-28 10:42:02 +01004588 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004589 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590
4591 /* compute bitmask from p1 value */
4592 if (IS_PINEVIEW(dev))
4593 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4594 else {
4595 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4596 if (IS_G4X(dev) && reduced_clock)
4597 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4598 }
4599 switch (clock->p2) {
4600 case 5:
4601 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4602 break;
4603 case 7:
4604 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4605 break;
4606 case 10:
4607 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4608 break;
4609 case 14:
4610 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4611 break;
4612 }
4613 if (INTEL_INFO(dev)->gen >= 4)
4614 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4615
Daniel Vetter09ede542013-04-30 14:01:45 +02004616 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004617 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004618 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4620 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4621 else
4622 dpll |= PLL_REF_INPUT_DREFCLK;
4623
4624 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004625 crtc->config.dpll_hw_state.dpll = dpll;
4626
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004628 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4629 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004630 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004631 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004632
4633 if (crtc->config.has_dp_encoder)
4634 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635}
4636
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004638 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004639 int num_connectors)
4640{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004642 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004644 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004645
Daniel Vetterf47709a2013-03-28 10:42:02 +01004646 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304647
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004648 dpll = DPLL_VGA_MODE_DIS;
4649
Daniel Vetterf47709a2013-03-28 10:42:02 +01004650 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4652 } else {
4653 if (clock->p1 == 2)
4654 dpll |= PLL_P1_DIVIDE_BY_TWO;
4655 else
4656 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4657 if (clock->p2 == 4)
4658 dpll |= PLL_P2_DIVIDE_BY_4;
4659 }
4660
Daniel Vetter4a33e482013-07-06 12:52:05 +02004661 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4662 dpll |= DPLL_DVO_2X_MODE;
4663
Daniel Vetterf47709a2013-03-28 10:42:02 +01004664 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4666 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4667 else
4668 dpll |= PLL_REF_INPUT_DREFCLK;
4669
4670 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004671 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004672}
4673
Daniel Vetter8a654f32013-06-01 17:16:22 +02004674static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004675{
4676 struct drm_device *dev = intel_crtc->base.dev;
4677 struct drm_i915_private *dev_priv = dev->dev_private;
4678 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004679 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004680 struct drm_display_mode *adjusted_mode =
4681 &intel_crtc->config.adjusted_mode;
4682 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004683 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4684
4685 /* We need to be careful not to changed the adjusted mode, for otherwise
4686 * the hw state checker will get angry at the mismatch. */
4687 crtc_vtotal = adjusted_mode->crtc_vtotal;
4688 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689
4690 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4691 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004692 crtc_vtotal -= 1;
4693 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 vsyncshift = adjusted_mode->crtc_hsync_start
4695 - adjusted_mode->crtc_htotal / 2;
4696 } else {
4697 vsyncshift = 0;
4698 }
4699
4700 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004701 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004702
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_hdisplay - 1) |
4705 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004706 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004707 (adjusted_mode->crtc_hblank_start - 1) |
4708 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004709 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004710 (adjusted_mode->crtc_hsync_start - 1) |
4711 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4712
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004713 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004714 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004715 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004716 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004718 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004719 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004720 (adjusted_mode->crtc_vsync_start - 1) |
4721 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4722
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004723 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4724 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4725 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4726 * bits. */
4727 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4728 (pipe == PIPE_B || pipe == PIPE_C))
4729 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4730
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004731 /* pipesrc controls the size that is scaled from, which should
4732 * always be the user's requested size.
4733 */
4734 I915_WRITE(PIPESRC(pipe),
4735 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4736}
4737
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004738static void intel_get_pipe_timings(struct intel_crtc *crtc,
4739 struct intel_crtc_config *pipe_config)
4740{
4741 struct drm_device *dev = crtc->base.dev;
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4744 uint32_t tmp;
4745
4746 tmp = I915_READ(HTOTAL(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4749 tmp = I915_READ(HBLANK(cpu_transcoder));
4750 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4751 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4752 tmp = I915_READ(HSYNC(cpu_transcoder));
4753 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4754 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4755
4756 tmp = I915_READ(VTOTAL(cpu_transcoder));
4757 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4758 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4759 tmp = I915_READ(VBLANK(cpu_transcoder));
4760 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4761 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4762 tmp = I915_READ(VSYNC(cpu_transcoder));
4763 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4764 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4765
4766 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4767 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4768 pipe_config->adjusted_mode.crtc_vtotal += 1;
4769 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4770 }
4771
4772 tmp = I915_READ(PIPESRC(crtc->pipe));
4773 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4774 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4775}
4776
Jesse Barnesbabea612013-06-26 18:57:38 +03004777static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4778 struct intel_crtc_config *pipe_config)
4779{
4780 struct drm_crtc *crtc = &intel_crtc->base;
4781
4782 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4783 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4784 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4785 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4786
4787 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4788 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4789 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4790 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4791
4792 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4793
4794 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4795 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4796}
4797
Daniel Vetter84b046f2013-02-19 18:48:54 +01004798static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4799{
4800 struct drm_device *dev = intel_crtc->base.dev;
4801 struct drm_i915_private *dev_priv = dev->dev_private;
4802 uint32_t pipeconf;
4803
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004804 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004805
4806 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4807 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4808 * core speed.
4809 *
4810 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4811 * pipe == 0 check?
4812 */
Ville Syrjäläa2b076b2013-09-04 18:25:18 +03004813 if (intel_crtc->config.adjusted_mode.clock >
Daniel Vetter84b046f2013-02-19 18:48:54 +01004814 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4815 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004816 }
4817
Daniel Vetterff9ce462013-04-24 14:57:17 +02004818 /* only g4x and later have fancy bpc/dither controls */
4819 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004820 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4821 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4822 pipeconf |= PIPECONF_DITHER_EN |
4823 PIPECONF_DITHER_TYPE_SP;
4824
4825 switch (intel_crtc->config.pipe_bpp) {
4826 case 18:
4827 pipeconf |= PIPECONF_6BPC;
4828 break;
4829 case 24:
4830 pipeconf |= PIPECONF_8BPC;
4831 break;
4832 case 30:
4833 pipeconf |= PIPECONF_10BPC;
4834 break;
4835 default:
4836 /* Case prevented by intel_choose_pipe_bpp_dither. */
4837 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004838 }
4839 }
4840
4841 if (HAS_PIPE_CXSR(dev)) {
4842 if (intel_crtc->lowfreq_avail) {
4843 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4844 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4845 } else {
4846 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004847 }
4848 }
4849
Daniel Vetter84b046f2013-02-19 18:48:54 +01004850 if (!IS_GEN2(dev) &&
4851 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4852 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4853 else
4854 pipeconf |= PIPECONF_PROGRESSIVE;
4855
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004856 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4857 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004858
Daniel Vetter84b046f2013-02-19 18:48:54 +01004859 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4860 POSTING_READ(PIPECONF(intel_crtc->pipe));
4861}
4862
Eric Anholtf564048e2011-03-30 13:01:02 -07004863static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004864 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004865 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004866{
4867 struct drm_device *dev = crtc->dev;
4868 struct drm_i915_private *dev_priv = dev->dev_private;
4869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004870 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004872 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004873 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004874 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004875 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004876 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004877 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004878 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004879 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004880 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004882 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004883 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004884 case INTEL_OUTPUT_LVDS:
4885 is_lvds = true;
4886 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004887 case INTEL_OUTPUT_DSI:
4888 is_dsi = true;
4889 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004890 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004891
Eric Anholtc751ce42010-03-25 11:48:48 -07004892 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004893 }
4894
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004895 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004896
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004897 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004898 /*
4899 * Returns a set of divisors for the desired target clock with
4900 * the given refclk, or FALSE. The returned values represent
4901 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4902 * 2) / p1 / p2.
4903 */
4904 limit = intel_limit(crtc, refclk);
4905 ok = dev_priv->display.find_dpll(limit, crtc,
4906 intel_crtc->config.port_clock,
4907 refclk, NULL, &clock);
4908 if (!ok && !intel_crtc->config.clock_set) {
4909 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4910 return -EINVAL;
4911 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004912 }
4913
4914 /* Ensure that the cursor is valid for the new mode before changing... */
4915 intel_crtc_update_cursor(crtc, true);
4916
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004917 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004918 /*
4919 * Ensure we match the reduced clock's P to the target clock.
4920 * If the clocks don't match, we can't switch the display clock
4921 * by using the FP0/FP1. In such case we will disable the LVDS
4922 * downclock feature.
4923 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004924 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004925 has_reduced_clock =
4926 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004927 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004928 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004929 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004930 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004931 /* Compat-code for transition, will disappear. */
4932 if (!intel_crtc->config.clock_set) {
4933 intel_crtc->config.dpll.n = clock.n;
4934 intel_crtc->config.dpll.m1 = clock.m1;
4935 intel_crtc->config.dpll.m2 = clock.m2;
4936 intel_crtc->config.dpll.p1 = clock.p1;
4937 intel_crtc->config.dpll.p2 = clock.p2;
4938 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004940 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004941 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304942 has_reduced_clock ? &reduced_clock : NULL,
4943 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004944 } else if (IS_VALLEYVIEW(dev)) {
4945 if (!is_dsi)
4946 vlv_update_pll(intel_crtc);
4947 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004948 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004949 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004950 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004951 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004952
Eric Anholtf564048e2011-03-30 13:01:02 -07004953 /* Set up the display plane register */
4954 dspcntr = DISPPLANE_GAMMA_ENABLE;
4955
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004956 if (!IS_VALLEYVIEW(dev)) {
4957 if (pipe == 0)
4958 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4959 else
4960 dspcntr |= DISPPLANE_SEL_PIPE_B;
4961 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004962
Daniel Vetter8a654f32013-06-01 17:16:22 +02004963 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004964
4965 /* pipesrc and dspsize control the size that is scaled from,
4966 * which should always be the user's requested size.
4967 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004968 I915_WRITE(DSPSIZE(plane),
4969 ((mode->vdisplay - 1) << 16) |
4970 (mode->hdisplay - 1));
4971 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004972
Daniel Vetter84b046f2013-02-19 18:48:54 +01004973 i9xx_set_pipeconf(intel_crtc);
4974
Eric Anholtf564048e2011-03-30 13:01:02 -07004975 I915_WRITE(DSPCNTR(plane), dspcntr);
4976 POSTING_READ(DSPCNTR(plane));
4977
Daniel Vetter94352cf2012-07-05 22:51:56 +02004978 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004979
Eric Anholtf564048e2011-03-30 13:01:02 -07004980 return ret;
4981}
4982
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004983static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4984 struct intel_crtc_config *pipe_config)
4985{
4986 struct drm_device *dev = crtc->base.dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 uint32_t tmp;
4989
4990 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004991 if (!(tmp & PFIT_ENABLE))
4992 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004993
Daniel Vetter06922822013-07-11 13:35:40 +02004994 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004995 if (INTEL_INFO(dev)->gen < 4) {
4996 if (crtc->pipe != PIPE_B)
4997 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004998 } else {
4999 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5000 return;
5001 }
5002
Daniel Vetter06922822013-07-11 13:35:40 +02005003 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005004 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5005 if (INTEL_INFO(dev)->gen < 5)
5006 pipe_config->gmch_pfit.lvds_border_bits =
5007 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5008}
5009
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005010static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5011 struct intel_crtc_config *pipe_config)
5012{
5013 struct drm_device *dev = crtc->base.dev;
5014 struct drm_i915_private *dev_priv = dev->dev_private;
5015 uint32_t tmp;
5016
Daniel Vettere143a212013-07-04 12:01:15 +02005017 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005018 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005019
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005020 tmp = I915_READ(PIPECONF(crtc->pipe));
5021 if (!(tmp & PIPECONF_ENABLE))
5022 return false;
5023
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005024 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5025 switch (tmp & PIPECONF_BPC_MASK) {
5026 case PIPECONF_6BPC:
5027 pipe_config->pipe_bpp = 18;
5028 break;
5029 case PIPECONF_8BPC:
5030 pipe_config->pipe_bpp = 24;
5031 break;
5032 case PIPECONF_10BPC:
5033 pipe_config->pipe_bpp = 30;
5034 break;
5035 default:
5036 break;
5037 }
5038 }
5039
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005040 intel_get_pipe_timings(crtc, pipe_config);
5041
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005042 i9xx_get_pfit_config(crtc, pipe_config);
5043
Daniel Vetter6c49f242013-06-06 12:45:25 +02005044 if (INTEL_INFO(dev)->gen >= 4) {
5045 tmp = I915_READ(DPLL_MD(crtc->pipe));
5046 pipe_config->pixel_multiplier =
5047 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5048 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005049 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005050 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5051 tmp = I915_READ(DPLL(crtc->pipe));
5052 pipe_config->pixel_multiplier =
5053 ((tmp & SDVO_MULTIPLIER_MASK)
5054 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5055 } else {
5056 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5057 * port and will be fixed up in the encoder->get_config
5058 * function. */
5059 pipe_config->pixel_multiplier = 1;
5060 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005061 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5062 if (!IS_VALLEYVIEW(dev)) {
5063 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5064 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005065 } else {
5066 /* Mask out read-only status bits. */
5067 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5068 DPLL_PORTC_READY_MASK |
5069 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005070 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005071
Ville Syrjälä18442d02013-09-13 16:00:08 +03005072 i9xx_crtc_clock_get(crtc, pipe_config);
5073
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005074 return true;
5075}
5076
Paulo Zanonidde86e22012-12-01 12:04:25 -02005077static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005078{
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005081 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005083 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005084 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005085 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005086 bool has_ck505 = false;
5087 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005088
5089 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005090 list_for_each_entry(encoder, &mode_config->encoder_list,
5091 base.head) {
5092 switch (encoder->type) {
5093 case INTEL_OUTPUT_LVDS:
5094 has_panel = true;
5095 has_lvds = true;
5096 break;
5097 case INTEL_OUTPUT_EDP:
5098 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005099 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005100 has_cpu_edp = true;
5101 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005102 }
5103 }
5104
Keith Packard99eb6a02011-09-26 14:29:12 -07005105 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005106 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005107 can_ssc = has_ck505;
5108 } else {
5109 has_ck505 = false;
5110 can_ssc = true;
5111 }
5112
Imre Deak2de69052013-05-08 13:14:04 +03005113 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5114 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005115
5116 /* Ironlake: try to setup display ref clock before DPLL
5117 * enabling. This is only under driver's control after
5118 * PCH B stepping, previous chipset stepping should be
5119 * ignoring this setting.
5120 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005121 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005122
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005123 /* As we must carefully and slowly disable/enable each source in turn,
5124 * compute the final state we want first and check if we need to
5125 * make any changes at all.
5126 */
5127 final = val;
5128 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005129 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005130 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005131 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005132 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5133
5134 final &= ~DREF_SSC_SOURCE_MASK;
5135 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5136 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005137
Keith Packard199e5d72011-09-22 12:01:57 -07005138 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005139 final |= DREF_SSC_SOURCE_ENABLE;
5140
5141 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5142 final |= DREF_SSC1_ENABLE;
5143
5144 if (has_cpu_edp) {
5145 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5146 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5147 else
5148 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5149 } else
5150 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5151 } else {
5152 final |= DREF_SSC_SOURCE_DISABLE;
5153 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5154 }
5155
5156 if (final == val)
5157 return;
5158
5159 /* Always enable nonspread source */
5160 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5161
5162 if (has_ck505)
5163 val |= DREF_NONSPREAD_CK505_ENABLE;
5164 else
5165 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5166
5167 if (has_panel) {
5168 val &= ~DREF_SSC_SOURCE_MASK;
5169 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005170
Keith Packard199e5d72011-09-22 12:01:57 -07005171 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005172 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005173 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005174 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005175 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005176 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005177
5178 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005179 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005180 POSTING_READ(PCH_DREF_CONTROL);
5181 udelay(200);
5182
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005183 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005184
5185 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005186 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005187 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005188 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005189 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005190 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005191 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005192 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005193 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005194 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005195
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005196 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005197 POSTING_READ(PCH_DREF_CONTROL);
5198 udelay(200);
5199 } else {
5200 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5201
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005202 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005203
5204 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005205 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005206
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005207 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005208 POSTING_READ(PCH_DREF_CONTROL);
5209 udelay(200);
5210
5211 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005212 val &= ~DREF_SSC_SOURCE_MASK;
5213 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005214
5215 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005216 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005217
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005218 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005219 POSTING_READ(PCH_DREF_CONTROL);
5220 udelay(200);
5221 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005222
5223 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005224}
5225
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005226static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005227{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005228 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005229
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005230 tmp = I915_READ(SOUTH_CHICKEN2);
5231 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5232 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005233
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005234 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5235 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5236 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005237
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005238 tmp = I915_READ(SOUTH_CHICKEN2);
5239 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5240 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005241
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005242 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5243 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5244 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005245}
5246
5247/* WaMPhyProgramming:hsw */
5248static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5249{
5250 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005251
5252 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5253 tmp &= ~(0xFF << 24);
5254 tmp |= (0x12 << 24);
5255 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5256
Paulo Zanonidde86e22012-12-01 12:04:25 -02005257 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5258 tmp |= (1 << 11);
5259 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5262 tmp |= (1 << 11);
5263 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5264
Paulo Zanonidde86e22012-12-01 12:04:25 -02005265 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5266 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5267 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5268
5269 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5270 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5271 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5272
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005273 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5274 tmp &= ~(7 << 13);
5275 tmp |= (5 << 13);
5276 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005277
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005278 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5279 tmp &= ~(7 << 13);
5280 tmp |= (5 << 13);
5281 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005282
5283 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5284 tmp &= ~0xFF;
5285 tmp |= 0x1C;
5286 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5287
5288 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5289 tmp &= ~0xFF;
5290 tmp |= 0x1C;
5291 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5292
5293 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5294 tmp &= ~(0xFF << 16);
5295 tmp |= (0x1C << 16);
5296 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5297
5298 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5299 tmp &= ~(0xFF << 16);
5300 tmp |= (0x1C << 16);
5301 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5302
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005303 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5304 tmp |= (1 << 27);
5305 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005306
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005307 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5308 tmp |= (1 << 27);
5309 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005310
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005311 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5312 tmp &= ~(0xF << 28);
5313 tmp |= (4 << 28);
5314 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005315
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005316 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5317 tmp &= ~(0xF << 28);
5318 tmp |= (4 << 28);
5319 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005320}
5321
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005322/* Implements 3 different sequences from BSpec chapter "Display iCLK
5323 * Programming" based on the parameters passed:
5324 * - Sequence to enable CLKOUT_DP
5325 * - Sequence to enable CLKOUT_DP without spread
5326 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5327 */
5328static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5329 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005330{
5331 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005332 uint32_t reg, tmp;
5333
5334 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5335 with_spread = true;
5336 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5337 with_fdi, "LP PCH doesn't have FDI\n"))
5338 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005339
5340 mutex_lock(&dev_priv->dpio_lock);
5341
5342 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5343 tmp &= ~SBI_SSCCTL_DISABLE;
5344 tmp |= SBI_SSCCTL_PATHALT;
5345 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5346
5347 udelay(24);
5348
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005349 if (with_spread) {
5350 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5351 tmp &= ~SBI_SSCCTL_PATHALT;
5352 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005353
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005354 if (with_fdi) {
5355 lpt_reset_fdi_mphy(dev_priv);
5356 lpt_program_fdi_mphy(dev_priv);
5357 }
5358 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005359
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005360 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5361 SBI_GEN0 : SBI_DBUFF0;
5362 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5363 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5364 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005365
5366 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005367}
5368
Paulo Zanoni47701c32013-07-23 11:19:25 -03005369/* Sequence to disable CLKOUT_DP */
5370static void lpt_disable_clkout_dp(struct drm_device *dev)
5371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 uint32_t reg, tmp;
5374
5375 mutex_lock(&dev_priv->dpio_lock);
5376
5377 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5378 SBI_GEN0 : SBI_DBUFF0;
5379 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5380 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5381 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5382
5383 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5384 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5385 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5386 tmp |= SBI_SSCCTL_PATHALT;
5387 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5388 udelay(32);
5389 }
5390 tmp |= SBI_SSCCTL_DISABLE;
5391 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5392 }
5393
5394 mutex_unlock(&dev_priv->dpio_lock);
5395}
5396
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005397static void lpt_init_pch_refclk(struct drm_device *dev)
5398{
5399 struct drm_mode_config *mode_config = &dev->mode_config;
5400 struct intel_encoder *encoder;
5401 bool has_vga = false;
5402
5403 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5404 switch (encoder->type) {
5405 case INTEL_OUTPUT_ANALOG:
5406 has_vga = true;
5407 break;
5408 }
5409 }
5410
Paulo Zanoni47701c32013-07-23 11:19:25 -03005411 if (has_vga)
5412 lpt_enable_clkout_dp(dev, true, true);
5413 else
5414 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005415}
5416
Paulo Zanonidde86e22012-12-01 12:04:25 -02005417/*
5418 * Initialize reference clocks when the driver loads
5419 */
5420void intel_init_pch_refclk(struct drm_device *dev)
5421{
5422 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5423 ironlake_init_pch_refclk(dev);
5424 else if (HAS_PCH_LPT(dev))
5425 lpt_init_pch_refclk(dev);
5426}
5427
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005428static int ironlake_get_refclk(struct drm_crtc *crtc)
5429{
5430 struct drm_device *dev = crtc->dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005433 int num_connectors = 0;
5434 bool is_lvds = false;
5435
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005436 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005437 switch (encoder->type) {
5438 case INTEL_OUTPUT_LVDS:
5439 is_lvds = true;
5440 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005441 }
5442 num_connectors++;
5443 }
5444
5445 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5446 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005447 dev_priv->vbt.lvds_ssc_freq);
5448 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005449 }
5450
5451 return 120000;
5452}
5453
Daniel Vetter6ff93602013-04-19 11:24:36 +02005454static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005455{
5456 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5458 int pipe = intel_crtc->pipe;
5459 uint32_t val;
5460
Daniel Vetter78114072013-06-13 00:54:57 +02005461 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005462
Daniel Vetter965e0c42013-03-27 00:44:57 +01005463 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005464 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005465 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005466 break;
5467 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005468 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005469 break;
5470 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005471 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005472 break;
5473 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005474 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005475 break;
5476 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005477 /* Case prevented by intel_choose_pipe_bpp_dither. */
5478 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005479 }
5480
Daniel Vetterd8b32242013-04-25 17:54:44 +02005481 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005482 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5483
Daniel Vetter6ff93602013-04-19 11:24:36 +02005484 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005485 val |= PIPECONF_INTERLACED_ILK;
5486 else
5487 val |= PIPECONF_PROGRESSIVE;
5488
Daniel Vetter50f3b012013-03-27 00:44:56 +01005489 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005490 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005491
Paulo Zanonic8203562012-09-12 10:06:29 -03005492 I915_WRITE(PIPECONF(pipe), val);
5493 POSTING_READ(PIPECONF(pipe));
5494}
5495
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005496/*
5497 * Set up the pipe CSC unit.
5498 *
5499 * Currently only full range RGB to limited range RGB conversion
5500 * is supported, but eventually this should handle various
5501 * RGB<->YCbCr scenarios as well.
5502 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005503static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005504{
5505 struct drm_device *dev = crtc->dev;
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5508 int pipe = intel_crtc->pipe;
5509 uint16_t coeff = 0x7800; /* 1.0 */
5510
5511 /*
5512 * TODO: Check what kind of values actually come out of the pipe
5513 * with these coeff/postoff values and adjust to get the best
5514 * accuracy. Perhaps we even need to take the bpc value into
5515 * consideration.
5516 */
5517
Daniel Vetter50f3b012013-03-27 00:44:56 +01005518 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005519 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5520
5521 /*
5522 * GY/GU and RY/RU should be the other way around according
5523 * to BSpec, but reality doesn't agree. Just set them up in
5524 * a way that results in the correct picture.
5525 */
5526 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5527 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5528
5529 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5530 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5531
5532 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5533 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5534
5535 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5536 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5537 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5538
5539 if (INTEL_INFO(dev)->gen > 6) {
5540 uint16_t postoff = 0;
5541
Daniel Vetter50f3b012013-03-27 00:44:56 +01005542 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005543 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5544
5545 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5546 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5547 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5548
5549 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5550 } else {
5551 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5552
Daniel Vetter50f3b012013-03-27 00:44:56 +01005553 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005554 mode |= CSC_BLACK_SCREEN_OFFSET;
5555
5556 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5557 }
5558}
5559
Daniel Vetter6ff93602013-04-19 11:24:36 +02005560static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005561{
5562 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005564 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005565 uint32_t val;
5566
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005567 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005568
Daniel Vetterd8b32242013-04-25 17:54:44 +02005569 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005570 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5571
Daniel Vetter6ff93602013-04-19 11:24:36 +02005572 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005573 val |= PIPECONF_INTERLACED_ILK;
5574 else
5575 val |= PIPECONF_PROGRESSIVE;
5576
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005577 I915_WRITE(PIPECONF(cpu_transcoder), val);
5578 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005579
5580 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5581 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005582}
5583
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005584static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005585 intel_clock_t *clock,
5586 bool *has_reduced_clock,
5587 intel_clock_t *reduced_clock)
5588{
5589 struct drm_device *dev = crtc->dev;
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591 struct intel_encoder *intel_encoder;
5592 int refclk;
5593 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005594 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005595
5596 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5597 switch (intel_encoder->type) {
5598 case INTEL_OUTPUT_LVDS:
5599 is_lvds = true;
5600 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005601 }
5602 }
5603
5604 refclk = ironlake_get_refclk(crtc);
5605
5606 /*
5607 * Returns a set of divisors for the desired target clock with the given
5608 * refclk, or FALSE. The returned values represent the clock equation:
5609 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5610 */
5611 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005612 ret = dev_priv->display.find_dpll(limit, crtc,
5613 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005614 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005615 if (!ret)
5616 return false;
5617
5618 if (is_lvds && dev_priv->lvds_downclock_avail) {
5619 /*
5620 * Ensure we match the reduced clock's P to the target clock.
5621 * If the clocks don't match, we can't switch the display clock
5622 * by using the FP0/FP1. In such case we will disable the LVDS
5623 * downclock feature.
5624 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005625 *has_reduced_clock =
5626 dev_priv->display.find_dpll(limit, crtc,
5627 dev_priv->lvds_downclock,
5628 refclk, clock,
5629 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005630 }
5631
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005632 return true;
5633}
5634
Daniel Vetter01a415f2012-10-27 15:58:40 +02005635static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5636{
5637 struct drm_i915_private *dev_priv = dev->dev_private;
5638 uint32_t temp;
5639
5640 temp = I915_READ(SOUTH_CHICKEN1);
5641 if (temp & FDI_BC_BIFURCATION_SELECT)
5642 return;
5643
5644 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5645 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5646
5647 temp |= FDI_BC_BIFURCATION_SELECT;
5648 DRM_DEBUG_KMS("enabling fdi C rx\n");
5649 I915_WRITE(SOUTH_CHICKEN1, temp);
5650 POSTING_READ(SOUTH_CHICKEN1);
5651}
5652
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005653static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005654{
5655 struct drm_device *dev = intel_crtc->base.dev;
5656 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005657
5658 switch (intel_crtc->pipe) {
5659 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005660 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005661 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005662 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005663 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5664 else
5665 cpt_enable_fdi_bc_bifurcation(dev);
5666
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005667 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005668 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005669 cpt_enable_fdi_bc_bifurcation(dev);
5670
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005671 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005672 default:
5673 BUG();
5674 }
5675}
5676
Paulo Zanonid4b19312012-11-29 11:29:32 -02005677int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5678{
5679 /*
5680 * Account for spread spectrum to avoid
5681 * oversubscribing the link. Max center spread
5682 * is 2.5%; use 5% for safety's sake.
5683 */
5684 u32 bps = target_clock * bpp * 21 / 20;
5685 return bps / (link_bw * 8) + 1;
5686}
5687
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005688static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005689{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005690 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005691}
5692
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005693static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005694 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005695 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005696{
5697 struct drm_crtc *crtc = &intel_crtc->base;
5698 struct drm_device *dev = crtc->dev;
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 struct intel_encoder *intel_encoder;
5701 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005702 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005703 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005704
5705 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5706 switch (intel_encoder->type) {
5707 case INTEL_OUTPUT_LVDS:
5708 is_lvds = true;
5709 break;
5710 case INTEL_OUTPUT_SDVO:
5711 case INTEL_OUTPUT_HDMI:
5712 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005713 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005714 }
5715
5716 num_connectors++;
5717 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005718
Chris Wilsonc1858122010-12-03 21:35:48 +00005719 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005720 factor = 21;
5721 if (is_lvds) {
5722 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005723 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005724 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005725 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005726 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005727 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005728
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005729 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005730 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005731
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005732 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5733 *fp2 |= FP_CB_TUNE;
5734
Chris Wilson5eddb702010-09-11 13:48:45 +01005735 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005736
Eric Anholta07d6782011-03-30 13:01:08 -07005737 if (is_lvds)
5738 dpll |= DPLLB_MODE_LVDS;
5739 else
5740 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005741
Daniel Vetteref1b4602013-06-01 17:17:04 +02005742 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5743 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005744
5745 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005746 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005747 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005748 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005749
Eric Anholta07d6782011-03-30 13:01:08 -07005750 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005751 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005752 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005753 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005754
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005755 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005756 case 5:
5757 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5758 break;
5759 case 7:
5760 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5761 break;
5762 case 10:
5763 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5764 break;
5765 case 14:
5766 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5767 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005768 }
5769
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005770 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005771 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005772 else
5773 dpll |= PLL_REF_INPUT_DREFCLK;
5774
Daniel Vetter959e16d2013-06-05 13:34:21 +02005775 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005776}
5777
Jesse Barnes79e53942008-11-07 14:24:08 -08005778static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005779 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005780 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005781{
5782 struct drm_device *dev = crtc->dev;
5783 struct drm_i915_private *dev_priv = dev->dev_private;
5784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5785 int pipe = intel_crtc->pipe;
5786 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005787 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005788 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005789 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005790 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005791 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005792 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005793 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005794 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005795
5796 for_each_encoder_on_crtc(dev, crtc, encoder) {
5797 switch (encoder->type) {
5798 case INTEL_OUTPUT_LVDS:
5799 is_lvds = true;
5800 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005801 }
5802
5803 num_connectors++;
5804 }
5805
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005806 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5807 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5808
Daniel Vetterff9a6752013-06-01 17:16:21 +02005809 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005810 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005811 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005812 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5813 return -EINVAL;
5814 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 /* Compat-code for transition, will disappear. */
5816 if (!intel_crtc->config.clock_set) {
5817 intel_crtc->config.dpll.n = clock.n;
5818 intel_crtc->config.dpll.m1 = clock.m1;
5819 intel_crtc->config.dpll.m2 = clock.m2;
5820 intel_crtc->config.dpll.p1 = clock.p1;
5821 intel_crtc->config.dpll.p2 = clock.p2;
5822 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005823
5824 /* Ensure that the cursor is valid for the new mode before changing... */
5825 intel_crtc_update_cursor(crtc, true);
5826
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005827 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005828 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005829 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005830 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005831 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005832
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005833 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005834 &fp, &reduced_clock,
5835 has_reduced_clock ? &fp2 : NULL);
5836
Daniel Vetter959e16d2013-06-05 13:34:21 +02005837 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005838 intel_crtc->config.dpll_hw_state.fp0 = fp;
5839 if (has_reduced_clock)
5840 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5841 else
5842 intel_crtc->config.dpll_hw_state.fp1 = fp;
5843
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005844 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005845 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005846 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5847 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005848 return -EINVAL;
5849 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005850 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005851 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005852
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005853 if (intel_crtc->config.has_dp_encoder)
5854 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005855
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005856 if (is_lvds && has_reduced_clock && i915_powersave)
5857 intel_crtc->lowfreq_avail = true;
5858 else
5859 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005860
5861 if (intel_crtc->config.has_pch_encoder) {
5862 pll = intel_crtc_to_shared_dpll(intel_crtc);
5863
Jesse Barnes79e53942008-11-07 14:24:08 -08005864 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005865
Daniel Vetter8a654f32013-06-01 17:16:22 +02005866 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005867
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005868 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005869 intel_cpu_transcoder_set_m_n(intel_crtc,
5870 &intel_crtc->config.fdi_m_n);
5871 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005872
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005873 if (IS_IVYBRIDGE(dev))
5874 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005875
Daniel Vetter6ff93602013-04-19 11:24:36 +02005876 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005877
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005878 /* Set up the display plane register */
5879 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005880 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005881
Daniel Vetter94352cf2012-07-05 22:51:56 +02005882 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005883
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005884 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005885}
5886
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005887static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
5888 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02005889{
5890 struct drm_device *dev = crtc->base.dev;
5891 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005892 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02005893
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005894 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
5895 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
5896 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
5897 & ~TU_SIZE_MASK;
5898 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
5899 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
5900 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5901}
5902
5903static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
5904 enum transcoder transcoder,
5905 struct intel_link_m_n *m_n)
5906{
5907 struct drm_device *dev = crtc->base.dev;
5908 struct drm_i915_private *dev_priv = dev->dev_private;
5909 enum pipe pipe = crtc->pipe;
5910
5911 if (INTEL_INFO(dev)->gen >= 5) {
5912 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
5913 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
5914 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5915 & ~TU_SIZE_MASK;
5916 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5917 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5918 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5919 } else {
5920 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
5921 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
5922 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
5923 & ~TU_SIZE_MASK;
5924 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
5925 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
5926 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5927 }
5928}
5929
5930void intel_dp_get_m_n(struct intel_crtc *crtc,
5931 struct intel_crtc_config *pipe_config)
5932{
5933 if (crtc->config.has_pch_encoder)
5934 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
5935 else
5936 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5937 &pipe_config->dp_m_n);
5938}
5939
5940static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5941 struct intel_crtc_config *pipe_config)
5942{
5943 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5944 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02005945}
5946
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005947static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5948 struct intel_crtc_config *pipe_config)
5949{
5950 struct drm_device *dev = crtc->base.dev;
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 uint32_t tmp;
5953
5954 tmp = I915_READ(PF_CTL(crtc->pipe));
5955
5956 if (tmp & PF_ENABLE) {
5957 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5958 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005959
5960 /* We currently do not free assignements of panel fitters on
5961 * ivb/hsw (since we don't use the higher upscaling modes which
5962 * differentiates them) so just WARN about this case for now. */
5963 if (IS_GEN7(dev)) {
5964 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5965 PF_PIPE_SEL_IVB(crtc->pipe));
5966 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005967 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005968}
5969
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005970static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5971 struct intel_crtc_config *pipe_config)
5972{
5973 struct drm_device *dev = crtc->base.dev;
5974 struct drm_i915_private *dev_priv = dev->dev_private;
5975 uint32_t tmp;
5976
Daniel Vettere143a212013-07-04 12:01:15 +02005977 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005978 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005979
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005980 tmp = I915_READ(PIPECONF(crtc->pipe));
5981 if (!(tmp & PIPECONF_ENABLE))
5982 return false;
5983
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005984 switch (tmp & PIPECONF_BPC_MASK) {
5985 case PIPECONF_6BPC:
5986 pipe_config->pipe_bpp = 18;
5987 break;
5988 case PIPECONF_8BPC:
5989 pipe_config->pipe_bpp = 24;
5990 break;
5991 case PIPECONF_10BPC:
5992 pipe_config->pipe_bpp = 30;
5993 break;
5994 case PIPECONF_12BPC:
5995 pipe_config->pipe_bpp = 36;
5996 break;
5997 default:
5998 break;
5999 }
6000
Daniel Vetterab9412b2013-05-03 11:49:46 +02006001 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006002 struct intel_shared_dpll *pll;
6003
Daniel Vetter88adfff2013-03-28 10:42:01 +01006004 pipe_config->has_pch_encoder = true;
6005
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006006 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6007 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6008 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006009
6010 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006011
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006012 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006013 pipe_config->shared_dpll =
6014 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006015 } else {
6016 tmp = I915_READ(PCH_DPLL_SEL);
6017 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6018 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6019 else
6020 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6021 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006022
6023 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6024
6025 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6026 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006027
6028 tmp = pipe_config->dpll_hw_state.dpll;
6029 pipe_config->pixel_multiplier =
6030 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6031 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006032
6033 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006034 } else {
6035 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006036 }
6037
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006038 intel_get_pipe_timings(crtc, pipe_config);
6039
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006040 ironlake_get_pfit_config(crtc, pipe_config);
6041
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006042 return true;
6043}
6044
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006045static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6046{
6047 struct drm_device *dev = dev_priv->dev;
6048 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6049 struct intel_crtc *crtc;
6050 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006051 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006052
6053 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6054 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6055 pipe_name(crtc->pipe));
6056
6057 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6058 WARN(plls->spll_refcount, "SPLL enabled\n");
6059 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6060 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6061 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6062 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6063 "CPU PWM1 enabled\n");
6064 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6065 "CPU PWM2 enabled\n");
6066 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6067 "PCH PWM1 enabled\n");
6068 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6069 "Utility pin enabled\n");
6070 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6071
6072 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6073 val = I915_READ(DEIMR);
6074 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6075 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6076 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006077 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006078 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6079 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6080}
6081
6082/*
6083 * This function implements pieces of two sequences from BSpec:
6084 * - Sequence for display software to disable LCPLL
6085 * - Sequence for display software to allow package C8+
6086 * The steps implemented here are just the steps that actually touch the LCPLL
6087 * register. Callers should take care of disabling all the display engine
6088 * functions, doing the mode unset, fixing interrupts, etc.
6089 */
6090void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6091 bool switch_to_fclk, bool allow_power_down)
6092{
6093 uint32_t val;
6094
6095 assert_can_disable_lcpll(dev_priv);
6096
6097 val = I915_READ(LCPLL_CTL);
6098
6099 if (switch_to_fclk) {
6100 val |= LCPLL_CD_SOURCE_FCLK;
6101 I915_WRITE(LCPLL_CTL, val);
6102
6103 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6104 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6105 DRM_ERROR("Switching to FCLK failed\n");
6106
6107 val = I915_READ(LCPLL_CTL);
6108 }
6109
6110 val |= LCPLL_PLL_DISABLE;
6111 I915_WRITE(LCPLL_CTL, val);
6112 POSTING_READ(LCPLL_CTL);
6113
6114 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6115 DRM_ERROR("LCPLL still locked\n");
6116
6117 val = I915_READ(D_COMP);
6118 val |= D_COMP_COMP_DISABLE;
6119 I915_WRITE(D_COMP, val);
6120 POSTING_READ(D_COMP);
6121 ndelay(100);
6122
6123 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6124 DRM_ERROR("D_COMP RCOMP still in progress\n");
6125
6126 if (allow_power_down) {
6127 val = I915_READ(LCPLL_CTL);
6128 val |= LCPLL_POWER_DOWN_ALLOW;
6129 I915_WRITE(LCPLL_CTL, val);
6130 POSTING_READ(LCPLL_CTL);
6131 }
6132}
6133
6134/*
6135 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6136 * source.
6137 */
6138void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6139{
6140 uint32_t val;
6141
6142 val = I915_READ(LCPLL_CTL);
6143
6144 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6145 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6146 return;
6147
Paulo Zanoni215733f2013-08-19 13:18:07 -03006148 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6149 * we'll hang the machine! */
6150 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6151
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006152 if (val & LCPLL_POWER_DOWN_ALLOW) {
6153 val &= ~LCPLL_POWER_DOWN_ALLOW;
6154 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006155 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006156 }
6157
6158 val = I915_READ(D_COMP);
6159 val |= D_COMP_COMP_FORCE;
6160 val &= ~D_COMP_COMP_DISABLE;
6161 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006162 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006163
6164 val = I915_READ(LCPLL_CTL);
6165 val &= ~LCPLL_PLL_DISABLE;
6166 I915_WRITE(LCPLL_CTL, val);
6167
6168 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6169 DRM_ERROR("LCPLL not locked yet\n");
6170
6171 if (val & LCPLL_CD_SOURCE_FCLK) {
6172 val = I915_READ(LCPLL_CTL);
6173 val &= ~LCPLL_CD_SOURCE_FCLK;
6174 I915_WRITE(LCPLL_CTL, val);
6175
6176 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6177 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6178 DRM_ERROR("Switching back to LCPLL failed\n");
6179 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006180
6181 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006182}
6183
Paulo Zanonic67a4702013-08-19 13:18:09 -03006184void hsw_enable_pc8_work(struct work_struct *__work)
6185{
6186 struct drm_i915_private *dev_priv =
6187 container_of(to_delayed_work(__work), struct drm_i915_private,
6188 pc8.enable_work);
6189 struct drm_device *dev = dev_priv->dev;
6190 uint32_t val;
6191
6192 if (dev_priv->pc8.enabled)
6193 return;
6194
6195 DRM_DEBUG_KMS("Enabling package C8+\n");
6196
6197 dev_priv->pc8.enabled = true;
6198
6199 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6200 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6201 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6202 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6203 }
6204
6205 lpt_disable_clkout_dp(dev);
6206 hsw_pc8_disable_interrupts(dev);
6207 hsw_disable_lcpll(dev_priv, true, true);
6208}
6209
6210static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6211{
6212 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6213 WARN(dev_priv->pc8.disable_count < 1,
6214 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6215
6216 dev_priv->pc8.disable_count--;
6217 if (dev_priv->pc8.disable_count != 0)
6218 return;
6219
6220 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006221 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006222}
6223
6224static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6225{
6226 struct drm_device *dev = dev_priv->dev;
6227 uint32_t val;
6228
6229 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6230 WARN(dev_priv->pc8.disable_count < 0,
6231 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6232
6233 dev_priv->pc8.disable_count++;
6234 if (dev_priv->pc8.disable_count != 1)
6235 return;
6236
6237 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6238 if (!dev_priv->pc8.enabled)
6239 return;
6240
6241 DRM_DEBUG_KMS("Disabling package C8+\n");
6242
6243 hsw_restore_lcpll(dev_priv);
6244 hsw_pc8_restore_interrupts(dev);
6245 lpt_init_pch_refclk(dev);
6246
6247 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6248 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6249 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6250 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6251 }
6252
6253 intel_prepare_ddi(dev);
6254 i915_gem_init_swizzling(dev);
6255 mutex_lock(&dev_priv->rps.hw_lock);
6256 gen6_update_ring_freq(dev);
6257 mutex_unlock(&dev_priv->rps.hw_lock);
6258 dev_priv->pc8.enabled = false;
6259}
6260
6261void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6262{
6263 mutex_lock(&dev_priv->pc8.lock);
6264 __hsw_enable_package_c8(dev_priv);
6265 mutex_unlock(&dev_priv->pc8.lock);
6266}
6267
6268void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6269{
6270 mutex_lock(&dev_priv->pc8.lock);
6271 __hsw_disable_package_c8(dev_priv);
6272 mutex_unlock(&dev_priv->pc8.lock);
6273}
6274
6275static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6276{
6277 struct drm_device *dev = dev_priv->dev;
6278 struct intel_crtc *crtc;
6279 uint32_t val;
6280
6281 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6282 if (crtc->base.enabled)
6283 return false;
6284
6285 /* This case is still possible since we have the i915.disable_power_well
6286 * parameter and also the KVMr or something else might be requesting the
6287 * power well. */
6288 val = I915_READ(HSW_PWR_WELL_DRIVER);
6289 if (val != 0) {
6290 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6291 return false;
6292 }
6293
6294 return true;
6295}
6296
6297/* Since we're called from modeset_global_resources there's no way to
6298 * symmetrically increase and decrease the refcount, so we use
6299 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6300 * or not.
6301 */
6302static void hsw_update_package_c8(struct drm_device *dev)
6303{
6304 struct drm_i915_private *dev_priv = dev->dev_private;
6305 bool allow;
6306
6307 if (!i915_enable_pc8)
6308 return;
6309
6310 mutex_lock(&dev_priv->pc8.lock);
6311
6312 allow = hsw_can_enable_package_c8(dev_priv);
6313
6314 if (allow == dev_priv->pc8.requirements_met)
6315 goto done;
6316
6317 dev_priv->pc8.requirements_met = allow;
6318
6319 if (allow)
6320 __hsw_enable_package_c8(dev_priv);
6321 else
6322 __hsw_disable_package_c8(dev_priv);
6323
6324done:
6325 mutex_unlock(&dev_priv->pc8.lock);
6326}
6327
6328static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6329{
6330 if (!dev_priv->pc8.gpu_idle) {
6331 dev_priv->pc8.gpu_idle = true;
6332 hsw_enable_package_c8(dev_priv);
6333 }
6334}
6335
6336static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6337{
6338 if (dev_priv->pc8.gpu_idle) {
6339 dev_priv->pc8.gpu_idle = false;
6340 hsw_disable_package_c8(dev_priv);
6341 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006342}
Eric Anholtf564048e2011-03-30 13:01:02 -07006343
6344static void haswell_modeset_global_resources(struct drm_device *dev)
6345{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006346 bool enable = false;
6347 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006348
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006349 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6350 if (!crtc->base.enabled)
6351 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006352
Eric Anholtf564048e2011-03-30 13:01:02 -07006353 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6354 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006355 enable = true;
6356 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006357
6358 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006359
6360 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006361}
6362
6363static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6364 int x, int y,
6365 struct drm_framebuffer *fb)
6366{
6367 struct drm_device *dev = crtc->dev;
6368 struct drm_i915_private *dev_priv = dev->dev_private;
6369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6370 int plane = intel_crtc->plane;
6371 int ret;
6372
6373 if (!intel_ddi_pll_mode_set(crtc))
6374 return -EINVAL;
6375
6376 /* Ensure that the cursor is valid for the new mode before changing... */
6377 intel_crtc_update_cursor(crtc, true);
6378
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006379 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006380 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006381
6382 intel_crtc->lowfreq_avail = false;
6383
Jesse Barnes79e53942008-11-07 14:24:08 -08006384 intel_set_pipe_timings(intel_crtc);
6385
6386 if (intel_crtc->config.has_pch_encoder) {
6387 intel_cpu_transcoder_set_m_n(intel_crtc,
6388 &intel_crtc->config.fdi_m_n);
6389 }
6390
6391 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006392
6393 intel_set_pipe_csc(crtc);
6394
6395 /* Set up the display plane register */
6396 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6397 POSTING_READ(DSPCNTR(plane));
6398
6399 ret = intel_pipe_set_base(crtc, x, y, fb);
6400
Chris Wilson560b85b2010-08-07 11:01:38 +01006401 return ret;
6402}
6403
6404static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6405 struct intel_crtc_config *pipe_config)
6406{
6407 struct drm_device *dev = crtc->base.dev;
6408 struct drm_i915_private *dev_priv = dev->dev_private;
6409 enum intel_display_power_domain pfit_domain;
6410 uint32_t tmp;
6411
6412 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6413 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6414
6415 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6416 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6417 enum pipe trans_edp_pipe;
6418 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6419 default:
6420 WARN(1, "unknown pipe linked to edp transcoder\n");
6421 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6422 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006423 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006424 break;
6425 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006426 trans_edp_pipe = PIPE_B;
6427 break;
6428 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6429 trans_edp_pipe = PIPE_C;
6430 break;
6431 }
6432
Chris Wilson560b85b2010-08-07 11:01:38 +01006433 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006434 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6435 }
6436
6437 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006438 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006439 return false;
6440
6441 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6442 if (!(tmp & PIPECONF_ENABLE))
6443 return false;
6444
6445 /*
6446 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6447 * DDI E. So just check whether this pipe is wired to DDI E and whether
6448 * the PCH transcoder is on.
6449 */
6450 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6451 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6452 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6453 pipe_config->has_pch_encoder = true;
6454
6455 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6456 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6457 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6458
6459 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6460 }
6461
6462 intel_get_pipe_timings(crtc, pipe_config);
6463
6464 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6465 if (intel_display_power_enabled(dev, pfit_domain))
6466 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006467
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006468 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6469 (I915_READ(IPS_CTL) & IPS_ENABLE);
6470
Chris Wilson560b85b2010-08-07 11:01:38 +01006471 pipe_config->pixel_multiplier = 1;
6472
6473 return true;
6474}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006475
6476static int intel_crtc_mode_set(struct drm_crtc *crtc,
6477 int x, int y,
6478 struct drm_framebuffer *fb)
6479{
Jesse Barnes79e53942008-11-07 14:24:08 -08006480 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006482 struct intel_encoder *encoder;
6483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006484 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6485 int pipe = intel_crtc->pipe;
6486 int ret;
6487
6488 drm_vblank_pre_modeset(dev, pipe);
6489
6490 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006491
Jesse Barnes79e53942008-11-07 14:24:08 -08006492 drm_vblank_post_modeset(dev, pipe);
6493
Daniel Vetter9256aa12012-10-31 19:26:13 +01006494 if (ret != 0)
6495 return ret;
6496
6497 for_each_encoder_on_crtc(dev, crtc, encoder) {
6498 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6499 encoder->base.base.id,
6500 drm_get_encoder_name(&encoder->base),
6501 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006502 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006503 }
6504
6505 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006506}
6507
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006508static bool intel_eld_uptodate(struct drm_connector *connector,
6509 int reg_eldv, uint32_t bits_eldv,
6510 int reg_elda, uint32_t bits_elda,
6511 int reg_edid)
6512{
6513 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6514 uint8_t *eld = connector->eld;
6515 uint32_t i;
6516
6517 i = I915_READ(reg_eldv);
6518 i &= bits_eldv;
6519
6520 if (!eld[0])
6521 return !i;
6522
6523 if (!i)
6524 return false;
6525
6526 i = I915_READ(reg_elda);
6527 i &= ~bits_elda;
6528 I915_WRITE(reg_elda, i);
6529
6530 for (i = 0; i < eld[2]; i++)
6531 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6532 return false;
6533
6534 return true;
6535}
6536
Wu Fengguange0dac652011-09-05 14:25:34 +08006537static void g4x_write_eld(struct drm_connector *connector,
6538 struct drm_crtc *crtc)
6539{
6540 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6541 uint8_t *eld = connector->eld;
6542 uint32_t eldv;
6543 uint32_t len;
6544 uint32_t i;
6545
6546 i = I915_READ(G4X_AUD_VID_DID);
6547
6548 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6549 eldv = G4X_ELDV_DEVCL_DEVBLC;
6550 else
6551 eldv = G4X_ELDV_DEVCTG;
6552
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006553 if (intel_eld_uptodate(connector,
6554 G4X_AUD_CNTL_ST, eldv,
6555 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6556 G4X_HDMIW_HDMIEDID))
6557 return;
6558
Wu Fengguange0dac652011-09-05 14:25:34 +08006559 i = I915_READ(G4X_AUD_CNTL_ST);
6560 i &= ~(eldv | G4X_ELD_ADDR);
6561 len = (i >> 9) & 0x1f; /* ELD buffer size */
6562 I915_WRITE(G4X_AUD_CNTL_ST, i);
6563
6564 if (!eld[0])
6565 return;
6566
6567 len = min_t(uint8_t, eld[2], len);
6568 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6569 for (i = 0; i < len; i++)
6570 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6571
6572 i = I915_READ(G4X_AUD_CNTL_ST);
6573 i |= eldv;
6574 I915_WRITE(G4X_AUD_CNTL_ST, i);
6575}
6576
Wang Xingchao83358c852012-08-16 22:43:37 +08006577static void haswell_write_eld(struct drm_connector *connector,
6578 struct drm_crtc *crtc)
6579{
6580 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6581 uint8_t *eld = connector->eld;
6582 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006584 uint32_t eldv;
6585 uint32_t i;
6586 int len;
6587 int pipe = to_intel_crtc(crtc)->pipe;
6588 int tmp;
6589
6590 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6591 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6592 int aud_config = HSW_AUD_CFG(pipe);
6593 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6594
6595
6596 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6597
6598 /* Audio output enable */
6599 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6600 tmp = I915_READ(aud_cntrl_st2);
6601 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6602 I915_WRITE(aud_cntrl_st2, tmp);
6603
6604 /* Wait for 1 vertical blank */
6605 intel_wait_for_vblank(dev, pipe);
6606
6607 /* Set ELD valid state */
6608 tmp = I915_READ(aud_cntrl_st2);
6609 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6610 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6611 I915_WRITE(aud_cntrl_st2, tmp);
6612 tmp = I915_READ(aud_cntrl_st2);
6613 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6614
6615 /* Enable HDMI mode */
6616 tmp = I915_READ(aud_config);
6617 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6618 /* clear N_programing_enable and N_value_index */
6619 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6620 I915_WRITE(aud_config, tmp);
6621
6622 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6623
6624 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006625 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006626
6627 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6628 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6629 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6630 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6631 } else
6632 I915_WRITE(aud_config, 0);
6633
6634 if (intel_eld_uptodate(connector,
6635 aud_cntrl_st2, eldv,
6636 aud_cntl_st, IBX_ELD_ADDRESS,
6637 hdmiw_hdmiedid))
6638 return;
6639
6640 i = I915_READ(aud_cntrl_st2);
6641 i &= ~eldv;
6642 I915_WRITE(aud_cntrl_st2, i);
6643
6644 if (!eld[0])
6645 return;
6646
6647 i = I915_READ(aud_cntl_st);
6648 i &= ~IBX_ELD_ADDRESS;
6649 I915_WRITE(aud_cntl_st, i);
6650 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6651 DRM_DEBUG_DRIVER("port num:%d\n", i);
6652
6653 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6654 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6655 for (i = 0; i < len; i++)
6656 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6657
6658 i = I915_READ(aud_cntrl_st2);
6659 i |= eldv;
6660 I915_WRITE(aud_cntrl_st2, i);
6661
6662}
6663
Wu Fengguange0dac652011-09-05 14:25:34 +08006664static void ironlake_write_eld(struct drm_connector *connector,
6665 struct drm_crtc *crtc)
6666{
6667 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6668 uint8_t *eld = connector->eld;
6669 uint32_t eldv;
6670 uint32_t i;
6671 int len;
6672 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006673 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006674 int aud_cntl_st;
6675 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006676 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006677
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006678 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006679 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6680 aud_config = IBX_AUD_CFG(pipe);
6681 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006682 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006683 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006684 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6685 aud_config = CPT_AUD_CFG(pipe);
6686 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006687 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006688 }
6689
Wang Xingchao9b138a82012-08-09 16:52:18 +08006690 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006691
6692 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006693 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006694 if (!i) {
6695 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6696 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006697 eldv = IBX_ELD_VALIDB;
6698 eldv |= IBX_ELD_VALIDB << 4;
6699 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006700 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006701 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006702 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006703 }
6704
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6706 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6707 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006708 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6709 } else
6710 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006711
6712 if (intel_eld_uptodate(connector,
6713 aud_cntrl_st2, eldv,
6714 aud_cntl_st, IBX_ELD_ADDRESS,
6715 hdmiw_hdmiedid))
6716 return;
6717
Wu Fengguange0dac652011-09-05 14:25:34 +08006718 i = I915_READ(aud_cntrl_st2);
6719 i &= ~eldv;
6720 I915_WRITE(aud_cntrl_st2, i);
6721
6722 if (!eld[0])
6723 return;
6724
Wu Fengguange0dac652011-09-05 14:25:34 +08006725 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006726 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006727 I915_WRITE(aud_cntl_st, i);
6728
6729 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6730 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6731 for (i = 0; i < len; i++)
6732 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6733
6734 i = I915_READ(aud_cntrl_st2);
6735 i |= eldv;
6736 I915_WRITE(aud_cntrl_st2, i);
6737}
6738
6739void intel_write_eld(struct drm_encoder *encoder,
6740 struct drm_display_mode *mode)
6741{
6742 struct drm_crtc *crtc = encoder->crtc;
6743 struct drm_connector *connector;
6744 struct drm_device *dev = encoder->dev;
6745 struct drm_i915_private *dev_priv = dev->dev_private;
6746
6747 connector = drm_select_eld(encoder, mode);
6748 if (!connector)
6749 return;
6750
6751 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6752 connector->base.id,
6753 drm_get_connector_name(connector),
6754 connector->encoder->base.id,
6755 drm_get_encoder_name(connector->encoder));
6756
6757 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6758
6759 if (dev_priv->display.write_eld)
6760 dev_priv->display.write_eld(connector, crtc);
6761}
6762
Jesse Barnes79e53942008-11-07 14:24:08 -08006763/** Loads the palette/gamma unit for the CRTC with the prepared values */
6764void intel_crtc_load_lut(struct drm_crtc *crtc)
6765{
6766 struct drm_device *dev = crtc->dev;
6767 struct drm_i915_private *dev_priv = dev->dev_private;
6768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006769 enum pipe pipe = intel_crtc->pipe;
6770 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006771 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006772 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006773
6774 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006775 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 return;
6777
Jani Nikula23538ef2013-08-27 15:12:22 +03006778 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6779 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6780 assert_dsi_pll_enabled(dev_priv);
6781 else
6782 assert_pll_enabled(dev_priv, pipe);
6783 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006784
Jesse Barnes79e53942008-11-07 14:24:08 -08006785 /* use legacy palette for Ironlake */
6786 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006787 palreg = LGC_PALETTE(pipe);
6788
6789 /* Workaround : Do not read or write the pipe palette/gamma data while
6790 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6791 */
6792 if (intel_crtc->config.ips_enabled &&
6793 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6794 GAMMA_MODE_MODE_SPLIT)) {
6795 hsw_disable_ips(intel_crtc);
6796 reenable_ips = true;
6797 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006798
6799 for (i = 0; i < 256; i++) {
6800 I915_WRITE(palreg + 4 * i,
6801 (intel_crtc->lut_r[i] << 16) |
6802 (intel_crtc->lut_g[i] << 8) |
6803 intel_crtc->lut_b[i]);
6804 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006805
6806 if (reenable_ips)
6807 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006808}
6809
6810static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6811{
6812 struct drm_device *dev = crtc->dev;
6813 struct drm_i915_private *dev_priv = dev->dev_private;
6814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6815 bool visible = base != 0;
6816 u32 cntl;
6817
6818 if (intel_crtc->cursor_visible == visible)
6819 return;
6820
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006821 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006822 if (visible) {
6823 /* On these chipsets we can only modify the base whilst
6824 * the cursor is disabled.
6825 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006826 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827
6828 cntl &= ~(CURSOR_FORMAT_MASK);
6829 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6830 cntl |= CURSOR_ENABLE |
6831 CURSOR_GAMMA_ENABLE |
6832 CURSOR_FORMAT_ARGB;
6833 } else
6834 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006835 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006836
6837 intel_crtc->cursor_visible = visible;
6838}
6839
6840static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6841{
6842 struct drm_device *dev = crtc->dev;
6843 struct drm_i915_private *dev_priv = dev->dev_private;
6844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6845 int pipe = intel_crtc->pipe;
6846 bool visible = base != 0;
6847
6848 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006849 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006850 if (base) {
6851 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6852 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6853 cntl |= pipe << 28; /* Connect to correct pipe */
6854 } else {
6855 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6856 cntl |= CURSOR_MODE_DISABLE;
6857 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006858 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006859
6860 intel_crtc->cursor_visible = visible;
6861 }
6862 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006863 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006866static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6867{
6868 struct drm_device *dev = crtc->dev;
6869 struct drm_i915_private *dev_priv = dev->dev_private;
6870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6871 int pipe = intel_crtc->pipe;
6872 bool visible = base != 0;
6873
6874 if (intel_crtc->cursor_visible != visible) {
6875 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6876 if (base) {
6877 cntl &= ~CURSOR_MODE;
6878 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6879 } else {
6880 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6881 cntl |= CURSOR_MODE_DISABLE;
6882 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006883 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006884 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006885 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6886 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006887 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6888
6889 intel_crtc->cursor_visible = visible;
6890 }
6891 /* and commit changes on next vblank */
6892 I915_WRITE(CURBASE_IVB(pipe), base);
6893}
6894
Jesse Barnes79e53942008-11-07 14:24:08 -08006895/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6896static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6897 bool on)
6898{
6899 struct drm_device *dev = crtc->dev;
6900 struct drm_i915_private *dev_priv = dev->dev_private;
6901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6902 int pipe = intel_crtc->pipe;
6903 int x = intel_crtc->cursor_x;
6904 int y = intel_crtc->cursor_y;
6905 u32 base, pos;
6906 bool visible;
6907
6908 pos = 0;
6909
6910 if (on && crtc->enabled && crtc->fb) {
6911 base = intel_crtc->cursor_addr;
6912 if (x > (int) crtc->fb->width)
6913 base = 0;
6914
6915 if (y > (int) crtc->fb->height)
6916 base = 0;
6917 } else
6918 base = 0;
6919
6920 if (x < 0) {
6921 if (x + intel_crtc->cursor_width < 0)
6922 base = 0;
6923
6924 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6925 x = -x;
6926 }
6927 pos |= x << CURSOR_X_SHIFT;
6928
6929 if (y < 0) {
6930 if (y + intel_crtc->cursor_height < 0)
6931 base = 0;
6932
6933 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6934 y = -y;
6935 }
6936 pos |= y << CURSOR_Y_SHIFT;
6937
6938 visible = base != 0;
6939 if (!visible && !intel_crtc->cursor_visible)
6940 return;
6941
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006942 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006943 I915_WRITE(CURPOS_IVB(pipe), pos);
6944 ivb_update_cursor(crtc, base);
6945 } else {
6946 I915_WRITE(CURPOS(pipe), pos);
6947 if (IS_845G(dev) || IS_I865G(dev))
6948 i845_update_cursor(crtc, base);
6949 else
6950 i9xx_update_cursor(crtc, base);
6951 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006952}
6953
6954static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006955 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006956 uint32_t handle,
6957 uint32_t width, uint32_t height)
6958{
6959 struct drm_device *dev = crtc->dev;
6960 struct drm_i915_private *dev_priv = dev->dev_private;
6961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006962 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006963 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006964 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006965
Jesse Barnes79e53942008-11-07 14:24:08 -08006966 /* if we want to turn off the cursor ignore width and height */
6967 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006968 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006969 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006970 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006971 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006972 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006973 }
6974
6975 /* Currently we only support 64x64 cursors */
6976 if (width != 64 || height != 64) {
6977 DRM_ERROR("we currently only support 64x64 cursors\n");
6978 return -EINVAL;
6979 }
6980
Chris Wilson05394f32010-11-08 19:18:58 +00006981 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006982 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006983 return -ENOENT;
6984
Chris Wilson05394f32010-11-08 19:18:58 +00006985 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006986 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006987 ret = -ENOMEM;
6988 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006989 }
6990
Dave Airlie71acb5e2008-12-30 20:31:46 +10006991 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006992 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006993 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006994 unsigned alignment;
6995
Chris Wilsond9e86c02010-11-10 16:40:20 +00006996 if (obj->tiling_mode) {
6997 DRM_ERROR("cursor cannot be tiled\n");
6998 ret = -EINVAL;
6999 goto fail_locked;
7000 }
7001
Chris Wilson693db182013-03-05 14:52:39 +00007002 /* Note that the w/a also requires 2 PTE of padding following
7003 * the bo. We currently fill all unused PTE with the shadow
7004 * page and so we should always have valid PTE following the
7005 * cursor preventing the VT-d warning.
7006 */
7007 alignment = 0;
7008 if (need_vtd_wa(dev))
7009 alignment = 64*1024;
7010
7011 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007012 if (ret) {
7013 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007014 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007015 }
7016
Chris Wilsond9e86c02010-11-10 16:40:20 +00007017 ret = i915_gem_object_put_fence(obj);
7018 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007019 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007020 goto fail_unpin;
7021 }
7022
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007023 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007024 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007025 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007026 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007027 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7028 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007029 if (ret) {
7030 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007031 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007032 }
Chris Wilson05394f32010-11-08 19:18:58 +00007033 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007034 }
7035
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007036 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007037 I915_WRITE(CURSIZE, (height << 12) | width);
7038
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007039 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007040 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007041 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007042 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007043 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7044 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007045 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007046 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007047 }
Jesse Barnes80824002009-09-10 15:28:06 -07007048
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007049 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007050
7051 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007052 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007053 intel_crtc->cursor_width = width;
7054 intel_crtc->cursor_height = height;
7055
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007056 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007057
Jesse Barnes79e53942008-11-07 14:24:08 -08007058 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007059fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007060 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007061fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007062 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007063fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007064 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007065 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007066}
7067
7068static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7069{
Jesse Barnes79e53942008-11-07 14:24:08 -08007070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007071
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007072 intel_crtc->cursor_x = x;
7073 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007074
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007075 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007076
7077 return 0;
7078}
7079
7080/** Sets the color ramps on behalf of RandR */
7081void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
7082 u16 blue, int regno)
7083{
7084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7085
7086 intel_crtc->lut_r[regno] = red >> 8;
7087 intel_crtc->lut_g[regno] = green >> 8;
7088 intel_crtc->lut_b[regno] = blue >> 8;
7089}
7090
Dave Airlieb8c00ac2009-10-06 13:54:01 +10007091void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
7092 u16 *blue, int regno)
7093{
7094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7095
7096 *red = intel_crtc->lut_r[regno] << 8;
7097 *green = intel_crtc->lut_g[regno] << 8;
7098 *blue = intel_crtc->lut_b[regno] << 8;
7099}
7100
Jesse Barnes79e53942008-11-07 14:24:08 -08007101static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007102 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007103{
James Simmons72034252010-08-03 01:33:19 +01007104 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007106
James Simmons72034252010-08-03 01:33:19 +01007107 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007108 intel_crtc->lut_r[i] = red[i] >> 8;
7109 intel_crtc->lut_g[i] = green[i] >> 8;
7110 intel_crtc->lut_b[i] = blue[i] >> 8;
7111 }
7112
7113 intel_crtc_load_lut(crtc);
7114}
7115
Jesse Barnes79e53942008-11-07 14:24:08 -08007116/* VESA 640x480x72Hz mode to set on the pipe */
7117static struct drm_display_mode load_detect_mode = {
7118 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7119 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7120};
7121
Chris Wilsond2dff872011-04-19 08:36:26 +01007122static struct drm_framebuffer *
7123intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007124 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007125 struct drm_i915_gem_object *obj)
7126{
7127 struct intel_framebuffer *intel_fb;
7128 int ret;
7129
7130 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7131 if (!intel_fb) {
7132 drm_gem_object_unreference_unlocked(&obj->base);
7133 return ERR_PTR(-ENOMEM);
7134 }
7135
7136 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7137 if (ret) {
7138 drm_gem_object_unreference_unlocked(&obj->base);
7139 kfree(intel_fb);
7140 return ERR_PTR(ret);
7141 }
7142
7143 return &intel_fb->base;
7144}
7145
7146static u32
7147intel_framebuffer_pitch_for_width(int width, int bpp)
7148{
7149 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7150 return ALIGN(pitch, 64);
7151}
7152
7153static u32
7154intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7155{
7156 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7157 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7158}
7159
7160static struct drm_framebuffer *
7161intel_framebuffer_create_for_mode(struct drm_device *dev,
7162 struct drm_display_mode *mode,
7163 int depth, int bpp)
7164{
7165 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007166 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007167
7168 obj = i915_gem_alloc_object(dev,
7169 intel_framebuffer_size_for_mode(mode, bpp));
7170 if (obj == NULL)
7171 return ERR_PTR(-ENOMEM);
7172
7173 mode_cmd.width = mode->hdisplay;
7174 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007175 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7176 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007177 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007178
7179 return intel_framebuffer_create(dev, &mode_cmd, obj);
7180}
7181
7182static struct drm_framebuffer *
7183mode_fits_in_fbdev(struct drm_device *dev,
7184 struct drm_display_mode *mode)
7185{
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 struct drm_i915_gem_object *obj;
7188 struct drm_framebuffer *fb;
7189
7190 if (dev_priv->fbdev == NULL)
7191 return NULL;
7192
7193 obj = dev_priv->fbdev->ifb.obj;
7194 if (obj == NULL)
7195 return NULL;
7196
7197 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007198 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7199 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007200 return NULL;
7201
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007202 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007203 return NULL;
7204
7205 return fb;
7206}
7207
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007208bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007209 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007210 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007211{
7212 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007213 struct intel_encoder *intel_encoder =
7214 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007215 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007216 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007217 struct drm_crtc *crtc = NULL;
7218 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007219 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007220 int i = -1;
7221
Chris Wilsond2dff872011-04-19 08:36:26 +01007222 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7223 connector->base.id, drm_get_connector_name(connector),
7224 encoder->base.id, drm_get_encoder_name(encoder));
7225
Jesse Barnes79e53942008-11-07 14:24:08 -08007226 /*
7227 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007228 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007229 * - if the connector already has an assigned crtc, use it (but make
7230 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007231 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007232 * - try to find the first unused crtc that can drive this connector,
7233 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007234 */
7235
7236 /* See if we already have a CRTC for this connector */
7237 if (encoder->crtc) {
7238 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007239
Daniel Vetter7b240562012-12-12 00:35:33 +01007240 mutex_lock(&crtc->mutex);
7241
Daniel Vetter24218aa2012-08-12 19:27:11 +02007242 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007243 old->load_detect_temp = false;
7244
7245 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007246 if (connector->dpms != DRM_MODE_DPMS_ON)
7247 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007248
Chris Wilson71731882011-04-19 23:10:58 +01007249 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007250 }
7251
7252 /* Find an unused one (if possible) */
7253 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7254 i++;
7255 if (!(encoder->possible_crtcs & (1 << i)))
7256 continue;
7257 if (!possible_crtc->enabled) {
7258 crtc = possible_crtc;
7259 break;
7260 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007261 }
7262
7263 /*
7264 * If we didn't find an unused CRTC, don't use any.
7265 */
7266 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007267 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7268 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007269 }
7270
Daniel Vetter7b240562012-12-12 00:35:33 +01007271 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007272 intel_encoder->new_crtc = to_intel_crtc(crtc);
7273 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007274
7275 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007276 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007277 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007278 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007279
Chris Wilson64927112011-04-20 07:25:26 +01007280 if (!mode)
7281 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007282
Chris Wilsond2dff872011-04-19 08:36:26 +01007283 /* We need a framebuffer large enough to accommodate all accesses
7284 * that the plane may generate whilst we perform load detection.
7285 * We can not rely on the fbcon either being present (we get called
7286 * during its initialisation to detect all boot displays, or it may
7287 * not even exist) or that it is large enough to satisfy the
7288 * requested mode.
7289 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007290 fb = mode_fits_in_fbdev(dev, mode);
7291 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007292 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007293 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7294 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007295 } else
7296 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007297 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007298 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007299 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007300 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007301 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007302
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007303 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007304 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007305 if (old->release_fb)
7306 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007307 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007308 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007309 }
Chris Wilson71731882011-04-19 23:10:58 +01007310
Jesse Barnes79e53942008-11-07 14:24:08 -08007311 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007312 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007313 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007314}
7315
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007316void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007317 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007318{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007319 struct intel_encoder *intel_encoder =
7320 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007321 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007322 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007323
Chris Wilsond2dff872011-04-19 08:36:26 +01007324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7325 connector->base.id, drm_get_connector_name(connector),
7326 encoder->base.id, drm_get_encoder_name(encoder));
7327
Chris Wilson8261b192011-04-19 23:18:09 +01007328 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007329 to_intel_connector(connector)->new_encoder = NULL;
7330 intel_encoder->new_crtc = NULL;
7331 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007332
Daniel Vetter36206362012-12-10 20:42:17 +01007333 if (old->release_fb) {
7334 drm_framebuffer_unregister_private(old->release_fb);
7335 drm_framebuffer_unreference(old->release_fb);
7336 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007337
Daniel Vetter67c96402013-01-23 16:25:09 +00007338 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007339 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007340 }
7341
Eric Anholtc751ce42010-03-25 11:48:48 -07007342 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007343 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7344 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007345
7346 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007347}
7348
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007349static int i9xx_pll_refclk(struct drm_device *dev,
7350 const struct intel_crtc_config *pipe_config)
7351{
7352 struct drm_i915_private *dev_priv = dev->dev_private;
7353 u32 dpll = pipe_config->dpll_hw_state.dpll;
7354
7355 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7356 return dev_priv->vbt.lvds_ssc_freq * 1000;
7357 else if (HAS_PCH_SPLIT(dev))
7358 return 120000;
7359 else if (!IS_GEN2(dev))
7360 return 96000;
7361 else
7362 return 48000;
7363}
7364
Jesse Barnes79e53942008-11-07 14:24:08 -08007365/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007366static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7367 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007368{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007369 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007370 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007371 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007372 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007373 u32 fp;
7374 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007375 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007376
7377 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007378 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007379 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007380 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007381
7382 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007383 if (IS_PINEVIEW(dev)) {
7384 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7385 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007386 } else {
7387 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7388 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7389 }
7390
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007391 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007392 if (IS_PINEVIEW(dev))
7393 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7394 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007395 else
7396 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007397 DPLL_FPA01_P1_POST_DIV_SHIFT);
7398
7399 switch (dpll & DPLL_MODE_MASK) {
7400 case DPLLB_MODE_DAC_SERIAL:
7401 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7402 5 : 10;
7403 break;
7404 case DPLLB_MODE_LVDS:
7405 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7406 7 : 14;
7407 break;
7408 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007409 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007410 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007411 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007412 }
7413
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007414 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007415 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007416 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007417 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007418 } else {
7419 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7420
7421 if (is_lvds) {
7422 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7423 DPLL_FPA01_P1_POST_DIV_SHIFT);
7424 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007425 } else {
7426 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7427 clock.p1 = 2;
7428 else {
7429 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7430 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7431 }
7432 if (dpll & PLL_P2_DIVIDE_BY_4)
7433 clock.p2 = 4;
7434 else
7435 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007436 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007437
7438 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007439 }
7440
Ville Syrjälä18442d02013-09-13 16:00:08 +03007441 /*
7442 * This value includes pixel_multiplier. We will use
7443 * port_clock to compute adjusted_mode.clock in the
7444 * encoder's get_config() function.
7445 */
7446 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007447}
7448
Ville Syrjälä6878da02013-09-13 15:59:11 +03007449int intel_dotclock_calculate(int link_freq,
7450 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007451{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007452 /*
7453 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007454 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007455 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007456 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007457 *
7458 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007459 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007460 */
7461
Ville Syrjälä6878da02013-09-13 15:59:11 +03007462 if (!m_n->link_n)
7463 return 0;
7464
7465 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7466}
7467
Ville Syrjälä18442d02013-09-13 16:00:08 +03007468static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7469 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007470{
7471 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007472
7473 /* read out port_clock from the DPLL */
7474 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007475
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007476 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007477 * This value does not include pixel_multiplier.
7478 * We will check that port_clock and adjusted_mode.clock
7479 * agree once we know their relationship in the encoder's
7480 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007481 */
Ville Syrjälä18442d02013-09-13 16:00:08 +03007482 pipe_config->adjusted_mode.clock =
7483 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7484 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007485}
7486
7487/** Returns the currently programmed mode of the given pipe. */
7488struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7489 struct drm_crtc *crtc)
7490{
Jesse Barnes548f2452011-02-17 10:40:53 -08007491 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007493 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007494 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007495 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007496 int htot = I915_READ(HTOTAL(cpu_transcoder));
7497 int hsync = I915_READ(HSYNC(cpu_transcoder));
7498 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7499 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007500 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007501
7502 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7503 if (!mode)
7504 return NULL;
7505
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007506 /*
7507 * Construct a pipe_config sufficient for getting the clock info
7508 * back out of crtc_clock_get.
7509 *
7510 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7511 * to use a real value here instead.
7512 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007513 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007514 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007515 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7516 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7517 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007518 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7519
7520 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007521 mode->hdisplay = (htot & 0xffff) + 1;
7522 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7523 mode->hsync_start = (hsync & 0xffff) + 1;
7524 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7525 mode->vdisplay = (vtot & 0xffff) + 1;
7526 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7527 mode->vsync_start = (vsync & 0xffff) + 1;
7528 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7529
7530 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007531
7532 return mode;
7533}
7534
Daniel Vetter3dec0092010-08-20 21:40:52 +02007535static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007536{
7537 struct drm_device *dev = crtc->dev;
7538 drm_i915_private_t *dev_priv = dev->dev_private;
7539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7540 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007541 int dpll_reg = DPLL(pipe);
7542 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007543
Eric Anholtbad720f2009-10-22 16:11:14 -07007544 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007545 return;
7546
7547 if (!dev_priv->lvds_downclock_avail)
7548 return;
7549
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007550 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007551 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007552 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007553
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007554 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007555
7556 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7557 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007558 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007559
Jesse Barnes652c3932009-08-17 13:31:43 -07007560 dpll = I915_READ(dpll_reg);
7561 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007562 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007563 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007564}
7565
7566static void intel_decrease_pllclock(struct drm_crtc *crtc)
7567{
7568 struct drm_device *dev = crtc->dev;
7569 drm_i915_private_t *dev_priv = dev->dev_private;
7570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007571
Eric Anholtbad720f2009-10-22 16:11:14 -07007572 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007573 return;
7574
7575 if (!dev_priv->lvds_downclock_avail)
7576 return;
7577
7578 /*
7579 * Since this is called by a timer, we should never get here in
7580 * the manual case.
7581 */
7582 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007583 int pipe = intel_crtc->pipe;
7584 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007585 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007586
Zhao Yakui44d98a62009-10-09 11:39:40 +08007587 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007588
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007589 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007590
Chris Wilson074b5e12012-05-02 12:07:06 +01007591 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007592 dpll |= DISPLAY_RATE_SELECT_FPA1;
7593 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007594 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007595 dpll = I915_READ(dpll_reg);
7596 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007597 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007598 }
7599
7600}
7601
Chris Wilsonf047e392012-07-21 12:31:41 +01007602void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007603{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007604 struct drm_i915_private *dev_priv = dev->dev_private;
7605
7606 hsw_package_c8_gpu_busy(dev_priv);
7607 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007608}
7609
7610void intel_mark_idle(struct drm_device *dev)
7611{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007613 struct drm_crtc *crtc;
7614
Paulo Zanonic67a4702013-08-19 13:18:09 -03007615 hsw_package_c8_gpu_idle(dev_priv);
7616
Chris Wilson725a5b52013-01-08 11:02:57 +00007617 if (!i915_powersave)
7618 return;
7619
7620 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7621 if (!crtc->fb)
7622 continue;
7623
7624 intel_decrease_pllclock(crtc);
7625 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007626}
7627
Chris Wilsonc65355b2013-06-06 16:53:41 -03007628void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7629 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007630{
7631 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007632 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007633
7634 if (!i915_powersave)
7635 return;
7636
Jesse Barnes652c3932009-08-17 13:31:43 -07007637 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007638 if (!crtc->fb)
7639 continue;
7640
Chris Wilsonc65355b2013-06-06 16:53:41 -03007641 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7642 continue;
7643
7644 intel_increase_pllclock(crtc);
7645 if (ring && intel_fbc_enabled(dev))
7646 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007647 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007648}
7649
Jesse Barnes79e53942008-11-07 14:24:08 -08007650static void intel_crtc_destroy(struct drm_crtc *crtc)
7651{
7652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007653 struct drm_device *dev = crtc->dev;
7654 struct intel_unpin_work *work;
7655 unsigned long flags;
7656
7657 spin_lock_irqsave(&dev->event_lock, flags);
7658 work = intel_crtc->unpin_work;
7659 intel_crtc->unpin_work = NULL;
7660 spin_unlock_irqrestore(&dev->event_lock, flags);
7661
7662 if (work) {
7663 cancel_work_sync(&work->work);
7664 kfree(work);
7665 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007666
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007667 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7668
Jesse Barnes79e53942008-11-07 14:24:08 -08007669 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007670
Jesse Barnes79e53942008-11-07 14:24:08 -08007671 kfree(intel_crtc);
7672}
7673
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007674static void intel_unpin_work_fn(struct work_struct *__work)
7675{
7676 struct intel_unpin_work *work =
7677 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007678 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007679
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007680 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007681 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007682 drm_gem_object_unreference(&work->pending_flip_obj->base);
7683 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007684
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007685 intel_update_fbc(dev);
7686 mutex_unlock(&dev->struct_mutex);
7687
7688 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7689 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7690
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007691 kfree(work);
7692}
7693
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007694static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007695 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007696{
7697 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7699 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007700 unsigned long flags;
7701
7702 /* Ignore early vblank irqs */
7703 if (intel_crtc == NULL)
7704 return;
7705
7706 spin_lock_irqsave(&dev->event_lock, flags);
7707 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007708
7709 /* Ensure we don't miss a work->pending update ... */
7710 smp_rmb();
7711
7712 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007713 spin_unlock_irqrestore(&dev->event_lock, flags);
7714 return;
7715 }
7716
Chris Wilsone7d841c2012-12-03 11:36:30 +00007717 /* and that the unpin work is consistent wrt ->pending. */
7718 smp_rmb();
7719
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007720 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007721
Rob Clark45a066e2012-10-08 14:50:40 -05007722 if (work->event)
7723 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007724
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007725 drm_vblank_put(dev, intel_crtc->pipe);
7726
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007727 spin_unlock_irqrestore(&dev->event_lock, flags);
7728
Daniel Vetter2c10d572012-12-20 21:24:07 +01007729 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007730
7731 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007732
7733 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007734}
7735
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007736void intel_finish_page_flip(struct drm_device *dev, int pipe)
7737{
7738 drm_i915_private_t *dev_priv = dev->dev_private;
7739 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7740
Mario Kleiner49b14a52010-12-09 07:00:07 +01007741 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007742}
7743
7744void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7745{
7746 drm_i915_private_t *dev_priv = dev->dev_private;
7747 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7748
Mario Kleiner49b14a52010-12-09 07:00:07 +01007749 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007750}
7751
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007752void intel_prepare_page_flip(struct drm_device *dev, int plane)
7753{
7754 drm_i915_private_t *dev_priv = dev->dev_private;
7755 struct intel_crtc *intel_crtc =
7756 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7757 unsigned long flags;
7758
Chris Wilsone7d841c2012-12-03 11:36:30 +00007759 /* NB: An MMIO update of the plane base pointer will also
7760 * generate a page-flip completion irq, i.e. every modeset
7761 * is also accompanied by a spurious intel_prepare_page_flip().
7762 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007763 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007764 if (intel_crtc->unpin_work)
7765 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007766 spin_unlock_irqrestore(&dev->event_lock, flags);
7767}
7768
Chris Wilsone7d841c2012-12-03 11:36:30 +00007769inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7770{
7771 /* Ensure that the work item is consistent when activating it ... */
7772 smp_wmb();
7773 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7774 /* and that it is marked active as soon as the irq could fire. */
7775 smp_wmb();
7776}
7777
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007778static int intel_gen2_queue_flip(struct drm_device *dev,
7779 struct drm_crtc *crtc,
7780 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007781 struct drm_i915_gem_object *obj,
7782 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007783{
7784 struct drm_i915_private *dev_priv = dev->dev_private;
7785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007786 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007787 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007788 int ret;
7789
Daniel Vetter6d90c952012-04-26 23:28:05 +02007790 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007791 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007792 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007793
Daniel Vetter6d90c952012-04-26 23:28:05 +02007794 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007795 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007796 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007797
7798 /* Can't queue multiple flips, so wait for the previous
7799 * one to finish before executing the next.
7800 */
7801 if (intel_crtc->plane)
7802 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7803 else
7804 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007805 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7806 intel_ring_emit(ring, MI_NOOP);
7807 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7808 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7809 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007810 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007811 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007812
7813 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007814 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007815 return 0;
7816
7817err_unpin:
7818 intel_unpin_fb_obj(obj);
7819err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007820 return ret;
7821}
7822
7823static int intel_gen3_queue_flip(struct drm_device *dev,
7824 struct drm_crtc *crtc,
7825 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007826 struct drm_i915_gem_object *obj,
7827 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007828{
7829 struct drm_i915_private *dev_priv = dev->dev_private;
7830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007831 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007832 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007833 int ret;
7834
Daniel Vetter6d90c952012-04-26 23:28:05 +02007835 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007836 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007837 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007838
Daniel Vetter6d90c952012-04-26 23:28:05 +02007839 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007840 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007841 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007842
7843 if (intel_crtc->plane)
7844 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7845 else
7846 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007847 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7848 intel_ring_emit(ring, MI_NOOP);
7849 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7850 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7851 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007852 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007853 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007854
Chris Wilsone7d841c2012-12-03 11:36:30 +00007855 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007856 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007857 return 0;
7858
7859err_unpin:
7860 intel_unpin_fb_obj(obj);
7861err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007862 return ret;
7863}
7864
7865static int intel_gen4_queue_flip(struct drm_device *dev,
7866 struct drm_crtc *crtc,
7867 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007868 struct drm_i915_gem_object *obj,
7869 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007870{
7871 struct drm_i915_private *dev_priv = dev->dev_private;
7872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7873 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007874 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007875 int ret;
7876
Daniel Vetter6d90c952012-04-26 23:28:05 +02007877 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007878 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007879 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007880
Daniel Vetter6d90c952012-04-26 23:28:05 +02007881 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007882 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007883 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007884
7885 /* i965+ uses the linear or tiled offsets from the
7886 * Display Registers (which do not change across a page-flip)
7887 * so we need only reprogram the base address.
7888 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007889 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7890 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7891 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007892 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007893 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007894 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007895
7896 /* XXX Enabling the panel-fitter across page-flip is so far
7897 * untested on non-native modes, so ignore it for now.
7898 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7899 */
7900 pf = 0;
7901 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007902 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007903
7904 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007905 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007906 return 0;
7907
7908err_unpin:
7909 intel_unpin_fb_obj(obj);
7910err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007911 return ret;
7912}
7913
7914static int intel_gen6_queue_flip(struct drm_device *dev,
7915 struct drm_crtc *crtc,
7916 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007917 struct drm_i915_gem_object *obj,
7918 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007919{
7920 struct drm_i915_private *dev_priv = dev->dev_private;
7921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007922 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007923 uint32_t pf, pipesrc;
7924 int ret;
7925
Daniel Vetter6d90c952012-04-26 23:28:05 +02007926 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007927 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007928 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007929
Daniel Vetter6d90c952012-04-26 23:28:05 +02007930 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007931 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007932 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007933
Daniel Vetter6d90c952012-04-26 23:28:05 +02007934 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7935 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7936 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007937 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007938
Chris Wilson99d9acd2012-04-17 20:37:00 +01007939 /* Contrary to the suggestions in the documentation,
7940 * "Enable Panel Fitter" does not seem to be required when page
7941 * flipping with a non-native mode, and worse causes a normal
7942 * modeset to fail.
7943 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7944 */
7945 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007947 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007948
7949 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007950 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007951 return 0;
7952
7953err_unpin:
7954 intel_unpin_fb_obj(obj);
7955err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007956 return ret;
7957}
7958
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007959static int intel_gen7_queue_flip(struct drm_device *dev,
7960 struct drm_crtc *crtc,
7961 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007962 struct drm_i915_gem_object *obj,
7963 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007964{
7965 struct drm_i915_private *dev_priv = dev->dev_private;
7966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007967 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007968 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007969 int len, ret;
7970
7971 ring = obj->ring;
7972 if (ring == NULL || ring->id != RCS)
7973 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007974
7975 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7976 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007977 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007978
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007979 switch(intel_crtc->plane) {
7980 case PLANE_A:
7981 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7982 break;
7983 case PLANE_B:
7984 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7985 break;
7986 case PLANE_C:
7987 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7988 break;
7989 default:
7990 WARN_ONCE(1, "unknown plane in flip command\n");
7991 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007992 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007993 }
7994
Chris Wilsonffe74d72013-08-26 20:58:12 +01007995 len = 4;
7996 if (ring->id == RCS)
7997 len += 6;
7998
7999 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008000 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008001 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008002
Chris Wilsonffe74d72013-08-26 20:58:12 +01008003 /* Unmask the flip-done completion message. Note that the bspec says that
8004 * we should do this for both the BCS and RCS, and that we must not unmask
8005 * more than one flip event at any time (or ensure that one flip message
8006 * can be sent by waiting for flip-done prior to queueing new flips).
8007 * Experimentation says that BCS works despite DERRMR masking all
8008 * flip-done completion events and that unmasking all planes at once
8009 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8010 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8011 */
8012 if (ring->id == RCS) {
8013 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8014 intel_ring_emit(ring, DERRMR);
8015 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8016 DERRMR_PIPEB_PRI_FLIP_DONE |
8017 DERRMR_PIPEC_PRI_FLIP_DONE));
8018 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8019 intel_ring_emit(ring, DERRMR);
8020 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8021 }
8022
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008023 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008024 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008025 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008026 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008027
8028 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008029 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008030 return 0;
8031
8032err_unpin:
8033 intel_unpin_fb_obj(obj);
8034err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008035 return ret;
8036}
8037
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008038static int intel_default_queue_flip(struct drm_device *dev,
8039 struct drm_crtc *crtc,
8040 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008041 struct drm_i915_gem_object *obj,
8042 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008043{
8044 return -ENODEV;
8045}
8046
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008047static int intel_crtc_page_flip(struct drm_crtc *crtc,
8048 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008049 struct drm_pending_vblank_event *event,
8050 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008051{
8052 struct drm_device *dev = crtc->dev;
8053 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008054 struct drm_framebuffer *old_fb = crtc->fb;
8055 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8057 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008058 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008059 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008060
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008061 /* Can't change pixel format via MI display flips. */
8062 if (fb->pixel_format != crtc->fb->pixel_format)
8063 return -EINVAL;
8064
8065 /*
8066 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8067 * Note that pitch changes could also affect these register.
8068 */
8069 if (INTEL_INFO(dev)->gen > 3 &&
8070 (fb->offsets[0] != crtc->fb->offsets[0] ||
8071 fb->pitches[0] != crtc->fb->pitches[0]))
8072 return -EINVAL;
8073
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008074 work = kzalloc(sizeof *work, GFP_KERNEL);
8075 if (work == NULL)
8076 return -ENOMEM;
8077
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008078 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008079 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008080 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008081 INIT_WORK(&work->work, intel_unpin_work_fn);
8082
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008083 ret = drm_vblank_get(dev, intel_crtc->pipe);
8084 if (ret)
8085 goto free_work;
8086
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008087 /* We borrow the event spin lock for protecting unpin_work */
8088 spin_lock_irqsave(&dev->event_lock, flags);
8089 if (intel_crtc->unpin_work) {
8090 spin_unlock_irqrestore(&dev->event_lock, flags);
8091 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008092 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008093
8094 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008095 return -EBUSY;
8096 }
8097 intel_crtc->unpin_work = work;
8098 spin_unlock_irqrestore(&dev->event_lock, flags);
8099
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008100 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8101 flush_workqueue(dev_priv->wq);
8102
Chris Wilson79158102012-05-23 11:13:58 +01008103 ret = i915_mutex_lock_interruptible(dev);
8104 if (ret)
8105 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008106
Jesse Barnes75dfca82010-02-10 15:09:44 -08008107 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008108 drm_gem_object_reference(&work->old_fb_obj->base);
8109 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008110
8111 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008112
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008113 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008114
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008115 work->enable_stall_check = true;
8116
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008117 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008118 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008119
Keith Packarded8d1972013-07-22 18:49:58 -07008120 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008121 if (ret)
8122 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008123
Chris Wilson7782de32011-07-08 12:22:41 +01008124 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008125 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008126 mutex_unlock(&dev->struct_mutex);
8127
Jesse Barnese5510fa2010-07-01 16:48:37 -07008128 trace_i915_flip_request(intel_crtc->plane, obj);
8129
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008130 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008131
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008132cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008133 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008134 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008135 drm_gem_object_unreference(&work->old_fb_obj->base);
8136 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008137 mutex_unlock(&dev->struct_mutex);
8138
Chris Wilson79158102012-05-23 11:13:58 +01008139cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008140 spin_lock_irqsave(&dev->event_lock, flags);
8141 intel_crtc->unpin_work = NULL;
8142 spin_unlock_irqrestore(&dev->event_lock, flags);
8143
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008144 drm_vblank_put(dev, intel_crtc->pipe);
8145free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008146 kfree(work);
8147
8148 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008149}
8150
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008151static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008152 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8153 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008154};
8155
Daniel Vetter50f56112012-07-02 09:35:43 +02008156static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8157 struct drm_crtc *crtc)
8158{
8159 struct drm_device *dev;
8160 struct drm_crtc *tmp;
8161 int crtc_mask = 1;
8162
8163 WARN(!crtc, "checking null crtc?\n");
8164
8165 dev = crtc->dev;
8166
8167 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8168 if (tmp == crtc)
8169 break;
8170 crtc_mask <<= 1;
8171 }
8172
8173 if (encoder->possible_crtcs & crtc_mask)
8174 return true;
8175 return false;
8176}
8177
Daniel Vetter9a935852012-07-05 22:34:27 +02008178/**
8179 * intel_modeset_update_staged_output_state
8180 *
8181 * Updates the staged output configuration state, e.g. after we've read out the
8182 * current hw state.
8183 */
8184static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8185{
8186 struct intel_encoder *encoder;
8187 struct intel_connector *connector;
8188
8189 list_for_each_entry(connector, &dev->mode_config.connector_list,
8190 base.head) {
8191 connector->new_encoder =
8192 to_intel_encoder(connector->base.encoder);
8193 }
8194
8195 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8196 base.head) {
8197 encoder->new_crtc =
8198 to_intel_crtc(encoder->base.crtc);
8199 }
8200}
8201
8202/**
8203 * intel_modeset_commit_output_state
8204 *
8205 * This function copies the stage display pipe configuration to the real one.
8206 */
8207static void intel_modeset_commit_output_state(struct drm_device *dev)
8208{
8209 struct intel_encoder *encoder;
8210 struct intel_connector *connector;
8211
8212 list_for_each_entry(connector, &dev->mode_config.connector_list,
8213 base.head) {
8214 connector->base.encoder = &connector->new_encoder->base;
8215 }
8216
8217 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8218 base.head) {
8219 encoder->base.crtc = &encoder->new_crtc->base;
8220 }
8221}
8222
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008223static void
8224connected_sink_compute_bpp(struct intel_connector * connector,
8225 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008226{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008227 int bpp = pipe_config->pipe_bpp;
8228
8229 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8230 connector->base.base.id,
8231 drm_get_connector_name(&connector->base));
8232
8233 /* Don't use an invalid EDID bpc value */
8234 if (connector->base.display_info.bpc &&
8235 connector->base.display_info.bpc * 3 < bpp) {
8236 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8237 bpp, connector->base.display_info.bpc*3);
8238 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8239 }
8240
8241 /* Clamp bpp to 8 on screens without EDID 1.4 */
8242 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8243 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8244 bpp);
8245 pipe_config->pipe_bpp = 24;
8246 }
8247}
8248
8249static int
8250compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8251 struct drm_framebuffer *fb,
8252 struct intel_crtc_config *pipe_config)
8253{
8254 struct drm_device *dev = crtc->base.dev;
8255 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008256 int bpp;
8257
Daniel Vetterd42264b2013-03-28 16:38:08 +01008258 switch (fb->pixel_format) {
8259 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008260 bpp = 8*3; /* since we go through a colormap */
8261 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008262 case DRM_FORMAT_XRGB1555:
8263 case DRM_FORMAT_ARGB1555:
8264 /* checked in intel_framebuffer_init already */
8265 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8266 return -EINVAL;
8267 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008268 bpp = 6*3; /* min is 18bpp */
8269 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008270 case DRM_FORMAT_XBGR8888:
8271 case DRM_FORMAT_ABGR8888:
8272 /* checked in intel_framebuffer_init already */
8273 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8274 return -EINVAL;
8275 case DRM_FORMAT_XRGB8888:
8276 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008277 bpp = 8*3;
8278 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008279 case DRM_FORMAT_XRGB2101010:
8280 case DRM_FORMAT_ARGB2101010:
8281 case DRM_FORMAT_XBGR2101010:
8282 case DRM_FORMAT_ABGR2101010:
8283 /* checked in intel_framebuffer_init already */
8284 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008285 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008286 bpp = 10*3;
8287 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008288 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008289 default:
8290 DRM_DEBUG_KMS("unsupported depth\n");
8291 return -EINVAL;
8292 }
8293
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008294 pipe_config->pipe_bpp = bpp;
8295
8296 /* Clamp display bpp to EDID value */
8297 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008298 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008299 if (!connector->new_encoder ||
8300 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008301 continue;
8302
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008303 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008304 }
8305
8306 return bpp;
8307}
8308
Daniel Vetterc0b03412013-05-28 12:05:54 +02008309static void intel_dump_pipe_config(struct intel_crtc *crtc,
8310 struct intel_crtc_config *pipe_config,
8311 const char *context)
8312{
8313 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8314 context, pipe_name(crtc->pipe));
8315
8316 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8317 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8318 pipe_config->pipe_bpp, pipe_config->dither);
8319 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8320 pipe_config->has_pch_encoder,
8321 pipe_config->fdi_lanes,
8322 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8323 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8324 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008325 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8326 pipe_config->has_dp_encoder,
8327 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8328 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8329 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008330 DRM_DEBUG_KMS("requested mode:\n");
8331 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8332 DRM_DEBUG_KMS("adjusted mode:\n");
8333 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008334 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008335 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8336 pipe_config->gmch_pfit.control,
8337 pipe_config->gmch_pfit.pgm_ratios,
8338 pipe_config->gmch_pfit.lvds_border_bits);
8339 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8340 pipe_config->pch_pfit.pos,
8341 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008342 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008343}
8344
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008345static bool check_encoder_cloning(struct drm_crtc *crtc)
8346{
8347 int num_encoders = 0;
8348 bool uncloneable_encoders = false;
8349 struct intel_encoder *encoder;
8350
8351 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8352 base.head) {
8353 if (&encoder->new_crtc->base != crtc)
8354 continue;
8355
8356 num_encoders++;
8357 if (!encoder->cloneable)
8358 uncloneable_encoders = true;
8359 }
8360
8361 return !(num_encoders > 1 && uncloneable_encoders);
8362}
8363
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008364static struct intel_crtc_config *
8365intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008366 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008367 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008368{
8369 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008370 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008371 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008372 int plane_bpp, ret = -EINVAL;
8373 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008374
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008375 if (!check_encoder_cloning(crtc)) {
8376 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8377 return ERR_PTR(-EINVAL);
8378 }
8379
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008380 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8381 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008382 return ERR_PTR(-ENOMEM);
8383
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008384 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8385 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008386 pipe_config->cpu_transcoder =
8387 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008388 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008389
Imre Deak2960bc92013-07-30 13:36:32 +03008390 /*
8391 * Sanitize sync polarity flags based on requested ones. If neither
8392 * positive or negative polarity is requested, treat this as meaning
8393 * negative polarity.
8394 */
8395 if (!(pipe_config->adjusted_mode.flags &
8396 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8397 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8398
8399 if (!(pipe_config->adjusted_mode.flags &
8400 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8401 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8402
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008403 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8404 * plane pixel format and any sink constraints into account. Returns the
8405 * source plane bpp so that dithering can be selected on mismatches
8406 * after encoders and crtc also have had their say. */
8407 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8408 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008409 if (plane_bpp < 0)
8410 goto fail;
8411
Daniel Vettere29c22c2013-02-21 00:00:16 +01008412encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008413 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008414 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008415 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008416
Daniel Vetter135c81b2013-07-21 21:37:09 +02008417 /* Fill in default crtc timings, allow encoders to overwrite them. */
8418 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8419
Daniel Vetter7758a112012-07-08 19:40:39 +02008420 /* Pass our mode to the connectors and the CRTC to give them a chance to
8421 * adjust it according to limitations or connector properties, and also
8422 * a chance to reject the mode entirely.
8423 */
8424 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8425 base.head) {
8426
8427 if (&encoder->new_crtc->base != crtc)
8428 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008429
Daniel Vetterefea6e82013-07-21 21:36:59 +02008430 if (!(encoder->compute_config(encoder, pipe_config))) {
8431 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008432 goto fail;
8433 }
8434 }
8435
Daniel Vetterff9a6752013-06-01 17:16:21 +02008436 /* Set default port clock if not overwritten by the encoder. Needs to be
8437 * done afterwards in case the encoder adjusts the mode. */
8438 if (!pipe_config->port_clock)
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03008439 pipe_config->port_clock = pipe_config->adjusted_mode.clock *
8440 pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008441
Daniel Vettera43f6e02013-06-07 23:10:32 +02008442 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008443 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008444 DRM_DEBUG_KMS("CRTC fixup failed\n");
8445 goto fail;
8446 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008447
8448 if (ret == RETRY) {
8449 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8450 ret = -EINVAL;
8451 goto fail;
8452 }
8453
8454 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8455 retry = false;
8456 goto encoder_retry;
8457 }
8458
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008459 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8460 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8461 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8462
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008463 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008464fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008465 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008466 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008467}
8468
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008469/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8470 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8471static void
8472intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8473 unsigned *prepare_pipes, unsigned *disable_pipes)
8474{
8475 struct intel_crtc *intel_crtc;
8476 struct drm_device *dev = crtc->dev;
8477 struct intel_encoder *encoder;
8478 struct intel_connector *connector;
8479 struct drm_crtc *tmp_crtc;
8480
8481 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8482
8483 /* Check which crtcs have changed outputs connected to them, these need
8484 * to be part of the prepare_pipes mask. We don't (yet) support global
8485 * modeset across multiple crtcs, so modeset_pipes will only have one
8486 * bit set at most. */
8487 list_for_each_entry(connector, &dev->mode_config.connector_list,
8488 base.head) {
8489 if (connector->base.encoder == &connector->new_encoder->base)
8490 continue;
8491
8492 if (connector->base.encoder) {
8493 tmp_crtc = connector->base.encoder->crtc;
8494
8495 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8496 }
8497
8498 if (connector->new_encoder)
8499 *prepare_pipes |=
8500 1 << connector->new_encoder->new_crtc->pipe;
8501 }
8502
8503 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8504 base.head) {
8505 if (encoder->base.crtc == &encoder->new_crtc->base)
8506 continue;
8507
8508 if (encoder->base.crtc) {
8509 tmp_crtc = encoder->base.crtc;
8510
8511 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8512 }
8513
8514 if (encoder->new_crtc)
8515 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8516 }
8517
8518 /* Check for any pipes that will be fully disabled ... */
8519 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8520 base.head) {
8521 bool used = false;
8522
8523 /* Don't try to disable disabled crtcs. */
8524 if (!intel_crtc->base.enabled)
8525 continue;
8526
8527 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8528 base.head) {
8529 if (encoder->new_crtc == intel_crtc)
8530 used = true;
8531 }
8532
8533 if (!used)
8534 *disable_pipes |= 1 << intel_crtc->pipe;
8535 }
8536
8537
8538 /* set_mode is also used to update properties on life display pipes. */
8539 intel_crtc = to_intel_crtc(crtc);
8540 if (crtc->enabled)
8541 *prepare_pipes |= 1 << intel_crtc->pipe;
8542
Daniel Vetterb6c51642013-04-12 18:48:43 +02008543 /*
8544 * For simplicity do a full modeset on any pipe where the output routing
8545 * changed. We could be more clever, but that would require us to be
8546 * more careful with calling the relevant encoder->mode_set functions.
8547 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008548 if (*prepare_pipes)
8549 *modeset_pipes = *prepare_pipes;
8550
8551 /* ... and mask these out. */
8552 *modeset_pipes &= ~(*disable_pipes);
8553 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008554
8555 /*
8556 * HACK: We don't (yet) fully support global modesets. intel_set_config
8557 * obies this rule, but the modeset restore mode of
8558 * intel_modeset_setup_hw_state does not.
8559 */
8560 *modeset_pipes &= 1 << intel_crtc->pipe;
8561 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008562
8563 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8564 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008565}
8566
Daniel Vetterea9d7582012-07-10 10:42:52 +02008567static bool intel_crtc_in_use(struct drm_crtc *crtc)
8568{
8569 struct drm_encoder *encoder;
8570 struct drm_device *dev = crtc->dev;
8571
8572 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8573 if (encoder->crtc == crtc)
8574 return true;
8575
8576 return false;
8577}
8578
8579static void
8580intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8581{
8582 struct intel_encoder *intel_encoder;
8583 struct intel_crtc *intel_crtc;
8584 struct drm_connector *connector;
8585
8586 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8587 base.head) {
8588 if (!intel_encoder->base.crtc)
8589 continue;
8590
8591 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8592
8593 if (prepare_pipes & (1 << intel_crtc->pipe))
8594 intel_encoder->connectors_active = false;
8595 }
8596
8597 intel_modeset_commit_output_state(dev);
8598
8599 /* Update computed state. */
8600 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8601 base.head) {
8602 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8603 }
8604
8605 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8606 if (!connector->encoder || !connector->encoder->crtc)
8607 continue;
8608
8609 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8610
8611 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008612 struct drm_property *dpms_property =
8613 dev->mode_config.dpms_property;
8614
Daniel Vetterea9d7582012-07-10 10:42:52 +02008615 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008616 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008617 dpms_property,
8618 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008619
8620 intel_encoder = to_intel_encoder(connector->encoder);
8621 intel_encoder->connectors_active = true;
8622 }
8623 }
8624
8625}
8626
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008627static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008628{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008629 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008630
8631 if (clock1 == clock2)
8632 return true;
8633
8634 if (!clock1 || !clock2)
8635 return false;
8636
8637 diff = abs(clock1 - clock2);
8638
8639 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8640 return true;
8641
8642 return false;
8643}
8644
Daniel Vetter25c5b262012-07-08 22:08:04 +02008645#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8646 list_for_each_entry((intel_crtc), \
8647 &(dev)->mode_config.crtc_list, \
8648 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008649 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008650
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008651static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008652intel_pipe_config_compare(struct drm_device *dev,
8653 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008654 struct intel_crtc_config *pipe_config)
8655{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008656#define PIPE_CONF_CHECK_X(name) \
8657 if (current_config->name != pipe_config->name) { \
8658 DRM_ERROR("mismatch in " #name " " \
8659 "(expected 0x%08x, found 0x%08x)\n", \
8660 current_config->name, \
8661 pipe_config->name); \
8662 return false; \
8663 }
8664
Daniel Vetter08a24032013-04-19 11:25:34 +02008665#define PIPE_CONF_CHECK_I(name) \
8666 if (current_config->name != pipe_config->name) { \
8667 DRM_ERROR("mismatch in " #name " " \
8668 "(expected %i, found %i)\n", \
8669 current_config->name, \
8670 pipe_config->name); \
8671 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008672 }
8673
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008674#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8675 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008676 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008677 "(expected %i, found %i)\n", \
8678 current_config->name & (mask), \
8679 pipe_config->name & (mask)); \
8680 return false; \
8681 }
8682
Ville Syrjälä5e550652013-09-06 23:29:07 +03008683#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8684 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8685 DRM_ERROR("mismatch in " #name " " \
8686 "(expected %i, found %i)\n", \
8687 current_config->name, \
8688 pipe_config->name); \
8689 return false; \
8690 }
8691
Daniel Vetterbb760062013-06-06 14:55:52 +02008692#define PIPE_CONF_QUIRK(quirk) \
8693 ((current_config->quirks | pipe_config->quirks) & (quirk))
8694
Daniel Vettereccb1402013-05-22 00:50:22 +02008695 PIPE_CONF_CHECK_I(cpu_transcoder);
8696
Daniel Vetter08a24032013-04-19 11:25:34 +02008697 PIPE_CONF_CHECK_I(has_pch_encoder);
8698 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008699 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8700 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8701 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8702 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8703 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008704
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008705 PIPE_CONF_CHECK_I(has_dp_encoder);
8706 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8707 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8708 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8709 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8710 PIPE_CONF_CHECK_I(dp_m_n.tu);
8711
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008712 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8713 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8714 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8715 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8716 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8717 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8718
8719 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8720 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8721 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8722 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8723 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8724 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8725
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008726 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008727
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008728 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8729 DRM_MODE_FLAG_INTERLACE);
8730
Daniel Vetterbb760062013-06-06 14:55:52 +02008731 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8732 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8733 DRM_MODE_FLAG_PHSYNC);
8734 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8735 DRM_MODE_FLAG_NHSYNC);
8736 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8737 DRM_MODE_FLAG_PVSYNC);
8738 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8739 DRM_MODE_FLAG_NVSYNC);
8740 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008741
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008742 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8743 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8744
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008745 PIPE_CONF_CHECK_I(gmch_pfit.control);
8746 /* pfit ratios are autocomputed by the hw on gen4+ */
8747 if (INTEL_INFO(dev)->gen < 4)
8748 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8749 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8750 PIPE_CONF_CHECK_I(pch_pfit.pos);
8751 PIPE_CONF_CHECK_I(pch_pfit.size);
8752
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008753 PIPE_CONF_CHECK_I(ips_enabled);
8754
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008755 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008756 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008757 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008758 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8759 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008760
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008761 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8762 PIPE_CONF_CHECK_I(pipe_bpp);
8763
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008764 if (!IS_HASWELL(dev)) {
Ville Syrjälä5e550652013-09-06 23:29:07 +03008765 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008766 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8767 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008768
Daniel Vetter66e985c2013-06-05 13:34:20 +02008769#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008770#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008771#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008772#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008773#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008774
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008775 return true;
8776}
8777
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008778static void
8779check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008780{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008781 struct intel_connector *connector;
8782
8783 list_for_each_entry(connector, &dev->mode_config.connector_list,
8784 base.head) {
8785 /* This also checks the encoder/connector hw state with the
8786 * ->get_hw_state callbacks. */
8787 intel_connector_check_state(connector);
8788
8789 WARN(&connector->new_encoder->base != connector->base.encoder,
8790 "connector's staged encoder doesn't match current encoder\n");
8791 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008792}
8793
8794static void
8795check_encoder_state(struct drm_device *dev)
8796{
8797 struct intel_encoder *encoder;
8798 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008799
8800 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8801 base.head) {
8802 bool enabled = false;
8803 bool active = false;
8804 enum pipe pipe, tracked_pipe;
8805
8806 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8807 encoder->base.base.id,
8808 drm_get_encoder_name(&encoder->base));
8809
8810 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8811 "encoder's stage crtc doesn't match current crtc\n");
8812 WARN(encoder->connectors_active && !encoder->base.crtc,
8813 "encoder's active_connectors set, but no crtc\n");
8814
8815 list_for_each_entry(connector, &dev->mode_config.connector_list,
8816 base.head) {
8817 if (connector->base.encoder != &encoder->base)
8818 continue;
8819 enabled = true;
8820 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8821 active = true;
8822 }
8823 WARN(!!encoder->base.crtc != enabled,
8824 "encoder's enabled state mismatch "
8825 "(expected %i, found %i)\n",
8826 !!encoder->base.crtc, enabled);
8827 WARN(active && !encoder->base.crtc,
8828 "active encoder with no crtc\n");
8829
8830 WARN(encoder->connectors_active != active,
8831 "encoder's computed active state doesn't match tracked active state "
8832 "(expected %i, found %i)\n", active, encoder->connectors_active);
8833
8834 active = encoder->get_hw_state(encoder, &pipe);
8835 WARN(active != encoder->connectors_active,
8836 "encoder's hw state doesn't match sw tracking "
8837 "(expected %i, found %i)\n",
8838 encoder->connectors_active, active);
8839
8840 if (!encoder->base.crtc)
8841 continue;
8842
8843 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8844 WARN(active && pipe != tracked_pipe,
8845 "active encoder's pipe doesn't match"
8846 "(expected %i, found %i)\n",
8847 tracked_pipe, pipe);
8848
8849 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008850}
8851
8852static void
8853check_crtc_state(struct drm_device *dev)
8854{
8855 drm_i915_private_t *dev_priv = dev->dev_private;
8856 struct intel_crtc *crtc;
8857 struct intel_encoder *encoder;
8858 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008859
8860 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8861 base.head) {
8862 bool enabled = false;
8863 bool active = false;
8864
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008865 memset(&pipe_config, 0, sizeof(pipe_config));
8866
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008867 DRM_DEBUG_KMS("[CRTC:%d]\n",
8868 crtc->base.base.id);
8869
8870 WARN(crtc->active && !crtc->base.enabled,
8871 "active crtc, but not enabled in sw tracking\n");
8872
8873 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8874 base.head) {
8875 if (encoder->base.crtc != &crtc->base)
8876 continue;
8877 enabled = true;
8878 if (encoder->connectors_active)
8879 active = true;
8880 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008881
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008882 WARN(active != crtc->active,
8883 "crtc's computed active state doesn't match tracked active state "
8884 "(expected %i, found %i)\n", active, crtc->active);
8885 WARN(enabled != crtc->base.enabled,
8886 "crtc's computed enabled state doesn't match tracked enabled state "
8887 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8888
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008889 active = dev_priv->display.get_pipe_config(crtc,
8890 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008891
8892 /* hw state is inconsistent with the pipe A quirk */
8893 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8894 active = crtc->active;
8895
Daniel Vetter6c49f242013-06-06 12:45:25 +02008896 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8897 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008898 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008899 if (encoder->base.crtc != &crtc->base)
8900 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008901 if (encoder->get_config &&
8902 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008903 encoder->get_config(encoder, &pipe_config);
8904 }
8905
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008906 WARN(crtc->active != active,
8907 "crtc active state doesn't match with hw state "
8908 "(expected %i, found %i)\n", crtc->active, active);
8909
Daniel Vetterc0b03412013-05-28 12:05:54 +02008910 if (active &&
8911 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8912 WARN(1, "pipe state doesn't match!\n");
8913 intel_dump_pipe_config(crtc, &pipe_config,
8914 "[hw state]");
8915 intel_dump_pipe_config(crtc, &crtc->config,
8916 "[sw state]");
8917 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008918 }
8919}
8920
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008921static void
8922check_shared_dpll_state(struct drm_device *dev)
8923{
8924 drm_i915_private_t *dev_priv = dev->dev_private;
8925 struct intel_crtc *crtc;
8926 struct intel_dpll_hw_state dpll_hw_state;
8927 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008928
8929 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8930 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8931 int enabled_crtcs = 0, active_crtcs = 0;
8932 bool active;
8933
8934 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8935
8936 DRM_DEBUG_KMS("%s\n", pll->name);
8937
8938 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8939
8940 WARN(pll->active > pll->refcount,
8941 "more active pll users than references: %i vs %i\n",
8942 pll->active, pll->refcount);
8943 WARN(pll->active && !pll->on,
8944 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008945 WARN(pll->on && !pll->active,
8946 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008947 WARN(pll->on != active,
8948 "pll on state mismatch (expected %i, found %i)\n",
8949 pll->on, active);
8950
8951 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8952 base.head) {
8953 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8954 enabled_crtcs++;
8955 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8956 active_crtcs++;
8957 }
8958 WARN(pll->active != active_crtcs,
8959 "pll active crtcs mismatch (expected %i, found %i)\n",
8960 pll->active, active_crtcs);
8961 WARN(pll->refcount != enabled_crtcs,
8962 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8963 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008964
8965 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8966 sizeof(dpll_hw_state)),
8967 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008968 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008969}
8970
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008971void
8972intel_modeset_check_state(struct drm_device *dev)
8973{
8974 check_connector_state(dev);
8975 check_encoder_state(dev);
8976 check_crtc_state(dev);
8977 check_shared_dpll_state(dev);
8978}
8979
Ville Syrjälä18442d02013-09-13 16:00:08 +03008980void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
8981 int dotclock)
8982{
8983 /*
8984 * FDI already provided one idea for the dotclock.
8985 * Yell if the encoder disagrees.
8986 */
8987 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.clock, dotclock),
8988 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
8989 pipe_config->adjusted_mode.clock, dotclock);
8990}
8991
Daniel Vetterf30da182013-04-11 20:22:50 +02008992static int __intel_set_mode(struct drm_crtc *crtc,
8993 struct drm_display_mode *mode,
8994 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008995{
8996 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008997 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008998 struct drm_display_mode *saved_mode, *saved_hwmode;
8999 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009000 struct intel_crtc *intel_crtc;
9001 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009002 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009003
Tim Gardner3ac18232012-12-07 07:54:26 -07009004 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009005 if (!saved_mode)
9006 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009007 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009008
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009009 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009010 &prepare_pipes, &disable_pipes);
9011
Tim Gardner3ac18232012-12-07 07:54:26 -07009012 *saved_hwmode = crtc->hwmode;
9013 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009014
Daniel Vetter25c5b262012-07-08 22:08:04 +02009015 /* Hack: Because we don't (yet) support global modeset on multiple
9016 * crtcs, we don't keep track of the new mode for more than one crtc.
9017 * Hence simply check whether any bit is set in modeset_pipes in all the
9018 * pieces of code that are not yet converted to deal with mutliple crtcs
9019 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009020 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009021 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009022 if (IS_ERR(pipe_config)) {
9023 ret = PTR_ERR(pipe_config);
9024 pipe_config = NULL;
9025
Tim Gardner3ac18232012-12-07 07:54:26 -07009026 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009027 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009028 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9029 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009030 }
9031
Daniel Vetter460da9162013-03-27 00:44:51 +01009032 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9033 intel_crtc_disable(&intel_crtc->base);
9034
Daniel Vetterea9d7582012-07-10 10:42:52 +02009035 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9036 if (intel_crtc->base.enabled)
9037 dev_priv->display.crtc_disable(&intel_crtc->base);
9038 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009039
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009040 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9041 * to set it here already despite that we pass it down the callchain.
9042 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009043 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009044 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009045 /* mode_set/enable/disable functions rely on a correct pipe
9046 * config. */
9047 to_intel_crtc(crtc)->config = *pipe_config;
9048 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009049
Daniel Vetterea9d7582012-07-10 10:42:52 +02009050 /* Only after disabling all output pipelines that will be changed can we
9051 * update the the output configuration. */
9052 intel_modeset_update_state(dev, prepare_pipes);
9053
Daniel Vetter47fab732012-10-26 10:58:18 +02009054 if (dev_priv->display.modeset_global_resources)
9055 dev_priv->display.modeset_global_resources(dev);
9056
Daniel Vettera6778b32012-07-02 09:56:42 +02009057 /* Set up the DPLL and any encoders state that needs to adjust or depend
9058 * on the DPLL.
9059 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009060 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009061 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009062 x, y, fb);
9063 if (ret)
9064 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009065 }
9066
9067 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009068 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9069 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009070
Daniel Vetter25c5b262012-07-08 22:08:04 +02009071 if (modeset_pipes) {
9072 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009073 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009074
Daniel Vetter25c5b262012-07-08 22:08:04 +02009075 /* Calculate and store various constants which
9076 * are later needed by vblank and swap-completion
9077 * timestamping. They are derived from true hwmode.
9078 */
9079 drm_calc_timestamping_constants(crtc);
9080 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009081
9082 /* FIXME: add subpixel order */
9083done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009084 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009085 crtc->hwmode = *saved_hwmode;
9086 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009087 }
9088
Tim Gardner3ac18232012-12-07 07:54:26 -07009089out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009090 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009091 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009092 return ret;
9093}
9094
Damien Lespiaue7457a92013-08-08 22:28:59 +01009095static int intel_set_mode(struct drm_crtc *crtc,
9096 struct drm_display_mode *mode,
9097 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009098{
9099 int ret;
9100
9101 ret = __intel_set_mode(crtc, mode, x, y, fb);
9102
9103 if (ret == 0)
9104 intel_modeset_check_state(crtc->dev);
9105
9106 return ret;
9107}
9108
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009109void intel_crtc_restore_mode(struct drm_crtc *crtc)
9110{
9111 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9112}
9113
Daniel Vetter25c5b262012-07-08 22:08:04 +02009114#undef for_each_intel_crtc_masked
9115
Daniel Vetterd9e55602012-07-04 22:16:09 +02009116static void intel_set_config_free(struct intel_set_config *config)
9117{
9118 if (!config)
9119 return;
9120
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009121 kfree(config->save_connector_encoders);
9122 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009123 kfree(config);
9124}
9125
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009126static int intel_set_config_save_state(struct drm_device *dev,
9127 struct intel_set_config *config)
9128{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009129 struct drm_encoder *encoder;
9130 struct drm_connector *connector;
9131 int count;
9132
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009133 config->save_encoder_crtcs =
9134 kcalloc(dev->mode_config.num_encoder,
9135 sizeof(struct drm_crtc *), GFP_KERNEL);
9136 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009137 return -ENOMEM;
9138
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009139 config->save_connector_encoders =
9140 kcalloc(dev->mode_config.num_connector,
9141 sizeof(struct drm_encoder *), GFP_KERNEL);
9142 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009143 return -ENOMEM;
9144
9145 /* Copy data. Note that driver private data is not affected.
9146 * Should anything bad happen only the expected state is
9147 * restored, not the drivers personal bookkeeping.
9148 */
9149 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009150 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009151 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009152 }
9153
9154 count = 0;
9155 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009156 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009157 }
9158
9159 return 0;
9160}
9161
9162static void intel_set_config_restore_state(struct drm_device *dev,
9163 struct intel_set_config *config)
9164{
Daniel Vetter9a935852012-07-05 22:34:27 +02009165 struct intel_encoder *encoder;
9166 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009167 int count;
9168
9169 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009170 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9171 encoder->new_crtc =
9172 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009173 }
9174
9175 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009176 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9177 connector->new_encoder =
9178 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009179 }
9180}
9181
Imre Deake3de42b2013-05-03 19:44:07 +02009182static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009183is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009184{
9185 int i;
9186
Chris Wilson2e57f472013-07-17 12:14:40 +01009187 if (set->num_connectors == 0)
9188 return false;
9189
9190 if (WARN_ON(set->connectors == NULL))
9191 return false;
9192
9193 for (i = 0; i < set->num_connectors; i++)
9194 if (set->connectors[i]->encoder &&
9195 set->connectors[i]->encoder->crtc == set->crtc &&
9196 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009197 return true;
9198
9199 return false;
9200}
9201
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009202static void
9203intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9204 struct intel_set_config *config)
9205{
9206
9207 /* We should be able to check here if the fb has the same properties
9208 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009209 if (is_crtc_connector_off(set)) {
9210 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009211 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009212 /* If we have no fb then treat it as a full mode set */
9213 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009214 struct intel_crtc *intel_crtc =
9215 to_intel_crtc(set->crtc);
9216
9217 if (intel_crtc->active && i915_fastboot) {
9218 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9219 config->fb_changed = true;
9220 } else {
9221 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9222 config->mode_changed = true;
9223 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009224 } else if (set->fb == NULL) {
9225 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009226 } else if (set->fb->pixel_format !=
9227 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009228 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009229 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009230 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009231 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009232 }
9233
Daniel Vetter835c5872012-07-10 18:11:08 +02009234 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009235 config->fb_changed = true;
9236
9237 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9238 DRM_DEBUG_KMS("modes are different, full mode set\n");
9239 drm_mode_debug_printmodeline(&set->crtc->mode);
9240 drm_mode_debug_printmodeline(set->mode);
9241 config->mode_changed = true;
9242 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009243
9244 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9245 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009246}
9247
Daniel Vetter2e431052012-07-04 22:42:15 +02009248static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009249intel_modeset_stage_output_state(struct drm_device *dev,
9250 struct drm_mode_set *set,
9251 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009252{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009253 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009254 struct intel_connector *connector;
9255 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009256 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009257
Damien Lespiau9abdda72013-02-13 13:29:23 +00009258 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009259 * of connectors. For paranoia, double-check this. */
9260 WARN_ON(!set->fb && (set->num_connectors != 0));
9261 WARN_ON(set->fb && (set->num_connectors == 0));
9262
Daniel Vetter9a935852012-07-05 22:34:27 +02009263 list_for_each_entry(connector, &dev->mode_config.connector_list,
9264 base.head) {
9265 /* Otherwise traverse passed in connector list and get encoders
9266 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009267 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009268 if (set->connectors[ro] == &connector->base) {
9269 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009270 break;
9271 }
9272 }
9273
Daniel Vetter9a935852012-07-05 22:34:27 +02009274 /* If we disable the crtc, disable all its connectors. Also, if
9275 * the connector is on the changing crtc but not on the new
9276 * connector list, disable it. */
9277 if ((!set->fb || ro == set->num_connectors) &&
9278 connector->base.encoder &&
9279 connector->base.encoder->crtc == set->crtc) {
9280 connector->new_encoder = NULL;
9281
9282 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9283 connector->base.base.id,
9284 drm_get_connector_name(&connector->base));
9285 }
9286
9287
9288 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009289 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009290 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009291 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009292 }
9293 /* connector->new_encoder is now updated for all connectors. */
9294
9295 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009296 list_for_each_entry(connector, &dev->mode_config.connector_list,
9297 base.head) {
9298 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009299 continue;
9300
Daniel Vetter9a935852012-07-05 22:34:27 +02009301 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009302
9303 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009304 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009305 new_crtc = set->crtc;
9306 }
9307
9308 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009309 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9310 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009311 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009312 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009313 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9314
9315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9316 connector->base.base.id,
9317 drm_get_connector_name(&connector->base),
9318 new_crtc->base.id);
9319 }
9320
9321 /* Check for any encoders that needs to be disabled. */
9322 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9323 base.head) {
9324 list_for_each_entry(connector,
9325 &dev->mode_config.connector_list,
9326 base.head) {
9327 if (connector->new_encoder == encoder) {
9328 WARN_ON(!connector->new_encoder->new_crtc);
9329
9330 goto next_encoder;
9331 }
9332 }
9333 encoder->new_crtc = NULL;
9334next_encoder:
9335 /* Only now check for crtc changes so we don't miss encoders
9336 * that will be disabled. */
9337 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009338 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009339 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009340 }
9341 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009342 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009343
Daniel Vetter2e431052012-07-04 22:42:15 +02009344 return 0;
9345}
9346
9347static int intel_crtc_set_config(struct drm_mode_set *set)
9348{
9349 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009350 struct drm_mode_set save_set;
9351 struct intel_set_config *config;
9352 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009353
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009354 BUG_ON(!set);
9355 BUG_ON(!set->crtc);
9356 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009357
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009358 /* Enforce sane interface api - has been abused by the fb helper. */
9359 BUG_ON(!set->mode && set->fb);
9360 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009361
Daniel Vetter2e431052012-07-04 22:42:15 +02009362 if (set->fb) {
9363 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9364 set->crtc->base.id, set->fb->base.id,
9365 (int)set->num_connectors, set->x, set->y);
9366 } else {
9367 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009368 }
9369
9370 dev = set->crtc->dev;
9371
9372 ret = -ENOMEM;
9373 config = kzalloc(sizeof(*config), GFP_KERNEL);
9374 if (!config)
9375 goto out_config;
9376
9377 ret = intel_set_config_save_state(dev, config);
9378 if (ret)
9379 goto out_config;
9380
9381 save_set.crtc = set->crtc;
9382 save_set.mode = &set->crtc->mode;
9383 save_set.x = set->crtc->x;
9384 save_set.y = set->crtc->y;
9385 save_set.fb = set->crtc->fb;
9386
9387 /* Compute whether we need a full modeset, only an fb base update or no
9388 * change at all. In the future we might also check whether only the
9389 * mode changed, e.g. for LVDS where we only change the panel fitter in
9390 * such cases. */
9391 intel_set_config_compute_mode_changes(set, config);
9392
Daniel Vetter9a935852012-07-05 22:34:27 +02009393 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009394 if (ret)
9395 goto fail;
9396
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009397 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009398 ret = intel_set_mode(set->crtc, set->mode,
9399 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009400 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009401 intel_crtc_wait_for_pending_flips(set->crtc);
9402
Daniel Vetter4f660f42012-07-02 09:47:37 +02009403 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009404 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009405 }
9406
Chris Wilson2d05eae2013-05-03 17:36:25 +01009407 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009408 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9409 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009410fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009411 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009412
Chris Wilson2d05eae2013-05-03 17:36:25 +01009413 /* Try to restore the config */
9414 if (config->mode_changed &&
9415 intel_set_mode(save_set.crtc, save_set.mode,
9416 save_set.x, save_set.y, save_set.fb))
9417 DRM_ERROR("failed to restore config after modeset failure\n");
9418 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009419
Daniel Vetterd9e55602012-07-04 22:16:09 +02009420out_config:
9421 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009422 return ret;
9423}
9424
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009425static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009426 .cursor_set = intel_crtc_cursor_set,
9427 .cursor_move = intel_crtc_cursor_move,
9428 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009429 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009430 .destroy = intel_crtc_destroy,
9431 .page_flip = intel_crtc_page_flip,
9432};
9433
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009434static void intel_cpu_pll_init(struct drm_device *dev)
9435{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009436 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009437 intel_ddi_pll_init(dev);
9438}
9439
Daniel Vetter53589012013-06-05 13:34:16 +02009440static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9441 struct intel_shared_dpll *pll,
9442 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009443{
Daniel Vetter53589012013-06-05 13:34:16 +02009444 uint32_t val;
9445
9446 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009447 hw_state->dpll = val;
9448 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9449 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009450
9451 return val & DPLL_VCO_ENABLE;
9452}
9453
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009454static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9455 struct intel_shared_dpll *pll)
9456{
9457 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9458 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9459}
9460
Daniel Vettere7b903d2013-06-05 13:34:14 +02009461static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9462 struct intel_shared_dpll *pll)
9463{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009464 /* PCH refclock must be enabled first */
9465 assert_pch_refclk_enabled(dev_priv);
9466
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009467 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9468
9469 /* Wait for the clocks to stabilize. */
9470 POSTING_READ(PCH_DPLL(pll->id));
9471 udelay(150);
9472
9473 /* The pixel multiplier can only be updated once the
9474 * DPLL is enabled and the clocks are stable.
9475 *
9476 * So write it again.
9477 */
9478 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9479 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009480 udelay(200);
9481}
9482
9483static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9484 struct intel_shared_dpll *pll)
9485{
9486 struct drm_device *dev = dev_priv->dev;
9487 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009488
9489 /* Make sure no transcoder isn't still depending on us. */
9490 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9491 if (intel_crtc_to_shared_dpll(crtc) == pll)
9492 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9493 }
9494
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009495 I915_WRITE(PCH_DPLL(pll->id), 0);
9496 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009497 udelay(200);
9498}
9499
Daniel Vetter46edb022013-06-05 13:34:12 +02009500static char *ibx_pch_dpll_names[] = {
9501 "PCH DPLL A",
9502 "PCH DPLL B",
9503};
9504
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009505static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009506{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009507 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009508 int i;
9509
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009510 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009511
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009512 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009513 dev_priv->shared_dplls[i].id = i;
9514 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009515 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009516 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9517 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009518 dev_priv->shared_dplls[i].get_hw_state =
9519 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009520 }
9521}
9522
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009523static void intel_shared_dpll_init(struct drm_device *dev)
9524{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009526
9527 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9528 ibx_pch_dpll_init(dev);
9529 else
9530 dev_priv->num_shared_dpll = 0;
9531
9532 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9533 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9534 dev_priv->num_shared_dpll);
9535}
9536
Hannes Ederb358d0a2008-12-18 21:18:47 +01009537static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009538{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009539 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009540 struct intel_crtc *intel_crtc;
9541 int i;
9542
9543 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9544 if (intel_crtc == NULL)
9545 return;
9546
9547 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9548
9549 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009550 for (i = 0; i < 256; i++) {
9551 intel_crtc->lut_r[i] = i;
9552 intel_crtc->lut_g[i] = i;
9553 intel_crtc->lut_b[i] = i;
9554 }
9555
Jesse Barnes80824002009-09-10 15:28:06 -07009556 /* Swap pipes & planes for FBC on pre-965 */
9557 intel_crtc->pipe = pipe;
9558 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009559 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009560 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009561 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009562 }
9563
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009564 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9565 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9566 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9567 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9568
Jesse Barnes79e53942008-11-07 14:24:08 -08009569 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009570}
9571
Carl Worth08d7b3d2009-04-29 14:43:54 -07009572int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009573 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009574{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009575 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009576 struct drm_mode_object *drmmode_obj;
9577 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009578
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009579 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9580 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009581
Daniel Vetterc05422d2009-08-11 16:05:30 +02009582 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9583 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009584
Daniel Vetterc05422d2009-08-11 16:05:30 +02009585 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009586 DRM_ERROR("no such CRTC id\n");
9587 return -EINVAL;
9588 }
9589
Daniel Vetterc05422d2009-08-11 16:05:30 +02009590 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9591 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009592
Daniel Vetterc05422d2009-08-11 16:05:30 +02009593 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009594}
9595
Daniel Vetter66a92782012-07-12 20:08:18 +02009596static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009597{
Daniel Vetter66a92782012-07-12 20:08:18 +02009598 struct drm_device *dev = encoder->base.dev;
9599 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009600 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009601 int entry = 0;
9602
Daniel Vetter66a92782012-07-12 20:08:18 +02009603 list_for_each_entry(source_encoder,
9604 &dev->mode_config.encoder_list, base.head) {
9605
9606 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009607 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009608
9609 /* Intel hw has only one MUX where enocoders could be cloned. */
9610 if (encoder->cloneable && source_encoder->cloneable)
9611 index_mask |= (1 << entry);
9612
Jesse Barnes79e53942008-11-07 14:24:08 -08009613 entry++;
9614 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009615
Jesse Barnes79e53942008-11-07 14:24:08 -08009616 return index_mask;
9617}
9618
Chris Wilson4d302442010-12-14 19:21:29 +00009619static bool has_edp_a(struct drm_device *dev)
9620{
9621 struct drm_i915_private *dev_priv = dev->dev_private;
9622
9623 if (!IS_MOBILE(dev))
9624 return false;
9625
9626 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9627 return false;
9628
9629 if (IS_GEN5(dev) &&
9630 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9631 return false;
9632
9633 return true;
9634}
9635
Jesse Barnes79e53942008-11-07 14:24:08 -08009636static void intel_setup_outputs(struct drm_device *dev)
9637{
Eric Anholt725e30a2009-01-22 13:01:02 -08009638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009639 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009640 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009641
Daniel Vetterc9093352013-06-06 22:22:47 +02009642 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009643
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009644 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009645 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009646
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009647 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009648 int found;
9649
9650 /* Haswell uses DDI functions to detect digital outputs */
9651 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9652 /* DDI A only supports eDP */
9653 if (found)
9654 intel_ddi_init(dev, PORT_A);
9655
9656 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9657 * register */
9658 found = I915_READ(SFUSE_STRAP);
9659
9660 if (found & SFUSE_STRAP_DDIB_DETECTED)
9661 intel_ddi_init(dev, PORT_B);
9662 if (found & SFUSE_STRAP_DDIC_DETECTED)
9663 intel_ddi_init(dev, PORT_C);
9664 if (found & SFUSE_STRAP_DDID_DETECTED)
9665 intel_ddi_init(dev, PORT_D);
9666 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009667 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009668 dpd_is_edp = intel_dpd_is_edp(dev);
9669
9670 if (has_edp_a(dev))
9671 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009672
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009673 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009674 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009675 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009676 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009677 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009678 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009679 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009680 }
9681
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009682 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009683 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009684
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009685 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009686 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009687
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009688 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009689 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009690
Daniel Vetter270b3042012-10-27 15:52:05 +02009691 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009692 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009693 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309694 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009695 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9696 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9697 PORT_C);
9698 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9699 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9700 PORT_C);
9701 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309702
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009703 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009704 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9705 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009706 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9707 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009708 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009709
9710 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009711 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009712 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009713
Paulo Zanonie2debe92013-02-18 19:00:27 -03009714 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009715 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009716 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009717 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9718 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009719 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009720 }
Ma Ling27185ae2009-08-24 13:50:23 +08009721
Imre Deake7281ea2013-05-08 13:14:08 +03009722 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009723 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009724 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009725
9726 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009727
Paulo Zanonie2debe92013-02-18 19:00:27 -03009728 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009729 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009730 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009731 }
Ma Ling27185ae2009-08-24 13:50:23 +08009732
Paulo Zanonie2debe92013-02-18 19:00:27 -03009733 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009734
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009735 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9736 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009737 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009738 }
Imre Deake7281ea2013-05-08 13:14:08 +03009739 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009740 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009741 }
Ma Ling27185ae2009-08-24 13:50:23 +08009742
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009743 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009744 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009745 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009746 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009747 intel_dvo_init(dev);
9748
Zhenyu Wang103a1962009-11-27 11:44:36 +08009749 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009750 intel_tv_init(dev);
9751
Chris Wilson4ef69c72010-09-09 15:14:28 +01009752 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9753 encoder->base.possible_crtcs = encoder->crtc_mask;
9754 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009755 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009756 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009757
Paulo Zanonidde86e22012-12-01 12:04:25 -02009758 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009759
9760 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009761}
9762
Chris Wilsonddfe1562013-08-06 17:43:07 +01009763void intel_framebuffer_fini(struct intel_framebuffer *fb)
9764{
9765 drm_framebuffer_cleanup(&fb->base);
9766 drm_gem_object_unreference_unlocked(&fb->obj->base);
9767}
9768
Jesse Barnes79e53942008-11-07 14:24:08 -08009769static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9770{
9771 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009772
Chris Wilsonddfe1562013-08-06 17:43:07 +01009773 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009774 kfree(intel_fb);
9775}
9776
9777static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009778 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009779 unsigned int *handle)
9780{
9781 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009782 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009783
Chris Wilson05394f32010-11-08 19:18:58 +00009784 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009785}
9786
9787static const struct drm_framebuffer_funcs intel_fb_funcs = {
9788 .destroy = intel_user_framebuffer_destroy,
9789 .create_handle = intel_user_framebuffer_create_handle,
9790};
9791
Dave Airlie38651672010-03-30 05:34:13 +00009792int intel_framebuffer_init(struct drm_device *dev,
9793 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009794 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009795 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009796{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009797 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009798 int ret;
9799
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009800 if (obj->tiling_mode == I915_TILING_Y) {
9801 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009802 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009803 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009804
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009805 if (mode_cmd->pitches[0] & 63) {
9806 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9807 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009808 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009809 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009810
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009811 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9812 pitch_limit = 32*1024;
9813 } else if (INTEL_INFO(dev)->gen >= 4) {
9814 if (obj->tiling_mode)
9815 pitch_limit = 16*1024;
9816 else
9817 pitch_limit = 32*1024;
9818 } else if (INTEL_INFO(dev)->gen >= 3) {
9819 if (obj->tiling_mode)
9820 pitch_limit = 8*1024;
9821 else
9822 pitch_limit = 16*1024;
9823 } else
9824 /* XXX DSPC is limited to 4k tiled */
9825 pitch_limit = 8*1024;
9826
9827 if (mode_cmd->pitches[0] > pitch_limit) {
9828 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9829 obj->tiling_mode ? "tiled" : "linear",
9830 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009831 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009832 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009833
9834 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009835 mode_cmd->pitches[0] != obj->stride) {
9836 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9837 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009838 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009839 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009840
Ville Syrjälä57779d02012-10-31 17:50:14 +02009841 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009842 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009843 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009844 case DRM_FORMAT_RGB565:
9845 case DRM_FORMAT_XRGB8888:
9846 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009847 break;
9848 case DRM_FORMAT_XRGB1555:
9849 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009850 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009851 DRM_DEBUG("unsupported pixel format: %s\n",
9852 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009853 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009854 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009855 break;
9856 case DRM_FORMAT_XBGR8888:
9857 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009858 case DRM_FORMAT_XRGB2101010:
9859 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009860 case DRM_FORMAT_XBGR2101010:
9861 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009862 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009863 DRM_DEBUG("unsupported pixel format: %s\n",
9864 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009865 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009866 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009867 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009868 case DRM_FORMAT_YUYV:
9869 case DRM_FORMAT_UYVY:
9870 case DRM_FORMAT_YVYU:
9871 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009872 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009873 DRM_DEBUG("unsupported pixel format: %s\n",
9874 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009875 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009876 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009877 break;
9878 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009879 DRM_DEBUG("unsupported pixel format: %s\n",
9880 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009881 return -EINVAL;
9882 }
9883
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009884 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9885 if (mode_cmd->offsets[0] != 0)
9886 return -EINVAL;
9887
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009888 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9889 intel_fb->obj = obj;
9890
Jesse Barnes79e53942008-11-07 14:24:08 -08009891 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9892 if (ret) {
9893 DRM_ERROR("framebuffer init failed %d\n", ret);
9894 return ret;
9895 }
9896
Jesse Barnes79e53942008-11-07 14:24:08 -08009897 return 0;
9898}
9899
Jesse Barnes79e53942008-11-07 14:24:08 -08009900static struct drm_framebuffer *
9901intel_user_framebuffer_create(struct drm_device *dev,
9902 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009903 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009904{
Chris Wilson05394f32010-11-08 19:18:58 +00009905 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009906
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009907 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9908 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009909 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009910 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009911
Chris Wilsond2dff872011-04-19 08:36:26 +01009912 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009913}
9914
Jesse Barnes79e53942008-11-07 14:24:08 -08009915static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009916 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009917 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009918};
9919
Jesse Barnese70236a2009-09-21 10:42:27 -07009920/* Set up chip specific display functions */
9921static void intel_init_display(struct drm_device *dev)
9922{
9923 struct drm_i915_private *dev_priv = dev->dev_private;
9924
Daniel Vetteree9300b2013-06-03 22:40:22 +02009925 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9926 dev_priv->display.find_dpll = g4x_find_best_dpll;
9927 else if (IS_VALLEYVIEW(dev))
9928 dev_priv->display.find_dpll = vlv_find_best_dpll;
9929 else if (IS_PINEVIEW(dev))
9930 dev_priv->display.find_dpll = pnv_find_best_dpll;
9931 else
9932 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9933
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009934 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009936 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009937 dev_priv->display.crtc_enable = haswell_crtc_enable;
9938 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009939 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009940 dev_priv->display.update_plane = ironlake_update_plane;
9941 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009942 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009943 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009944 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9945 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009946 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009947 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009948 } else if (IS_VALLEYVIEW(dev)) {
9949 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9950 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9951 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9952 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9953 dev_priv->display.off = i9xx_crtc_off;
9954 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009955 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009956 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009957 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009958 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9959 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009960 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009961 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009962 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009963
Jesse Barnese70236a2009-09-21 10:42:27 -07009964 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009965 if (IS_VALLEYVIEW(dev))
9966 dev_priv->display.get_display_clock_speed =
9967 valleyview_get_display_clock_speed;
9968 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009969 dev_priv->display.get_display_clock_speed =
9970 i945_get_display_clock_speed;
9971 else if (IS_I915G(dev))
9972 dev_priv->display.get_display_clock_speed =
9973 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009974 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009975 dev_priv->display.get_display_clock_speed =
9976 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009977 else if (IS_PINEVIEW(dev))
9978 dev_priv->display.get_display_clock_speed =
9979 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009980 else if (IS_I915GM(dev))
9981 dev_priv->display.get_display_clock_speed =
9982 i915gm_get_display_clock_speed;
9983 else if (IS_I865G(dev))
9984 dev_priv->display.get_display_clock_speed =
9985 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009986 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009987 dev_priv->display.get_display_clock_speed =
9988 i855_get_display_clock_speed;
9989 else /* 852, 830 */
9990 dev_priv->display.get_display_clock_speed =
9991 i830_get_display_clock_speed;
9992
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009993 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009994 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009995 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009996 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009997 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009998 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009999 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010000 } else if (IS_IVYBRIDGE(dev)) {
10001 /* FIXME: detect B0+ stepping and use auto training */
10002 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010003 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010004 dev_priv->display.modeset_global_resources =
10005 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010006 } else if (IS_HASWELL(dev)) {
10007 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010008 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010009 dev_priv->display.modeset_global_resources =
10010 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010011 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010012 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010013 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010014 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010015
10016 /* Default just returns -ENODEV to indicate unsupported */
10017 dev_priv->display.queue_flip = intel_default_queue_flip;
10018
10019 switch (INTEL_INFO(dev)->gen) {
10020 case 2:
10021 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10022 break;
10023
10024 case 3:
10025 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10026 break;
10027
10028 case 4:
10029 case 5:
10030 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10031 break;
10032
10033 case 6:
10034 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10035 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010036 case 7:
10037 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10038 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010039 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010040}
10041
Jesse Barnesb690e962010-07-19 13:53:12 -070010042/*
10043 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10044 * resume, or other times. This quirk makes sure that's the case for
10045 * affected systems.
10046 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010047static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010048{
10049 struct drm_i915_private *dev_priv = dev->dev_private;
10050
10051 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010052 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010053}
10054
Keith Packard435793d2011-07-12 14:56:22 -070010055/*
10056 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10057 */
10058static void quirk_ssc_force_disable(struct drm_device *dev)
10059{
10060 struct drm_i915_private *dev_priv = dev->dev_private;
10061 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010062 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010063}
10064
Carsten Emde4dca20e2012-03-15 15:56:26 +010010065/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010066 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10067 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010068 */
10069static void quirk_invert_brightness(struct drm_device *dev)
10070{
10071 struct drm_i915_private *dev_priv = dev->dev_private;
10072 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010073 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010074}
10075
Kamal Mostafae85843b2013-07-19 15:02:01 -070010076/*
10077 * Some machines (Dell XPS13) suffer broken backlight controls if
10078 * BLM_PCH_PWM_ENABLE is set.
10079 */
10080static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10081{
10082 struct drm_i915_private *dev_priv = dev->dev_private;
10083 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10084 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10085}
10086
Jesse Barnesb690e962010-07-19 13:53:12 -070010087struct intel_quirk {
10088 int device;
10089 int subsystem_vendor;
10090 int subsystem_device;
10091 void (*hook)(struct drm_device *dev);
10092};
10093
Egbert Eich5f85f172012-10-14 15:46:38 +020010094/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10095struct intel_dmi_quirk {
10096 void (*hook)(struct drm_device *dev);
10097 const struct dmi_system_id (*dmi_id_list)[];
10098};
10099
10100static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10101{
10102 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10103 return 1;
10104}
10105
10106static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10107 {
10108 .dmi_id_list = &(const struct dmi_system_id[]) {
10109 {
10110 .callback = intel_dmi_reverse_brightness,
10111 .ident = "NCR Corporation",
10112 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10113 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10114 },
10115 },
10116 { } /* terminating entry */
10117 },
10118 .hook = quirk_invert_brightness,
10119 },
10120};
10121
Ben Widawskyc43b5632012-04-16 14:07:40 -070010122static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010123 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010124 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010125
Jesse Barnesb690e962010-07-19 13:53:12 -070010126 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10127 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10128
Jesse Barnesb690e962010-07-19 13:53:12 -070010129 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10130 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10131
Daniel Vetterccd0d362012-10-10 23:13:59 +020010132 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010133 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010134 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010135
10136 /* Lenovo U160 cannot use SSC on LVDS */
10137 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010138
10139 /* Sony Vaio Y cannot use SSC on LVDS */
10140 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010141
10142 /* Acer Aspire 5734Z must invert backlight brightness */
10143 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010144
10145 /* Acer/eMachines G725 */
10146 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010147
10148 /* Acer/eMachines e725 */
10149 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010150
10151 /* Acer/Packard Bell NCL20 */
10152 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010153
10154 /* Acer Aspire 4736Z */
10155 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010156
10157 /* Dell XPS13 HD Sandy Bridge */
10158 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10159 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10160 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010161};
10162
10163static void intel_init_quirks(struct drm_device *dev)
10164{
10165 struct pci_dev *d = dev->pdev;
10166 int i;
10167
10168 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10169 struct intel_quirk *q = &intel_quirks[i];
10170
10171 if (d->device == q->device &&
10172 (d->subsystem_vendor == q->subsystem_vendor ||
10173 q->subsystem_vendor == PCI_ANY_ID) &&
10174 (d->subsystem_device == q->subsystem_device ||
10175 q->subsystem_device == PCI_ANY_ID))
10176 q->hook(dev);
10177 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010178 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10179 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10180 intel_dmi_quirks[i].hook(dev);
10181 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010182}
10183
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010184/* Disable the VGA plane that we never use */
10185static void i915_disable_vga(struct drm_device *dev)
10186{
10187 struct drm_i915_private *dev_priv = dev->dev_private;
10188 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010189 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010190
10191 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010192 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010193 sr1 = inb(VGA_SR_DATA);
10194 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010195
10196 /* Disable VGA memory on Intel HD */
10197 if (HAS_PCH_SPLIT(dev)) {
10198 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10199 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10200 VGA_RSRC_NORMAL_IO |
10201 VGA_RSRC_NORMAL_MEM);
10202 }
10203
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010204 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10205 udelay(300);
10206
10207 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10208 POSTING_READ(vga_reg);
10209}
10210
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010211static void i915_enable_vga(struct drm_device *dev)
10212{
10213 /* Enable VGA memory on Intel HD */
10214 if (HAS_PCH_SPLIT(dev)) {
10215 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10216 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10217 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10218 VGA_RSRC_LEGACY_MEM |
10219 VGA_RSRC_NORMAL_IO |
10220 VGA_RSRC_NORMAL_MEM);
10221 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10222 }
10223}
10224
Daniel Vetterf8175862012-04-10 15:50:11 +020010225void intel_modeset_init_hw(struct drm_device *dev)
10226{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010227 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010228
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010229 intel_prepare_ddi(dev);
10230
Daniel Vetterf8175862012-04-10 15:50:11 +020010231 intel_init_clock_gating(dev);
10232
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010233 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010234 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010235 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010236}
10237
Imre Deak7d708ee2013-04-17 14:04:50 +030010238void intel_modeset_suspend_hw(struct drm_device *dev)
10239{
10240 intel_suspend_hw(dev);
10241}
10242
Jesse Barnes79e53942008-11-07 14:24:08 -080010243void intel_modeset_init(struct drm_device *dev)
10244{
Jesse Barnes652c3932009-08-17 13:31:43 -070010245 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010246 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010247
10248 drm_mode_config_init(dev);
10249
10250 dev->mode_config.min_width = 0;
10251 dev->mode_config.min_height = 0;
10252
Dave Airlie019d96c2011-09-29 16:20:42 +010010253 dev->mode_config.preferred_depth = 24;
10254 dev->mode_config.prefer_shadow = 1;
10255
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010256 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010257
Jesse Barnesb690e962010-07-19 13:53:12 -070010258 intel_init_quirks(dev);
10259
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010260 intel_init_pm(dev);
10261
Ben Widawskye3c74752013-04-05 13:12:39 -070010262 if (INTEL_INFO(dev)->num_pipes == 0)
10263 return;
10264
Jesse Barnese70236a2009-09-21 10:42:27 -070010265 intel_init_display(dev);
10266
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010267 if (IS_GEN2(dev)) {
10268 dev->mode_config.max_width = 2048;
10269 dev->mode_config.max_height = 2048;
10270 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010271 dev->mode_config.max_width = 4096;
10272 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010273 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010274 dev->mode_config.max_width = 8192;
10275 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010276 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010277 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010278
Zhao Yakui28c97732009-10-09 11:39:41 +080010279 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010280 INTEL_INFO(dev)->num_pipes,
10281 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010282
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010283 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010284 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010285 for (j = 0; j < dev_priv->num_plane; j++) {
10286 ret = intel_plane_init(dev, i, j);
10287 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010288 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10289 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010290 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 }
10292
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010293 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010294 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010295
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010296 /* Just disable it once at startup */
10297 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010299
10300 /* Just in case the BIOS is doing something questionable. */
10301 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010302}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010303
Daniel Vetter24929352012-07-02 20:28:59 +020010304static void
10305intel_connector_break_all_links(struct intel_connector *connector)
10306{
10307 connector->base.dpms = DRM_MODE_DPMS_OFF;
10308 connector->base.encoder = NULL;
10309 connector->encoder->connectors_active = false;
10310 connector->encoder->base.crtc = NULL;
10311}
10312
Daniel Vetter7fad7982012-07-04 17:51:47 +020010313static void intel_enable_pipe_a(struct drm_device *dev)
10314{
10315 struct intel_connector *connector;
10316 struct drm_connector *crt = NULL;
10317 struct intel_load_detect_pipe load_detect_temp;
10318
10319 /* We can't just switch on the pipe A, we need to set things up with a
10320 * proper mode and output configuration. As a gross hack, enable pipe A
10321 * by enabling the load detect pipe once. */
10322 list_for_each_entry(connector,
10323 &dev->mode_config.connector_list,
10324 base.head) {
10325 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10326 crt = &connector->base;
10327 break;
10328 }
10329 }
10330
10331 if (!crt)
10332 return;
10333
10334 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10335 intel_release_load_detect_pipe(crt, &load_detect_temp);
10336
10337
10338}
10339
Daniel Vetterfa555832012-10-10 23:14:00 +020010340static bool
10341intel_check_plane_mapping(struct intel_crtc *crtc)
10342{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010343 struct drm_device *dev = crtc->base.dev;
10344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010345 u32 reg, val;
10346
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010347 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010348 return true;
10349
10350 reg = DSPCNTR(!crtc->plane);
10351 val = I915_READ(reg);
10352
10353 if ((val & DISPLAY_PLANE_ENABLE) &&
10354 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10355 return false;
10356
10357 return true;
10358}
10359
Daniel Vetter24929352012-07-02 20:28:59 +020010360static void intel_sanitize_crtc(struct intel_crtc *crtc)
10361{
10362 struct drm_device *dev = crtc->base.dev;
10363 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010364 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010365
Daniel Vetter24929352012-07-02 20:28:59 +020010366 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010367 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010368 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10369
10370 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010371 * disable the crtc (and hence change the state) if it is wrong. Note
10372 * that gen4+ has a fixed plane -> pipe mapping. */
10373 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010374 struct intel_connector *connector;
10375 bool plane;
10376
Daniel Vetter24929352012-07-02 20:28:59 +020010377 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10378 crtc->base.base.id);
10379
10380 /* Pipe has the wrong plane attached and the plane is active.
10381 * Temporarily change the plane mapping and disable everything
10382 * ... */
10383 plane = crtc->plane;
10384 crtc->plane = !plane;
10385 dev_priv->display.crtc_disable(&crtc->base);
10386 crtc->plane = plane;
10387
10388 /* ... and break all links. */
10389 list_for_each_entry(connector, &dev->mode_config.connector_list,
10390 base.head) {
10391 if (connector->encoder->base.crtc != &crtc->base)
10392 continue;
10393
10394 intel_connector_break_all_links(connector);
10395 }
10396
10397 WARN_ON(crtc->active);
10398 crtc->base.enabled = false;
10399 }
Daniel Vetter24929352012-07-02 20:28:59 +020010400
Daniel Vetter7fad7982012-07-04 17:51:47 +020010401 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10402 crtc->pipe == PIPE_A && !crtc->active) {
10403 /* BIOS forgot to enable pipe A, this mostly happens after
10404 * resume. Force-enable the pipe to fix this, the update_dpms
10405 * call below we restore the pipe to the right state, but leave
10406 * the required bits on. */
10407 intel_enable_pipe_a(dev);
10408 }
10409
Daniel Vetter24929352012-07-02 20:28:59 +020010410 /* Adjust the state of the output pipe according to whether we
10411 * have active connectors/encoders. */
10412 intel_crtc_update_dpms(&crtc->base);
10413
10414 if (crtc->active != crtc->base.enabled) {
10415 struct intel_encoder *encoder;
10416
10417 /* This can happen either due to bugs in the get_hw_state
10418 * functions or because the pipe is force-enabled due to the
10419 * pipe A quirk. */
10420 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10421 crtc->base.base.id,
10422 crtc->base.enabled ? "enabled" : "disabled",
10423 crtc->active ? "enabled" : "disabled");
10424
10425 crtc->base.enabled = crtc->active;
10426
10427 /* Because we only establish the connector -> encoder ->
10428 * crtc links if something is active, this means the
10429 * crtc is now deactivated. Break the links. connector
10430 * -> encoder links are only establish when things are
10431 * actually up, hence no need to break them. */
10432 WARN_ON(crtc->active);
10433
10434 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10435 WARN_ON(encoder->connectors_active);
10436 encoder->base.crtc = NULL;
10437 }
10438 }
10439}
10440
10441static void intel_sanitize_encoder(struct intel_encoder *encoder)
10442{
10443 struct intel_connector *connector;
10444 struct drm_device *dev = encoder->base.dev;
10445
10446 /* We need to check both for a crtc link (meaning that the
10447 * encoder is active and trying to read from a pipe) and the
10448 * pipe itself being active. */
10449 bool has_active_crtc = encoder->base.crtc &&
10450 to_intel_crtc(encoder->base.crtc)->active;
10451
10452 if (encoder->connectors_active && !has_active_crtc) {
10453 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10454 encoder->base.base.id,
10455 drm_get_encoder_name(&encoder->base));
10456
10457 /* Connector is active, but has no active pipe. This is
10458 * fallout from our resume register restoring. Disable
10459 * the encoder manually again. */
10460 if (encoder->base.crtc) {
10461 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10462 encoder->base.base.id,
10463 drm_get_encoder_name(&encoder->base));
10464 encoder->disable(encoder);
10465 }
10466
10467 /* Inconsistent output/port/pipe state happens presumably due to
10468 * a bug in one of the get_hw_state functions. Or someplace else
10469 * in our code, like the register restore mess on resume. Clamp
10470 * things to off as a safer default. */
10471 list_for_each_entry(connector,
10472 &dev->mode_config.connector_list,
10473 base.head) {
10474 if (connector->encoder != encoder)
10475 continue;
10476
10477 intel_connector_break_all_links(connector);
10478 }
10479 }
10480 /* Enabled encoders without active connectors will be fixed in
10481 * the crtc fixup. */
10482}
10483
Daniel Vetter44cec742013-01-25 17:53:21 +010010484void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010485{
10486 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010487 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010488
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010489 /* This function can be called both from intel_modeset_setup_hw_state or
10490 * at a very early point in our resume sequence, where the power well
10491 * structures are not yet restored. Since this function is at a very
10492 * paranoid "someone might have enabled VGA while we were not looking"
10493 * level, just check if the power well is enabled instead of trying to
10494 * follow the "don't touch the power well if we don't need it" policy
10495 * the rest of the driver uses. */
10496 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010497 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010498 return;
10499
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010500 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10501 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010502 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010503 }
10504}
10505
Daniel Vetter30e984d2013-06-05 13:34:17 +020010506static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010507{
10508 struct drm_i915_private *dev_priv = dev->dev_private;
10509 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010510 struct intel_crtc *crtc;
10511 struct intel_encoder *encoder;
10512 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010513 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010514
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010515 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10516 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010517 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010519 crtc->active = dev_priv->display.get_pipe_config(crtc,
10520 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010521
10522 crtc->base.enabled = crtc->active;
10523
10524 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10525 crtc->base.base.id,
10526 crtc->active ? "enabled" : "disabled");
10527 }
10528
Daniel Vetter53589012013-06-05 13:34:16 +020010529 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010530 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010531 intel_ddi_setup_hw_pll_state(dev);
10532
Daniel Vetter53589012013-06-05 13:34:16 +020010533 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10534 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10535
10536 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10537 pll->active = 0;
10538 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10539 base.head) {
10540 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10541 pll->active++;
10542 }
10543 pll->refcount = pll->active;
10544
Daniel Vetter35c95372013-07-17 06:55:04 +020010545 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10546 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010547 }
10548
Daniel Vetter24929352012-07-02 20:28:59 +020010549 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10550 base.head) {
10551 pipe = 0;
10552
10553 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010554 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10555 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010556 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010557 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010558 } else {
10559 encoder->base.crtc = NULL;
10560 }
10561
10562 encoder->connectors_active = false;
10563 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10564 encoder->base.base.id,
10565 drm_get_encoder_name(&encoder->base),
10566 encoder->base.crtc ? "enabled" : "disabled",
10567 pipe);
10568 }
10569
10570 list_for_each_entry(connector, &dev->mode_config.connector_list,
10571 base.head) {
10572 if (connector->get_hw_state(connector)) {
10573 connector->base.dpms = DRM_MODE_DPMS_ON;
10574 connector->encoder->connectors_active = true;
10575 connector->base.encoder = &connector->encoder->base;
10576 } else {
10577 connector->base.dpms = DRM_MODE_DPMS_OFF;
10578 connector->base.encoder = NULL;
10579 }
10580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10581 connector->base.base.id,
10582 drm_get_connector_name(&connector->base),
10583 connector->base.encoder ? "enabled" : "disabled");
10584 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010585}
10586
10587/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10588 * and i915 state tracking structures. */
10589void intel_modeset_setup_hw_state(struct drm_device *dev,
10590 bool force_restore)
10591{
10592 struct drm_i915_private *dev_priv = dev->dev_private;
10593 enum pipe pipe;
10594 struct drm_plane *plane;
10595 struct intel_crtc *crtc;
10596 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010597 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010598
10599 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010600
Jesse Barnesbabea612013-06-26 18:57:38 +030010601 /*
10602 * Now that we have the config, copy it to each CRTC struct
10603 * Note that this could go away if we move to using crtc_config
10604 * checking everywhere.
10605 */
10606 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10607 base.head) {
10608 if (crtc->active && i915_fastboot) {
10609 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10610
10611 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10612 crtc->base.base.id);
10613 drm_mode_debug_printmodeline(&crtc->base.mode);
10614 }
10615 }
10616
Daniel Vetter24929352012-07-02 20:28:59 +020010617 /* HW state is read out, now we need to sanitize this mess. */
10618 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10619 base.head) {
10620 intel_sanitize_encoder(encoder);
10621 }
10622
10623 for_each_pipe(pipe) {
10624 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10625 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010626 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010627 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010628
Daniel Vetter35c95372013-07-17 06:55:04 +020010629 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10630 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10631
10632 if (!pll->on || pll->active)
10633 continue;
10634
10635 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10636
10637 pll->disable(dev_priv, pll);
10638 pll->on = false;
10639 }
10640
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010641 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010642 /*
10643 * We need to use raw interfaces for restoring state to avoid
10644 * checking (bogus) intermediate states.
10645 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010646 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010647 struct drm_crtc *crtc =
10648 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010649
10650 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10651 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010652 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010653 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10654 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010655
10656 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010657 } else {
10658 intel_modeset_update_staged_output_state(dev);
10659 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010660
10661 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010662
10663 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010664}
10665
10666void intel_modeset_gem_init(struct drm_device *dev)
10667{
Chris Wilson1833b132012-05-09 11:56:28 +010010668 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010669
10670 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010671
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010672 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010673}
10674
10675void intel_modeset_cleanup(struct drm_device *dev)
10676{
Jesse Barnes652c3932009-08-17 13:31:43 -070010677 struct drm_i915_private *dev_priv = dev->dev_private;
10678 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010679
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010680 /*
10681 * Interrupts and polling as the first thing to avoid creating havoc.
10682 * Too much stuff here (turning of rps, connectors, ...) would
10683 * experience fancy races otherwise.
10684 */
10685 drm_irq_uninstall(dev);
10686 cancel_work_sync(&dev_priv->hotplug_work);
10687 /*
10688 * Due to the hpd irq storm handling the hotplug work can re-arm the
10689 * poll handlers. Hence disable polling after hpd handling is shut down.
10690 */
Keith Packardf87ea762010-10-03 19:36:26 -070010691 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010692
Jesse Barnes652c3932009-08-17 13:31:43 -070010693 mutex_lock(&dev->struct_mutex);
10694
Jesse Barnes723bfd72010-10-07 16:01:13 -070010695 intel_unregister_dsm_handler();
10696
Jesse Barnes652c3932009-08-17 13:31:43 -070010697 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10698 /* Skip inactive CRTCs */
10699 if (!crtc->fb)
10700 continue;
10701
Daniel Vetter3dec0092010-08-20 21:40:52 +020010702 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010703 }
10704
Chris Wilson973d04f2011-07-08 12:22:37 +010010705 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010706
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010707 i915_enable_vga(dev);
10708
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010709 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010710
Daniel Vetter930ebb42012-06-29 23:32:16 +020010711 ironlake_teardown_rc6(dev);
10712
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010713 mutex_unlock(&dev->struct_mutex);
10714
Chris Wilson1630fe72011-07-08 12:22:42 +010010715 /* flush any delayed tasks or pending work */
10716 flush_scheduled_work();
10717
Jani Nikuladc652f92013-04-12 15:18:38 +030010718 /* destroy backlight, if any, before the connectors */
10719 intel_panel_destroy_backlight(dev);
10720
Jesse Barnes79e53942008-11-07 14:24:08 -080010721 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010722
10723 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010724}
10725
Dave Airlie28d52042009-09-21 14:33:58 +100010726/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010727 * Return which encoder is currently attached for connector.
10728 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010729struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010730{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010731 return &intel_attached_encoder(connector)->base;
10732}
Jesse Barnes79e53942008-11-07 14:24:08 -080010733
Chris Wilsondf0e9242010-09-09 16:20:55 +010010734void intel_connector_attach_encoder(struct intel_connector *connector,
10735 struct intel_encoder *encoder)
10736{
10737 connector->encoder = encoder;
10738 drm_mode_connector_attach_encoder(&connector->base,
10739 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010740}
Dave Airlie28d52042009-09-21 14:33:58 +100010741
10742/*
10743 * set vga decode state - true == enable VGA decode
10744 */
10745int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10746{
10747 struct drm_i915_private *dev_priv = dev->dev_private;
10748 u16 gmch_ctrl;
10749
10750 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10751 if (state)
10752 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10753 else
10754 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10755 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10756 return 0;
10757}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010758
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010759struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010760
10761 u32 power_well_driver;
10762
Chris Wilson63b66e52013-08-08 15:12:06 +020010763 int num_transcoders;
10764
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010765 struct intel_cursor_error_state {
10766 u32 control;
10767 u32 position;
10768 u32 base;
10769 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010770 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010771
10772 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010773 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010774 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010775
10776 struct intel_plane_error_state {
10777 u32 control;
10778 u32 stride;
10779 u32 size;
10780 u32 pos;
10781 u32 addr;
10782 u32 surface;
10783 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010784 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010785
10786 struct intel_transcoder_error_state {
10787 enum transcoder cpu_transcoder;
10788
10789 u32 conf;
10790
10791 u32 htotal;
10792 u32 hblank;
10793 u32 hsync;
10794 u32 vtotal;
10795 u32 vblank;
10796 u32 vsync;
10797 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010798};
10799
10800struct intel_display_error_state *
10801intel_display_capture_error_state(struct drm_device *dev)
10802{
Akshay Joshi0206e352011-08-16 15:34:10 -040010803 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010804 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010805 int transcoders[] = {
10806 TRANSCODER_A,
10807 TRANSCODER_B,
10808 TRANSCODER_C,
10809 TRANSCODER_EDP,
10810 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010811 int i;
10812
Chris Wilson63b66e52013-08-08 15:12:06 +020010813 if (INTEL_INFO(dev)->num_pipes == 0)
10814 return NULL;
10815
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010816 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10817 if (error == NULL)
10818 return NULL;
10819
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010820 if (HAS_POWER_WELL(dev))
10821 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10822
Damien Lespiau52331302012-08-15 19:23:25 +010010823 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010824 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10825 error->cursor[i].control = I915_READ(CURCNTR(i));
10826 error->cursor[i].position = I915_READ(CURPOS(i));
10827 error->cursor[i].base = I915_READ(CURBASE(i));
10828 } else {
10829 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10830 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10831 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10832 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010833
10834 error->plane[i].control = I915_READ(DSPCNTR(i));
10835 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010836 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010837 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010838 error->plane[i].pos = I915_READ(DSPPOS(i));
10839 }
Paulo Zanonica291362013-03-06 20:03:14 -030010840 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10841 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010842 if (INTEL_INFO(dev)->gen >= 4) {
10843 error->plane[i].surface = I915_READ(DSPSURF(i));
10844 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10845 }
10846
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010847 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010848 }
10849
10850 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10851 if (HAS_DDI(dev_priv->dev))
10852 error->num_transcoders++; /* Account for eDP. */
10853
10854 for (i = 0; i < error->num_transcoders; i++) {
10855 enum transcoder cpu_transcoder = transcoders[i];
10856
10857 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10858
10859 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10860 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10861 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10862 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10863 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10864 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10865 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010866 }
10867
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010868 /* In the code above we read the registers without checking if the power
10869 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10870 * prevent the next I915_WRITE from detecting it and printing an error
10871 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010872 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010873
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010874 return error;
10875}
10876
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010877#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10878
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010879void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010880intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010881 struct drm_device *dev,
10882 struct intel_display_error_state *error)
10883{
10884 int i;
10885
Chris Wilson63b66e52013-08-08 15:12:06 +020010886 if (!error)
10887 return;
10888
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010889 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010890 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010891 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010892 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010893 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010894 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010895 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010896
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010897 err_printf(m, "Plane [%d]:\n", i);
10898 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10899 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010900 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010901 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10902 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010903 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010904 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010905 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010906 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010907 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10908 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010909 }
10910
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010911 err_printf(m, "Cursor [%d]:\n", i);
10912 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10913 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10914 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010915 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010916
10917 for (i = 0; i < error->num_transcoders; i++) {
10918 err_printf(m, " CPU transcoder: %c\n",
10919 transcoder_name(error->transcoder[i].cpu_transcoder));
10920 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10921 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10922 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10923 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10924 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10925 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10926 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10927 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010928}