blob: 8393759782d0eb841f412e6380c3b94e87f07f24 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002382 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002383 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002384 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
Chris Wilson06d98132012-04-17 15:31:24 +01002391 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002413err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002415 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416}
2417
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 struct i915_ggtt_view view;
2423 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424
Matt Roperebcdd392014-07-09 16:22:11 -07002425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
Chris Wilson1690e1e2011-12-14 13:57:08 +01002430 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002431 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432}
2433
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002515 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002518 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Chris Wilsonff2652e2014-03-10 08:07:02 +00002525 if (plane_config->size == 0)
2526 return false;
2527
Paulo Zanoni3badb492015-09-23 12:52:23 -03002528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau49af4492015-01-20 12:51:44 +00002541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551
2552 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559
Daniel Vetterf6936e22015-03-26 12:17:05 +01002560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 return false;
2567}
2568
Matt Roperafd65eb2015-02-03 13:10:04 -08002569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002583static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586{
2587 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 struct drm_crtc *c;
2590 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002591 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002593 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 return;
2598
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 fb = &plane_config->fb->base;
2601 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002602 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002610 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 fb = c->primary->fb;
2620 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 continue;
2622
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 }
2628 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629
2630 return;
2631
2632valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
Daniel Vetter88595ac2015-03-26 12:42:24 +01002641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650}
2651
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002662 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002663 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002664 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002667
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002668 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002686 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 }
2706
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002709 dspcntr |= DISPPLANE_8BPP;
2710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
2729 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002730 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002731 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002736
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
Ville Syrjäläb98971272014-08-27 16:51:22 +03002740 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002741
Daniel Vetterc2c75132012-07-05 12:17:30 +02002742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002747 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002750 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002752
Matt Roper8e7d6882015-01-21 16:35:41 -08002753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 dspcntr |= DISPPLANE_ROTATE_180;
2755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 }
2765
Paulo Zanoni2db33662015-09-14 15:20:03 -03002766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 I915_WRITE(reg, dspcntr);
2770
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002776 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780}
2781
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002798 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002813 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2817
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 dspcntr |= DISPPLANE_8BPP;
2821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
2837 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002838 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002848 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002851 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002852 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 }
2867 }
2868
Paulo Zanoni2db33662015-09-14 15:20:03 -03002869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
Sonika Jindal48404c12014-08-22 14:06:04 +05302872 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884}
2885
Damien Lespiaub3218032015-02-27 11:15:18 +00002886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002925 struct i915_vma *vma;
2926 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002929 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002944}
2945
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002954}
2955
Chandra Kondurua1b22782015-04-07 15:28:45 -07002956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
Chandra Kondurua1b22782015-04-07 15:28:45 -07002964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970 }
2971}
2972
Chandra Konduru6156a452015-04-27 13:48:39 -07002973u32 skl_plane_ctl_format(uint32_t pixel_format)
2974{
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002976 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
2989 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003008 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003010
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012}
3013
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 switch (fb_modifier) {
3017 case DRM_FORMAT_MOD_NONE:
3018 break;
3019 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 default:
3026 MISSING_CASE(fb_modifier);
3027 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003028
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030}
3031
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 switch (rotation) {
3035 case BIT(DRM_ROTATE_0):
3036 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303042 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303046 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003051 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003052}
3053
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003069 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003078 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3083 }
3084
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
Damien Lespiaub3218032015-02-27 11:15:18 +00003096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003102
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003117 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003118 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003167 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003168 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003169
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 plane_state = to_intel_plane_state(plane->base.state);
3198
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003199 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203 }
3204}
3205
Ville Syrjälä75147472014-11-24 18:28:11 +02003206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003221 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003268 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289
3290 return pending;
3291}
3292
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003293static void intel_update_pipe_config(struct intel_crtc *crtc,
3294 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003295{
3296 struct drm_device *dev = crtc->base.dev;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003298 struct intel_crtc_state *pipe_config =
3299 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003300
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003301 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3302 crtc->base.mode = crtc->base.state->mode;
3303
3304 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3305 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3306 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003308 if (HAS_DDI(dev))
3309 intel_set_pipe_csc(&crtc->base);
3310
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003311 /*
3312 * Update pipe size and adjust fitter if needed: the reason for this is
3313 * that in compute_mode_changes we check the native mode (not the pfit
3314 * mode) to see if we can flip rather than do a full mode set. In the
3315 * fastboot case, we'll flip, but if we don't update the pipesrc and
3316 * pfit state, we'll end up with a big fb scanned out into the wrong
3317 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003318 */
3319
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003321 ((pipe_config->pipe_src_w - 1) << 16) |
3322 (pipe_config->pipe_src_h - 1));
3323
3324 /* on skylake this is done by detaching scalers */
3325 if (INTEL_INFO(dev)->gen >= 9) {
3326 skl_detach_scalers(crtc);
3327
3328 if (pipe_config->pch_pfit.enabled)
3329 skylake_pfit_enable(crtc);
3330 } else if (HAS_PCH_SPLIT(dev)) {
3331 if (pipe_config->pch_pfit.enabled)
3332 ironlake_pfit_enable(crtc);
3333 else if (old_crtc_state->pch_pfit.enabled)
3334 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003336}
3337
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003338static void intel_fdi_normal_train(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* enable normal train */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003349 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003350 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3351 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003355 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356 I915_WRITE(reg, temp);
3357
3358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
3360 if (HAS_PCH_CPT(dev)) {
3361 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3362 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE;
3366 }
3367 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3368
3369 /* wait one idle pattern time */
3370 POSTING_READ(reg);
3371 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003372
3373 /* IVB wants error correction enabled */
3374 if (IS_IVYBRIDGE(dev))
3375 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3376 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003377}
3378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379/* The FDI link training functions for ILK/Ibexpeak. */
3380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003388 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003390
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3392 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_IMR(pipe);
3394 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 temp &= ~FDI_RX_SYMBOL_LOCK;
3396 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp);
3398 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 udelay(150);
3400
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003404 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003405 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3415
3416 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 udelay(150);
3418
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003419 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3421 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3422 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3428
3429 if ((temp & FDI_RX_BIT_LOCK)) {
3430 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 break;
3433 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003435 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437
3438 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 reg = FDI_RX_CTL(pipe);
3446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp);
3450
3451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 udelay(150);
3453
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003455 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI train 2 done.\n");
3462 break;
3463 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003465 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467
3468 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003469
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470}
3471
Akshay Joshi0206e352011-08-16 15:34:10 -04003472static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3474 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3475 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3476 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3477};
3478
3479/* The FDI link training functions for SNB/Cougarpoint. */
3480static void gen6_fdi_link_train(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003486 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487
Adam Jacksone1a44742010-06-25 15:32:14 -04003488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3489 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_IMR(pipe);
3491 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 temp &= ~FDI_RX_SYMBOL_LOCK;
3493 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 udelay(150);
3498
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
3506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3507 /* SNB-B */
3508 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
Daniel Vetterd74cf322012-10-26 10:58:13 +02003511 I915_WRITE(FDI_RX_MISC(pipe),
3512 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3513
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 if (HAS_PCH_CPT(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3519 } else {
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 udelay(150);
3527
Akshay Joshi0206e352011-08-16 15:34:10 -04003528 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_TX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3532 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 I915_WRITE(reg, temp);
3534
3535 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 udelay(500);
3537
Sean Paulfa37d392012-03-02 12:53:39 -05003538 for (retry = 0; retry < 5; retry++) {
3539 reg = FDI_RX_IIR(pipe);
3540 temp = I915_READ(reg);
3541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3542 if (temp & FDI_RX_BIT_LOCK) {
3543 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3544 DRM_DEBUG_KMS("FDI train 1 done.\n");
3545 break;
3546 }
3547 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 }
Sean Paulfa37d392012-03-02 12:53:39 -05003549 if (retry < 5)
3550 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 }
3552 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003554
3555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_2;
3560 if (IS_GEN6(dev)) {
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 /* SNB-B */
3563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 if (HAS_PCH_CPT(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3572 } else {
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 udelay(150);
3580
Akshay Joshi0206e352011-08-16 15:34:10 -04003581 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 I915_WRITE(reg, temp);
3587
3588 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589 udelay(500);
3590
Sean Paulfa37d392012-03-02 12:53:39 -05003591 for (retry = 0; retry < 5; retry++) {
3592 reg = FDI_RX_IIR(pipe);
3593 temp = I915_READ(reg);
3594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3595 if (temp & FDI_RX_SYMBOL_LOCK) {
3596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3597 DRM_DEBUG_KMS("FDI train 2 done.\n");
3598 break;
3599 }
3600 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 }
Sean Paulfa37d392012-03-02 12:53:39 -05003602 if (retry < 5)
3603 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 }
3605 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607
3608 DRM_DEBUG_KMS("FDI train done.\n");
3609}
3610
Jesse Barnes357555c2011-04-28 15:09:55 -07003611/* Manual link training for Ivy Bridge A0 parts */
3612static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003618 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003619
3620 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3621 for train result */
3622 reg = FDI_RX_IMR(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~FDI_RX_SYMBOL_LOCK;
3625 temp &= ~FDI_RX_BIT_LOCK;
3626 I915_WRITE(reg, temp);
3627
3628 POSTING_READ(reg);
3629 udelay(150);
3630
Daniel Vetter01a415f2012-10-27 15:58:40 +02003631 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3632 I915_READ(FDI_RX_IIR(pipe)));
3633
Jesse Barnes139ccd32013-08-19 11:04:55 -07003634 /* Try each vswing and preemphasis setting twice before moving on */
3635 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3636 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003637 reg = FDI_TX_CTL(pipe);
3638 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003639 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3640 temp &= ~FDI_TX_ENABLE;
3641 I915_WRITE(reg, temp);
3642
3643 reg = FDI_RX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_LINK_TRAIN_AUTO;
3646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3647 temp &= ~FDI_RX_ENABLE;
3648 I915_WRITE(reg, temp);
3649
3650 /* enable CPU FDI TX and PCH FDI RX */
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003654 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003657 temp |= snb_b_fdi_train_param[j/2];
3658 temp |= FDI_COMPOSITE_SYNC;
3659 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3660
3661 I915_WRITE(FDI_RX_MISC(pipe),
3662 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3669
3670 POSTING_READ(reg);
3671 udelay(1); /* should be 0.5us */
3672
3673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3677
3678 if (temp & FDI_RX_BIT_LOCK ||
3679 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3681 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3682 i);
3683 break;
3684 }
3685 udelay(1); /* should be 0.5us */
3686 }
3687 if (i == 4) {
3688 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3689 continue;
3690 }
3691
3692 /* Train 2 */
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 I915_WRITE(reg, temp);
3704
3705 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003706 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003707
Jesse Barnes139ccd32013-08-19 11:04:55 -07003708 for (i = 0; i < 4; i++) {
3709 reg = FDI_RX_IIR(pipe);
3710 temp = I915_READ(reg);
3711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003712
Jesse Barnes139ccd32013-08-19 11:04:55 -07003713 if (temp & FDI_RX_SYMBOL_LOCK ||
3714 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3715 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3716 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3717 i);
3718 goto train_done;
3719 }
3720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 if (i == 4)
3723 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003724 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 DRM_DEBUG_KMS("FDI train done.\n");
3728}
3729
Daniel Vetter88cefb62012-08-12 19:27:14 +02003730static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003731{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003734 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736
Jesse Barnesc64e3112010-09-10 11:27:03 -07003737
Jesse Barnes0e23b992010-09-10 11:10:00 -07003738 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003741 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003743 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3745
3746 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 udelay(200);
3748
3749 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp | FDI_PCDCLK);
3752
3753 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 udelay(200);
3755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 /* Enable CPU FDI TX PLL, always on for Ironlake */
3757 reg = FDI_TX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3760 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003761
Paulo Zanoni20749732012-11-23 15:30:38 -02003762 POSTING_READ(reg);
3763 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 }
3765}
3766
Daniel Vetter88cefb62012-08-12 19:27:14 +02003767static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3768{
3769 struct drm_device *dev = intel_crtc->base.dev;
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771 int pipe = intel_crtc->pipe;
3772 u32 reg, temp;
3773
3774 /* Switch from PCDclk to Rawclk */
3775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3778
3779 /* Disable CPU FDI TX PLL */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3790
3791 /* Wait for the clocks to turn off. */
3792 POSTING_READ(reg);
3793 udelay(100);
3794}
3795
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003796static void ironlake_fdi_disable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* disable CPU FDI tx and PCH FDI rx */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3808 POSTING_READ(reg);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003813 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
3817 udelay(100);
3818
3819 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003820 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822
3823 /* still set train pattern 1 */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_1;
3828 I915_WRITE(reg, temp);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 if (HAS_PCH_CPT(dev)) {
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
3839 /* BPC in FDI rx is consistent with that in PIPECONF */
3840 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003841 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003842 I915_WRITE(reg, temp);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846}
3847
Chris Wilson5dce5b932014-01-20 10:17:36 +00003848bool intel_has_pending_fb_unpin(struct drm_device *dev)
3849{
3850 struct intel_crtc *crtc;
3851
3852 /* Note that we don't need to be called with mode_config.lock here
3853 * as our list of CRTC objects is static for the lifetime of the
3854 * device and so cannot disappear as we iterate. Similarly, we can
3855 * happily treat the predicates as racy, atomic checks as userspace
3856 * cannot claim and pin a new fb without at least acquring the
3857 * struct_mutex and so serialising with us.
3858 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003859 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003860 if (atomic_read(&crtc->unpin_work_count) == 0)
3861 continue;
3862
3863 if (crtc->unpin_work)
3864 intel_wait_for_vblank(dev, crtc->pipe);
3865
3866 return true;
3867 }
3868
3869 return false;
3870}
3871
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003872static void page_flip_completed(struct intel_crtc *intel_crtc)
3873{
3874 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3875 struct intel_unpin_work *work = intel_crtc->unpin_work;
3876
3877 /* ensure that the unpin work is consistent wrt ->pending. */
3878 smp_rmb();
3879 intel_crtc->unpin_work = NULL;
3880
3881 if (work->event)
3882 drm_send_vblank_event(intel_crtc->base.dev,
3883 intel_crtc->pipe,
3884 work->event);
3885
3886 drm_crtc_vblank_put(&intel_crtc->base);
3887
3888 wake_up_all(&dev_priv->pending_flip_queue);
3889 queue_work(dev_priv->wq, &work->work);
3890
3891 trace_i915_flip_complete(intel_crtc->plane,
3892 work->pending_flip_obj);
3893}
3894
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003895static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003896{
Chris Wilson0f911282012-04-17 10:05:38 +01003897 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003898 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003899 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003900
Daniel Vetter2c10d572012-12-20 21:24:07 +01003901 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003902
3903 ret = wait_event_interruptible_timeout(
3904 dev_priv->pending_flip_queue,
3905 !intel_crtc_has_pending_flip(crtc),
3906 60*HZ);
3907
3908 if (ret < 0)
3909 return ret;
3910
3911 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003913
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003914 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003915 if (intel_crtc->unpin_work) {
3916 WARN_ONCE(1, "Removing stuck page flip\n");
3917 page_flip_completed(intel_crtc);
3918 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003919 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003920 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003921
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003922 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003923}
3924
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003925/* Program iCLKIP clock to the desired frequency */
3926static void lpt_program_iclkip(struct drm_crtc *crtc)
3927{
3928 struct drm_device *dev = crtc->dev;
3929 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003930 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3932 u32 temp;
3933
Ville Syrjäläa5805162015-05-26 20:42:30 +03003934 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003935
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936 /* It is necessary to ungate the pixclk gate prior to programming
3937 * the divisors, and gate it back when it is done.
3938 */
3939 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3940
3941 /* Disable SSCCTL */
3942 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003943 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3944 SBI_SSCCTL_DISABLE,
3945 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946
3947 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003948 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 auxdiv = 1;
3950 divsel = 0x41;
3951 phaseinc = 0x20;
3952 } else {
3953 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003954 * but the adjusted_mode->crtc_clock in in KHz. To get the
3955 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 * convert the virtual clock precision to KHz here for higher
3957 * precision.
3958 */
3959 u32 iclk_virtual_root_freq = 172800 * 1000;
3960 u32 iclk_pi_range = 64;
3961 u32 desired_divisor, msb_divisor_value, pi_value;
3962
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003963 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 msb_divisor_value = desired_divisor / iclk_pi_range;
3965 pi_value = desired_divisor % iclk_pi_range;
3966
3967 auxdiv = 0;
3968 divsel = msb_divisor_value - 2;
3969 phaseinc = pi_value;
3970 }
3971
3972 /* This should not happen with any sane values */
3973 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3974 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3975 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3976 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3977
3978 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003979 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 auxdiv,
3981 divsel,
3982 phasedir,
3983 phaseinc);
3984
3985 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003986 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3988 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3989 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3990 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3991 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3992 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003993 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003994
3995 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3998 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003999 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004000
4001 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004002 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005
4006 /* Wait for initialization time */
4007 udelay(24);
4008
4009 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004010
Ville Syrjäläa5805162015-05-26 20:42:30 +03004011 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012}
4013
Daniel Vetter275f01b22013-05-03 11:49:47 +02004014static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4015 enum pipe pch_transcoder)
4016{
4017 struct drm_device *dev = crtc->base.dev;
4018 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004019 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004020
4021 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4022 I915_READ(HTOTAL(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4024 I915_READ(HBLANK(cpu_transcoder)));
4025 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4026 I915_READ(HSYNC(cpu_transcoder)));
4027
4028 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4029 I915_READ(VTOTAL(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4031 I915_READ(VBLANK(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4033 I915_READ(VSYNC(cpu_transcoder)));
4034 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4035 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4036}
4037
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004039{
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 uint32_t temp;
4042
4043 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004044 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045 return;
4046
4047 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4048 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4049
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004050 temp &= ~FDI_BC_BIFURCATION_SELECT;
4051 if (enable)
4052 temp |= FDI_BC_BIFURCATION_SELECT;
4053
4054 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055 I915_WRITE(SOUTH_CHICKEN1, temp);
4056 POSTING_READ(SOUTH_CHICKEN1);
4057}
4058
4059static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4060{
4061 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062
4063 switch (intel_crtc->pipe) {
4064 case PIPE_A:
4065 break;
4066 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004067 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004070 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071
4072 break;
4073 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004074 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004075
4076 break;
4077 default:
4078 BUG();
4079 }
4080}
4081
Jesse Barnesf67a5592011-01-05 10:31:48 -08004082/*
4083 * Enable PCH resources required for PCH ports:
4084 * - PCH PLLs
4085 * - FDI training & RX/TX
4086 * - update transcoder timings
4087 * - DP transcoding bits
4088 * - transcoder
4089 */
4090static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004091{
4092 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004093 struct drm_i915_private *dev_priv = dev->dev_private;
4094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4095 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004096 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004097
Daniel Vetterab9412b2013-05-03 11:49:46 +02004098 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004099
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004100 if (IS_IVYBRIDGE(dev))
4101 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4102
Daniel Vettercd986ab2012-10-26 10:58:12 +02004103 /* Write the TU size bits before fdi link training, so that error
4104 * detection works. */
4105 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4106 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4107
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004108 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004109 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004110
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004111 /* We need to program the right clock selection before writing the pixel
4112 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004113 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004114 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004115
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004116 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004117 temp |= TRANS_DPLL_ENABLE(pipe);
4118 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004119 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004120 temp |= sel;
4121 else
4122 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004125
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004126 /* XXX: pch pll's can be enabled any time before we enable the PCH
4127 * transcoder, and we actually should do this to not upset any PCH
4128 * transcoder that already use the clock when we share it.
4129 *
4130 * Note that enable_shared_dpll tries to do the right thing, but
4131 * get_shared_dpll unconditionally resets the pll - we need that to have
4132 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004133 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004135 /* set transcoder timing, panel must allow it */
4136 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004137 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004139 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004140
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004143 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004144 reg = TRANS_DP_CTL(pipe);
4145 temp = I915_READ(reg);
4146 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004147 TRANS_DP_SYNC_MASK |
4148 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004149 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004150 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151
4152 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156
4157 switch (intel_trans_dp_port_sel(crtc)) {
4158 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 break;
4161 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 break;
4164 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 break;
4167 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004168 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169 }
4170
Chris Wilson5eddb702010-09-11 13:48:45 +01004171 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004172 }
4173
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004174 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004175}
4176
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177static void lpt_pch_enable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004182 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Daniel Vetterab9412b2013-05-03 11:49:46 +02004184 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004186 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187
Paulo Zanoni0540e482012-10-31 18:12:40 -02004188 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004189 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004190
Paulo Zanoni937bb612012-10-31 18:12:47 -02004191 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004194struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4195 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004196{
Daniel Vettere2b78262013-06-07 23:10:03 +02004197 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004198 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004199 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004200 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004201
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004202 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4203
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204 if (HAS_PCH_IBX(dev_priv->dev)) {
4205 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004206 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004207 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004208
Daniel Vetter46edb022013-06-05 13:34:12 +02004209 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4210 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004211
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004212 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004213
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004214 goto found;
4215 }
4216
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304217 if (IS_BROXTON(dev_priv->dev)) {
4218 /* PLL is attached to port in bxt */
4219 struct intel_encoder *encoder;
4220 struct intel_digital_port *intel_dig_port;
4221
4222 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4223 if (WARN_ON(!encoder))
4224 return NULL;
4225
4226 intel_dig_port = enc_to_dig_port(&encoder->base);
4227 /* 1:1 mapping between ports and PLLs */
4228 i = (enum intel_dpll_id)intel_dig_port->port;
4229 pll = &dev_priv->shared_dplls[i];
4230 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4231 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004232 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304233
4234 goto found;
4235 }
4236
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004237 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4238 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239
4240 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004241 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004242 continue;
4243
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004244 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 &shared_dpll[i].hw_state,
4246 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004247 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004248 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004249 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004250 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251 goto found;
4252 }
4253 }
4254
4255 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004256 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4257 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004259 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4260 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261 goto found;
4262 }
4263 }
4264
4265 return NULL;
4266
4267found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 if (shared_dpll[i].crtc_mask == 0)
4269 shared_dpll[i].hw_state =
4270 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004271
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004272 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004273 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4274 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004275
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004277
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004278 return pll;
4279}
4280
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004281static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004283 struct drm_i915_private *dev_priv = to_i915(state->dev);
4284 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285 struct intel_shared_dpll *pll;
4286 enum intel_dpll_id i;
4287
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (!to_intel_atomic_state(state)->dpll_set)
4289 return;
4290
4291 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4293 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004294 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 }
4296}
4297
Daniel Vettera1520312013-05-03 11:49:50 +02004298static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004299{
4300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004301 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004302 u32 temp;
4303
4304 temp = I915_READ(dslreg);
4305 udelay(500);
4306 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004307 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004308 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309 }
4310}
4311
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004312static int
4313skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4314 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4315 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004316{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004317 struct intel_crtc_scaler_state *scaler_state =
4318 &crtc_state->scaler_state;
4319 struct intel_crtc *intel_crtc =
4320 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004321 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004322
4323 need_scaling = intel_rotation_90_or_270(rotation) ?
4324 (src_h != dst_w || src_w != dst_h):
4325 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326
4327 /*
4328 * if plane is being disabled or scaler is no more required or force detach
4329 * - free scaler binded to this plane/crtc
4330 * - in order to do this, update crtc->scaler_usage
4331 *
4332 * Here scaler state in crtc_state is set free so that
4333 * scaler can be assigned to other user. Actual register
4334 * update to free the scaler is done in plane/panel-fit programming.
4335 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4336 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004337 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004338 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004340 scaler_state->scalers[*scaler_id].in_use = 0;
4341
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004342 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4343 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4344 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004345 scaler_state->scaler_users);
4346 *scaler_id = -1;
4347 }
4348 return 0;
4349 }
4350
4351 /* range checks */
4352 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4353 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4354
4355 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4356 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004358 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004360 return -EINVAL;
4361 }
4362
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004363 /* mark this plane as a scaler user in crtc_state */
4364 scaler_state->scaler_users |= (1 << scaler_user);
4365 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4366 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4367 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4368 scaler_state->scaler_users);
4369
4370 return 0;
4371}
4372
4373/**
4374 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4375 *
4376 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004377 *
4378 * Return
4379 * 0 - scaler_usage updated successfully
4380 * error - requested scaling cannot be supported or other error condition
4381 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004382int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004383{
4384 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004385 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386
4387 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4388 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4389
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004390 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004391 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4392 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004393 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004394}
4395
4396/**
4397 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4398 *
4399 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400 * @plane_state: atomic plane state to update
4401 *
4402 * Return
4403 * 0 - scaler_usage updated successfully
4404 * error - requested scaling cannot be supported or other error condition
4405 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004406static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4407 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408{
4409
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004411 struct intel_plane *intel_plane =
4412 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 struct drm_framebuffer *fb = plane_state->base.fb;
4414 int ret;
4415
4416 bool force_detach = !fb || !plane_state->visible;
4417
4418 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4419 intel_plane->base.base.id, intel_crtc->pipe,
4420 drm_plane_index(&intel_plane->base));
4421
4422 ret = skl_update_scaler(crtc_state, force_detach,
4423 drm_plane_index(&intel_plane->base),
4424 &plane_state->scaler_id,
4425 plane_state->base.rotation,
4426 drm_rect_width(&plane_state->src) >> 16,
4427 drm_rect_height(&plane_state->src) >> 16,
4428 drm_rect_width(&plane_state->dst),
4429 drm_rect_height(&plane_state->dst));
4430
4431 if (ret || plane_state->scaler_id < 0)
4432 return ret;
4433
Chandra Kondurua1b22782015-04-07 15:28:45 -07004434 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004435 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004437 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004438 return -EINVAL;
4439 }
4440
4441 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442 switch (fb->pixel_format) {
4443 case DRM_FORMAT_RGB565:
4444 case DRM_FORMAT_XBGR8888:
4445 case DRM_FORMAT_XRGB8888:
4446 case DRM_FORMAT_ABGR8888:
4447 case DRM_FORMAT_ARGB8888:
4448 case DRM_FORMAT_XRGB2101010:
4449 case DRM_FORMAT_XBGR2101010:
4450 case DRM_FORMAT_YUYV:
4451 case DRM_FORMAT_YVYU:
4452 case DRM_FORMAT_UYVY:
4453 case DRM_FORMAT_VYUY:
4454 break;
4455 default:
4456 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4457 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4458 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 }
4460
Chandra Kondurua1b22782015-04-07 15:28:45 -07004461 return 0;
4462}
4463
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004464static void skylake_scaler_disable(struct intel_crtc *crtc)
4465{
4466 int i;
4467
4468 for (i = 0; i < crtc->num_scalers; i++)
4469 skl_detach_scaler(crtc, i);
4470}
4471
4472static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004473{
4474 struct drm_device *dev = crtc->base.dev;
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004477 struct intel_crtc_scaler_state *scaler_state =
4478 &crtc->config->scaler_state;
4479
4480 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4481
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004482 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 int id;
4484
4485 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4486 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4487 return;
4488 }
4489
4490 id = scaler_state->scaler_id;
4491 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4492 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4493 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4494 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4495
4496 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004497 }
4498}
4499
Jesse Barnesb074cec2013-04-25 12:55:02 -07004500static void ironlake_pfit_enable(struct intel_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->base.dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 int pipe = crtc->pipe;
4505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004506 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004507 /* Force use of hard-coded filter coefficients
4508 * as some pre-programmed values are broken,
4509 * e.g. x201.
4510 */
4511 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4513 PF_PIPE_SEL_IVB(pipe));
4514 else
4515 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004516 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4517 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004518 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004519}
4520
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004521void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004523 struct drm_device *dev = crtc->base.dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004525
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004527 return;
4528
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004529 /* We can only enable IPS after we enable a plane and wait for a vblank */
4530 intel_wait_for_vblank(dev, crtc->pipe);
4531
Paulo Zanonid77e4532013-09-24 13:52:55 -03004532 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004533 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004534 mutex_lock(&dev_priv->rps.hw_lock);
4535 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4536 mutex_unlock(&dev_priv->rps.hw_lock);
4537 /* Quoting Art Runyan: "its not safe to expect any particular
4538 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004539 * mailbox." Moreover, the mailbox may return a bogus state,
4540 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004541 */
4542 } else {
4543 I915_WRITE(IPS_CTL, IPS_ENABLE);
4544 /* The bit only becomes 1 in the next vblank, so this wait here
4545 * is essentially intel_wait_for_vblank. If we don't have this
4546 * and don't wait for vblanks until the end of crtc_enable, then
4547 * the HW state readout code will complain that the expected
4548 * IPS_CTL value is not the one we read. */
4549 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4550 DRM_ERROR("Timed out waiting for IPS enable\n");
4551 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552}
4553
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004554void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004555{
4556 struct drm_device *dev = crtc->base.dev;
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004559 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004560 return;
4561
4562 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004563 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004564 mutex_lock(&dev_priv->rps.hw_lock);
4565 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4566 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004567 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4568 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4569 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004570 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004571 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004572 POSTING_READ(IPS_CTL);
4573 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574
4575 /* We need to wait for a vblank before we can disable the plane. */
4576 intel_wait_for_vblank(dev, crtc->pipe);
4577}
4578
4579/** Loads the palette/gamma unit for the CRTC with the prepared values */
4580static void intel_crtc_load_lut(struct drm_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4585 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004586 int i;
4587 bool reenable_ips = false;
4588
4589 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004590 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004591 return;
4592
Imre Deak50360402015-01-16 00:55:16 -08004593 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004594 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595 assert_dsi_pll_enabled(dev_priv);
4596 else
4597 assert_pll_enabled(dev_priv, pipe);
4598 }
4599
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 /* Workaround : Do not read or write the pipe palette/gamma data while
4601 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4602 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004603 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4605 GAMMA_MODE_MODE_SPLIT)) {
4606 hsw_disable_ips(intel_crtc);
4607 reenable_ips = true;
4608 }
4609
4610 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004611 u32 palreg;
4612
4613 if (HAS_GMCH_DISPLAY(dev))
4614 palreg = PALETTE(pipe, i);
4615 else
4616 palreg = LGC_PALETTE(pipe, i);
4617
4618 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004619 (intel_crtc->lut_r[i] << 16) |
4620 (intel_crtc->lut_g[i] << 8) |
4621 intel_crtc->lut_b[i]);
4622 }
4623
4624 if (reenable_ips)
4625 hsw_enable_ips(intel_crtc);
4626}
4627
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004628static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004629{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004630 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004631 struct drm_device *dev = intel_crtc->base.dev;
4632 struct drm_i915_private *dev_priv = dev->dev_private;
4633
4634 mutex_lock(&dev->struct_mutex);
4635 dev_priv->mm.interruptible = false;
4636 (void) intel_overlay_switch_off(intel_crtc->overlay);
4637 dev_priv->mm.interruptible = true;
4638 mutex_unlock(&dev->struct_mutex);
4639 }
4640
4641 /* Let userspace switch the overlay on again. In most cases userspace
4642 * has to recompute where to put it anyway.
4643 */
4644}
4645
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004646/**
4647 * intel_post_enable_primary - Perform operations after enabling primary plane
4648 * @crtc: the CRTC whose primary plane was just enabled
4649 *
4650 * Performs potentially sleeping operations that must be done after the primary
4651 * plane is enabled, such as updating FBC and IPS. Note that this may be
4652 * called due to an explicit primary plane update, or due to an implicit
4653 * re-enable that is caused when a sprite plane is updated to no longer
4654 * completely hide the primary plane.
4655 */
4656static void
4657intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658{
4659 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004660 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4662 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004663
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004664 /*
4665 * BDW signals flip done immediately if the plane
4666 * is disabled, even if the plane enable is already
4667 * armed to occur at the next vblank :(
4668 */
4669 if (IS_BROADWELL(dev))
4670 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004671
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004672 /*
4673 * FIXME IPS should be fine as long as one plane is
4674 * enabled, but in practice it seems to have problems
4675 * when going from primary only to sprite only and vice
4676 * versa.
4677 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004678 hsw_enable_ips(intel_crtc);
4679
Daniel Vetterf99d7062014-06-19 16:01:59 +02004680 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 * Gen2 reports pipe underruns whenever all planes are disabled.
4682 * So don't enable underrun reporting before at least some planes
4683 * are enabled.
4684 * FIXME: Need to fix the logic to work when we turn off all planes
4685 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004686 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004687 if (IS_GEN2(dev))
4688 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4689
4690 /* Underruns don't raise interrupts, so check manually. */
4691 if (HAS_GMCH_DISPLAY(dev))
4692 i9xx_check_fifo_underruns(dev_priv);
4693}
4694
4695/**
4696 * intel_pre_disable_primary - Perform operations before disabling primary plane
4697 * @crtc: the CRTC whose primary plane is to be disabled
4698 *
4699 * Performs potentially sleeping operations that must be done before the
4700 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4701 * be called due to an explicit primary plane update, or due to an implicit
4702 * disable that is caused when a sprite plane completely hides the primary
4703 * plane.
4704 */
4705static void
4706intel_pre_disable_primary(struct drm_crtc *crtc)
4707{
4708 struct drm_device *dev = crtc->dev;
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4711 int pipe = intel_crtc->pipe;
4712
4713 /*
4714 * Gen2 reports pipe underruns whenever all planes are disabled.
4715 * So diasble underrun reporting before all the planes get disabled.
4716 * FIXME: Need to fix the logic to work when we turn off all planes
4717 * but leave the pipe running.
4718 */
4719 if (IS_GEN2(dev))
4720 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4721
4722 /*
4723 * Vblank time updates from the shadow to live plane control register
4724 * are blocked if the memory self-refresh mode is active at that
4725 * moment. So to make sure the plane gets truly disabled, disable
4726 * first the self-refresh mode. The self-refresh enable bit in turn
4727 * will be checked/applied by the HW only at the next frame start
4728 * event which is after the vblank start event, so we need to have a
4729 * wait-for-vblank between disabling the plane and the pipe.
4730 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004731 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004733 dev_priv->wm.vlv.cxsr = false;
4734 intel_wait_for_vblank(dev, pipe);
4735 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004736
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737 /*
4738 * FIXME IPS should be fine as long as one plane is
4739 * enabled, but in practice it seems to have problems
4740 * when going from primary only to sprite only and vice
4741 * versa.
4742 */
4743 hsw_disable_ips(intel_crtc);
4744}
4745
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004746static void intel_post_plane_update(struct intel_crtc *crtc)
4747{
4748 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4749 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004750 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004751
4752 if (atomic->wait_vblank)
4753 intel_wait_for_vblank(dev, crtc->pipe);
4754
4755 intel_frontbuffer_flip(dev, atomic->fb_bits);
4756
Ville Syrjälä852eb002015-06-24 22:00:07 +03004757 if (atomic->disable_cxsr)
4758 crtc->wm.cxsr_allowed = true;
4759
Ville Syrjäläf015c552015-06-24 22:00:02 +03004760 if (crtc->atomic.update_wm_post)
4761 intel_update_watermarks(&crtc->base);
4762
Paulo Zanonic80ac852015-07-02 19:25:13 -03004763 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004764 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004765
4766 if (atomic->post_enable_primary)
4767 intel_post_enable_primary(&crtc->base);
4768
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004769 memset(atomic, 0, sizeof(*atomic));
4770}
4771
4772static void intel_pre_plane_update(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004775 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777
Paulo Zanonic80ac852015-07-02 19:25:13 -03004778 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004779 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004781 if (crtc->atomic.disable_ips)
4782 hsw_disable_ips(crtc);
4783
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004784 if (atomic->pre_disable_primary)
4785 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004786
4787 if (atomic->disable_cxsr) {
4788 crtc->wm.cxsr_allowed = false;
4789 intel_set_memory_cxsr(dev_priv, false);
4790 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791}
4792
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004793static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004794{
4795 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004797 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004798 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004799
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004800 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004801
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004802 drm_for_each_plane_mask(p, dev, plane_mask)
4803 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004804
Daniel Vetterf99d7062014-06-19 16:01:59 +02004805 /*
4806 * FIXME: Once we grow proper nuclear flip support out of this we need
4807 * to compute the mask of flip planes precisely. For the time being
4808 * consider this a flip to a NULL plane.
4809 */
4810 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811}
4812
Jesse Barnesf67a5592011-01-05 10:31:48 -08004813static void ironlake_crtc_enable(struct drm_crtc *crtc)
4814{
4815 struct drm_device *dev = crtc->dev;
4816 struct drm_i915_private *dev_priv = dev->dev_private;
4817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004818 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004819 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004820
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004821 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004822 return;
4823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004824 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004825 intel_prepare_shared_dpll(intel_crtc);
4826
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004827 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304828 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004829
4830 intel_set_pipe_timings(intel_crtc);
4831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004832 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004833 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004834 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004835 }
4836
4837 ironlake_set_pipeconf(crtc);
4838
Jesse Barnesf67a5592011-01-05 10:31:48 -08004839 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004840
Daniel Vettera72e4c92014-09-30 10:56:47 +02004841 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4842 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004843
Daniel Vetterf6736a12013-06-05 13:34:30 +02004844 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004845 if (encoder->pre_enable)
4846 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004849 /* Note: FDI PLL enabling _must_ be done before we enable the
4850 * cpu pipes, hence this is separate from all the other fdi/pch
4851 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004852 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004853 } else {
4854 assert_fdi_tx_disabled(dev_priv, pipe);
4855 assert_fdi_rx_disabled(dev_priv, pipe);
4856 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Jesse Barnesb074cec2013-04-25 12:55:02 -07004858 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004860 /*
4861 * On ILK+ LUT must be loaded before the pipe is running but with
4862 * clocks enabled
4863 */
4864 intel_crtc_load_lut(crtc);
4865
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004866 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004867 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004871
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004872 assert_vblank_disabled(crtc);
4873 drm_crtc_vblank_on(crtc);
4874
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004875 for_each_encoder_on_crtc(dev, crtc, encoder)
4876 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004877
4878 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004879 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004880}
4881
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004882/* IPS only exists on ULT machines and is tied to pipe A. */
4883static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4884{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004885 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004886}
4887
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004888static void haswell_crtc_enable(struct drm_crtc *crtc)
4889{
4890 struct drm_device *dev = crtc->dev;
4891 struct drm_i915_private *dev_priv = dev->dev_private;
4892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4893 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004894 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4895 struct intel_crtc_state *pipe_config =
4896 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304897 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004898
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004899 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900 return;
4901
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004902 if (intel_crtc_to_shared_dpll(intel_crtc))
4903 intel_enable_shared_dpll(intel_crtc);
4904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004905 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304906 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004907
4908 intel_set_pipe_timings(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4911 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4912 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004913 }
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004916 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004918 }
4919
4920 haswell_set_pipeconf(crtc);
4921
4922 intel_set_pipe_csc(crtc);
4923
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004925
Daniel Vettera72e4c92014-09-30 10:56:47 +02004926 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304927 for_each_encoder_on_crtc(dev, crtc, encoder) {
4928 if (encoder->pre_pll_enable)
4929 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930 if (encoder->pre_enable)
4931 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304932 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004933
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004934 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004935 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4936 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004937 dev_priv->display.fdi_link_train(crtc);
4938 }
4939
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304940 if (!is_dsi)
4941 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004943 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004944 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004945 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004946 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004947
4948 /*
4949 * On ILK+ LUT must be loaded before the pipe is running but with
4950 * clocks enabled
4951 */
4952 intel_crtc_load_lut(crtc);
4953
Paulo Zanoni1f544382012-10-24 11:32:00 -02004954 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304955 if (!is_dsi)
4956 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004957
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004958 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004959 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004962 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304964 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004965 intel_ddi_set_vc_payload_alloc(crtc, true);
4966
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004967 assert_vblank_disabled(crtc);
4968 drm_crtc_vblank_on(crtc);
4969
Jani Nikula8807e552013-08-30 19:40:32 +03004970 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004972 intel_opregion_notify_encoder(encoder, true);
4973 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004974
Paulo Zanonie4916942013-09-20 16:21:19 -03004975 /* If we change the relative order between pipe/planes enabling, we need
4976 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004977 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4978 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4979 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4980 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4981 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982}
4983
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004984static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004985{
4986 struct drm_device *dev = crtc->base.dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 int pipe = crtc->pipe;
4989
4990 /* To avoid upsetting the power well on haswell only disable the pfit if
4991 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004992 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004993 I915_WRITE(PF_CTL(pipe), 0);
4994 I915_WRITE(PF_WIN_POS(pipe), 0);
4995 I915_WRITE(PF_WIN_SZ(pipe), 0);
4996 }
4997}
4998
Jesse Barnes6be4a602010-09-10 10:26:01 -07004999static void ironlake_crtc_disable(struct drm_crtc *crtc)
5000{
5001 struct drm_device *dev = crtc->dev;
5002 struct drm_i915_private *dev_priv = dev->dev_private;
5003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005004 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005005 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005006 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005007
Daniel Vetterea9d7582012-07-10 10:42:52 +02005008 for_each_encoder_on_crtc(dev, crtc, encoder)
5009 encoder->disable(encoder);
5010
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005011 drm_crtc_vblank_off(crtc);
5012 assert_vblank_disabled(crtc);
5013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005015 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005016
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005017 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005019 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005021 if (intel_crtc->config->has_pch_encoder)
5022 ironlake_fdi_disable(crtc);
5023
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 if (encoder->post_disable)
5026 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005028 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005029 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030
Daniel Vetterd925c592013-06-05 13:34:04 +02005031 if (HAS_PCH_CPT(dev)) {
5032 /* disable TRANS_DP_CTL */
5033 reg = TRANS_DP_CTL(pipe);
5034 temp = I915_READ(reg);
5035 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5036 TRANS_DP_PORT_SEL_MASK);
5037 temp |= TRANS_DP_PORT_SEL_NONE;
5038 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005039
Daniel Vetterd925c592013-06-05 13:34:04 +02005040 /* disable DPLL_SEL */
5041 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005042 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005043 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005044 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005045
Daniel Vetterd925c592013-06-05 13:34:04 +02005046 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005047 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048}
5049
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005050static void haswell_crtc_disable(struct drm_crtc *crtc)
5051{
5052 struct drm_device *dev = crtc->dev;
5053 struct drm_i915_private *dev_priv = dev->dev_private;
5054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5055 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005056 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305057 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Jani Nikula8807e552013-08-30 19:40:32 +03005059 for_each_encoder_on_crtc(dev, crtc, encoder) {
5060 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005062 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005064 drm_crtc_vblank_off(crtc);
5065 assert_vblank_disabled(crtc);
5066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005068 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5069 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005070 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005072 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005073 intel_ddi_set_vc_payload_alloc(crtc, false);
5074
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305075 if (!is_dsi)
5076 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005078 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005079 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005080 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005081 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305083 if (!is_dsi)
5084 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005086 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005087 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005088 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005089 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005090
Imre Deak97b040a2014-06-25 22:01:50 +03005091 for_each_encoder_on_crtc(dev, crtc, encoder)
5092 if (encoder->post_disable)
5093 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094}
5095
Jesse Barnes2dd24552013-04-25 12:55:01 -07005096static void i9xx_pfit_enable(struct intel_crtc *crtc)
5097{
5098 struct drm_device *dev = crtc->base.dev;
5099 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005100 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005101
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005102 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005103 return;
5104
Daniel Vetterc0b03412013-05-28 12:05:54 +02005105 /*
5106 * The panel fitter should only be adjusted whilst the pipe is disabled,
5107 * according to register description and PRM.
5108 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005109 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5110 assert_pipe_disabled(dev_priv, crtc->pipe);
5111
Jesse Barnesb074cec2013-04-25 12:55:02 -07005112 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5113 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005114
5115 /* Border color in case we don't scale up to the full screen. Black by
5116 * default, change to something else for debugging. */
5117 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118}
5119
Dave Airlied05410f2014-06-05 13:22:59 +10005120static enum intel_display_power_domain port_to_power_domain(enum port port)
5121{
5122 switch (port) {
5123 case PORT_A:
5124 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5125 case PORT_B:
5126 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5127 case PORT_C:
5128 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5129 case PORT_D:
5130 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005131 case PORT_E:
5132 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005133 default:
5134 WARN_ON_ONCE(1);
5135 return POWER_DOMAIN_PORT_OTHER;
5136 }
5137}
5138
Imre Deak77d22dc2014-03-05 16:20:52 +02005139#define for_each_power_domain(domain, mask) \
5140 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5141 if ((1 << (domain)) & (mask))
5142
Imre Deak319be8a2014-03-04 19:22:57 +02005143enum intel_display_power_domain
5144intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005145{
Imre Deak319be8a2014-03-04 19:22:57 +02005146 struct drm_device *dev = intel_encoder->base.dev;
5147 struct intel_digital_port *intel_dig_port;
5148
5149 switch (intel_encoder->type) {
5150 case INTEL_OUTPUT_UNKNOWN:
5151 /* Only DDI platforms should ever use this output type */
5152 WARN_ON_ONCE(!HAS_DDI(dev));
5153 case INTEL_OUTPUT_DISPLAYPORT:
5154 case INTEL_OUTPUT_HDMI:
5155 case INTEL_OUTPUT_EDP:
5156 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005157 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005158 case INTEL_OUTPUT_DP_MST:
5159 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5160 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005161 case INTEL_OUTPUT_ANALOG:
5162 return POWER_DOMAIN_PORT_CRT;
5163 case INTEL_OUTPUT_DSI:
5164 return POWER_DOMAIN_PORT_DSI;
5165 default:
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
5170static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5171{
5172 struct drm_device *dev = crtc->dev;
5173 struct intel_encoder *intel_encoder;
5174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5175 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005176 unsigned long mask;
5177 enum transcoder transcoder;
5178
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005179 if (!crtc->state->active)
5180 return 0;
5181
Imre Deak77d22dc2014-03-05 16:20:52 +02005182 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5183
5184 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5185 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005186 if (intel_crtc->config->pch_pfit.enabled ||
5187 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005188 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5189
Imre Deak319be8a2014-03-04 19:22:57 +02005190 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5191 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5192
Imre Deak77d22dc2014-03-05 16:20:52 +02005193 return mask;
5194}
5195
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005196static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5197{
5198 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum intel_display_power_domain domain;
5201 unsigned long domains, new_domains, old_domains;
5202
5203 old_domains = intel_crtc->enabled_power_domains;
5204 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5205
5206 domains = new_domains & ~old_domains;
5207
5208 for_each_power_domain(domain, domains)
5209 intel_display_power_get(dev_priv, domain);
5210
5211 return old_domains & ~new_domains;
5212}
5213
5214static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5215 unsigned long domains)
5216{
5217 enum intel_display_power_domain domain;
5218
5219 for_each_power_domain(domain, domains)
5220 intel_display_power_put(dev_priv, domain);
5221}
5222
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005223static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005224{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005225 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005226 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005227 unsigned long put_domains[I915_MAX_PIPES] = {};
5228 struct drm_crtc_state *crtc_state;
5229 struct drm_crtc *crtc;
5230 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005231
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005232 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5233 if (needs_modeset(crtc->state))
5234 put_domains[to_intel_crtc(crtc)->pipe] =
5235 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005236 }
5237
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005238 if (dev_priv->display.modeset_commit_cdclk) {
5239 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5240
5241 if (cdclk != dev_priv->cdclk_freq &&
5242 !WARN_ON(!state->allow_modeset))
5243 dev_priv->display.modeset_commit_cdclk(state);
5244 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005245
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005246 for (i = 0; i < I915_MAX_PIPES; i++)
5247 if (put_domains[i])
5248 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005249}
5250
Mika Kaholaadafdc62015-08-18 14:36:59 +03005251static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5252{
5253 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5254
5255 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5256 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5257 return max_cdclk_freq;
5258 else if (IS_CHERRYVIEW(dev_priv))
5259 return max_cdclk_freq*95/100;
5260 else if (INTEL_INFO(dev_priv)->gen < 4)
5261 return 2*max_cdclk_freq*90/100;
5262 else
5263 return max_cdclk_freq*90/100;
5264}
5265
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005266static void intel_update_max_cdclk(struct drm_device *dev)
5267{
5268 struct drm_i915_private *dev_priv = dev->dev_private;
5269
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005270 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005271 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5272
5273 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5274 dev_priv->max_cdclk_freq = 675000;
5275 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5276 dev_priv->max_cdclk_freq = 540000;
5277 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5278 dev_priv->max_cdclk_freq = 450000;
5279 else
5280 dev_priv->max_cdclk_freq = 337500;
5281 } else if (IS_BROADWELL(dev)) {
5282 /*
5283 * FIXME with extra cooling we can allow
5284 * 540 MHz for ULX and 675 Mhz for ULT.
5285 * How can we know if extra cooling is
5286 * available? PCI ID, VTB, something else?
5287 */
5288 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5289 dev_priv->max_cdclk_freq = 450000;
5290 else if (IS_BDW_ULX(dev))
5291 dev_priv->max_cdclk_freq = 450000;
5292 else if (IS_BDW_ULT(dev))
5293 dev_priv->max_cdclk_freq = 540000;
5294 else
5295 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005296 } else if (IS_CHERRYVIEW(dev)) {
5297 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005298 } else if (IS_VALLEYVIEW(dev)) {
5299 dev_priv->max_cdclk_freq = 400000;
5300 } else {
5301 /* otherwise assume cdclk is fixed */
5302 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5303 }
5304
Mika Kaholaadafdc62015-08-18 14:36:59 +03005305 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5306
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005307 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5308 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005309
5310 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5311 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005312}
5313
5314static void intel_update_cdclk(struct drm_device *dev)
5315{
5316 struct drm_i915_private *dev_priv = dev->dev_private;
5317
5318 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5319 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5320 dev_priv->cdclk_freq);
5321
5322 /*
5323 * Program the gmbus_freq based on the cdclk frequency.
5324 * BSpec erroneously claims we should aim for 4MHz, but
5325 * in fact 1MHz is the correct frequency.
5326 */
5327 if (IS_VALLEYVIEW(dev)) {
5328 /*
5329 * Program the gmbus_freq based on the cdclk frequency.
5330 * BSpec erroneously claims we should aim for 4MHz, but
5331 * in fact 1MHz is the correct frequency.
5332 */
5333 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5334 }
5335
5336 if (dev_priv->max_cdclk_freq == 0)
5337 intel_update_max_cdclk(dev);
5338}
5339
Damien Lespiau70d0c572015-06-04 18:21:29 +01005340static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305341{
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 uint32_t divider;
5344 uint32_t ratio;
5345 uint32_t current_freq;
5346 int ret;
5347
5348 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5349 switch (frequency) {
5350 case 144000:
5351 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5352 ratio = BXT_DE_PLL_RATIO(60);
5353 break;
5354 case 288000:
5355 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5356 ratio = BXT_DE_PLL_RATIO(60);
5357 break;
5358 case 384000:
5359 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5360 ratio = BXT_DE_PLL_RATIO(60);
5361 break;
5362 case 576000:
5363 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5364 ratio = BXT_DE_PLL_RATIO(60);
5365 break;
5366 case 624000:
5367 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5368 ratio = BXT_DE_PLL_RATIO(65);
5369 break;
5370 case 19200:
5371 /*
5372 * Bypass frequency with DE PLL disabled. Init ratio, divider
5373 * to suppress GCC warning.
5374 */
5375 ratio = 0;
5376 divider = 0;
5377 break;
5378 default:
5379 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5380
5381 return;
5382 }
5383
5384 mutex_lock(&dev_priv->rps.hw_lock);
5385 /* Inform power controller of upcoming frequency change */
5386 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5387 0x80000000);
5388 mutex_unlock(&dev_priv->rps.hw_lock);
5389
5390 if (ret) {
5391 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5392 ret, frequency);
5393 return;
5394 }
5395
5396 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5397 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5398 current_freq = current_freq * 500 + 1000;
5399
5400 /*
5401 * DE PLL has to be disabled when
5402 * - setting to 19.2MHz (bypass, PLL isn't used)
5403 * - before setting to 624MHz (PLL needs toggling)
5404 * - before setting to any frequency from 624MHz (PLL needs toggling)
5405 */
5406 if (frequency == 19200 || frequency == 624000 ||
5407 current_freq == 624000) {
5408 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5409 /* Timeout 200us */
5410 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5411 1))
5412 DRM_ERROR("timout waiting for DE PLL unlock\n");
5413 }
5414
5415 if (frequency != 19200) {
5416 uint32_t val;
5417
5418 val = I915_READ(BXT_DE_PLL_CTL);
5419 val &= ~BXT_DE_PLL_RATIO_MASK;
5420 val |= ratio;
5421 I915_WRITE(BXT_DE_PLL_CTL, val);
5422
5423 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5424 /* Timeout 200us */
5425 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5426 DRM_ERROR("timeout waiting for DE PLL lock\n");
5427
5428 val = I915_READ(CDCLK_CTL);
5429 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5430 val |= divider;
5431 /*
5432 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5433 * enable otherwise.
5434 */
5435 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5436 if (frequency >= 500000)
5437 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5438
5439 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5440 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5441 val |= (frequency - 1000) / 500;
5442 I915_WRITE(CDCLK_CTL, val);
5443 }
5444
5445 mutex_lock(&dev_priv->rps.hw_lock);
5446 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5447 DIV_ROUND_UP(frequency, 25000));
5448 mutex_unlock(&dev_priv->rps.hw_lock);
5449
5450 if (ret) {
5451 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5452 ret, frequency);
5453 return;
5454 }
5455
Damien Lespiaua47871b2015-06-04 18:21:34 +01005456 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305457}
5458
5459void broxton_init_cdclk(struct drm_device *dev)
5460{
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 uint32_t val;
5463
5464 /*
5465 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5466 * or else the reset will hang because there is no PCH to respond.
5467 * Move the handshake programming to initialization sequence.
5468 * Previously was left up to BIOS.
5469 */
5470 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5471 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5472 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5473
5474 /* Enable PG1 for cdclk */
5475 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5476
5477 /* check if cd clock is enabled */
5478 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5479 DRM_DEBUG_KMS("Display already initialized\n");
5480 return;
5481 }
5482
5483 /*
5484 * FIXME:
5485 * - The initial CDCLK needs to be read from VBT.
5486 * Need to make this change after VBT has changes for BXT.
5487 * - check if setting the max (or any) cdclk freq is really necessary
5488 * here, it belongs to modeset time
5489 */
5490 broxton_set_cdclk(dev, 624000);
5491
5492 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005493 POSTING_READ(DBUF_CTL);
5494
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305495 udelay(10);
5496
5497 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5498 DRM_ERROR("DBuf power enable timeout!\n");
5499}
5500
5501void broxton_uninit_cdclk(struct drm_device *dev)
5502{
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504
5505 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005506 POSTING_READ(DBUF_CTL);
5507
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305508 udelay(10);
5509
5510 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5511 DRM_ERROR("DBuf power disable timeout!\n");
5512
5513 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5514 broxton_set_cdclk(dev, 19200);
5515
5516 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5517}
5518
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005519static const struct skl_cdclk_entry {
5520 unsigned int freq;
5521 unsigned int vco;
5522} skl_cdclk_frequencies[] = {
5523 { .freq = 308570, .vco = 8640 },
5524 { .freq = 337500, .vco = 8100 },
5525 { .freq = 432000, .vco = 8640 },
5526 { .freq = 450000, .vco = 8100 },
5527 { .freq = 540000, .vco = 8100 },
5528 { .freq = 617140, .vco = 8640 },
5529 { .freq = 675000, .vco = 8100 },
5530};
5531
5532static unsigned int skl_cdclk_decimal(unsigned int freq)
5533{
5534 return (freq - 1000) / 500;
5535}
5536
5537static unsigned int skl_cdclk_get_vco(unsigned int freq)
5538{
5539 unsigned int i;
5540
5541 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5542 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5543
5544 if (e->freq == freq)
5545 return e->vco;
5546 }
5547
5548 return 8100;
5549}
5550
5551static void
5552skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5553{
5554 unsigned int min_freq;
5555 u32 val;
5556
5557 /* select the minimum CDCLK before enabling DPLL 0 */
5558 val = I915_READ(CDCLK_CTL);
5559 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5560 val |= CDCLK_FREQ_337_308;
5561
5562 if (required_vco == 8640)
5563 min_freq = 308570;
5564 else
5565 min_freq = 337500;
5566
5567 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5568
5569 I915_WRITE(CDCLK_CTL, val);
5570 POSTING_READ(CDCLK_CTL);
5571
5572 /*
5573 * We always enable DPLL0 with the lowest link rate possible, but still
5574 * taking into account the VCO required to operate the eDP panel at the
5575 * desired frequency. The usual DP link rates operate with a VCO of
5576 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5577 * The modeset code is responsible for the selection of the exact link
5578 * rate later on, with the constraint of choosing a frequency that
5579 * works with required_vco.
5580 */
5581 val = I915_READ(DPLL_CTRL1);
5582
5583 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5584 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5585 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5586 if (required_vco == 8640)
5587 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5588 SKL_DPLL0);
5589 else
5590 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5591 SKL_DPLL0);
5592
5593 I915_WRITE(DPLL_CTRL1, val);
5594 POSTING_READ(DPLL_CTRL1);
5595
5596 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5597
5598 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5599 DRM_ERROR("DPLL0 not locked\n");
5600}
5601
5602static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5603{
5604 int ret;
5605 u32 val;
5606
5607 /* inform PCU we want to change CDCLK */
5608 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5609 mutex_lock(&dev_priv->rps.hw_lock);
5610 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5611 mutex_unlock(&dev_priv->rps.hw_lock);
5612
5613 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5614}
5615
5616static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5617{
5618 unsigned int i;
5619
5620 for (i = 0; i < 15; i++) {
5621 if (skl_cdclk_pcu_ready(dev_priv))
5622 return true;
5623 udelay(10);
5624 }
5625
5626 return false;
5627}
5628
5629static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5630{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005631 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005632 u32 freq_select, pcu_ack;
5633
5634 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5635
5636 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5637 DRM_ERROR("failed to inform PCU about cdclk change\n");
5638 return;
5639 }
5640
5641 /* set CDCLK_CTL */
5642 switch(freq) {
5643 case 450000:
5644 case 432000:
5645 freq_select = CDCLK_FREQ_450_432;
5646 pcu_ack = 1;
5647 break;
5648 case 540000:
5649 freq_select = CDCLK_FREQ_540;
5650 pcu_ack = 2;
5651 break;
5652 case 308570:
5653 case 337500:
5654 default:
5655 freq_select = CDCLK_FREQ_337_308;
5656 pcu_ack = 0;
5657 break;
5658 case 617140:
5659 case 675000:
5660 freq_select = CDCLK_FREQ_675_617;
5661 pcu_ack = 3;
5662 break;
5663 }
5664
5665 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5666 POSTING_READ(CDCLK_CTL);
5667
5668 /* inform PCU of the change */
5669 mutex_lock(&dev_priv->rps.hw_lock);
5670 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5671 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005672
5673 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005674}
5675
5676void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5677{
5678 /* disable DBUF power */
5679 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5680 POSTING_READ(DBUF_CTL);
5681
5682 udelay(10);
5683
5684 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5685 DRM_ERROR("DBuf power disable timeout\n");
5686
Animesh Manna4e961e42015-08-26 01:36:08 +05305687 /*
5688 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5689 */
5690 if (dev_priv->csr.dmc_payload) {
5691 /* disable DPLL0 */
5692 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5693 ~LCPLL_PLL_ENABLE);
5694 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5695 DRM_ERROR("Couldn't disable DPLL0\n");
5696 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005697
5698 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5699}
5700
5701void skl_init_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 u32 val;
5704 unsigned int required_vco;
5705
5706 /* enable PCH reset handshake */
5707 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5708 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5709
5710 /* enable PG1 and Misc I/O */
5711 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5712
Gary Wang39d9b852015-08-28 16:40:34 +08005713 /* DPLL0 not enabled (happens on early BIOS versions) */
5714 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5715 /* enable DPLL0 */
5716 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5717 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005718 }
5719
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005720 /* set CDCLK to the frequency the BIOS chose */
5721 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5722
5723 /* enable DBUF power */
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5725 POSTING_READ(DBUF_CTL);
5726
5727 udelay(10);
5728
5729 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5730 DRM_ERROR("DBuf power enable timeout\n");
5731}
5732
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305733int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5734{
5735 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5736 uint32_t cdctl = I915_READ(CDCLK_CTL);
5737 int freq = dev_priv->skl_boot_cdclk;
5738
5739 /* Is PLL enabled and locked ? */
5740 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5741 goto sanitize;
5742
5743 /* DPLL okay; verify the cdclock
5744 *
5745 * Noticed in some instances that the freq selection is correct but
5746 * decimal part is programmed wrong from BIOS where pre-os does not
5747 * enable display. Verify the same as well.
5748 */
5749 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5750 /* All well; nothing to sanitize */
5751 return false;
5752sanitize:
5753 /*
5754 * As of now initialize with max cdclk till
5755 * we get dynamic cdclk support
5756 * */
5757 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5758 skl_init_cdclk(dev_priv);
5759
5760 /* we did have to sanitize */
5761 return true;
5762}
5763
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764/* Adjust CDclk dividers to allow high res or save power if possible */
5765static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5766{
5767 struct drm_i915_private *dev_priv = dev->dev_private;
5768 u32 val, cmd;
5769
Vandana Kannan164dfd22014-11-24 13:37:41 +05305770 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5771 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005772
Ville Syrjälädfcab172014-06-13 13:37:47 +03005773 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005775 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776 cmd = 1;
5777 else
5778 cmd = 0;
5779
5780 mutex_lock(&dev_priv->rps.hw_lock);
5781 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5782 val &= ~DSPFREQGUAR_MASK;
5783 val |= (cmd << DSPFREQGUAR_SHIFT);
5784 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5785 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5786 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5787 50)) {
5788 DRM_ERROR("timed out waiting for CDclk change\n");
5789 }
5790 mutex_unlock(&dev_priv->rps.hw_lock);
5791
Ville Syrjälä54433e92015-05-26 20:42:31 +03005792 mutex_lock(&dev_priv->sb_lock);
5793
Ville Syrjälädfcab172014-06-13 13:37:47 +03005794 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005795 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005796
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005797 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799 /* adjust cdclk divider */
5800 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005801 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005802 val |= divider;
5803 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005804
5805 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005806 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005807 50))
5808 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005809 }
5810
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811 /* adjust self-refresh exit latency value */
5812 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5813 val &= ~0x7f;
5814
5815 /*
5816 * For high bandwidth configs, we set a higher latency in the bunit
5817 * so that the core display fetch happens in time to avoid underruns.
5818 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005819 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005820 val |= 4500 / 250; /* 4.5 usec */
5821 else
5822 val |= 3000 / 250; /* 3.0 usec */
5823 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005824
Ville Syrjäläa5805162015-05-26 20:42:30 +03005825 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826
Ville Syrjäläb6283052015-06-03 15:45:07 +03005827 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828}
5829
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005830static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5831{
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833 u32 val, cmd;
5834
Vandana Kannan164dfd22014-11-24 13:37:41 +05305835 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5836 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005837
5838 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839 case 333333:
5840 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 break;
5844 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005845 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 return;
5847 }
5848
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005849 /*
5850 * Specs are full of misinformation, but testing on actual
5851 * hardware has shown that we just need to write the desired
5852 * CCK divider into the Punit register.
5853 */
5854 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5855
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005856 mutex_lock(&dev_priv->rps.hw_lock);
5857 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5858 val &= ~DSPFREQGUAR_MASK_CHV;
5859 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5860 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5861 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5862 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5863 50)) {
5864 DRM_ERROR("timed out waiting for CDclk change\n");
5865 }
5866 mutex_unlock(&dev_priv->rps.hw_lock);
5867
Ville Syrjäläb6283052015-06-03 15:45:07 +03005868 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869}
5870
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5872 int max_pixclk)
5873{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005874 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005875 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005876
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877 /*
5878 * Really only a few cases to deal with, as only 4 CDclks are supported:
5879 * 200MHz
5880 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005881 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005882 * 400MHz (VLV only)
5883 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5884 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005885 *
5886 * We seem to get an unstable or solid color picture at 200MHz.
5887 * Not sure what's wrong. For now use 200MHz only when all pipes
5888 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005890 if (!IS_CHERRYVIEW(dev_priv) &&
5891 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005892 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005893 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005894 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005895 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005897 else
5898 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899}
5900
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305901static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5902 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305904 /*
5905 * FIXME:
5906 * - remove the guardband, it's not needed on BXT
5907 * - set 19.2MHz bypass frequency if there are no active pipes
5908 */
5909 if (max_pixclk > 576000*9/10)
5910 return 624000;
5911 else if (max_pixclk > 384000*9/10)
5912 return 576000;
5913 else if (max_pixclk > 288000*9/10)
5914 return 384000;
5915 else if (max_pixclk > 144000*9/10)
5916 return 288000;
5917 else
5918 return 144000;
5919}
5920
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005921/* Compute the max pixel clock for new configuration. Uses atomic state if
5922 * that's non-NULL, look at current state otherwise. */
5923static int intel_mode_max_pixclk(struct drm_device *dev,
5924 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005927 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 int max_pixclk = 0;
5929
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005930 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005931 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005932 if (IS_ERR(crtc_state))
5933 return PTR_ERR(crtc_state);
5934
5935 if (!crtc_state->base.enable)
5936 continue;
5937
5938 max_pixclk = max(max_pixclk,
5939 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 }
5941
5942 return max_pixclk;
5943}
5944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005947 struct drm_device *dev = state->dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005951 if (max_pixclk < 0)
5952 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954 to_intel_atomic_state(state)->cdclk =
5955 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 return 0;
5958}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5961{
5962 struct drm_device *dev = state->dev;
5963 struct drm_i915_private *dev_priv = dev->dev_private;
5964 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005965
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966 if (max_pixclk < 0)
5967 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005968
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005969 to_intel_atomic_state(state)->cdclk =
5970 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973}
5974
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005975static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5976{
5977 unsigned int credits, default_credits;
5978
5979 if (IS_CHERRYVIEW(dev_priv))
5980 default_credits = PFI_CREDIT(12);
5981 else
5982 default_credits = PFI_CREDIT(8);
5983
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005984 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005985 /* CHV suggested value is 31 or 63 */
5986 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005987 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005988 else
5989 credits = PFI_CREDIT(15);
5990 } else {
5991 credits = default_credits;
5992 }
5993
5994 /*
5995 * WA - write default credits before re-programming
5996 * FIXME: should we also set the resend bit here?
5997 */
5998 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5999 default_credits);
6000
6001 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6002 credits | PFI_CREDIT_RESEND);
6003
6004 /*
6005 * FIXME is this guaranteed to clear
6006 * immediately or should we poll for it?
6007 */
6008 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6009}
6010
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006011static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006013 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006014 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006016
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006017 /*
6018 * FIXME: We can end up here with all power domains off, yet
6019 * with a CDCLK frequency other than the minimum. To account
6020 * for this take the PIPE-A power domain, which covers the HW
6021 * blocks needed for the following programming. This can be
6022 * removed once it's guaranteed that we get here either with
6023 * the minimum CDCLK set, or the required power domains
6024 * enabled.
6025 */
6026 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 if (IS_CHERRYVIEW(dev))
6029 cherryview_set_cdclk(dev, req_cdclk);
6030 else
6031 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006033 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036}
6037
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038static void valleyview_crtc_enable(struct drm_crtc *crtc)
6039{
6040 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006041 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6043 struct intel_encoder *encoder;
6044 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006045 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006047 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006048 return;
6049
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006050 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006052 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306053 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006054
6055 intel_set_pipe_timings(intel_crtc);
6056
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006057 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059
6060 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6061 I915_WRITE(CHV_CANVAS(pipe), 0);
6062 }
6063
Daniel Vetter5b18e572014-04-24 23:55:06 +02006064 i9xx_set_pipeconf(intel_crtc);
6065
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067
Daniel Vettera72e4c92014-09-30 10:56:47 +02006068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006069
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070 for_each_encoder_on_crtc(dev, crtc, encoder)
6071 if (encoder->pre_pll_enable)
6072 encoder->pre_pll_enable(encoder);
6073
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006074 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006075 if (IS_CHERRYVIEW(dev)) {
6076 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006077 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006078 } else {
6079 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006080 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006081 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006082 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_enable)
6086 encoder->pre_enable(encoder);
6087
Jesse Barnes2dd24552013-04-25 12:55:01 -07006088 i9xx_pfit_enable(intel_crtc);
6089
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006090 intel_crtc_load_lut(crtc);
6091
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006092 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006093
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006094 assert_vblank_disabled(crtc);
6095 drm_crtc_vblank_on(crtc);
6096
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006097 for_each_encoder_on_crtc(dev, crtc, encoder)
6098 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006099}
6100
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006101static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6102{
6103 struct drm_device *dev = crtc->base.dev;
6104 struct drm_i915_private *dev_priv = dev->dev_private;
6105
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006106 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6107 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006108}
6109
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006110static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006111{
6112 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006113 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006115 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006116 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006117
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006118 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006119 return;
6120
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006121 i9xx_set_pll_dividers(intel_crtc);
6122
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006123 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306124 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006125
6126 intel_set_pipe_timings(intel_crtc);
6127
Daniel Vetter5b18e572014-04-24 23:55:06 +02006128 i9xx_set_pipeconf(intel_crtc);
6129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006130 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006131
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006132 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006133 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006134
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006135 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006136 if (encoder->pre_enable)
6137 encoder->pre_enable(encoder);
6138
Daniel Vetterf6736a12013-06-05 13:34:30 +02006139 i9xx_enable_pll(intel_crtc);
6140
Jesse Barnes2dd24552013-04-25 12:55:01 -07006141 i9xx_pfit_enable(intel_crtc);
6142
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006143 intel_crtc_load_lut(crtc);
6144
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006145 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006146 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006147
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006148 assert_vblank_disabled(crtc);
6149 drm_crtc_vblank_on(crtc);
6150
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006151 for_each_encoder_on_crtc(dev, crtc, encoder)
6152 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006153}
6154
Daniel Vetter87476d62013-04-11 16:29:06 +02006155static void i9xx_pfit_disable(struct intel_crtc *crtc)
6156{
6157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006160 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006161 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006162
6163 assert_pipe_disabled(dev_priv, crtc->pipe);
6164
Daniel Vetter328d8e82013-05-08 10:36:31 +02006165 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6166 I915_READ(PFIT_CONTROL));
6167 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006168}
6169
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006170static void i9xx_crtc_disable(struct drm_crtc *crtc)
6171{
6172 struct drm_device *dev = crtc->dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
6174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006175 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006176 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006177
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006178 /*
6179 * On gen2 planes are double buffered but the pipe isn't, so we must
6180 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006181 * We also need to wait on all gmch platforms because of the
6182 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006183 */
Imre Deak564ed192014-06-13 14:54:21 +03006184 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006185
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 encoder->disable(encoder);
6188
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006189 drm_crtc_vblank_off(crtc);
6190 assert_vblank_disabled(crtc);
6191
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006192 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006193
Daniel Vetter87476d62013-04-11 16:29:06 +02006194 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006195
Jesse Barnes89b667f2013-04-18 14:51:36 -07006196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 if (encoder->post_disable)
6198 encoder->post_disable(encoder);
6199
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006200 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006201 if (IS_CHERRYVIEW(dev))
6202 chv_disable_pll(dev_priv, pipe);
6203 else if (IS_VALLEYVIEW(dev))
6204 vlv_disable_pll(dev_priv, pipe);
6205 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006206 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006207 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006208
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006209 for_each_encoder_on_crtc(dev, crtc, encoder)
6210 if (encoder->post_pll_disable)
6211 encoder->post_pll_disable(encoder);
6212
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006213 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006214 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006215}
6216
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006217static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006218{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006220 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221 enum intel_display_power_domain domain;
6222 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006223
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 if (!intel_crtc->active)
6225 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006226
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006227 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006228 WARN_ON(intel_crtc->unpin_work);
6229
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006230 intel_pre_disable_primary(crtc);
6231 }
6232
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006233 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006234 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006235 intel_crtc->active = false;
6236 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006237 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006238
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006239 domains = intel_crtc->enabled_power_domains;
6240 for_each_power_domain(domain, domains)
6241 intel_display_power_put(dev_priv, domain);
6242 intel_crtc->enabled_power_domains = 0;
6243}
6244
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006245/*
6246 * turn all crtc's off, but do not adjust state
6247 * This has to be paired with a call to intel_modeset_setup_hw_state.
6248 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006249int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006250{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006251 struct drm_mode_config *config = &dev->mode_config;
6252 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6253 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006254 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006255 unsigned crtc_mask = 0;
6256 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006257
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006258 if (WARN_ON(!ctx))
6259 return 0;
6260
6261 lockdep_assert_held(&ctx->ww_ctx);
6262 state = drm_atomic_state_alloc(dev);
6263 if (WARN_ON(!state))
6264 return -ENOMEM;
6265
6266 state->acquire_ctx = ctx;
6267 state->allow_modeset = true;
6268
6269 for_each_crtc(dev, crtc) {
6270 struct drm_crtc_state *crtc_state =
6271 drm_atomic_get_crtc_state(state, crtc);
6272
6273 ret = PTR_ERR_OR_ZERO(crtc_state);
6274 if (ret)
6275 goto free;
6276
6277 if (!crtc_state->active)
6278 continue;
6279
6280 crtc_state->active = false;
6281 crtc_mask |= 1 << drm_crtc_index(crtc);
6282 }
6283
6284 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006285 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006286
6287 if (!ret) {
6288 for_each_crtc(dev, crtc)
6289 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6290 crtc->state->active = true;
6291
6292 return ret;
6293 }
6294 }
6295
6296free:
6297 if (ret)
6298 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6299 drm_atomic_state_free(state);
6300 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006301}
6302
Chris Wilsonea5b2132010-08-04 13:50:23 +01006303void intel_encoder_destroy(struct drm_encoder *encoder)
6304{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006305 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006306
Chris Wilsonea5b2132010-08-04 13:50:23 +01006307 drm_encoder_cleanup(encoder);
6308 kfree(intel_encoder);
6309}
6310
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006311/* Cross check the actual hw state with our own modeset state tracking (and it's
6312 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006313static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006314{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006315 struct drm_crtc *crtc = connector->base.state->crtc;
6316
6317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6318 connector->base.base.id,
6319 connector->base.name);
6320
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006322 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006325 I915_STATE_WARN(!crtc,
6326 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006328 if (!crtc)
6329 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006330
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006331 I915_STATE_WARN(!crtc->state->active,
6332 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006334 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006335 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006336
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006337 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006338 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006339
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006340 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006341 "attached encoder crtc differs from connector crtc\n");
6342 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006343 I915_STATE_WARN(crtc && crtc->state->active,
6344 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006345 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6346 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006347 }
6348}
6349
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006350int intel_connector_init(struct intel_connector *connector)
6351{
6352 struct drm_connector_state *connector_state;
6353
6354 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6355 if (!connector_state)
6356 return -ENOMEM;
6357
6358 connector->base.state = connector_state;
6359 return 0;
6360}
6361
6362struct intel_connector *intel_connector_alloc(void)
6363{
6364 struct intel_connector *connector;
6365
6366 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6367 if (!connector)
6368 return NULL;
6369
6370 if (intel_connector_init(connector) < 0) {
6371 kfree(connector);
6372 return NULL;
6373 }
6374
6375 return connector;
6376}
6377
Daniel Vetterf0947c32012-07-02 13:10:34 +02006378/* Simple connector->get_hw_state implementation for encoders that support only
6379 * one connector and no cloning and hence the encoder state determines the state
6380 * of the connector. */
6381bool intel_connector_get_hw_state(struct intel_connector *connector)
6382{
Daniel Vetter24929352012-07-02 20:28:59 +02006383 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006384 struct intel_encoder *encoder = connector->encoder;
6385
6386 return encoder->get_hw_state(encoder, &pipe);
6387}
6388
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006389static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006390{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6392 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006393
6394 return 0;
6395}
6396
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006398 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006400 struct drm_atomic_state *state = pipe_config->base.state;
6401 struct intel_crtc *other_crtc;
6402 struct intel_crtc_state *other_crtc_state;
6403
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006404 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6405 pipe_name(pipe), pipe_config->fdi_lanes);
6406 if (pipe_config->fdi_lanes > 4) {
6407 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6408 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006409 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410 }
6411
Paulo Zanonibafb6552013-11-02 21:07:44 -07006412 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006413 if (pipe_config->fdi_lanes > 2) {
6414 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6415 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 }
6420 }
6421
6422 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006424
6425 /* Ivybridge 3 pipe is really complicated */
6426 switch (pipe) {
6427 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 if (pipe_config->fdi_lanes <= 2)
6431 return 0;
6432
6433 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6434 other_crtc_state =
6435 intel_atomic_get_crtc_state(state, other_crtc);
6436 if (IS_ERR(other_crtc_state))
6437 return PTR_ERR(other_crtc_state);
6438
6439 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6441 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006446 if (pipe_config->fdi_lanes > 2) {
6447 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6448 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006450 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451
6452 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6453 other_crtc_state =
6454 intel_atomic_get_crtc_state(state, other_crtc);
6455 if (IS_ERR(other_crtc_state))
6456 return PTR_ERR(other_crtc_state);
6457
6458 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006459 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006463 default:
6464 BUG();
6465 }
6466}
6467
Daniel Vettere29c22c2013-02-21 00:00:16 +01006468#define RETRY 1
6469static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006470 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006471{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006473 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 int lane, link_bw, fdi_dotclock, ret;
6475 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476
Daniel Vettere29c22c2013-02-21 00:00:16 +01006477retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006478 /* FDI is a binary signal running at ~2.7GHz, encoding
6479 * each output octet as 10 bits. The actual frequency
6480 * is stored as a divider into a 100MHz clock, and the
6481 * mode pixel clock is stored in units of 1KHz.
6482 * Hence the bw of each lane in terms of the mode signal
6483 * is:
6484 */
6485 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6486
Damien Lespiau241bfc32013-09-25 16:45:37 +01006487 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006488
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006489 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490 pipe_config->pipe_bpp);
6491
6492 pipe_config->fdi_lanes = lane;
6493
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006494 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006495 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6498 intel_crtc->pipe, pipe_config);
6499 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006500 pipe_config->pipe_bpp -= 2*3;
6501 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6502 pipe_config->pipe_bpp);
6503 needs_recompute = true;
6504 pipe_config->bw_constrained = true;
6505
6506 goto retry;
6507 }
6508
6509 if (needs_recompute)
6510 return RETRY;
6511
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006513}
6514
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006515static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6516 struct intel_crtc_state *pipe_config)
6517{
6518 if (pipe_config->pipe_bpp > 24)
6519 return false;
6520
6521 /* HSW can handle pixel rate up to cdclk? */
6522 if (IS_HASWELL(dev_priv->dev))
6523 return true;
6524
6525 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006526 * We compare against max which means we must take
6527 * the increased cdclk requirement into account when
6528 * calculating the new cdclk.
6529 *
6530 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006531 */
6532 return ilk_pipe_pixel_rate(pipe_config) <=
6533 dev_priv->max_cdclk_freq * 95 / 100;
6534}
6535
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006537 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006538{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006539 struct drm_device *dev = crtc->base.dev;
6540 struct drm_i915_private *dev_priv = dev->dev_private;
6541
Jani Nikulad330a952014-01-21 11:24:25 +02006542 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006543 hsw_crtc_supports_ips(crtc) &&
6544 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006545}
6546
Daniel Vettera43f6e02013-06-07 23:10:32 +02006547static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006548 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006549{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006550 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006551 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006552 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006553
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006554 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006555 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006556 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006557
6558 /*
6559 * Enable pixel doubling when the dot clock
6560 * is > 90% of the (display) core speed.
6561 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006562 * GDG double wide on either pipe,
6563 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006564 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006565 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006566 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006567 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006568 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006569 }
6570
Damien Lespiau241bfc32013-09-25 16:45:37 +01006571 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006572 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006573 }
Chris Wilson89749352010-09-12 18:25:19 +01006574
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006575 /*
6576 * Pipe horizontal size must be even in:
6577 * - DVO ganged mode
6578 * - LVDS dual channel mode
6579 * - Double wide pipe
6580 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006581 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006582 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6583 pipe_config->pipe_src_w &= ~1;
6584
Damien Lespiau8693a822013-05-03 18:48:11 +01006585 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6586 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006587 */
6588 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006589 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006590 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006591
Damien Lespiauf5adf942013-06-24 18:29:34 +01006592 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006593 hsw_compute_ips_config(crtc, pipe_config);
6594
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006596 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006597
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006598 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006599}
6600
Ville Syrjälä1652d192015-03-31 14:12:01 +03006601static int skylake_get_display_clock_speed(struct drm_device *dev)
6602{
6603 struct drm_i915_private *dev_priv = to_i915(dev);
6604 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6605 uint32_t cdctl = I915_READ(CDCLK_CTL);
6606 uint32_t linkrate;
6607
Damien Lespiau414355a2015-06-04 18:21:31 +01006608 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006609 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006610
6611 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6612 return 540000;
6613
6614 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006615 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006616
Damien Lespiau71cd8422015-04-30 16:39:17 +01006617 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6618 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006619 /* vco 8640 */
6620 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6621 case CDCLK_FREQ_450_432:
6622 return 432000;
6623 case CDCLK_FREQ_337_308:
6624 return 308570;
6625 case CDCLK_FREQ_675_617:
6626 return 617140;
6627 default:
6628 WARN(1, "Unknown cd freq selection\n");
6629 }
6630 } else {
6631 /* vco 8100 */
6632 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6633 case CDCLK_FREQ_450_432:
6634 return 450000;
6635 case CDCLK_FREQ_337_308:
6636 return 337500;
6637 case CDCLK_FREQ_675_617:
6638 return 675000;
6639 default:
6640 WARN(1, "Unknown cd freq selection\n");
6641 }
6642 }
6643
6644 /* error case, do as if DPLL0 isn't enabled */
6645 return 24000;
6646}
6647
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006648static int broxton_get_display_clock_speed(struct drm_device *dev)
6649{
6650 struct drm_i915_private *dev_priv = to_i915(dev);
6651 uint32_t cdctl = I915_READ(CDCLK_CTL);
6652 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6653 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6654 int cdclk;
6655
6656 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6657 return 19200;
6658
6659 cdclk = 19200 * pll_ratio / 2;
6660
6661 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6662 case BXT_CDCLK_CD2X_DIV_SEL_1:
6663 return cdclk; /* 576MHz or 624MHz */
6664 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6665 return cdclk * 2 / 3; /* 384MHz */
6666 case BXT_CDCLK_CD2X_DIV_SEL_2:
6667 return cdclk / 2; /* 288MHz */
6668 case BXT_CDCLK_CD2X_DIV_SEL_4:
6669 return cdclk / 4; /* 144MHz */
6670 }
6671
6672 /* error case, do as if DE PLL isn't enabled */
6673 return 19200;
6674}
6675
Ville Syrjälä1652d192015-03-31 14:12:01 +03006676static int broadwell_get_display_clock_speed(struct drm_device *dev)
6677{
6678 struct drm_i915_private *dev_priv = dev->dev_private;
6679 uint32_t lcpll = I915_READ(LCPLL_CTL);
6680 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6681
6682 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6683 return 800000;
6684 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6685 return 450000;
6686 else if (freq == LCPLL_CLK_FREQ_450)
6687 return 450000;
6688 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6689 return 540000;
6690 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6691 return 337500;
6692 else
6693 return 675000;
6694}
6695
6696static int haswell_get_display_clock_speed(struct drm_device *dev)
6697{
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699 uint32_t lcpll = I915_READ(LCPLL_CTL);
6700 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6701
6702 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6703 return 800000;
6704 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6705 return 450000;
6706 else if (freq == LCPLL_CLK_FREQ_450)
6707 return 450000;
6708 else if (IS_HSW_ULT(dev))
6709 return 337500;
6710 else
6711 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006712}
6713
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006714static int valleyview_get_display_clock_speed(struct drm_device *dev)
6715{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006716 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6717 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006718}
6719
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006720static int ilk_get_display_clock_speed(struct drm_device *dev)
6721{
6722 return 450000;
6723}
6724
Jesse Barnese70236a2009-09-21 10:42:27 -07006725static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006726{
Jesse Barnese70236a2009-09-21 10:42:27 -07006727 return 400000;
6728}
Jesse Barnes79e53942008-11-07 14:24:08 -08006729
Jesse Barnese70236a2009-09-21 10:42:27 -07006730static int i915_get_display_clock_speed(struct drm_device *dev)
6731{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006732 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006733}
Jesse Barnes79e53942008-11-07 14:24:08 -08006734
Jesse Barnese70236a2009-09-21 10:42:27 -07006735static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6736{
6737 return 200000;
6738}
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006740static int pnv_get_display_clock_speed(struct drm_device *dev)
6741{
6742 u16 gcfgc = 0;
6743
6744 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6745
6746 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6747 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006748 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006749 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006752 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6754 return 200000;
6755 default:
6756 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6757 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 }
6762}
6763
Jesse Barnese70236a2009-09-21 10:42:27 -07006764static int i915gm_get_display_clock_speed(struct drm_device *dev)
6765{
6766 u16 gcfgc = 0;
6767
6768 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6769
6770 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006772 else {
6773 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6774 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006776 default:
6777 case GC_DISPLAY_CLOCK_190_200_MHZ:
6778 return 190000;
6779 }
6780 }
6781}
Jesse Barnes79e53942008-11-07 14:24:08 -08006782
Jesse Barnese70236a2009-09-21 10:42:27 -07006783static int i865_get_display_clock_speed(struct drm_device *dev)
6784{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006785 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006786}
6787
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006788static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006789{
6790 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006791
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006792 /*
6793 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6794 * encoding is different :(
6795 * FIXME is this the right way to detect 852GM/852GMV?
6796 */
6797 if (dev->pdev->revision == 0x1)
6798 return 133333;
6799
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006800 pci_bus_read_config_word(dev->pdev->bus,
6801 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6802
Jesse Barnese70236a2009-09-21 10:42:27 -07006803 /* Assume that the hardware is in the high speed state. This
6804 * should be the default.
6805 */
6806 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6807 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006808 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006809 case GC_CLOCK_100_200:
6810 return 200000;
6811 case GC_CLOCK_166_250:
6812 return 250000;
6813 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006814 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006815 case GC_CLOCK_133_266:
6816 case GC_CLOCK_133_266_2:
6817 case GC_CLOCK_166_266:
6818 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006819 }
6820
6821 /* Shouldn't happen */
6822 return 0;
6823}
6824
6825static int i830_get_display_clock_speed(struct drm_device *dev)
6826{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006827 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006828}
6829
Ville Syrjälä34edce22015-05-22 11:22:33 +03006830static unsigned int intel_hpll_vco(struct drm_device *dev)
6831{
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 static const unsigned int blb_vco[8] = {
6834 [0] = 3200000,
6835 [1] = 4000000,
6836 [2] = 5333333,
6837 [3] = 4800000,
6838 [4] = 6400000,
6839 };
6840 static const unsigned int pnv_vco[8] = {
6841 [0] = 3200000,
6842 [1] = 4000000,
6843 [2] = 5333333,
6844 [3] = 4800000,
6845 [4] = 2666667,
6846 };
6847 static const unsigned int cl_vco[8] = {
6848 [0] = 3200000,
6849 [1] = 4000000,
6850 [2] = 5333333,
6851 [3] = 6400000,
6852 [4] = 3333333,
6853 [5] = 3566667,
6854 [6] = 4266667,
6855 };
6856 static const unsigned int elk_vco[8] = {
6857 [0] = 3200000,
6858 [1] = 4000000,
6859 [2] = 5333333,
6860 [3] = 4800000,
6861 };
6862 static const unsigned int ctg_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 6400000,
6867 [4] = 2666667,
6868 [5] = 4266667,
6869 };
6870 const unsigned int *vco_table;
6871 unsigned int vco;
6872 uint8_t tmp = 0;
6873
6874 /* FIXME other chipsets? */
6875 if (IS_GM45(dev))
6876 vco_table = ctg_vco;
6877 else if (IS_G4X(dev))
6878 vco_table = elk_vco;
6879 else if (IS_CRESTLINE(dev))
6880 vco_table = cl_vco;
6881 else if (IS_PINEVIEW(dev))
6882 vco_table = pnv_vco;
6883 else if (IS_G33(dev))
6884 vco_table = blb_vco;
6885 else
6886 return 0;
6887
6888 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6889
6890 vco = vco_table[tmp & 0x7];
6891 if (vco == 0)
6892 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6893 else
6894 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6895
6896 return vco;
6897}
6898
6899static int gm45_get_display_clock_speed(struct drm_device *dev)
6900{
6901 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6902 uint16_t tmp = 0;
6903
6904 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6905
6906 cdclk_sel = (tmp >> 12) & 0x1;
6907
6908 switch (vco) {
6909 case 2666667:
6910 case 4000000:
6911 case 5333333:
6912 return cdclk_sel ? 333333 : 222222;
6913 case 3200000:
6914 return cdclk_sel ? 320000 : 228571;
6915 default:
6916 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6917 return 222222;
6918 }
6919}
6920
6921static int i965gm_get_display_clock_speed(struct drm_device *dev)
6922{
6923 static const uint8_t div_3200[] = { 16, 10, 8 };
6924 static const uint8_t div_4000[] = { 20, 12, 10 };
6925 static const uint8_t div_5333[] = { 24, 16, 14 };
6926 const uint8_t *div_table;
6927 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6928 uint16_t tmp = 0;
6929
6930 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6931
6932 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6933
6934 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6935 goto fail;
6936
6937 switch (vco) {
6938 case 3200000:
6939 div_table = div_3200;
6940 break;
6941 case 4000000:
6942 div_table = div_4000;
6943 break;
6944 case 5333333:
6945 div_table = div_5333;
6946 break;
6947 default:
6948 goto fail;
6949 }
6950
6951 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6952
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006953fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006954 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6955 return 200000;
6956}
6957
6958static int g33_get_display_clock_speed(struct drm_device *dev)
6959{
6960 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6961 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6962 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6963 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6964 const uint8_t *div_table;
6965 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6966 uint16_t tmp = 0;
6967
6968 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6969
6970 cdclk_sel = (tmp >> 4) & 0x7;
6971
6972 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6973 goto fail;
6974
6975 switch (vco) {
6976 case 3200000:
6977 div_table = div_3200;
6978 break;
6979 case 4000000:
6980 div_table = div_4000;
6981 break;
6982 case 4800000:
6983 div_table = div_4800;
6984 break;
6985 case 5333333:
6986 div_table = div_5333;
6987 break;
6988 default:
6989 goto fail;
6990 }
6991
6992 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6993
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006994fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006995 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6996 return 190476;
6997}
6998
Zhenyu Wang2c072452009-06-05 15:38:42 +08006999static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007000intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007001{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007002 while (*num > DATA_LINK_M_N_MASK ||
7003 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007004 *num >>= 1;
7005 *den >>= 1;
7006 }
7007}
7008
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007009static void compute_m_n(unsigned int m, unsigned int n,
7010 uint32_t *ret_m, uint32_t *ret_n)
7011{
7012 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7013 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7014 intel_reduce_m_n_ratio(ret_m, ret_n);
7015}
7016
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007017void
7018intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7019 int pixel_clock, int link_clock,
7020 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007021{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007022 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007023
7024 compute_m_n(bits_per_pixel * pixel_clock,
7025 link_clock * nlanes * 8,
7026 &m_n->gmch_m, &m_n->gmch_n);
7027
7028 compute_m_n(pixel_clock, link_clock,
7029 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007030}
7031
Chris Wilsona7615032011-01-12 17:04:08 +00007032static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7033{
Jani Nikulad330a952014-01-21 11:24:25 +02007034 if (i915.panel_use_ssc >= 0)
7035 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007036 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007037 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007038}
7039
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007040static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7041 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007042{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007043 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007044 struct drm_i915_private *dev_priv = dev->dev_private;
7045 int refclk;
7046
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007047 WARN_ON(!crtc_state->base.state);
7048
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007049 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007050 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007051 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007052 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007053 refclk = dev_priv->vbt.lvds_ssc_freq;
7054 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007055 } else if (!IS_GEN2(dev)) {
7056 refclk = 96000;
7057 } else {
7058 refclk = 48000;
7059 }
7060
7061 return refclk;
7062}
7063
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007064static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007066 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007067}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007068
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7070{
7071 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007072}
7073
Daniel Vetterf47709a2013-03-28 10:42:02 +01007074static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007075 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007076 intel_clock_t *reduced_clock)
7077{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007078 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007079 u32 fp, fp2 = 0;
7080
7081 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007082 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007083 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007084 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007085 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007086 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007088 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 }
7090
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007091 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007092
Daniel Vetterf47709a2013-03-28 10:42:02 +01007093 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007094 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007095 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007096 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007099 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 }
7101}
7102
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007103static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7104 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007105{
7106 u32 reg_val;
7107
7108 /*
7109 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7110 * and set it to a reasonable value instead.
7111 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007112 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007113 reg_val &= 0xffffff00;
7114 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007115 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007117 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007118 reg_val &= 0x8cffffff;
7119 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007120 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007121
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007122 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127 reg_val &= 0x00ffffff;
7128 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007129 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007130}
7131
Daniel Vetterb5518422013-05-03 11:49:48 +02007132static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7133 struct intel_link_m_n *m_n)
7134{
7135 struct drm_device *dev = crtc->base.dev;
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137 int pipe = crtc->pipe;
7138
Daniel Vettere3b95f12013-05-03 11:49:49 +02007139 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7140 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7141 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7142 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007143}
7144
7145static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007146 struct intel_link_m_n *m_n,
7147 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007148{
7149 struct drm_device *dev = crtc->base.dev;
7150 struct drm_i915_private *dev_priv = dev->dev_private;
7151 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007152 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007153
7154 if (INTEL_INFO(dev)->gen >= 5) {
7155 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7156 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7157 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7158 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007159 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7160 * for gen < 8) and if DRRS is supported (to make sure the
7161 * registers are not unnecessarily accessed).
7162 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307163 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007164 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007165 I915_WRITE(PIPE_DATA_M2(transcoder),
7166 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7167 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7168 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7169 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7170 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007171 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007172 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7173 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7174 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7175 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007176 }
7177}
7178
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307179void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007180{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307181 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7182
7183 if (m_n == M1_N1) {
7184 dp_m_n = &crtc->config->dp_m_n;
7185 dp_m2_n2 = &crtc->config->dp_m2_n2;
7186 } else if (m_n == M2_N2) {
7187
7188 /*
7189 * M2_N2 registers are not supported. Hence m2_n2 divider value
7190 * needs to be programmed into M1_N1.
7191 */
7192 dp_m_n = &crtc->config->dp_m2_n2;
7193 } else {
7194 DRM_ERROR("Unsupported divider value\n");
7195 return;
7196 }
7197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007198 if (crtc->config->has_pch_encoder)
7199 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007200 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307201 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007202}
7203
Daniel Vetter251ac862015-06-18 10:30:24 +02007204static void vlv_compute_dpll(struct intel_crtc *crtc,
7205 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007206{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007207 u32 dpll, dpll_md;
7208
7209 /*
7210 * Enable DPIO clock input. We should never disable the reference
7211 * clock for pipe B, since VGA hotplug / manual detection depends
7212 * on it.
7213 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007214 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7215 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007216 /* We should never disable this, set it here for state tracking */
7217 if (crtc->pipe == PIPE_B)
7218 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7219 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007220 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007221
Ville Syrjäläd288f652014-10-28 13:20:22 +02007222 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007223 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007224 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225}
7226
Ville Syrjäläd288f652014-10-28 13:20:22 +02007227static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007228 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007230 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007234 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007235 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007236
Ville Syrjäläa5805162015-05-26 20:42:30 +03007237 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007238
Ville Syrjäläd288f652014-10-28 13:20:22 +02007239 bestn = pipe_config->dpll.n;
7240 bestm1 = pipe_config->dpll.m1;
7241 bestm2 = pipe_config->dpll.m2;
7242 bestp1 = pipe_config->dpll.p1;
7243 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007244
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245 /* See eDP HDMI DPIO driver vbios notes doc */
7246
7247 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007249 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250
7251 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253
7254 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258
7259 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
7262 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007263 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7264 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7265 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007266 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007267
7268 /*
7269 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7270 * but we don't support that).
7271 * Note: don't use the DAC post divider as it seems unstable.
7272 */
7273 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007278
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007280 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007281 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7282 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007284 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007289 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293 0x0df40000);
7294 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 0x0df70000);
7297 } else { /* HDMI or VGA */
7298 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007299 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 0x0df70000);
7302 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x0df40000);
7305 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007306
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007309 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7310 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007315 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007316}
7317
Daniel Vetter251ac862015-06-18 10:30:24 +02007318static void chv_compute_dpll(struct intel_crtc *crtc,
7319 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007320{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007321 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7322 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007323 DPLL_VCO_ENABLE;
7324 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007325 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007326
Ville Syrjäläd288f652014-10-28 13:20:22 +02007327 pipe_config->dpll_hw_state.dpll_md =
7328 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007329}
7330
Ville Syrjäläd288f652014-10-28 13:20:22 +02007331static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007332 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007333{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007334 struct drm_device *dev = crtc->base.dev;
7335 struct drm_i915_private *dev_priv = dev->dev_private;
7336 int pipe = crtc->pipe;
7337 int dpll_reg = DPLL(crtc->pipe);
7338 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307339 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007340 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307341 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307342 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007343
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344 bestn = pipe_config->dpll.n;
7345 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7346 bestm1 = pipe_config->dpll.m1;
7347 bestm2 = pipe_config->dpll.m2 >> 22;
7348 bestp1 = pipe_config->dpll.p1;
7349 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307350 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307351 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353
7354 /*
7355 * Enable Refclk and SSC
7356 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007357 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007358 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007359
Ville Syrjäläa5805162015-05-26 20:42:30 +03007360 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007361
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007362 /* p1 and p2 divider */
7363 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7364 5 << DPIO_CHV_S1_DIV_SHIFT |
7365 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7366 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7367 1 << DPIO_CHV_K_DIV_SHIFT);
7368
7369 /* Feedback post-divider - m2 */
7370 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7371
7372 /* Feedback refclk divider - n and m1 */
7373 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7374 DPIO_CHV_M1_DIV_BY_2 |
7375 1 << DPIO_CHV_N_DIV_SHIFT);
7376
7377 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007378 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
7380 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307381 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7382 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7383 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7384 if (bestm2_frac)
7385 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007387
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307388 /* Program digital lock detect threshold */
7389 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7390 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7391 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7392 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7393 if (!bestm2_frac)
7394 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7396
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007397 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307398 if (vco == 5400000) {
7399 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7400 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7401 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7402 tribuf_calcntr = 0x9;
7403 } else if (vco <= 6200000) {
7404 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7405 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7406 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7407 tribuf_calcntr = 0x9;
7408 } else if (vco <= 6480000) {
7409 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7410 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7411 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7412 tribuf_calcntr = 0x8;
7413 } else {
7414 /* Not supported. Apply the same limits as in the max case */
7415 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7416 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7417 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7418 tribuf_calcntr = 0;
7419 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007420 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7421
Ville Syrjälä968040b2015-03-11 22:52:08 +02007422 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307423 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7424 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7425 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7426
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007427 /* AFC Recal */
7428 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7429 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7430 DPIO_AFC_RECAL);
7431
Ville Syrjäläa5805162015-05-26 20:42:30 +03007432 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007433}
7434
Ville Syrjäläd288f652014-10-28 13:20:22 +02007435/**
7436 * vlv_force_pll_on - forcibly enable just the PLL
7437 * @dev_priv: i915 private structure
7438 * @pipe: pipe PLL to enable
7439 * @dpll: PLL configuration
7440 *
7441 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7442 * in cases where we need the PLL enabled even when @pipe is not going to
7443 * be enabled.
7444 */
7445void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7446 const struct dpll *dpll)
7447{
7448 struct intel_crtc *crtc =
7449 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007450 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007451 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452 .pixel_multiplier = 1,
7453 .dpll = *dpll,
7454 };
7455
7456 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007457 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458 chv_prepare_pll(crtc, &pipe_config);
7459 chv_enable_pll(crtc, &pipe_config);
7460 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007461 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007462 vlv_prepare_pll(crtc, &pipe_config);
7463 vlv_enable_pll(crtc, &pipe_config);
7464 }
7465}
7466
7467/**
7468 * vlv_force_pll_off - forcibly disable just the PLL
7469 * @dev_priv: i915 private structure
7470 * @pipe: pipe PLL to disable
7471 *
7472 * Disable the PLL for @pipe. To be used in cases where we need
7473 * the PLL enabled even when @pipe is not going to be enabled.
7474 */
7475void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7476{
7477 if (IS_CHERRYVIEW(dev))
7478 chv_disable_pll(to_i915(dev), pipe);
7479 else
7480 vlv_disable_pll(to_i915(dev), pipe);
7481}
7482
Daniel Vetter251ac862015-06-18 10:30:24 +02007483static void i9xx_compute_dpll(struct intel_crtc *crtc,
7484 struct intel_crtc_state *crtc_state,
7485 intel_clock_t *reduced_clock,
7486 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007487{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007488 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007489 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007490 u32 dpll;
7491 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307495
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007496 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7497 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007498
7499 dpll = DPLL_VGA_MODE_DIS;
7500
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007501 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 dpll |= DPLLB_MODE_LVDS;
7503 else
7504 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007505
Daniel Vetteref1b4602013-06-01 17:17:04 +02007506 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007508 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007509 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007510
7511 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007512 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007513
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007514 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007515 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
7517 /* compute bitmask from p1 value */
7518 if (IS_PINEVIEW(dev))
7519 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7520 else {
7521 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7522 if (IS_G4X(dev) && reduced_clock)
7523 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7524 }
7525 switch (clock->p2) {
7526 case 5:
7527 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7528 break;
7529 case 7:
7530 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7531 break;
7532 case 10:
7533 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7534 break;
7535 case 14:
7536 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7537 break;
7538 }
7539 if (INTEL_INFO(dev)->gen >= 4)
7540 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7541
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007542 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007543 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007544 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007545 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7546 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7547 else
7548 dpll |= PLL_REF_INPUT_DREFCLK;
7549
7550 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007552
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007555 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 }
7558}
7559
Daniel Vetter251ac862015-06-18 10:30:24 +02007560static void i8xx_compute_dpll(struct intel_crtc *crtc,
7561 struct intel_crtc_state *crtc_state,
7562 intel_clock_t *reduced_clock,
7563 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007565 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007570 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307571
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572 dpll = DPLL_VGA_MODE_DIS;
7573
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007574 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7576 } else {
7577 if (clock->p1 == 2)
7578 dpll |= PLL_P1_DIVIDE_BY_TWO;
7579 else
7580 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7581 if (clock->p2 == 4)
7582 dpll |= PLL_P2_DIVIDE_BY_4;
7583 }
7584
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007586 dpll |= DPLL_DVO_2X_MODE;
7587
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007588 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7590 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7591 else
7592 dpll |= PLL_REF_INPUT_DREFCLK;
7593
7594 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007595 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007596}
7597
Daniel Vetter8a654f32013-06-01 17:16:22 +02007598static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007599{
7600 struct drm_device *dev = intel_crtc->base.dev;
7601 struct drm_i915_private *dev_priv = dev->dev_private;
7602 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007603 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007604 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007605 uint32_t crtc_vtotal, crtc_vblank_end;
7606 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007607
7608 /* We need to be careful not to changed the adjusted mode, for otherwise
7609 * the hw state checker will get angry at the mismatch. */
7610 crtc_vtotal = adjusted_mode->crtc_vtotal;
7611 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007612
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007613 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007614 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007615 crtc_vtotal -= 1;
7616 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007617
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007618 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007619 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7620 else
7621 vsyncshift = adjusted_mode->crtc_hsync_start -
7622 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007623 if (vsyncshift < 0)
7624 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625 }
7626
7627 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007628 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007630 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 (adjusted_mode->crtc_hdisplay - 1) |
7632 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007633 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007634 (adjusted_mode->crtc_hblank_start - 1) |
7635 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007636 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 (adjusted_mode->crtc_hsync_start - 1) |
7638 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7639
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007642 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007645 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_vsync_start - 1) |
7648 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7649
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007650 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7651 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7652 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7653 * bits. */
7654 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7655 (pipe == PIPE_B || pipe == PIPE_C))
7656 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7657
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007658 /* pipesrc controls the size that is scaled from, which should
7659 * always be the user's requested size.
7660 */
7661 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007662 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7663 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664}
7665
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007666static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007667 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007668{
7669 struct drm_device *dev = crtc->base.dev;
7670 struct drm_i915_private *dev_priv = dev->dev_private;
7671 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7672 uint32_t tmp;
7673
7674 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007675 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7676 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007677 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007678 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7679 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007680 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007681 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7682 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007683
7684 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007685 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7686 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693
7694 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7696 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7697 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007698 }
7699
7700 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007701 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7702 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7703
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7705 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706}
7707
Daniel Vetterf6a83282014-02-11 15:28:57 -08007708void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007709 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007710{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007711 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7712 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7713 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7714 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007715
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7717 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7718 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7719 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007720
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007721 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007722 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007723
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7725 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007726
7727 mode->hsync = drm_mode_hsync(mode);
7728 mode->vrefresh = drm_mode_vrefresh(mode);
7729 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007730}
7731
Daniel Vetter84b046f2013-02-19 18:48:54 +01007732static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7733{
7734 struct drm_device *dev = intel_crtc->base.dev;
7735 struct drm_i915_private *dev_priv = dev->dev_private;
7736 uint32_t pipeconf;
7737
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007738 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007739
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007740 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7741 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7742 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007743
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007744 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007745 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007746
Daniel Vetterff9ce462013-04-24 14:57:17 +02007747 /* only g4x and later have fancy bpc/dither controls */
7748 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007749 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007750 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007751 pipeconf |= PIPECONF_DITHER_EN |
7752 PIPECONF_DITHER_TYPE_SP;
7753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007754 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007755 case 18:
7756 pipeconf |= PIPECONF_6BPC;
7757 break;
7758 case 24:
7759 pipeconf |= PIPECONF_8BPC;
7760 break;
7761 case 30:
7762 pipeconf |= PIPECONF_10BPC;
7763 break;
7764 default:
7765 /* Case prevented by intel_choose_pipe_bpp_dither. */
7766 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007767 }
7768 }
7769
7770 if (HAS_PIPE_CXSR(dev)) {
7771 if (intel_crtc->lowfreq_avail) {
7772 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7773 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7774 } else {
7775 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007776 }
7777 }
7778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007779 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007780 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007781 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007782 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7783 else
7784 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7785 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007786 pipeconf |= PIPECONF_PROGRESSIVE;
7787
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007788 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007789 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007790
Daniel Vetter84b046f2013-02-19 18:48:54 +01007791 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7792 POSTING_READ(PIPECONF(intel_crtc->pipe));
7793}
7794
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007795static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7796 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007797{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007798 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007799 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007800 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007801 intel_clock_t clock;
7802 bool ok;
7803 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007804 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007805 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007806 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007807 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007808 struct drm_connector_state *connector_state;
7809 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007810
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007811 memset(&crtc_state->dpll_hw_state, 0,
7812 sizeof(crtc_state->dpll_hw_state));
7813
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007814 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007815 if (connector_state->crtc != &crtc->base)
7816 continue;
7817
7818 encoder = to_intel_encoder(connector_state->best_encoder);
7819
Chris Wilson5eddb702010-09-11 13:48:45 +01007820 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007821 case INTEL_OUTPUT_DSI:
7822 is_dsi = true;
7823 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007824 default:
7825 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007826 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007827
Eric Anholtc751ce42010-03-25 11:48:48 -07007828 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007829 }
7830
Jani Nikulaf2335332013-09-13 11:03:09 +03007831 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007832 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007834 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007835 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007836
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007837 /*
7838 * Returns a set of divisors for the desired target clock with
7839 * the given refclk, or FALSE. The returned values represent
7840 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7841 * 2) / p1 / p2.
7842 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007843 limit = intel_limit(crtc_state, refclk);
7844 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007845 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007846 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007847 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007848 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7849 return -EINVAL;
7850 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007851
Jani Nikulaf2335332013-09-13 11:03:09 +03007852 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007853 crtc_state->dpll.n = clock.n;
7854 crtc_state->dpll.m1 = clock.m1;
7855 crtc_state->dpll.m2 = clock.m2;
7856 crtc_state->dpll.p1 = clock.p1;
7857 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007858 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007859
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007860 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007861 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007862 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007863 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007864 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007865 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007866 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007867 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007868 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007869 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007870 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007871
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007872 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007873}
7874
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007875static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007876 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007877{
7878 struct drm_device *dev = crtc->base.dev;
7879 struct drm_i915_private *dev_priv = dev->dev_private;
7880 uint32_t tmp;
7881
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007882 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7883 return;
7884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007886 if (!(tmp & PFIT_ENABLE))
7887 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888
Daniel Vetter06922822013-07-11 13:35:40 +02007889 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007890 if (INTEL_INFO(dev)->gen < 4) {
7891 if (crtc->pipe != PIPE_B)
7892 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007893 } else {
7894 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7895 return;
7896 }
7897
Daniel Vetter06922822013-07-11 13:35:40 +02007898 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007899 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7900 if (INTEL_INFO(dev)->gen < 5)
7901 pipe_config->gmch_pfit.lvds_border_bits =
7902 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7903}
7904
Jesse Barnesacbec812013-09-20 11:29:32 -07007905static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007906 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007907{
7908 struct drm_device *dev = crtc->base.dev;
7909 struct drm_i915_private *dev_priv = dev->dev_private;
7910 int pipe = pipe_config->cpu_transcoder;
7911 intel_clock_t clock;
7912 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007913 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007914
Shobhit Kumarf573de52014-07-30 20:32:37 +05307915 /* In case of MIPI DPLL will not even be used */
7916 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7917 return;
7918
Ville Syrjäläa5805162015-05-26 20:42:30 +03007919 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007920 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007921 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007922
7923 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7924 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7925 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7926 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7927 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7928
Imre Deakdccbea32015-06-22 23:35:51 +03007929 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007930}
7931
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007932static void
7933i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7934 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007935{
7936 struct drm_device *dev = crtc->base.dev;
7937 struct drm_i915_private *dev_priv = dev->dev_private;
7938 u32 val, base, offset;
7939 int pipe = crtc->pipe, plane = crtc->plane;
7940 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007941 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007942 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007943 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007944
Damien Lespiau42a7b082015-02-05 19:35:13 +00007945 val = I915_READ(DSPCNTR(plane));
7946 if (!(val & DISPLAY_PLANE_ENABLE))
7947 return;
7948
Damien Lespiaud9806c92015-01-21 14:07:19 +00007949 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007950 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007951 DRM_DEBUG_KMS("failed to alloc fb\n");
7952 return;
7953 }
7954
Damien Lespiau1b842c82015-01-21 13:50:54 +00007955 fb = &intel_fb->base;
7956
Daniel Vetter18c52472015-02-10 17:16:09 +00007957 if (INTEL_INFO(dev)->gen >= 4) {
7958 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007959 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007960 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7961 }
7962 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007963
7964 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007965 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007966 fb->pixel_format = fourcc;
7967 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007968
7969 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007970 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007971 offset = I915_READ(DSPTILEOFF(plane));
7972 else
7973 offset = I915_READ(DSPLINOFF(plane));
7974 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7975 } else {
7976 base = I915_READ(DSPADDR(plane));
7977 }
7978 plane_config->base = base;
7979
7980 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007981 fb->width = ((val >> 16) & 0xfff) + 1;
7982 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007983
7984 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007985 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007987 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007988 fb->pixel_format,
7989 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007991 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007992
Damien Lespiau2844a922015-01-20 12:51:48 +00007993 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7994 pipe_name(pipe), plane, fb->width, fb->height,
7995 fb->bits_per_pixel, base, fb->pitches[0],
7996 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007997
Damien Lespiau2d140302015-02-05 17:22:18 +00007998 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999}
8000
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008001static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008002 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 int pipe = pipe_config->cpu_transcoder;
8007 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8008 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008009 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008010 int refclk = 100000;
8011
Ville Syrjäläa5805162015-05-26 20:42:30 +03008012 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008013 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8014 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8015 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8016 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008017 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008018 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008019
8020 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008021 clock.m2 = (pll_dw0 & 0xff) << 22;
8022 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8023 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008024 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8025 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8026 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8027
Imre Deakdccbea32015-06-22 23:35:51 +03008028 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008029}
8030
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008031static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008032 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008033{
8034 struct drm_device *dev = crtc->base.dev;
8035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 uint32_t tmp;
8037
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008038 if (!intel_display_power_is_enabled(dev_priv,
8039 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008040 return false;
8041
Daniel Vettere143a212013-07-04 12:01:15 +02008042 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008043 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008044
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008045 tmp = I915_READ(PIPECONF(crtc->pipe));
8046 if (!(tmp & PIPECONF_ENABLE))
8047 return false;
8048
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008049 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8050 switch (tmp & PIPECONF_BPC_MASK) {
8051 case PIPECONF_6BPC:
8052 pipe_config->pipe_bpp = 18;
8053 break;
8054 case PIPECONF_8BPC:
8055 pipe_config->pipe_bpp = 24;
8056 break;
8057 case PIPECONF_10BPC:
8058 pipe_config->pipe_bpp = 30;
8059 break;
8060 default:
8061 break;
8062 }
8063 }
8064
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008065 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8066 pipe_config->limited_color_range = true;
8067
Ville Syrjälä282740f2013-09-04 18:30:03 +03008068 if (INTEL_INFO(dev)->gen < 4)
8069 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8070
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008071 intel_get_pipe_timings(crtc, pipe_config);
8072
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008073 i9xx_get_pfit_config(crtc, pipe_config);
8074
Daniel Vetter6c49f242013-06-06 12:45:25 +02008075 if (INTEL_INFO(dev)->gen >= 4) {
8076 tmp = I915_READ(DPLL_MD(crtc->pipe));
8077 pipe_config->pixel_multiplier =
8078 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8079 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008080 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008081 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8082 tmp = I915_READ(DPLL(crtc->pipe));
8083 pipe_config->pixel_multiplier =
8084 ((tmp & SDVO_MULTIPLIER_MASK)
8085 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8086 } else {
8087 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8088 * port and will be fixed up in the encoder->get_config
8089 * function. */
8090 pipe_config->pixel_multiplier = 1;
8091 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008092 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8093 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008094 /*
8095 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8096 * on 830. Filter it out here so that we don't
8097 * report errors due to that.
8098 */
8099 if (IS_I830(dev))
8100 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8101
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008102 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8103 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008104 } else {
8105 /* Mask out read-only status bits. */
8106 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8107 DPLL_PORTC_READY_MASK |
8108 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008109 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008110
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008111 if (IS_CHERRYVIEW(dev))
8112 chv_crtc_clock_get(crtc, pipe_config);
8113 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008114 vlv_crtc_clock_get(crtc, pipe_config);
8115 else
8116 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008117
Ville Syrjälä0f646142015-08-26 19:39:18 +03008118 /*
8119 * Normally the dotclock is filled in by the encoder .get_config()
8120 * but in case the pipe is enabled w/o any ports we need a sane
8121 * default.
8122 */
8123 pipe_config->base.adjusted_mode.crtc_clock =
8124 pipe_config->port_clock / pipe_config->pixel_multiplier;
8125
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008126 return true;
8127}
8128
Paulo Zanonidde86e22012-12-01 12:04:25 -02008129static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008130{
8131 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008132 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008133 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008134 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008135 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008136 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008137 bool has_ck505 = false;
8138 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008139
8140 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008141 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008142 switch (encoder->type) {
8143 case INTEL_OUTPUT_LVDS:
8144 has_panel = true;
8145 has_lvds = true;
8146 break;
8147 case INTEL_OUTPUT_EDP:
8148 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008149 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008150 has_cpu_edp = true;
8151 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008152 default:
8153 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008154 }
8155 }
8156
Keith Packard99eb6a02011-09-26 14:29:12 -07008157 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008158 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008159 can_ssc = has_ck505;
8160 } else {
8161 has_ck505 = false;
8162 can_ssc = true;
8163 }
8164
Imre Deak2de69052013-05-08 13:14:04 +03008165 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8166 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008167
8168 /* Ironlake: try to setup display ref clock before DPLL
8169 * enabling. This is only under driver's control after
8170 * PCH B stepping, previous chipset stepping should be
8171 * ignoring this setting.
8172 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008173 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008174
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008175 /* As we must carefully and slowly disable/enable each source in turn,
8176 * compute the final state we want first and check if we need to
8177 * make any changes at all.
8178 */
8179 final = val;
8180 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008181 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008182 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008183 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008184 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8185
8186 final &= ~DREF_SSC_SOURCE_MASK;
8187 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8188 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008189
Keith Packard199e5d72011-09-22 12:01:57 -07008190 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008191 final |= DREF_SSC_SOURCE_ENABLE;
8192
8193 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8194 final |= DREF_SSC1_ENABLE;
8195
8196 if (has_cpu_edp) {
8197 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8198 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8199 else
8200 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8201 } else
8202 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8203 } else {
8204 final |= DREF_SSC_SOURCE_DISABLE;
8205 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8206 }
8207
8208 if (final == val)
8209 return;
8210
8211 /* Always enable nonspread source */
8212 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8213
8214 if (has_ck505)
8215 val |= DREF_NONSPREAD_CK505_ENABLE;
8216 else
8217 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8218
8219 if (has_panel) {
8220 val &= ~DREF_SSC_SOURCE_MASK;
8221 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008222
Keith Packard199e5d72011-09-22 12:01:57 -07008223 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008224 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008225 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008227 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008228 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008229
8230 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008232 POSTING_READ(PCH_DREF_CONTROL);
8233 udelay(200);
8234
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008235 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008236
8237 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008238 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008239 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008240 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008242 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008244 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008246
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008247 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008248 POSTING_READ(PCH_DREF_CONTROL);
8249 udelay(200);
8250 } else {
8251 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008254
8255 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008257
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008259 POSTING_READ(PCH_DREF_CONTROL);
8260 udelay(200);
8261
8262 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 val &= ~DREF_SSC_SOURCE_MASK;
8264 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008265
8266 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008268
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008270 POSTING_READ(PCH_DREF_CONTROL);
8271 udelay(200);
8272 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273
8274 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275}
8276
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008277static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008278{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008279 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008280
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008281 tmp = I915_READ(SOUTH_CHICKEN2);
8282 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8283 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008285 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8286 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8287 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 tmp = I915_READ(SOUTH_CHICKEN2);
8290 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8291 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008293 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8294 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8295 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008296}
8297
8298/* WaMPhyProgramming:hsw */
8299static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8300{
8301 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008302
8303 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8304 tmp &= ~(0xFF << 24);
8305 tmp |= (0x12 << 24);
8306 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8307
Paulo Zanonidde86e22012-12-01 12:04:25 -02008308 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8309 tmp |= (1 << 11);
8310 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8311
8312 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8313 tmp |= (1 << 11);
8314 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8315
Paulo Zanonidde86e22012-12-01 12:04:25 -02008316 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8317 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8318 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8319
8320 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8321 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8322 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8323
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008324 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8325 tmp &= ~(7 << 13);
8326 tmp |= (5 << 13);
8327 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008328
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008329 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8330 tmp &= ~(7 << 13);
8331 tmp |= (5 << 13);
8332 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333
8334 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8335 tmp &= ~0xFF;
8336 tmp |= 0x1C;
8337 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8338
8339 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8340 tmp &= ~0xFF;
8341 tmp |= 0x1C;
8342 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8343
8344 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8345 tmp &= ~(0xFF << 16);
8346 tmp |= (0x1C << 16);
8347 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8348
8349 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8350 tmp &= ~(0xFF << 16);
8351 tmp |= (0x1C << 16);
8352 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8355 tmp |= (1 << 27);
8356 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008358 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8359 tmp |= (1 << 27);
8360 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8363 tmp &= ~(0xF << 28);
8364 tmp |= (4 << 28);
8365 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8368 tmp &= ~(0xF << 28);
8369 tmp |= (4 << 28);
8370 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008371}
8372
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008373/* Implements 3 different sequences from BSpec chapter "Display iCLK
8374 * Programming" based on the parameters passed:
8375 * - Sequence to enable CLKOUT_DP
8376 * - Sequence to enable CLKOUT_DP without spread
8377 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8378 */
8379static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8380 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008381{
8382 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008383 uint32_t reg, tmp;
8384
8385 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8386 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008387 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008388 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389
Ville Syrjäläa5805162015-05-26 20:42:30 +03008390 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008391
8392 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8393 tmp &= ~SBI_SSCCTL_DISABLE;
8394 tmp |= SBI_SSCCTL_PATHALT;
8395 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8396
8397 udelay(24);
8398
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008399 if (with_spread) {
8400 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8401 tmp &= ~SBI_SSCCTL_PATHALT;
8402 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008403
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008404 if (with_fdi) {
8405 lpt_reset_fdi_mphy(dev_priv);
8406 lpt_program_fdi_mphy(dev_priv);
8407 }
8408 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409
Ville Syrjäläc2699522015-08-27 23:55:59 +03008410 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008411 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8412 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8413 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008414
Ville Syrjäläa5805162015-05-26 20:42:30 +03008415 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416}
8417
Paulo Zanoni47701c32013-07-23 11:19:25 -03008418/* Sequence to disable CLKOUT_DP */
8419static void lpt_disable_clkout_dp(struct drm_device *dev)
8420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
8422 uint32_t reg, tmp;
8423
Ville Syrjäläa5805162015-05-26 20:42:30 +03008424 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008425
Ville Syrjäläc2699522015-08-27 23:55:59 +03008426 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008427 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8428 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8429 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8430
8431 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8432 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8433 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8434 tmp |= SBI_SSCCTL_PATHALT;
8435 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8436 udelay(32);
8437 }
8438 tmp |= SBI_SSCCTL_DISABLE;
8439 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8440 }
8441
Ville Syrjäläa5805162015-05-26 20:42:30 +03008442 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008443}
8444
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008445static void lpt_init_pch_refclk(struct drm_device *dev)
8446{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008447 struct intel_encoder *encoder;
8448 bool has_vga = false;
8449
Damien Lespiaub2784e12014-08-05 11:29:37 +01008450 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008451 switch (encoder->type) {
8452 case INTEL_OUTPUT_ANALOG:
8453 has_vga = true;
8454 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008455 default:
8456 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008457 }
8458 }
8459
Paulo Zanoni47701c32013-07-23 11:19:25 -03008460 if (has_vga)
8461 lpt_enable_clkout_dp(dev, true, true);
8462 else
8463 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464}
8465
Paulo Zanonidde86e22012-12-01 12:04:25 -02008466/*
8467 * Initialize reference clocks when the driver loads
8468 */
8469void intel_init_pch_refclk(struct drm_device *dev)
8470{
8471 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8472 ironlake_init_pch_refclk(dev);
8473 else if (HAS_PCH_LPT(dev))
8474 lpt_init_pch_refclk(dev);
8475}
8476
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008477static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008478{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008479 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008480 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008481 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008482 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008483 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008484 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008485 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008486 bool is_lvds = false;
8487
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008488 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008489 if (connector_state->crtc != crtc_state->base.crtc)
8490 continue;
8491
8492 encoder = to_intel_encoder(connector_state->best_encoder);
8493
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008494 switch (encoder->type) {
8495 case INTEL_OUTPUT_LVDS:
8496 is_lvds = true;
8497 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008498 default:
8499 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008500 }
8501 num_connectors++;
8502 }
8503
8504 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008505 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008506 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008507 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008508 }
8509
8510 return 120000;
8511}
8512
Daniel Vetter6ff93602013-04-19 11:24:36 +02008513static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008514{
8515 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8517 int pipe = intel_crtc->pipe;
8518 uint32_t val;
8519
Daniel Vetter78114072013-06-13 00:54:57 +02008520 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008522 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008523 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008524 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008525 break;
8526 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008527 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008528 break;
8529 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008530 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008531 break;
8532 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008533 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008534 break;
8535 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008536 /* Case prevented by intel_choose_pipe_bpp_dither. */
8537 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 }
8539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008540 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008541 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008543 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008544 val |= PIPECONF_INTERLACED_ILK;
8545 else
8546 val |= PIPECONF_PROGRESSIVE;
8547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008548 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008549 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008550
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 I915_WRITE(PIPECONF(pipe), val);
8552 POSTING_READ(PIPECONF(pipe));
8553}
8554
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008555/*
8556 * Set up the pipe CSC unit.
8557 *
8558 * Currently only full range RGB to limited range RGB conversion
8559 * is supported, but eventually this should handle various
8560 * RGB<->YCbCr scenarios as well.
8561 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008562static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008563{
8564 struct drm_device *dev = crtc->dev;
8565 struct drm_i915_private *dev_priv = dev->dev_private;
8566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8567 int pipe = intel_crtc->pipe;
8568 uint16_t coeff = 0x7800; /* 1.0 */
8569
8570 /*
8571 * TODO: Check what kind of values actually come out of the pipe
8572 * with these coeff/postoff values and adjust to get the best
8573 * accuracy. Perhaps we even need to take the bpc value into
8574 * consideration.
8575 */
8576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008577 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008578 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8579
8580 /*
8581 * GY/GU and RY/RU should be the other way around according
8582 * to BSpec, but reality doesn't agree. Just set them up in
8583 * a way that results in the correct picture.
8584 */
8585 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8586 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8587
8588 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8589 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8590
8591 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8592 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8593
8594 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8595 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8596 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8597
8598 if (INTEL_INFO(dev)->gen > 6) {
8599 uint16_t postoff = 0;
8600
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008601 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008602 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008603
8604 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8605 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8606 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8607
8608 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8609 } else {
8610 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008612 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008613 mode |= CSC_BLACK_SCREEN_OFFSET;
8614
8615 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8616 }
8617}
8618
Daniel Vetter6ff93602013-04-19 11:24:36 +02008619static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008620{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008621 struct drm_device *dev = crtc->dev;
8622 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008624 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008625 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008626 uint32_t val;
8627
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008628 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008633 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008634 val |= PIPECONF_INTERLACED_ILK;
8635 else
8636 val |= PIPECONF_PROGRESSIVE;
8637
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008638 I915_WRITE(PIPECONF(cpu_transcoder), val);
8639 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008640
8641 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8642 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008643
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308644 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008645 val = 0;
8646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008647 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008648 case 18:
8649 val |= PIPEMISC_DITHER_6_BPC;
8650 break;
8651 case 24:
8652 val |= PIPEMISC_DITHER_8_BPC;
8653 break;
8654 case 30:
8655 val |= PIPEMISC_DITHER_10_BPC;
8656 break;
8657 case 36:
8658 val |= PIPEMISC_DITHER_12_BPC;
8659 break;
8660 default:
8661 /* Case prevented by pipe_config_set_bpp. */
8662 BUG();
8663 }
8664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008665 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008666 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8667
8668 I915_WRITE(PIPEMISC(pipe), val);
8669 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008670}
8671
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008672static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008673 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008674 intel_clock_t *clock,
8675 bool *has_reduced_clock,
8676 intel_clock_t *reduced_clock)
8677{
8678 struct drm_device *dev = crtc->dev;
8679 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008680 int refclk;
8681 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008682 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008683
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008684 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685
8686 /*
8687 * Returns a set of divisors for the desired target clock with the given
8688 * refclk, or FALSE. The returned values represent the clock equation:
8689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8690 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008691 limit = intel_limit(crtc_state, refclk);
8692 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008693 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008694 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008695 if (!ret)
8696 return false;
8697
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008698 return true;
8699}
8700
Paulo Zanonid4b19312012-11-29 11:29:32 -02008701int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8702{
8703 /*
8704 * Account for spread spectrum to avoid
8705 * oversubscribing the link. Max center spread
8706 * is 2.5%; use 5% for safety's sake.
8707 */
8708 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008709 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008710}
8711
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008712static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008713{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008714 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008715}
8716
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008717static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008718 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008719 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008720 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008721{
8722 struct drm_crtc *crtc = &intel_crtc->base;
8723 struct drm_device *dev = crtc->dev;
8724 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008725 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008726 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008727 struct drm_connector_state *connector_state;
8728 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008730 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008731 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008732
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008733 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008734 if (connector_state->crtc != crtc_state->base.crtc)
8735 continue;
8736
8737 encoder = to_intel_encoder(connector_state->best_encoder);
8738
8739 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740 case INTEL_OUTPUT_LVDS:
8741 is_lvds = true;
8742 break;
8743 case INTEL_OUTPUT_SDVO:
8744 case INTEL_OUTPUT_HDMI:
8745 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008747 default:
8748 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008749 }
8750
8751 num_connectors++;
8752 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
Chris Wilsonc1858122010-12-03 21:35:48 +00008754 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008755 factor = 21;
8756 if (is_lvds) {
8757 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008758 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008759 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008760 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008761 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008763
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008764 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008765 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008766
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008767 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8768 *fp2 |= FP_CB_TUNE;
8769
Chris Wilson5eddb702010-09-11 13:48:45 +01008770 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008771
Eric Anholta07d6782011-03-30 13:01:08 -07008772 if (is_lvds)
8773 dpll |= DPLLB_MODE_LVDS;
8774 else
8775 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008778 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008779
8780 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008781 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008782 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008783 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008784
Eric Anholta07d6782011-03-30 13:01:08 -07008785 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008787 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008789
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008791 case 5:
8792 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8793 break;
8794 case 7:
8795 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8796 break;
8797 case 10:
8798 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8799 break;
8800 case 14:
8801 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8802 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 }
8804
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008805 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008806 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008807 else
8808 dpll |= PLL_REF_INPUT_DREFCLK;
8809
Daniel Vetter959e16d2013-06-05 13:34:21 +02008810 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811}
8812
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8814 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008815{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008816 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008818 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008819 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008820 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008821 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008822
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008823 memset(&crtc_state->dpll_hw_state, 0,
8824 sizeof(crtc_state->dpll_hw_state));
8825
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008826 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008827
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008828 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8829 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008832 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008833 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8835 return -EINVAL;
8836 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008837 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 if (!crtc_state->clock_set) {
8839 crtc_state->dpll.n = clock.n;
8840 crtc_state->dpll.m1 = clock.m1;
8841 crtc_state->dpll.m2 = clock.m2;
8842 crtc_state->dpll.p1 = clock.p1;
8843 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008844 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008845
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008846 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847 if (crtc_state->has_pch_encoder) {
8848 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008849 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008850 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008851
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008852 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008853 &fp, &reduced_clock,
8854 has_reduced_clock ? &fp2 : NULL);
8855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 crtc_state->dpll_hw_state.dpll = dpll;
8857 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008858 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008864 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008865 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008866 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008867 return -EINVAL;
8868 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
Rodrigo Viviab585de2015-03-24 12:40:09 -07008871 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008872 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008873 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008874 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008875
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008876 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008877}
8878
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008879static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8880 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008881{
8882 struct drm_device *dev = crtc->base.dev;
8883 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008884 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008885
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008886 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8887 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8888 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8889 & ~TU_SIZE_MASK;
8890 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8891 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8892 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8893}
8894
8895static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8896 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008897 struct intel_link_m_n *m_n,
8898 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008899{
8900 struct drm_device *dev = crtc->base.dev;
8901 struct drm_i915_private *dev_priv = dev->dev_private;
8902 enum pipe pipe = crtc->pipe;
8903
8904 if (INTEL_INFO(dev)->gen >= 5) {
8905 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8906 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8907 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8908 & ~TU_SIZE_MASK;
8909 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8910 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008912 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8913 * gen < 8) and if DRRS is supported (to make sure the
8914 * registers are not unnecessarily read).
8915 */
8916 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008917 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008918 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8919 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8920 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8921 & ~TU_SIZE_MASK;
8922 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8923 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8924 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8925 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008926 } else {
8927 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8928 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8929 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8930 & ~TU_SIZE_MASK;
8931 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8932 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8933 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8934 }
8935}
8936
8937void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008938 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008940 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008941 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8942 else
8943 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008944 &pipe_config->dp_m_n,
8945 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008946}
8947
Daniel Vetter72419202013-04-04 13:28:53 +02008948static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008949 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008950{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008952 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008953}
8954
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008955static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008956 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008957{
8958 struct drm_device *dev = crtc->base.dev;
8959 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008960 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8961 uint32_t ps_ctrl = 0;
8962 int id = -1;
8963 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008964
Chandra Kondurua1b22782015-04-07 15:28:45 -07008965 /* find scaler attached to this pipe */
8966 for (i = 0; i < crtc->num_scalers; i++) {
8967 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8968 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8969 id = i;
8970 pipe_config->pch_pfit.enabled = true;
8971 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8972 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8973 break;
8974 }
8975 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008976
Chandra Kondurua1b22782015-04-07 15:28:45 -07008977 scaler_state->scaler_id = id;
8978 if (id >= 0) {
8979 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8980 } else {
8981 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008982 }
8983}
8984
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008985static void
8986skylake_get_initial_plane_config(struct intel_crtc *crtc,
8987 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008991 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008992 int pipe = crtc->pipe;
8993 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008994 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008995 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008996 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008997
Damien Lespiaud9806c92015-01-21 14:07:19 +00008998 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008999 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009000 DRM_DEBUG_KMS("failed to alloc fb\n");
9001 return;
9002 }
9003
Damien Lespiau1b842c82015-01-21 13:50:54 +00009004 fb = &intel_fb->base;
9005
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009006 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009007 if (!(val & PLANE_CTL_ENABLE))
9008 goto error;
9009
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009010 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9011 fourcc = skl_format_to_fourcc(pixel_format,
9012 val & PLANE_CTL_ORDER_RGBX,
9013 val & PLANE_CTL_ALPHA_MASK);
9014 fb->pixel_format = fourcc;
9015 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9016
Damien Lespiau40f46282015-02-27 11:15:21 +00009017 tiling = val & PLANE_CTL_TILED_MASK;
9018 switch (tiling) {
9019 case PLANE_CTL_TILED_LINEAR:
9020 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9021 break;
9022 case PLANE_CTL_TILED_X:
9023 plane_config->tiling = I915_TILING_X;
9024 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9025 break;
9026 case PLANE_CTL_TILED_Y:
9027 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9028 break;
9029 case PLANE_CTL_TILED_YF:
9030 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9031 break;
9032 default:
9033 MISSING_CASE(tiling);
9034 goto error;
9035 }
9036
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009037 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9038 plane_config->base = base;
9039
9040 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9041
9042 val = I915_READ(PLANE_SIZE(pipe, 0));
9043 fb->height = ((val >> 16) & 0xfff) + 1;
9044 fb->width = ((val >> 0) & 0x1fff) + 1;
9045
9046 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009047 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9048 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9050
9051 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009052 fb->pixel_format,
9053 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009054
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009055 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056
9057 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9058 pipe_name(pipe), fb->width, fb->height,
9059 fb->bits_per_pixel, base, fb->pitches[0],
9060 plane_config->size);
9061
Damien Lespiau2d140302015-02-05 17:22:18 +00009062 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009063 return;
9064
9065error:
9066 kfree(fb);
9067}
9068
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009069static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009070 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009071{
9072 struct drm_device *dev = crtc->base.dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
9074 uint32_t tmp;
9075
9076 tmp = I915_READ(PF_CTL(crtc->pipe));
9077
9078 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009079 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009080 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9081 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009082
9083 /* We currently do not free assignements of panel fitters on
9084 * ivb/hsw (since we don't use the higher upscaling modes which
9085 * differentiates them) so just WARN about this case for now. */
9086 if (IS_GEN7(dev)) {
9087 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9088 PF_PIPE_SEL_IVB(crtc->pipe));
9089 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009091}
9092
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009093static void
9094ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9095 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009100 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009101 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009102 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009103 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009104 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009105
Damien Lespiau42a7b082015-02-05 19:35:13 +00009106 val = I915_READ(DSPCNTR(pipe));
9107 if (!(val & DISPLAY_PLANE_ENABLE))
9108 return;
9109
Damien Lespiaud9806c92015-01-21 14:07:19 +00009110 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009111 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009112 DRM_DEBUG_KMS("failed to alloc fb\n");
9113 return;
9114 }
9115
Damien Lespiau1b842c82015-01-21 13:50:54 +00009116 fb = &intel_fb->base;
9117
Daniel Vetter18c52472015-02-10 17:16:09 +00009118 if (INTEL_INFO(dev)->gen >= 4) {
9119 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009120 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009121 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9122 }
9123 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124
9125 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009126 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009127 fb->pixel_format = fourcc;
9128 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009130 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009132 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009133 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009134 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009135 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009137 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009138 }
9139 plane_config->base = base;
9140
9141 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009142 fb->width = ((val >> 16) & 0xfff) + 1;
9143 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144
9145 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009147
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009148 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009149 fb->pixel_format,
9150 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009152 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153
Damien Lespiau2844a922015-01-20 12:51:48 +00009154 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9155 pipe_name(pipe), fb->width, fb->height,
9156 fb->bits_per_pixel, base, fb->pitches[0],
9157 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009158
Damien Lespiau2d140302015-02-05 17:22:18 +00009159 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160}
9161
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009162static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009163 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009164{
9165 struct drm_device *dev = crtc->base.dev;
9166 struct drm_i915_private *dev_priv = dev->dev_private;
9167 uint32_t tmp;
9168
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009169 if (!intel_display_power_is_enabled(dev_priv,
9170 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009171 return false;
9172
Daniel Vettere143a212013-07-04 12:01:15 +02009173 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009174 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009175
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009176 tmp = I915_READ(PIPECONF(crtc->pipe));
9177 if (!(tmp & PIPECONF_ENABLE))
9178 return false;
9179
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009180 switch (tmp & PIPECONF_BPC_MASK) {
9181 case PIPECONF_6BPC:
9182 pipe_config->pipe_bpp = 18;
9183 break;
9184 case PIPECONF_8BPC:
9185 pipe_config->pipe_bpp = 24;
9186 break;
9187 case PIPECONF_10BPC:
9188 pipe_config->pipe_bpp = 30;
9189 break;
9190 case PIPECONF_12BPC:
9191 pipe_config->pipe_bpp = 36;
9192 break;
9193 default:
9194 break;
9195 }
9196
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009197 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9198 pipe_config->limited_color_range = true;
9199
Daniel Vetterab9412b2013-05-03 11:49:46 +02009200 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009201 struct intel_shared_dpll *pll;
9202
Daniel Vetter88adfff2013-03-28 10:42:01 +01009203 pipe_config->has_pch_encoder = true;
9204
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009205 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9206 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9207 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009208
9209 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009210
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009211 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009212 pipe_config->shared_dpll =
9213 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009214 } else {
9215 tmp = I915_READ(PCH_DPLL_SEL);
9216 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9217 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9218 else
9219 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9220 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009221
9222 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9223
9224 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9225 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009226
9227 tmp = pipe_config->dpll_hw_state.dpll;
9228 pipe_config->pixel_multiplier =
9229 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9230 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009231
9232 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009233 } else {
9234 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009235 }
9236
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009237 intel_get_pipe_timings(crtc, pipe_config);
9238
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009239 ironlake_get_pfit_config(crtc, pipe_config);
9240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241 return true;
9242}
9243
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009244static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9245{
9246 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009248
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009249 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009250 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251 pipe_name(crtc->pipe));
9252
Rob Clarke2c719b2014-12-15 13:56:32 -05009253 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9254 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009255 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9256 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009257 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9258 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009260 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009262 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009267 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009268
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009269 /*
9270 * In theory we can still leave IRQs enabled, as long as only the HPD
9271 * interrupts remain enabled. We used to check for that, but since it's
9272 * gen-specific and since we only disable LCPLL after we fully disable
9273 * the interrupts, the check below should be enough.
9274 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276}
9277
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009278static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9279{
9280 struct drm_device *dev = dev_priv->dev;
9281
9282 if (IS_HASWELL(dev))
9283 return I915_READ(D_COMP_HSW);
9284 else
9285 return I915_READ(D_COMP_BDW);
9286}
9287
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009288static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9289{
9290 struct drm_device *dev = dev_priv->dev;
9291
9292 if (IS_HASWELL(dev)) {
9293 mutex_lock(&dev_priv->rps.hw_lock);
9294 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9295 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009296 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009297 mutex_unlock(&dev_priv->rps.hw_lock);
9298 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009299 I915_WRITE(D_COMP_BDW, val);
9300 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009301 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009302}
9303
9304/*
9305 * This function implements pieces of two sequences from BSpec:
9306 * - Sequence for display software to disable LCPLL
9307 * - Sequence for display software to allow package C8+
9308 * The steps implemented here are just the steps that actually touch the LCPLL
9309 * register. Callers should take care of disabling all the display engine
9310 * functions, doing the mode unset, fixing interrupts, etc.
9311 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009312static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9313 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009314{
9315 uint32_t val;
9316
9317 assert_can_disable_lcpll(dev_priv);
9318
9319 val = I915_READ(LCPLL_CTL);
9320
9321 if (switch_to_fclk) {
9322 val |= LCPLL_CD_SOURCE_FCLK;
9323 I915_WRITE(LCPLL_CTL, val);
9324
9325 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9326 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9327 DRM_ERROR("Switching to FCLK failed\n");
9328
9329 val = I915_READ(LCPLL_CTL);
9330 }
9331
9332 val |= LCPLL_PLL_DISABLE;
9333 I915_WRITE(LCPLL_CTL, val);
9334 POSTING_READ(LCPLL_CTL);
9335
9336 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9337 DRM_ERROR("LCPLL still locked\n");
9338
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009339 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009341 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009342 ndelay(100);
9343
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009344 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9345 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009346 DRM_ERROR("D_COMP RCOMP still in progress\n");
9347
9348 if (allow_power_down) {
9349 val = I915_READ(LCPLL_CTL);
9350 val |= LCPLL_POWER_DOWN_ALLOW;
9351 I915_WRITE(LCPLL_CTL, val);
9352 POSTING_READ(LCPLL_CTL);
9353 }
9354}
9355
9356/*
9357 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9358 * source.
9359 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009360static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361{
9362 uint32_t val;
9363
9364 val = I915_READ(LCPLL_CTL);
9365
9366 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9367 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9368 return;
9369
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009370 /*
9371 * Make sure we're not on PC8 state before disabling PC8, otherwise
9372 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009373 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009374 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009375
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009376 if (val & LCPLL_POWER_DOWN_ALLOW) {
9377 val &= ~LCPLL_POWER_DOWN_ALLOW;
9378 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009379 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009380 }
9381
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009382 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009383 val |= D_COMP_COMP_FORCE;
9384 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009385 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386
9387 val = I915_READ(LCPLL_CTL);
9388 val &= ~LCPLL_PLL_DISABLE;
9389 I915_WRITE(LCPLL_CTL, val);
9390
9391 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9392 DRM_ERROR("LCPLL not locked yet\n");
9393
9394 if (val & LCPLL_CD_SOURCE_FCLK) {
9395 val = I915_READ(LCPLL_CTL);
9396 val &= ~LCPLL_CD_SOURCE_FCLK;
9397 I915_WRITE(LCPLL_CTL, val);
9398
9399 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9400 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9401 DRM_ERROR("Switching back to LCPLL failed\n");
9402 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009403
Mika Kuoppala59bad942015-01-16 11:34:40 +02009404 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009405 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009406}
9407
Paulo Zanoni765dab672014-03-07 20:08:18 -03009408/*
9409 * Package states C8 and deeper are really deep PC states that can only be
9410 * reached when all the devices on the system allow it, so even if the graphics
9411 * device allows PC8+, it doesn't mean the system will actually get to these
9412 * states. Our driver only allows PC8+ when going into runtime PM.
9413 *
9414 * The requirements for PC8+ are that all the outputs are disabled, the power
9415 * well is disabled and most interrupts are disabled, and these are also
9416 * requirements for runtime PM. When these conditions are met, we manually do
9417 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9418 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9419 * hang the machine.
9420 *
9421 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9422 * the state of some registers, so when we come back from PC8+ we need to
9423 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9424 * need to take care of the registers kept by RC6. Notice that this happens even
9425 * if we don't put the device in PCI D3 state (which is what currently happens
9426 * because of the runtime PM support).
9427 *
9428 * For more, read "Display Sequences for Package C8" on the hardware
9429 * documentation.
9430 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009431void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009433 struct drm_device *dev = dev_priv->dev;
9434 uint32_t val;
9435
Paulo Zanonic67a4702013-08-19 13:18:09 -03009436 DRM_DEBUG_KMS("Enabling package C8+\n");
9437
Ville Syrjäläc2699522015-08-27 23:55:59 +03009438 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009439 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9440 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9441 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9442 }
9443
9444 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009445 hsw_disable_lcpll(dev_priv, true, true);
9446}
9447
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009448void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009449{
9450 struct drm_device *dev = dev_priv->dev;
9451 uint32_t val;
9452
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 DRM_DEBUG_KMS("Disabling package C8+\n");
9454
9455 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456 lpt_init_pch_refclk(dev);
9457
Ville Syrjäläc2699522015-08-27 23:55:59 +03009458 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009459 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9460 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9461 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9462 }
9463
9464 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009465}
9466
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009467static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309468{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009469 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009470 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309471
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009472 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309473}
9474
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009475/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009476static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009479 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009481
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009482 for_each_intel_crtc(state->dev, intel_crtc) {
9483 int pixel_rate;
9484
9485 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9486 if (IS_ERR(crtc_state))
9487 return PTR_ERR(crtc_state);
9488
9489 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009490 continue;
9491
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009493
9494 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009496 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9497
9498 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9499 }
9500
9501 return max_pixel_rate;
9502}
9503
9504static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9505{
9506 struct drm_i915_private *dev_priv = dev->dev_private;
9507 uint32_t val, data;
9508 int ret;
9509
9510 if (WARN((I915_READ(LCPLL_CTL) &
9511 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9512 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9513 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9514 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9515 "trying to change cdclk frequency with cdclk not enabled\n"))
9516 return;
9517
9518 mutex_lock(&dev_priv->rps.hw_lock);
9519 ret = sandybridge_pcode_write(dev_priv,
9520 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9521 mutex_unlock(&dev_priv->rps.hw_lock);
9522 if (ret) {
9523 DRM_ERROR("failed to inform pcode about cdclk change\n");
9524 return;
9525 }
9526
9527 val = I915_READ(LCPLL_CTL);
9528 val |= LCPLL_CD_SOURCE_FCLK;
9529 I915_WRITE(LCPLL_CTL, val);
9530
9531 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9532 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9533 DRM_ERROR("Switching to FCLK failed\n");
9534
9535 val = I915_READ(LCPLL_CTL);
9536 val &= ~LCPLL_CLK_FREQ_MASK;
9537
9538 switch (cdclk) {
9539 case 450000:
9540 val |= LCPLL_CLK_FREQ_450;
9541 data = 0;
9542 break;
9543 case 540000:
9544 val |= LCPLL_CLK_FREQ_54O_BDW;
9545 data = 1;
9546 break;
9547 case 337500:
9548 val |= LCPLL_CLK_FREQ_337_5_BDW;
9549 data = 2;
9550 break;
9551 case 675000:
9552 val |= LCPLL_CLK_FREQ_675_BDW;
9553 data = 3;
9554 break;
9555 default:
9556 WARN(1, "invalid cdclk frequency\n");
9557 return;
9558 }
9559
9560 I915_WRITE(LCPLL_CTL, val);
9561
9562 val = I915_READ(LCPLL_CTL);
9563 val &= ~LCPLL_CD_SOURCE_FCLK;
9564 I915_WRITE(LCPLL_CTL, val);
9565
9566 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9567 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9568 DRM_ERROR("Switching back to LCPLL failed\n");
9569
9570 mutex_lock(&dev_priv->rps.hw_lock);
9571 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9572 mutex_unlock(&dev_priv->rps.hw_lock);
9573
9574 intel_update_cdclk(dev);
9575
9576 WARN(cdclk != dev_priv->cdclk_freq,
9577 "cdclk requested %d kHz but got %d kHz\n",
9578 cdclk, dev_priv->cdclk_freq);
9579}
9580
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009581static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009582{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009583 struct drm_i915_private *dev_priv = to_i915(state->dev);
9584 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585 int cdclk;
9586
9587 /*
9588 * FIXME should also account for plane ratio
9589 * once 64bpp pixel formats are supported.
9590 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009595 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 cdclk = 450000;
9597 else
9598 cdclk = 337500;
9599
9600 /*
9601 * FIXME move the cdclk caclulation to
9602 * compute_config() so we can fail gracegully.
9603 */
9604 if (cdclk > dev_priv->max_cdclk_freq) {
9605 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9606 cdclk, dev_priv->max_cdclk_freq);
9607 cdclk = dev_priv->max_cdclk_freq;
9608 }
9609
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009610 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611
9612 return 0;
9613}
9614
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009615static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617 struct drm_device *dev = old_state->dev;
9618 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009620 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621}
9622
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009623static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9624 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009625{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009626 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009627 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009628
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009629 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009630
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009632}
9633
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309634static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9635 enum port port,
9636 struct intel_crtc_state *pipe_config)
9637{
9638 switch (port) {
9639 case PORT_A:
9640 pipe_config->ddi_pll_sel = SKL_DPLL0;
9641 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9642 break;
9643 case PORT_B:
9644 pipe_config->ddi_pll_sel = SKL_DPLL1;
9645 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9646 break;
9647 case PORT_C:
9648 pipe_config->ddi_pll_sel = SKL_DPLL2;
9649 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9650 break;
9651 default:
9652 DRM_ERROR("Incorrect port type\n");
9653 }
9654}
9655
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009656static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9657 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009658 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009659{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009660 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009661
9662 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9663 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9664
9665 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009666 case SKL_DPLL0:
9667 /*
9668 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9669 * of the shared DPLL framework and thus needs to be read out
9670 * separately
9671 */
9672 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9673 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9674 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009675 case SKL_DPLL1:
9676 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9677 break;
9678 case SKL_DPLL2:
9679 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9680 break;
9681 case SKL_DPLL3:
9682 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9683 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009684 }
9685}
9686
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009687static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9688 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009689 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009690{
9691 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9692
9693 switch (pipe_config->ddi_pll_sel) {
9694 case PORT_CLK_SEL_WRPLL1:
9695 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9696 break;
9697 case PORT_CLK_SEL_WRPLL2:
9698 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9699 break;
9700 }
9701}
9702
Daniel Vetter26804af2014-06-25 22:01:55 +03009703static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009704 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009705{
9706 struct drm_device *dev = crtc->base.dev;
9707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009708 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009709 enum port port;
9710 uint32_t tmp;
9711
9712 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9713
9714 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9715
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009716 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009717 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309718 else if (IS_BROXTON(dev))
9719 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009720 else
9721 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009722
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009723 if (pipe_config->shared_dpll >= 0) {
9724 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9725
9726 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9727 &pipe_config->dpll_hw_state));
9728 }
9729
Daniel Vetter26804af2014-06-25 22:01:55 +03009730 /*
9731 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9732 * DDI E. So just check whether this pipe is wired to DDI E and whether
9733 * the PCH transcoder is on.
9734 */
Damien Lespiauca370452013-12-03 13:56:24 +00009735 if (INTEL_INFO(dev)->gen < 9 &&
9736 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009737 pipe_config->has_pch_encoder = true;
9738
9739 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9740 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9741 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9742
9743 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9744 }
9745}
9746
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009747static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009748 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009749{
9750 struct drm_device *dev = crtc->base.dev;
9751 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009752 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009753 uint32_t tmp;
9754
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009755 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009756 POWER_DOMAIN_PIPE(crtc->pipe)))
9757 return false;
9758
Daniel Vettere143a212013-07-04 12:01:15 +02009759 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009760 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9761
Daniel Vettereccb1402013-05-22 00:50:22 +02009762 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9763 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9764 enum pipe trans_edp_pipe;
9765 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9766 default:
9767 WARN(1, "unknown pipe linked to edp transcoder\n");
9768 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9769 case TRANS_DDI_EDP_INPUT_A_ON:
9770 trans_edp_pipe = PIPE_A;
9771 break;
9772 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9773 trans_edp_pipe = PIPE_B;
9774 break;
9775 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9776 trans_edp_pipe = PIPE_C;
9777 break;
9778 }
9779
9780 if (trans_edp_pipe == crtc->pipe)
9781 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9782 }
9783
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009784 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009785 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009786 return false;
9787
Daniel Vettereccb1402013-05-22 00:50:22 +02009788 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009789 if (!(tmp & PIPECONF_ENABLE))
9790 return false;
9791
Daniel Vetter26804af2014-06-25 22:01:55 +03009792 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009793
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009794 intel_get_pipe_timings(crtc, pipe_config);
9795
Chandra Kondurua1b22782015-04-07 15:28:45 -07009796 if (INTEL_INFO(dev)->gen >= 9) {
9797 skl_init_scalers(dev, crtc, pipe_config);
9798 }
9799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009800 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009801
9802 if (INTEL_INFO(dev)->gen >= 9) {
9803 pipe_config->scaler_state.scaler_id = -1;
9804 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9805 }
9806
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009807 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009808 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009809 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009810 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009811 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009812 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009813
Jesse Barnese59150d2014-01-07 13:30:45 -08009814 if (IS_HASWELL(dev))
9815 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9816 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009817
Clint Taylorebb69c92014-09-30 10:30:22 -07009818 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9819 pipe_config->pixel_multiplier =
9820 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9821 } else {
9822 pipe_config->pixel_multiplier = 1;
9823 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009825 return true;
9826}
9827
Chris Wilson560b85b2010-08-07 11:01:38 +01009828static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9829{
9830 struct drm_device *dev = crtc->dev;
9831 struct drm_i915_private *dev_priv = dev->dev_private;
9832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009833 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009834
Ville Syrjälädc41c152014-08-13 11:57:05 +03009835 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009836 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9837 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009838 unsigned int stride = roundup_pow_of_two(width) * 4;
9839
9840 switch (stride) {
9841 default:
9842 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9843 width, stride);
9844 stride = 256;
9845 /* fallthrough */
9846 case 256:
9847 case 512:
9848 case 1024:
9849 case 2048:
9850 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009851 }
9852
Ville Syrjälädc41c152014-08-13 11:57:05 +03009853 cntl |= CURSOR_ENABLE |
9854 CURSOR_GAMMA_ENABLE |
9855 CURSOR_FORMAT_ARGB |
9856 CURSOR_STRIDE(stride);
9857
9858 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009859 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009860
Ville Syrjälädc41c152014-08-13 11:57:05 +03009861 if (intel_crtc->cursor_cntl != 0 &&
9862 (intel_crtc->cursor_base != base ||
9863 intel_crtc->cursor_size != size ||
9864 intel_crtc->cursor_cntl != cntl)) {
9865 /* On these chipsets we can only modify the base/size/stride
9866 * whilst the cursor is disabled.
9867 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009868 I915_WRITE(CURCNTR(PIPE_A), 0);
9869 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009870 intel_crtc->cursor_cntl = 0;
9871 }
9872
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009873 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009874 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009875 intel_crtc->cursor_base = base;
9876 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009877
9878 if (intel_crtc->cursor_size != size) {
9879 I915_WRITE(CURSIZE, size);
9880 intel_crtc->cursor_size = size;
9881 }
9882
Chris Wilson4b0e3332014-05-30 16:35:26 +03009883 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009884 I915_WRITE(CURCNTR(PIPE_A), cntl);
9885 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009886 intel_crtc->cursor_cntl = cntl;
9887 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009888}
9889
9890static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9891{
9892 struct drm_device *dev = crtc->dev;
9893 struct drm_i915_private *dev_priv = dev->dev_private;
9894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9895 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009896 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009897
Chris Wilson4b0e3332014-05-30 16:35:26 +03009898 cntl = 0;
9899 if (base) {
9900 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009901 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309902 case 64:
9903 cntl |= CURSOR_MODE_64_ARGB_AX;
9904 break;
9905 case 128:
9906 cntl |= CURSOR_MODE_128_ARGB_AX;
9907 break;
9908 case 256:
9909 cntl |= CURSOR_MODE_256_ARGB_AX;
9910 break;
9911 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009912 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309913 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009914 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009915 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009916
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009917 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009918 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009919 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009920
Matt Roper8e7d6882015-01-21 16:35:41 -08009921 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009922 cntl |= CURSOR_ROTATE_180;
9923
Chris Wilson4b0e3332014-05-30 16:35:26 +03009924 if (intel_crtc->cursor_cntl != cntl) {
9925 I915_WRITE(CURCNTR(pipe), cntl);
9926 POSTING_READ(CURCNTR(pipe));
9927 intel_crtc->cursor_cntl = cntl;
9928 }
9929
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009930 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009931 I915_WRITE(CURBASE(pipe), base);
9932 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009933
9934 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009935}
9936
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009937/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009938static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9939 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009940{
9941 struct drm_device *dev = crtc->dev;
9942 struct drm_i915_private *dev_priv = dev->dev_private;
9943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9944 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009945 struct drm_plane_state *cursor_state = crtc->cursor->state;
9946 int x = cursor_state->crtc_x;
9947 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009948 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009950 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009952
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009953 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009954 base = 0;
9955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009956 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009957 base = 0;
9958
9959 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009960 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961 base = 0;
9962
9963 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9964 x = -x;
9965 }
9966 pos |= x << CURSOR_X_SHIFT;
9967
9968 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009969 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = 0;
9971
9972 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9973 y = -y;
9974 }
9975 pos |= y << CURSOR_Y_SHIFT;
9976
Chris Wilson4b0e3332014-05-30 16:35:26 +03009977 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009978 return;
9979
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009980 I915_WRITE(CURPOS(pipe), pos);
9981
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009982 /* ILK+ do this automagically */
9983 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009984 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009985 base += (cursor_state->crtc_h *
9986 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009987 }
9988
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009989 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009990 i845_update_cursor(crtc, base);
9991 else
9992 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009993}
9994
Ville Syrjälädc41c152014-08-13 11:57:05 +03009995static bool cursor_size_ok(struct drm_device *dev,
9996 uint32_t width, uint32_t height)
9997{
9998 if (width == 0 || height == 0)
9999 return false;
10000
10001 /*
10002 * 845g/865g are special in that they are only limited by
10003 * the width of their cursors, the height is arbitrary up to
10004 * the precision of the register. Everything else requires
10005 * square cursors, limited to a few power-of-two sizes.
10006 */
10007 if (IS_845G(dev) || IS_I865G(dev)) {
10008 if ((width & 63) != 0)
10009 return false;
10010
10011 if (width > (IS_845G(dev) ? 64 : 512))
10012 return false;
10013
10014 if (height > 1023)
10015 return false;
10016 } else {
10017 switch (width | height) {
10018 case 256:
10019 case 128:
10020 if (IS_GEN2(dev))
10021 return false;
10022 case 64:
10023 break;
10024 default:
10025 return false;
10026 }
10027 }
10028
10029 return true;
10030}
10031
Jesse Barnes79e53942008-11-07 14:24:08 -080010032static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010033 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010034{
James Simmons72034252010-08-03 01:33:19 +010010035 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010037
James Simmons72034252010-08-03 01:33:19 +010010038 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010039 intel_crtc->lut_r[i] = red[i] >> 8;
10040 intel_crtc->lut_g[i] = green[i] >> 8;
10041 intel_crtc->lut_b[i] = blue[i] >> 8;
10042 }
10043
10044 intel_crtc_load_lut(crtc);
10045}
10046
Jesse Barnes79e53942008-11-07 14:24:08 -080010047/* VESA 640x480x72Hz mode to set on the pipe */
10048static struct drm_display_mode load_detect_mode = {
10049 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10050 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10051};
10052
Daniel Vettera8bb6812014-02-10 18:00:39 +010010053struct drm_framebuffer *
10054__intel_framebuffer_create(struct drm_device *dev,
10055 struct drm_mode_fb_cmd2 *mode_cmd,
10056 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010057{
10058 struct intel_framebuffer *intel_fb;
10059 int ret;
10060
10061 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10062 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010063 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010064 return ERR_PTR(-ENOMEM);
10065 }
10066
10067 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010068 if (ret)
10069 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010070
10071 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010072err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010073 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010074 kfree(intel_fb);
10075
10076 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010077}
10078
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010079static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010080intel_framebuffer_create(struct drm_device *dev,
10081 struct drm_mode_fb_cmd2 *mode_cmd,
10082 struct drm_i915_gem_object *obj)
10083{
10084 struct drm_framebuffer *fb;
10085 int ret;
10086
10087 ret = i915_mutex_lock_interruptible(dev);
10088 if (ret)
10089 return ERR_PTR(ret);
10090 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10091 mutex_unlock(&dev->struct_mutex);
10092
10093 return fb;
10094}
10095
Chris Wilsond2dff872011-04-19 08:36:26 +010010096static u32
10097intel_framebuffer_pitch_for_width(int width, int bpp)
10098{
10099 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10100 return ALIGN(pitch, 64);
10101}
10102
10103static u32
10104intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10105{
10106 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010107 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010108}
10109
10110static struct drm_framebuffer *
10111intel_framebuffer_create_for_mode(struct drm_device *dev,
10112 struct drm_display_mode *mode,
10113 int depth, int bpp)
10114{
10115 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010116 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010117
10118 obj = i915_gem_alloc_object(dev,
10119 intel_framebuffer_size_for_mode(mode, bpp));
10120 if (obj == NULL)
10121 return ERR_PTR(-ENOMEM);
10122
10123 mode_cmd.width = mode->hdisplay;
10124 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010125 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10126 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010127 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010128
10129 return intel_framebuffer_create(dev, &mode_cmd, obj);
10130}
10131
10132static struct drm_framebuffer *
10133mode_fits_in_fbdev(struct drm_device *dev,
10134 struct drm_display_mode *mode)
10135{
Daniel Vetter06957262015-08-10 13:34:08 +020010136#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010137 struct drm_i915_private *dev_priv = dev->dev_private;
10138 struct drm_i915_gem_object *obj;
10139 struct drm_framebuffer *fb;
10140
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010141 if (!dev_priv->fbdev)
10142 return NULL;
10143
10144 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010145 return NULL;
10146
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010147 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010148 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010149
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010150 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010151 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10152 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010153 return NULL;
10154
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010155 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010156 return NULL;
10157
10158 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010159#else
10160 return NULL;
10161#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010162}
10163
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010164static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10165 struct drm_crtc *crtc,
10166 struct drm_display_mode *mode,
10167 struct drm_framebuffer *fb,
10168 int x, int y)
10169{
10170 struct drm_plane_state *plane_state;
10171 int hdisplay, vdisplay;
10172 int ret;
10173
10174 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10175 if (IS_ERR(plane_state))
10176 return PTR_ERR(plane_state);
10177
10178 if (mode)
10179 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10180 else
10181 hdisplay = vdisplay = 0;
10182
10183 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10184 if (ret)
10185 return ret;
10186 drm_atomic_set_fb_for_plane(plane_state, fb);
10187 plane_state->crtc_x = 0;
10188 plane_state->crtc_y = 0;
10189 plane_state->crtc_w = hdisplay;
10190 plane_state->crtc_h = vdisplay;
10191 plane_state->src_x = x << 16;
10192 plane_state->src_y = y << 16;
10193 plane_state->src_w = hdisplay << 16;
10194 plane_state->src_h = vdisplay << 16;
10195
10196 return 0;
10197}
10198
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010199bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010200 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010201 struct intel_load_detect_pipe *old,
10202 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010203{
10204 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010205 struct intel_encoder *intel_encoder =
10206 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010208 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010209 struct drm_crtc *crtc = NULL;
10210 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010211 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010212 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010213 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010214 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010215 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010216 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217
Chris Wilsond2dff872011-04-19 08:36:26 +010010218 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010219 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010220 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010221
Rob Clark51fd3712013-11-19 12:10:12 -050010222retry:
10223 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10224 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010225 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010226
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 /*
10228 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010229 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 * - if the connector already has an assigned crtc, use it (but make
10231 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010232 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 * - try to find the first unused crtc that can drive this connector,
10234 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010235 */
10236
10237 /* See if we already have a CRTC for this connector */
10238 if (encoder->crtc) {
10239 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010240
Rob Clark51fd3712013-11-19 12:10:12 -050010241 ret = drm_modeset_lock(&crtc->mutex, ctx);
10242 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010243 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010244 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10245 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010246 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010247
Daniel Vetter24218aa2012-08-12 19:27:11 +020010248 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010249 old->load_detect_temp = false;
10250
10251 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010252 if (connector->dpms != DRM_MODE_DPMS_ON)
10253 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010254
Chris Wilson71731882011-04-19 23:10:58 +010010255 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256 }
10257
10258 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010259 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 i++;
10261 if (!(encoder->possible_crtcs & (1 << i)))
10262 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010263 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010264 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010265
10266 crtc = possible_crtc;
10267 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 }
10269
10270 /*
10271 * If we didn't find an unused CRTC, don't use any.
10272 */
10273 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010274 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010275 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010276 }
10277
Rob Clark51fd3712013-11-19 12:10:12 -050010278 ret = drm_modeset_lock(&crtc->mutex, ctx);
10279 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010280 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010281 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10282 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010283 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010284
10285 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010286 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010287 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010288 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010290 state = drm_atomic_state_alloc(dev);
10291 if (!state)
10292 return false;
10293
10294 state->acquire_ctx = ctx;
10295
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010296 connector_state = drm_atomic_get_connector_state(state, connector);
10297 if (IS_ERR(connector_state)) {
10298 ret = PTR_ERR(connector_state);
10299 goto fail;
10300 }
10301
10302 connector_state->crtc = crtc;
10303 connector_state->best_encoder = &intel_encoder->base;
10304
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010305 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10306 if (IS_ERR(crtc_state)) {
10307 ret = PTR_ERR(crtc_state);
10308 goto fail;
10309 }
10310
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010311 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010312
Chris Wilson64927112011-04-20 07:25:26 +010010313 if (!mode)
10314 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010315
Chris Wilsond2dff872011-04-19 08:36:26 +010010316 /* We need a framebuffer large enough to accommodate all accesses
10317 * that the plane may generate whilst we perform load detection.
10318 * We can not rely on the fbcon either being present (we get called
10319 * during its initialisation to detect all boot displays, or it may
10320 * not even exist) or that it is large enough to satisfy the
10321 * requested mode.
10322 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010323 fb = mode_fits_in_fbdev(dev, mode);
10324 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010326 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10327 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010328 } else
10329 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010330 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010331 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010332 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010333 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010334
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010335 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10336 if (ret)
10337 goto fail;
10338
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010339 drm_mode_copy(&crtc_state->base.mode, mode);
10340
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010341 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010342 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010343 if (old->release_fb)
10344 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010345 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010347 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010348
Jesse Barnes79e53942008-11-07 14:24:08 -080010349 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010350 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010351 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010352
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010353fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010354 drm_atomic_state_free(state);
10355 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010356
Rob Clark51fd3712013-11-19 12:10:12 -050010357 if (ret == -EDEADLK) {
10358 drm_modeset_backoff(ctx);
10359 goto retry;
10360 }
10361
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010362 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363}
10364
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010365void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010366 struct intel_load_detect_pipe *old,
10367 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010368{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010369 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010370 struct intel_encoder *intel_encoder =
10371 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010372 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010373 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010375 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010376 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010377 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010378 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379
Chris Wilsond2dff872011-04-19 08:36:26 +010010380 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010381 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010382 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010383
Chris Wilson8261b192011-04-19 23:18:09 +010010384 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010385 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010386 if (!state)
10387 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010388
10389 state->acquire_ctx = ctx;
10390
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010391 connector_state = drm_atomic_get_connector_state(state, connector);
10392 if (IS_ERR(connector_state))
10393 goto fail;
10394
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010395 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10396 if (IS_ERR(crtc_state))
10397 goto fail;
10398
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010399 connector_state->best_encoder = NULL;
10400 connector_state->crtc = NULL;
10401
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010402 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010403
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010404 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10405 0, 0);
10406 if (ret)
10407 goto fail;
10408
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010409 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010410 if (ret)
10411 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010412
Daniel Vetter36206362012-12-10 20:42:17 +010010413 if (old->release_fb) {
10414 drm_framebuffer_unregister_private(old->release_fb);
10415 drm_framebuffer_unreference(old->release_fb);
10416 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010417
Chris Wilson0622a532011-04-21 09:32:11 +010010418 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
10420
Eric Anholtc751ce42010-03-25 11:48:48 -070010421 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010422 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10423 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424
10425 return;
10426fail:
10427 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10428 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010429}
10430
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010431static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010432 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010433{
10434 struct drm_i915_private *dev_priv = dev->dev_private;
10435 u32 dpll = pipe_config->dpll_hw_state.dpll;
10436
10437 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010438 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010439 else if (HAS_PCH_SPLIT(dev))
10440 return 120000;
10441 else if (!IS_GEN2(dev))
10442 return 96000;
10443 else
10444 return 48000;
10445}
10446
Jesse Barnes79e53942008-11-07 14:24:08 -080010447/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010448static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010449 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010450{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010451 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010453 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010454 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455 u32 fp;
10456 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010457 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010459
10460 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010461 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010463 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464
10465 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010466 if (IS_PINEVIEW(dev)) {
10467 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10468 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010469 } else {
10470 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10471 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10472 }
10473
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010474 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010475 if (IS_PINEVIEW(dev))
10476 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10477 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010478 else
10479 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 DPLL_FPA01_P1_POST_DIV_SHIFT);
10481
10482 switch (dpll & DPLL_MODE_MASK) {
10483 case DPLLB_MODE_DAC_SERIAL:
10484 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10485 5 : 10;
10486 break;
10487 case DPLLB_MODE_LVDS:
10488 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10489 7 : 14;
10490 break;
10491 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010492 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010494 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 }
10496
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010497 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010498 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010499 else
Imre Deakdccbea32015-06-22 23:35:51 +030010500 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010501 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010502 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010503 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010504
10505 if (is_lvds) {
10506 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10507 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010508
10509 if (lvds & LVDS_CLKB_POWER_UP)
10510 clock.p2 = 7;
10511 else
10512 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 } else {
10514 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10515 clock.p1 = 2;
10516 else {
10517 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10518 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10519 }
10520 if (dpll & PLL_P2_DIVIDE_BY_4)
10521 clock.p2 = 4;
10522 else
10523 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010524 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010525
Imre Deakdccbea32015-06-22 23:35:51 +030010526 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010527 }
10528
Ville Syrjälä18442d02013-09-13 16:00:08 +030010529 /*
10530 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010531 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010532 * encoder's get_config() function.
10533 */
Imre Deakdccbea32015-06-22 23:35:51 +030010534 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010535}
10536
Ville Syrjälä6878da02013-09-13 15:59:11 +030010537int intel_dotclock_calculate(int link_freq,
10538 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010540 /*
10541 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010542 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010543 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010544 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010545 *
10546 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010547 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 */
10549
Ville Syrjälä6878da02013-09-13 15:59:11 +030010550 if (!m_n->link_n)
10551 return 0;
10552
10553 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10554}
10555
Ville Syrjälä18442d02013-09-13 16:00:08 +030010556static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010557 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010558{
10559 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010560
10561 /* read out port_clock from the DPLL */
10562 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010563
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010566 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010567 * agree once we know their relationship in the encoder's
10568 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010569 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010570 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010571 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10572 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010573}
10574
10575/** Returns the currently programmed mode of the given pipe. */
10576struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10577 struct drm_crtc *crtc)
10578{
Jesse Barnes548f2452011-02-17 10:40:53 -080010579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010581 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010583 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010584 int htot = I915_READ(HTOTAL(cpu_transcoder));
10585 int hsync = I915_READ(HSYNC(cpu_transcoder));
10586 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10587 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010588 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589
10590 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10591 if (!mode)
10592 return NULL;
10593
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010594 /*
10595 * Construct a pipe_config sufficient for getting the clock info
10596 * back out of crtc_clock_get.
10597 *
10598 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10599 * to use a real value here instead.
10600 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010602 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10604 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10605 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010606 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10607
Ville Syrjälä773ae032013-09-23 17:48:20 +030010608 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 mode->hdisplay = (htot & 0xffff) + 1;
10610 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10611 mode->hsync_start = (hsync & 0xffff) + 1;
10612 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10613 mode->vdisplay = (vtot & 0xffff) + 1;
10614 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10615 mode->vsync_start = (vsync & 0xffff) + 1;
10616 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10617
10618 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010619
10620 return mode;
10621}
10622
Chris Wilsonf047e392012-07-21 12:31:41 +010010623void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010624{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010625 struct drm_i915_private *dev_priv = dev->dev_private;
10626
Chris Wilsonf62a0072014-02-21 17:55:39 +000010627 if (dev_priv->mm.busy)
10628 return;
10629
Paulo Zanoni43694d62014-03-07 20:08:08 -030010630 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010631 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010632 if (INTEL_INFO(dev)->gen >= 6)
10633 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010634 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010635}
10636
10637void intel_mark_idle(struct drm_device *dev)
10638{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010639 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010640
Chris Wilsonf62a0072014-02-21 17:55:39 +000010641 if (!dev_priv->mm.busy)
10642 return;
10643
10644 dev_priv->mm.busy = false;
10645
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010646 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010647 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010648
Paulo Zanoni43694d62014-03-07 20:08:08 -030010649 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010650}
10651
Jesse Barnes79e53942008-11-07 14:24:08 -080010652static void intel_crtc_destroy(struct drm_crtc *crtc)
10653{
10654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010655 struct drm_device *dev = crtc->dev;
10656 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010657
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010658 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010659 work = intel_crtc->unpin_work;
10660 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010661 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010662
10663 if (work) {
10664 cancel_work_sync(&work->work);
10665 kfree(work);
10666 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010667
10668 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010669
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 kfree(intel_crtc);
10671}
10672
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010673static void intel_unpin_work_fn(struct work_struct *__work)
10674{
10675 struct intel_unpin_work *work =
10676 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010677 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10678 struct drm_device *dev = crtc->base.dev;
10679 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010680
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010681 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010682 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010683 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010684
John Harrisonf06cc1b2014-11-24 18:49:37 +000010685 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010686 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010687 mutex_unlock(&dev->struct_mutex);
10688
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010689 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010690 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010691
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010692 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10693 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010694
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010695 kfree(work);
10696}
10697
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010698static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010699 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010700{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10702 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010703 unsigned long flags;
10704
10705 /* Ignore early vblank irqs */
10706 if (intel_crtc == NULL)
10707 return;
10708
Daniel Vetterf3260382014-09-15 14:55:23 +020010709 /*
10710 * This is called both by irq handlers and the reset code (to complete
10711 * lost pageflips) so needs the full irqsave spinlocks.
10712 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010713 spin_lock_irqsave(&dev->event_lock, flags);
10714 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010715
10716 /* Ensure we don't miss a work->pending update ... */
10717 smp_rmb();
10718
10719 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 spin_unlock_irqrestore(&dev->event_lock, flags);
10721 return;
10722 }
10723
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010724 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010725
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010727}
10728
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010729void intel_finish_page_flip(struct drm_device *dev, int pipe)
10730{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010732 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10733
Mario Kleiner49b14a52010-12-09 07:00:07 +010010734 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010735}
10736
10737void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10738{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010740 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10741
Mario Kleiner49b14a52010-12-09 07:00:07 +010010742 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010743}
10744
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010745/* Is 'a' after or equal to 'b'? */
10746static bool g4x_flip_count_after_eq(u32 a, u32 b)
10747{
10748 return !((a - b) & 0x80000000);
10749}
10750
10751static bool page_flip_finished(struct intel_crtc *crtc)
10752{
10753 struct drm_device *dev = crtc->base.dev;
10754 struct drm_i915_private *dev_priv = dev->dev_private;
10755
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010756 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10757 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10758 return true;
10759
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010760 /*
10761 * The relevant registers doen't exist on pre-ctg.
10762 * As the flip done interrupt doesn't trigger for mmio
10763 * flips on gmch platforms, a flip count check isn't
10764 * really needed there. But since ctg has the registers,
10765 * include it in the check anyway.
10766 */
10767 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10768 return true;
10769
10770 /*
10771 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10772 * used the same base address. In that case the mmio flip might
10773 * have completed, but the CS hasn't even executed the flip yet.
10774 *
10775 * A flip count check isn't enough as the CS might have updated
10776 * the base address just after start of vblank, but before we
10777 * managed to process the interrupt. This means we'd complete the
10778 * CS flip too soon.
10779 *
10780 * Combining both checks should get us a good enough result. It may
10781 * still happen that the CS flip has been executed, but has not
10782 * yet actually completed. But in case the base address is the same
10783 * anyway, we don't really care.
10784 */
10785 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10786 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010787 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010788 crtc->unpin_work->flip_count);
10789}
10790
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010791void intel_prepare_page_flip(struct drm_device *dev, int plane)
10792{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010793 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010794 struct intel_crtc *intel_crtc =
10795 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10796 unsigned long flags;
10797
Daniel Vetterf3260382014-09-15 14:55:23 +020010798
10799 /*
10800 * This is called both by irq handlers and the reset code (to complete
10801 * lost pageflips) so needs the full irqsave spinlocks.
10802 *
10803 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010804 * generate a page-flip completion irq, i.e. every modeset
10805 * is also accompanied by a spurious intel_prepare_page_flip().
10806 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010808 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010809 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810 spin_unlock_irqrestore(&dev->event_lock, flags);
10811}
10812
Chris Wilson60426392015-10-10 10:44:32 +010010813static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010814{
10815 /* Ensure that the work item is consistent when activating it ... */
10816 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010817 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010818 /* and that it is marked active as soon as the irq could fire. */
10819 smp_wmb();
10820}
10821
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010822static int intel_gen2_queue_flip(struct drm_device *dev,
10823 struct drm_crtc *crtc,
10824 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010825 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010826 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010827 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010828{
John Harrison6258fbe2015-05-29 17:43:48 +010010829 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010831 u32 flip_mask;
10832 int ret;
10833
John Harrison5fb9de12015-05-29 17:44:07 +010010834 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010835 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010836 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010837
10838 /* Can't queue multiple flips, so wait for the previous
10839 * one to finish before executing the next.
10840 */
10841 if (intel_crtc->plane)
10842 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10843 else
10844 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010845 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10846 intel_ring_emit(ring, MI_NOOP);
10847 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10848 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10849 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010850 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010851 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010852
Chris Wilson60426392015-10-10 10:44:32 +010010853 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010854 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855}
10856
10857static int intel_gen3_queue_flip(struct drm_device *dev,
10858 struct drm_crtc *crtc,
10859 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010860 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010861 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010862 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010863{
John Harrison6258fbe2015-05-29 17:43:48 +010010864 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010866 u32 flip_mask;
10867 int ret;
10868
John Harrison5fb9de12015-05-29 17:44:07 +010010869 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010870 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010871 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010872
10873 if (intel_crtc->plane)
10874 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10875 else
10876 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010877 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10878 intel_ring_emit(ring, MI_NOOP);
10879 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10880 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10881 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010882 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010883 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010884
Chris Wilson60426392015-10-10 10:44:32 +010010885 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010886 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010887}
10888
10889static int intel_gen4_queue_flip(struct drm_device *dev,
10890 struct drm_crtc *crtc,
10891 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010892 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010893 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010894 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895{
John Harrison6258fbe2015-05-29 17:43:48 +010010896 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897 struct drm_i915_private *dev_priv = dev->dev_private;
10898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 uint32_t pf, pipesrc;
10900 int ret;
10901
John Harrison5fb9de12015-05-29 17:44:07 +010010902 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010904 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010905
10906 /* i965+ uses the linear or tiled offsets from the
10907 * Display Registers (which do not change across a page-flip)
10908 * so we need only reprogram the base address.
10909 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010910 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10911 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10912 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010913 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010914 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010915
10916 /* XXX Enabling the panel-fitter across page-flip is so far
10917 * untested on non-native modes, so ignore it for now.
10918 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10919 */
10920 pf = 0;
10921 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010922 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010923
Chris Wilson60426392015-10-10 10:44:32 +010010924 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010925 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010926}
10927
10928static int intel_gen6_queue_flip(struct drm_device *dev,
10929 struct drm_crtc *crtc,
10930 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010931 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010932 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010933 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934{
John Harrison6258fbe2015-05-29 17:43:48 +010010935 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936 struct drm_i915_private *dev_priv = dev->dev_private;
10937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10938 uint32_t pf, pipesrc;
10939 int ret;
10940
John Harrison5fb9de12015-05-29 17:44:07 +010010941 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010943 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944
Daniel Vetter6d90c952012-04-26 23:28:05 +020010945 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10946 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10947 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010948 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949
Chris Wilson99d9acd2012-04-17 20:37:00 +010010950 /* Contrary to the suggestions in the documentation,
10951 * "Enable Panel Fitter" does not seem to be required when page
10952 * flipping with a non-native mode, and worse causes a normal
10953 * modeset to fail.
10954 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10955 */
10956 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010958 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010959
Chris Wilson60426392015-10-10 10:44:32 +010010960 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010961 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010962}
10963
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010964static int intel_gen7_queue_flip(struct drm_device *dev,
10965 struct drm_crtc *crtc,
10966 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010967 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010968 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010969 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010970{
John Harrison6258fbe2015-05-29 17:43:48 +010010971 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010973 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010974 int len, ret;
10975
Robin Schroereba905b2014-05-18 02:24:50 +020010976 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010977 case PLANE_A:
10978 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10979 break;
10980 case PLANE_B:
10981 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10982 break;
10983 case PLANE_C:
10984 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10985 break;
10986 default:
10987 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010988 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010989 }
10990
Chris Wilsonffe74d72013-08-26 20:58:12 +010010991 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010992 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010993 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010994 /*
10995 * On Gen 8, SRM is now taking an extra dword to accommodate
10996 * 48bits addresses, and we need a NOOP for the batch size to
10997 * stay even.
10998 */
10999 if (IS_GEN8(dev))
11000 len += 2;
11001 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011002
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011003 /*
11004 * BSpec MI_DISPLAY_FLIP for IVB:
11005 * "The full packet must be contained within the same cache line."
11006 *
11007 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11008 * cacheline, if we ever start emitting more commands before
11009 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11010 * then do the cacheline alignment, and finally emit the
11011 * MI_DISPLAY_FLIP.
11012 */
John Harrisonbba09b12015-05-29 17:44:06 +010011013 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011014 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011015 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011016
John Harrison5fb9de12015-05-29 17:44:07 +010011017 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011018 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011019 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011020
Chris Wilsonffe74d72013-08-26 20:58:12 +010011021 /* Unmask the flip-done completion message. Note that the bspec says that
11022 * we should do this for both the BCS and RCS, and that we must not unmask
11023 * more than one flip event at any time (or ensure that one flip message
11024 * can be sent by waiting for flip-done prior to queueing new flips).
11025 * Experimentation says that BCS works despite DERRMR masking all
11026 * flip-done completion events and that unmasking all planes at once
11027 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11028 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11029 */
11030 if (ring->id == RCS) {
11031 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11032 intel_ring_emit(ring, DERRMR);
11033 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11034 DERRMR_PIPEB_PRI_FLIP_DONE |
11035 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011036 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011037 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011038 MI_SRM_LRM_GLOBAL_GTT);
11039 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011040 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011041 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011042 intel_ring_emit(ring, DERRMR);
11043 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011044 if (IS_GEN8(dev)) {
11045 intel_ring_emit(ring, 0);
11046 intel_ring_emit(ring, MI_NOOP);
11047 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011048 }
11049
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011050 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011051 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011052 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011053 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011054
Chris Wilson60426392015-10-10 10:44:32 +010011055 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011056 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011057}
11058
Sourab Gupta84c33a62014-06-02 16:47:17 +053011059static bool use_mmio_flip(struct intel_engine_cs *ring,
11060 struct drm_i915_gem_object *obj)
11061{
11062 /*
11063 * This is not being used for older platforms, because
11064 * non-availability of flip done interrupt forces us to use
11065 * CS flips. Older platforms derive flip done using some clever
11066 * tricks involving the flip_pending status bits and vblank irqs.
11067 * So using MMIO flips there would disrupt this mechanism.
11068 */
11069
Chris Wilson8e09bf82014-07-08 10:40:30 +010011070 if (ring == NULL)
11071 return true;
11072
Sourab Gupta84c33a62014-06-02 16:47:17 +053011073 if (INTEL_INFO(ring->dev)->gen < 5)
11074 return false;
11075
11076 if (i915.use_mmio_flip < 0)
11077 return false;
11078 else if (i915.use_mmio_flip > 0)
11079 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011080 else if (i915.enable_execlists)
11081 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011082 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011083 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084}
11085
Chris Wilson60426392015-10-10 10:44:32 +010011086static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011087 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011088 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011089{
11090 struct drm_device *dev = intel_crtc->base.dev;
11091 struct drm_i915_private *dev_priv = dev->dev_private;
11092 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011093 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011094 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011095
11096 ctl = I915_READ(PLANE_CTL(pipe, 0));
11097 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011098 switch (fb->modifier[0]) {
11099 case DRM_FORMAT_MOD_NONE:
11100 break;
11101 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011102 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011103 break;
11104 case I915_FORMAT_MOD_Y_TILED:
11105 ctl |= PLANE_CTL_TILED_Y;
11106 break;
11107 case I915_FORMAT_MOD_Yf_TILED:
11108 ctl |= PLANE_CTL_TILED_YF;
11109 break;
11110 default:
11111 MISSING_CASE(fb->modifier[0]);
11112 }
Damien Lespiauff944562014-11-20 14:58:16 +000011113
11114 /*
11115 * The stride is either expressed as a multiple of 64 bytes chunks for
11116 * linear buffers or in number of tiles for tiled buffers.
11117 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011118 if (intel_rotation_90_or_270(rotation)) {
11119 /* stride = Surface height in tiles */
11120 tile_height = intel_tile_height(dev, fb->pixel_format,
11121 fb->modifier[0], 0);
11122 stride = DIV_ROUND_UP(fb->height, tile_height);
11123 } else {
11124 stride = fb->pitches[0] /
11125 intel_fb_stride_alignment(dev, fb->modifier[0],
11126 fb->pixel_format);
11127 }
Damien Lespiauff944562014-11-20 14:58:16 +000011128
11129 /*
11130 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11131 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11132 */
11133 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11135
Chris Wilson60426392015-10-10 10:44:32 +010011136 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011137 POSTING_READ(PLANE_SURF(pipe, 0));
11138}
11139
Chris Wilson60426392015-10-10 10:44:32 +010011140static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11141 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011142{
11143 struct drm_device *dev = intel_crtc->base.dev;
11144 struct drm_i915_private *dev_priv = dev->dev_private;
11145 struct intel_framebuffer *intel_fb =
11146 to_intel_framebuffer(intel_crtc->base.primary->fb);
11147 struct drm_i915_gem_object *obj = intel_fb->obj;
11148 u32 dspcntr;
11149 u32 reg;
11150
Sourab Gupta84c33a62014-06-02 16:47:17 +053011151 reg = DSPCNTR(intel_crtc->plane);
11152 dspcntr = I915_READ(reg);
11153
Damien Lespiauc5d97472014-10-25 00:11:11 +010011154 if (obj->tiling_mode != I915_TILING_NONE)
11155 dspcntr |= DISPPLANE_TILED;
11156 else
11157 dspcntr &= ~DISPPLANE_TILED;
11158
Sourab Gupta84c33a62014-06-02 16:47:17 +053011159 I915_WRITE(reg, dspcntr);
11160
Chris Wilson60426392015-10-10 10:44:32 +010011161 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011162 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011163}
11164
11165/*
11166 * XXX: This is the temporary way to update the plane registers until we get
11167 * around to using the usual plane update functions for MMIO flips
11168 */
Chris Wilson60426392015-10-10 10:44:32 +010011169static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011170{
Chris Wilson60426392015-10-10 10:44:32 +010011171 struct intel_crtc *crtc = mmio_flip->crtc;
11172 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011173
Chris Wilson60426392015-10-10 10:44:32 +010011174 spin_lock_irq(&crtc->base.dev->event_lock);
11175 work = crtc->unpin_work;
11176 spin_unlock_irq(&crtc->base.dev->event_lock);
11177 if (work == NULL)
11178 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011179
Chris Wilson60426392015-10-10 10:44:32 +010011180 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011181
Chris Wilson60426392015-10-10 10:44:32 +010011182 intel_pipe_update_start(crtc);
11183
11184 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011185 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011186 else
11187 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011188 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011189
Chris Wilson60426392015-10-10 10:44:32 +010011190 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011191}
11192
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011193static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011194{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011195 struct intel_mmio_flip *mmio_flip =
11196 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011197
Chris Wilson60426392015-10-10 10:44:32 +010011198 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011199 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011200 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011201 false, NULL,
11202 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011203 i915_gem_request_unreference__unlocked(mmio_flip->req);
11204 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011205
Chris Wilson60426392015-10-10 10:44:32 +010011206 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011207 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011208}
11209
11210static int intel_queue_mmio_flip(struct drm_device *dev,
11211 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011212 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011214 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011215
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011216 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11217 if (mmio_flip == NULL)
11218 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011220 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011221 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011222 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011223 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011224
11225 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11226 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011227
Sourab Gupta84c33a62014-06-02 16:47:17 +053011228 return 0;
11229}
11230
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011231static int intel_default_queue_flip(struct drm_device *dev,
11232 struct drm_crtc *crtc,
11233 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011234 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011235 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011236 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011237{
11238 return -ENODEV;
11239}
11240
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011241static bool __intel_pageflip_stall_check(struct drm_device *dev,
11242 struct drm_crtc *crtc)
11243{
11244 struct drm_i915_private *dev_priv = dev->dev_private;
11245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11246 struct intel_unpin_work *work = intel_crtc->unpin_work;
11247 u32 addr;
11248
11249 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11250 return true;
11251
Chris Wilson908565c2015-08-12 13:08:22 +010011252 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11253 return false;
11254
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011255 if (!work->enable_stall_check)
11256 return false;
11257
11258 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011259 if (work->flip_queued_req &&
11260 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011261 return false;
11262
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011263 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011264 }
11265
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011266 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011267 return false;
11268
11269 /* Potential stall - if we see that the flip has happened,
11270 * assume a missed interrupt. */
11271 if (INTEL_INFO(dev)->gen >= 4)
11272 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11273 else
11274 addr = I915_READ(DSPADDR(intel_crtc->plane));
11275
11276 /* There is a potential issue here with a false positive after a flip
11277 * to the same address. We could address this by checking for a
11278 * non-incrementing frame counter.
11279 */
11280 return addr == work->gtt_offset;
11281}
11282
11283void intel_check_page_flip(struct drm_device *dev, int pipe)
11284{
11285 struct drm_i915_private *dev_priv = dev->dev_private;
11286 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011288 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011289
Dave Gordon6c51d462015-03-06 15:34:26 +000011290 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011291
11292 if (crtc == NULL)
11293 return;
11294
Daniel Vetterf3260382014-09-15 14:55:23 +020011295 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011296 work = intel_crtc->unpin_work;
11297 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011298 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011299 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011300 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011301 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011302 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011303 if (work != NULL &&
11304 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11305 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011306 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011307}
11308
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011309static int intel_crtc_page_flip(struct drm_crtc *crtc,
11310 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011311 struct drm_pending_vblank_event *event,
11312 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011313{
11314 struct drm_device *dev = crtc->dev;
11315 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011316 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011317 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011319 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011320 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011321 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011322 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011323 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011324 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011325 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011326
Matt Roper2ff8fde2014-07-08 07:50:07 -070011327 /*
11328 * drm_mode_page_flip_ioctl() should already catch this, but double
11329 * check to be safe. In the future we may enable pageflipping from
11330 * a disabled primary plane.
11331 */
11332 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11333 return -EBUSY;
11334
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011335 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011336 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011337 return -EINVAL;
11338
11339 /*
11340 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11341 * Note that pitch changes could also affect these register.
11342 */
11343 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011344 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11345 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011346 return -EINVAL;
11347
Chris Wilsonf900db42014-02-20 09:26:13 +000011348 if (i915_terminally_wedged(&dev_priv->gpu_error))
11349 goto out_hang;
11350
Daniel Vetterb14c5672013-09-19 12:18:32 +020011351 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011352 if (work == NULL)
11353 return -ENOMEM;
11354
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011355 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011356 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011357 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011358 INIT_WORK(&work->work, intel_unpin_work_fn);
11359
Daniel Vetter87b6b102014-05-15 15:33:46 +020011360 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011361 if (ret)
11362 goto free_work;
11363
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011365 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011366 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011367 /* Before declaring the flip queue wedged, check if
11368 * the hardware completed the operation behind our backs.
11369 */
11370 if (__intel_pageflip_stall_check(dev, crtc)) {
11371 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11372 page_flip_completed(intel_crtc);
11373 } else {
11374 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011375 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011376
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011377 drm_crtc_vblank_put(crtc);
11378 kfree(work);
11379 return -EBUSY;
11380 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011381 }
11382 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011383 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011384
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011385 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11386 flush_workqueue(dev_priv->wq);
11387
Jesse Barnes75dfca82010-02-10 15:09:44 -080011388 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011389 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011390 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391
Matt Roperf4510a22014-04-01 15:22:40 -070011392 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011393 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011394
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011395 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011396
Chris Wilson89ed88b2015-02-16 14:31:49 +000011397 ret = i915_mutex_lock_interruptible(dev);
11398 if (ret)
11399 goto cleanup;
11400
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011401 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011402 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011403
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011404 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011405 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011406
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011407 if (IS_VALLEYVIEW(dev)) {
11408 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011409 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011410 /* vlv: DISPLAY_FLIP fails to change tiling */
11411 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011412 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011413 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011414 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011415 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011416 if (ring == NULL || ring->id != RCS)
11417 ring = &dev_priv->ring[BCS];
11418 } else {
11419 ring = &dev_priv->ring[RCS];
11420 }
11421
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011422 mmio_flip = use_mmio_flip(ring, obj);
11423
11424 /* When using CS flips, we want to emit semaphores between rings.
11425 * However, when using mmio flips we will create a task to do the
11426 * synchronisation, so all we want here is to pin the framebuffer
11427 * into the display plane and skip any waits.
11428 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011429 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011430 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011431 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011432 if (ret)
11433 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011434
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011435 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11436 obj, 0);
11437 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011438
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011439 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011440 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 if (ret)
11442 goto cleanup_unpin;
11443
John Harrisonf06cc1b2014-11-24 18:49:37 +000011444 i915_gem_request_assign(&work->flip_queued_req,
11445 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011447 if (!request) {
11448 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11449 if (ret)
11450 goto cleanup_unpin;
11451 }
11452
11453 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011454 page_flip_flags);
11455 if (ret)
11456 goto cleanup_unpin;
11457
John Harrison6258fbe2015-05-29 17:43:48 +010011458 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 }
11460
John Harrison91af1272015-06-18 13:14:56 +010011461 if (request)
John Harrison75289872015-05-29 17:43:49 +010011462 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011463
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011464 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011465 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011466
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011467 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011468 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011469 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011470
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011471 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011472 intel_frontbuffer_flip_prepare(dev,
11473 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011474
Jesse Barnese5510fa2010-07-01 16:48:37 -070011475 trace_i915_flip_request(intel_crtc->plane, obj);
11476
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011477 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011478
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011479cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011480 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011481cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011482 if (request)
11483 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011484 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011485 mutex_unlock(&dev->struct_mutex);
11486cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011487 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011488 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011489
Chris Wilson89ed88b2015-02-16 14:31:49 +000011490 drm_gem_object_unreference_unlocked(&obj->base);
11491 drm_framebuffer_unreference(work->old_fb);
11492
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011493 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011494 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011495 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011496
Daniel Vetter87b6b102014-05-15 15:33:46 +020011497 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011498free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011499 kfree(work);
11500
Chris Wilsonf900db42014-02-20 09:26:13 +000011501 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011502 struct drm_atomic_state *state;
11503 struct drm_plane_state *plane_state;
11504
Chris Wilsonf900db42014-02-20 09:26:13 +000011505out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011506 state = drm_atomic_state_alloc(dev);
11507 if (!state)
11508 return -ENOMEM;
11509 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11510
11511retry:
11512 plane_state = drm_atomic_get_plane_state(state, primary);
11513 ret = PTR_ERR_OR_ZERO(plane_state);
11514 if (!ret) {
11515 drm_atomic_set_fb_for_plane(plane_state, fb);
11516
11517 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11518 if (!ret)
11519 ret = drm_atomic_commit(state);
11520 }
11521
11522 if (ret == -EDEADLK) {
11523 drm_modeset_backoff(state->acquire_ctx);
11524 drm_atomic_state_clear(state);
11525 goto retry;
11526 }
11527
11528 if (ret)
11529 drm_atomic_state_free(state);
11530
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011531 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011532 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011533 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011534 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011535 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011536 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011537 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011538}
11539
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011540
11541/**
11542 * intel_wm_need_update - Check whether watermarks need updating
11543 * @plane: drm plane
11544 * @state: new plane state
11545 *
11546 * Check current plane state versus the new one to determine whether
11547 * watermarks need to be recalculated.
11548 *
11549 * Returns true or false.
11550 */
11551static bool intel_wm_need_update(struct drm_plane *plane,
11552 struct drm_plane_state *state)
11553{
Matt Roperd21fbe82015-09-24 15:53:12 -070011554 struct intel_plane_state *new = to_intel_plane_state(state);
11555 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11556
11557 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011558 if (!plane->state->fb || !state->fb ||
11559 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011560 plane->state->rotation != state->rotation ||
11561 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11562 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11563 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11564 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011565 return true;
11566
11567 return false;
11568}
11569
Matt Roperd21fbe82015-09-24 15:53:12 -070011570static bool needs_scaling(struct intel_plane_state *state)
11571{
11572 int src_w = drm_rect_width(&state->src) >> 16;
11573 int src_h = drm_rect_height(&state->src) >> 16;
11574 int dst_w = drm_rect_width(&state->dst);
11575 int dst_h = drm_rect_height(&state->dst);
11576
11577 return (src_w != dst_w || src_h != dst_h);
11578}
11579
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011580int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11581 struct drm_plane_state *plane_state)
11582{
11583 struct drm_crtc *crtc = crtc_state->crtc;
11584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11585 struct drm_plane *plane = plane_state->plane;
11586 struct drm_device *dev = crtc->dev;
11587 struct drm_i915_private *dev_priv = dev->dev_private;
11588 struct intel_plane_state *old_plane_state =
11589 to_intel_plane_state(plane->state);
11590 int idx = intel_crtc->base.base.id, ret;
11591 int i = drm_plane_index(plane);
11592 bool mode_changed = needs_modeset(crtc_state);
11593 bool was_crtc_enabled = crtc->state->active;
11594 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011595 bool turn_off, turn_on, visible, was_visible;
11596 struct drm_framebuffer *fb = plane_state->fb;
11597
11598 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11599 plane->type != DRM_PLANE_TYPE_CURSOR) {
11600 ret = skl_update_scaler_plane(
11601 to_intel_crtc_state(crtc_state),
11602 to_intel_plane_state(plane_state));
11603 if (ret)
11604 return ret;
11605 }
11606
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011607 was_visible = old_plane_state->visible;
11608 visible = to_intel_plane_state(plane_state)->visible;
11609
11610 if (!was_crtc_enabled && WARN_ON(was_visible))
11611 was_visible = false;
11612
11613 if (!is_crtc_enabled && WARN_ON(visible))
11614 visible = false;
11615
11616 if (!was_visible && !visible)
11617 return 0;
11618
11619 turn_off = was_visible && (!visible || mode_changed);
11620 turn_on = visible && (!was_visible || mode_changed);
11621
11622 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11623 plane->base.id, fb ? fb->base.id : -1);
11624
11625 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11626 plane->base.id, was_visible, visible,
11627 turn_off, turn_on, mode_changed);
11628
Ville Syrjälä852eb002015-06-24 22:00:07 +030011629 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011630 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011631 /* must disable cxsr around plane enable/disable */
11632 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11633 intel_crtc->atomic.disable_cxsr = true;
11634 /* to potentially re-enable cxsr */
11635 intel_crtc->atomic.wait_vblank = true;
11636 intel_crtc->atomic.update_wm_post = true;
11637 }
11638 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011639 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011640 /* must disable cxsr around plane enable/disable */
11641 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11642 if (is_crtc_enabled)
11643 intel_crtc->atomic.wait_vblank = true;
11644 intel_crtc->atomic.disable_cxsr = true;
11645 }
11646 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011647 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011648 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011649
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011650 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011651 intel_crtc->atomic.fb_bits |=
11652 to_intel_plane(plane)->frontbuffer_bit;
11653
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011654 switch (plane->type) {
11655 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011656 intel_crtc->atomic.pre_disable_primary = turn_off;
11657 intel_crtc->atomic.post_enable_primary = turn_on;
11658
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011659 if (turn_off) {
11660 /*
11661 * FIXME: Actually if we will still have any other
11662 * plane enabled on the pipe we could let IPS enabled
11663 * still, but for now lets consider that when we make
11664 * primary invisible by setting DSPCNTR to 0 on
11665 * update_primary_plane function IPS needs to be
11666 * disable.
11667 */
11668 intel_crtc->atomic.disable_ips = true;
11669
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011670 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011671 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011672
11673 /*
11674 * FBC does not work on some platforms for rotated
11675 * planes, so disable it when rotation is not 0 and
11676 * update it when rotation is set back to 0.
11677 *
11678 * FIXME: This is redundant with the fbc update done in
11679 * the primary plane enable function except that that
11680 * one is done too late. We eventually need to unify
11681 * this.
11682 */
11683
11684 if (visible &&
11685 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11686 dev_priv->fbc.crtc == intel_crtc &&
11687 plane_state->rotation != BIT(DRM_ROTATE_0))
11688 intel_crtc->atomic.disable_fbc = true;
11689
11690 /*
11691 * BDW signals flip done immediately if the plane
11692 * is disabled, even if the plane enable is already
11693 * armed to occur at the next vblank :(
11694 */
11695 if (turn_on && IS_BROADWELL(dev))
11696 intel_crtc->atomic.wait_vblank = true;
11697
11698 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11699 break;
11700 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011701 break;
11702 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011703 /*
11704 * WaCxSRDisabledForSpriteScaling:ivb
11705 *
11706 * cstate->update_wm was already set above, so this flag will
11707 * take effect when we commit and program watermarks.
11708 */
11709 if (IS_IVYBRIDGE(dev) &&
11710 needs_scaling(to_intel_plane_state(plane_state)) &&
11711 !needs_scaling(old_plane_state)) {
11712 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11713 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011714 intel_crtc->atomic.wait_vblank = true;
11715 intel_crtc->atomic.update_sprite_watermarks |=
11716 1 << i;
11717 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011718
11719 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011720 }
11721 return 0;
11722}
11723
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011724static bool encoders_cloneable(const struct intel_encoder *a,
11725 const struct intel_encoder *b)
11726{
11727 /* masks could be asymmetric, so check both ways */
11728 return a == b || (a->cloneable & (1 << b->type) &&
11729 b->cloneable & (1 << a->type));
11730}
11731
11732static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11733 struct intel_crtc *crtc,
11734 struct intel_encoder *encoder)
11735{
11736 struct intel_encoder *source_encoder;
11737 struct drm_connector *connector;
11738 struct drm_connector_state *connector_state;
11739 int i;
11740
11741 for_each_connector_in_state(state, connector, connector_state, i) {
11742 if (connector_state->crtc != &crtc->base)
11743 continue;
11744
11745 source_encoder =
11746 to_intel_encoder(connector_state->best_encoder);
11747 if (!encoders_cloneable(encoder, source_encoder))
11748 return false;
11749 }
11750
11751 return true;
11752}
11753
11754static bool check_encoder_cloning(struct drm_atomic_state *state,
11755 struct intel_crtc *crtc)
11756{
11757 struct intel_encoder *encoder;
11758 struct drm_connector *connector;
11759 struct drm_connector_state *connector_state;
11760 int i;
11761
11762 for_each_connector_in_state(state, connector, connector_state, i) {
11763 if (connector_state->crtc != &crtc->base)
11764 continue;
11765
11766 encoder = to_intel_encoder(connector_state->best_encoder);
11767 if (!check_single_encoder_cloning(state, crtc, encoder))
11768 return false;
11769 }
11770
11771 return true;
11772}
11773
11774static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11775 struct drm_crtc_state *crtc_state)
11776{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011777 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011778 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011780 struct intel_crtc_state *pipe_config =
11781 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011782 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011783 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011784 bool mode_changed = needs_modeset(crtc_state);
11785
11786 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11787 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11788 return -EINVAL;
11789 }
11790
Ville Syrjälä852eb002015-06-24 22:00:07 +030011791 if (mode_changed && !crtc_state->active)
11792 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011793
Maarten Lankhorstad421372015-06-15 12:33:42 +020011794 if (mode_changed && crtc_state->enable &&
11795 dev_priv->display.crtc_compute_clock &&
11796 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11797 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11798 pipe_config);
11799 if (ret)
11800 return ret;
11801 }
11802
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011803 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011804 if (dev_priv->display.compute_pipe_wm) {
11805 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11806 if (ret)
11807 return ret;
11808 }
11809
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011810 if (INTEL_INFO(dev)->gen >= 9) {
11811 if (mode_changed)
11812 ret = skl_update_scaler_crtc(pipe_config);
11813
11814 if (!ret)
11815 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11816 pipe_config);
11817 }
11818
11819 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011820}
11821
Jani Nikula65b38e02015-04-13 11:26:56 +030011822static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011823 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11824 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011825 .atomic_begin = intel_begin_crtc_commit,
11826 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011827 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011828};
11829
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011830static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11831{
11832 struct intel_connector *connector;
11833
11834 for_each_intel_connector(dev, connector) {
11835 if (connector->base.encoder) {
11836 connector->base.state->best_encoder =
11837 connector->base.encoder;
11838 connector->base.state->crtc =
11839 connector->base.encoder->crtc;
11840 } else {
11841 connector->base.state->best_encoder = NULL;
11842 connector->base.state->crtc = NULL;
11843 }
11844 }
11845}
11846
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011847static void
Robin Schroereba905b2014-05-18 02:24:50 +020011848connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011849 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011850{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011851 int bpp = pipe_config->pipe_bpp;
11852
11853 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11854 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011855 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011856
11857 /* Don't use an invalid EDID bpc value */
11858 if (connector->base.display_info.bpc &&
11859 connector->base.display_info.bpc * 3 < bpp) {
11860 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11861 bpp, connector->base.display_info.bpc*3);
11862 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11863 }
11864
11865 /* Clamp bpp to 8 on screens without EDID 1.4 */
11866 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11867 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11868 bpp);
11869 pipe_config->pipe_bpp = 24;
11870 }
11871}
11872
11873static int
11874compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011875 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011876{
11877 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011878 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011879 struct drm_connector *connector;
11880 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011881 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011882
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011883 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011884 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011885 else if (INTEL_INFO(dev)->gen >= 5)
11886 bpp = 12*3;
11887 else
11888 bpp = 8*3;
11889
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011890
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011891 pipe_config->pipe_bpp = bpp;
11892
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011893 state = pipe_config->base.state;
11894
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011895 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011896 for_each_connector_in_state(state, connector, connector_state, i) {
11897 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011898 continue;
11899
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011900 connected_sink_compute_bpp(to_intel_connector(connector),
11901 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011902 }
11903
11904 return bpp;
11905}
11906
Daniel Vetter644db712013-09-19 14:53:58 +020011907static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11908{
11909 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11910 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011911 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011912 mode->crtc_hdisplay, mode->crtc_hsync_start,
11913 mode->crtc_hsync_end, mode->crtc_htotal,
11914 mode->crtc_vdisplay, mode->crtc_vsync_start,
11915 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11916}
11917
Daniel Vetterc0b03412013-05-28 12:05:54 +020011918static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011919 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011920 const char *context)
11921{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011922 struct drm_device *dev = crtc->base.dev;
11923 struct drm_plane *plane;
11924 struct intel_plane *intel_plane;
11925 struct intel_plane_state *state;
11926 struct drm_framebuffer *fb;
11927
11928 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11929 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011930
11931 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11932 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11933 pipe_config->pipe_bpp, pipe_config->dither);
11934 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11935 pipe_config->has_pch_encoder,
11936 pipe_config->fdi_lanes,
11937 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11938 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11939 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011940 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011941 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011942 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011943 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11944 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11945 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011946
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011947 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011948 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011949 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011950 pipe_config->dp_m2_n2.gmch_m,
11951 pipe_config->dp_m2_n2.gmch_n,
11952 pipe_config->dp_m2_n2.link_m,
11953 pipe_config->dp_m2_n2.link_n,
11954 pipe_config->dp_m2_n2.tu);
11955
Daniel Vetter55072d12014-11-20 16:10:28 +010011956 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11957 pipe_config->has_audio,
11958 pipe_config->has_infoframe);
11959
Daniel Vetterc0b03412013-05-28 12:05:54 +020011960 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011961 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011962 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011963 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11964 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011965 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011966 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11967 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011968 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11969 crtc->num_scalers,
11970 pipe_config->scaler_state.scaler_users,
11971 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011972 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11973 pipe_config->gmch_pfit.control,
11974 pipe_config->gmch_pfit.pgm_ratios,
11975 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011976 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011977 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011978 pipe_config->pch_pfit.size,
11979 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011980 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011981 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011982
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011983 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011984 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011985 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011986 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011987 pipe_config->ddi_pll_sel,
11988 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011989 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011990 pipe_config->dpll_hw_state.pll0,
11991 pipe_config->dpll_hw_state.pll1,
11992 pipe_config->dpll_hw_state.pll2,
11993 pipe_config->dpll_hw_state.pll3,
11994 pipe_config->dpll_hw_state.pll6,
11995 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011996 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011997 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011998 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070011999 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012000 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12001 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12002 pipe_config->ddi_pll_sel,
12003 pipe_config->dpll_hw_state.ctrl1,
12004 pipe_config->dpll_hw_state.cfgcr1,
12005 pipe_config->dpll_hw_state.cfgcr2);
12006 } else if (HAS_DDI(dev)) {
12007 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12008 pipe_config->ddi_pll_sel,
12009 pipe_config->dpll_hw_state.wrpll);
12010 } else {
12011 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12012 "fp0: 0x%x, fp1: 0x%x\n",
12013 pipe_config->dpll_hw_state.dpll,
12014 pipe_config->dpll_hw_state.dpll_md,
12015 pipe_config->dpll_hw_state.fp0,
12016 pipe_config->dpll_hw_state.fp1);
12017 }
12018
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012019 DRM_DEBUG_KMS("planes on this crtc\n");
12020 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12021 intel_plane = to_intel_plane(plane);
12022 if (intel_plane->pipe != crtc->pipe)
12023 continue;
12024
12025 state = to_intel_plane_state(plane->state);
12026 fb = state->base.fb;
12027 if (!fb) {
12028 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12029 "disabled, scaler_id = %d\n",
12030 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12031 plane->base.id, intel_plane->pipe,
12032 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12033 drm_plane_index(plane), state->scaler_id);
12034 continue;
12035 }
12036
12037 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12038 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12039 plane->base.id, intel_plane->pipe,
12040 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12041 drm_plane_index(plane));
12042 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12043 fb->base.id, fb->width, fb->height, fb->pixel_format);
12044 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12045 state->scaler_id,
12046 state->src.x1 >> 16, state->src.y1 >> 16,
12047 drm_rect_width(&state->src) >> 16,
12048 drm_rect_height(&state->src) >> 16,
12049 state->dst.x1, state->dst.y1,
12050 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12051 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012052}
12053
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012054static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012055{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012056 struct drm_device *dev = state->dev;
12057 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012058 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012059 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012060 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012061 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012062
12063 /*
12064 * Walk the connector list instead of the encoder
12065 * list to detect the problem on ddi platforms
12066 * where there's just one encoder per digital port.
12067 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012068 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012069 if (!connector_state->best_encoder)
12070 continue;
12071
12072 encoder = to_intel_encoder(connector_state->best_encoder);
12073
12074 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012075
12076 switch (encoder->type) {
12077 unsigned int port_mask;
12078 case INTEL_OUTPUT_UNKNOWN:
12079 if (WARN_ON(!HAS_DDI(dev)))
12080 break;
12081 case INTEL_OUTPUT_DISPLAYPORT:
12082 case INTEL_OUTPUT_HDMI:
12083 case INTEL_OUTPUT_EDP:
12084 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12085
12086 /* the same port mustn't appear more than once */
12087 if (used_ports & port_mask)
12088 return false;
12089
12090 used_ports |= port_mask;
12091 default:
12092 break;
12093 }
12094 }
12095
12096 return true;
12097}
12098
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012099static void
12100clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12101{
12102 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012103 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012104 struct intel_dpll_hw_state dpll_hw_state;
12105 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012106 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012107 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012108
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012109 /* FIXME: before the switch to atomic started, a new pipe_config was
12110 * kzalloc'd. Code that depends on any field being zero should be
12111 * fixed, so that the crtc_state can be safely duplicated. For now,
12112 * only fields that are know to not cause problems are preserved. */
12113
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012114 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012115 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012116 shared_dpll = crtc_state->shared_dpll;
12117 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012118 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012119 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012120
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012121 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012122
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012123 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012124 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012125 crtc_state->shared_dpll = shared_dpll;
12126 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012127 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012128 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012129}
12130
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012131static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012132intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012133 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012134{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012135 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012136 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012137 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012138 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012139 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012140 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012141 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012142
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012143 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012144
Daniel Vettere143a212013-07-04 12:01:15 +020012145 pipe_config->cpu_transcoder =
12146 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012147
Imre Deak2960bc92013-07-30 13:36:32 +030012148 /*
12149 * Sanitize sync polarity flags based on requested ones. If neither
12150 * positive or negative polarity is requested, treat this as meaning
12151 * negative polarity.
12152 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012153 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012154 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012155 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012156
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012157 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012158 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012159 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012160
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012161 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12162 pipe_config);
12163 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012164 goto fail;
12165
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012166 /*
12167 * Determine the real pipe dimensions. Note that stereo modes can
12168 * increase the actual pipe size due to the frame doubling and
12169 * insertion of additional space for blanks between the frame. This
12170 * is stored in the crtc timings. We use the requested mode to do this
12171 * computation to clearly distinguish it from the adjusted mode, which
12172 * can be changed by the connectors in the below retry loop.
12173 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012174 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012175 &pipe_config->pipe_src_w,
12176 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012177
Daniel Vettere29c22c2013-02-21 00:00:16 +010012178encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012179 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012180 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012181 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012182
Daniel Vetter135c81b2013-07-21 21:37:09 +020012183 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012184 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12185 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012186
Daniel Vetter7758a112012-07-08 19:40:39 +020012187 /* Pass our mode to the connectors and the CRTC to give them a chance to
12188 * adjust it according to limitations or connector properties, and also
12189 * a chance to reject the mode entirely.
12190 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012191 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012192 if (connector_state->crtc != crtc)
12193 continue;
12194
12195 encoder = to_intel_encoder(connector_state->best_encoder);
12196
Daniel Vetterefea6e82013-07-21 21:36:59 +020012197 if (!(encoder->compute_config(encoder, pipe_config))) {
12198 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012199 goto fail;
12200 }
12201 }
12202
Daniel Vetterff9a6752013-06-01 17:16:21 +020012203 /* Set default port clock if not overwritten by the encoder. Needs to be
12204 * done afterwards in case the encoder adjusts the mode. */
12205 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012206 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012207 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012208
Daniel Vettera43f6e02013-06-07 23:10:32 +020012209 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012210 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012211 DRM_DEBUG_KMS("CRTC fixup failed\n");
12212 goto fail;
12213 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012214
12215 if (ret == RETRY) {
12216 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12217 ret = -EINVAL;
12218 goto fail;
12219 }
12220
12221 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12222 retry = false;
12223 goto encoder_retry;
12224 }
12225
Daniel Vettere8fa4272015-08-12 11:43:34 +020012226 /* Dithering seems to not pass-through bits correctly when it should, so
12227 * only enable it on 6bpc panels. */
12228 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012229 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012230 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012231
Daniel Vetter7758a112012-07-08 19:40:39 +020012232fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012233 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012234}
12235
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012236static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012237intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012238{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012239 struct drm_crtc *crtc;
12240 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012241 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012242
Ville Syrjälä76688512014-01-10 11:28:06 +020012243 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012244 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012245 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012246
12247 /* Update hwmode for vblank functions */
12248 if (crtc->state->active)
12249 crtc->hwmode = crtc->state->adjusted_mode;
12250 else
12251 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012252
12253 /*
12254 * Update legacy state to satisfy fbc code. This can
12255 * be removed when fbc uses the atomic state.
12256 */
12257 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12258 struct drm_plane_state *plane_state = crtc->primary->state;
12259
12260 crtc->primary->fb = plane_state->fb;
12261 crtc->x = plane_state->src_x >> 16;
12262 crtc->y = plane_state->src_y >> 16;
12263 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012264 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012265}
12266
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012267static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012268{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012269 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012270
12271 if (clock1 == clock2)
12272 return true;
12273
12274 if (!clock1 || !clock2)
12275 return false;
12276
12277 diff = abs(clock1 - clock2);
12278
12279 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12280 return true;
12281
12282 return false;
12283}
12284
Daniel Vetter25c5b262012-07-08 22:08:04 +020012285#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12286 list_for_each_entry((intel_crtc), \
12287 &(dev)->mode_config.crtc_list, \
12288 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012289 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012290
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012291static bool
12292intel_compare_m_n(unsigned int m, unsigned int n,
12293 unsigned int m2, unsigned int n2,
12294 bool exact)
12295{
12296 if (m == m2 && n == n2)
12297 return true;
12298
12299 if (exact || !m || !n || !m2 || !n2)
12300 return false;
12301
12302 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12303
12304 if (m > m2) {
12305 while (m > m2) {
12306 m2 <<= 1;
12307 n2 <<= 1;
12308 }
12309 } else if (m < m2) {
12310 while (m < m2) {
12311 m <<= 1;
12312 n <<= 1;
12313 }
12314 }
12315
12316 return m == m2 && n == n2;
12317}
12318
12319static bool
12320intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12321 struct intel_link_m_n *m2_n2,
12322 bool adjust)
12323{
12324 if (m_n->tu == m2_n2->tu &&
12325 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12326 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12327 intel_compare_m_n(m_n->link_m, m_n->link_n,
12328 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12329 if (adjust)
12330 *m2_n2 = *m_n;
12331
12332 return true;
12333 }
12334
12335 return false;
12336}
12337
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012338static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012339intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012340 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012341 struct intel_crtc_state *pipe_config,
12342 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012343{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012344 bool ret = true;
12345
12346#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12347 do { \
12348 if (!adjust) \
12349 DRM_ERROR(fmt, ##__VA_ARGS__); \
12350 else \
12351 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12352 } while (0)
12353
Daniel Vetter66e985c2013-06-05 13:34:20 +020012354#define PIPE_CONF_CHECK_X(name) \
12355 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012356 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012357 "(expected 0x%08x, found 0x%08x)\n", \
12358 current_config->name, \
12359 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012360 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012361 }
12362
Daniel Vetter08a24032013-04-19 11:25:34 +020012363#define PIPE_CONF_CHECK_I(name) \
12364 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012365 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012366 "(expected %i, found %i)\n", \
12367 current_config->name, \
12368 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012369 ret = false; \
12370 }
12371
12372#define PIPE_CONF_CHECK_M_N(name) \
12373 if (!intel_compare_link_m_n(&current_config->name, \
12374 &pipe_config->name,\
12375 adjust)) { \
12376 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12377 "(expected tu %i gmch %i/%i link %i/%i, " \
12378 "found tu %i, gmch %i/%i link %i/%i)\n", \
12379 current_config->name.tu, \
12380 current_config->name.gmch_m, \
12381 current_config->name.gmch_n, \
12382 current_config->name.link_m, \
12383 current_config->name.link_n, \
12384 pipe_config->name.tu, \
12385 pipe_config->name.gmch_m, \
12386 pipe_config->name.gmch_n, \
12387 pipe_config->name.link_m, \
12388 pipe_config->name.link_n); \
12389 ret = false; \
12390 }
12391
12392#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12393 if (!intel_compare_link_m_n(&current_config->name, \
12394 &pipe_config->name, adjust) && \
12395 !intel_compare_link_m_n(&current_config->alt_name, \
12396 &pipe_config->name, adjust)) { \
12397 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12398 "(expected tu %i gmch %i/%i link %i/%i, " \
12399 "or tu %i gmch %i/%i link %i/%i, " \
12400 "found tu %i, gmch %i/%i link %i/%i)\n", \
12401 current_config->name.tu, \
12402 current_config->name.gmch_m, \
12403 current_config->name.gmch_n, \
12404 current_config->name.link_m, \
12405 current_config->name.link_n, \
12406 current_config->alt_name.tu, \
12407 current_config->alt_name.gmch_m, \
12408 current_config->alt_name.gmch_n, \
12409 current_config->alt_name.link_m, \
12410 current_config->alt_name.link_n, \
12411 pipe_config->name.tu, \
12412 pipe_config->name.gmch_m, \
12413 pipe_config->name.gmch_n, \
12414 pipe_config->name.link_m, \
12415 pipe_config->name.link_n); \
12416 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012417 }
12418
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012419/* This is required for BDW+ where there is only one set of registers for
12420 * switching between high and low RR.
12421 * This macro can be used whenever a comparison has to be made between one
12422 * hw state and multiple sw state variables.
12423 */
12424#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12425 if ((current_config->name != pipe_config->name) && \
12426 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012427 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012428 "(expected %i or %i, found %i)\n", \
12429 current_config->name, \
12430 current_config->alt_name, \
12431 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012432 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012433 }
12434
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012435#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12436 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012437 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012438 "(expected %i, found %i)\n", \
12439 current_config->name & (mask), \
12440 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012441 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012442 }
12443
Ville Syrjälä5e550652013-09-06 23:29:07 +030012444#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12445 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012446 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012447 "(expected %i, found %i)\n", \
12448 current_config->name, \
12449 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012450 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012451 }
12452
Daniel Vetterbb760062013-06-06 14:55:52 +020012453#define PIPE_CONF_QUIRK(quirk) \
12454 ((current_config->quirks | pipe_config->quirks) & (quirk))
12455
Daniel Vettereccb1402013-05-22 00:50:22 +020012456 PIPE_CONF_CHECK_I(cpu_transcoder);
12457
Daniel Vetter08a24032013-04-19 11:25:34 +020012458 PIPE_CONF_CHECK_I(has_pch_encoder);
12459 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012460 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012461
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012462 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012463 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012464
12465 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012466 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012467
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012468 PIPE_CONF_CHECK_I(has_drrs);
12469 if (current_config->has_drrs)
12470 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12471 } else
12472 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012473
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012480
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012487
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012488 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012489 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012490 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12491 IS_VALLEYVIEW(dev))
12492 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012493 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012494
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012495 PIPE_CONF_CHECK_I(has_audio);
12496
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012497 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012498 DRM_MODE_FLAG_INTERLACE);
12499
Daniel Vetterbb760062013-06-06 14:55:52 +020012500 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012501 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012502 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012503 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012504 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012506 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012508 DRM_MODE_FLAG_NVSYNC);
12509 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012510
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012511 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012512 /* pfit ratios are autocomputed by the hw on gen4+ */
12513 if (INTEL_INFO(dev)->gen < 4)
12514 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012515 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012516
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012517 if (!adjust) {
12518 PIPE_CONF_CHECK_I(pipe_src_w);
12519 PIPE_CONF_CHECK_I(pipe_src_h);
12520
12521 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12522 if (current_config->pch_pfit.enabled) {
12523 PIPE_CONF_CHECK_X(pch_pfit.pos);
12524 PIPE_CONF_CHECK_X(pch_pfit.size);
12525 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012526
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012527 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12528 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012529
Jesse Barnese59150d2014-01-07 13:30:45 -080012530 /* BDW+ don't expose a synchronous way to read the state */
12531 if (IS_HASWELL(dev))
12532 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012533
Ville Syrjälä282740f2013-09-04 18:30:03 +030012534 PIPE_CONF_CHECK_I(double_wide);
12535
Daniel Vetter26804af2014-06-25 22:01:55 +030012536 PIPE_CONF_CHECK_X(ddi_pll_sel);
12537
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012538 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012539 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012540 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012541 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12542 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012543 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012544 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12545 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12546 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012547
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012548 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12549 PIPE_CONF_CHECK_I(pipe_bpp);
12550
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012551 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012552 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012553
Daniel Vetter66e985c2013-06-05 13:34:20 +020012554#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012555#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012556#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012557#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012558#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012559#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012560#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012561
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012563}
12564
Damien Lespiau08db6652014-11-04 17:06:52 +000012565static void check_wm_state(struct drm_device *dev)
12566{
12567 struct drm_i915_private *dev_priv = dev->dev_private;
12568 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12569 struct intel_crtc *intel_crtc;
12570 int plane;
12571
12572 if (INTEL_INFO(dev)->gen < 9)
12573 return;
12574
12575 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12576 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12577
12578 for_each_intel_crtc(dev, intel_crtc) {
12579 struct skl_ddb_entry *hw_entry, *sw_entry;
12580 const enum pipe pipe = intel_crtc->pipe;
12581
12582 if (!intel_crtc->active)
12583 continue;
12584
12585 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012586 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012587 hw_entry = &hw_ddb.plane[pipe][plane];
12588 sw_entry = &sw_ddb->plane[pipe][plane];
12589
12590 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12591 continue;
12592
12593 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12594 "(expected (%u,%u), found (%u,%u))\n",
12595 pipe_name(pipe), plane + 1,
12596 sw_entry->start, sw_entry->end,
12597 hw_entry->start, hw_entry->end);
12598 }
12599
12600 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012601 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12602 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012603
12604 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12605 continue;
12606
12607 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12608 "(expected (%u,%u), found (%u,%u))\n",
12609 pipe_name(pipe),
12610 sw_entry->start, sw_entry->end,
12611 hw_entry->start, hw_entry->end);
12612 }
12613}
12614
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012615static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012616check_connector_state(struct drm_device *dev,
12617 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012618{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012619 struct drm_connector_state *old_conn_state;
12620 struct drm_connector *connector;
12621 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012623 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12624 struct drm_encoder *encoder = connector->encoder;
12625 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012626
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012627 /* This also checks the encoder/connector hw state with the
12628 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012629 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012630
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012631 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012632 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012634}
12635
12636static void
12637check_encoder_state(struct drm_device *dev)
12638{
12639 struct intel_encoder *encoder;
12640 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012641
Damien Lespiaub2784e12014-08-05 11:29:37 +010012642 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012643 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012644 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012645
12646 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12647 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012648 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012649
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012650 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012651 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652 continue;
12653 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012654
12655 I915_STATE_WARN(connector->base.state->crtc !=
12656 encoder->base.crtc,
12657 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012658 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012659
Rob Clarke2c719b2014-12-15 13:56:32 -050012660 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012661 "encoder's enabled state mismatch "
12662 "(expected %i, found %i)\n",
12663 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012664
12665 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012666 bool active;
12667
12668 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012669 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012670 "encoder detached but still enabled on pipe %c.\n",
12671 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012672 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012673 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012674}
12675
12676static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012677check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012678{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012680 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012681 struct drm_crtc_state *old_crtc_state;
12682 struct drm_crtc *crtc;
12683 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012684
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012685 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12687 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012688 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012689
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012690 if (!needs_modeset(crtc->state) &&
12691 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012692 continue;
12693
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012694 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12695 pipe_config = to_intel_crtc_state(old_crtc_state);
12696 memset(pipe_config, 0, sizeof(*pipe_config));
12697 pipe_config->base.crtc = crtc;
12698 pipe_config->base.state = old_state;
12699
12700 DRM_DEBUG_KMS("[CRTC:%d]\n",
12701 crtc->base.id);
12702
12703 active = dev_priv->display.get_pipe_config(intel_crtc,
12704 pipe_config);
12705
12706 /* hw state is inconsistent with the pipe quirk */
12707 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12708 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12709 active = crtc->state->active;
12710
12711 I915_STATE_WARN(crtc->state->active != active,
12712 "crtc active state doesn't match with hw state "
12713 "(expected %i, found %i)\n", crtc->state->active, active);
12714
12715 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12716 "transitional active state does not match atomic hw state "
12717 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12718
12719 for_each_encoder_on_crtc(dev, crtc, encoder) {
12720 enum pipe pipe;
12721
12722 active = encoder->get_hw_state(encoder, &pipe);
12723 I915_STATE_WARN(active != crtc->state->active,
12724 "[ENCODER:%i] active %i with crtc active %i\n",
12725 encoder->base.base.id, active, crtc->state->active);
12726
12727 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12728 "Encoder connected to wrong pipe %c\n",
12729 pipe_name(pipe));
12730
12731 if (active)
12732 encoder->get_config(encoder, pipe_config);
12733 }
12734
12735 if (!crtc->state->active)
12736 continue;
12737
12738 sw_config = to_intel_crtc_state(crtc->state);
12739 if (!intel_pipe_config_compare(dev, sw_config,
12740 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012741 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012742 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012743 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012744 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012745 "[sw state]");
12746 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012747 }
12748}
12749
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012750static void
12751check_shared_dpll_state(struct drm_device *dev)
12752{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012754 struct intel_crtc *crtc;
12755 struct intel_dpll_hw_state dpll_hw_state;
12756 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012757
12758 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12759 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12760 int enabled_crtcs = 0, active_crtcs = 0;
12761 bool active;
12762
12763 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12764
12765 DRM_DEBUG_KMS("%s\n", pll->name);
12766
12767 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12768
Rob Clarke2c719b2014-12-15 13:56:32 -050012769 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012770 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012771 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012772 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012773 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012774 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012775 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012776 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012777 "pll on state mismatch (expected %i, found %i)\n",
12778 pll->on, active);
12779
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012780 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012781 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012782 enabled_crtcs++;
12783 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12784 active_crtcs++;
12785 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012786 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012787 "pll active crtcs mismatch (expected %i, found %i)\n",
12788 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012789 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012790 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012791 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012792
Rob Clarke2c719b2014-12-15 13:56:32 -050012793 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012794 sizeof(dpll_hw_state)),
12795 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012796 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012797}
12798
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012799static void
12800intel_modeset_check_state(struct drm_device *dev,
12801 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012802{
Damien Lespiau08db6652014-11-04 17:06:52 +000012803 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012804 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012805 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012806 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012807 check_shared_dpll_state(dev);
12808}
12809
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012810void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012811 int dotclock)
12812{
12813 /*
12814 * FDI already provided one idea for the dotclock.
12815 * Yell if the encoder disagrees.
12816 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012817 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012818 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012819 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012820}
12821
Ville Syrjälä80715b22014-05-15 20:23:23 +030012822static void update_scanline_offset(struct intel_crtc *crtc)
12823{
12824 struct drm_device *dev = crtc->base.dev;
12825
12826 /*
12827 * The scanline counter increments at the leading edge of hsync.
12828 *
12829 * On most platforms it starts counting from vtotal-1 on the
12830 * first active line. That means the scanline counter value is
12831 * always one less than what we would expect. Ie. just after
12832 * start of vblank, which also occurs at start of hsync (on the
12833 * last active line), the scanline counter will read vblank_start-1.
12834 *
12835 * On gen2 the scanline counter starts counting from 1 instead
12836 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12837 * to keep the value positive), instead of adding one.
12838 *
12839 * On HSW+ the behaviour of the scanline counter depends on the output
12840 * type. For DP ports it behaves like most other platforms, but on HDMI
12841 * there's an extra 1 line difference. So we need to add two instead of
12842 * one to the value.
12843 */
12844 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012845 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012846 int vtotal;
12847
Ville Syrjälä124abe02015-09-08 13:40:45 +030012848 vtotal = adjusted_mode->crtc_vtotal;
12849 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012850 vtotal /= 2;
12851
12852 crtc->scanline_offset = vtotal - 1;
12853 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012854 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012855 crtc->scanline_offset = 2;
12856 } else
12857 crtc->scanline_offset = 1;
12858}
12859
Maarten Lankhorstad421372015-06-15 12:33:42 +020012860static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012861{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012862 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012863 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012864 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012865 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012866 struct intel_crtc_state *intel_crtc_state;
12867 struct drm_crtc *crtc;
12868 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012869 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012870
12871 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012872 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012873
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012874 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012875 int dpll;
12876
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012877 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012878 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012879 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012880
Maarten Lankhorstad421372015-06-15 12:33:42 +020012881 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012882 continue;
12883
Maarten Lankhorstad421372015-06-15 12:33:42 +020012884 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012885
Maarten Lankhorstad421372015-06-15 12:33:42 +020012886 if (!shared_dpll)
12887 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12888
12889 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012890 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012891}
12892
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012893/*
12894 * This implements the workaround described in the "notes" section of the mode
12895 * set sequence documentation. When going from no pipes or single pipe to
12896 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12897 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12898 */
12899static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12900{
12901 struct drm_crtc_state *crtc_state;
12902 struct intel_crtc *intel_crtc;
12903 struct drm_crtc *crtc;
12904 struct intel_crtc_state *first_crtc_state = NULL;
12905 struct intel_crtc_state *other_crtc_state = NULL;
12906 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12907 int i;
12908
12909 /* look at all crtc's that are going to be enabled in during modeset */
12910 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12911 intel_crtc = to_intel_crtc(crtc);
12912
12913 if (!crtc_state->active || !needs_modeset(crtc_state))
12914 continue;
12915
12916 if (first_crtc_state) {
12917 other_crtc_state = to_intel_crtc_state(crtc_state);
12918 break;
12919 } else {
12920 first_crtc_state = to_intel_crtc_state(crtc_state);
12921 first_pipe = intel_crtc->pipe;
12922 }
12923 }
12924
12925 /* No workaround needed? */
12926 if (!first_crtc_state)
12927 return 0;
12928
12929 /* w/a possibly needed, check how many crtc's are already enabled. */
12930 for_each_intel_crtc(state->dev, intel_crtc) {
12931 struct intel_crtc_state *pipe_config;
12932
12933 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12934 if (IS_ERR(pipe_config))
12935 return PTR_ERR(pipe_config);
12936
12937 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12938
12939 if (!pipe_config->base.active ||
12940 needs_modeset(&pipe_config->base))
12941 continue;
12942
12943 /* 2 or more enabled crtcs means no need for w/a */
12944 if (enabled_pipe != INVALID_PIPE)
12945 return 0;
12946
12947 enabled_pipe = intel_crtc->pipe;
12948 }
12949
12950 if (enabled_pipe != INVALID_PIPE)
12951 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12952 else if (other_crtc_state)
12953 other_crtc_state->hsw_workaround_pipe = first_pipe;
12954
12955 return 0;
12956}
12957
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012958static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12959{
12960 struct drm_crtc *crtc;
12961 struct drm_crtc_state *crtc_state;
12962 int ret = 0;
12963
12964 /* add all active pipes to the state */
12965 for_each_crtc(state->dev, crtc) {
12966 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12967 if (IS_ERR(crtc_state))
12968 return PTR_ERR(crtc_state);
12969
12970 if (!crtc_state->active || needs_modeset(crtc_state))
12971 continue;
12972
12973 crtc_state->mode_changed = true;
12974
12975 ret = drm_atomic_add_affected_connectors(state, crtc);
12976 if (ret)
12977 break;
12978
12979 ret = drm_atomic_add_affected_planes(state, crtc);
12980 if (ret)
12981 break;
12982 }
12983
12984 return ret;
12985}
12986
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012987static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012988{
12989 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012990 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012991 int ret;
12992
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012993 if (!check_digital_port_conflicts(state)) {
12994 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12995 return -EINVAL;
12996 }
12997
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012998 /*
12999 * See if the config requires any additional preparation, e.g.
13000 * to adjust global state with pipes off. We need to do this
13001 * here so we can get the modeset_pipe updated config for the new
13002 * mode set on this crtc. For other crtcs we need to use the
13003 * adjusted_mode bits in the crtc directly.
13004 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013005 if (dev_priv->display.modeset_calc_cdclk) {
13006 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013007
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013008 ret = dev_priv->display.modeset_calc_cdclk(state);
13009
13010 cdclk = to_intel_atomic_state(state)->cdclk;
13011 if (!ret && cdclk != dev_priv->cdclk_freq)
13012 ret = intel_modeset_all_pipes(state);
13013
13014 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013015 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013016 } else
13017 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013018
Maarten Lankhorstad421372015-06-15 12:33:42 +020013019 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013020
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013021 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013022 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013023
Maarten Lankhorstad421372015-06-15 12:33:42 +020013024 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013025}
13026
Matt Roperaa363132015-09-24 15:53:18 -070013027/*
13028 * Handle calculation of various watermark data at the end of the atomic check
13029 * phase. The code here should be run after the per-crtc and per-plane 'check'
13030 * handlers to ensure that all derived state has been updated.
13031 */
13032static void calc_watermark_data(struct drm_atomic_state *state)
13033{
13034 struct drm_device *dev = state->dev;
13035 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13036 struct drm_crtc *crtc;
13037 struct drm_crtc_state *cstate;
13038 struct drm_plane *plane;
13039 struct drm_plane_state *pstate;
13040
13041 /*
13042 * Calculate watermark configuration details now that derived
13043 * plane/crtc state is all properly updated.
13044 */
13045 drm_for_each_crtc(crtc, dev) {
13046 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13047 crtc->state;
13048
13049 if (cstate->active)
13050 intel_state->wm_config.num_pipes_active++;
13051 }
13052 drm_for_each_legacy_plane(plane, dev) {
13053 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13054 plane->state;
13055
13056 if (!to_intel_plane_state(pstate)->visible)
13057 continue;
13058
13059 intel_state->wm_config.sprites_enabled = true;
13060 if (pstate->crtc_w != pstate->src_w >> 16 ||
13061 pstate->crtc_h != pstate->src_h >> 16)
13062 intel_state->wm_config.sprites_scaled = true;
13063 }
13064}
13065
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013066/**
13067 * intel_atomic_check - validate state object
13068 * @dev: drm device
13069 * @state: state to validate
13070 */
13071static int intel_atomic_check(struct drm_device *dev,
13072 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013073{
Matt Roperaa363132015-09-24 15:53:18 -070013074 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013075 struct drm_crtc *crtc;
13076 struct drm_crtc_state *crtc_state;
13077 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013078 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013079
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013080 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013081 if (ret)
13082 return ret;
13083
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013084 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013085 struct intel_crtc_state *pipe_config =
13086 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013087
13088 /* Catch I915_MODE_FLAG_INHERITED */
13089 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13090 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013091
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013092 if (!crtc_state->enable) {
13093 if (needs_modeset(crtc_state))
13094 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013095 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013096 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013097
Daniel Vetter26495482015-07-15 14:15:52 +020013098 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013099 continue;
13100
Daniel Vetter26495482015-07-15 14:15:52 +020013101 /* FIXME: For only active_changed we shouldn't need to do any
13102 * state recomputation at all. */
13103
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013104 ret = drm_atomic_add_affected_connectors(state, crtc);
13105 if (ret)
13106 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013107
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013108 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013109 if (ret)
13110 return ret;
13111
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013112 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013113 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013114 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013115 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013116 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013117 }
13118
13119 if (needs_modeset(crtc_state)) {
13120 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013121
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013122 ret = drm_atomic_add_affected_planes(state, crtc);
13123 if (ret)
13124 return ret;
13125 }
13126
Daniel Vetter26495482015-07-15 14:15:52 +020013127 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13128 needs_modeset(crtc_state) ?
13129 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013130 }
13131
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013132 if (any_ms) {
13133 ret = intel_modeset_checks(state);
13134
13135 if (ret)
13136 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013137 } else
Matt Roperaa363132015-09-24 15:53:18 -070013138 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013139
Matt Roperaa363132015-09-24 15:53:18 -070013140 ret = drm_atomic_helper_check_planes(state->dev, state);
13141 if (ret)
13142 return ret;
13143
13144 calc_watermark_data(state);
13145
13146 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013147}
13148
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013149static int intel_atomic_prepare_commit(struct drm_device *dev,
13150 struct drm_atomic_state *state,
13151 bool async)
13152{
13153 struct drm_crtc_state *crtc_state;
13154 struct drm_crtc *crtc;
13155 int i, ret;
13156
13157 if (async) {
13158 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13159 return -EINVAL;
13160 }
13161
13162 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13163 ret = intel_crtc_wait_for_pending_flips(crtc);
13164 if (ret)
13165 return ret;
13166 }
13167
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013168 ret = mutex_lock_interruptible(&dev->struct_mutex);
13169 if (ret)
13170 return ret;
13171
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013172 ret = drm_atomic_helper_prepare_planes(dev, state);
13173
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013174 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013175 return ret;
13176}
13177
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013178/**
13179 * intel_atomic_commit - commit validated state object
13180 * @dev: DRM device
13181 * @state: the top-level driver state object
13182 * @async: asynchronous commit
13183 *
13184 * This function commits a top-level state object that has been validated
13185 * with drm_atomic_helper_check().
13186 *
13187 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13188 * we can only handle plane-related operations and do not yet support
13189 * asynchronous commit.
13190 *
13191 * RETURNS
13192 * Zero for success or -errno.
13193 */
13194static int intel_atomic_commit(struct drm_device *dev,
13195 struct drm_atomic_state *state,
13196 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013197{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013198 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013199 struct drm_crtc *crtc;
13200 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013201 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013202 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013203 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013204
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013205 ret = intel_atomic_prepare_commit(dev, state, async);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013206 if (ret)
13207 return ret;
13208
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013209 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013210 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013211
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013212 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13214
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013215 if (!needs_modeset(crtc->state))
13216 continue;
13217
13218 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013219 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013220
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013221 if (crtc_state->active) {
13222 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13223 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013224 intel_crtc->active = false;
13225 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013226 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013227 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013228
Daniel Vetterea9d7582012-07-10 10:42:52 +020013229 /* Only after disabling all output pipelines that will be changed can we
13230 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013231 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013232
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013233 if (any_ms) {
13234 intel_shared_dpll_commit(state);
13235
13236 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013237 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013238 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013239
Daniel Vettera6778b32012-07-02 09:56:42 +020013240 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013241 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13243 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013244 bool update_pipe = !modeset &&
13245 to_intel_crtc_state(crtc->state)->update_pipe;
13246 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013247
13248 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013249 update_scanline_offset(to_intel_crtc(crtc));
13250 dev_priv->display.crtc_enable(crtc);
13251 }
13252
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013253 if (update_pipe) {
13254 put_domains = modeset_get_crtc_power_domains(crtc);
13255
13256 /* make sure intel_modeset_check_state runs */
13257 any_ms = true;
13258 }
13259
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013260 if (!modeset)
13261 intel_pre_plane_update(intel_crtc);
13262
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013263 if (crtc->state->active &&
13264 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013265 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013266
13267 if (put_domains)
13268 modeset_put_power_domains(dev_priv, put_domains);
13269
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013270 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013271 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013272
Daniel Vettera6778b32012-07-02 09:56:42 +020013273 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013274
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013275 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013276
13277 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013278 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013279 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013280
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013281 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013282 intel_modeset_check_state(dev, state);
13283
13284 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013285
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013286 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013287}
13288
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013289void intel_crtc_restore_mode(struct drm_crtc *crtc)
13290{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013291 struct drm_device *dev = crtc->dev;
13292 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013293 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013294 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013295
13296 state = drm_atomic_state_alloc(dev);
13297 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013298 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013299 crtc->base.id);
13300 return;
13301 }
13302
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013303 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013304
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013305retry:
13306 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13307 ret = PTR_ERR_OR_ZERO(crtc_state);
13308 if (!ret) {
13309 if (!crtc_state->active)
13310 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013311
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013312 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013313 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013314 }
13315
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013316 if (ret == -EDEADLK) {
13317 drm_atomic_state_clear(state);
13318 drm_modeset_backoff(state->acquire_ctx);
13319 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013320 }
13321
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013322 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013323out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013324 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013325}
13326
Daniel Vetter25c5b262012-07-08 22:08:04 +020013327#undef for_each_intel_crtc_masked
13328
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013329static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013330 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013331 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013332 .destroy = intel_crtc_destroy,
13333 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013334 .atomic_duplicate_state = intel_crtc_duplicate_state,
13335 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013336};
13337
Daniel Vetter53589012013-06-05 13:34:16 +020013338static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13339 struct intel_shared_dpll *pll,
13340 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013341{
Daniel Vetter53589012013-06-05 13:34:16 +020013342 uint32_t val;
13343
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013344 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013345 return false;
13346
Daniel Vetter53589012013-06-05 13:34:16 +020013347 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013348 hw_state->dpll = val;
13349 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13350 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013351
13352 return val & DPLL_VCO_ENABLE;
13353}
13354
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013355static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13356 struct intel_shared_dpll *pll)
13357{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013358 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13359 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013360}
13361
Daniel Vettere7b903d2013-06-05 13:34:14 +020013362static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13363 struct intel_shared_dpll *pll)
13364{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013365 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013366 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013367
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013368 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013369
13370 /* Wait for the clocks to stabilize. */
13371 POSTING_READ(PCH_DPLL(pll->id));
13372 udelay(150);
13373
13374 /* The pixel multiplier can only be updated once the
13375 * DPLL is enabled and the clocks are stable.
13376 *
13377 * So write it again.
13378 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013379 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013380 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013381 udelay(200);
13382}
13383
13384static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13385 struct intel_shared_dpll *pll)
13386{
13387 struct drm_device *dev = dev_priv->dev;
13388 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013389
13390 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013391 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013392 if (intel_crtc_to_shared_dpll(crtc) == pll)
13393 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13394 }
13395
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013396 I915_WRITE(PCH_DPLL(pll->id), 0);
13397 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013398 udelay(200);
13399}
13400
Daniel Vetter46edb022013-06-05 13:34:12 +020013401static char *ibx_pch_dpll_names[] = {
13402 "PCH DPLL A",
13403 "PCH DPLL B",
13404};
13405
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013406static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013407{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013408 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013409 int i;
13410
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013411 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013412
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013413 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013414 dev_priv->shared_dplls[i].id = i;
13415 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013416 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013417 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13418 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013419 dev_priv->shared_dplls[i].get_hw_state =
13420 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013421 }
13422}
13423
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013424static void intel_shared_dpll_init(struct drm_device *dev)
13425{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013427
Daniel Vetter9cd86932014-06-25 22:01:57 +030013428 if (HAS_DDI(dev))
13429 intel_ddi_pll_init(dev);
13430 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013431 ibx_pch_dpll_init(dev);
13432 else
13433 dev_priv->num_shared_dpll = 0;
13434
13435 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013436}
13437
Matt Roper6beb8c232014-12-01 15:40:14 -080013438/**
13439 * intel_prepare_plane_fb - Prepare fb for usage on plane
13440 * @plane: drm plane to prepare for
13441 * @fb: framebuffer to prepare for presentation
13442 *
13443 * Prepares a framebuffer for usage on a display plane. Generally this
13444 * involves pinning the underlying object and updating the frontbuffer tracking
13445 * bits. Some older platforms need special physical address handling for
13446 * cursor planes.
13447 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013448 * Must be called with struct_mutex held.
13449 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013450 * Returns 0 on success, negative error code on failure.
13451 */
13452int
13453intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013454 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013455{
13456 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013457 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013458 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013459 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013460 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013461 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013462
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013463 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013464 return 0;
13465
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013466 if (old_obj) {
13467 struct drm_crtc_state *crtc_state =
13468 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13469
13470 /* Big Hammer, we also need to ensure that any pending
13471 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13472 * current scanout is retired before unpinning the old
13473 * framebuffer. Note that we rely on userspace rendering
13474 * into the buffer attached to the pipe they are waiting
13475 * on. If not, userspace generates a GPU hang with IPEHR
13476 * point to the MI_WAIT_FOR_EVENT.
13477 *
13478 * This should only fail upon a hung GPU, in which case we
13479 * can safely continue.
13480 */
13481 if (needs_modeset(crtc_state))
13482 ret = i915_gem_object_wait_rendering(old_obj, true);
13483
13484 /* Swallow -EIO errors to allow updates during hw lockup. */
13485 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013486 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013487 }
13488
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013489 if (!obj) {
13490 ret = 0;
13491 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013492 INTEL_INFO(dev)->cursor_needs_physical) {
13493 int align = IS_I830(dev) ? 16 * 1024 : 256;
13494 ret = i915_gem_object_attach_phys(obj, align);
13495 if (ret)
13496 DRM_DEBUG_KMS("failed to attach phys object\n");
13497 } else {
John Harrison91af1272015-06-18 13:14:56 +010013498 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013499 }
13500
13501 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013502 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013503
Matt Roper6beb8c232014-12-01 15:40:14 -080013504 return ret;
13505}
13506
Matt Roper38f3ce32014-12-02 07:45:25 -080013507/**
13508 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13509 * @plane: drm plane to clean up for
13510 * @fb: old framebuffer that was on plane
13511 *
13512 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013513 *
13514 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013515 */
13516void
13517intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013518 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013519{
13520 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013521 struct intel_plane *intel_plane = to_intel_plane(plane);
13522 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13523 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013524
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013525 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013526 return;
13527
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013528 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13529 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013530 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013531
13532 /* prepare_fb aborted? */
13533 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13534 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13535 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper465c1202014-05-29 08:06:54 -070013536}
13537
Chandra Konduru6156a452015-04-27 13:48:39 -070013538int
13539skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13540{
13541 int max_scale;
13542 struct drm_device *dev;
13543 struct drm_i915_private *dev_priv;
13544 int crtc_clock, cdclk;
13545
13546 if (!intel_crtc || !crtc_state)
13547 return DRM_PLANE_HELPER_NO_SCALING;
13548
13549 dev = intel_crtc->base.dev;
13550 dev_priv = dev->dev_private;
13551 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013552 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013553
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013554 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013555 return DRM_PLANE_HELPER_NO_SCALING;
13556
13557 /*
13558 * skl max scale is lower of:
13559 * close to 3 but not 3, -1 is for that purpose
13560 * or
13561 * cdclk/crtc_clock
13562 */
13563 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13564
13565 return max_scale;
13566}
13567
Matt Roper465c1202014-05-29 08:06:54 -070013568static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013569intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013570 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013571 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013572{
Matt Roper2b875c22014-12-01 15:40:13 -080013573 struct drm_crtc *crtc = state->base.crtc;
13574 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013575 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013576 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13577 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013578
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013579 /* use scaler when colorkey is not required */
13580 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013581 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013582 min_scale = 1;
13583 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013584 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013585 }
Sonika Jindald8106362015-04-10 14:37:28 +053013586
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013587 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13588 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013589 min_scale, max_scale,
13590 can_position, true,
13591 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013592}
13593
Gustavo Padovan14af2932014-10-24 14:51:31 +010013594static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013595intel_commit_primary_plane(struct drm_plane *plane,
13596 struct intel_plane_state *state)
13597{
Matt Roper2b875c22014-12-01 15:40:13 -080013598 struct drm_crtc *crtc = state->base.crtc;
13599 struct drm_framebuffer *fb = state->base.fb;
13600 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013601 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013602
Matt Roperea2c67b2014-12-23 10:41:52 -080013603 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013604
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013605 dev_priv->display.update_primary_plane(crtc, fb,
13606 state->src.x1 >> 16,
13607 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013608}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013609
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013610static void
13611intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013612 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013613{
13614 struct drm_device *dev = plane->dev;
13615 struct drm_i915_private *dev_priv = dev->dev_private;
13616
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013617 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13618}
13619
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013620static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13621 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013622{
13623 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013625 struct intel_crtc_state *old_intel_state =
13626 to_intel_crtc_state(old_crtc_state);
13627 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013628
Ville Syrjäläf015c552015-06-24 22:00:02 +030013629 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013630 intel_update_watermarks(crtc);
13631
Matt Roperc34c9ee2014-12-23 10:41:50 -080013632 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013633 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013634
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013635 if (modeset)
13636 return;
13637
13638 if (to_intel_crtc_state(crtc->state)->update_pipe)
13639 intel_update_pipe_config(intel_crtc, old_intel_state);
13640 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013641 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013642}
13643
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013644static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13645 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013646{
Matt Roper32b7eee2014-12-24 07:59:06 -080013647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013648
Maarten Lankhorst62852622015-09-23 16:29:38 +020013649 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013650}
13651
Matt Ropercf4c7c12014-12-04 10:27:42 -080013652/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013653 * intel_plane_destroy - destroy a plane
13654 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013655 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013656 * Common destruction function for all types of planes (primary, cursor,
13657 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013658 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013659void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013660{
13661 struct intel_plane *intel_plane = to_intel_plane(plane);
13662 drm_plane_cleanup(plane);
13663 kfree(intel_plane);
13664}
13665
Matt Roper65a3fea2015-01-21 16:35:42 -080013666const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013667 .update_plane = drm_atomic_helper_update_plane,
13668 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013669 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013670 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013671 .atomic_get_property = intel_plane_atomic_get_property,
13672 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013673 .atomic_duplicate_state = intel_plane_duplicate_state,
13674 .atomic_destroy_state = intel_plane_destroy_state,
13675
Matt Roper465c1202014-05-29 08:06:54 -070013676};
13677
13678static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13679 int pipe)
13680{
13681 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013682 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013683 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013684 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013685
13686 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13687 if (primary == NULL)
13688 return NULL;
13689
Matt Roper8e7d6882015-01-21 16:35:41 -080013690 state = intel_create_plane_state(&primary->base);
13691 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013692 kfree(primary);
13693 return NULL;
13694 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013695 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013696
Matt Roper465c1202014-05-29 08:06:54 -070013697 primary->can_scale = false;
13698 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013699 if (INTEL_INFO(dev)->gen >= 9) {
13700 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013701 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013702 }
Matt Roper465c1202014-05-29 08:06:54 -070013703 primary->pipe = pipe;
13704 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013705 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013706 primary->check_plane = intel_check_primary_plane;
13707 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013708 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013709 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13710 primary->plane = !pipe;
13711
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013712 if (INTEL_INFO(dev)->gen >= 9) {
13713 intel_primary_formats = skl_primary_formats;
13714 num_formats = ARRAY_SIZE(skl_primary_formats);
13715 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013716 intel_primary_formats = i965_primary_formats;
13717 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013718 } else {
13719 intel_primary_formats = i8xx_primary_formats;
13720 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013721 }
13722
13723 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013724 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013725 intel_primary_formats, num_formats,
13726 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013727
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013728 if (INTEL_INFO(dev)->gen >= 4)
13729 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013730
Matt Roperea2c67b2014-12-23 10:41:52 -080013731 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13732
Matt Roper465c1202014-05-29 08:06:54 -070013733 return &primary->base;
13734}
13735
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013736void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13737{
13738 if (!dev->mode_config.rotation_property) {
13739 unsigned long flags = BIT(DRM_ROTATE_0) |
13740 BIT(DRM_ROTATE_180);
13741
13742 if (INTEL_INFO(dev)->gen >= 9)
13743 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13744
13745 dev->mode_config.rotation_property =
13746 drm_mode_create_rotation_property(dev, flags);
13747 }
13748 if (dev->mode_config.rotation_property)
13749 drm_object_attach_property(&plane->base.base,
13750 dev->mode_config.rotation_property,
13751 plane->base.state->rotation);
13752}
13753
Matt Roper3d7d6512014-06-10 08:28:13 -070013754static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013755intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013756 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013757 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013758{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013759 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013760 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013761 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013762 unsigned stride;
13763 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013764
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013765 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13766 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013767 DRM_PLANE_HELPER_NO_SCALING,
13768 DRM_PLANE_HELPER_NO_SCALING,
13769 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013770 if (ret)
13771 return ret;
13772
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013773 /* if we want to turn off the cursor ignore width and height */
13774 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013775 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013776
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013777 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013778 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013779 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13780 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013781 return -EINVAL;
13782 }
13783
Matt Roperea2c67b2014-12-23 10:41:52 -080013784 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13785 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013786 DRM_DEBUG_KMS("buffer is too small\n");
13787 return -ENOMEM;
13788 }
13789
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013790 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013791 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013792 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013793 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013794
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013795 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013796}
13797
Matt Roperf4a2cf22014-12-01 15:40:12 -080013798static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013799intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013800 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013801{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013802 intel_crtc_update_cursor(crtc, false);
13803}
13804
13805static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013806intel_commit_cursor_plane(struct drm_plane *plane,
13807 struct intel_plane_state *state)
13808{
Matt Roper2b875c22014-12-01 15:40:13 -080013809 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013810 struct drm_device *dev = plane->dev;
13811 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013812 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013813 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013814
Matt Roperea2c67b2014-12-23 10:41:52 -080013815 crtc = crtc ? crtc : plane->crtc;
13816 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013817
Gustavo Padovana912f122014-12-01 15:40:10 -080013818 if (intel_crtc->cursor_bo == obj)
13819 goto update;
13820
Matt Roperf4a2cf22014-12-01 15:40:12 -080013821 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013822 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013823 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013824 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013825 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013826 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013827
Gustavo Padovana912f122014-12-01 15:40:10 -080013828 intel_crtc->cursor_addr = addr;
13829 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013830
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013831update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013832 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013833}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013834
Matt Roper3d7d6512014-06-10 08:28:13 -070013835static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13836 int pipe)
13837{
13838 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013839 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013840
13841 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13842 if (cursor == NULL)
13843 return NULL;
13844
Matt Roper8e7d6882015-01-21 16:35:41 -080013845 state = intel_create_plane_state(&cursor->base);
13846 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013847 kfree(cursor);
13848 return NULL;
13849 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013850 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013851
Matt Roper3d7d6512014-06-10 08:28:13 -070013852 cursor->can_scale = false;
13853 cursor->max_downscale = 1;
13854 cursor->pipe = pipe;
13855 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013856 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013857 cursor->check_plane = intel_check_cursor_plane;
13858 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013859 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013860
13861 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013862 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013863 intel_cursor_formats,
13864 ARRAY_SIZE(intel_cursor_formats),
13865 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013866
13867 if (INTEL_INFO(dev)->gen >= 4) {
13868 if (!dev->mode_config.rotation_property)
13869 dev->mode_config.rotation_property =
13870 drm_mode_create_rotation_property(dev,
13871 BIT(DRM_ROTATE_0) |
13872 BIT(DRM_ROTATE_180));
13873 if (dev->mode_config.rotation_property)
13874 drm_object_attach_property(&cursor->base.base,
13875 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013876 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013877 }
13878
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013879 if (INTEL_INFO(dev)->gen >=9)
13880 state->scaler_id = -1;
13881
Matt Roperea2c67b2014-12-23 10:41:52 -080013882 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13883
Matt Roper3d7d6512014-06-10 08:28:13 -070013884 return &cursor->base;
13885}
13886
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013887static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13888 struct intel_crtc_state *crtc_state)
13889{
13890 int i;
13891 struct intel_scaler *intel_scaler;
13892 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13893
13894 for (i = 0; i < intel_crtc->num_scalers; i++) {
13895 intel_scaler = &scaler_state->scalers[i];
13896 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013897 intel_scaler->mode = PS_SCALER_MODE_DYN;
13898 }
13899
13900 scaler_state->scaler_id = -1;
13901}
13902
Hannes Ederb358d0a2008-12-18 21:18:47 +010013903static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013904{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013905 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013906 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013907 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013908 struct drm_plane *primary = NULL;
13909 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013910 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013911
Daniel Vetter955382f2013-09-19 14:05:45 +020013912 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013913 if (intel_crtc == NULL)
13914 return;
13915
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013916 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13917 if (!crtc_state)
13918 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013919 intel_crtc->config = crtc_state;
13920 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013921 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013922
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013923 /* initialize shared scalers */
13924 if (INTEL_INFO(dev)->gen >= 9) {
13925 if (pipe == PIPE_C)
13926 intel_crtc->num_scalers = 1;
13927 else
13928 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13929
13930 skl_init_scalers(dev, intel_crtc, crtc_state);
13931 }
13932
Matt Roper465c1202014-05-29 08:06:54 -070013933 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013934 if (!primary)
13935 goto fail;
13936
13937 cursor = intel_cursor_plane_create(dev, pipe);
13938 if (!cursor)
13939 goto fail;
13940
Matt Roper465c1202014-05-29 08:06:54 -070013941 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013942 cursor, &intel_crtc_funcs);
13943 if (ret)
13944 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013945
13946 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013947 for (i = 0; i < 256; i++) {
13948 intel_crtc->lut_r[i] = i;
13949 intel_crtc->lut_g[i] = i;
13950 intel_crtc->lut_b[i] = i;
13951 }
13952
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013953 /*
13954 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013955 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013956 */
Jesse Barnes80824002009-09-10 15:28:06 -070013957 intel_crtc->pipe = pipe;
13958 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013959 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013960 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013961 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013962 }
13963
Chris Wilson4b0e3332014-05-30 16:35:26 +030013964 intel_crtc->cursor_base = ~0;
13965 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013966 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013967
Ville Syrjälä852eb002015-06-24 22:00:07 +030013968 intel_crtc->wm.cxsr_allowed = true;
13969
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013970 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13971 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13972 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13973 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13974
Jesse Barnes79e53942008-11-07 14:24:08 -080013975 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013976
13977 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013978 return;
13979
13980fail:
13981 if (primary)
13982 drm_plane_cleanup(primary);
13983 if (cursor)
13984 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013985 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013986 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013987}
13988
Jesse Barnes752aa882013-10-31 18:55:49 +020013989enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13990{
13991 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013992 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013993
Rob Clark51fd3712013-11-19 12:10:12 -050013994 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013995
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013996 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013997 return INVALID_PIPE;
13998
13999 return to_intel_crtc(encoder->crtc)->pipe;
14000}
14001
Carl Worth08d7b3d2009-04-29 14:43:54 -070014002int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014003 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014004{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014005 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014006 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014007 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014008
Rob Clark7707e652014-07-17 23:30:04 -040014009 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014010
Rob Clark7707e652014-07-17 23:30:04 -040014011 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014012 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014013 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014014 }
14015
Rob Clark7707e652014-07-17 23:30:04 -040014016 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014017 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014018
Daniel Vetterc05422d2009-08-11 16:05:30 +020014019 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014020}
14021
Daniel Vetter66a92782012-07-12 20:08:18 +020014022static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014023{
Daniel Vetter66a92782012-07-12 20:08:18 +020014024 struct drm_device *dev = encoder->base.dev;
14025 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014026 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014027 int entry = 0;
14028
Damien Lespiaub2784e12014-08-05 11:29:37 +010014029 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014030 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014031 index_mask |= (1 << entry);
14032
Jesse Barnes79e53942008-11-07 14:24:08 -080014033 entry++;
14034 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014035
Jesse Barnes79e53942008-11-07 14:24:08 -080014036 return index_mask;
14037}
14038
Chris Wilson4d302442010-12-14 19:21:29 +000014039static bool has_edp_a(struct drm_device *dev)
14040{
14041 struct drm_i915_private *dev_priv = dev->dev_private;
14042
14043 if (!IS_MOBILE(dev))
14044 return false;
14045
14046 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14047 return false;
14048
Damien Lespiaue3589902014-02-07 19:12:50 +000014049 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014050 return false;
14051
14052 return true;
14053}
14054
Jesse Barnes84b4e042014-06-25 08:24:29 -070014055static bool intel_crt_present(struct drm_device *dev)
14056{
14057 struct drm_i915_private *dev_priv = dev->dev_private;
14058
Damien Lespiau884497e2013-12-03 13:56:23 +000014059 if (INTEL_INFO(dev)->gen >= 9)
14060 return false;
14061
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014062 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014063 return false;
14064
14065 if (IS_CHERRYVIEW(dev))
14066 return false;
14067
14068 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14069 return false;
14070
14071 return true;
14072}
14073
Jesse Barnes79e53942008-11-07 14:24:08 -080014074static void intel_setup_outputs(struct drm_device *dev)
14075{
Eric Anholt725e30a2009-01-22 13:01:02 -080014076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014077 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014078 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014079
Daniel Vetterc9093352013-06-06 22:22:47 +020014080 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014081
Jesse Barnes84b4e042014-06-25 08:24:29 -070014082 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014083 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014084
Vandana Kannanc776eb22014-08-19 12:05:01 +053014085 if (IS_BROXTON(dev)) {
14086 /*
14087 * FIXME: Broxton doesn't support port detection via the
14088 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14089 * detect the ports.
14090 */
14091 intel_ddi_init(dev, PORT_A);
14092 intel_ddi_init(dev, PORT_B);
14093 intel_ddi_init(dev, PORT_C);
14094 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014095 int found;
14096
Jesse Barnesde31fac2015-03-06 15:53:32 -080014097 /*
14098 * Haswell uses DDI functions to detect digital outputs.
14099 * On SKL pre-D0 the strap isn't connected, so we assume
14100 * it's there.
14101 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014102 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014103 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014104 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014105 intel_ddi_init(dev, PORT_A);
14106
14107 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14108 * register */
14109 found = I915_READ(SFUSE_STRAP);
14110
14111 if (found & SFUSE_STRAP_DDIB_DETECTED)
14112 intel_ddi_init(dev, PORT_B);
14113 if (found & SFUSE_STRAP_DDIC_DETECTED)
14114 intel_ddi_init(dev, PORT_C);
14115 if (found & SFUSE_STRAP_DDID_DETECTED)
14116 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014117 /*
14118 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14119 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014120 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014121 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14122 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14123 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14124 intel_ddi_init(dev, PORT_E);
14125
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014126 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014127 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014128 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014129
14130 if (has_edp_a(dev))
14131 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014132
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014133 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014134 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014135 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014136 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014137 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014138 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014139 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014140 }
14141
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014142 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014143 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014144
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014145 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014146 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014147
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014148 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014149 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014150
Daniel Vetter270b3042012-10-27 15:52:05 +020014151 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014152 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014153 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014154 /*
14155 * The DP_DETECTED bit is the latched state of the DDC
14156 * SDA pin at boot. However since eDP doesn't require DDC
14157 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14158 * eDP ports may have been muxed to an alternate function.
14159 * Thus we can't rely on the DP_DETECTED bit alone to detect
14160 * eDP ports. Consult the VBT as well as DP_DETECTED to
14161 * detect eDP ports.
14162 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014163 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014164 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014165 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14166 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014167 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014168 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014169
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014170 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014171 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014172 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14173 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014174 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014175 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014176
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014177 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014178 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014179 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14180 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14181 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14182 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014183 }
14184
Jani Nikula3cfca972013-08-27 15:12:26 +030014185 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014186 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014187 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014188
Paulo Zanonie2debe92013-02-18 19:00:27 -030014189 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014190 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014191 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014192 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014193 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014194 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014195 }
Ma Ling27185ae2009-08-24 13:50:23 +080014196
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014197 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014198 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014199 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014200
14201 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014202
Paulo Zanonie2debe92013-02-18 19:00:27 -030014203 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014204 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014205 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014206 }
Ma Ling27185ae2009-08-24 13:50:23 +080014207
Paulo Zanonie2debe92013-02-18 19:00:27 -030014208 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014209
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014210 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014211 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014212 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014213 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014214 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014215 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014216 }
Ma Ling27185ae2009-08-24 13:50:23 +080014217
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014218 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014219 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014220 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014221 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014222 intel_dvo_init(dev);
14223
Zhenyu Wang103a1962009-11-27 11:44:36 +080014224 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014225 intel_tv_init(dev);
14226
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014227 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014228
Damien Lespiaub2784e12014-08-05 11:29:37 +010014229 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014230 encoder->base.possible_crtcs = encoder->crtc_mask;
14231 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014232 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014233 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014234
Paulo Zanonidde86e22012-12-01 12:04:25 -020014235 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014236
14237 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014238}
14239
14240static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14241{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014242 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014243 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014244
Daniel Vetteref2d6332014-02-10 18:00:38 +010014245 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014246 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014247 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014248 drm_gem_object_unreference(&intel_fb->obj->base);
14249 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014250 kfree(intel_fb);
14251}
14252
14253static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014254 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014255 unsigned int *handle)
14256{
14257 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014258 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014259
Chris Wilson05394f32010-11-08 19:18:58 +000014260 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014261}
14262
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014263static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14264 struct drm_file *file,
14265 unsigned flags, unsigned color,
14266 struct drm_clip_rect *clips,
14267 unsigned num_clips)
14268{
14269 struct drm_device *dev = fb->dev;
14270 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14271 struct drm_i915_gem_object *obj = intel_fb->obj;
14272
14273 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014274 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014275 mutex_unlock(&dev->struct_mutex);
14276
14277 return 0;
14278}
14279
Jesse Barnes79e53942008-11-07 14:24:08 -080014280static const struct drm_framebuffer_funcs intel_fb_funcs = {
14281 .destroy = intel_user_framebuffer_destroy,
14282 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014283 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014284};
14285
Damien Lespiaub3218032015-02-27 11:15:18 +000014286static
14287u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14288 uint32_t pixel_format)
14289{
14290 u32 gen = INTEL_INFO(dev)->gen;
14291
14292 if (gen >= 9) {
14293 /* "The stride in bytes must not exceed the of the size of 8K
14294 * pixels and 32K bytes."
14295 */
14296 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14297 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14298 return 32*1024;
14299 } else if (gen >= 4) {
14300 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14301 return 16*1024;
14302 else
14303 return 32*1024;
14304 } else if (gen >= 3) {
14305 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14306 return 8*1024;
14307 else
14308 return 16*1024;
14309 } else {
14310 /* XXX DSPC is limited to 4k tiled */
14311 return 8*1024;
14312 }
14313}
14314
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014315static int intel_framebuffer_init(struct drm_device *dev,
14316 struct intel_framebuffer *intel_fb,
14317 struct drm_mode_fb_cmd2 *mode_cmd,
14318 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014319{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014320 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014321 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014322 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014323
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014324 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14325
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014326 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14327 /* Enforce that fb modifier and tiling mode match, but only for
14328 * X-tiled. This is needed for FBC. */
14329 if (!!(obj->tiling_mode == I915_TILING_X) !=
14330 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14331 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14332 return -EINVAL;
14333 }
14334 } else {
14335 if (obj->tiling_mode == I915_TILING_X)
14336 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14337 else if (obj->tiling_mode == I915_TILING_Y) {
14338 DRM_DEBUG("No Y tiling for legacy addfb\n");
14339 return -EINVAL;
14340 }
14341 }
14342
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014343 /* Passed in modifier sanity checking. */
14344 switch (mode_cmd->modifier[0]) {
14345 case I915_FORMAT_MOD_Y_TILED:
14346 case I915_FORMAT_MOD_Yf_TILED:
14347 if (INTEL_INFO(dev)->gen < 9) {
14348 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14349 mode_cmd->modifier[0]);
14350 return -EINVAL;
14351 }
14352 case DRM_FORMAT_MOD_NONE:
14353 case I915_FORMAT_MOD_X_TILED:
14354 break;
14355 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014356 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14357 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014358 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014359 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014360
Damien Lespiaub3218032015-02-27 11:15:18 +000014361 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14362 mode_cmd->pixel_format);
14363 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14364 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14365 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014366 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014367 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014368
Damien Lespiaub3218032015-02-27 11:15:18 +000014369 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14370 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014371 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014372 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14373 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014374 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014375 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014376 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014377 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014378
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014379 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014380 mode_cmd->pitches[0] != obj->stride) {
14381 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14382 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014383 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014384 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014385
Ville Syrjälä57779d02012-10-31 17:50:14 +020014386 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014387 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014388 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014389 case DRM_FORMAT_RGB565:
14390 case DRM_FORMAT_XRGB8888:
14391 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014392 break;
14393 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014394 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014395 DRM_DEBUG("unsupported pixel format: %s\n",
14396 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014397 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014398 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014399 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014400 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014401 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14402 DRM_DEBUG("unsupported pixel format: %s\n",
14403 drm_get_format_name(mode_cmd->pixel_format));
14404 return -EINVAL;
14405 }
14406 break;
14407 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014408 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014409 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014410 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014411 DRM_DEBUG("unsupported pixel format: %s\n",
14412 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014413 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014414 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014415 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014416 case DRM_FORMAT_ABGR2101010:
14417 if (!IS_VALLEYVIEW(dev)) {
14418 DRM_DEBUG("unsupported pixel format: %s\n",
14419 drm_get_format_name(mode_cmd->pixel_format));
14420 return -EINVAL;
14421 }
14422 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014423 case DRM_FORMAT_YUYV:
14424 case DRM_FORMAT_UYVY:
14425 case DRM_FORMAT_YVYU:
14426 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014427 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014428 DRM_DEBUG("unsupported pixel format: %s\n",
14429 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014430 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014431 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014432 break;
14433 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014434 DRM_DEBUG("unsupported pixel format: %s\n",
14435 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014436 return -EINVAL;
14437 }
14438
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014439 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14440 if (mode_cmd->offsets[0] != 0)
14441 return -EINVAL;
14442
Damien Lespiauec2c9812015-01-20 12:51:45 +000014443 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014444 mode_cmd->pixel_format,
14445 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014446 /* FIXME drm helper for size checks (especially planar formats)? */
14447 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14448 return -EINVAL;
14449
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014450 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14451 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014452 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014453
Jesse Barnes79e53942008-11-07 14:24:08 -080014454 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14455 if (ret) {
14456 DRM_ERROR("framebuffer init failed %d\n", ret);
14457 return ret;
14458 }
14459
Jesse Barnes79e53942008-11-07 14:24:08 -080014460 return 0;
14461}
14462
Jesse Barnes79e53942008-11-07 14:24:08 -080014463static struct drm_framebuffer *
14464intel_user_framebuffer_create(struct drm_device *dev,
14465 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014466 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014467{
Chris Wilson05394f32010-11-08 19:18:58 +000014468 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014470 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14471 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014472 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014473 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014474
Chris Wilsond2dff872011-04-19 08:36:26 +010014475 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014476}
14477
Daniel Vetter06957262015-08-10 13:34:08 +020014478#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014479static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014480{
14481}
14482#endif
14483
Jesse Barnes79e53942008-11-07 14:24:08 -080014484static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014485 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014486 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014487 .atomic_check = intel_atomic_check,
14488 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014489 .atomic_state_alloc = intel_atomic_state_alloc,
14490 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014491};
14492
Jesse Barnese70236a2009-09-21 10:42:27 -070014493/* Set up chip specific display functions */
14494static void intel_init_display(struct drm_device *dev)
14495{
14496 struct drm_i915_private *dev_priv = dev->dev_private;
14497
Daniel Vetteree9300b2013-06-03 22:40:22 +020014498 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14499 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014500 else if (IS_CHERRYVIEW(dev))
14501 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014502 else if (IS_VALLEYVIEW(dev))
14503 dev_priv->display.find_dpll = vlv_find_best_dpll;
14504 else if (IS_PINEVIEW(dev))
14505 dev_priv->display.find_dpll = pnv_find_best_dpll;
14506 else
14507 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14508
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014509 if (INTEL_INFO(dev)->gen >= 9) {
14510 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014511 dev_priv->display.get_initial_plane_config =
14512 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014513 dev_priv->display.crtc_compute_clock =
14514 haswell_crtc_compute_clock;
14515 dev_priv->display.crtc_enable = haswell_crtc_enable;
14516 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014517 dev_priv->display.update_primary_plane =
14518 skylake_update_primary_plane;
14519 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014520 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014521 dev_priv->display.get_initial_plane_config =
14522 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014523 dev_priv->display.crtc_compute_clock =
14524 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014525 dev_priv->display.crtc_enable = haswell_crtc_enable;
14526 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014527 dev_priv->display.update_primary_plane =
14528 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014529 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014530 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014531 dev_priv->display.get_initial_plane_config =
14532 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014533 dev_priv->display.crtc_compute_clock =
14534 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014535 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14536 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014537 dev_priv->display.update_primary_plane =
14538 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014539 } else if (IS_VALLEYVIEW(dev)) {
14540 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014541 dev_priv->display.get_initial_plane_config =
14542 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014543 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014544 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14545 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014546 dev_priv->display.update_primary_plane =
14547 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014548 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014549 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014550 dev_priv->display.get_initial_plane_config =
14551 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014552 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014553 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14554 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014555 dev_priv->display.update_primary_plane =
14556 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014557 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014558
Jesse Barnese70236a2009-09-21 10:42:27 -070014559 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014560 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014561 dev_priv->display.get_display_clock_speed =
14562 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014563 else if (IS_BROXTON(dev))
14564 dev_priv->display.get_display_clock_speed =
14565 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014566 else if (IS_BROADWELL(dev))
14567 dev_priv->display.get_display_clock_speed =
14568 broadwell_get_display_clock_speed;
14569 else if (IS_HASWELL(dev))
14570 dev_priv->display.get_display_clock_speed =
14571 haswell_get_display_clock_speed;
14572 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014573 dev_priv->display.get_display_clock_speed =
14574 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014575 else if (IS_GEN5(dev))
14576 dev_priv->display.get_display_clock_speed =
14577 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014578 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014579 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014580 dev_priv->display.get_display_clock_speed =
14581 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014582 else if (IS_GM45(dev))
14583 dev_priv->display.get_display_clock_speed =
14584 gm45_get_display_clock_speed;
14585 else if (IS_CRESTLINE(dev))
14586 dev_priv->display.get_display_clock_speed =
14587 i965gm_get_display_clock_speed;
14588 else if (IS_PINEVIEW(dev))
14589 dev_priv->display.get_display_clock_speed =
14590 pnv_get_display_clock_speed;
14591 else if (IS_G33(dev) || IS_G4X(dev))
14592 dev_priv->display.get_display_clock_speed =
14593 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014594 else if (IS_I915G(dev))
14595 dev_priv->display.get_display_clock_speed =
14596 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014597 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014598 dev_priv->display.get_display_clock_speed =
14599 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014600 else if (IS_PINEVIEW(dev))
14601 dev_priv->display.get_display_clock_speed =
14602 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014603 else if (IS_I915GM(dev))
14604 dev_priv->display.get_display_clock_speed =
14605 i915gm_get_display_clock_speed;
14606 else if (IS_I865G(dev))
14607 dev_priv->display.get_display_clock_speed =
14608 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014609 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014610 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014611 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014612 else { /* 830 */
14613 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014614 dev_priv->display.get_display_clock_speed =
14615 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014616 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014617
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014618 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014619 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014620 } else if (IS_GEN6(dev)) {
14621 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014622 } else if (IS_IVYBRIDGE(dev)) {
14623 /* FIXME: detect B0+ stepping and use auto training */
14624 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014625 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014626 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014627 if (IS_BROADWELL(dev)) {
14628 dev_priv->display.modeset_commit_cdclk =
14629 broadwell_modeset_commit_cdclk;
14630 dev_priv->display.modeset_calc_cdclk =
14631 broadwell_modeset_calc_cdclk;
14632 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014633 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014634 dev_priv->display.modeset_commit_cdclk =
14635 valleyview_modeset_commit_cdclk;
14636 dev_priv->display.modeset_calc_cdclk =
14637 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014638 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014639 dev_priv->display.modeset_commit_cdclk =
14640 broxton_modeset_commit_cdclk;
14641 dev_priv->display.modeset_calc_cdclk =
14642 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014643 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014644
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014645 switch (INTEL_INFO(dev)->gen) {
14646 case 2:
14647 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14648 break;
14649
14650 case 3:
14651 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14652 break;
14653
14654 case 4:
14655 case 5:
14656 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14657 break;
14658
14659 case 6:
14660 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14661 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014662 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014663 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014664 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14665 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014666 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014667 /* Drop through - unsupported since execlist only. */
14668 default:
14669 /* Default just returns -ENODEV to indicate unsupported */
14670 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014671 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014672
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014673 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014674}
14675
Jesse Barnesb690e962010-07-19 13:53:12 -070014676/*
14677 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14678 * resume, or other times. This quirk makes sure that's the case for
14679 * affected systems.
14680 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014681static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014682{
14683 struct drm_i915_private *dev_priv = dev->dev_private;
14684
14685 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014686 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014687}
14688
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014689static void quirk_pipeb_force(struct drm_device *dev)
14690{
14691 struct drm_i915_private *dev_priv = dev->dev_private;
14692
14693 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14694 DRM_INFO("applying pipe b force quirk\n");
14695}
14696
Keith Packard435793d2011-07-12 14:56:22 -070014697/*
14698 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14699 */
14700static void quirk_ssc_force_disable(struct drm_device *dev)
14701{
14702 struct drm_i915_private *dev_priv = dev->dev_private;
14703 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014704 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014705}
14706
Carsten Emde4dca20e2012-03-15 15:56:26 +010014707/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014708 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14709 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014710 */
14711static void quirk_invert_brightness(struct drm_device *dev)
14712{
14713 struct drm_i915_private *dev_priv = dev->dev_private;
14714 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014715 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014716}
14717
Scot Doyle9c72cc62014-07-03 23:27:50 +000014718/* Some VBT's incorrectly indicate no backlight is present */
14719static void quirk_backlight_present(struct drm_device *dev)
14720{
14721 struct drm_i915_private *dev_priv = dev->dev_private;
14722 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14723 DRM_INFO("applying backlight present quirk\n");
14724}
14725
Jesse Barnesb690e962010-07-19 13:53:12 -070014726struct intel_quirk {
14727 int device;
14728 int subsystem_vendor;
14729 int subsystem_device;
14730 void (*hook)(struct drm_device *dev);
14731};
14732
Egbert Eich5f85f172012-10-14 15:46:38 +020014733/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14734struct intel_dmi_quirk {
14735 void (*hook)(struct drm_device *dev);
14736 const struct dmi_system_id (*dmi_id_list)[];
14737};
14738
14739static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14740{
14741 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14742 return 1;
14743}
14744
14745static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14746 {
14747 .dmi_id_list = &(const struct dmi_system_id[]) {
14748 {
14749 .callback = intel_dmi_reverse_brightness,
14750 .ident = "NCR Corporation",
14751 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14752 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14753 },
14754 },
14755 { } /* terminating entry */
14756 },
14757 .hook = quirk_invert_brightness,
14758 },
14759};
14760
Ben Widawskyc43b5632012-04-16 14:07:40 -070014761static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014762 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14763 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14764
Jesse Barnesb690e962010-07-19 13:53:12 -070014765 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14766 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14767
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014768 /* 830 needs to leave pipe A & dpll A up */
14769 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14770
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014771 /* 830 needs to leave pipe B & dpll B up */
14772 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14773
Keith Packard435793d2011-07-12 14:56:22 -070014774 /* Lenovo U160 cannot use SSC on LVDS */
14775 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014776
14777 /* Sony Vaio Y cannot use SSC on LVDS */
14778 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014779
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014780 /* Acer Aspire 5734Z must invert backlight brightness */
14781 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14782
14783 /* Acer/eMachines G725 */
14784 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14785
14786 /* Acer/eMachines e725 */
14787 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14788
14789 /* Acer/Packard Bell NCL20 */
14790 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14791
14792 /* Acer Aspire 4736Z */
14793 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014794
14795 /* Acer Aspire 5336 */
14796 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014797
14798 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14799 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014800
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014801 /* Acer C720 Chromebook (Core i3 4005U) */
14802 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14803
jens steinb2a96012014-10-28 20:25:53 +010014804 /* Apple Macbook 2,1 (Core 2 T7400) */
14805 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14806
Scot Doyled4967d82014-07-03 23:27:52 +000014807 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14808 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014809
14810 /* HP Chromebook 14 (Celeron 2955U) */
14811 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014812
14813 /* Dell Chromebook 11 */
14814 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014815};
14816
14817static void intel_init_quirks(struct drm_device *dev)
14818{
14819 struct pci_dev *d = dev->pdev;
14820 int i;
14821
14822 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14823 struct intel_quirk *q = &intel_quirks[i];
14824
14825 if (d->device == q->device &&
14826 (d->subsystem_vendor == q->subsystem_vendor ||
14827 q->subsystem_vendor == PCI_ANY_ID) &&
14828 (d->subsystem_device == q->subsystem_device ||
14829 q->subsystem_device == PCI_ANY_ID))
14830 q->hook(dev);
14831 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014832 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14833 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14834 intel_dmi_quirks[i].hook(dev);
14835 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014836}
14837
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014838/* Disable the VGA plane that we never use */
14839static void i915_disable_vga(struct drm_device *dev)
14840{
14841 struct drm_i915_private *dev_priv = dev->dev_private;
14842 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014843 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014844
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014845 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014846 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014847 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014848 sr1 = inb(VGA_SR_DATA);
14849 outb(sr1 | 1<<5, VGA_SR_DATA);
14850 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14851 udelay(300);
14852
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014853 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014854 POSTING_READ(vga_reg);
14855}
14856
Daniel Vetterf8175862012-04-10 15:50:11 +020014857void intel_modeset_init_hw(struct drm_device *dev)
14858{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014859 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014860 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014861 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014862 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014863}
14864
Jesse Barnes79e53942008-11-07 14:24:08 -080014865void intel_modeset_init(struct drm_device *dev)
14866{
Jesse Barnes652c3932009-08-17 13:31:43 -070014867 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014868 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014869 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014870 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014871
14872 drm_mode_config_init(dev);
14873
14874 dev->mode_config.min_width = 0;
14875 dev->mode_config.min_height = 0;
14876
Dave Airlie019d96c2011-09-29 16:20:42 +010014877 dev->mode_config.preferred_depth = 24;
14878 dev->mode_config.prefer_shadow = 1;
14879
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014880 dev->mode_config.allow_fb_modifiers = true;
14881
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014882 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014883
Jesse Barnesb690e962010-07-19 13:53:12 -070014884 intel_init_quirks(dev);
14885
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014886 intel_init_pm(dev);
14887
Ben Widawskye3c74752013-04-05 13:12:39 -070014888 if (INTEL_INFO(dev)->num_pipes == 0)
14889 return;
14890
Lukas Wunner69f92f62015-07-15 13:57:35 +020014891 /*
14892 * There may be no VBT; and if the BIOS enabled SSC we can
14893 * just keep using it to avoid unnecessary flicker. Whereas if the
14894 * BIOS isn't using it, don't assume it will work even if the VBT
14895 * indicates as much.
14896 */
14897 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14898 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14899 DREF_SSC1_ENABLE);
14900
14901 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14902 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14903 bios_lvds_use_ssc ? "en" : "dis",
14904 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14905 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14906 }
14907 }
14908
Jesse Barnese70236a2009-09-21 10:42:27 -070014909 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014910 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014911
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014912 if (IS_GEN2(dev)) {
14913 dev->mode_config.max_width = 2048;
14914 dev->mode_config.max_height = 2048;
14915 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014916 dev->mode_config.max_width = 4096;
14917 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014918 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014919 dev->mode_config.max_width = 8192;
14920 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014921 }
Damien Lespiau068be562014-03-28 14:17:49 +000014922
Ville Syrjälädc41c152014-08-13 11:57:05 +030014923 if (IS_845G(dev) || IS_I865G(dev)) {
14924 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14925 dev->mode_config.cursor_height = 1023;
14926 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014927 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14928 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14929 } else {
14930 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14931 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14932 }
14933
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014934 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014935
Zhao Yakui28c97732009-10-09 11:39:41 +080014936 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014937 INTEL_INFO(dev)->num_pipes,
14938 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014939
Damien Lespiau055e3932014-08-18 13:49:10 +010014940 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014941 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014942 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014943 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014944 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014945 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014946 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014947 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014948 }
14949
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014950 intel_update_czclk(dev_priv);
14951 intel_update_cdclk(dev);
14952
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014953 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014954
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014955 /* Just disable it once at startup */
14956 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014957 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014958
14959 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014960 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014961
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014962 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014963 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014964 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014965
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014966 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014967 struct intel_initial_plane_config plane_config = {};
14968
Jesse Barnes46f297f2014-03-07 08:57:48 -080014969 if (!crtc->active)
14970 continue;
14971
Jesse Barnes46f297f2014-03-07 08:57:48 -080014972 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014973 * Note that reserving the BIOS fb up front prevents us
14974 * from stuffing other stolen allocations like the ring
14975 * on top. This prevents some ugliness at boot time, and
14976 * can even allow for smooth boot transitions if the BIOS
14977 * fb is large enough for the active pipe configuration.
14978 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014979 dev_priv->display.get_initial_plane_config(crtc,
14980 &plane_config);
14981
14982 /*
14983 * If the fb is shared between multiple heads, we'll
14984 * just get the first one.
14985 */
14986 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014987 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014988}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014989
Daniel Vetter7fad7982012-07-04 17:51:47 +020014990static void intel_enable_pipe_a(struct drm_device *dev)
14991{
14992 struct intel_connector *connector;
14993 struct drm_connector *crt = NULL;
14994 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014995 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014996
14997 /* We can't just switch on the pipe A, we need to set things up with a
14998 * proper mode and output configuration. As a gross hack, enable pipe A
14999 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015000 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015001 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15002 crt = &connector->base;
15003 break;
15004 }
15005 }
15006
15007 if (!crt)
15008 return;
15009
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015010 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015011 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015012}
15013
Daniel Vetterfa555832012-10-10 23:14:00 +020015014static bool
15015intel_check_plane_mapping(struct intel_crtc *crtc)
15016{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015017 struct drm_device *dev = crtc->base.dev;
15018 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015019 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015020
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015021 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015022 return true;
15023
Ville Syrjälä649636e2015-09-22 19:50:01 +030015024 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015025
15026 if ((val & DISPLAY_PLANE_ENABLE) &&
15027 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15028 return false;
15029
15030 return true;
15031}
15032
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015033static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15034{
15035 struct drm_device *dev = crtc->base.dev;
15036 struct intel_encoder *encoder;
15037
15038 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15039 return true;
15040
15041 return false;
15042}
15043
Daniel Vetter24929352012-07-02 20:28:59 +020015044static void intel_sanitize_crtc(struct intel_crtc *crtc)
15045{
15046 struct drm_device *dev = crtc->base.dev;
15047 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015048 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015049
Daniel Vetter24929352012-07-02 20:28:59 +020015050 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015051 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015052 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15053
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015054 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015055 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015056 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015057 struct intel_plane *plane;
15058
Daniel Vetter96256042015-02-13 21:03:42 +010015059 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015060
15061 /* Disable everything but the primary plane */
15062 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15063 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15064 continue;
15065
15066 plane->disable_plane(&plane->base, &crtc->base);
15067 }
Daniel Vetter96256042015-02-13 21:03:42 +010015068 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015069
Daniel Vetter24929352012-07-02 20:28:59 +020015070 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015071 * disable the crtc (and hence change the state) if it is wrong. Note
15072 * that gen4+ has a fixed plane -> pipe mapping. */
15073 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015074 bool plane;
15075
Daniel Vetter24929352012-07-02 20:28:59 +020015076 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15077 crtc->base.base.id);
15078
15079 /* Pipe has the wrong plane attached and the plane is active.
15080 * Temporarily change the plane mapping and disable everything
15081 * ... */
15082 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015083 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015084 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015085 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015086 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015087 }
Daniel Vetter24929352012-07-02 20:28:59 +020015088
Daniel Vetter7fad7982012-07-04 17:51:47 +020015089 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15090 crtc->pipe == PIPE_A && !crtc->active) {
15091 /* BIOS forgot to enable pipe A, this mostly happens after
15092 * resume. Force-enable the pipe to fix this, the update_dpms
15093 * call below we restore the pipe to the right state, but leave
15094 * the required bits on. */
15095 intel_enable_pipe_a(dev);
15096 }
15097
Daniel Vetter24929352012-07-02 20:28:59 +020015098 /* Adjust the state of the output pipe according to whether we
15099 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015100 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015101 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015102
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015103 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015104 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015105
15106 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015107 * functions or because of calls to intel_crtc_disable_noatomic,
15108 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015109 * pipe A quirk. */
15110 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15111 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015112 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015113 crtc->active ? "enabled" : "disabled");
15114
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015115 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015116 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015117 crtc->base.enabled = crtc->active;
15118
15119 /* Because we only establish the connector -> encoder ->
15120 * crtc links if something is active, this means the
15121 * crtc is now deactivated. Break the links. connector
15122 * -> encoder links are only establish when things are
15123 * actually up, hence no need to break them. */
15124 WARN_ON(crtc->active);
15125
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015126 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015127 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015128 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015129
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015130 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015131 /*
15132 * We start out with underrun reporting disabled to avoid races.
15133 * For correct bookkeeping mark this on active crtcs.
15134 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015135 * Also on gmch platforms we dont have any hardware bits to
15136 * disable the underrun reporting. Which means we need to start
15137 * out with underrun reporting disabled also on inactive pipes,
15138 * since otherwise we'll complain about the garbage we read when
15139 * e.g. coming up after runtime pm.
15140 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015141 * No protection against concurrent access is required - at
15142 * worst a fifo underrun happens which also sets this to false.
15143 */
15144 crtc->cpu_fifo_underrun_disabled = true;
15145 crtc->pch_fifo_underrun_disabled = true;
15146 }
Daniel Vetter24929352012-07-02 20:28:59 +020015147}
15148
15149static void intel_sanitize_encoder(struct intel_encoder *encoder)
15150{
15151 struct intel_connector *connector;
15152 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015153 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015154
15155 /* We need to check both for a crtc link (meaning that the
15156 * encoder is active and trying to read from a pipe) and the
15157 * pipe itself being active. */
15158 bool has_active_crtc = encoder->base.crtc &&
15159 to_intel_crtc(encoder->base.crtc)->active;
15160
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015161 for_each_intel_connector(dev, connector) {
15162 if (connector->base.encoder != &encoder->base)
15163 continue;
15164
15165 active = true;
15166 break;
15167 }
15168
15169 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015170 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15171 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015172 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015173
15174 /* Connector is active, but has no active pipe. This is
15175 * fallout from our resume register restoring. Disable
15176 * the encoder manually again. */
15177 if (encoder->base.crtc) {
15178 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15179 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015180 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015181 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015182 if (encoder->post_disable)
15183 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015184 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015185 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015186
15187 /* Inconsistent output/port/pipe state happens presumably due to
15188 * a bug in one of the get_hw_state functions. Or someplace else
15189 * in our code, like the register restore mess on resume. Clamp
15190 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015191 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015192 if (connector->encoder != encoder)
15193 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015194 connector->base.dpms = DRM_MODE_DPMS_OFF;
15195 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015196 }
15197 }
15198 /* Enabled encoders without active connectors will be fixed in
15199 * the crtc fixup. */
15200}
15201
Imre Deak04098752014-02-18 00:02:16 +020015202void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015203{
15204 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015205 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015206
Imre Deak04098752014-02-18 00:02:16 +020015207 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15208 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15209 i915_disable_vga(dev);
15210 }
15211}
15212
15213void i915_redisable_vga(struct drm_device *dev)
15214{
15215 struct drm_i915_private *dev_priv = dev->dev_private;
15216
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015217 /* This function can be called both from intel_modeset_setup_hw_state or
15218 * at a very early point in our resume sequence, where the power well
15219 * structures are not yet restored. Since this function is at a very
15220 * paranoid "someone might have enabled VGA while we were not looking"
15221 * level, just check if the power well is enabled instead of trying to
15222 * follow the "don't touch the power well if we don't need it" policy
15223 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015224 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015225 return;
15226
Imre Deak04098752014-02-18 00:02:16 +020015227 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015228}
15229
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015230static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015231{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015232 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015233
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015234 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015235}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015236
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015237/* FIXME read out full plane state for all planes */
15238static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015239{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015240 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015241 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015242 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015243
Matt Roper19b8d382015-09-24 15:53:17 -070015244 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015245 primary_get_hw_state(to_intel_plane(primary));
15246
15247 if (plane_state->visible)
15248 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015249}
15250
Daniel Vetter30e984d2013-06-05 13:34:17 +020015251static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015252{
15253 struct drm_i915_private *dev_priv = dev->dev_private;
15254 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015255 struct intel_crtc *crtc;
15256 struct intel_encoder *encoder;
15257 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015258 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015259
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015260 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015261 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015262 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015263 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015265 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015266 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015267
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015268 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015269 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015270
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015271 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015272
15273 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15274 crtc->base.base.id,
15275 crtc->active ? "enabled" : "disabled");
15276 }
15277
Daniel Vetter53589012013-06-05 13:34:16 +020015278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15279 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15280
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015281 pll->on = pll->get_hw_state(dev_priv, pll,
15282 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015283 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015284 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015285 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015286 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015287 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015288 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015289 }
Daniel Vetter53589012013-06-05 13:34:16 +020015290 }
Daniel Vetter53589012013-06-05 13:34:16 +020015291
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015292 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015293 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015294
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015295 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015296 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015297 }
15298
Damien Lespiaub2784e12014-08-05 11:29:37 +010015299 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015300 pipe = 0;
15301
15302 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015303 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15304 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015305 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015306 } else {
15307 encoder->base.crtc = NULL;
15308 }
15309
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015310 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015311 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015312 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015313 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015314 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015315 }
15316
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015317 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015318 if (connector->get_hw_state(connector)) {
15319 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015320 connector->base.encoder = &connector->encoder->base;
15321 } else {
15322 connector->base.dpms = DRM_MODE_DPMS_OFF;
15323 connector->base.encoder = NULL;
15324 }
15325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15326 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015327 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015328 connector->base.encoder ? "enabled" : "disabled");
15329 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015330
15331 for_each_intel_crtc(dev, crtc) {
15332 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15333
15334 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15335 if (crtc->base.state->active) {
15336 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15337 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15338 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15339
15340 /*
15341 * The initial mode needs to be set in order to keep
15342 * the atomic core happy. It wants a valid mode if the
15343 * crtc's enabled, so we do the above call.
15344 *
15345 * At this point some state updated by the connectors
15346 * in their ->detect() callback has not run yet, so
15347 * no recalculation can be done yet.
15348 *
15349 * Even if we could do a recalculation and modeset
15350 * right now it would cause a double modeset if
15351 * fbdev or userspace chooses a different initial mode.
15352 *
15353 * If that happens, someone indicated they wanted a
15354 * mode change, which means it's safe to do a full
15355 * recalculation.
15356 */
15357 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015358
15359 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15360 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015361 }
15362 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015363}
15364
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015365/* Scan out the current hw modeset state,
15366 * and sanitizes it to the current state
15367 */
15368static void
15369intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015370{
15371 struct drm_i915_private *dev_priv = dev->dev_private;
15372 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015373 struct intel_crtc *crtc;
15374 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015375 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015376
15377 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015378
15379 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015380 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015381 intel_sanitize_encoder(encoder);
15382 }
15383
Damien Lespiau055e3932014-08-18 13:49:10 +010015384 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015385 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15386 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015387 intel_dump_pipe_config(crtc, crtc->config,
15388 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015389 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015390
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015391 intel_modeset_update_connector_atomic_state(dev);
15392
Daniel Vetter35c95372013-07-17 06:55:04 +020015393 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15394 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15395
15396 if (!pll->on || pll->active)
15397 continue;
15398
15399 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15400
15401 pll->disable(dev_priv, pll);
15402 pll->on = false;
15403 }
15404
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015405 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015406 vlv_wm_get_hw_state(dev);
15407 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015408 skl_wm_get_hw_state(dev);
15409 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015410 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015411
15412 for_each_intel_crtc(dev, crtc) {
15413 unsigned long put_domains;
15414
15415 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15416 if (WARN_ON(put_domains))
15417 modeset_put_power_domains(dev_priv, put_domains);
15418 }
15419 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015420}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015421
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015422void intel_display_resume(struct drm_device *dev)
15423{
15424 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15425 struct intel_connector *conn;
15426 struct intel_plane *plane;
15427 struct drm_crtc *crtc;
15428 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015429
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015430 if (!state)
15431 return;
15432
15433 state->acquire_ctx = dev->mode_config.acquire_ctx;
15434
15435 /* preserve complete old state, including dpll */
15436 intel_atomic_get_shared_dpll_state(state);
15437
15438 for_each_crtc(dev, crtc) {
15439 struct drm_crtc_state *crtc_state =
15440 drm_atomic_get_crtc_state(state, crtc);
15441
15442 ret = PTR_ERR_OR_ZERO(crtc_state);
15443 if (ret)
15444 goto err;
15445
15446 /* force a restore */
15447 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015448 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015449
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015450 for_each_intel_plane(dev, plane) {
15451 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15452 if (ret)
15453 goto err;
15454 }
15455
15456 for_each_intel_connector(dev, conn) {
15457 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15458 if (ret)
15459 goto err;
15460 }
15461
15462 intel_modeset_setup_hw_state(dev);
15463
15464 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015465 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015466 if (!ret)
15467 return;
15468
15469err:
15470 DRM_ERROR("Restoring old state failed with %i\n", ret);
15471 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015472}
15473
15474void intel_modeset_gem_init(struct drm_device *dev)
15475{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015476 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015477 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015478 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015479
Imre Deakae484342014-03-31 15:10:44 +030015480 mutex_lock(&dev->struct_mutex);
15481 intel_init_gt_powersave(dev);
15482 mutex_unlock(&dev->struct_mutex);
15483
Chris Wilson1833b132012-05-09 11:56:28 +010015484 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015485
15486 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015487
15488 /*
15489 * Make sure any fbs we allocated at startup are properly
15490 * pinned & fenced. When we do the allocation it's too early
15491 * for this.
15492 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015493 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015494 obj = intel_fb_obj(c->primary->fb);
15495 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015496 continue;
15497
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015498 mutex_lock(&dev->struct_mutex);
15499 ret = intel_pin_and_fence_fb_obj(c->primary,
15500 c->primary->fb,
15501 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015502 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015503 mutex_unlock(&dev->struct_mutex);
15504 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015505 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15506 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015507 drm_framebuffer_unreference(c->primary->fb);
15508 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015509 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015510 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015511 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015512 }
15513 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015514
15515 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015516}
15517
Imre Deak4932e2c2014-02-11 17:12:48 +020015518void intel_connector_unregister(struct intel_connector *intel_connector)
15519{
15520 struct drm_connector *connector = &intel_connector->base;
15521
15522 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015523 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015524}
15525
Jesse Barnes79e53942008-11-07 14:24:08 -080015526void intel_modeset_cleanup(struct drm_device *dev)
15527{
Jesse Barnes652c3932009-08-17 13:31:43 -070015528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015529 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015530
Imre Deak2eb52522014-11-19 15:30:05 +020015531 intel_disable_gt_powersave(dev);
15532
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015533 intel_backlight_unregister(dev);
15534
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015535 /*
15536 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015537 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015538 * experience fancy races otherwise.
15539 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015540 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015541
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015542 /*
15543 * Due to the hpd irq storm handling the hotplug work can re-arm the
15544 * poll handlers. Hence disable polling after hpd handling is shut down.
15545 */
Keith Packardf87ea762010-10-03 19:36:26 -070015546 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015547
Jesse Barnes723bfd72010-10-07 16:01:13 -070015548 intel_unregister_dsm_handler();
15549
Paulo Zanoni7733b492015-07-07 15:26:04 -030015550 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015551
Chris Wilson1630fe72011-07-08 12:22:42 +010015552 /* flush any delayed tasks or pending work */
15553 flush_scheduled_work();
15554
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015555 /* destroy the backlight and sysfs files before encoders/connectors */
15556 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015557 struct intel_connector *intel_connector;
15558
15559 intel_connector = to_intel_connector(connector);
15560 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015561 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015562
Jesse Barnes79e53942008-11-07 14:24:08 -080015563 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015564
15565 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015566
15567 mutex_lock(&dev->struct_mutex);
15568 intel_cleanup_gt_powersave(dev);
15569 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015570}
15571
Dave Airlie28d52042009-09-21 14:33:58 +100015572/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015573 * Return which encoder is currently attached for connector.
15574 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015575struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015576{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015577 return &intel_attached_encoder(connector)->base;
15578}
Jesse Barnes79e53942008-11-07 14:24:08 -080015579
Chris Wilsondf0e9242010-09-09 16:20:55 +010015580void intel_connector_attach_encoder(struct intel_connector *connector,
15581 struct intel_encoder *encoder)
15582{
15583 connector->encoder = encoder;
15584 drm_mode_connector_attach_encoder(&connector->base,
15585 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015586}
Dave Airlie28d52042009-09-21 14:33:58 +100015587
15588/*
15589 * set vga decode state - true == enable VGA decode
15590 */
15591int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15592{
15593 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015594 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015595 u16 gmch_ctrl;
15596
Chris Wilson75fa0412014-02-07 18:37:02 -020015597 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15598 DRM_ERROR("failed to read control word\n");
15599 return -EIO;
15600 }
15601
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015602 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15603 return 0;
15604
Dave Airlie28d52042009-09-21 14:33:58 +100015605 if (state)
15606 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15607 else
15608 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015609
15610 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15611 DRM_ERROR("failed to write control word\n");
15612 return -EIO;
15613 }
15614
Dave Airlie28d52042009-09-21 14:33:58 +100015615 return 0;
15616}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015617
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015618struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015619
15620 u32 power_well_driver;
15621
Chris Wilson63b66e52013-08-08 15:12:06 +020015622 int num_transcoders;
15623
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015624 struct intel_cursor_error_state {
15625 u32 control;
15626 u32 position;
15627 u32 base;
15628 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015629 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015630
15631 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015632 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015634 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015635 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015636
15637 struct intel_plane_error_state {
15638 u32 control;
15639 u32 stride;
15640 u32 size;
15641 u32 pos;
15642 u32 addr;
15643 u32 surface;
15644 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015645 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015646
15647 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015648 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015649 enum transcoder cpu_transcoder;
15650
15651 u32 conf;
15652
15653 u32 htotal;
15654 u32 hblank;
15655 u32 hsync;
15656 u32 vtotal;
15657 u32 vblank;
15658 u32 vsync;
15659 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015660};
15661
15662struct intel_display_error_state *
15663intel_display_capture_error_state(struct drm_device *dev)
15664{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015666 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015667 int transcoders[] = {
15668 TRANSCODER_A,
15669 TRANSCODER_B,
15670 TRANSCODER_C,
15671 TRANSCODER_EDP,
15672 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015673 int i;
15674
Chris Wilson63b66e52013-08-08 15:12:06 +020015675 if (INTEL_INFO(dev)->num_pipes == 0)
15676 return NULL;
15677
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015678 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015679 if (error == NULL)
15680 return NULL;
15681
Imre Deak190be112013-11-25 17:15:31 +020015682 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015683 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15684
Damien Lespiau055e3932014-08-18 13:49:10 +010015685 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015686 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015687 __intel_display_power_is_enabled(dev_priv,
15688 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015689 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015690 continue;
15691
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015692 error->cursor[i].control = I915_READ(CURCNTR(i));
15693 error->cursor[i].position = I915_READ(CURPOS(i));
15694 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695
15696 error->plane[i].control = I915_READ(DSPCNTR(i));
15697 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015698 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015699 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015700 error->plane[i].pos = I915_READ(DSPPOS(i));
15701 }
Paulo Zanonica291362013-03-06 20:03:14 -030015702 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15703 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015704 if (INTEL_INFO(dev)->gen >= 4) {
15705 error->plane[i].surface = I915_READ(DSPSURF(i));
15706 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15707 }
15708
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015709 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015710
Sonika Jindal3abfce72014-07-21 15:23:43 +053015711 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015712 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015713 }
15714
15715 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15716 if (HAS_DDI(dev_priv->dev))
15717 error->num_transcoders++; /* Account for eDP. */
15718
15719 for (i = 0; i < error->num_transcoders; i++) {
15720 enum transcoder cpu_transcoder = transcoders[i];
15721
Imre Deakddf9c532013-11-27 22:02:02 +020015722 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015723 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015724 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015725 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015726 continue;
15727
Chris Wilson63b66e52013-08-08 15:12:06 +020015728 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15729
15730 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15731 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15732 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15733 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15734 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15735 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15736 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737 }
15738
15739 return error;
15740}
15741
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015742#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15743
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015744void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015745intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015746 struct drm_device *dev,
15747 struct intel_display_error_state *error)
15748{
Damien Lespiau055e3932014-08-18 13:49:10 +010015749 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015750 int i;
15751
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 if (!error)
15753 return;
15754
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015755 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015756 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015757 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015758 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015759 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015760 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015761 err_printf(m, " Power: %s\n",
15762 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015763 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015764 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015765
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015766 err_printf(m, "Plane [%d]:\n", i);
15767 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15768 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015769 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015770 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15771 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015772 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015773 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015774 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015775 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015776 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15777 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015778 }
15779
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015780 err_printf(m, "Cursor [%d]:\n", i);
15781 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15782 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15783 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015784 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015785
15786 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015787 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015788 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015789 err_printf(m, " Power: %s\n",
15790 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015791 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15792 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15793 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15794 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15795 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15796 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15797 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15798 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015800
15801void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15802{
15803 struct intel_crtc *crtc;
15804
15805 for_each_intel_crtc(dev, crtc) {
15806 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015807
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015808 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015809
15810 work = crtc->unpin_work;
15811
15812 if (work && work->event &&
15813 work->event->base.file_priv == file) {
15814 kfree(work->event);
15815 work->event = NULL;
15816 }
15817
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015818 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015819 }
15820}