blob: d7ad8449a9e14207f0ebe9db032f12e416799248 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300112static void intel_crtc_enable_planes(struct drm_crtc *crtc);
113static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100114
Dave Airlie0e32b392014-05-02 14:02:48 +1000115static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
116{
117 if (!connector->mst_port)
118 return connector->encoder;
119 else
120 return &connector->mst_port->mst_encoders[pipe]->base;
121}
122
Jesse Barnes79e53942008-11-07 14:24:08 -0800123typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800125} intel_range_t;
126
127typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400128 int dot_limit;
129 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800130} intel_p2_t;
131
Ma Lingd4906092009-03-18 20:13:27 +0800132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Daniel Vetterd2acd212012-10-20 20:57:43 +0200138int
139intel_pch_rawclk(struct drm_device *dev)
140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
142
143 WARN_ON(!HAS_PCH_SPLIT(dev));
144
145 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
146}
147
Chris Wilson021357a2010-09-07 20:54:59 +0100148static inline u32 /* units of 100MHz */
149intel_fdi_link_freq(struct drm_device *dev)
150{
Chris Wilson8b99e682010-10-13 09:59:17 +0100151 if (IS_GEN5(dev)) {
152 struct drm_i915_private *dev_priv = dev->dev_private;
153 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
154 } else
155 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100156}
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Daniel Vetter5d536e22013-07-06 12:52:06 +0200171static const intel_limit_t intel_limits_i8xx_dvo = {
172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 2, .max = 33 },
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 4, .p2_fast = 4 },
182};
183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200186 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200187 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .m = { .min = 96, .max = 140 },
189 .m1 = { .min = 18, .max = 26 },
190 .m2 = { .min = 6, .max = 16 },
191 .p = { .min = 4, .max = 128 },
192 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 200000,
207 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400211 .dot = { .min = 20000, .max = 400000 },
212 .vco = { .min = 1400000, .max = 2800000 },
213 .n = { .min = 1, .max = 6 },
214 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100215 .m1 = { .min = 8, .max = 18 },
216 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .p = { .min = 7, .max = 98 },
218 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .p2 = { .dot_limit = 112000,
220 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
Eric Anholt273e27c2011-03-30 13:01:10 -0700223
Keith Packarde4b36692009-06-05 19:22:17 -0700224static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 25000, .max = 270000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 17, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 10, .max = 30 },
232 .p1 = { .min = 1, .max = 3},
233 .p2 = { .dot_limit = 270000,
234 .p2_slow = 10,
235 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800236 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 22000, .max = 400000 },
241 .vco = { .min = 1750000, .max = 3500000},
242 .n = { .min = 1, .max = 4 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 16, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8},
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
252static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 20000, .max = 115000 },
254 .vco = { .min = 1750000, .max = 3500000 },
255 .n = { .min = 1, .max = 3 },
256 .m = { .min = 104, .max = 138 },
257 .m1 = { .min = 17, .max = 23 },
258 .m2 = { .min = 5, .max = 11 },
259 .p = { .min = 28, .max = 112 },
260 .p1 = { .min = 2, .max = 8 },
261 .p2 = { .dot_limit = 0,
262 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800263 },
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
266static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .dot = { .min = 80000, .max = 224000 },
268 .vco = { .min = 1750000, .max = 3500000 },
269 .n = { .min = 1, .max = 3 },
270 .m = { .min = 104, .max = 138 },
271 .m1 = { .min = 17, .max = 23 },
272 .m2 = { .min = 5, .max = 11 },
273 .p = { .min = 14, .max = 42 },
274 .p1 = { .min = 2, .max = 6 },
275 .p2 = { .dot_limit = 0,
276 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800277 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000},
282 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .n = { .min = 3, .max = 6 },
285 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 200000,
292 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500295static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1700000, .max = 3500000 },
298 .n = { .min = 3, .max = 6 },
299 .m = { .min = 2, .max = 256 },
300 .m1 = { .min = 0, .max = 0 },
301 .m2 = { .min = 0, .max = 254 },
302 .p = { .min = 7, .max = 112 },
303 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .p2 = { .dot_limit = 112000,
305 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700306};
307
Eric Anholt273e27c2011-03-30 13:01:10 -0700308/* Ironlake / Sandybridge
309 *
310 * We calculate clock using (register_value + 2) for N/M1/M2, so here
311 * the range value for them is (actual_value - 2).
312 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 5 },
317 .m = { .min = 79, .max = 127 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 5, .max = 80 },
321 .p1 = { .min = 1, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700324};
325
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 118 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 28, .max = 112 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 127 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 56 },
347 .p1 = { .min = 2, .max = 8 },
348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350};
351
Eric Anholt273e27c2011-03-30 13:01:10 -0700352/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364};
365
366static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 .dot = { .min = 25000, .max = 350000 },
368 .vco = { .min = 1760000, .max = 3510000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 79, .max = 126 },
371 .m1 = { .min = 12, .max = 22 },
372 .m2 = { .min = 5, .max = 9 },
373 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 225000,
376 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800377};
378
Ville Syrjälädc730512013-09-24 21:26:30 +0300379static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300380 /*
381 * These are the data rate limits (measured in fast clocks)
382 * since those are the strictest limits we have. The fast
383 * clock and actual rate limits are more relaxed, so checking
384 * them would make no difference.
385 */
386 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200387 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700388 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .m1 = { .min = 2, .max = 3 },
390 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300391 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300392 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393};
394
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395static const intel_limit_t intel_limits_chv = {
396 /*
397 * These are the data rate limits (measured in fast clocks)
398 * since those are the strictest limits we have. The fast
399 * clock and actual rate limits are more relaxed, so checking
400 * them would make no difference.
401 */
402 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200403 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300404 .n = { .min = 1, .max = 1 },
405 .m1 = { .min = 2, .max = 2 },
406 .m2 = { .min = 24 << 22, .max = 175 << 22 },
407 .p1 = { .min = 2, .max = 4 },
408 .p2 = { .p2_slow = 1, .p2_fast = 14 },
409};
410
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200411static const intel_limit_t intel_limits_bxt = {
412 /* FIXME: find real dot limits */
413 .dot = { .min = 0, .max = INT_MAX },
414 .vco = { .min = 4800000, .max = 6480000 },
415 .n = { .min = 1, .max = 1 },
416 .m1 = { .min = 2, .max = 2 },
417 /* FIXME: find real m2 limits */
418 .m2 = { .min = 2 << 22, .max = 255 << 22 },
419 .p1 = { .min = 2, .max = 4 },
420 .p2 = { .p2_slow = 1, .p2_fast = 20 },
421};
422
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300423static void vlv_clock(int refclk, intel_clock_t *clock)
424{
425 clock->m = clock->m1 * clock->m2;
426 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200427 if (WARN_ON(clock->n == 0 || clock->p == 0))
428 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300429 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
430 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300431}
432
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200433static bool
434needs_modeset(struct drm_crtc_state *state)
435{
436 return state->mode_changed || state->active_changed;
437}
438
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439/**
440 * Returns whether any output on the specified pipe is of the specified type
441 */
Damien Lespiau40935612014-10-29 11:16:59 +0000442bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300445 struct intel_encoder *encoder;
446
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300448 if (encoder->type == type)
449 return true;
450
451 return false;
452}
453
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454/**
455 * Returns whether any output on the specified pipe will have the specified
456 * type after a staged modeset is complete, i.e., the same as
457 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
458 * encoder->crtc.
459 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
461 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200462{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200467 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300469 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200470 if (connector_state->crtc != crtc_state->base.crtc)
471 continue;
472
473 num_connectors++;
474
475 encoder = to_intel_encoder(connector_state->best_encoder);
476 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200478 }
479
480 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481
482 return false;
483}
484
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485static const intel_limit_t *
486intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200488 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800489 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200491 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100492 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_dual_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_dual_lvds;
497 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000498 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_single_lvds_100m;
500 else
501 limit = &intel_limits_ironlake_single_lvds;
502 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200503 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200509static const intel_limit_t *
510intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800511{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200512 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 const intel_limit_t *limit;
514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100516 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800518 else
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200523 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700526 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800527
528 return limit;
529}
530
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531static const intel_limit_t *
532intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 const intel_limit_t *limit;
536
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200537 if (IS_BROXTON(dev))
538 limit = &intel_limits_bxt;
539 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800541 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800546 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500547 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548 } else if (IS_CHERRYVIEW(dev)) {
549 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700550 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300551 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200562 else
563 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 }
565 return limit;
566}
567
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568/* m1 is reserved as 0 in Pineview, n is a ring counter */
569static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Shaohua Li21778322009-02-23 15:19:16 +0800571 clock->m = clock->m2 + 2;
572 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300575 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
576 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800577}
578
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200579static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
580{
581 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
582}
583
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800585{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200586 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200588 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
589 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300594static void chv_clock(int refclk, intel_clock_t *clock)
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
599 return;
600 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
601 clock->n << 22);
602 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
603}
604
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800605#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606/**
607 * Returns whether the given set of divisors are valid for a given refclk with
608 * the given connectors.
609 */
610
Chris Wilson1b894b52010-12-14 20:04:54 +0000611static bool intel_PLL_is_valid(struct drm_device *dev,
612 const intel_limit_t *limit,
613 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615 if (clock->n < limit->n.min || limit->n.max < clock->n)
616 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200624 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300625 if (clock->m1 <= clock->m2)
626 INTELPllInvalid("m1 <= m2\n");
627
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200628 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ma Lingd4906092009-03-18 20:13:27 +0800646static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647i9xx_find_best_dpll(const intel_limit_t *limit,
648 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800649 int target, int refclk, intel_clock_t *match_clock,
650 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300653 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 int err = target;
656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100659 * For LVDS just rely on its current settings for dual-channel.
660 * We haven't figured out how to reliably set up different
661 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100663 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock.p2 = limit->p2.p2_fast;
665 else
666 clock.p2 = limit->p2.p2_slow;
667 } else {
668 if (target < limit->p2.dot_limit)
669 clock.p2 = limit->p2.p2_slow;
670 else
671 clock.p2 = limit->p2.p2_fast;
672 }
673
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Zhao Yakui42158662009-11-20 11:24:18 +0800676 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
677 clock.m1++) {
678 for (clock.m2 = limit->m2.min;
679 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200680 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800681 break;
682 for (clock.n = limit->n.min;
683 clock.n <= limit->n.max; clock.n++) {
684 for (clock.p1 = limit->p1.min;
685 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 int this_err;
687
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200688 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000689 if (!intel_PLL_is_valid(dev, limit,
690 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800692 if (match_clock &&
693 clock.p != match_clock->p)
694 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695
696 this_err = abs(clock.dot - target);
697 if (this_err < err) {
698 *best_clock = clock;
699 err = this_err;
700 }
701 }
702 }
703 }
704 }
705
706 return (err != target);
707}
708
Ma Lingd4906092009-03-18 20:13:27 +0800709static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710pnv_find_best_dpll(const intel_limit_t *limit,
711 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200712 int target, int refclk, intel_clock_t *match_clock,
713 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300716 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200717 intel_clock_t clock;
718 int err = target;
719
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200720 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721 /*
722 * For LVDS just rely on its current settings for dual-channel.
723 * We haven't figured out how to reliably set up different
724 * single/dual channel state, if we even can.
725 */
726 if (intel_is_dual_link_lvds(dev))
727 clock.p2 = limit->p2.p2_fast;
728 else
729 clock.p2 = limit->p2.p2_slow;
730 } else {
731 if (target < limit->p2.dot_limit)
732 clock.p2 = limit->p2.p2_slow;
733 else
734 clock.p2 = limit->p2.p2_fast;
735 }
736
737 memset(best_clock, 0, sizeof(*best_clock));
738
739 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
740 clock.m1++) {
741 for (clock.m2 = limit->m2.min;
742 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 for (clock.n = limit->n.min;
744 clock.n <= limit->n.max; clock.n++) {
745 for (clock.p1 = limit->p1.min;
746 clock.p1 <= limit->p1.max; clock.p1++) {
747 int this_err;
748
749 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 if (!intel_PLL_is_valid(dev, limit,
751 &clock))
752 continue;
753 if (match_clock &&
754 clock.p != match_clock->p)
755 continue;
756
757 this_err = abs(clock.dot - target);
758 if (this_err < err) {
759 *best_clock = clock;
760 err = this_err;
761 }
762 }
763 }
764 }
765 }
766
767 return (err != target);
768}
769
Ma Lingd4906092009-03-18 20:13:27 +0800770static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771g4x_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200773 int target, int refclk, intel_clock_t *match_clock,
774 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800775{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300777 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800778 intel_clock_t clock;
779 int max_n;
780 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400781 /* approximately equals target * 0.00585 */
782 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800783 found = false;
784
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200785 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100786 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800787 clock.p2 = limit->p2.p2_fast;
788 else
789 clock.p2 = limit->p2.p2_slow;
790 } else {
791 if (target < limit->p2.dot_limit)
792 clock.p2 = limit->p2.p2_slow;
793 else
794 clock.p2 = limit->p2.p2_fast;
795 }
796
797 memset(best_clock, 0, sizeof(*best_clock));
798 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200799 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800800 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200801 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800802 for (clock.m1 = limit->m1.max;
803 clock.m1 >= limit->m1.min; clock.m1--) {
804 for (clock.m2 = limit->m2.max;
805 clock.m2 >= limit->m2.min; clock.m2--) {
806 for (clock.p1 = limit->p1.max;
807 clock.p1 >= limit->p1.min; clock.p1--) {
808 int this_err;
809
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200810 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000811 if (!intel_PLL_is_valid(dev, limit,
812 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800813 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000814
815 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800816 if (this_err < err_most) {
817 *best_clock = clock;
818 err_most = this_err;
819 max_n = clock.n;
820 found = true;
821 }
822 }
823 }
824 }
825 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800826 return found;
827}
Ma Lingd4906092009-03-18 20:13:27 +0800828
Imre Deakd5dd62b2015-03-17 11:40:03 +0200829/*
830 * Check if the calculated PLL configuration is more optimal compared to the
831 * best configuration and error found so far. Return the calculated error.
832 */
833static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
834 const intel_clock_t *calculated_clock,
835 const intel_clock_t *best_clock,
836 unsigned int best_error_ppm,
837 unsigned int *error_ppm)
838{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200839 /*
840 * For CHV ignore the error and consider only the P value.
841 * Prefer a bigger P value based on HW requirements.
842 */
843 if (IS_CHERRYVIEW(dev)) {
844 *error_ppm = 0;
845
846 return calculated_clock->p > best_clock->p;
847 }
848
Imre Deak24be4e42015-03-17 11:40:04 +0200849 if (WARN_ON_ONCE(!target_freq))
850 return false;
851
Imre Deakd5dd62b2015-03-17 11:40:03 +0200852 *error_ppm = div_u64(1000000ULL *
853 abs(target_freq - calculated_clock->dot),
854 target_freq);
855 /*
856 * Prefer a better P value over a better (smaller) error if the error
857 * is small. Ensure this preference for future configurations too by
858 * setting the error to 0.
859 */
860 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
861 *error_ppm = 0;
862
863 return true;
864 }
865
866 return *error_ppm + 10 < best_error_ppm;
867}
868
Zhenyu Wang2c072452009-06-05 15:38:42 +0800869static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870vlv_find_best_dpll(const intel_limit_t *limit,
871 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200872 int target, int refclk, intel_clock_t *match_clock,
873 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300878 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 /* min update 19.2 MHz */
880 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300881 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 target *= 5; /* fast clock */
884
885 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700886
887 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300888 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300889 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300890 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300891 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300894 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200895 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
898 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300900 vlv_clock(refclk, &clock);
901
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300904 continue;
905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906 if (!vlv_PLL_is_optimal(dev, target,
907 &clock,
908 best_clock,
909 bestppm, &ppm))
910 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Imre Deakd5dd62b2015-03-17 11:40:03 +0200912 *best_clock = clock;
913 bestppm = ppm;
914 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915 }
916 }
917 }
918 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700919
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300920 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924chv_find_best_dpll(const intel_limit_t *limit,
925 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 int target, int refclk, intel_clock_t *match_clock,
927 intel_clock_t *best_clock)
928{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200929 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300930 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932 intel_clock_t clock;
933 uint64_t m2;
934 int found = false;
935
936 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200937 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938
939 /*
940 * Based on hardware doc, the n always set to 1, and m1 always
941 * set to 2. If requires to support 200Mhz refclk, we need to
942 * revisit this because n may not 1 anymore.
943 */
944 clock.n = 1, clock.m1 = 2;
945 target *= 5; /* fast clock */
946
947 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
948 for (clock.p2 = limit->p2.p2_fast;
949 clock.p2 >= limit->p2.p2_slow;
950 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 clock.p = clock.p1 * clock.p2;
954
955 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
956 clock.n) << 22, refclk * clock.m1);
957
958 if (m2 > INT_MAX/clock.m1)
959 continue;
960
961 clock.m2 = m2;
962
963 chv_clock(refclk, &clock);
964
965 if (!intel_PLL_is_valid(dev, limit, &clock))
966 continue;
967
Imre Deak9ca3ba02015-03-17 11:40:05 +0200968 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
969 best_error_ppm, &error_ppm))
970 continue;
971
972 *best_clock = clock;
973 best_error_ppm = error_ppm;
974 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300975 }
976 }
977
978 return found;
979}
980
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200981bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
982 intel_clock_t *best_clock)
983{
984 int refclk = i9xx_get_refclk(crtc_state, 0);
985
986 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
987 target_clock, refclk, NULL, best_clock);
988}
989
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990bool intel_crtc_active(struct drm_crtc *crtc)
991{
992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
993
994 /* Be paranoid as we can arrive here with only partial
995 * state retrieved from the hardware during setup.
996 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100997 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300998 * as Haswell has gained clock readout/fastboot support.
999 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001000 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 *
1003 * FIXME: The intel_crtc->active here should be switched to
1004 * crtc->state->active once we have proper CRTC states wired up
1005 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001007 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001009}
1010
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe)
1013{
1014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001017 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001018}
1019
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1021{
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 u32 reg = PIPEDSL(pipe);
1024 u32 line1, line2;
1025 u32 line_mask;
1026
1027 if (IS_GEN2(dev))
1028 line_mask = DSL_LINEMASK_GEN2;
1029 else
1030 line_mask = DSL_LINEMASK_GEN3;
1031
1032 line1 = I915_READ(reg) & line_mask;
1033 mdelay(5);
1034 line2 = I915_READ(reg) & line_mask;
1035
1036 return line1 == line2;
1037}
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039/*
1040 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 *
1043 * After disabling a pipe, we can't wait for vblank in the usual way,
1044 * spinning on the vblank interrupt status bit, since we won't actually
1045 * see an interrupt when the pipe is disabled.
1046 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 * On Gen4 and above:
1048 * wait for the pipe register state bit to turn off
1049 *
1050 * Otherwise:
1051 * wait for the display line value to settle (it usually
1052 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001053 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001059 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001060 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001061
Keith Packardab7ad7f2010-10-03 00:33:06 -07001062 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001064
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001066 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1067 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001070 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001071 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001072 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001074}
1075
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001076/*
1077 * ibx_digital_port_connected - is the specified port connected?
1078 * @dev_priv: i915 private structure
1079 * @port: the port to test
1080 *
1081 * Returns true if @port is connected, false otherwise.
1082 */
1083bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1084 struct intel_digital_port *port)
1085{
1086 u32 bit;
1087
Damien Lespiauc36346e2012-12-13 16:09:03 +00001088 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001089 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001090 case PORT_B:
1091 bit = SDE_PORTB_HOTPLUG;
1092 break;
1093 case PORT_C:
1094 bit = SDE_PORTC_HOTPLUG;
1095 break;
1096 case PORT_D:
1097 bit = SDE_PORTD_HOTPLUG;
1098 break;
1099 default:
1100 return true;
1101 }
1102 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001103 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 case PORT_B:
1105 bit = SDE_PORTB_HOTPLUG_CPT;
1106 break;
1107 case PORT_C:
1108 bit = SDE_PORTC_HOTPLUG_CPT;
1109 break;
1110 case PORT_D:
1111 bit = SDE_PORTD_HOTPLUG_CPT;
1112 break;
1113 default:
1114 return true;
1115 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001116 }
1117
1118 return I915_READ(SDEISR) & bit;
1119}
1120
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121static const char *state_string(bool enabled)
1122{
1123 return enabled ? "on" : "off";
1124}
1125
1126/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
1132 bool cur_state;
1133
1134 reg = DPLL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 "PLL state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141
Jani Nikula23538ef2013-08-27 15:12:22 +03001142/* XXX: the dsi pll is shared between MIPI DSI ports */
1143static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1144{
1145 u32 val;
1146 bool cur_state;
1147
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001150 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001151
1152 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001154 "DSI PLL state assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
1156}
1157#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1158#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1159
Daniel Vetter55607e82013-06-16 21:42:39 +02001160struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001161intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001162{
Daniel Vettere2b78262013-06-07 23:10:03 +02001163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001165 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001166 return NULL;
1167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001168 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001169}
1170
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001175{
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001177 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001178
Chris Wilson92b27b02012-05-20 18:10:50 +01001179 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001180 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001181 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001182
Daniel Vetter53589012013-06-05 13:34:16 +02001183 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001184 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001185 "%s assertion failure (expected %s, current %s)\n",
1186 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
1189static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
1192 int reg;
1193 u32 val;
1194 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1196 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001197
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001198 if (HAS_DDI(dev_priv->dev)) {
1199 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001200 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001201 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001202 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001203 } else {
1204 reg = FDI_TX_CTL(pipe);
1205 val = I915_READ(reg);
1206 cur_state = !!(val & FDI_TX_ENABLE);
1207 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI TX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1213#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1214
1215static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
1218 int reg;
1219 u32 val;
1220 bool cur_state;
1221
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001222 reg = FDI_RX_CTL(pipe);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 "FDI RX state assertion failure (expected %s, current %s)\n",
1227 state_string(state), state_string(cur_state));
1228}
1229#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1230#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1231
1232static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
1236 u32 val;
1237
1238 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001239 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 return;
1241
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001242 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001243 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001244 return;
1245
Jesse Barnes040484a2011-01-03 12:14:26 -08001246 reg = FDI_TX_CTL(pipe);
1247 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001249}
1250
Daniel Vetter55607e82013-06-16 21:42:39 +02001251void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1252 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001253{
1254 int reg;
1255 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001257
1258 reg = FDI_RX_CTL(pipe);
1259 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001260 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001262 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1263 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001264}
1265
Daniel Vetterb680c372014-09-19 18:27:27 +02001266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001268{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001269 struct drm_device *dev = dev_priv->dev;
1270 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271 u32 val;
1272 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001273 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274
Jani Nikulabedd4db2014-08-22 15:04:13 +03001275 if (WARN_ON(HAS_DDI(dev)))
1276 return;
1277
1278 if (HAS_PCH_SPLIT(dev)) {
1279 u32 port_sel;
1280
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1283
1284 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1285 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
1287 /* XXX: else fix for eDP */
1288 } else if (IS_VALLEYVIEW(dev)) {
1289 /* presumably write lock depends on pipe, not port select */
1290 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1291 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 } else {
1293 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001294 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1295 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 }
1297
1298 val = I915_READ(pp_reg);
1299 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001300 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 locked = false;
1302
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001304 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306}
1307
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308static void assert_cursor(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 bool cur_state;
1313
Paulo Zanonid9d82082014-02-27 16:30:56 -03001314 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001316 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001317 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001318
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001320 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1321 pipe_name(pipe), state_string(state), state_string(cur_state));
1322}
1323#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1324#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1325
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001326void assert_pipe(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328{
1329 int reg;
1330 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001331 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001332 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1333 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001340 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001341 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001342 cur_state = false;
1343 } else {
1344 reg = PIPECONF(cpu_transcoder);
1345 val = I915_READ(reg);
1346 cur_state = !!(val & PIPECONF_ENABLE);
1347 }
1348
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001350 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001351 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352}
1353
Chris Wilson931872f2012-01-16 23:01:13 +00001354static void assert_plane(struct drm_i915_private *dev_priv,
1355 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356{
1357 int reg;
1358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
1361 reg = DSPCNTR(plane);
1362 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001363 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001365 "plane %c assertion failure (expected %s, current %s)\n",
1366 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1370#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1371
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe)
1374{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376 int reg, i;
1377 u32 val;
1378 int cur_pipe;
1379
Ville Syrjälä653e1022013-06-04 13:49:05 +03001380 /* Primary planes are fixed to pipes on gen4+ */
1381 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001382 reg = DSPCNTR(pipe);
1383 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001385 "plane %c assertion failure, should be disabled but not\n",
1386 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001387 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001388 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001389
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001391 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392 reg = DSPCNTR(i);
1393 val = I915_READ(reg);
1394 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1395 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001397 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1398 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 }
1400}
1401
Jesse Barnes19332d72013-03-28 09:55:38 -07001402static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001405 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001407 u32 val;
1408
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001410 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001411 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1414 sprite, pipe_name(pipe));
1415 }
1416 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001422 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001423 }
1424 } else if (INTEL_INFO(dev)->gen >= 7) {
1425 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001426 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 plane_name(pipe), pipe_name(pipe));
1430 } else if (INTEL_INFO(dev)->gen >= 5) {
1431 reg = DVSCNTR(pipe);
1432 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1435 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001436 }
1437}
1438
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001439static void assert_vblank_disabled(struct drm_crtc *crtc)
1440{
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001442 drm_crtc_vblank_put(crtc);
1443}
1444
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001445static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001446{
1447 u32 val;
1448 bool enabled;
1449
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001451
Jesse Barnes92f25842011-01-04 15:09:34 -08001452 val = I915_READ(PCH_DREF_CONTROL);
1453 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1454 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Daniel Vetterab9412b2013-05-03 11:49:46 +02001458static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
1461 int reg;
1462 u32 val;
1463 bool enabled;
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 val = I915_READ(reg);
1467 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001468 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1470 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001471}
1472
Keith Packard4e634382011-08-06 10:39:45 -07001473static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1474 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001475{
1476 if ((val & DP_PORT_EN) == 0)
1477 return false;
1478
1479 if (HAS_PCH_CPT(dev_priv->dev)) {
1480 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1481 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
Keith Packard1519b992011-08-06 10:35:34 -07001494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001506 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
Jesse Barnes291906f2011-02-02 12:28:03 -08001544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001545 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001546{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001547 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001550 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001551
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001553 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001555}
1556
1557static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1558 enum pipe pipe, int reg)
1559{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001560 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001562 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001564
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001566 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
1570static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1571 enum pipe pipe)
1572{
1573 int reg;
1574 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
Keith Packardf0575e92011-07-25 22:12:43 -07001576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
1580 reg = PCH_ADPA;
1581 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
1586 reg = PCH_LVDS;
1587 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001597static void intel_init_dpio(struct drm_device *dev)
1598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600
1601 if (!IS_VALLEYVIEW(dev))
1602 return;
1603
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001604 /*
1605 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1606 * CHV x1 PHY (DP/HDMI D)
1607 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1608 */
1609 if (IS_CHERRYVIEW(dev)) {
1610 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1612 } else {
1613 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1614 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001615}
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001618 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 struct drm_device *dev = crtc->base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001626
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1629
1630 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001631 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001632 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter426115c2013-07-11 22:13:42 +02001634 I915_WRITE(reg, dpll);
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1639 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1640
Ville Syrjäläd288f652014-10-28 13:20:22 +02001641 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001643
1644 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001645 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001648 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001651 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
Ville Syrjäläd288f652014-10-28 13:20:22 +02001656static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001657 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658{
1659 struct drm_device *dev = crtc->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 int pipe = crtc->pipe;
1662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001663 u32 tmp;
1664
1665 assert_pipe_disabled(dev_priv, crtc->pipe);
1666
1667 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1668
Ville Syrjäläa5805162015-05-26 20:42:30 +03001669 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670
1671 /* Enable back the 10bit clock to display controller */
1672 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1673 tmp |= DPIO_DCLKP_EN;
1674 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1675
Ville Syrjälä54433e92015-05-26 20:42:31 +03001676 mutex_unlock(&dev_priv->sb_lock);
1677
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678 /*
1679 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1680 */
1681 udelay(1);
1682
1683 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001685
1686 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688 DRM_ERROR("PLL %d failed to lock\n", pipe);
1689
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001690 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001691 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001693}
1694
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695static int intel_num_dvo_pipes(struct drm_device *dev)
1696{
1697 struct intel_crtc *crtc;
1698 int count = 0;
1699
1700 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001701 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001702 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703
1704 return count;
1705}
1706
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001708{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 struct drm_device *dev = crtc->base.dev;
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001712 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001713
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001715
1716 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001717 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
1719 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001720 if (IS_MOBILE(dev) && !IS_I830(dev))
1721 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001723 /* Enable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1725 /*
1726 * It appears to be important that we don't enable this
1727 * for the current pipe before otherwise configuring the
1728 * PLL. No idea how this should be handled if multiple
1729 * DVO outputs are enabled simultaneosly.
1730 */
1731 dpll |= DPLL_DVO_2X_MODE;
1732 I915_WRITE(DPLL(!crtc->pipe),
1733 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1734 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001735
1736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001742 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751
1752 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001753 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001756 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001759 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001774{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001782 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Daniel Vetter50b44a42013-06-05 13:34:33 +02001797 I915_WRITE(DPLL(pipe), 0);
1798 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799}
1800
Jesse Barnesf6071162013-10-01 10:41:38 -07001801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
1803 u32 val = 0;
1804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001812 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001813 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001814 I915_WRITE(DPLL(pipe), val);
1815 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
1817}
1818
1819static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1820{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822 u32 val;
1823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Make sure the pipe isn't still relying on us */
1825 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001826
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001828 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001829 if (pipe != PIPE_A)
1830 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1831 I915_WRITE(DPLL(pipe), val);
1832 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001835
1836 /* Disable 10bit clock to display controller */
1837 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1838 val &= ~DPIO_DCLKP_EN;
1839 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1840
Ville Syrjälä61407f62014-05-27 16:32:55 +03001841 /* disable left/right clock distribution */
1842 if (pipe != PIPE_B) {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1844 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1846 } else {
1847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1850 }
1851
Ville Syrjäläa5805162015-05-26 20:42:30 +03001852 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001853}
1854
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001856 struct intel_digital_port *dport,
1857 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858{
1859 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 switch (dport->port) {
1863 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001868 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001871 break;
1872 case PORT_D:
1873 port_mask = DPLL_PORTD_READY_MASK;
1874 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001875 break;
1876 default:
1877 BUG();
1878 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001880 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1881 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1882 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883}
1884
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1890
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001891 if (WARN_ON(pll == NULL))
1892 return;
1893
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001894 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001895 if (pll->active == 0) {
1896 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1897 WARN_ON(pll->on);
1898 assert_shared_dpll_disabled(dev_priv, pll);
1899
1900 pll->mode_set(dev_priv, pll);
1901 }
1902}
1903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001904/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001905 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001906 * @dev_priv: i915 private structure
1907 * @pipe: pipe PLL to enable
1908 *
1909 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1910 * drives the transcoder clock.
1911 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001912static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001913{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001914 struct drm_device *dev = crtc->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vetter87a875b2013-06-05 13:34:19 +02001918 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001919 return;
1920
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001921 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001922 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001923
Damien Lespiau74dd6922014-07-29 18:06:17 +01001924 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001925 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927
Daniel Vettercdbd2312013-06-05 13:34:03 +02001928 if (pll->active++) {
1929 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001930 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931 return;
1932 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001933 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001935 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1936
Daniel Vetter46edb022013-06-05 13:34:12 +02001937 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001938 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001940}
1941
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001942static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001943{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 struct drm_device *dev = crtc->base.dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001946 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001947
Jesse Barnes92f25842011-01-04 15:09:34 -08001948 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001949 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001950 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 return;
1952
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001953 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Daniel Vetter46edb022013-06-05 13:34:12 +02001956 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1957 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001962 return;
1963 }
1964
Daniel Vettere9d69442013-06-05 13:34:15 +02001965 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001966 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001967 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001969
Daniel Vetter46edb022013-06-05 13:34:12 +02001970 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001971 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001972 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001973
1974 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001977static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1978 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001979{
Daniel Vetter23670b322012-11-01 09:15:30 +01001980 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001983 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001986 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001989 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001990 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991
1992 /* FDI must be feeding us bits for PCH ports */
1993 assert_fdi_tx_enabled(dev_priv, pipe);
1994 assert_fdi_rx_enabled(dev_priv, pipe);
1995
Daniel Vetter23670b322012-11-01 09:15:30 +01001996 if (HAS_PCH_CPT(dev)) {
1997 /* Workaround: Set the timing override bit before enabling the
1998 * pch transcoder. */
1999 reg = TRANS_CHICKEN2(pipe);
2000 val = I915_READ(reg);
2001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2002 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002003 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002004
Daniel Vetterab9412b2013-05-03 11:49:46 +02002005 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002007 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002008
2009 if (HAS_PCH_IBX(dev_priv->dev)) {
2010 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002011 * Make the BPC in transcoder be consistent with
2012 * that in pipeconf reg. For HDMI we must use 8bpc
2013 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002014 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002015 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002016 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2017 val |= PIPECONF_8BPC;
2018 else
2019 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002020 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002021
2022 val &= ~TRANS_INTERLACE_MASK;
2023 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002024 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002025 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002026 val |= TRANS_LEGACY_INTERLACED_ILK;
2027 else
2028 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002029 else
2030 val |= TRANS_PROGRESSIVE;
2031
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 I915_WRITE(reg, val | TRANS_ENABLE);
2033 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002034 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002035}
2036
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002039{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
2042 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002043 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002046 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002049 /* Workaround: set timing override bit. */
2050 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002052 I915_WRITE(_TRANSA_CHICKEN2, val);
2053
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002054 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002055 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002057 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2058 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002059 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002060 else
2061 val |= TRANS_PROGRESSIVE;
2062
Daniel Vetterab9412b2013-05-03 11:49:46 +02002063 I915_WRITE(LPT_TRANSCONF, val);
2064 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002065 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002066}
2067
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002068static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2069 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002070{
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 struct drm_device *dev = dev_priv->dev;
2072 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002073
2074 /* FDI relies on the transcoder */
2075 assert_fdi_tx_disabled(dev_priv, pipe);
2076 assert_fdi_rx_disabled(dev_priv, pipe);
2077
Jesse Barnes291906f2011-02-02 12:28:03 -08002078 /* Ports must be off as well */
2079 assert_pch_ports_disabled(dev_priv, pipe);
2080
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002082 val = I915_READ(reg);
2083 val &= ~TRANS_ENABLE;
2084 I915_WRITE(reg, val);
2085 /* wait for PCH transcoder off, transcoder state */
2086 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002087 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002088
2089 if (!HAS_PCH_IBX(dev)) {
2090 /* Workaround: Clear the timing override chicken bit again. */
2091 reg = TRANS_CHICKEN2(pipe);
2092 val = I915_READ(reg);
2093 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2094 I915_WRITE(reg, val);
2095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002096}
2097
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002098static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002100 u32 val;
2101
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002104 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002105 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002106 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002107 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108
2109 /* Workaround: clear timing override bit. */
2110 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002111 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002112 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002113}
2114
2115/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002116 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002117 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002119 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002122static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123{
Paulo Zanoni03722642014-01-17 13:51:09 -02002124 struct drm_device *dev = crtc->base.dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2128 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002129 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130 int reg;
2131 u32 val;
2132
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002134 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002135 assert_sprites_disabled(dev_priv, pipe);
2136
Paulo Zanoni681e5812012-12-06 11:12:38 -02002137 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002138 pch_transcoder = TRANSCODER_A;
2139 else
2140 pch_transcoder = pipe;
2141
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 /*
2143 * A pipe without a PLL won't actually be able to drive bits from
2144 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2145 * need the check.
2146 */
Imre Deak50360402015-01-16 00:55:16 -08002147 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002148 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002149 assert_dsi_pll_enabled(dev_priv);
2150 else
2151 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002153 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002155 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002156 assert_fdi_tx_pll_enabled(dev_priv,
2157 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002158 }
2159 /* FIXME: assert CPU port conditions for SNB+ */
2160 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002162 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002165 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2166 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002167 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002168 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002169
2170 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002171 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172}
2173
2174/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002175 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 * Disable the pipe of @crtc, making sure that various hardware
2179 * specific requirements are met, if applicable, e.g. plane
2180 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 *
2182 * Will wait until the pipe has shut down before returning.
2183 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002188 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002189 int reg;
2190 u32 val;
2191
2192 /*
2193 * Make sure planes won't keep trying to pump pixels to us,
2194 * or we might hang the display.
2195 */
2196 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002197 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002198 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002200 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002202 if ((val & PIPECONF_ENABLE) == 0)
2203 return;
2204
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 /*
2206 * Double wide has implications for planes
2207 * so best keep it disabled when not needed.
2208 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002209 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_DOUBLE_WIDE;
2211
2212 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002213 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2214 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002215 val &= ~PIPECONF_ENABLE;
2216
2217 I915_WRITE(reg, val);
2218 if ((val & PIPECONF_ENABLE) == 0)
2219 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002220}
2221
2222/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002223 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002224 * @plane: plane to be enabled
2225 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002226 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002227 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002228 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002229static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2230 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002232 struct drm_device *dev = plane->dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002235
2236 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002237 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002238 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002239
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002240 dev_priv->display.update_primary_plane(crtc, plane->fb,
2241 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002242}
2243
Chris Wilson693db182013-03-05 14:52:39 +00002244static bool need_vtd_wa(struct drm_device *dev)
2245{
2246#ifdef CONFIG_INTEL_IOMMU
2247 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2248 return true;
2249#endif
2250 return false;
2251}
2252
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002253unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2255 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002256{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 unsigned int tile_height;
2258 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002259
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002260 switch (fb_format_modifier) {
2261 case DRM_FORMAT_MOD_NONE:
2262 tile_height = 1;
2263 break;
2264 case I915_FORMAT_MOD_X_TILED:
2265 tile_height = IS_GEN2(dev) ? 16 : 8;
2266 break;
2267 case I915_FORMAT_MOD_Y_TILED:
2268 tile_height = 32;
2269 break;
2270 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2272 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002273 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002274 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002275 tile_height = 64;
2276 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 case 2:
2278 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002279 tile_height = 32;
2280 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002281 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002282 tile_height = 16;
2283 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002284 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002285 WARN_ONCE(1,
2286 "128-bit pixels are not supported for display!");
2287 tile_height = 16;
2288 break;
2289 }
2290 break;
2291 default:
2292 MISSING_CASE(fb_format_modifier);
2293 tile_height = 1;
2294 break;
2295 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002296
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002297 return tile_height;
2298}
2299
2300unsigned int
2301intel_fb_align_height(struct drm_device *dev, unsigned int height,
2302 uint32_t pixel_format, uint64_t fb_format_modifier)
2303{
2304 return ALIGN(height, intel_tile_height(dev, pixel_format,
2305 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002306}
2307
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002308static int
2309intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2310 const struct drm_plane_state *plane_state)
2311{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002312 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002313
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002314 *view = i915_ggtt_view_normal;
2315
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002316 if (!plane_state)
2317 return 0;
2318
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002319 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002320 return 0;
2321
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002322 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002323
2324 info->height = fb->height;
2325 info->pixel_format = fb->pixel_format;
2326 info->pitch = fb->pitches[0];
2327 info->fb_modifier = fb->modifier[0];
2328
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 return 0;
2330}
2331
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002332static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2333{
2334 if (INTEL_INFO(dev_priv)->gen >= 9)
2335 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002336 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2337 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 return 128 * 1024;
2339 else if (INTEL_INFO(dev_priv)->gen >= 4)
2340 return 4 * 1024;
2341 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002342 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002343}
2344
Chris Wilson127bd2a2010-07-23 23:32:05 +01002345int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002346intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2347 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002348 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002349 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002351 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002352 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002353 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002354 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 u32 alignment;
2356 int ret;
2357
Matt Roperebcdd392014-07-09 16:22:11 -07002358 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2359
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002360 switch (fb->modifier[0]) {
2361 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002362 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002365 if (INTEL_INFO(dev)->gen >= 9)
2366 alignment = 256 * 1024;
2367 else {
2368 /* pin() will align the object as required by fence */
2369 alignment = 0;
2370 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002372 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002373 case I915_FORMAT_MOD_Yf_TILED:
2374 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2375 "Y tiling bo slipped through, driver bug!\n"))
2376 return -EINVAL;
2377 alignment = 1 * 1024 * 1024;
2378 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002379 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002380 MISSING_CASE(fb->modifier[0]);
2381 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382 }
2383
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002384 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2385 if (ret)
2386 return ret;
2387
Chris Wilson693db182013-03-05 14:52:39 +00002388 /* Note that the w/a also requires 64 PTE of padding following the
2389 * bo. We currently fill all unused PTE with the shadow page and so
2390 * we should always have valid PTE following the scanout preventing
2391 * the VT-d warning.
2392 */
2393 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2394 alignment = 256 * 1024;
2395
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002396 /*
2397 * Global gtt pte registers are special registers which actually forward
2398 * writes to a chunk of system memory. Which means that there is no risk
2399 * that the register values disappear as soon as we call
2400 * intel_runtime_pm_put(), so it is correct to wrap only the
2401 * pin/unpin/fence and not more.
2402 */
2403 intel_runtime_pm_get(dev_priv);
2404
Chris Wilsonce453d82011-02-21 14:43:56 +00002405 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002406 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002407 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002408 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002409 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410
2411 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2412 * fence, whereas 965+ only requires a fence if using
2413 * framebuffer compression. For simplicity, we always install
2414 * a fence as the cost is not that onerous.
2415 */
Chris Wilson06d98132012-04-17 15:31:24 +01002416 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002417 if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002420 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002421
Chris Wilsonce453d82011-02-21 14:43:56 +00002422 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002428err_interruptible:
2429 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002430 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002431 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002432}
2433
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002434static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2435 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002436{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002437 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002438 struct i915_ggtt_view view;
2439 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002440
Matt Roperebcdd392014-07-09 16:22:11 -07002441 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2442
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002443 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2444 WARN_ONCE(ret, "Couldn't get view from plane state!");
2445
Chris Wilson1690e1e2011-12-14 13:57:08 +01002446 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002447 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002448}
2449
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2451 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002452unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2453 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int tiling_mode,
2455 unsigned int cpp,
2456 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457{
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 if (tiling_mode != I915_TILING_NONE) {
2459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Chris Wilsonbc752862013-02-21 20:04:31 +00002461 tile_rows = *y / 8;
2462 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463
Chris Wilsonbc752862013-02-21 20:04:31 +00002464 tiles = *x / (512/cpp);
2465 *x %= 512/cpp;
2466
2467 return tile_rows * pitch * 8 + tiles * 4096;
2468 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002469 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470 unsigned int offset;
2471
2472 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 *y = (offset & alignment) / pitch;
2474 *x = ((offset & alignment) - *y * pitch) / cpp;
2475 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002476 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002477}
2478
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002479static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002480{
2481 switch (format) {
2482 case DISPPLANE_8BPP:
2483 return DRM_FORMAT_C8;
2484 case DISPPLANE_BGRX555:
2485 return DRM_FORMAT_XRGB1555;
2486 case DISPPLANE_BGRX565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case DISPPLANE_BGRX888:
2490 return DRM_FORMAT_XRGB8888;
2491 case DISPPLANE_RGBX888:
2492 return DRM_FORMAT_XBGR8888;
2493 case DISPPLANE_BGRX101010:
2494 return DRM_FORMAT_XRGB2101010;
2495 case DISPPLANE_RGBX101010:
2496 return DRM_FORMAT_XBGR2101010;
2497 }
2498}
2499
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002500static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2501{
2502 switch (format) {
2503 case PLANE_CTL_FORMAT_RGB_565:
2504 return DRM_FORMAT_RGB565;
2505 default:
2506 case PLANE_CTL_FORMAT_XRGB_8888:
2507 if (rgb_order) {
2508 if (alpha)
2509 return DRM_FORMAT_ABGR8888;
2510 else
2511 return DRM_FORMAT_XBGR8888;
2512 } else {
2513 if (alpha)
2514 return DRM_FORMAT_ARGB8888;
2515 else
2516 return DRM_FORMAT_XRGB8888;
2517 }
2518 case PLANE_CTL_FORMAT_XRGB_2101010:
2519 if (rgb_order)
2520 return DRM_FORMAT_XBGR2101010;
2521 else
2522 return DRM_FORMAT_XRGB2101010;
2523 }
2524}
2525
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002526static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002527intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2528 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002529{
2530 struct drm_device *dev = crtc->base.dev;
2531 struct drm_i915_gem_object *obj = NULL;
2532 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002533 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002534 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2535 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2536 PAGE_SIZE);
2537
2538 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539
Chris Wilsonff2652e2014-03-10 08:07:02 +00002540 if (plane_config->size == 0)
2541 return false;
2542
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002543 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2544 base_aligned,
2545 base_aligned,
2546 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002549
Damien Lespiau49af4492015-01-20 12:51:44 +00002550 obj->tiling_mode = plane_config->tiling;
2551 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002552 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002554 mode_cmd.pixel_format = fb->pixel_format;
2555 mode_cmd.width = fb->width;
2556 mode_cmd.height = fb->height;
2557 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002558 mode_cmd.modifier[0] = fb->modifier[0];
2559 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
2561 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002562 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 DRM_DEBUG_KMS("intel fb init failed\n");
2565 goto out_unref_obj;
2566 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568
Daniel Vetterf6936e22015-03-26 12:17:05 +01002569 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572out_unref_obj:
2573 drm_gem_object_unreference(&obj->base);
2574 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002575 return false;
2576}
2577
Matt Roperafd65eb2015-02-03 13:10:04 -08002578/* Update plane->state->fb to match plane->fb after driver-internal updates */
2579static void
2580update_state_fb(struct drm_plane *plane)
2581{
2582 if (plane->fb == plane->state->fb)
2583 return;
2584
2585 if (plane->state->fb)
2586 drm_framebuffer_unreference(plane->state->fb);
2587 plane->state->fb = plane->fb;
2588 if (plane->state->fb)
2589 drm_framebuffer_reference(plane->state->fb);
2590}
2591
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002592static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002593intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2594 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595{
2596 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002597 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598 struct drm_crtc *c;
2599 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 struct drm_plane *primary = intel_crtc->base.primary;
2602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
2641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
2645 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002646 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650}
2651
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002662 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002663 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002664 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002667
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002668 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002686 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 }
2706
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002709 dspcntr |= DISPPLANE_8BPP;
2710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
2729 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002730 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002731 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002736
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
Ville Syrjäläb98971272014-08-27 16:51:22 +03002740 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002741
Daniel Vetterc2c75132012-07-05 12:17:30 +02002742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002747 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002750 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002752
Matt Roper8e7d6882015-01-21 16:35:41 -08002753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 dspcntr |= DISPPLANE_ROTATE_180;
2755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 }
2765
2766 I915_WRITE(reg, dspcntr);
2767
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002768 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002769 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002770 I915_WRITE(DSPSURF(plane),
2771 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002773 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002775 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777}
2778
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002779static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2780 struct drm_framebuffer *fb,
2781 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002786 struct drm_plane *primary = crtc->primary;
2787 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002788 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002789 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002792 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302793 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002795 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002796 I915_WRITE(reg, 0);
2797 I915_WRITE(DSPSURF(plane), 0);
2798 POSTING_READ(reg);
2799 return;
2800 }
2801
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002802 obj = intel_fb_obj(fb);
2803 if (WARN_ON(obj == NULL))
2804 return;
2805
2806 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
2809
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002810 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811
2812 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2813 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2814
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 switch (fb->pixel_format) {
2816 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 dspcntr |= DISPPLANE_8BPP;
2818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_RGB565:
2820 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_BGRX888;
2824 break;
2825 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_RGBX888;
2827 break;
2828 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 break;
2834 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002835 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 }
2837
2838 if (obj->tiling_mode != I915_TILING_NONE)
2839 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002842 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläb98971272014-08-27 16:51:22 +03002844 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002846 intel_gen4_compute_page_offset(dev_priv,
2847 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
2866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Damien Lespiaub3218032015-02-27 11:15:18 +00002880u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2881 uint32_t pixel_format)
2882{
2883 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2884
2885 /*
2886 * The stride is either expressed as a multiple of 64 bytes
2887 * chunks for linear buffers or in number of tiles for tiled
2888 * buffers.
2889 */
2890 switch (fb_modifier) {
2891 case DRM_FORMAT_MOD_NONE:
2892 return 64;
2893 case I915_FORMAT_MOD_X_TILED:
2894 if (INTEL_INFO(dev)->gen == 2)
2895 return 128;
2896 return 512;
2897 case I915_FORMAT_MOD_Y_TILED:
2898 /* No need to check for old gens and Y tiling since this is
2899 * about the display engine and those will be blocked before
2900 * we get here.
2901 */
2902 return 128;
2903 case I915_FORMAT_MOD_Yf_TILED:
2904 if (bits_per_pixel == 8)
2905 return 64;
2906 else
2907 return 128;
2908 default:
2909 MISSING_CASE(fb_modifier);
2910 return 64;
2911 }
2912}
2913
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002914unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2915 struct drm_i915_gem_object *obj)
2916{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002917 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918
2919 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002920 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002921
2922 return i915_gem_obj_ggtt_offset_view(obj, view);
2923}
2924
Chandra Kondurua1b22782015-04-07 15:28:45 -07002925/*
2926 * This function detaches (aka. unbinds) unused scalers in hardware
2927 */
2928void skl_detach_scalers(struct intel_crtc *intel_crtc)
2929{
2930 struct drm_device *dev;
2931 struct drm_i915_private *dev_priv;
2932 struct intel_crtc_scaler_state *scaler_state;
2933 int i;
2934
2935 if (!intel_crtc || !intel_crtc->config)
2936 return;
2937
2938 dev = intel_crtc->base.dev;
2939 dev_priv = dev->dev_private;
2940 scaler_state = &intel_crtc->config->scaler_state;
2941
2942 /* loop through and disable scalers that aren't in use */
2943 for (i = 0; i < intel_crtc->num_scalers; i++) {
2944 if (!scaler_state->scalers[i].in_use) {
2945 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2946 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2947 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2948 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2949 intel_crtc->base.base.id, intel_crtc->pipe, i);
2950 }
2951 }
2952}
2953
Chandra Konduru6156a452015-04-27 13:48:39 -07002954u32 skl_plane_ctl_format(uint32_t pixel_format)
2955{
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002957 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 /*
2966 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2967 * to be already pre-multiplied. We need to add a knob (or a different
2968 * DRM_FORMAT) for user-space to configure that.
2969 */
2970 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002989 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002991
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993}
2994
2995u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2996{
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 switch (fb_modifier) {
2998 case DRM_FORMAT_MOD_NONE:
2999 break;
3000 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 default:
3007 MISSING_CASE(fb_modifier);
3008 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003009
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011}
3012
3013u32 skl_plane_ctl_rotation(unsigned int rotation)
3014{
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 switch (rotation) {
3016 case BIT(DRM_ROTATE_0):
3017 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 /*
3019 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3020 * while i915 HW rotation is clockwise, thats why this swapping.
3021 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303023 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303027 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 default:
3029 MISSING_CASE(rotation);
3030 }
3031
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033}
3034
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035static void skylake_update_primary_plane(struct drm_crtc *crtc,
3036 struct drm_framebuffer *fb,
3037 int x, int y)
3038{
3039 struct drm_device *dev = crtc->dev;
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003042 struct drm_plane *plane = crtc->primary;
3043 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044 struct drm_i915_gem_object *obj;
3045 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046 u32 plane_ctl, stride_div, stride;
3047 u32 tile_height, plane_offset, plane_size;
3048 unsigned int rotation;
3049 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003050 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 struct intel_crtc_state *crtc_state = intel_crtc->config;
3052 struct intel_plane_state *plane_state;
3053 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3054 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3055 int scaler_id = -1;
3056
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003059 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003060 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3061 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3062 POSTING_READ(PLANE_CTL(pipe, 0));
3063 return;
3064 }
3065
3066 plane_ctl = PLANE_CTL_ENABLE |
3067 PLANE_CTL_PIPE_GAMMA_ENABLE |
3068 PLANE_CTL_PIPE_CSC_ENABLE;
3069
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3071 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303073
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303074 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076
Damien Lespiaub3218032015-02-27 11:15:18 +00003077 obj = intel_fb_obj(fb);
3078 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3079 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3081
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 /*
3083 * FIXME: intel_plane_state->src, dst aren't set when transitional
3084 * update_plane helpers are called from legacy paths.
3085 * Once full atomic crtc is available, below check can be avoided.
3086 */
3087 if (drm_rect_width(&plane_state->src)) {
3088 scaler_id = plane_state->scaler_id;
3089 src_x = plane_state->src.x1 >> 16;
3090 src_y = plane_state->src.y1 >> 16;
3091 src_w = drm_rect_width(&plane_state->src) >> 16;
3092 src_h = drm_rect_height(&plane_state->src) >> 16;
3093 dst_x = plane_state->dst.x1;
3094 dst_y = plane_state->dst.y1;
3095 dst_w = drm_rect_width(&plane_state->dst);
3096 dst_h = drm_rect_height(&plane_state->dst);
3097
3098 WARN_ON(x != src_x || y != src_y);
3099 } else {
3100 src_w = intel_crtc->config->pipe_src_w;
3101 src_h = intel_crtc->config->pipe_src_h;
3102 }
3103
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104 if (intel_rotation_90_or_270(rotation)) {
3105 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003106 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 fb->modifier[0]);
3108 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003111 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 } else {
3113 stride = fb->pitches[0] / stride_div;
3114 x_offset = x;
3115 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003116 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 }
3118 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003119
Damien Lespiau70d21f02013-07-03 21:06:04 +01003120 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3122 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3123 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003124
3125 if (scaler_id >= 0) {
3126 uint32_t ps_ctrl = 0;
3127
3128 WARN_ON(!dst_w || !dst_h);
3129 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3130 crtc_state->scaler_state.scalers[scaler_id].mode;
3131 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3132 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3133 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3134 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3135 I915_WRITE(PLANE_POS(pipe, 0), 0);
3136 } else {
3137 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3138 }
3139
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003140 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003141
3142 POSTING_READ(PLANE_SURF(pipe, 0));
3143}
3144
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145/* Assume fb object is pinned & idle & fenced and just update base pointers */
3146static int
3147intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3148 int x, int y, enum mode_set_atomic state)
3149{
3150 struct drm_device *dev = crtc->dev;
3151 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003153 if (dev_priv->display.disable_fbc)
3154 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003155
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003156 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3157
3158 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003159}
3160
Ville Syrjälä75147472014-11-24 18:28:11 +02003161static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003163 struct drm_crtc *crtc;
3164
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003165 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167 enum plane plane = intel_crtc->plane;
3168
3169 intel_prepare_page_flip(dev, plane);
3170 intel_finish_page_flip_plane(dev, plane);
3171 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003172}
3173
3174static void intel_update_primary_planes(struct drm_device *dev)
3175{
3176 struct drm_i915_private *dev_priv = dev->dev_private;
3177 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181
Rob Clark51fd3712013-11-19 12:10:12 -05003182 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003183 /*
3184 * FIXME: Once we have proper support for primary planes (and
3185 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003186 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003187 */
Matt Roperf4510a22014-04-01 15:22:40 -07003188 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003189 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003190 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003191 crtc->x,
3192 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003193 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194 }
3195}
3196
Ville Syrjälä75147472014-11-24 18:28:11 +02003197void intel_prepare_reset(struct drm_device *dev)
3198{
3199 /* no reset support for gen2 */
3200 if (IS_GEN2(dev))
3201 return;
3202
3203 /* reset doesn't touch the display */
3204 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3205 return;
3206
3207 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003208 /*
3209 * Disabling the crtcs gracefully seems nicer. Also the
3210 * g33 docs say we should at least disable all the planes.
3211 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003212 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003213}
3214
3215void intel_finish_reset(struct drm_device *dev)
3216{
3217 struct drm_i915_private *dev_priv = to_i915(dev);
3218
3219 /*
3220 * Flips in the rings will be nuked by the reset,
3221 * so complete all pending flips so that user space
3222 * will get its events and not get stuck.
3223 */
3224 intel_complete_page_flips(dev);
3225
3226 /* no reset support for gen2 */
3227 if (IS_GEN2(dev))
3228 return;
3229
3230 /* reset doesn't touch the display */
3231 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3232 /*
3233 * Flips in the rings have been nuked by the reset,
3234 * so update the base address of all primary
3235 * planes to the the last fb to make sure we're
3236 * showing the correct fb after a reset.
3237 */
3238 intel_update_primary_planes(dev);
3239 return;
3240 }
3241
3242 /*
3243 * The display has been reset as well,
3244 * so need a full re-initialization.
3245 */
3246 intel_runtime_pm_disable_interrupts(dev_priv);
3247 intel_runtime_pm_enable_interrupts(dev_priv);
3248
3249 intel_modeset_init_hw(dev);
3250
3251 spin_lock_irq(&dev_priv->irq_lock);
3252 if (dev_priv->display.hpd_irq_setup)
3253 dev_priv->display.hpd_irq_setup(dev);
3254 spin_unlock_irq(&dev_priv->irq_lock);
3255
3256 intel_modeset_setup_hw_state(dev, true);
3257
3258 intel_hpd_init(dev_priv);
3259
3260 drm_modeset_unlock_all(dev);
3261}
3262
Chris Wilson2e2f3512015-04-27 13:41:14 +01003263static void
Chris Wilson14667a42012-04-03 17:58:35 +01003264intel_finish_fb(struct drm_framebuffer *old_fb)
3265{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003266 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 bool was_interruptible = dev_priv->mm.interruptible;
3269 int ret;
3270
Chris Wilson14667a42012-04-03 17:58:35 +01003271 /* Big Hammer, we also need to ensure that any pending
3272 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3273 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003274 * framebuffer. Note that we rely on userspace rendering
3275 * into the buffer attached to the pipe they are waiting
3276 * on. If not, userspace generates a GPU hang with IPEHR
3277 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003278 *
3279 * This should only fail upon a hung GPU, in which case we
3280 * can safely continue.
3281 */
3282 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003283 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003284 dev_priv->mm.interruptible = was_interruptible;
3285
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003287}
3288
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003294 bool pending;
3295
3296 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3297 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3298 return false;
3299
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003302 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003303
3304 return pending;
3305}
3306
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307static void intel_update_pipe_size(struct intel_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->base.dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 const struct drm_display_mode *adjusted_mode;
3312
3313 if (!i915.fastboot)
3314 return;
3315
3316 /*
3317 * Update pipe size and adjust fitter if needed: the reason for this is
3318 * that in compute_mode_changes we check the native mode (not the pfit
3319 * mode) to see if we can flip rather than do a full mode set. In the
3320 * fastboot case, we'll flip, but if we don't update the pipesrc and
3321 * pfit state, we'll end up with a big fb scanned out into the wrong
3322 * sized surface.
3323 *
3324 * To fix this properly, we need to hoist the checks up into
3325 * compute_mode_changes (or above), check the actual pfit state and
3326 * whether the platform allows pfit disable with pipe active, and only
3327 * then update the pipesrc and pfit state, even on the flip path.
3328 */
3329
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003330 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003331
3332 I915_WRITE(PIPESRC(crtc->pipe),
3333 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3334 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003335 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003336 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3337 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003338 I915_WRITE(PF_CTL(crtc->pipe), 0);
3339 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3340 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3341 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003342 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3343 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344}
3345
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003346static void intel_fdi_normal_train(struct drm_crtc *crtc)
3347{
3348 struct drm_device *dev = crtc->dev;
3349 struct drm_i915_private *dev_priv = dev->dev_private;
3350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3351 int pipe = intel_crtc->pipe;
3352 u32 reg, temp;
3353
3354 /* enable normal train */
3355 reg = FDI_TX_CTL(pipe);
3356 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003357 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003358 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3359 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003360 } else {
3361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364 I915_WRITE(reg, temp);
3365
3366 reg = FDI_RX_CTL(pipe);
3367 temp = I915_READ(reg);
3368 if (HAS_PCH_CPT(dev)) {
3369 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3370 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3371 } else {
3372 temp &= ~FDI_LINK_TRAIN_NONE;
3373 temp |= FDI_LINK_TRAIN_NONE;
3374 }
3375 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3376
3377 /* wait one idle pattern time */
3378 POSTING_READ(reg);
3379 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003380
3381 /* IVB wants error correction enabled */
3382 if (IS_IVYBRIDGE(dev))
3383 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3384 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003385}
3386
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387/* The FDI link training functions for ILK/Ibexpeak. */
3388static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3389{
3390 struct drm_device *dev = crtc->dev;
3391 struct drm_i915_private *dev_priv = dev->dev_private;
3392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3393 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003396 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003397 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003398
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3400 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 reg = FDI_RX_IMR(pipe);
3402 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 temp &= ~FDI_RX_SYMBOL_LOCK;
3404 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 I915_WRITE(reg, temp);
3406 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 udelay(150);
3408
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003412 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003413 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003414 temp &= ~FDI_LINK_TRAIN_NONE;
3415 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_CTL(pipe);
3419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3423
3424 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425 udelay(150);
3426
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003427 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003428 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3429 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3430 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3436
3437 if ((temp & FDI_RX_BIT_LOCK)) {
3438 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 break;
3441 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003443 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445
3446 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 temp &= ~FDI_LINK_TRAIN_NONE;
3450 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
3458
3459 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 udelay(150);
3461
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003463 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466
3467 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI train 2 done.\n");
3470 break;
3471 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003473 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475
3476 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003477
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478}
3479
Akshay Joshi0206e352011-08-16 15:34:10 -04003480static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3482 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3483 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3484 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3485};
3486
3487/* The FDI link training functions for SNB/Cougarpoint. */
3488static void gen6_fdi_link_train(struct drm_crtc *crtc)
3489{
3490 struct drm_device *dev = crtc->dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3493 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003494 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3497 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 reg = FDI_RX_IMR(pipe);
3499 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 temp &= ~FDI_RX_SYMBOL_LOCK;
3501 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 I915_WRITE(reg, temp);
3503
3504 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003505 udelay(150);
3506
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_TX_CTL(pipe);
3509 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003510 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003511 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_1;
3514 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3515 /* SNB-B */
3516 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518
Daniel Vetterd74cf322012-10-26 10:58:13 +02003519 I915_WRITE(FDI_RX_MISC(pipe),
3520 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3521
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 reg = FDI_RX_CTL(pipe);
3523 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 if (HAS_PCH_CPT(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3527 } else {
3528 temp &= ~FDI_LINK_TRAIN_NONE;
3529 temp |= FDI_LINK_TRAIN_PATTERN_1;
3530 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3532
3533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 udelay(150);
3535
Akshay Joshi0206e352011-08-16 15:34:10 -04003536 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 reg = FDI_TX_CTL(pipe);
3538 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3540 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp);
3542
3543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 udelay(500);
3545
Sean Paulfa37d392012-03-02 12:53:39 -05003546 for (retry = 0; retry < 5; retry++) {
3547 reg = FDI_RX_IIR(pipe);
3548 temp = I915_READ(reg);
3549 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3550 if (temp & FDI_RX_BIT_LOCK) {
3551 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3552 DRM_DEBUG_KMS("FDI train 1 done.\n");
3553 break;
3554 }
3555 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 }
Sean Paulfa37d392012-03-02 12:53:39 -05003557 if (retry < 5)
3558 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 }
3560 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562
3563 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 reg = FDI_TX_CTL(pipe);
3565 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 temp &= ~FDI_LINK_TRAIN_NONE;
3567 temp |= FDI_LINK_TRAIN_PATTERN_2;
3568 if (IS_GEN6(dev)) {
3569 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3570 /* SNB-B */
3571 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3572 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 reg = FDI_RX_CTL(pipe);
3576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 if (HAS_PCH_CPT(dev)) {
3578 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3579 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3580 } else {
3581 temp &= ~FDI_LINK_TRAIN_NONE;
3582 temp |= FDI_LINK_TRAIN_PATTERN_2;
3583 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 I915_WRITE(reg, temp);
3585
3586 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003587 udelay(150);
3588
Akshay Joshi0206e352011-08-16 15:34:10 -04003589 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 reg = FDI_TX_CTL(pipe);
3591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3593 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 udelay(500);
3598
Sean Paulfa37d392012-03-02 12:53:39 -05003599 for (retry = 0; retry < 5; retry++) {
3600 reg = FDI_RX_IIR(pipe);
3601 temp = I915_READ(reg);
3602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3603 if (temp & FDI_RX_SYMBOL_LOCK) {
3604 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3605 DRM_DEBUG_KMS("FDI train 2 done.\n");
3606 break;
3607 }
3608 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609 }
Sean Paulfa37d392012-03-02 12:53:39 -05003610 if (retry < 5)
3611 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 }
3613 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003614 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615
3616 DRM_DEBUG_KMS("FDI train done.\n");
3617}
3618
Jesse Barnes357555c2011-04-28 15:09:55 -07003619/* Manual link training for Ivy Bridge A0 parts */
3620static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3621{
3622 struct drm_device *dev = crtc->dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3625 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003626 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003627
3628 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3629 for train result */
3630 reg = FDI_RX_IMR(pipe);
3631 temp = I915_READ(reg);
3632 temp &= ~FDI_RX_SYMBOL_LOCK;
3633 temp &= ~FDI_RX_BIT_LOCK;
3634 I915_WRITE(reg, temp);
3635
3636 POSTING_READ(reg);
3637 udelay(150);
3638
Daniel Vetter01a415f2012-10-27 15:58:40 +02003639 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3640 I915_READ(FDI_RX_IIR(pipe)));
3641
Jesse Barnes139ccd32013-08-19 11:04:55 -07003642 /* Try each vswing and preemphasis setting twice before moving on */
3643 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3644 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3648 temp &= ~FDI_TX_ENABLE;
3649 I915_WRITE(reg, temp);
3650
3651 reg = FDI_RX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 temp &= ~FDI_LINK_TRAIN_AUTO;
3654 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3655 temp &= ~FDI_RX_ENABLE;
3656 I915_WRITE(reg, temp);
3657
3658 /* enable CPU FDI TX and PCH FDI RX */
3659 reg = FDI_TX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003662 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp |= snb_b_fdi_train_param[j/2];
3666 temp |= FDI_COMPOSITE_SYNC;
3667 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3668
3669 I915_WRITE(FDI_RX_MISC(pipe),
3670 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3671
3672 reg = FDI_RX_CTL(pipe);
3673 temp = I915_READ(reg);
3674 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3675 temp |= FDI_COMPOSITE_SYNC;
3676 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3677
3678 POSTING_READ(reg);
3679 udelay(1); /* should be 0.5us */
3680
3681 for (i = 0; i < 4; i++) {
3682 reg = FDI_RX_IIR(pipe);
3683 temp = I915_READ(reg);
3684 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3685
3686 if (temp & FDI_RX_BIT_LOCK ||
3687 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3688 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3689 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3690 i);
3691 break;
3692 }
3693 udelay(1); /* should be 0.5us */
3694 }
3695 if (i == 4) {
3696 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3697 continue;
3698 }
3699
3700 /* Train 2 */
3701 reg = FDI_TX_CTL(pipe);
3702 temp = I915_READ(reg);
3703 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3704 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3705 I915_WRITE(reg, temp);
3706
3707 reg = FDI_RX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003711 I915_WRITE(reg, temp);
3712
3713 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003715
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 for (i = 0; i < 4; i++) {
3717 reg = FDI_RX_IIR(pipe);
3718 temp = I915_READ(reg);
3719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003720
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 if (temp & FDI_RX_SYMBOL_LOCK ||
3722 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3723 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3724 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3725 i);
3726 goto train_done;
3727 }
3728 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003730 if (i == 4)
3731 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003732 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 DRM_DEBUG_KMS("FDI train done.\n");
3736}
3737
Daniel Vetter88cefb62012-08-12 19:27:14 +02003738static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003740 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003742 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744
Jesse Barnesc64e3112010-09-10 11:27:03 -07003745
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 reg = FDI_RX_CTL(pipe);
3748 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003749 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003750 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003751 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3753
3754 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003755 udelay(200);
3756
3757 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 temp = I915_READ(reg);
3759 I915_WRITE(reg, temp | FDI_PCDCLK);
3760
3761 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762 udelay(200);
3763
Paulo Zanoni20749732012-11-23 15:30:38 -02003764 /* Enable CPU FDI TX PLL, always on for Ironlake */
3765 reg = FDI_TX_CTL(pipe);
3766 temp = I915_READ(reg);
3767 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3768 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 POSTING_READ(reg);
3771 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003772 }
3773}
3774
Daniel Vetter88cefb62012-08-12 19:27:14 +02003775static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3776{
3777 struct drm_device *dev = intel_crtc->base.dev;
3778 struct drm_i915_private *dev_priv = dev->dev_private;
3779 int pipe = intel_crtc->pipe;
3780 u32 reg, temp;
3781
3782 /* Switch from PCDclk to Rawclk */
3783 reg = FDI_RX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3786
3787 /* Disable CPU FDI TX PLL */
3788 reg = FDI_TX_CTL(pipe);
3789 temp = I915_READ(reg);
3790 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3791
3792 POSTING_READ(reg);
3793 udelay(100);
3794
3795 reg = FDI_RX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3798
3799 /* Wait for the clocks to turn off. */
3800 POSTING_READ(reg);
3801 udelay(100);
3802}
3803
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003804static void ironlake_fdi_disable(struct drm_crtc *crtc)
3805{
3806 struct drm_device *dev = crtc->dev;
3807 struct drm_i915_private *dev_priv = dev->dev_private;
3808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3809 int pipe = intel_crtc->pipe;
3810 u32 reg, temp;
3811
3812 /* disable CPU FDI tx and PCH FDI rx */
3813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3816 POSTING_READ(reg);
3817
3818 reg = FDI_RX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3823
3824 POSTING_READ(reg);
3825 udelay(100);
3826
3827 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003828 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003829 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830
3831 /* still set train pattern 1 */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 I915_WRITE(reg, temp);
3837
3838 reg = FDI_RX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 if (HAS_PCH_CPT(dev)) {
3841 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3843 } else {
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 }
3847 /* BPC in FDI rx is consistent with that in PIPECONF */
3848 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003849 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003850 I915_WRITE(reg, temp);
3851
3852 POSTING_READ(reg);
3853 udelay(100);
3854}
3855
Chris Wilson5dce5b932014-01-20 10:17:36 +00003856bool intel_has_pending_fb_unpin(struct drm_device *dev)
3857{
3858 struct intel_crtc *crtc;
3859
3860 /* Note that we don't need to be called with mode_config.lock here
3861 * as our list of CRTC objects is static for the lifetime of the
3862 * device and so cannot disappear as we iterate. Similarly, we can
3863 * happily treat the predicates as racy, atomic checks as userspace
3864 * cannot claim and pin a new fb without at least acquring the
3865 * struct_mutex and so serialising with us.
3866 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003867 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003868 if (atomic_read(&crtc->unpin_work_count) == 0)
3869 continue;
3870
3871 if (crtc->unpin_work)
3872 intel_wait_for_vblank(dev, crtc->pipe);
3873
3874 return true;
3875 }
3876
3877 return false;
3878}
3879
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003880static void page_flip_completed(struct intel_crtc *intel_crtc)
3881{
3882 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3883 struct intel_unpin_work *work = intel_crtc->unpin_work;
3884
3885 /* ensure that the unpin work is consistent wrt ->pending. */
3886 smp_rmb();
3887 intel_crtc->unpin_work = NULL;
3888
3889 if (work->event)
3890 drm_send_vblank_event(intel_crtc->base.dev,
3891 intel_crtc->pipe,
3892 work->event);
3893
3894 drm_crtc_vblank_put(&intel_crtc->base);
3895
3896 wake_up_all(&dev_priv->pending_flip_queue);
3897 queue_work(dev_priv->wq, &work->work);
3898
3899 trace_i915_flip_complete(intel_crtc->plane,
3900 work->pending_flip_obj);
3901}
3902
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003903void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003904{
Chris Wilson0f911282012-04-17 10:05:38 +01003905 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003906 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003907
Daniel Vetter2c10d572012-12-20 21:24:07 +01003908 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003909 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3910 !intel_crtc_has_pending_flip(crtc),
3911 60*HZ) == 0)) {
3912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003913
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003914 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003915 if (intel_crtc->unpin_work) {
3916 WARN_ONCE(1, "Removing stuck page flip\n");
3917 page_flip_completed(intel_crtc);
3918 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003919 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003920 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003921
Chris Wilson975d5682014-08-20 13:13:34 +01003922 if (crtc->primary->fb) {
3923 mutex_lock(&dev->struct_mutex);
3924 intel_finish_fb(crtc->primary->fb);
3925 mutex_unlock(&dev->struct_mutex);
3926 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003927}
3928
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929/* Program iCLKIP clock to the desired frequency */
3930static void lpt_program_iclkip(struct drm_crtc *crtc)
3931{
3932 struct drm_device *dev = crtc->dev;
3933 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003934 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3936 u32 temp;
3937
Ville Syrjäläa5805162015-05-26 20:42:30 +03003938 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003939
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003940 /* It is necessary to ungate the pixclk gate prior to programming
3941 * the divisors, and gate it back when it is done.
3942 */
3943 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3944
3945 /* Disable SSCCTL */
3946 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003947 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3948 SBI_SSCCTL_DISABLE,
3949 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003950
3951 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003952 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 auxdiv = 1;
3954 divsel = 0x41;
3955 phaseinc = 0x20;
3956 } else {
3957 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003958 * but the adjusted_mode->crtc_clock in in KHz. To get the
3959 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003960 * convert the virtual clock precision to KHz here for higher
3961 * precision.
3962 */
3963 u32 iclk_virtual_root_freq = 172800 * 1000;
3964 u32 iclk_pi_range = 64;
3965 u32 desired_divisor, msb_divisor_value, pi_value;
3966
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 msb_divisor_value = desired_divisor / iclk_pi_range;
3969 pi_value = desired_divisor % iclk_pi_range;
3970
3971 auxdiv = 0;
3972 divsel = msb_divisor_value - 2;
3973 phaseinc = pi_value;
3974 }
3975
3976 /* This should not happen with any sane values */
3977 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3978 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3979 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3980 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3981
3982 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003983 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984 auxdiv,
3985 divsel,
3986 phasedir,
3987 phaseinc);
3988
3989 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003990 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3992 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3993 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3994 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3995 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3996 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003997 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998
3999 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4002 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009
4010 /* Wait for initialization time */
4011 udelay(24);
4012
4013 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004014
Ville Syrjäläa5805162015-05-26 20:42:30 +03004015 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016}
4017
Daniel Vetter275f01b22013-05-03 11:49:47 +02004018static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4019 enum pipe pch_transcoder)
4020{
4021 struct drm_device *dev = crtc->base.dev;
4022 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004023 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004024
4025 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4026 I915_READ(HTOTAL(cpu_transcoder)));
4027 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4028 I915_READ(HBLANK(cpu_transcoder)));
4029 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4030 I915_READ(HSYNC(cpu_transcoder)));
4031
4032 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4033 I915_READ(VTOTAL(cpu_transcoder)));
4034 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4035 I915_READ(VBLANK(cpu_transcoder)));
4036 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4037 I915_READ(VSYNC(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4039 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4040}
4041
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043{
4044 struct drm_i915_private *dev_priv = dev->dev_private;
4045 uint32_t temp;
4046
4047 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049 return;
4050
4051 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4052 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4053
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054 temp &= ~FDI_BC_BIFURCATION_SELECT;
4055 if (enable)
4056 temp |= FDI_BC_BIFURCATION_SELECT;
4057
4058 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 I915_WRITE(SOUTH_CHICKEN1, temp);
4060 POSTING_READ(SOUTH_CHICKEN1);
4061}
4062
4063static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4064{
4065 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066
4067 switch (intel_crtc->pipe) {
4068 case PIPE_A:
4069 break;
4070 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004071 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004074 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004075
4076 break;
4077 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 break;
4081 default:
4082 BUG();
4083 }
4084}
4085
Jesse Barnesf67a5592011-01-05 10:31:48 -08004086/*
4087 * Enable PCH resources required for PCH ports:
4088 * - PCH PLLs
4089 * - FDI training & RX/TX
4090 * - update transcoder timings
4091 * - DP transcoding bits
4092 * - transcoder
4093 */
4094static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004095{
4096 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004097 struct drm_i915_private *dev_priv = dev->dev_private;
4098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4099 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004100 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004101
Daniel Vetterab9412b2013-05-03 11:49:46 +02004102 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004103
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004104 if (IS_IVYBRIDGE(dev))
4105 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4106
Daniel Vettercd986ab2012-10-26 10:58:12 +02004107 /* Write the TU size bits before fdi link training, so that error
4108 * detection works. */
4109 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4110 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4111
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004113 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004114
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004115 /* We need to program the right clock selection before writing the pixel
4116 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004117 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004119
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004121 temp |= TRANS_DPLL_ENABLE(pipe);
4122 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004123 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004124 temp |= sel;
4125 else
4126 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004127 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004129
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004130 /* XXX: pch pll's can be enabled any time before we enable the PCH
4131 * transcoder, and we actually should do this to not upset any PCH
4132 * transcoder that already use the clock when we share it.
4133 *
4134 * Note that enable_shared_dpll tries to do the right thing, but
4135 * get_shared_dpll unconditionally resets the pll - we need that to have
4136 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004137 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004138
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004139 /* set transcoder timing, panel must allow it */
4140 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004141 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004143 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004144
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004146 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004147 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004148 reg = TRANS_DP_CTL(pipe);
4149 temp = I915_READ(reg);
4150 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004151 TRANS_DP_SYNC_MASK |
4152 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004153 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004154 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155
4156 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004157 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004158 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
4161 switch (intel_trans_dp_port_sel(crtc)) {
4162 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 break;
4165 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 break;
4168 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 break;
4171 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004172 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 }
4174
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 }
4177
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004178 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004179}
4180
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181static void lpt_pch_enable(struct drm_crtc *crtc)
4182{
4183 struct drm_device *dev = crtc->dev;
4184 struct drm_i915_private *dev_priv = dev->dev_private;
4185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004186 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187
Daniel Vetterab9412b2013-05-03 11:49:46 +02004188 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004189
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004190 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004191
Paulo Zanoni0540e482012-10-31 18:12:40 -02004192 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004193 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194
Paulo Zanoni937bb612012-10-31 18:12:47 -02004195 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004196}
4197
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004198struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4199 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004200{
Daniel Vettere2b78262013-06-07 23:10:03 +02004201 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004202 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004203 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004204 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004205
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004206 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4207
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004208 if (HAS_PCH_IBX(dev_priv->dev)) {
4209 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004210 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004211 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004212
Daniel Vetter46edb022013-06-05 13:34:12 +02004213 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4214 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004215
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004216 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004217
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004218 goto found;
4219 }
4220
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304221 if (IS_BROXTON(dev_priv->dev)) {
4222 /* PLL is attached to port in bxt */
4223 struct intel_encoder *encoder;
4224 struct intel_digital_port *intel_dig_port;
4225
4226 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4227 if (WARN_ON(!encoder))
4228 return NULL;
4229
4230 intel_dig_port = enc_to_dig_port(&encoder->base);
4231 /* 1:1 mapping between ports and PLLs */
4232 i = (enum intel_dpll_id)intel_dig_port->port;
4233 pll = &dev_priv->shared_dplls[i];
4234 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4235 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004236 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304237
4238 goto found;
4239 }
4240
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004241 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4242 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243
4244 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246 continue;
4247
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004248 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004249 &shared_dpll[i].hw_state,
4250 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004251 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004252 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004255 goto found;
4256 }
4257 }
4258
4259 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004260 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4261 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004262 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004263 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4264 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265 goto found;
4266 }
4267 }
4268
4269 return NULL;
4270
4271found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004272 if (shared_dpll[i].crtc_mask == 0)
4273 shared_dpll[i].hw_state =
4274 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004275
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004276 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004277 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4278 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004279
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004281
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004282 return pll;
4283}
4284
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004285static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004287 struct drm_i915_private *dev_priv = to_i915(state->dev);
4288 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004289 struct intel_shared_dpll *pll;
4290 enum intel_dpll_id i;
4291
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 if (!to_intel_atomic_state(state)->dpll_set)
4293 return;
4294
4295 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004296 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4297 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299 }
4300}
4301
Daniel Vettera1520312013-05-03 11:49:50 +02004302static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303{
4304 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004305 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004306 u32 temp;
4307
4308 temp = I915_READ(dslreg);
4309 udelay(500);
4310 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004311 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004312 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004313 }
4314}
4315
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004316static int
4317skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4318 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4319 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004320{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004321 struct intel_crtc_scaler_state *scaler_state =
4322 &crtc_state->scaler_state;
4323 struct intel_crtc *intel_crtc =
4324 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004325 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004326
4327 need_scaling = intel_rotation_90_or_270(rotation) ?
4328 (src_h != dst_w || src_w != dst_h):
4329 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330
4331 /*
4332 * if plane is being disabled or scaler is no more required or force detach
4333 * - free scaler binded to this plane/crtc
4334 * - in order to do this, update crtc->scaler_usage
4335 *
4336 * Here scaler state in crtc_state is set free so that
4337 * scaler can be assigned to other user. Actual register
4338 * update to free the scaler is done in plane/panel-fit programming.
4339 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4340 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004341 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004342 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004343 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004344 scaler_state->scalers[*scaler_id].in_use = 0;
4345
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004346 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4347 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4348 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004349 scaler_state->scaler_users);
4350 *scaler_id = -1;
4351 }
4352 return 0;
4353 }
4354
4355 /* range checks */
4356 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4357 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4358
4359 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4360 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004361 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004363 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004364 return -EINVAL;
4365 }
4366
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 /* mark this plane as a scaler user in crtc_state */
4368 scaler_state->scaler_users |= (1 << scaler_user);
4369 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4370 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4371 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4372 scaler_state->scaler_users);
4373
4374 return 0;
4375}
4376
4377/**
4378 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4379 *
4380 * @state: crtc's scaler state
4381 * @force_detach: whether to forcibly disable scaler
4382 *
4383 * Return
4384 * 0 - scaler_usage updated successfully
4385 * error - requested scaling cannot be supported or other error condition
4386 */
4387int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4388{
4389 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4390 struct drm_display_mode *adjusted_mode =
4391 &state->base.adjusted_mode;
4392
4393 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4394 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4395
4396 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4397 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4398 state->pipe_src_w, state->pipe_src_h,
4399 adjusted_mode->hdisplay, adjusted_mode->hdisplay);
4400}
4401
4402/**
4403 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4404 *
4405 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 * @plane_state: atomic plane state to update
4407 *
4408 * Return
4409 * 0 - scaler_usage updated successfully
4410 * error - requested scaling cannot be supported or other error condition
4411 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004412static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4413 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414{
4415
4416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004417 struct intel_plane *intel_plane =
4418 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419 struct drm_framebuffer *fb = plane_state->base.fb;
4420 int ret;
4421
4422 bool force_detach = !fb || !plane_state->visible;
4423
4424 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4425 intel_plane->base.base.id, intel_crtc->pipe,
4426 drm_plane_index(&intel_plane->base));
4427
4428 ret = skl_update_scaler(crtc_state, force_detach,
4429 drm_plane_index(&intel_plane->base),
4430 &plane_state->scaler_id,
4431 plane_state->base.rotation,
4432 drm_rect_width(&plane_state->src) >> 16,
4433 drm_rect_height(&plane_state->src) >> 16,
4434 drm_rect_width(&plane_state->dst),
4435 drm_rect_height(&plane_state->dst));
4436
4437 if (ret || plane_state->scaler_id < 0)
4438 return ret;
4439
Chandra Kondurua1b22782015-04-07 15:28:45 -07004440 /* check colorkey */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441 if (WARN_ON(intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4442 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
4443 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004444 return -EINVAL;
4445 }
4446
4447 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004448 switch (fb->pixel_format) {
4449 case DRM_FORMAT_RGB565:
4450 case DRM_FORMAT_XBGR8888:
4451 case DRM_FORMAT_XRGB8888:
4452 case DRM_FORMAT_ABGR8888:
4453 case DRM_FORMAT_ARGB8888:
4454 case DRM_FORMAT_XRGB2101010:
4455 case DRM_FORMAT_XBGR2101010:
4456 case DRM_FORMAT_YUYV:
4457 case DRM_FORMAT_YVYU:
4458 case DRM_FORMAT_UYVY:
4459 case DRM_FORMAT_VYUY:
4460 break;
4461 default:
4462 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4463 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4464 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004465 }
4466
Chandra Kondurua1b22782015-04-07 15:28:45 -07004467 return 0;
4468}
4469
4470static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004471{
4472 struct drm_device *dev = crtc->base.dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004475 struct intel_crtc_scaler_state *scaler_state =
4476 &crtc->config->scaler_state;
4477
4478 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4479
4480 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004481 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004482 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4483 skl_detach_scalers(crtc);
4484 if (!enable)
4485 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004487 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 int id;
4489
4490 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4491 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4492 return;
4493 }
4494
4495 id = scaler_state->scaler_id;
4496 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4497 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4498 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4499 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4500
4501 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004502 }
4503}
4504
Jesse Barnesb074cec2013-04-25 12:55:02 -07004505static void ironlake_pfit_enable(struct intel_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->base.dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 int pipe = crtc->pipe;
4510
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004511 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004512 /* Force use of hard-coded filter coefficients
4513 * as some pre-programmed values are broken,
4514 * e.g. x201.
4515 */
4516 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4517 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4518 PF_PIPE_SEL_IVB(pipe));
4519 else
4520 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004521 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4522 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004523 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004524}
4525
Matt Roper4a3b8762014-12-23 10:41:51 -08004526static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004527{
4528 struct drm_device *dev = crtc->dev;
4529 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004530 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004531 struct intel_plane *intel_plane;
4532
Matt Roperaf2b6532014-04-01 15:22:32 -07004533 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4534 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004535 if (intel_plane->pipe == pipe)
4536 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004537 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004538}
4539
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004540void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004541{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004542 struct drm_device *dev = crtc->base.dev;
4543 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004545 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004546 return;
4547
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004548 /* We can only enable IPS after we enable a plane and wait for a vblank */
4549 intel_wait_for_vblank(dev, crtc->pipe);
4550
Paulo Zanonid77e4532013-09-24 13:52:55 -03004551 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004552 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004553 mutex_lock(&dev_priv->rps.hw_lock);
4554 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4555 mutex_unlock(&dev_priv->rps.hw_lock);
4556 /* Quoting Art Runyan: "its not safe to expect any particular
4557 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004558 * mailbox." Moreover, the mailbox may return a bogus state,
4559 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004560 */
4561 } else {
4562 I915_WRITE(IPS_CTL, IPS_ENABLE);
4563 /* The bit only becomes 1 in the next vblank, so this wait here
4564 * is essentially intel_wait_for_vblank. If we don't have this
4565 * and don't wait for vblanks until the end of crtc_enable, then
4566 * the HW state readout code will complain that the expected
4567 * IPS_CTL value is not the one we read. */
4568 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4569 DRM_ERROR("Timed out waiting for IPS enable\n");
4570 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571}
4572
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004573void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574{
4575 struct drm_device *dev = crtc->base.dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004578 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 return;
4580
4581 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004582 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004583 mutex_lock(&dev_priv->rps.hw_lock);
4584 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4585 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004586 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4587 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4588 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004590 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004591 POSTING_READ(IPS_CTL);
4592 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004593
4594 /* We need to wait for a vblank before we can disable the plane. */
4595 intel_wait_for_vblank(dev, crtc->pipe);
4596}
4597
4598/** Loads the palette/gamma unit for the CRTC with the prepared values */
4599static void intel_crtc_load_lut(struct drm_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4604 enum pipe pipe = intel_crtc->pipe;
4605 int palreg = PALETTE(pipe);
4606 int i;
4607 bool reenable_ips = false;
4608
4609 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004610 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611 return;
4612
Imre Deak50360402015-01-16 00:55:16 -08004613 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004614 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004615 assert_dsi_pll_enabled(dev_priv);
4616 else
4617 assert_pll_enabled(dev_priv, pipe);
4618 }
4619
4620 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304621 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004622 palreg = LGC_PALETTE(pipe);
4623
4624 /* Workaround : Do not read or write the pipe palette/gamma data while
4625 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4626 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004627 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004628 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4629 GAMMA_MODE_MODE_SPLIT)) {
4630 hsw_disable_ips(intel_crtc);
4631 reenable_ips = true;
4632 }
4633
4634 for (i = 0; i < 256; i++) {
4635 I915_WRITE(palreg + 4 * i,
4636 (intel_crtc->lut_r[i] << 16) |
4637 (intel_crtc->lut_g[i] << 8) |
4638 intel_crtc->lut_b[i]);
4639 }
4640
4641 if (reenable_ips)
4642 hsw_enable_ips(intel_crtc);
4643}
4644
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004645static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004646{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004647 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004648 struct drm_device *dev = intel_crtc->base.dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650
4651 mutex_lock(&dev->struct_mutex);
4652 dev_priv->mm.interruptible = false;
4653 (void) intel_overlay_switch_off(intel_crtc->overlay);
4654 dev_priv->mm.interruptible = true;
4655 mutex_unlock(&dev->struct_mutex);
4656 }
4657
4658 /* Let userspace switch the overlay on again. In most cases userspace
4659 * has to recompute where to put it anyway.
4660 */
4661}
4662
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004663/**
4664 * intel_post_enable_primary - Perform operations after enabling primary plane
4665 * @crtc: the CRTC whose primary plane was just enabled
4666 *
4667 * Performs potentially sleeping operations that must be done after the primary
4668 * plane is enabled, such as updating FBC and IPS. Note that this may be
4669 * called due to an explicit primary plane update, or due to an implicit
4670 * re-enable that is caused when a sprite plane is updated to no longer
4671 * completely hide the primary plane.
4672 */
4673static void
4674intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004675{
4676 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004677 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4679 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 /*
4682 * BDW signals flip done immediately if the plane
4683 * is disabled, even if the plane enable is already
4684 * armed to occur at the next vblank :(
4685 */
4686 if (IS_BROADWELL(dev))
4687 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004688
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689 /*
4690 * FIXME IPS should be fine as long as one plane is
4691 * enabled, but in practice it seems to have problems
4692 * when going from primary only to sprite only and vice
4693 * versa.
4694 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004695 hsw_enable_ips(intel_crtc);
4696
4697 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004698 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004699 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004700
4701 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004702 * Gen2 reports pipe underruns whenever all planes are disabled.
4703 * So don't enable underrun reporting before at least some planes
4704 * are enabled.
4705 * FIXME: Need to fix the logic to work when we turn off all planes
4706 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004707 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004708 if (IS_GEN2(dev))
4709 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4710
4711 /* Underruns don't raise interrupts, so check manually. */
4712 if (HAS_GMCH_DISPLAY(dev))
4713 i9xx_check_fifo_underruns(dev_priv);
4714}
4715
4716/**
4717 * intel_pre_disable_primary - Perform operations before disabling primary plane
4718 * @crtc: the CRTC whose primary plane is to be disabled
4719 *
4720 * Performs potentially sleeping operations that must be done before the
4721 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4722 * be called due to an explicit primary plane update, or due to an implicit
4723 * disable that is caused when a sprite plane completely hides the primary
4724 * plane.
4725 */
4726static void
4727intel_pre_disable_primary(struct drm_crtc *crtc)
4728{
4729 struct drm_device *dev = crtc->dev;
4730 struct drm_i915_private *dev_priv = dev->dev_private;
4731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4732 int pipe = intel_crtc->pipe;
4733
4734 /*
4735 * Gen2 reports pipe underruns whenever all planes are disabled.
4736 * So diasble underrun reporting before all the planes get disabled.
4737 * FIXME: Need to fix the logic to work when we turn off all planes
4738 * but leave the pipe running.
4739 */
4740 if (IS_GEN2(dev))
4741 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4742
4743 /*
4744 * Vblank time updates from the shadow to live plane control register
4745 * are blocked if the memory self-refresh mode is active at that
4746 * moment. So to make sure the plane gets truly disabled, disable
4747 * first the self-refresh mode. The self-refresh enable bit in turn
4748 * will be checked/applied by the HW only at the next frame start
4749 * event which is after the vblank start event, so we need to have a
4750 * wait-for-vblank between disabling the plane and the pipe.
4751 */
4752 if (HAS_GMCH_DISPLAY(dev))
4753 intel_set_memory_cxsr(dev_priv, false);
4754
4755 mutex_lock(&dev->struct_mutex);
4756 if (dev_priv->fbc.crtc == intel_crtc)
4757 intel_fbc_disable(dev);
4758 mutex_unlock(&dev->struct_mutex);
4759
4760 /*
4761 * FIXME IPS should be fine as long as one plane is
4762 * enabled, but in practice it seems to have problems
4763 * when going from primary only to sprite only and vice
4764 * versa.
4765 */
4766 hsw_disable_ips(intel_crtc);
4767}
4768
4769static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4770{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004771 struct drm_device *dev = crtc->dev;
4772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4773 int pipe = intel_crtc->pipe;
4774
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775 intel_enable_primary_hw_plane(crtc->primary, crtc);
4776 intel_enable_sprite_planes(crtc);
Maarten Lankhorstc0165302015-06-12 11:15:42 +02004777 if (to_intel_plane_state(crtc->cursor->state)->visible)
4778 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779
4780 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004781
4782 /*
4783 * FIXME: Once we grow proper nuclear flip support out of this we need
4784 * to compute the mask of flip planes precisely. For the time being
4785 * consider this a flip to a NULL plane.
4786 */
4787 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004788}
4789
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004790static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004791{
4792 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004794 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004796
4797 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004798
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004799 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004800
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004801 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004802 for_each_intel_plane(dev, intel_plane) {
4803 if (intel_plane->pipe == pipe) {
4804 struct drm_crtc *from = intel_plane->base.crtc;
4805
4806 intel_plane->disable_plane(&intel_plane->base,
4807 from ?: crtc, true);
4808 }
4809 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004810
Daniel Vetterf99d7062014-06-19 16:01:59 +02004811 /*
4812 * FIXME: Once we grow proper nuclear flip support out of this we need
4813 * to compute the mask of flip planes precisely. For the time being
4814 * consider this a flip to a NULL plane.
4815 */
4816 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004817}
4818
Jesse Barnesf67a5592011-01-05 10:31:48 -08004819static void ironlake_crtc_enable(struct drm_crtc *crtc)
4820{
4821 struct drm_device *dev = crtc->dev;
4822 struct drm_i915_private *dev_priv = dev->dev_private;
4823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004824 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004826
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004827 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828 return;
4829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004830 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004831 intel_prepare_shared_dpll(intel_crtc);
4832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304834 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004835
4836 intel_set_pipe_timings(intel_crtc);
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004839 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004841 }
4842
4843 ironlake_set_pipeconf(crtc);
4844
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004846
Daniel Vettera72e4c92014-09-30 10:56:47 +02004847 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4848 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004849
Daniel Vetterf6736a12013-06-05 13:34:30 +02004850 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004851 if (encoder->pre_enable)
4852 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004855 /* Note: FDI PLL enabling _must_ be done before we enable the
4856 * cpu pipes, hence this is separate from all the other fdi/pch
4857 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004858 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004859 } else {
4860 assert_fdi_tx_disabled(dev_priv, pipe);
4861 assert_fdi_rx_disabled(dev_priv, pipe);
4862 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863
Jesse Barnesb074cec2013-04-25 12:55:02 -07004864 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004866 /*
4867 * On ILK+ LUT must be loaded before the pipe is running but with
4868 * clocks enabled
4869 */
4870 intel_crtc_load_lut(crtc);
4871
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004872 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004873 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004877
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004878 assert_vblank_disabled(crtc);
4879 drm_crtc_vblank_on(crtc);
4880
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004881 for_each_encoder_on_crtc(dev, crtc, encoder)
4882 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004883
4884 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004885 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004886}
4887
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004888/* IPS only exists on ULT machines and is tied to pipe A. */
4889static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4890{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004891 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004892}
4893
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004894static void haswell_crtc_enable(struct drm_crtc *crtc)
4895{
4896 struct drm_device *dev = crtc->dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4899 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004900 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4901 struct intel_crtc_state *pipe_config =
4902 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004904 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905 return;
4906
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004907 if (intel_crtc_to_shared_dpll(intel_crtc))
4908 intel_enable_shared_dpll(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304911 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004912
4913 intel_set_pipe_timings(intel_crtc);
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4916 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4917 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004918 }
4919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004920 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004921 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 }
4924
4925 haswell_set_pipeconf(crtc);
4926
4927 intel_set_pipe_csc(crtc);
4928
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004930
Daniel Vettera72e4c92014-09-30 10:56:47 +02004931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932 for_each_encoder_on_crtc(dev, crtc, encoder)
4933 if (encoder->pre_enable)
4934 encoder->pre_enable(encoder);
4935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004937 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4938 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004939 dev_priv->display.fdi_link_train(crtc);
4940 }
4941
Paulo Zanoni1f544382012-10-24 11:32:00 -02004942 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004944 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004945 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004946 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004947 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004948 else
4949 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
4951 /*
4952 * On ILK+ LUT must be loaded before the pipe is running but with
4953 * clocks enabled
4954 */
4955 intel_crtc_load_lut(crtc);
4956
Paulo Zanoni1f544382012-10-24 11:32:00 -02004957 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004958 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004959
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004960 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004961 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004964 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 intel_ddi_set_vc_payload_alloc(crtc, true);
4968
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004969 assert_vblank_disabled(crtc);
4970 drm_crtc_vblank_on(crtc);
4971
Jani Nikula8807e552013-08-30 19:40:32 +03004972 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004974 intel_opregion_notify_encoder(encoder, true);
4975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976
Paulo Zanonie4916942013-09-20 16:21:19 -03004977 /* If we change the relative order between pipe/planes enabling, we need
4978 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004979 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4980 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4981 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4982 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4983 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984}
4985
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004986static void ironlake_pfit_disable(struct intel_crtc *crtc)
4987{
4988 struct drm_device *dev = crtc->base.dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990 int pipe = crtc->pipe;
4991
4992 /* To avoid upsetting the power well on haswell only disable the pfit if
4993 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004994 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004995 I915_WRITE(PF_CTL(pipe), 0);
4996 I915_WRITE(PF_WIN_POS(pipe), 0);
4997 I915_WRITE(PF_WIN_SZ(pipe), 0);
4998 }
4999}
5000
Jesse Barnes6be4a602010-09-10 10:26:01 -07005001static void ironlake_crtc_disable(struct drm_crtc *crtc)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005006 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005007 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005008 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005010 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005011 return;
5012
Daniel Vetterea9d7582012-07-10 10:42:52 +02005013 for_each_encoder_on_crtc(dev, crtc, encoder)
5014 encoder->disable(encoder);
5015
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005016 drm_crtc_vblank_off(crtc);
5017 assert_vblank_disabled(crtc);
5018
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005019 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005020 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005021
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005022 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005024 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005025
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005026 if (intel_crtc->config->has_pch_encoder)
5027 ironlake_fdi_disable(crtc);
5028
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005029 for_each_encoder_on_crtc(dev, crtc, encoder)
5030 if (encoder->post_disable)
5031 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005033 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005034 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005035
Daniel Vetterd925c592013-06-05 13:34:04 +02005036 if (HAS_PCH_CPT(dev)) {
5037 /* disable TRANS_DP_CTL */
5038 reg = TRANS_DP_CTL(pipe);
5039 temp = I915_READ(reg);
5040 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5041 TRANS_DP_PORT_SEL_MASK);
5042 temp |= TRANS_DP_PORT_SEL_NONE;
5043 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044
Daniel Vetterd925c592013-06-05 13:34:04 +02005045 /* disable DPLL_SEL */
5046 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005047 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005048 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005049 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005050
5051 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005052 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005053
5054 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005055 }
5056
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005057 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005058 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005059
5060 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005061 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005062 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063}
5064
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065static void haswell_crtc_disable(struct drm_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->dev;
5068 struct drm_i915_private *dev_priv = dev->dev_private;
5069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5070 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005071 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005073 if (WARN_ON(!intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074 return;
5075
Jani Nikula8807e552013-08-30 19:40:32 +03005076 for_each_encoder_on_crtc(dev, crtc, encoder) {
5077 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005078 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005079 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005081 drm_crtc_vblank_off(crtc);
5082 assert_vblank_disabled(crtc);
5083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005084 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005085 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5086 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005087 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005089 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005090 intel_ddi_set_vc_payload_alloc(crtc, false);
5091
Paulo Zanoniad80a812012-10-24 16:06:19 -02005092 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005094 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005095 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005096 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005097 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005098 else
5099 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005100
Paulo Zanoni1f544382012-10-24 11:32:00 -02005101 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005104 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005105 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005106 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Imre Deak97b040a2014-06-25 22:01:50 +03005108 for_each_encoder_on_crtc(dev, crtc, encoder)
5109 if (encoder->post_disable)
5110 encoder->post_disable(encoder);
5111
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005113 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005114
5115 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005116 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005117 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005118
5119 if (intel_crtc_to_shared_dpll(intel_crtc))
5120 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005121}
5122
Jesse Barnes2dd24552013-04-25 12:55:01 -07005123static void i9xx_pfit_enable(struct intel_crtc *crtc)
5124{
5125 struct drm_device *dev = crtc->base.dev;
5126 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005127 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005128
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005129 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005130 return;
5131
Daniel Vetterc0b03412013-05-28 12:05:54 +02005132 /*
5133 * The panel fitter should only be adjusted whilst the pipe is disabled,
5134 * according to register description and PRM.
5135 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005136 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5137 assert_pipe_disabled(dev_priv, crtc->pipe);
5138
Jesse Barnesb074cec2013-04-25 12:55:02 -07005139 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5140 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005141
5142 /* Border color in case we don't scale up to the full screen. Black by
5143 * default, change to something else for debugging. */
5144 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005145}
5146
Dave Airlied05410f2014-06-05 13:22:59 +10005147static enum intel_display_power_domain port_to_power_domain(enum port port)
5148{
5149 switch (port) {
5150 case PORT_A:
5151 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5152 case PORT_B:
5153 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5154 case PORT_C:
5155 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5156 case PORT_D:
5157 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
Imre Deak77d22dc2014-03-05 16:20:52 +02005164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
Imre Deak319be8a2014-03-04 19:22:57 +02005168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005170{
Imre Deak319be8a2014-03-04 19:22:57 +02005171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005182 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 unsigned long mask;
5202 enum transcoder transcoder;
5203
5204 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5205
5206 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5207 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005208 if (intel_crtc->config->pch_pfit.enabled ||
5209 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005210 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5211
Imre Deak319be8a2014-03-04 19:22:57 +02005212 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5213 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5214
Imre Deak77d22dc2014-03-05 16:20:52 +02005215 return mask;
5216}
5217
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005218static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005219{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005220 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005221 struct drm_i915_private *dev_priv = dev->dev_private;
5222 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5223 struct intel_crtc *crtc;
5224
5225 /*
5226 * First get all needed power domains, then put all unneeded, to avoid
5227 * any unnecessary toggling of the power wells.
5228 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005229 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005230 enum intel_display_power_domain domain;
5231
Matt Roper83d65732015-02-25 13:12:16 -08005232 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005233 continue;
5234
Imre Deak319be8a2014-03-04 19:22:57 +02005235 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005236
5237 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5238 intel_display_power_get(dev_priv, domain);
5239 }
5240
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005241 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005242 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005243
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005244 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005245 enum intel_display_power_domain domain;
5246
5247 for_each_power_domain(domain, crtc->enabled_power_domains)
5248 intel_display_power_put(dev_priv, domain);
5249
5250 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5251 }
5252
5253 intel_display_set_init_power(dev_priv, false);
5254}
5255
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005256static void intel_update_max_cdclk(struct drm_device *dev)
5257{
5258 struct drm_i915_private *dev_priv = dev->dev_private;
5259
5260 if (IS_SKYLAKE(dev)) {
5261 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5262
5263 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5264 dev_priv->max_cdclk_freq = 675000;
5265 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5266 dev_priv->max_cdclk_freq = 540000;
5267 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5268 dev_priv->max_cdclk_freq = 450000;
5269 else
5270 dev_priv->max_cdclk_freq = 337500;
5271 } else if (IS_BROADWELL(dev)) {
5272 /*
5273 * FIXME with extra cooling we can allow
5274 * 540 MHz for ULX and 675 Mhz for ULT.
5275 * How can we know if extra cooling is
5276 * available? PCI ID, VTB, something else?
5277 */
5278 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5279 dev_priv->max_cdclk_freq = 450000;
5280 else if (IS_BDW_ULX(dev))
5281 dev_priv->max_cdclk_freq = 450000;
5282 else if (IS_BDW_ULT(dev))
5283 dev_priv->max_cdclk_freq = 540000;
5284 else
5285 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005286 } else if (IS_CHERRYVIEW(dev)) {
5287 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005288 } else if (IS_VALLEYVIEW(dev)) {
5289 dev_priv->max_cdclk_freq = 400000;
5290 } else {
5291 /* otherwise assume cdclk is fixed */
5292 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5293 }
5294
5295 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5296 dev_priv->max_cdclk_freq);
5297}
5298
5299static void intel_update_cdclk(struct drm_device *dev)
5300{
5301 struct drm_i915_private *dev_priv = dev->dev_private;
5302
5303 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5304 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5305 dev_priv->cdclk_freq);
5306
5307 /*
5308 * Program the gmbus_freq based on the cdclk frequency.
5309 * BSpec erroneously claims we should aim for 4MHz, but
5310 * in fact 1MHz is the correct frequency.
5311 */
5312 if (IS_VALLEYVIEW(dev)) {
5313 /*
5314 * Program the gmbus_freq based on the cdclk frequency.
5315 * BSpec erroneously claims we should aim for 4MHz, but
5316 * in fact 1MHz is the correct frequency.
5317 */
5318 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5319 }
5320
5321 if (dev_priv->max_cdclk_freq == 0)
5322 intel_update_max_cdclk(dev);
5323}
5324
Damien Lespiau70d0c572015-06-04 18:21:29 +01005325static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305326{
5327 struct drm_i915_private *dev_priv = dev->dev_private;
5328 uint32_t divider;
5329 uint32_t ratio;
5330 uint32_t current_freq;
5331 int ret;
5332
5333 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5334 switch (frequency) {
5335 case 144000:
5336 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5337 ratio = BXT_DE_PLL_RATIO(60);
5338 break;
5339 case 288000:
5340 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5341 ratio = BXT_DE_PLL_RATIO(60);
5342 break;
5343 case 384000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 576000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 624000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5353 ratio = BXT_DE_PLL_RATIO(65);
5354 break;
5355 case 19200:
5356 /*
5357 * Bypass frequency with DE PLL disabled. Init ratio, divider
5358 * to suppress GCC warning.
5359 */
5360 ratio = 0;
5361 divider = 0;
5362 break;
5363 default:
5364 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5365
5366 return;
5367 }
5368
5369 mutex_lock(&dev_priv->rps.hw_lock);
5370 /* Inform power controller of upcoming frequency change */
5371 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5372 0x80000000);
5373 mutex_unlock(&dev_priv->rps.hw_lock);
5374
5375 if (ret) {
5376 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5377 ret, frequency);
5378 return;
5379 }
5380
5381 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5382 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5383 current_freq = current_freq * 500 + 1000;
5384
5385 /*
5386 * DE PLL has to be disabled when
5387 * - setting to 19.2MHz (bypass, PLL isn't used)
5388 * - before setting to 624MHz (PLL needs toggling)
5389 * - before setting to any frequency from 624MHz (PLL needs toggling)
5390 */
5391 if (frequency == 19200 || frequency == 624000 ||
5392 current_freq == 624000) {
5393 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5394 /* Timeout 200us */
5395 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5396 1))
5397 DRM_ERROR("timout waiting for DE PLL unlock\n");
5398 }
5399
5400 if (frequency != 19200) {
5401 uint32_t val;
5402
5403 val = I915_READ(BXT_DE_PLL_CTL);
5404 val &= ~BXT_DE_PLL_RATIO_MASK;
5405 val |= ratio;
5406 I915_WRITE(BXT_DE_PLL_CTL, val);
5407
5408 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5409 /* Timeout 200us */
5410 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5411 DRM_ERROR("timeout waiting for DE PLL lock\n");
5412
5413 val = I915_READ(CDCLK_CTL);
5414 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5415 val |= divider;
5416 /*
5417 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5418 * enable otherwise.
5419 */
5420 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5421 if (frequency >= 500000)
5422 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5423
5424 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5425 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5426 val |= (frequency - 1000) / 500;
5427 I915_WRITE(CDCLK_CTL, val);
5428 }
5429
5430 mutex_lock(&dev_priv->rps.hw_lock);
5431 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5432 DIV_ROUND_UP(frequency, 25000));
5433 mutex_unlock(&dev_priv->rps.hw_lock);
5434
5435 if (ret) {
5436 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5437 ret, frequency);
5438 return;
5439 }
5440
Damien Lespiaua47871b2015-06-04 18:21:34 +01005441 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305442}
5443
5444void broxton_init_cdclk(struct drm_device *dev)
5445{
5446 struct drm_i915_private *dev_priv = dev->dev_private;
5447 uint32_t val;
5448
5449 /*
5450 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5451 * or else the reset will hang because there is no PCH to respond.
5452 * Move the handshake programming to initialization sequence.
5453 * Previously was left up to BIOS.
5454 */
5455 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5456 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5457 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5458
5459 /* Enable PG1 for cdclk */
5460 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5461
5462 /* check if cd clock is enabled */
5463 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5464 DRM_DEBUG_KMS("Display already initialized\n");
5465 return;
5466 }
5467
5468 /*
5469 * FIXME:
5470 * - The initial CDCLK needs to be read from VBT.
5471 * Need to make this change after VBT has changes for BXT.
5472 * - check if setting the max (or any) cdclk freq is really necessary
5473 * here, it belongs to modeset time
5474 */
5475 broxton_set_cdclk(dev, 624000);
5476
5477 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005478 POSTING_READ(DBUF_CTL);
5479
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305480 udelay(10);
5481
5482 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5483 DRM_ERROR("DBuf power enable timeout!\n");
5484}
5485
5486void broxton_uninit_cdclk(struct drm_device *dev)
5487{
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489
5490 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005491 POSTING_READ(DBUF_CTL);
5492
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305493 udelay(10);
5494
5495 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5496 DRM_ERROR("DBuf power disable timeout!\n");
5497
5498 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5499 broxton_set_cdclk(dev, 19200);
5500
5501 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5502}
5503
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005504static const struct skl_cdclk_entry {
5505 unsigned int freq;
5506 unsigned int vco;
5507} skl_cdclk_frequencies[] = {
5508 { .freq = 308570, .vco = 8640 },
5509 { .freq = 337500, .vco = 8100 },
5510 { .freq = 432000, .vco = 8640 },
5511 { .freq = 450000, .vco = 8100 },
5512 { .freq = 540000, .vco = 8100 },
5513 { .freq = 617140, .vco = 8640 },
5514 { .freq = 675000, .vco = 8100 },
5515};
5516
5517static unsigned int skl_cdclk_decimal(unsigned int freq)
5518{
5519 return (freq - 1000) / 500;
5520}
5521
5522static unsigned int skl_cdclk_get_vco(unsigned int freq)
5523{
5524 unsigned int i;
5525
5526 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5527 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5528
5529 if (e->freq == freq)
5530 return e->vco;
5531 }
5532
5533 return 8100;
5534}
5535
5536static void
5537skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5538{
5539 unsigned int min_freq;
5540 u32 val;
5541
5542 /* select the minimum CDCLK before enabling DPLL 0 */
5543 val = I915_READ(CDCLK_CTL);
5544 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5545 val |= CDCLK_FREQ_337_308;
5546
5547 if (required_vco == 8640)
5548 min_freq = 308570;
5549 else
5550 min_freq = 337500;
5551
5552 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5553
5554 I915_WRITE(CDCLK_CTL, val);
5555 POSTING_READ(CDCLK_CTL);
5556
5557 /*
5558 * We always enable DPLL0 with the lowest link rate possible, but still
5559 * taking into account the VCO required to operate the eDP panel at the
5560 * desired frequency. The usual DP link rates operate with a VCO of
5561 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5562 * The modeset code is responsible for the selection of the exact link
5563 * rate later on, with the constraint of choosing a frequency that
5564 * works with required_vco.
5565 */
5566 val = I915_READ(DPLL_CTRL1);
5567
5568 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5569 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5570 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5571 if (required_vco == 8640)
5572 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5573 SKL_DPLL0);
5574 else
5575 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5576 SKL_DPLL0);
5577
5578 I915_WRITE(DPLL_CTRL1, val);
5579 POSTING_READ(DPLL_CTRL1);
5580
5581 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5582
5583 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5584 DRM_ERROR("DPLL0 not locked\n");
5585}
5586
5587static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5588{
5589 int ret;
5590 u32 val;
5591
5592 /* inform PCU we want to change CDCLK */
5593 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5594 mutex_lock(&dev_priv->rps.hw_lock);
5595 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5596 mutex_unlock(&dev_priv->rps.hw_lock);
5597
5598 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5599}
5600
5601static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5602{
5603 unsigned int i;
5604
5605 for (i = 0; i < 15; i++) {
5606 if (skl_cdclk_pcu_ready(dev_priv))
5607 return true;
5608 udelay(10);
5609 }
5610
5611 return false;
5612}
5613
5614static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5615{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005616 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005617 u32 freq_select, pcu_ack;
5618
5619 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5620
5621 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5622 DRM_ERROR("failed to inform PCU about cdclk change\n");
5623 return;
5624 }
5625
5626 /* set CDCLK_CTL */
5627 switch(freq) {
5628 case 450000:
5629 case 432000:
5630 freq_select = CDCLK_FREQ_450_432;
5631 pcu_ack = 1;
5632 break;
5633 case 540000:
5634 freq_select = CDCLK_FREQ_540;
5635 pcu_ack = 2;
5636 break;
5637 case 308570:
5638 case 337500:
5639 default:
5640 freq_select = CDCLK_FREQ_337_308;
5641 pcu_ack = 0;
5642 break;
5643 case 617140:
5644 case 675000:
5645 freq_select = CDCLK_FREQ_675_617;
5646 pcu_ack = 3;
5647 break;
5648 }
5649
5650 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5651 POSTING_READ(CDCLK_CTL);
5652
5653 /* inform PCU of the change */
5654 mutex_lock(&dev_priv->rps.hw_lock);
5655 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5656 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005657
5658 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005659}
5660
5661void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5662{
5663 /* disable DBUF power */
5664 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5665 POSTING_READ(DBUF_CTL);
5666
5667 udelay(10);
5668
5669 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5670 DRM_ERROR("DBuf power disable timeout\n");
5671
5672 /* disable DPLL0 */
5673 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5674 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5675 DRM_ERROR("Couldn't disable DPLL0\n");
5676
5677 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5678}
5679
5680void skl_init_cdclk(struct drm_i915_private *dev_priv)
5681{
5682 u32 val;
5683 unsigned int required_vco;
5684
5685 /* enable PCH reset handshake */
5686 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5687 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5688
5689 /* enable PG1 and Misc I/O */
5690 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5691
5692 /* DPLL0 already enabed !? */
5693 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5694 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5695 return;
5696 }
5697
5698 /* enable DPLL0 */
5699 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5700 skl_dpll0_enable(dev_priv, required_vco);
5701
5702 /* set CDCLK to the frequency the BIOS chose */
5703 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5704
5705 /* enable DBUF power */
5706 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5707 POSTING_READ(DBUF_CTL);
5708
5709 udelay(10);
5710
5711 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5712 DRM_ERROR("DBuf power enable timeout\n");
5713}
5714
Ville Syrjälädfcab172014-06-13 13:37:47 +03005715/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005716static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005717{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005718 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005719
Jesse Barnes586f49d2013-11-04 16:06:59 -08005720 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005721 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005722 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5723 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005724 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725
Ville Syrjälädfcab172014-06-13 13:37:47 +03005726 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727}
5728
5729/* Adjust CDclk dividers to allow high res or save power if possible */
5730static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5731{
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 u32 val, cmd;
5734
Vandana Kannan164dfd22014-11-24 13:37:41 +05305735 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5736 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005737
Ville Syrjälädfcab172014-06-13 13:37:47 +03005738 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005739 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005740 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005741 cmd = 1;
5742 else
5743 cmd = 0;
5744
5745 mutex_lock(&dev_priv->rps.hw_lock);
5746 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5747 val &= ~DSPFREQGUAR_MASK;
5748 val |= (cmd << DSPFREQGUAR_SHIFT);
5749 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5750 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5751 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5752 50)) {
5753 DRM_ERROR("timed out waiting for CDclk change\n");
5754 }
5755 mutex_unlock(&dev_priv->rps.hw_lock);
5756
Ville Syrjälä54433e92015-05-26 20:42:31 +03005757 mutex_lock(&dev_priv->sb_lock);
5758
Ville Syrjälädfcab172014-06-13 13:37:47 +03005759 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005760 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005762 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764 /* adjust cdclk divider */
5765 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005766 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005767 val |= divider;
5768 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005769
5770 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5771 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5772 50))
5773 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774 }
5775
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776 /* adjust self-refresh exit latency value */
5777 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5778 val &= ~0x7f;
5779
5780 /*
5781 * For high bandwidth configs, we set a higher latency in the bunit
5782 * so that the core display fetch happens in time to avoid underruns.
5783 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005784 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005785 val |= 4500 / 250; /* 4.5 usec */
5786 else
5787 val |= 3000 / 250; /* 3.0 usec */
5788 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005789
Ville Syrjäläa5805162015-05-26 20:42:30 +03005790 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005791
Ville Syrjäläb6283052015-06-03 15:45:07 +03005792 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005793}
5794
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005795static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5796{
5797 struct drm_i915_private *dev_priv = dev->dev_private;
5798 u32 val, cmd;
5799
Vandana Kannan164dfd22014-11-24 13:37:41 +05305800 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5801 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005802
5803 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005804 case 333333:
5805 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005806 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005807 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005808 break;
5809 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005810 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005811 return;
5812 }
5813
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005814 /*
5815 * Specs are full of misinformation, but testing on actual
5816 * hardware has shown that we just need to write the desired
5817 * CCK divider into the Punit register.
5818 */
5819 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5820
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005821 mutex_lock(&dev_priv->rps.hw_lock);
5822 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5823 val &= ~DSPFREQGUAR_MASK_CHV;
5824 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5825 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5826 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5827 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5828 50)) {
5829 DRM_ERROR("timed out waiting for CDclk change\n");
5830 }
5831 mutex_unlock(&dev_priv->rps.hw_lock);
5832
Ville Syrjäläb6283052015-06-03 15:45:07 +03005833 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005834}
5835
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5837 int max_pixclk)
5838{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005839 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005840 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005841
Jesse Barnes30a970c2013-11-04 13:48:12 -08005842 /*
5843 * Really only a few cases to deal with, as only 4 CDclks are supported:
5844 * 200MHz
5845 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005846 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005847 * 400MHz (VLV only)
5848 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5849 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005850 *
5851 * We seem to get an unstable or solid color picture at 200MHz.
5852 * Not sure what's wrong. For now use 200MHz only when all pipes
5853 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005854 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005855 if (!IS_CHERRYVIEW(dev_priv) &&
5856 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005857 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005858 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005859 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005860 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005861 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005862 else
5863 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005864}
5865
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305866static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5867 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005868{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305869 /*
5870 * FIXME:
5871 * - remove the guardband, it's not needed on BXT
5872 * - set 19.2MHz bypass frequency if there are no active pipes
5873 */
5874 if (max_pixclk > 576000*9/10)
5875 return 624000;
5876 else if (max_pixclk > 384000*9/10)
5877 return 576000;
5878 else if (max_pixclk > 288000*9/10)
5879 return 384000;
5880 else if (max_pixclk > 144000*9/10)
5881 return 288000;
5882 else
5883 return 144000;
5884}
5885
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005886/* Compute the max pixel clock for new configuration. Uses atomic state if
5887 * that's non-NULL, look at current state otherwise. */
5888static int intel_mode_max_pixclk(struct drm_device *dev,
5889 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005892 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893 int max_pixclk = 0;
5894
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005895 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005896 if (state)
5897 crtc_state =
5898 intel_atomic_get_crtc_state(state, intel_crtc);
5899 else
5900 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005901 if (IS_ERR(crtc_state))
5902 return PTR_ERR(crtc_state);
5903
5904 if (!crtc_state->base.enable)
5905 continue;
5906
5907 max_pixclk = max(max_pixclk,
5908 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909 }
5910
5911 return max_pixclk;
5912}
5913
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005914static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005916 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005917 struct drm_crtc *crtc;
5918 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005919 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005920 int cdclk, ret = 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005922 if (max_pixclk < 0)
5923 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305925 if (IS_VALLEYVIEW(dev_priv))
5926 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5927 else
5928 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5929
5930 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005931 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005933 /* add all active pipes to the state */
5934 for_each_crtc(state->dev, crtc) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005935 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5936 if (IS_ERR(crtc_state))
5937 return PTR_ERR(crtc_state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005938
5939 if (!crtc_state->active || needs_modeset(crtc_state))
5940 continue;
5941
5942 crtc_state->mode_changed = true;
5943
5944 ret = drm_atomic_add_affected_connectors(state, crtc);
5945 if (ret)
5946 break;
5947
5948 ret = drm_atomic_add_affected_planes(state, crtc);
5949 if (ret)
5950 break;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005951 }
5952
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005953 return ret;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954}
5955
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005956static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5957{
5958 unsigned int credits, default_credits;
5959
5960 if (IS_CHERRYVIEW(dev_priv))
5961 default_credits = PFI_CREDIT(12);
5962 else
5963 default_credits = PFI_CREDIT(8);
5964
Vandana Kannan164dfd22014-11-24 13:37:41 +05305965 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005966 /* CHV suggested value is 31 or 63 */
5967 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005968 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005969 else
5970 credits = PFI_CREDIT(15);
5971 } else {
5972 credits = default_credits;
5973 }
5974
5975 /*
5976 * WA - write default credits before re-programming
5977 * FIXME: should we also set the resend bit here?
5978 */
5979 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5980 default_credits);
5981
5982 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5983 credits | PFI_CREDIT_RESEND);
5984
5985 /*
5986 * FIXME is this guaranteed to clear
5987 * immediately or should we poll for it?
5988 */
5989 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5990}
5991
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005992static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005994 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005996 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005997 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005999 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6000 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006001 if (WARN_ON(max_pixclk < 0))
6002 return;
6003
6004 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005
Vandana Kannan164dfd22014-11-24 13:37:41 +05306006 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006007 /*
6008 * FIXME: We can end up here with all power domains off, yet
6009 * with a CDCLK frequency other than the minimum. To account
6010 * for this take the PIPE-A power domain, which covers the HW
6011 * blocks needed for the following programming. This can be
6012 * removed once it's guaranteed that we get here either with
6013 * the minimum CDCLK set, or the required power domains
6014 * enabled.
6015 */
6016 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6017
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006018 if (IS_CHERRYVIEW(dev))
6019 cherryview_set_cdclk(dev, req_cdclk);
6020 else
6021 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006022
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006023 vlv_program_pfi_credits(dev_priv);
6024
Imre Deak738c05c2014-11-19 16:25:37 +02006025 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006026 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027}
6028
Jesse Barnes89b667f2013-04-18 14:51:36 -07006029static void valleyview_crtc_enable(struct drm_crtc *crtc)
6030{
6031 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006032 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6034 struct intel_encoder *encoder;
6035 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006036 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006038 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039 return;
6040
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006041 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306042
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006043 if (!is_dsi) {
6044 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006045 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006046 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006047 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006048 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006049
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006050 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306051 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006052
6053 intel_set_pipe_timings(intel_crtc);
6054
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006055 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057
6058 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6059 I915_WRITE(CHV_CANVAS(pipe), 0);
6060 }
6061
Daniel Vetter5b18e572014-04-24 23:55:06 +02006062 i9xx_set_pipeconf(intel_crtc);
6063
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065
Daniel Vettera72e4c92014-09-30 10:56:47 +02006066 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006067
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 for_each_encoder_on_crtc(dev, crtc, encoder)
6069 if (encoder->pre_pll_enable)
6070 encoder->pre_pll_enable(encoder);
6071
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006072 if (!is_dsi) {
6073 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006074 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006075 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006076 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006077 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006078
6079 for_each_encoder_on_crtc(dev, crtc, encoder)
6080 if (encoder->pre_enable)
6081 encoder->pre_enable(encoder);
6082
Jesse Barnes2dd24552013-04-25 12:55:01 -07006083 i9xx_pfit_enable(intel_crtc);
6084
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006085 intel_crtc_load_lut(crtc);
6086
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006087 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006088 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006089
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006090 assert_vblank_disabled(crtc);
6091 drm_crtc_vblank_on(crtc);
6092
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006093 for_each_encoder_on_crtc(dev, crtc, encoder)
6094 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006095}
6096
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006097static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6098{
6099 struct drm_device *dev = crtc->base.dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006102 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6103 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006104}
6105
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006106static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006107{
6108 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006109 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006111 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006112 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006113
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006114 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006115 return;
6116
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006117 i9xx_set_pll_dividers(intel_crtc);
6118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006119 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306120 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006121
6122 intel_set_pipe_timings(intel_crtc);
6123
Daniel Vetter5b18e572014-04-24 23:55:06 +02006124 i9xx_set_pipeconf(intel_crtc);
6125
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006126 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006127
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006128 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006129 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006130
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006131 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006132 if (encoder->pre_enable)
6133 encoder->pre_enable(encoder);
6134
Daniel Vetterf6736a12013-06-05 13:34:30 +02006135 i9xx_enable_pll(intel_crtc);
6136
Jesse Barnes2dd24552013-04-25 12:55:01 -07006137 i9xx_pfit_enable(intel_crtc);
6138
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006139 intel_crtc_load_lut(crtc);
6140
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006141 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006142 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006143
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006144 assert_vblank_disabled(crtc);
6145 drm_crtc_vblank_on(crtc);
6146
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006147 for_each_encoder_on_crtc(dev, crtc, encoder)
6148 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006149}
6150
Daniel Vetter87476d62013-04-11 16:29:06 +02006151static void i9xx_pfit_disable(struct intel_crtc *crtc)
6152{
6153 struct drm_device *dev = crtc->base.dev;
6154 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006156 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006157 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006158
6159 assert_pipe_disabled(dev_priv, crtc->pipe);
6160
Daniel Vetter328d8e82013-05-08 10:36:31 +02006161 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6162 I915_READ(PFIT_CONTROL));
6163 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006164}
6165
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166static void i9xx_crtc_disable(struct drm_crtc *crtc)
6167{
6168 struct drm_device *dev = crtc->dev;
6169 struct drm_i915_private *dev_priv = dev->dev_private;
6170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006171 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006172 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006173
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006174 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006175 return;
6176
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177 /*
6178 * On gen2 planes are double buffered but the pipe isn't, so we must
6179 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006180 * We also need to wait on all gmch platforms because of the
6181 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006182 */
Imre Deak564ed192014-06-13 14:54:21 +03006183 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006184
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->disable(encoder);
6187
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006188 drm_crtc_vblank_off(crtc);
6189 assert_vblank_disabled(crtc);
6190
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006191 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006192
Daniel Vetter87476d62013-04-11 16:29:06 +02006193 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006194
Jesse Barnes89b667f2013-04-18 14:51:36 -07006195 for_each_encoder_on_crtc(dev, crtc, encoder)
6196 if (encoder->post_disable)
6197 encoder->post_disable(encoder);
6198
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006199 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006200 if (IS_CHERRYVIEW(dev))
6201 chv_disable_pll(dev_priv, pipe);
6202 else if (IS_VALLEYVIEW(dev))
6203 vlv_disable_pll(dev_priv, pipe);
6204 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006205 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006206 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006207
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006208 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006209 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006210
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006211 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006212 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006213
Daniel Vetterefa96242014-04-24 23:55:02 +02006214 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006215 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006216 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006217}
6218
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006219static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006220{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006222 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006223 enum intel_display_power_domain domain;
6224 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006225
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006226 if (!intel_crtc->active)
6227 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006228
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006229 intel_crtc_disable_planes(crtc);
6230 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006231
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006232 domains = intel_crtc->enabled_power_domains;
6233 for_each_power_domain(domain, domains)
6234 intel_display_power_put(dev_priv, domain);
6235 intel_crtc->enabled_power_domains = 0;
6236}
6237
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006238/*
6239 * turn all crtc's off, but do not adjust state
6240 * This has to be paired with a call to intel_modeset_setup_hw_state.
6241 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006242void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006243{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006244 struct drm_crtc *crtc;
6245
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006246 for_each_crtc(dev, crtc)
6247 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006248}
6249
Chris Wilsoncdd59982010-09-08 16:30:16 +01006250/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006251int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006252{
6253 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006254 struct drm_mode_config *config = &dev->mode_config;
6255 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006257 struct intel_crtc_state *pipe_config;
6258 struct drm_atomic_state *state;
6259 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006260
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006261 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006262 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006263
6264 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006265 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006266
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006267 /* this function should be called with drm_modeset_lock_all for now */
6268 if (WARN_ON(!ctx))
6269 return -EIO;
6270 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006271
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006272 state = drm_atomic_state_alloc(dev);
6273 if (WARN_ON(!state))
6274 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006275
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006276 state->acquire_ctx = ctx;
6277 state->allow_modeset = true;
6278
6279 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6280 if (IS_ERR(pipe_config)) {
6281 ret = PTR_ERR(pipe_config);
6282 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006283 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006284 pipe_config->base.active = enable;
6285
6286 ret = intel_set_mode(state);
6287 if (!ret)
6288 return ret;
6289
6290err:
6291 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6292 drm_atomic_state_free(state);
6293 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306294}
6295
6296/**
6297 * Sets the power management mode of the pipe and plane.
6298 */
6299void intel_crtc_update_dpms(struct drm_crtc *crtc)
6300{
6301 struct drm_device *dev = crtc->dev;
6302 struct intel_encoder *intel_encoder;
6303 bool enable = false;
6304
6305 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6306 enable |= intel_encoder->connectors_active;
6307
6308 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006309}
6310
Chris Wilsonea5b2132010-08-04 13:50:23 +01006311void intel_encoder_destroy(struct drm_encoder *encoder)
6312{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006314
Chris Wilsonea5b2132010-08-04 13:50:23 +01006315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
6317}
6318
Damien Lespiau92373292013-08-08 22:28:57 +01006319/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006320 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6321 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006322static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006323{
6324 if (mode == DRM_MODE_DPMS_ON) {
6325 encoder->connectors_active = true;
6326
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006327 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006328 } else {
6329 encoder->connectors_active = false;
6330
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006331 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006332 }
6333}
6334
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335/* Cross check the actual hw state with our own modeset state tracking (and it's
6336 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006337static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338{
6339 if (connector->get_hw_state(connector)) {
6340 struct intel_encoder *encoder = connector->encoder;
6341 struct drm_crtc *crtc;
6342 bool encoder_enabled;
6343 enum pipe pipe;
6344
6345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6346 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006347 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006348
Dave Airlie0e32b392014-05-02 14:02:48 +10006349 /* there is no real hw state for MST connectors */
6350 if (connector->mst_port)
6351 return;
6352
Rob Clarke2c719b2014-12-15 13:56:32 -05006353 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006354 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006355 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006356 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006357
Dave Airlie36cd7442014-05-02 13:44:18 +10006358 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006359 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006360 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361
Dave Airlie36cd7442014-05-02 13:44:18 +10006362 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006363 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6364 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006365 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006366
Dave Airlie36cd7442014-05-02 13:44:18 +10006367 crtc = encoder->base.crtc;
6368
Matt Roper83d65732015-02-25 13:12:16 -08006369 I915_STATE_WARN(!crtc->state->enable,
6370 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006371 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6372 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006373 "encoder active on the wrong pipe\n");
6374 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006375 }
6376}
6377
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006378int intel_connector_init(struct intel_connector *connector)
6379{
6380 struct drm_connector_state *connector_state;
6381
6382 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6383 if (!connector_state)
6384 return -ENOMEM;
6385
6386 connector->base.state = connector_state;
6387 return 0;
6388}
6389
6390struct intel_connector *intel_connector_alloc(void)
6391{
6392 struct intel_connector *connector;
6393
6394 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6395 if (!connector)
6396 return NULL;
6397
6398 if (intel_connector_init(connector) < 0) {
6399 kfree(connector);
6400 return NULL;
6401 }
6402
6403 return connector;
6404}
6405
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006406/* Even simpler default implementation, if there's really no special case to
6407 * consider. */
6408void intel_connector_dpms(struct drm_connector *connector, int mode)
6409{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006410 /* All the simple cases only support two dpms states. */
6411 if (mode != DRM_MODE_DPMS_ON)
6412 mode = DRM_MODE_DPMS_OFF;
6413
6414 if (mode == connector->dpms)
6415 return;
6416
6417 connector->dpms = mode;
6418
6419 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006420 if (connector->encoder)
6421 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006422
Daniel Vetterb9805142012-08-31 17:37:33 +02006423 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006424}
6425
Daniel Vetterf0947c32012-07-02 13:10:34 +02006426/* Simple connector->get_hw_state implementation for encoders that support only
6427 * one connector and no cloning and hence the encoder state determines the state
6428 * of the connector. */
6429bool intel_connector_get_hw_state(struct intel_connector *connector)
6430{
Daniel Vetter24929352012-07-02 20:28:59 +02006431 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006432 struct intel_encoder *encoder = connector->encoder;
6433
6434 return encoder->get_hw_state(encoder, &pipe);
6435}
6436
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006438{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6440 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006441
6442 return 0;
6443}
6444
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006446 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 struct drm_atomic_state *state = pipe_config->base.state;
6449 struct intel_crtc *other_crtc;
6450 struct intel_crtc_state *other_crtc_state;
6451
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006452 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6453 pipe_name(pipe), pipe_config->fdi_lanes);
6454 if (pipe_config->fdi_lanes > 4) {
6455 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 }
6459
Paulo Zanonibafb6552013-11-02 21:07:44 -07006460 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 if (pipe_config->fdi_lanes > 2) {
6462 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6463 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 }
6468 }
6469
6470 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472
6473 /* Ivybridge 3 pipe is really complicated */
6474 switch (pipe) {
6475 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006477 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478 if (pipe_config->fdi_lanes <= 2)
6479 return 0;
6480
6481 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6482 other_crtc_state =
6483 intel_atomic_get_crtc_state(state, other_crtc);
6484 if (IS_ERR(other_crtc_state))
6485 return PTR_ERR(other_crtc_state);
6486
6487 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6489 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006494 if (pipe_config->fdi_lanes > 2) {
6495 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6496 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006498 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499
6500 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6501 other_crtc_state =
6502 intel_atomic_get_crtc_state(state, other_crtc);
6503 if (IS_ERR(other_crtc_state))
6504 return PTR_ERR(other_crtc_state);
6505
6506 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006507 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006508 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 default:
6512 BUG();
6513 }
6514}
6515
Daniel Vettere29c22c2013-02-21 00:00:16 +01006516#define RETRY 1
6517static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006518 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006519{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 int lane, link_bw, fdi_dotclock, ret;
6523 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006524
Daniel Vettere29c22c2013-02-21 00:00:16 +01006525retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006526 /* FDI is a binary signal running at ~2.7GHz, encoding
6527 * each output octet as 10 bits. The actual frequency
6528 * is stored as a divider into a 100MHz clock, and the
6529 * mode pixel clock is stored in units of 1KHz.
6530 * Hence the bw of each lane in terms of the mode signal
6531 * is:
6532 */
6533 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6534
Damien Lespiau241bfc32013-09-25 16:45:37 +01006535 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006536
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006537 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006538 pipe_config->pipe_bpp);
6539
6540 pipe_config->fdi_lanes = lane;
6541
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006542 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006543 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6546 intel_crtc->pipe, pipe_config);
6547 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006548 pipe_config->pipe_bpp -= 2*3;
6549 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6550 pipe_config->pipe_bpp);
6551 needs_recompute = true;
6552 pipe_config->bw_constrained = true;
6553
6554 goto retry;
6555 }
6556
6557 if (needs_recompute)
6558 return RETRY;
6559
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006561}
6562
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006563static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6564 struct intel_crtc_state *pipe_config)
6565{
6566 if (pipe_config->pipe_bpp > 24)
6567 return false;
6568
6569 /* HSW can handle pixel rate up to cdclk? */
6570 if (IS_HASWELL(dev_priv->dev))
6571 return true;
6572
6573 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006574 * We compare against max which means we must take
6575 * the increased cdclk requirement into account when
6576 * calculating the new cdclk.
6577 *
6578 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006579 */
6580 return ilk_pipe_pixel_rate(pipe_config) <=
6581 dev_priv->max_cdclk_freq * 95 / 100;
6582}
6583
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006584static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006585 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006586{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006587 struct drm_device *dev = crtc->base.dev;
6588 struct drm_i915_private *dev_priv = dev->dev_private;
6589
Jani Nikulad330a952014-01-21 11:24:25 +02006590 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006591 hsw_crtc_supports_ips(crtc) &&
6592 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006593}
6594
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006596 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006597{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006599 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006600 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006601
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006602 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006603 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006604 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006605
6606 /*
6607 * Enable pixel doubling when the dot clock
6608 * is > 90% of the (display) core speed.
6609 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006610 * GDG double wide on either pipe,
6611 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006612 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006613 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006614 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006615 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006616 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006617 }
6618
Damien Lespiau241bfc32013-09-25 16:45:37 +01006619 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006620 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006621 }
Chris Wilson89749352010-09-12 18:25:19 +01006622
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006623 /*
6624 * Pipe horizontal size must be even in:
6625 * - DVO ganged mode
6626 * - LVDS dual channel mode
6627 * - Double wide pipe
6628 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006629 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006630 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6631 pipe_config->pipe_src_w &= ~1;
6632
Damien Lespiau8693a822013-05-03 18:48:11 +01006633 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6634 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006635 */
6636 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6637 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006638 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006639
Damien Lespiauf5adf942013-06-24 18:29:34 +01006640 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006641 hsw_compute_ips_config(crtc, pipe_config);
6642
Daniel Vetter877d48d2013-04-19 11:24:43 +02006643 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006644 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006645
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006646 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006647}
6648
Ville Syrjälä1652d192015-03-31 14:12:01 +03006649static int skylake_get_display_clock_speed(struct drm_device *dev)
6650{
6651 struct drm_i915_private *dev_priv = to_i915(dev);
6652 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6653 uint32_t cdctl = I915_READ(CDCLK_CTL);
6654 uint32_t linkrate;
6655
Damien Lespiau414355a2015-06-04 18:21:31 +01006656 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006657 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006658
6659 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6660 return 540000;
6661
6662 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006663 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006664
Damien Lespiau71cd8422015-04-30 16:39:17 +01006665 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6666 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006667 /* vco 8640 */
6668 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6669 case CDCLK_FREQ_450_432:
6670 return 432000;
6671 case CDCLK_FREQ_337_308:
6672 return 308570;
6673 case CDCLK_FREQ_675_617:
6674 return 617140;
6675 default:
6676 WARN(1, "Unknown cd freq selection\n");
6677 }
6678 } else {
6679 /* vco 8100 */
6680 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6681 case CDCLK_FREQ_450_432:
6682 return 450000;
6683 case CDCLK_FREQ_337_308:
6684 return 337500;
6685 case CDCLK_FREQ_675_617:
6686 return 675000;
6687 default:
6688 WARN(1, "Unknown cd freq selection\n");
6689 }
6690 }
6691
6692 /* error case, do as if DPLL0 isn't enabled */
6693 return 24000;
6694}
6695
6696static int broadwell_get_display_clock_speed(struct drm_device *dev)
6697{
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699 uint32_t lcpll = I915_READ(LCPLL_CTL);
6700 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6701
6702 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6703 return 800000;
6704 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6705 return 450000;
6706 else if (freq == LCPLL_CLK_FREQ_450)
6707 return 450000;
6708 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6709 return 540000;
6710 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6711 return 337500;
6712 else
6713 return 675000;
6714}
6715
6716static int haswell_get_display_clock_speed(struct drm_device *dev)
6717{
6718 struct drm_i915_private *dev_priv = dev->dev_private;
6719 uint32_t lcpll = I915_READ(LCPLL_CTL);
6720 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6721
6722 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6723 return 800000;
6724 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6725 return 450000;
6726 else if (freq == LCPLL_CLK_FREQ_450)
6727 return 450000;
6728 else if (IS_HSW_ULT(dev))
6729 return 337500;
6730 else
6731 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732}
6733
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006734static int valleyview_get_display_clock_speed(struct drm_device *dev)
6735{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006736 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006737 u32 val;
6738 int divider;
6739
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006740 if (dev_priv->hpll_freq == 0)
6741 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6742
Ville Syrjäläa5805162015-05-26 20:42:30 +03006743 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006744 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006745 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006746
6747 divider = val & DISPLAY_FREQUENCY_VALUES;
6748
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006749 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6750 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6751 "cdclk change in progress\n");
6752
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006753 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006754}
6755
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006756static int ilk_get_display_clock_speed(struct drm_device *dev)
6757{
6758 return 450000;
6759}
6760
Jesse Barnese70236a2009-09-21 10:42:27 -07006761static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006762{
Jesse Barnese70236a2009-09-21 10:42:27 -07006763 return 400000;
6764}
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i915_get_display_clock_speed(struct drm_device *dev)
6767{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006769}
Jesse Barnes79e53942008-11-07 14:24:08 -08006770
Jesse Barnese70236a2009-09-21 10:42:27 -07006771static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6772{
6773 return 200000;
6774}
Jesse Barnes79e53942008-11-07 14:24:08 -08006775
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776static int pnv_get_display_clock_speed(struct drm_device *dev)
6777{
6778 u16 gcfgc = 0;
6779
6780 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6781
6782 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6783 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006785 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006787 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006789 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6790 return 200000;
6791 default:
6792 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6793 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006794 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006795 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006797 }
6798}
6799
Jesse Barnese70236a2009-09-21 10:42:27 -07006800static int i915gm_get_display_clock_speed(struct drm_device *dev)
6801{
6802 u16 gcfgc = 0;
6803
6804 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6805
6806 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006807 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006808 else {
6809 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6810 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006811 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006812 default:
6813 case GC_DISPLAY_CLOCK_190_200_MHZ:
6814 return 190000;
6815 }
6816 }
6817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Jesse Barnese70236a2009-09-21 10:42:27 -07006819static int i865_get_display_clock_speed(struct drm_device *dev)
6820{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006821 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006822}
6823
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006824static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006825{
6826 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006827
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006828 /*
6829 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6830 * encoding is different :(
6831 * FIXME is this the right way to detect 852GM/852GMV?
6832 */
6833 if (dev->pdev->revision == 0x1)
6834 return 133333;
6835
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006836 pci_bus_read_config_word(dev->pdev->bus,
6837 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6838
Jesse Barnese70236a2009-09-21 10:42:27 -07006839 /* Assume that the hardware is in the high speed state. This
6840 * should be the default.
6841 */
6842 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6843 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006845 case GC_CLOCK_100_200:
6846 return 200000;
6847 case GC_CLOCK_166_250:
6848 return 250000;
6849 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006851 case GC_CLOCK_133_266:
6852 case GC_CLOCK_133_266_2:
6853 case GC_CLOCK_166_266:
6854 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006855 }
6856
6857 /* Shouldn't happen */
6858 return 0;
6859}
6860
6861static int i830_get_display_clock_speed(struct drm_device *dev)
6862{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
Ville Syrjälä34edce22015-05-22 11:22:33 +03006866static unsigned int intel_hpll_vco(struct drm_device *dev)
6867{
6868 struct drm_i915_private *dev_priv = dev->dev_private;
6869 static const unsigned int blb_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 [4] = 6400000,
6875 };
6876 static const unsigned int pnv_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 4800000,
6881 [4] = 2666667,
6882 };
6883 static const unsigned int cl_vco[8] = {
6884 [0] = 3200000,
6885 [1] = 4000000,
6886 [2] = 5333333,
6887 [3] = 6400000,
6888 [4] = 3333333,
6889 [5] = 3566667,
6890 [6] = 4266667,
6891 };
6892 static const unsigned int elk_vco[8] = {
6893 [0] = 3200000,
6894 [1] = 4000000,
6895 [2] = 5333333,
6896 [3] = 4800000,
6897 };
6898 static const unsigned int ctg_vco[8] = {
6899 [0] = 3200000,
6900 [1] = 4000000,
6901 [2] = 5333333,
6902 [3] = 6400000,
6903 [4] = 2666667,
6904 [5] = 4266667,
6905 };
6906 const unsigned int *vco_table;
6907 unsigned int vco;
6908 uint8_t tmp = 0;
6909
6910 /* FIXME other chipsets? */
6911 if (IS_GM45(dev))
6912 vco_table = ctg_vco;
6913 else if (IS_G4X(dev))
6914 vco_table = elk_vco;
6915 else if (IS_CRESTLINE(dev))
6916 vco_table = cl_vco;
6917 else if (IS_PINEVIEW(dev))
6918 vco_table = pnv_vco;
6919 else if (IS_G33(dev))
6920 vco_table = blb_vco;
6921 else
6922 return 0;
6923
6924 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6925
6926 vco = vco_table[tmp & 0x7];
6927 if (vco == 0)
6928 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6929 else
6930 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6931
6932 return vco;
6933}
6934
6935static int gm45_get_display_clock_speed(struct drm_device *dev)
6936{
6937 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6938 uint16_t tmp = 0;
6939
6940 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6941
6942 cdclk_sel = (tmp >> 12) & 0x1;
6943
6944 switch (vco) {
6945 case 2666667:
6946 case 4000000:
6947 case 5333333:
6948 return cdclk_sel ? 333333 : 222222;
6949 case 3200000:
6950 return cdclk_sel ? 320000 : 228571;
6951 default:
6952 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6953 return 222222;
6954 }
6955}
6956
6957static int i965gm_get_display_clock_speed(struct drm_device *dev)
6958{
6959 static const uint8_t div_3200[] = { 16, 10, 8 };
6960 static const uint8_t div_4000[] = { 20, 12, 10 };
6961 static const uint8_t div_5333[] = { 24, 16, 14 };
6962 const uint8_t *div_table;
6963 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6964 uint16_t tmp = 0;
6965
6966 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6967
6968 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6969
6970 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6971 goto fail;
6972
6973 switch (vco) {
6974 case 3200000:
6975 div_table = div_3200;
6976 break;
6977 case 4000000:
6978 div_table = div_4000;
6979 break;
6980 case 5333333:
6981 div_table = div_5333;
6982 break;
6983 default:
6984 goto fail;
6985 }
6986
6987 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6988
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006989fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006990 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6991 return 200000;
6992}
6993
6994static int g33_get_display_clock_speed(struct drm_device *dev)
6995{
6996 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6997 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6998 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6999 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7000 const uint8_t *div_table;
7001 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7002 uint16_t tmp = 0;
7003
7004 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7005
7006 cdclk_sel = (tmp >> 4) & 0x7;
7007
7008 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7009 goto fail;
7010
7011 switch (vco) {
7012 case 3200000:
7013 div_table = div_3200;
7014 break;
7015 case 4000000:
7016 div_table = div_4000;
7017 break;
7018 case 4800000:
7019 div_table = div_4800;
7020 break;
7021 case 5333333:
7022 div_table = div_5333;
7023 break;
7024 default:
7025 goto fail;
7026 }
7027
7028 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7029
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007030fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007031 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7032 return 190476;
7033}
7034
Zhenyu Wang2c072452009-06-05 15:38:42 +08007035static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007036intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007037{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007038 while (*num > DATA_LINK_M_N_MASK ||
7039 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007040 *num >>= 1;
7041 *den >>= 1;
7042 }
7043}
7044
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007045static void compute_m_n(unsigned int m, unsigned int n,
7046 uint32_t *ret_m, uint32_t *ret_n)
7047{
7048 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7049 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7050 intel_reduce_m_n_ratio(ret_m, ret_n);
7051}
7052
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007053void
7054intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7055 int pixel_clock, int link_clock,
7056 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007057{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007058 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007059
7060 compute_m_n(bits_per_pixel * pixel_clock,
7061 link_clock * nlanes * 8,
7062 &m_n->gmch_m, &m_n->gmch_n);
7063
7064 compute_m_n(pixel_clock, link_clock,
7065 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007066}
7067
Chris Wilsona7615032011-01-12 17:04:08 +00007068static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7069{
Jani Nikulad330a952014-01-21 11:24:25 +02007070 if (i915.panel_use_ssc >= 0)
7071 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007072 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007073 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007074}
7075
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7077 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007079 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 int refclk;
7082
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007083 WARN_ON(!crtc_state->base.state);
7084
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007085 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007086 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007087 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007088 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007089 refclk = dev_priv->vbt.lvds_ssc_freq;
7090 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007091 } else if (!IS_GEN2(dev)) {
7092 refclk = 96000;
7093 } else {
7094 refclk = 48000;
7095 }
7096
7097 return refclk;
7098}
7099
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007100static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007101{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007102 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007103}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007104
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007105static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7106{
7107 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007108}
7109
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 intel_clock_t *reduced_clock)
7113{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007114 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115 u32 fp, fp2 = 0;
7116
7117 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007118 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007119 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007124 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007125 }
7126
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007127 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007128
Daniel Vetterf47709a2013-03-28 10:42:02 +01007129 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007130 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007131 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007132 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007133 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007134 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007135 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007136 }
7137}
7138
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007139static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7140 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141{
7142 u32 reg_val;
7143
7144 /*
7145 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7146 * and set it to a reasonable value instead.
7147 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 reg_val &= 0xffffff00;
7150 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154 reg_val &= 0x8cffffff;
7155 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007156 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007157
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007158 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007159 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007162 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007163 reg_val &= 0x00ffffff;
7164 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007165 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007166}
7167
Daniel Vetterb5518422013-05-03 11:49:48 +02007168static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7169 struct intel_link_m_n *m_n)
7170{
7171 struct drm_device *dev = crtc->base.dev;
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 int pipe = crtc->pipe;
7174
Daniel Vettere3b95f12013-05-03 11:49:49 +02007175 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7176 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7177 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7178 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007179}
7180
7181static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 struct intel_link_m_n *m_n,
7183 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007184{
7185 struct drm_device *dev = crtc->base.dev;
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007188 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007189
7190 if (INTEL_INFO(dev)->gen >= 5) {
7191 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7192 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7193 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7194 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007195 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7196 * for gen < 8) and if DRRS is supported (to make sure the
7197 * registers are not unnecessarily accessed).
7198 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307199 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007201 I915_WRITE(PIPE_DATA_M2(transcoder),
7202 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7203 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7204 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7205 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7206 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007207 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007208 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7209 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7210 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7211 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007212 }
7213}
7214
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307215void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007216{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307217 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7218
7219 if (m_n == M1_N1) {
7220 dp_m_n = &crtc->config->dp_m_n;
7221 dp_m2_n2 = &crtc->config->dp_m2_n2;
7222 } else if (m_n == M2_N2) {
7223
7224 /*
7225 * M2_N2 registers are not supported. Hence m2_n2 divider value
7226 * needs to be programmed into M1_N1.
7227 */
7228 dp_m_n = &crtc->config->dp_m2_n2;
7229 } else {
7230 DRM_ERROR("Unsupported divider value\n");
7231 return;
7232 }
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (crtc->config->has_pch_encoder)
7235 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007236 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307237 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007238}
7239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007241 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243 u32 dpll, dpll_md;
7244
7245 /*
7246 * Enable DPIO clock input. We should never disable the reference
7247 * clock for pipe B, since VGA hotplug / manual detection depends
7248 * on it.
7249 */
7250 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7251 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7252 /* We should never disable this, set it here for state tracking */
7253 if (crtc->pipe == PIPE_B)
7254 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7255 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007256 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007257
Ville Syrjäläd288f652014-10-28 13:20:22 +02007258 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007260 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261}
7262
Ville Syrjäläd288f652014-10-28 13:20:22 +02007263static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007264 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007265{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007266 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007268 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007269 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007271 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007272
Ville Syrjäläa5805162015-05-26 20:42:30 +03007273 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007274
Ville Syrjäläd288f652014-10-28 13:20:22 +02007275 bestn = pipe_config->dpll.n;
7276 bestm1 = pipe_config->dpll.m1;
7277 bestm2 = pipe_config->dpll.m2;
7278 bestp1 = pipe_config->dpll.p1;
7279 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 /* See eDP HDMI DPIO driver vbios notes doc */
7282
7283 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007284 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007285 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
7287 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289
7290 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294
7295 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297
7298 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7300 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7301 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007303
7304 /*
7305 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7306 * but we don't support that).
7307 * Note: don't use the DAC post divider as it seems unstable.
7308 */
7309 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007312 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007317 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7318 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007320 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007325 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007327 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 0x0df40000);
7330 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 0x0df70000);
7333 } else { /* HDMI or VGA */
7334 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007335 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337 0x0df70000);
7338 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 0x0df40000);
7341 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007344 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7346 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007347 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007350 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007351 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007352}
7353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007355 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007358 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7359 DPLL_VCO_ENABLE;
7360 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007362
Ville Syrjäläd288f652014-10-28 13:20:22 +02007363 pipe_config->dpll_hw_state.dpll_md =
7364 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007365}
7366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007368 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007369{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007370 struct drm_device *dev = crtc->base.dev;
7371 struct drm_i915_private *dev_priv = dev->dev_private;
7372 int pipe = crtc->pipe;
7373 int dpll_reg = DPLL(crtc->pipe);
7374 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307377 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307378 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 bestn = pipe_config->dpll.n;
7381 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7382 bestm1 = pipe_config->dpll.m1;
7383 bestm2 = pipe_config->dpll.m2 >> 22;
7384 bestp1 = pipe_config->dpll.p1;
7385 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307386 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307387 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307388 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007389
7390 /*
7391 * Enable Refclk and SSC
7392 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007393 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007394 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007395
Ville Syrjäläa5805162015-05-26 20:42:30 +03007396 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007397
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007398 /* p1 and p2 divider */
7399 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7400 5 << DPIO_CHV_S1_DIV_SHIFT |
7401 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7402 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7403 1 << DPIO_CHV_K_DIV_SHIFT);
7404
7405 /* Feedback post-divider - m2 */
7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7407
7408 /* Feedback refclk divider - n and m1 */
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7410 DPIO_CHV_M1_DIV_BY_2 |
7411 1 << DPIO_CHV_N_DIV_SHIFT);
7412
7413 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307414 if (bestm2_frac)
7415 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007416
7417 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307418 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7419 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7420 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7421 if (bestm2_frac)
7422 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307425 /* Program digital lock detect threshold */
7426 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7427 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7428 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7429 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7430 if (!bestm2_frac)
7431 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7433
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007434 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307435 if (vco == 5400000) {
7436 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7437 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7438 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7439 tribuf_calcntr = 0x9;
7440 } else if (vco <= 6200000) {
7441 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7442 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7443 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7444 tribuf_calcntr = 0x9;
7445 } else if (vco <= 6480000) {
7446 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7447 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7448 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7449 tribuf_calcntr = 0x8;
7450 } else {
7451 /* Not supported. Apply the same limits as in the max case */
7452 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7453 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7454 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7455 tribuf_calcntr = 0;
7456 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7458
Ville Syrjälä968040b2015-03-11 22:52:08 +02007459 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307460 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7461 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7462 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7463
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464 /* AFC Recal */
7465 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7466 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7467 DPIO_AFC_RECAL);
7468
Ville Syrjäläa5805162015-05-26 20:42:30 +03007469 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470}
7471
Ville Syrjäläd288f652014-10-28 13:20:22 +02007472/**
7473 * vlv_force_pll_on - forcibly enable just the PLL
7474 * @dev_priv: i915 private structure
7475 * @pipe: pipe PLL to enable
7476 * @dpll: PLL configuration
7477 *
7478 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7479 * in cases where we need the PLL enabled even when @pipe is not going to
7480 * be enabled.
7481 */
7482void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7483 const struct dpll *dpll)
7484{
7485 struct intel_crtc *crtc =
7486 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007487 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007488 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007489 .pixel_multiplier = 1,
7490 .dpll = *dpll,
7491 };
7492
7493 if (IS_CHERRYVIEW(dev)) {
7494 chv_update_pll(crtc, &pipe_config);
7495 chv_prepare_pll(crtc, &pipe_config);
7496 chv_enable_pll(crtc, &pipe_config);
7497 } else {
7498 vlv_update_pll(crtc, &pipe_config);
7499 vlv_prepare_pll(crtc, &pipe_config);
7500 vlv_enable_pll(crtc, &pipe_config);
7501 }
7502}
7503
7504/**
7505 * vlv_force_pll_off - forcibly disable just the PLL
7506 * @dev_priv: i915 private structure
7507 * @pipe: pipe PLL to disable
7508 *
7509 * Disable the PLL for @pipe. To be used in cases where we need
7510 * the PLL enabled even when @pipe is not going to be enabled.
7511 */
7512void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7513{
7514 if (IS_CHERRYVIEW(dev))
7515 chv_disable_pll(to_i915(dev), pipe);
7516 else
7517 vlv_disable_pll(to_i915(dev), pipe);
7518}
7519
Daniel Vetterf47709a2013-03-28 10:42:02 +01007520static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007521 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007522 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523 int num_connectors)
7524{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007525 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527 u32 dpll;
7528 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007529 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007530
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307532
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007533 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7534 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007535
7536 dpll = DPLL_VGA_MODE_DIS;
7537
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 dpll |= DPLLB_MODE_LVDS;
7540 else
7541 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007542
Daniel Vetteref1b4602013-06-01 17:17:04 +02007543 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007545 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007547
7548 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007549 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007550
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007552 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553
7554 /* compute bitmask from p1 value */
7555 if (IS_PINEVIEW(dev))
7556 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7557 else {
7558 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7559 if (IS_G4X(dev) && reduced_clock)
7560 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7561 }
7562 switch (clock->p2) {
7563 case 5:
7564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7565 break;
7566 case 7:
7567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7568 break;
7569 case 10:
7570 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7571 break;
7572 case 14:
7573 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7574 break;
7575 }
7576 if (INTEL_INFO(dev)->gen >= 4)
7577 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007581 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7583 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7584 else
7585 dpll |= PLL_REF_INPUT_DREFCLK;
7586
7587 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007588 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007589
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007592 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 }
7595}
7596
Daniel Vetterf47709a2013-03-28 10:42:02 +01007597static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007599 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600 int num_connectors)
7601{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007602 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007605 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307608
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007609 dpll = DPLL_VGA_MODE_DIS;
7610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7613 } else {
7614 if (clock->p1 == 2)
7615 dpll |= PLL_P1_DIVIDE_BY_TWO;
7616 else
7617 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7618 if (clock->p2 == 4)
7619 dpll |= PLL_P2_DIVIDE_BY_4;
7620 }
7621
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007622 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007623 dpll |= DPLL_DVO_2X_MODE;
7624
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7627 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7628 else
7629 dpll |= PLL_REF_INPUT_DREFCLK;
7630
7631 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633}
7634
Daniel Vetter8a654f32013-06-01 17:16:22 +02007635static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007636{
7637 struct drm_device *dev = intel_crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007640 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007641 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007642 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007643 uint32_t crtc_vtotal, crtc_vblank_end;
7644 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007645
7646 /* We need to be careful not to changed the adjusted mode, for otherwise
7647 * the hw state checker will get angry at the mismatch. */
7648 crtc_vtotal = adjusted_mode->crtc_vtotal;
7649 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007651 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007653 crtc_vtotal -= 1;
7654 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007655
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007656 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007657 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7658 else
7659 vsyncshift = adjusted_mode->crtc_hsync_start -
7660 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007661 if (vsyncshift < 0)
7662 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663 }
7664
7665 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007668 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669 (adjusted_mode->crtc_hdisplay - 1) |
7670 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_hblank_start - 1) |
7673 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007674 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 (adjusted_mode->crtc_hsync_start - 1) |
7676 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7677
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007678 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007679 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007680 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007681 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007682 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007683 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007684 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007685 (adjusted_mode->crtc_vsync_start - 1) |
7686 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7687
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007688 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7689 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7690 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7691 * bits. */
7692 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7693 (pipe == PIPE_B || pipe == PIPE_C))
7694 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7695
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007696 /* pipesrc controls the size that is scaled from, which should
7697 * always be the user's requested size.
7698 */
7699 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007700 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7701 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007702}
7703
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007705 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706{
7707 struct drm_device *dev = crtc->base.dev;
7708 struct drm_i915_private *dev_priv = dev->dev_private;
7709 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7710 uint32_t tmp;
7711
7712 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007713 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721
7722 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007723 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7724 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007725 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7727 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007728 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7730 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007731
7732 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007733 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7734 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7735 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007736 }
7737
7738 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007739 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7740 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7741
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7743 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007744}
7745
Daniel Vetterf6a83282014-02-11 15:28:57 -08007746void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007747 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007748{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7750 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7751 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7752 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007753
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007754 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7755 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7756 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7757 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007758
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007759 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007760
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007761 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7762 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007763}
7764
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7766{
7767 struct drm_device *dev = intel_crtc->base.dev;
7768 struct drm_i915_private *dev_priv = dev->dev_private;
7769 uint32_t pipeconf;
7770
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007771 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007772
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007773 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7774 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7775 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007778 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007779
Daniel Vetterff9ce462013-04-24 14:57:17 +02007780 /* only g4x and later have fancy bpc/dither controls */
7781 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007782 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007783 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007784 pipeconf |= PIPECONF_DITHER_EN |
7785 PIPECONF_DITHER_TYPE_SP;
7786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007788 case 18:
7789 pipeconf |= PIPECONF_6BPC;
7790 break;
7791 case 24:
7792 pipeconf |= PIPECONF_8BPC;
7793 break;
7794 case 30:
7795 pipeconf |= PIPECONF_10BPC;
7796 break;
7797 default:
7798 /* Case prevented by intel_choose_pipe_bpp_dither. */
7799 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007800 }
7801 }
7802
7803 if (HAS_PIPE_CXSR(dev)) {
7804 if (intel_crtc->lowfreq_avail) {
7805 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7806 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7807 } else {
7808 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007809 }
7810 }
7811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007812 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007813 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007814 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007815 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7816 else
7817 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7818 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007819 pipeconf |= PIPECONF_PROGRESSIVE;
7820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007821 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007822 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007823
Daniel Vetter84b046f2013-02-19 18:48:54 +01007824 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7825 POSTING_READ(PIPECONF(intel_crtc->pipe));
7826}
7827
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007828static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7829 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007830{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007831 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007833 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007834 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007835 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007836 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007837 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007838 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007839 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007840 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007841 struct drm_connector_state *connector_state;
7842 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007843
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007844 memset(&crtc_state->dpll_hw_state, 0,
7845 sizeof(crtc_state->dpll_hw_state));
7846
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007847 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007848 if (connector_state->crtc != &crtc->base)
7849 continue;
7850
7851 encoder = to_intel_encoder(connector_state->best_encoder);
7852
Chris Wilson5eddb702010-09-11 13:48:45 +01007853 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 case INTEL_OUTPUT_LVDS:
7855 is_lvds = true;
7856 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007857 case INTEL_OUTPUT_DSI:
7858 is_dsi = true;
7859 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007860 default:
7861 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007863
Eric Anholtc751ce42010-03-25 11:48:48 -07007864 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007865 }
7866
Jani Nikulaf2335332013-09-13 11:03:09 +03007867 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007868 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007871 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007872
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 /*
7874 * Returns a set of divisors for the desired target clock with
7875 * the given refclk, or FALSE. The returned values represent
7876 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7877 * 2) / p1 / p2.
7878 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007879 limit = intel_limit(crtc_state, refclk);
7880 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007881 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007882 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007883 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7885 return -EINVAL;
7886 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007887
Jani Nikulaf2335332013-09-13 11:03:09 +03007888 if (is_lvds && dev_priv->lvds_downclock_avail) {
7889 /*
7890 * Ensure we match the reduced clock's P to the target
7891 * clock. If the clocks don't match, we can't switch
7892 * the display clock by using the FP0/FP1. In such case
7893 * we will disable the LVDS downclock feature.
7894 */
7895 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007896 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007897 dev_priv->lvds_downclock,
7898 refclk, &clock,
7899 &reduced_clock);
7900 }
7901 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007902 crtc_state->dpll.n = clock.n;
7903 crtc_state->dpll.m1 = clock.m1;
7904 crtc_state->dpll.m2 = clock.m2;
7905 crtc_state->dpll.p1 = clock.p1;
7906 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007907 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007908
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007909 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007910 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307911 has_reduced_clock ? &reduced_clock : NULL,
7912 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007913 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007914 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007915 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007916 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007917 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007918 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007919 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007920 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007921 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007922
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007923 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007924}
7925
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007926static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007927 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007928{
7929 struct drm_device *dev = crtc->base.dev;
7930 struct drm_i915_private *dev_priv = dev->dev_private;
7931 uint32_t tmp;
7932
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007933 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7934 return;
7935
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007936 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007937 if (!(tmp & PFIT_ENABLE))
7938 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939
Daniel Vetter06922822013-07-11 13:35:40 +02007940 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941 if (INTEL_INFO(dev)->gen < 4) {
7942 if (crtc->pipe != PIPE_B)
7943 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007944 } else {
7945 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7946 return;
7947 }
7948
Daniel Vetter06922822013-07-11 13:35:40 +02007949 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007950 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7951 if (INTEL_INFO(dev)->gen < 5)
7952 pipe_config->gmch_pfit.lvds_border_bits =
7953 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7954}
7955
Jesse Barnesacbec812013-09-20 11:29:32 -07007956static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007957 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007958{
7959 struct drm_device *dev = crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 int pipe = pipe_config->cpu_transcoder;
7962 intel_clock_t clock;
7963 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007964 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007965
Shobhit Kumarf573de52014-07-30 20:32:37 +05307966 /* In case of MIPI DPLL will not even be used */
7967 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7968 return;
7969
Ville Syrjäläa5805162015-05-26 20:42:30 +03007970 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007973
7974 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7975 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7976 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7977 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7978 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7979
Ville Syrjäläf6466282013-10-14 14:50:31 +03007980 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007981
Ville Syrjäläf6466282013-10-14 14:50:31 +03007982 /* clock.dot is the fast clock */
7983 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007984}
7985
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007986static void
7987i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7988 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989{
7990 struct drm_device *dev = crtc->base.dev;
7991 struct drm_i915_private *dev_priv = dev->dev_private;
7992 u32 val, base, offset;
7993 int pipe = crtc->pipe, plane = crtc->plane;
7994 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007995 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007996 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007997 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998
Damien Lespiau42a7b082015-02-05 19:35:13 +00007999 val = I915_READ(DSPCNTR(plane));
8000 if (!(val & DISPLAY_PLANE_ENABLE))
8001 return;
8002
Damien Lespiaud9806c92015-01-21 14:07:19 +00008003 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008004 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005 DRM_DEBUG_KMS("failed to alloc fb\n");
8006 return;
8007 }
8008
Damien Lespiau1b842c82015-01-21 13:50:54 +00008009 fb = &intel_fb->base;
8010
Daniel Vetter18c52472015-02-10 17:16:09 +00008011 if (INTEL_INFO(dev)->gen >= 4) {
8012 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008013 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008014 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8015 }
8016 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008017
8018 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008019 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008020 fb->pixel_format = fourcc;
8021 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
8023 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008024 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008025 offset = I915_READ(DSPTILEOFF(plane));
8026 else
8027 offset = I915_READ(DSPLINOFF(plane));
8028 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8029 } else {
8030 base = I915_READ(DSPADDR(plane));
8031 }
8032 plane_config->base = base;
8033
8034 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008035 fb->width = ((val >> 16) & 0xfff) + 1;
8036 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037
8038 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008039 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008040
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008041 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008042 fb->pixel_format,
8043 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008044
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008045 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008046
Damien Lespiau2844a922015-01-20 12:51:48 +00008047 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8048 pipe_name(pipe), plane, fb->width, fb->height,
8049 fb->bits_per_pixel, base, fb->pitches[0],
8050 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008051
Damien Lespiau2d140302015-02-05 17:22:18 +00008052 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008053}
8054
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008055static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008056 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 int pipe = pipe_config->cpu_transcoder;
8061 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8062 intel_clock_t clock;
8063 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8064 int refclk = 100000;
8065
Ville Syrjäläa5805162015-05-26 20:42:30 +03008066 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008067 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8068 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8069 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8070 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008071 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008072
8073 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8074 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8075 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8076 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8077 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8078
8079 chv_clock(refclk, &clock);
8080
8081 /* clock.dot is the fast clock */
8082 pipe_config->port_clock = clock.dot / 5;
8083}
8084
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008086 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087{
8088 struct drm_device *dev = crtc->base.dev;
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 uint32_t tmp;
8091
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008092 if (!intel_display_power_is_enabled(dev_priv,
8093 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008094 return false;
8095
Daniel Vettere143a212013-07-04 12:01:15 +02008096 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008097 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008098
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008099 tmp = I915_READ(PIPECONF(crtc->pipe));
8100 if (!(tmp & PIPECONF_ENABLE))
8101 return false;
8102
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008103 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8104 switch (tmp & PIPECONF_BPC_MASK) {
8105 case PIPECONF_6BPC:
8106 pipe_config->pipe_bpp = 18;
8107 break;
8108 case PIPECONF_8BPC:
8109 pipe_config->pipe_bpp = 24;
8110 break;
8111 case PIPECONF_10BPC:
8112 pipe_config->pipe_bpp = 30;
8113 break;
8114 default:
8115 break;
8116 }
8117 }
8118
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008119 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8120 pipe_config->limited_color_range = true;
8121
Ville Syrjälä282740f2013-09-04 18:30:03 +03008122 if (INTEL_INFO(dev)->gen < 4)
8123 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8124
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008125 intel_get_pipe_timings(crtc, pipe_config);
8126
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008127 i9xx_get_pfit_config(crtc, pipe_config);
8128
Daniel Vetter6c49f242013-06-06 12:45:25 +02008129 if (INTEL_INFO(dev)->gen >= 4) {
8130 tmp = I915_READ(DPLL_MD(crtc->pipe));
8131 pipe_config->pixel_multiplier =
8132 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8133 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008134 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008135 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8136 tmp = I915_READ(DPLL(crtc->pipe));
8137 pipe_config->pixel_multiplier =
8138 ((tmp & SDVO_MULTIPLIER_MASK)
8139 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8140 } else {
8141 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8142 * port and will be fixed up in the encoder->get_config
8143 * function. */
8144 pipe_config->pixel_multiplier = 1;
8145 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008146 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8147 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008148 /*
8149 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8150 * on 830. Filter it out here so that we don't
8151 * report errors due to that.
8152 */
8153 if (IS_I830(dev))
8154 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8155
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008156 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8157 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008158 } else {
8159 /* Mask out read-only status bits. */
8160 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8161 DPLL_PORTC_READY_MASK |
8162 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008163 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008164
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008165 if (IS_CHERRYVIEW(dev))
8166 chv_crtc_clock_get(crtc, pipe_config);
8167 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008168 vlv_crtc_clock_get(crtc, pipe_config);
8169 else
8170 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008171
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008172 return true;
8173}
8174
Paulo Zanonidde86e22012-12-01 12:04:25 -02008175static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008176{
8177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008178 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008179 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008180 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008181 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008182 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008183 bool has_ck505 = false;
8184 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185
8186 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008187 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008188 switch (encoder->type) {
8189 case INTEL_OUTPUT_LVDS:
8190 has_panel = true;
8191 has_lvds = true;
8192 break;
8193 case INTEL_OUTPUT_EDP:
8194 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008195 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008196 has_cpu_edp = true;
8197 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008198 default:
8199 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200 }
8201 }
8202
Keith Packard99eb6a02011-09-26 14:29:12 -07008203 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008204 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008205 can_ssc = has_ck505;
8206 } else {
8207 has_ck505 = false;
8208 can_ssc = true;
8209 }
8210
Imre Deak2de69052013-05-08 13:14:04 +03008211 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8212 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008213
8214 /* Ironlake: try to setup display ref clock before DPLL
8215 * enabling. This is only under driver's control after
8216 * PCH B stepping, previous chipset stepping should be
8217 * ignoring this setting.
8218 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008219 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008221 /* As we must carefully and slowly disable/enable each source in turn,
8222 * compute the final state we want first and check if we need to
8223 * make any changes at all.
8224 */
8225 final = val;
8226 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008227 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008228 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008229 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8231
8232 final &= ~DREF_SSC_SOURCE_MASK;
8233 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8234 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
Keith Packard199e5d72011-09-22 12:01:57 -07008236 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 final |= DREF_SSC_SOURCE_ENABLE;
8238
8239 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8240 final |= DREF_SSC1_ENABLE;
8241
8242 if (has_cpu_edp) {
8243 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8244 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8245 else
8246 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8247 } else
8248 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8249 } else {
8250 final |= DREF_SSC_SOURCE_DISABLE;
8251 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8252 }
8253
8254 if (final == val)
8255 return;
8256
8257 /* Always enable nonspread source */
8258 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8259
8260 if (has_ck505)
8261 val |= DREF_NONSPREAD_CK505_ENABLE;
8262 else
8263 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8264
8265 if (has_panel) {
8266 val &= ~DREF_SSC_SOURCE_MASK;
8267 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
Keith Packard199e5d72011-09-22 12:01:57 -07008269 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008270 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008271 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008273 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008275
8276 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008278 POSTING_READ(PCH_DREF_CONTROL);
8279 udelay(200);
8280
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008282
8283 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008284 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008285 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008286 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008287 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008288 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008290 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008291 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008292
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008294 POSTING_READ(PCH_DREF_CONTROL);
8295 udelay(200);
8296 } else {
8297 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8298
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008300
8301 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008303
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008305 POSTING_READ(PCH_DREF_CONTROL);
8306 udelay(200);
8307
8308 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 val &= ~DREF_SSC_SOURCE_MASK;
8310 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008311
8312 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008314
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008316 POSTING_READ(PCH_DREF_CONTROL);
8317 udelay(200);
8318 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319
8320 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008321}
8322
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008323static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008325 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008326
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008327 tmp = I915_READ(SOUTH_CHICKEN2);
8328 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8329 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008330
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008331 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8332 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8333 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008334
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008335 tmp = I915_READ(SOUTH_CHICKEN2);
8336 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8337 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008338
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008339 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8340 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8341 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008342}
8343
8344/* WaMPhyProgramming:hsw */
8345static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8346{
8347 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008348
8349 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8350 tmp &= ~(0xFF << 24);
8351 tmp |= (0x12 << 24);
8352 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8353
Paulo Zanonidde86e22012-12-01 12:04:25 -02008354 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8355 tmp |= (1 << 11);
8356 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8357
8358 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8359 tmp |= (1 << 11);
8360 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8361
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8363 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8364 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8365
8366 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8367 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8368 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8369
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008370 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8371 tmp &= ~(7 << 13);
8372 tmp |= (5 << 13);
8373 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8376 tmp &= ~(7 << 13);
8377 tmp |= (5 << 13);
8378 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379
8380 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8381 tmp &= ~0xFF;
8382 tmp |= 0x1C;
8383 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8384
8385 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8386 tmp &= ~0xFF;
8387 tmp |= 0x1C;
8388 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8391 tmp &= ~(0xFF << 16);
8392 tmp |= (0x1C << 16);
8393 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8394
8395 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8396 tmp &= ~(0xFF << 16);
8397 tmp |= (0x1C << 16);
8398 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8399
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008400 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8401 tmp |= (1 << 27);
8402 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008404 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8405 tmp |= (1 << 27);
8406 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8409 tmp &= ~(0xF << 28);
8410 tmp |= (4 << 28);
8411 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8414 tmp &= ~(0xF << 28);
8415 tmp |= (4 << 28);
8416 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008417}
8418
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419/* Implements 3 different sequences from BSpec chapter "Display iCLK
8420 * Programming" based on the parameters passed:
8421 * - Sequence to enable CLKOUT_DP
8422 * - Sequence to enable CLKOUT_DP without spread
8423 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8424 */
8425static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8426 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008427{
8428 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008429 uint32_t reg, tmp;
8430
8431 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8432 with_spread = true;
8433 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8434 with_fdi, "LP PCH doesn't have FDI\n"))
8435 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008436
Ville Syrjäläa5805162015-05-26 20:42:30 +03008437 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008438
8439 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8440 tmp &= ~SBI_SSCCTL_DISABLE;
8441 tmp |= SBI_SSCCTL_PATHALT;
8442 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8443
8444 udelay(24);
8445
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008446 if (with_spread) {
8447 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8448 tmp &= ~SBI_SSCCTL_PATHALT;
8449 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008450
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008451 if (with_fdi) {
8452 lpt_reset_fdi_mphy(dev_priv);
8453 lpt_program_fdi_mphy(dev_priv);
8454 }
8455 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008456
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008457 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8458 SBI_GEN0 : SBI_DBUFF0;
8459 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8460 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8461 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008462
Ville Syrjäläa5805162015-05-26 20:42:30 +03008463 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008464}
8465
Paulo Zanoni47701c32013-07-23 11:19:25 -03008466/* Sequence to disable CLKOUT_DP */
8467static void lpt_disable_clkout_dp(struct drm_device *dev)
8468{
8469 struct drm_i915_private *dev_priv = dev->dev_private;
8470 uint32_t reg, tmp;
8471
Ville Syrjäläa5805162015-05-26 20:42:30 +03008472 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008473
8474 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8475 SBI_GEN0 : SBI_DBUFF0;
8476 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8477 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8478 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8479
8480 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8481 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8482 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8483 tmp |= SBI_SSCCTL_PATHALT;
8484 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8485 udelay(32);
8486 }
8487 tmp |= SBI_SSCCTL_DISABLE;
8488 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8489 }
8490
Ville Syrjäläa5805162015-05-26 20:42:30 +03008491 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008492}
8493
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008494static void lpt_init_pch_refclk(struct drm_device *dev)
8495{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008496 struct intel_encoder *encoder;
8497 bool has_vga = false;
8498
Damien Lespiaub2784e12014-08-05 11:29:37 +01008499 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008500 switch (encoder->type) {
8501 case INTEL_OUTPUT_ANALOG:
8502 has_vga = true;
8503 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008504 default:
8505 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008506 }
8507 }
8508
Paulo Zanoni47701c32013-07-23 11:19:25 -03008509 if (has_vga)
8510 lpt_enable_clkout_dp(dev, true, true);
8511 else
8512 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008513}
8514
Paulo Zanonidde86e22012-12-01 12:04:25 -02008515/*
8516 * Initialize reference clocks when the driver loads
8517 */
8518void intel_init_pch_refclk(struct drm_device *dev)
8519{
8520 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8521 ironlake_init_pch_refclk(dev);
8522 else if (HAS_PCH_LPT(dev))
8523 lpt_init_pch_refclk(dev);
8524}
8525
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008526static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008527{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008528 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008529 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008531 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008532 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008533 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008534 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008535 bool is_lvds = false;
8536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008538 if (connector_state->crtc != crtc_state->base.crtc)
8539 continue;
8540
8541 encoder = to_intel_encoder(connector_state->best_encoder);
8542
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008543 switch (encoder->type) {
8544 case INTEL_OUTPUT_LVDS:
8545 is_lvds = true;
8546 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008547 default:
8548 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008549 }
8550 num_connectors++;
8551 }
8552
8553 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008554 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008555 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008556 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008557 }
8558
8559 return 120000;
8560}
8561
Daniel Vetter6ff93602013-04-19 11:24:36 +02008562static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008563{
8564 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566 int pipe = intel_crtc->pipe;
8567 uint32_t val;
8568
Daniel Vetter78114072013-06-13 00:54:57 +02008569 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008571 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008572 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008573 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 break;
8575 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008576 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008577 break;
8578 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008579 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008580 break;
8581 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008582 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008583 break;
8584 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008585 /* Case prevented by intel_choose_pipe_bpp_dither. */
8586 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008587 }
8588
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008589 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008590 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8591
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008592 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008593 val |= PIPECONF_INTERLACED_ILK;
8594 else
8595 val |= PIPECONF_PROGRESSIVE;
8596
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008597 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008598 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008599
Paulo Zanonic8203562012-09-12 10:06:29 -03008600 I915_WRITE(PIPECONF(pipe), val);
8601 POSTING_READ(PIPECONF(pipe));
8602}
8603
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008604/*
8605 * Set up the pipe CSC unit.
8606 *
8607 * Currently only full range RGB to limited range RGB conversion
8608 * is supported, but eventually this should handle various
8609 * RGB<->YCbCr scenarios as well.
8610 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008611static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008612{
8613 struct drm_device *dev = crtc->dev;
8614 struct drm_i915_private *dev_priv = dev->dev_private;
8615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8616 int pipe = intel_crtc->pipe;
8617 uint16_t coeff = 0x7800; /* 1.0 */
8618
8619 /*
8620 * TODO: Check what kind of values actually come out of the pipe
8621 * with these coeff/postoff values and adjust to get the best
8622 * accuracy. Perhaps we even need to take the bpc value into
8623 * consideration.
8624 */
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008627 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8628
8629 /*
8630 * GY/GU and RY/RU should be the other way around according
8631 * to BSpec, but reality doesn't agree. Just set them up in
8632 * a way that results in the correct picture.
8633 */
8634 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8635 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8636
8637 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8638 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8639
8640 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8641 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8642
8643 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8644 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8645 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8646
8647 if (INTEL_INFO(dev)->gen > 6) {
8648 uint16_t postoff = 0;
8649
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008651 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008652
8653 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8654 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8655 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8656
8657 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8658 } else {
8659 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008662 mode |= CSC_BLACK_SCREEN_OFFSET;
8663
8664 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8665 }
8666}
8667
Daniel Vetter6ff93602013-04-19 11:24:36 +02008668static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008669{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008670 struct drm_device *dev = crtc->dev;
8671 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008673 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008674 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008675 uint32_t val;
8676
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008677 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008679 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008680 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008682 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008683 val |= PIPECONF_INTERLACED_ILK;
8684 else
8685 val |= PIPECONF_PROGRESSIVE;
8686
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008687 I915_WRITE(PIPECONF(cpu_transcoder), val);
8688 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008689
8690 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8691 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008692
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308693 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008694 val = 0;
8695
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008696 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008697 case 18:
8698 val |= PIPEMISC_DITHER_6_BPC;
8699 break;
8700 case 24:
8701 val |= PIPEMISC_DITHER_8_BPC;
8702 break;
8703 case 30:
8704 val |= PIPEMISC_DITHER_10_BPC;
8705 break;
8706 case 36:
8707 val |= PIPEMISC_DITHER_12_BPC;
8708 break;
8709 default:
8710 /* Case prevented by pipe_config_set_bpp. */
8711 BUG();
8712 }
8713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008715 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8716
8717 I915_WRITE(PIPEMISC(pipe), val);
8718 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008719}
8720
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008721static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008722 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008723 intel_clock_t *clock,
8724 bool *has_reduced_clock,
8725 intel_clock_t *reduced_clock)
8726{
8727 struct drm_device *dev = crtc->dev;
8728 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008729 int refclk;
8730 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008731 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008732
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008733 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008734
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008735 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008736
8737 /*
8738 * Returns a set of divisors for the desired target clock with the given
8739 * refclk, or FALSE. The returned values represent the clock equation:
8740 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8741 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008742 limit = intel_limit(crtc_state, refclk);
8743 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008744 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008745 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008746 if (!ret)
8747 return false;
8748
8749 if (is_lvds && dev_priv->lvds_downclock_avail) {
8750 /*
8751 * Ensure we match the reduced clock's P to the target clock.
8752 * If the clocks don't match, we can't switch the display clock
8753 * by using the FP0/FP1. In such case we will disable the LVDS
8754 * downclock feature.
8755 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008756 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008757 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008758 dev_priv->lvds_downclock,
8759 refclk, clock,
8760 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761 }
8762
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008763 return true;
8764}
8765
Paulo Zanonid4b19312012-11-29 11:29:32 -02008766int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8767{
8768 /*
8769 * Account for spread spectrum to avoid
8770 * oversubscribing the link. Max center spread
8771 * is 2.5%; use 5% for safety's sake.
8772 */
8773 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008774 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008775}
8776
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008777static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008778{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008779 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008780}
8781
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008782static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008783 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008784 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008785 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008786{
8787 struct drm_crtc *crtc = &intel_crtc->base;
8788 struct drm_device *dev = crtc->dev;
8789 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008790 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008791 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008792 struct drm_connector_state *connector_state;
8793 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008794 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008795 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008796 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008797
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008798 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008799 if (connector_state->crtc != crtc_state->base.crtc)
8800 continue;
8801
8802 encoder = to_intel_encoder(connector_state->best_encoder);
8803
8804 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008805 case INTEL_OUTPUT_LVDS:
8806 is_lvds = true;
8807 break;
8808 case INTEL_OUTPUT_SDVO:
8809 case INTEL_OUTPUT_HDMI:
8810 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008812 default:
8813 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008814 }
8815
8816 num_connectors++;
8817 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008818
Chris Wilsonc1858122010-12-03 21:35:48 +00008819 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008820 factor = 21;
8821 if (is_lvds) {
8822 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008823 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008824 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008825 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008826 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008827 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008828
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008829 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008830 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008831
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008832 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8833 *fp2 |= FP_CB_TUNE;
8834
Chris Wilson5eddb702010-09-11 13:48:45 +01008835 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008836
Eric Anholta07d6782011-03-30 13:01:08 -07008837 if (is_lvds)
8838 dpll |= DPLLB_MODE_LVDS;
8839 else
8840 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008841
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008843 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008844
8845 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008846 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008848 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008849
Eric Anholta07d6782011-03-30 13:01:08 -07008850 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008852 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008854
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008856 case 5:
8857 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8858 break;
8859 case 7:
8860 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8861 break;
8862 case 10:
8863 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8864 break;
8865 case 14:
8866 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8867 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 }
8869
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008870 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008871 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872 else
8873 dpll |= PLL_REF_INPUT_DREFCLK;
8874
Daniel Vetter959e16d2013-06-05 13:34:21 +02008875 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008876}
8877
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8879 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008880{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008881 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008883 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008884 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008885 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008886 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008888 memset(&crtc_state->dpll_hw_state, 0,
8889 sizeof(crtc_state->dpll_hw_state));
8890
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008891 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008892
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008893 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8894 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8895
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008896 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008897 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008898 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008899 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8900 return -EINVAL;
8901 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008902 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008903 if (!crtc_state->clock_set) {
8904 crtc_state->dpll.n = clock.n;
8905 crtc_state->dpll.m1 = clock.m1;
8906 crtc_state->dpll.m2 = clock.m2;
8907 crtc_state->dpll.p1 = clock.p1;
8908 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008909 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008911 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 if (crtc_state->has_pch_encoder) {
8913 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008914 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008915 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008917 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008918 &fp, &reduced_clock,
8919 has_reduced_clock ? &fp2 : NULL);
8920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008921 crtc_state->dpll_hw_state.dpll = dpll;
8922 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008923 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008924 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008925 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008926 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008929 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008930 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008931 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008932 return -EINVAL;
8933 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
Rodrigo Viviab585de2015-03-24 12:40:09 -07008936 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008937 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008938 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008939 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008940
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008941 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008942}
8943
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8945 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008946{
8947 struct drm_device *dev = crtc->base.dev;
8948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008950
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8952 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8953 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8954 & ~TU_SIZE_MASK;
8955 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8956 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8957 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8958}
8959
8960static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8961 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008962 struct intel_link_m_n *m_n,
8963 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
8967 enum pipe pipe = crtc->pipe;
8968
8969 if (INTEL_INFO(dev)->gen >= 5) {
8970 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8971 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8972 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8973 & ~TU_SIZE_MASK;
8974 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8975 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8976 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008977 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8978 * gen < 8) and if DRRS is supported (to make sure the
8979 * registers are not unnecessarily read).
8980 */
8981 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008982 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008983 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8984 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8985 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8986 & ~TU_SIZE_MASK;
8987 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8988 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8990 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008991 } else {
8992 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8993 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8994 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8995 & ~TU_SIZE_MASK;
8996 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8997 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8998 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8999 }
9000}
9001
9002void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009003 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009004{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009005 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009006 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9007 else
9008 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009009 &pipe_config->dp_m_n,
9010 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009011}
9012
Daniel Vetter72419202013-04-04 13:28:53 +02009013static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009014 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009015{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009016 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009017 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009018}
9019
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009020static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009021 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009022{
9023 struct drm_device *dev = crtc->base.dev;
9024 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009025 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9026 uint32_t ps_ctrl = 0;
9027 int id = -1;
9028 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009029
Chandra Kondurua1b22782015-04-07 15:28:45 -07009030 /* find scaler attached to this pipe */
9031 for (i = 0; i < crtc->num_scalers; i++) {
9032 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9033 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9034 id = i;
9035 pipe_config->pch_pfit.enabled = true;
9036 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9037 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9038 break;
9039 }
9040 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009041
Chandra Kondurua1b22782015-04-07 15:28:45 -07009042 scaler_state->scaler_id = id;
9043 if (id >= 0) {
9044 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9045 } else {
9046 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009047 }
9048}
9049
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009050static void
9051skylake_get_initial_plane_config(struct intel_crtc *crtc,
9052 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053{
9054 struct drm_device *dev = crtc->base.dev;
9055 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009056 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009057 int pipe = crtc->pipe;
9058 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009059 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009060 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009061 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062
Damien Lespiaud9806c92015-01-21 14:07:19 +00009063 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009064 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009065 DRM_DEBUG_KMS("failed to alloc fb\n");
9066 return;
9067 }
9068
Damien Lespiau1b842c82015-01-21 13:50:54 +00009069 fb = &intel_fb->base;
9070
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009072 if (!(val & PLANE_CTL_ENABLE))
9073 goto error;
9074
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9076 fourcc = skl_format_to_fourcc(pixel_format,
9077 val & PLANE_CTL_ORDER_RGBX,
9078 val & PLANE_CTL_ALPHA_MASK);
9079 fb->pixel_format = fourcc;
9080 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9081
Damien Lespiau40f46282015-02-27 11:15:21 +00009082 tiling = val & PLANE_CTL_TILED_MASK;
9083 switch (tiling) {
9084 case PLANE_CTL_TILED_LINEAR:
9085 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9086 break;
9087 case PLANE_CTL_TILED_X:
9088 plane_config->tiling = I915_TILING_X;
9089 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9090 break;
9091 case PLANE_CTL_TILED_Y:
9092 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9093 break;
9094 case PLANE_CTL_TILED_YF:
9095 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9096 break;
9097 default:
9098 MISSING_CASE(tiling);
9099 goto error;
9100 }
9101
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009102 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9103 plane_config->base = base;
9104
9105 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9106
9107 val = I915_READ(PLANE_SIZE(pipe, 0));
9108 fb->height = ((val >> 16) & 0xfff) + 1;
9109 fb->width = ((val >> 0) & 0x1fff) + 1;
9110
9111 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009112 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9113 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9115
9116 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009117 fb->pixel_format,
9118 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009119
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009120 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121
9122 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9123 pipe_name(pipe), fb->width, fb->height,
9124 fb->bits_per_pixel, base, fb->pitches[0],
9125 plane_config->size);
9126
Damien Lespiau2d140302015-02-05 17:22:18 +00009127 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009128 return;
9129
9130error:
9131 kfree(fb);
9132}
9133
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009134static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009135 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009136{
9137 struct drm_device *dev = crtc->base.dev;
9138 struct drm_i915_private *dev_priv = dev->dev_private;
9139 uint32_t tmp;
9140
9141 tmp = I915_READ(PF_CTL(crtc->pipe));
9142
9143 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009144 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009145 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9146 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009147
9148 /* We currently do not free assignements of panel fitters on
9149 * ivb/hsw (since we don't use the higher upscaling modes which
9150 * differentiates them) so just WARN about this case for now. */
9151 if (IS_GEN7(dev)) {
9152 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9153 PF_PIPE_SEL_IVB(crtc->pipe));
9154 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009155 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009156}
9157
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009158static void
9159ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9160 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161{
9162 struct drm_device *dev = crtc->base.dev;
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009165 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009166 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009167 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009168 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009169 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Damien Lespiau42a7b082015-02-05 19:35:13 +00009171 val = I915_READ(DSPCNTR(pipe));
9172 if (!(val & DISPLAY_PLANE_ENABLE))
9173 return;
9174
Damien Lespiaud9806c92015-01-21 14:07:19 +00009175 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009176 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009177 DRM_DEBUG_KMS("failed to alloc fb\n");
9178 return;
9179 }
9180
Damien Lespiau1b842c82015-01-21 13:50:54 +00009181 fb = &intel_fb->base;
9182
Daniel Vetter18c52472015-02-10 17:16:09 +00009183 if (INTEL_INFO(dev)->gen >= 4) {
9184 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009185 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009186 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9187 }
9188 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009189
9190 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009191 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009192 fb->pixel_format = fourcc;
9193 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009194
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009195 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009197 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009198 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009199 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009200 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009201 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009202 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009203 }
9204 plane_config->base = base;
9205
9206 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009207 fb->width = ((val >> 16) & 0xfff) + 1;
9208 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209
9210 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009211 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009213 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009214 fb->pixel_format,
9215 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009217 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218
Damien Lespiau2844a922015-01-20 12:51:48 +00009219 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9220 pipe_name(pipe), fb->width, fb->height,
9221 fb->bits_per_pixel, base, fb->pitches[0],
9222 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009223
Damien Lespiau2d140302015-02-05 17:22:18 +00009224 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225}
9226
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009227static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009228 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009229{
9230 struct drm_device *dev = crtc->base.dev;
9231 struct drm_i915_private *dev_priv = dev->dev_private;
9232 uint32_t tmp;
9233
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009234 if (!intel_display_power_is_enabled(dev_priv,
9235 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009236 return false;
9237
Daniel Vettere143a212013-07-04 12:01:15 +02009238 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009239 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241 tmp = I915_READ(PIPECONF(crtc->pipe));
9242 if (!(tmp & PIPECONF_ENABLE))
9243 return false;
9244
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009245 switch (tmp & PIPECONF_BPC_MASK) {
9246 case PIPECONF_6BPC:
9247 pipe_config->pipe_bpp = 18;
9248 break;
9249 case PIPECONF_8BPC:
9250 pipe_config->pipe_bpp = 24;
9251 break;
9252 case PIPECONF_10BPC:
9253 pipe_config->pipe_bpp = 30;
9254 break;
9255 case PIPECONF_12BPC:
9256 pipe_config->pipe_bpp = 36;
9257 break;
9258 default:
9259 break;
9260 }
9261
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009262 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9263 pipe_config->limited_color_range = true;
9264
Daniel Vetterab9412b2013-05-03 11:49:46 +02009265 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009266 struct intel_shared_dpll *pll;
9267
Daniel Vetter88adfff2013-03-28 10:42:01 +01009268 pipe_config->has_pch_encoder = true;
9269
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009270 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9271 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9272 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009273
9274 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009275
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009276 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009277 pipe_config->shared_dpll =
9278 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009279 } else {
9280 tmp = I915_READ(PCH_DPLL_SEL);
9281 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9282 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9283 else
9284 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9285 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009286
9287 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9288
9289 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9290 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009291
9292 tmp = pipe_config->dpll_hw_state.dpll;
9293 pipe_config->pixel_multiplier =
9294 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9295 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009296
9297 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009298 } else {
9299 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009300 }
9301
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009302 intel_get_pipe_timings(crtc, pipe_config);
9303
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009304 ironlake_get_pfit_config(crtc, pipe_config);
9305
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009306 return true;
9307}
9308
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009309static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9310{
9311 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009312 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009314 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009315 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009316 pipe_name(crtc->pipe));
9317
Rob Clarke2c719b2014-12-15 13:56:32 -05009318 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9319 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9320 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9321 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9322 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9323 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009324 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009325 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009326 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009327 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009328 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009330 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009331 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009332 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009334 /*
9335 * In theory we can still leave IRQs enabled, as long as only the HPD
9336 * interrupts remain enabled. We used to check for that, but since it's
9337 * gen-specific and since we only disable LCPLL after we fully disable
9338 * the interrupts, the check below should be enough.
9339 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009340 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341}
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9344{
9345 struct drm_device *dev = dev_priv->dev;
9346
9347 if (IS_HASWELL(dev))
9348 return I915_READ(D_COMP_HSW);
9349 else
9350 return I915_READ(D_COMP_BDW);
9351}
9352
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009353static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9354{
9355 struct drm_device *dev = dev_priv->dev;
9356
9357 if (IS_HASWELL(dev)) {
9358 mutex_lock(&dev_priv->rps.hw_lock);
9359 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9360 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009361 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009362 mutex_unlock(&dev_priv->rps.hw_lock);
9363 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009364 I915_WRITE(D_COMP_BDW, val);
9365 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009366 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367}
9368
9369/*
9370 * This function implements pieces of two sequences from BSpec:
9371 * - Sequence for display software to disable LCPLL
9372 * - Sequence for display software to allow package C8+
9373 * The steps implemented here are just the steps that actually touch the LCPLL
9374 * register. Callers should take care of disabling all the display engine
9375 * functions, doing the mode unset, fixing interrupts, etc.
9376 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009377static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9378 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379{
9380 uint32_t val;
9381
9382 assert_can_disable_lcpll(dev_priv);
9383
9384 val = I915_READ(LCPLL_CTL);
9385
9386 if (switch_to_fclk) {
9387 val |= LCPLL_CD_SOURCE_FCLK;
9388 I915_WRITE(LCPLL_CTL, val);
9389
9390 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9391 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9392 DRM_ERROR("Switching to FCLK failed\n");
9393
9394 val = I915_READ(LCPLL_CTL);
9395 }
9396
9397 val |= LCPLL_PLL_DISABLE;
9398 I915_WRITE(LCPLL_CTL, val);
9399 POSTING_READ(LCPLL_CTL);
9400
9401 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9402 DRM_ERROR("LCPLL still locked\n");
9403
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009404 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009406 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407 ndelay(100);
9408
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009409 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9410 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411 DRM_ERROR("D_COMP RCOMP still in progress\n");
9412
9413 if (allow_power_down) {
9414 val = I915_READ(LCPLL_CTL);
9415 val |= LCPLL_POWER_DOWN_ALLOW;
9416 I915_WRITE(LCPLL_CTL, val);
9417 POSTING_READ(LCPLL_CTL);
9418 }
9419}
9420
9421/*
9422 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9423 * source.
9424 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009425static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009426{
9427 uint32_t val;
9428
9429 val = I915_READ(LCPLL_CTL);
9430
9431 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9432 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9433 return;
9434
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009435 /*
9436 * Make sure we're not on PC8 state before disabling PC8, otherwise
9437 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009438 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009439 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009440
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 if (val & LCPLL_POWER_DOWN_ALLOW) {
9442 val &= ~LCPLL_POWER_DOWN_ALLOW;
9443 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009444 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009445 }
9446
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009447 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448 val |= D_COMP_COMP_FORCE;
9449 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009450 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009451
9452 val = I915_READ(LCPLL_CTL);
9453 val &= ~LCPLL_PLL_DISABLE;
9454 I915_WRITE(LCPLL_CTL, val);
9455
9456 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9457 DRM_ERROR("LCPLL not locked yet\n");
9458
9459 if (val & LCPLL_CD_SOURCE_FCLK) {
9460 val = I915_READ(LCPLL_CTL);
9461 val &= ~LCPLL_CD_SOURCE_FCLK;
9462 I915_WRITE(LCPLL_CTL, val);
9463
9464 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9465 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9466 DRM_ERROR("Switching back to LCPLL failed\n");
9467 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009468
Mika Kuoppala59bad942015-01-16 11:34:40 +02009469 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009470 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009471}
9472
Paulo Zanoni765dab672014-03-07 20:08:18 -03009473/*
9474 * Package states C8 and deeper are really deep PC states that can only be
9475 * reached when all the devices on the system allow it, so even if the graphics
9476 * device allows PC8+, it doesn't mean the system will actually get to these
9477 * states. Our driver only allows PC8+ when going into runtime PM.
9478 *
9479 * The requirements for PC8+ are that all the outputs are disabled, the power
9480 * well is disabled and most interrupts are disabled, and these are also
9481 * requirements for runtime PM. When these conditions are met, we manually do
9482 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9483 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9484 * hang the machine.
9485 *
9486 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9487 * the state of some registers, so when we come back from PC8+ we need to
9488 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9489 * need to take care of the registers kept by RC6. Notice that this happens even
9490 * if we don't put the device in PCI D3 state (which is what currently happens
9491 * because of the runtime PM support).
9492 *
9493 * For more, read "Display Sequences for Package C8" on the hardware
9494 * documentation.
9495 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009496void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009497{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009498 struct drm_device *dev = dev_priv->dev;
9499 uint32_t val;
9500
Paulo Zanonic67a4702013-08-19 13:18:09 -03009501 DRM_DEBUG_KMS("Enabling package C8+\n");
9502
Paulo Zanonic67a4702013-08-19 13:18:09 -03009503 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9504 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9505 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9506 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9507 }
9508
9509 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009510 hsw_disable_lcpll(dev_priv, true, true);
9511}
9512
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009513void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009514{
9515 struct drm_device *dev = dev_priv->dev;
9516 uint32_t val;
9517
Paulo Zanonic67a4702013-08-19 13:18:09 -03009518 DRM_DEBUG_KMS("Disabling package C8+\n");
9519
9520 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009521 lpt_init_pch_refclk(dev);
9522
9523 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9524 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9525 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9526 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9527 }
9528
9529 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530}
9531
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009532static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309533{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009534 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309535 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009536 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309537 int req_cdclk;
9538
9539 /* see the comment in valleyview_modeset_global_resources */
9540 if (WARN_ON(max_pixclk < 0))
9541 return;
9542
9543 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9544
9545 if (req_cdclk != dev_priv->cdclk_freq)
9546 broxton_set_cdclk(dev, req_cdclk);
9547}
9548
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009549/* compute the max rate for new configuration */
9550static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9551{
9552 struct drm_device *dev = dev_priv->dev;
9553 struct intel_crtc *intel_crtc;
9554 struct drm_crtc *crtc;
9555 int max_pixel_rate = 0;
9556 int pixel_rate;
9557
9558 for_each_crtc(dev, crtc) {
9559 if (!crtc->state->enable)
9560 continue;
9561
9562 intel_crtc = to_intel_crtc(crtc);
9563 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9564
9565 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9566 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9567 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9568
9569 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9570 }
9571
9572 return max_pixel_rate;
9573}
9574
9575static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9576{
9577 struct drm_i915_private *dev_priv = dev->dev_private;
9578 uint32_t val, data;
9579 int ret;
9580
9581 if (WARN((I915_READ(LCPLL_CTL) &
9582 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9583 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9584 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9585 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9586 "trying to change cdclk frequency with cdclk not enabled\n"))
9587 return;
9588
9589 mutex_lock(&dev_priv->rps.hw_lock);
9590 ret = sandybridge_pcode_write(dev_priv,
9591 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9592 mutex_unlock(&dev_priv->rps.hw_lock);
9593 if (ret) {
9594 DRM_ERROR("failed to inform pcode about cdclk change\n");
9595 return;
9596 }
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val |= LCPLL_CD_SOURCE_FCLK;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9603 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9604 DRM_ERROR("Switching to FCLK failed\n");
9605
9606 val = I915_READ(LCPLL_CTL);
9607 val &= ~LCPLL_CLK_FREQ_MASK;
9608
9609 switch (cdclk) {
9610 case 450000:
9611 val |= LCPLL_CLK_FREQ_450;
9612 data = 0;
9613 break;
9614 case 540000:
9615 val |= LCPLL_CLK_FREQ_54O_BDW;
9616 data = 1;
9617 break;
9618 case 337500:
9619 val |= LCPLL_CLK_FREQ_337_5_BDW;
9620 data = 2;
9621 break;
9622 case 675000:
9623 val |= LCPLL_CLK_FREQ_675_BDW;
9624 data = 3;
9625 break;
9626 default:
9627 WARN(1, "invalid cdclk frequency\n");
9628 return;
9629 }
9630
9631 I915_WRITE(LCPLL_CTL, val);
9632
9633 val = I915_READ(LCPLL_CTL);
9634 val &= ~LCPLL_CD_SOURCE_FCLK;
9635 I915_WRITE(LCPLL_CTL, val);
9636
9637 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9638 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9639 DRM_ERROR("Switching back to LCPLL failed\n");
9640
9641 mutex_lock(&dev_priv->rps.hw_lock);
9642 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9643 mutex_unlock(&dev_priv->rps.hw_lock);
9644
9645 intel_update_cdclk(dev);
9646
9647 WARN(cdclk != dev_priv->cdclk_freq,
9648 "cdclk requested %d kHz but got %d kHz\n",
9649 cdclk, dev_priv->cdclk_freq);
9650}
9651
9652static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9653 int max_pixel_rate)
9654{
9655 int cdclk;
9656
9657 /*
9658 * FIXME should also account for plane ratio
9659 * once 64bpp pixel formats are supported.
9660 */
9661 if (max_pixel_rate > 540000)
9662 cdclk = 675000;
9663 else if (max_pixel_rate > 450000)
9664 cdclk = 540000;
9665 else if (max_pixel_rate > 337500)
9666 cdclk = 450000;
9667 else
9668 cdclk = 337500;
9669
9670 /*
9671 * FIXME move the cdclk caclulation to
9672 * compute_config() so we can fail gracegully.
9673 */
9674 if (cdclk > dev_priv->max_cdclk_freq) {
9675 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9676 cdclk, dev_priv->max_cdclk_freq);
9677 cdclk = dev_priv->max_cdclk_freq;
9678 }
9679
9680 return cdclk;
9681}
9682
9683static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9684{
9685 struct drm_i915_private *dev_priv = to_i915(state->dev);
9686 struct drm_crtc *crtc;
9687 struct drm_crtc_state *crtc_state;
9688 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9689 int cdclk, i;
9690
9691 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9692
9693 if (cdclk == dev_priv->cdclk_freq)
9694 return 0;
9695
9696 /* add all active pipes to the state */
9697 for_each_crtc(state->dev, crtc) {
9698 if (!crtc->state->enable)
9699 continue;
9700
9701 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9702 if (IS_ERR(crtc_state))
9703 return PTR_ERR(crtc_state);
9704 }
9705
9706 /* disable/enable all currently active pipes while we change cdclk */
9707 for_each_crtc_in_state(state, crtc, crtc_state, i)
9708 if (crtc_state->enable)
9709 crtc_state->mode_changed = true;
9710
9711 return 0;
9712}
9713
9714static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9715{
9716 struct drm_device *dev = state->dev;
9717 struct drm_i915_private *dev_priv = dev->dev_private;
9718 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9719 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9720
9721 if (req_cdclk != dev_priv->cdclk_freq)
9722 broadwell_set_cdclk(dev, req_cdclk);
9723}
9724
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009725static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9726 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009727{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009728 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009729 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009730
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009731 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009732
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009733 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009734}
9735
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309736static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9737 enum port port,
9738 struct intel_crtc_state *pipe_config)
9739{
9740 switch (port) {
9741 case PORT_A:
9742 pipe_config->ddi_pll_sel = SKL_DPLL0;
9743 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9744 break;
9745 case PORT_B:
9746 pipe_config->ddi_pll_sel = SKL_DPLL1;
9747 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9748 break;
9749 case PORT_C:
9750 pipe_config->ddi_pll_sel = SKL_DPLL2;
9751 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9752 break;
9753 default:
9754 DRM_ERROR("Incorrect port type\n");
9755 }
9756}
9757
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009758static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9759 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009760 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009761{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009762 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009763
9764 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9765 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9766
9767 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009768 case SKL_DPLL0:
9769 /*
9770 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9771 * of the shared DPLL framework and thus needs to be read out
9772 * separately
9773 */
9774 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9775 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9776 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009777 case SKL_DPLL1:
9778 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9779 break;
9780 case SKL_DPLL2:
9781 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9782 break;
9783 case SKL_DPLL3:
9784 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9785 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009786 }
9787}
9788
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009789static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9790 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009791 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009792{
9793 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9794
9795 switch (pipe_config->ddi_pll_sel) {
9796 case PORT_CLK_SEL_WRPLL1:
9797 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9798 break;
9799 case PORT_CLK_SEL_WRPLL2:
9800 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9801 break;
9802 }
9803}
9804
Daniel Vetter26804af2014-06-25 22:01:55 +03009805static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009806 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009807{
9808 struct drm_device *dev = crtc->base.dev;
9809 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009810 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009811 enum port port;
9812 uint32_t tmp;
9813
9814 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9815
9816 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9817
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009818 if (IS_SKYLAKE(dev))
9819 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309820 else if (IS_BROXTON(dev))
9821 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009822 else
9823 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009824
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009825 if (pipe_config->shared_dpll >= 0) {
9826 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9827
9828 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9829 &pipe_config->dpll_hw_state));
9830 }
9831
Daniel Vetter26804af2014-06-25 22:01:55 +03009832 /*
9833 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9834 * DDI E. So just check whether this pipe is wired to DDI E and whether
9835 * the PCH transcoder is on.
9836 */
Damien Lespiauca370452013-12-03 13:56:24 +00009837 if (INTEL_INFO(dev)->gen < 9 &&
9838 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009839 pipe_config->has_pch_encoder = true;
9840
9841 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9842 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9843 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9844
9845 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9846 }
9847}
9848
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009849static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009850 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009851{
9852 struct drm_device *dev = crtc->base.dev;
9853 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009854 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009855 uint32_t tmp;
9856
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009857 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009858 POWER_DOMAIN_PIPE(crtc->pipe)))
9859 return false;
9860
Daniel Vettere143a212013-07-04 12:01:15 +02009861 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009862 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9863
Daniel Vettereccb1402013-05-22 00:50:22 +02009864 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9865 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9866 enum pipe trans_edp_pipe;
9867 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9868 default:
9869 WARN(1, "unknown pipe linked to edp transcoder\n");
9870 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9871 case TRANS_DDI_EDP_INPUT_A_ON:
9872 trans_edp_pipe = PIPE_A;
9873 break;
9874 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9875 trans_edp_pipe = PIPE_B;
9876 break;
9877 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9878 trans_edp_pipe = PIPE_C;
9879 break;
9880 }
9881
9882 if (trans_edp_pipe == crtc->pipe)
9883 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9884 }
9885
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009886 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009887 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009888 return false;
9889
Daniel Vettereccb1402013-05-22 00:50:22 +02009890 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009891 if (!(tmp & PIPECONF_ENABLE))
9892 return false;
9893
Daniel Vetter26804af2014-06-25 22:01:55 +03009894 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009895
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009896 intel_get_pipe_timings(crtc, pipe_config);
9897
Chandra Kondurua1b22782015-04-07 15:28:45 -07009898 if (INTEL_INFO(dev)->gen >= 9) {
9899 skl_init_scalers(dev, crtc, pipe_config);
9900 }
9901
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009902 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009903
9904 if (INTEL_INFO(dev)->gen >= 9) {
9905 pipe_config->scaler_state.scaler_id = -1;
9906 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9907 }
9908
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009909 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009910 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009911 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009912 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009913 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009914 else
9915 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009916 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009917
Jesse Barnese59150d2014-01-07 13:30:45 -08009918 if (IS_HASWELL(dev))
9919 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9920 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009921
Clint Taylorebb69c92014-09-30 10:30:22 -07009922 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9923 pipe_config->pixel_multiplier =
9924 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9925 } else {
9926 pipe_config->pixel_multiplier = 1;
9927 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009929 return true;
9930}
9931
Chris Wilson560b85b2010-08-07 11:01:38 +01009932static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9933{
9934 struct drm_device *dev = crtc->dev;
9935 struct drm_i915_private *dev_priv = dev->dev_private;
9936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009937 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009938
Ville Syrjälädc41c152014-08-13 11:57:05 +03009939 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009940 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9941 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009942 unsigned int stride = roundup_pow_of_two(width) * 4;
9943
9944 switch (stride) {
9945 default:
9946 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9947 width, stride);
9948 stride = 256;
9949 /* fallthrough */
9950 case 256:
9951 case 512:
9952 case 1024:
9953 case 2048:
9954 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009955 }
9956
Ville Syrjälädc41c152014-08-13 11:57:05 +03009957 cntl |= CURSOR_ENABLE |
9958 CURSOR_GAMMA_ENABLE |
9959 CURSOR_FORMAT_ARGB |
9960 CURSOR_STRIDE(stride);
9961
9962 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009963 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009964
Ville Syrjälädc41c152014-08-13 11:57:05 +03009965 if (intel_crtc->cursor_cntl != 0 &&
9966 (intel_crtc->cursor_base != base ||
9967 intel_crtc->cursor_size != size ||
9968 intel_crtc->cursor_cntl != cntl)) {
9969 /* On these chipsets we can only modify the base/size/stride
9970 * whilst the cursor is disabled.
9971 */
9972 I915_WRITE(_CURACNTR, 0);
9973 POSTING_READ(_CURACNTR);
9974 intel_crtc->cursor_cntl = 0;
9975 }
9976
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009977 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009978 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009979 intel_crtc->cursor_base = base;
9980 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009981
9982 if (intel_crtc->cursor_size != size) {
9983 I915_WRITE(CURSIZE, size);
9984 intel_crtc->cursor_size = size;
9985 }
9986
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 if (intel_crtc->cursor_cntl != cntl) {
9988 I915_WRITE(_CURACNTR, cntl);
9989 POSTING_READ(_CURACNTR);
9990 intel_crtc->cursor_cntl = cntl;
9991 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009992}
9993
9994static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9995{
9996 struct drm_device *dev = crtc->dev;
9997 struct drm_i915_private *dev_priv = dev->dev_private;
9998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9999 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010000 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010001
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 cntl = 0;
10003 if (base) {
10004 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010005 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010006 case 64:
10007 cntl |= CURSOR_MODE_64_ARGB_AX;
10008 break;
10009 case 128:
10010 cntl |= CURSOR_MODE_128_ARGB_AX;
10011 break;
10012 case 256:
10013 cntl |= CURSOR_MODE_256_ARGB_AX;
10014 break;
10015 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010016 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010017 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010018 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010019 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010020
10021 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10022 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010023 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010024
Matt Roper8e7d6882015-01-21 16:35:41 -080010025 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010026 cntl |= CURSOR_ROTATE_180;
10027
Chris Wilson4b0e3332014-05-30 16:35:26 +030010028 if (intel_crtc->cursor_cntl != cntl) {
10029 I915_WRITE(CURCNTR(pipe), cntl);
10030 POSTING_READ(CURCNTR(pipe));
10031 intel_crtc->cursor_cntl = cntl;
10032 }
10033
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010034 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010035 I915_WRITE(CURBASE(pipe), base);
10036 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010037
10038 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010039}
10040
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010041/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010042static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10043 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010044{
10045 struct drm_device *dev = crtc->dev;
10046 struct drm_i915_private *dev_priv = dev->dev_private;
10047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10048 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010049 int x = crtc->cursor_x;
10050 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010051 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010052
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010053 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010054 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010056 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010057 base = 0;
10058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010059 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010060 base = 0;
10061
10062 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010063 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010064 base = 0;
10065
10066 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10067 x = -x;
10068 }
10069 pos |= x << CURSOR_X_SHIFT;
10070
10071 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010072 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010073 base = 0;
10074
10075 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10076 y = -y;
10077 }
10078 pos |= y << CURSOR_Y_SHIFT;
10079
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010081 return;
10082
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010083 I915_WRITE(CURPOS(pipe), pos);
10084
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010085 /* ILK+ do this automagically */
10086 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010087 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010088 base += (intel_crtc->base.cursor->state->crtc_h *
10089 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010090 }
10091
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010092 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010093 i845_update_cursor(crtc, base);
10094 else
10095 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010096}
10097
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098static bool cursor_size_ok(struct drm_device *dev,
10099 uint32_t width, uint32_t height)
10100{
10101 if (width == 0 || height == 0)
10102 return false;
10103
10104 /*
10105 * 845g/865g are special in that they are only limited by
10106 * the width of their cursors, the height is arbitrary up to
10107 * the precision of the register. Everything else requires
10108 * square cursors, limited to a few power-of-two sizes.
10109 */
10110 if (IS_845G(dev) || IS_I865G(dev)) {
10111 if ((width & 63) != 0)
10112 return false;
10113
10114 if (width > (IS_845G(dev) ? 64 : 512))
10115 return false;
10116
10117 if (height > 1023)
10118 return false;
10119 } else {
10120 switch (width | height) {
10121 case 256:
10122 case 128:
10123 if (IS_GEN2(dev))
10124 return false;
10125 case 64:
10126 break;
10127 default:
10128 return false;
10129 }
10130 }
10131
10132 return true;
10133}
10134
Jesse Barnes79e53942008-11-07 14:24:08 -080010135static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010136 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010137{
James Simmons72034252010-08-03 01:33:19 +010010138 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010140
James Simmons72034252010-08-03 01:33:19 +010010141 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010142 intel_crtc->lut_r[i] = red[i] >> 8;
10143 intel_crtc->lut_g[i] = green[i] >> 8;
10144 intel_crtc->lut_b[i] = blue[i] >> 8;
10145 }
10146
10147 intel_crtc_load_lut(crtc);
10148}
10149
Jesse Barnes79e53942008-11-07 14:24:08 -080010150/* VESA 640x480x72Hz mode to set on the pipe */
10151static struct drm_display_mode load_detect_mode = {
10152 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10153 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10154};
10155
Daniel Vettera8bb6812014-02-10 18:00:39 +010010156struct drm_framebuffer *
10157__intel_framebuffer_create(struct drm_device *dev,
10158 struct drm_mode_fb_cmd2 *mode_cmd,
10159 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010160{
10161 struct intel_framebuffer *intel_fb;
10162 int ret;
10163
10164 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10165 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010166 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010167 return ERR_PTR(-ENOMEM);
10168 }
10169
10170 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010171 if (ret)
10172 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010173
10174 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010175err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010176 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010177 kfree(intel_fb);
10178
10179 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010180}
10181
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010182static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010183intel_framebuffer_create(struct drm_device *dev,
10184 struct drm_mode_fb_cmd2 *mode_cmd,
10185 struct drm_i915_gem_object *obj)
10186{
10187 struct drm_framebuffer *fb;
10188 int ret;
10189
10190 ret = i915_mutex_lock_interruptible(dev);
10191 if (ret)
10192 return ERR_PTR(ret);
10193 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10194 mutex_unlock(&dev->struct_mutex);
10195
10196 return fb;
10197}
10198
Chris Wilsond2dff872011-04-19 08:36:26 +010010199static u32
10200intel_framebuffer_pitch_for_width(int width, int bpp)
10201{
10202 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10203 return ALIGN(pitch, 64);
10204}
10205
10206static u32
10207intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10208{
10209 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010210 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010211}
10212
10213static struct drm_framebuffer *
10214intel_framebuffer_create_for_mode(struct drm_device *dev,
10215 struct drm_display_mode *mode,
10216 int depth, int bpp)
10217{
10218 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010219 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010220
10221 obj = i915_gem_alloc_object(dev,
10222 intel_framebuffer_size_for_mode(mode, bpp));
10223 if (obj == NULL)
10224 return ERR_PTR(-ENOMEM);
10225
10226 mode_cmd.width = mode->hdisplay;
10227 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010228 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10229 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010230 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010231
10232 return intel_framebuffer_create(dev, &mode_cmd, obj);
10233}
10234
10235static struct drm_framebuffer *
10236mode_fits_in_fbdev(struct drm_device *dev,
10237 struct drm_display_mode *mode)
10238{
Daniel Vetter4520f532013-10-09 09:18:51 +020010239#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010240 struct drm_i915_private *dev_priv = dev->dev_private;
10241 struct drm_i915_gem_object *obj;
10242 struct drm_framebuffer *fb;
10243
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010244 if (!dev_priv->fbdev)
10245 return NULL;
10246
10247 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010248 return NULL;
10249
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010250 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010251 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010252
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010253 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010254 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10255 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010256 return NULL;
10257
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010258 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010259 return NULL;
10260
10261 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010262#else
10263 return NULL;
10264#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010265}
10266
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010267static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10268 struct drm_crtc *crtc,
10269 struct drm_display_mode *mode,
10270 struct drm_framebuffer *fb,
10271 int x, int y)
10272{
10273 struct drm_plane_state *plane_state;
10274 int hdisplay, vdisplay;
10275 int ret;
10276
10277 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10278 if (IS_ERR(plane_state))
10279 return PTR_ERR(plane_state);
10280
10281 if (mode)
10282 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10283 else
10284 hdisplay = vdisplay = 0;
10285
10286 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10287 if (ret)
10288 return ret;
10289 drm_atomic_set_fb_for_plane(plane_state, fb);
10290 plane_state->crtc_x = 0;
10291 plane_state->crtc_y = 0;
10292 plane_state->crtc_w = hdisplay;
10293 plane_state->crtc_h = vdisplay;
10294 plane_state->src_x = x << 16;
10295 plane_state->src_y = y << 16;
10296 plane_state->src_w = hdisplay << 16;
10297 plane_state->src_h = vdisplay << 16;
10298
10299 return 0;
10300}
10301
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010302bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010303 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010304 struct intel_load_detect_pipe *old,
10305 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010306{
10307 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010308 struct intel_encoder *intel_encoder =
10309 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010310 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010311 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 struct drm_crtc *crtc = NULL;
10313 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010314 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010315 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010316 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010317 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010318 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010319 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010320
Chris Wilsond2dff872011-04-19 08:36:26 +010010321 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010322 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010323 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010324
Rob Clark51fd3712013-11-19 12:10:12 -050010325retry:
10326 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10327 if (ret)
10328 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010329
Jesse Barnes79e53942008-11-07 14:24:08 -080010330 /*
10331 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010332 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010333 * - if the connector already has an assigned crtc, use it (but make
10334 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010335 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010336 * - try to find the first unused crtc that can drive this connector,
10337 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010338 */
10339
10340 /* See if we already have a CRTC for this connector */
10341 if (encoder->crtc) {
10342 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010343
Rob Clark51fd3712013-11-19 12:10:12 -050010344 ret = drm_modeset_lock(&crtc->mutex, ctx);
10345 if (ret)
10346 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010347 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10348 if (ret)
10349 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010350
Daniel Vetter24218aa2012-08-12 19:27:11 +020010351 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010352 old->load_detect_temp = false;
10353
10354 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010355 if (connector->dpms != DRM_MODE_DPMS_ON)
10356 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010357
Chris Wilson71731882011-04-19 23:10:58 +010010358 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 }
10360
10361 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010362 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 i++;
10364 if (!(encoder->possible_crtcs & (1 << i)))
10365 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010366 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010367 continue;
10368 /* This can occur when applying the pipe A quirk on resume. */
10369 if (to_intel_crtc(possible_crtc)->new_enabled)
10370 continue;
10371
10372 crtc = possible_crtc;
10373 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 }
10375
10376 /*
10377 * If we didn't find an unused CRTC, don't use any.
10378 */
10379 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010380 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010381 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 }
10383
Rob Clark51fd3712013-11-19 12:10:12 -050010384 ret = drm_modeset_lock(&crtc->mutex, ctx);
10385 if (ret)
10386 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010387 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10388 if (ret)
10389 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010390 intel_encoder->new_crtc = to_intel_crtc(crtc);
10391 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392
10393 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010394 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010395 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010396 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010397 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010399 state = drm_atomic_state_alloc(dev);
10400 if (!state)
10401 return false;
10402
10403 state->acquire_ctx = ctx;
10404
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010405 connector_state = drm_atomic_get_connector_state(state, connector);
10406 if (IS_ERR(connector_state)) {
10407 ret = PTR_ERR(connector_state);
10408 goto fail;
10409 }
10410
10411 connector_state->crtc = crtc;
10412 connector_state->best_encoder = &intel_encoder->base;
10413
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010414 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10415 if (IS_ERR(crtc_state)) {
10416 ret = PTR_ERR(crtc_state);
10417 goto fail;
10418 }
10419
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010420 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010421
Chris Wilson64927112011-04-20 07:25:26 +010010422 if (!mode)
10423 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424
Chris Wilsond2dff872011-04-19 08:36:26 +010010425 /* We need a framebuffer large enough to accommodate all accesses
10426 * that the plane may generate whilst we perform load detection.
10427 * We can not rely on the fbcon either being present (we get called
10428 * during its initialisation to detect all boot displays, or it may
10429 * not even exist) or that it is large enough to satisfy the
10430 * requested mode.
10431 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010432 fb = mode_fits_in_fbdev(dev, mode);
10433 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010434 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010435 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10436 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010437 } else
10438 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010439 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010440 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010441 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010442 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010443
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010444 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10445 if (ret)
10446 goto fail;
10447
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010448 drm_mode_copy(&crtc_state->base.mode, mode);
10449
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010450 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010451 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010452 if (old->release_fb)
10453 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010454 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010456 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010457
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010459 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010460 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010461
10462 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010463 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010464fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010465 drm_atomic_state_free(state);
10466 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010467
Rob Clark51fd3712013-11-19 12:10:12 -050010468 if (ret == -EDEADLK) {
10469 drm_modeset_backoff(ctx);
10470 goto retry;
10471 }
10472
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010473 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474}
10475
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010476void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010477 struct intel_load_detect_pipe *old,
10478 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010479{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010480 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010481 struct intel_encoder *intel_encoder =
10482 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010483 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010484 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010486 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010487 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010488 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010489 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490
Chris Wilsond2dff872011-04-19 08:36:26 +010010491 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010492 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010493 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010494
Chris Wilson8261b192011-04-19 23:18:09 +010010495 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010496 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010497 if (!state)
10498 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010499
10500 state->acquire_ctx = ctx;
10501
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010502 connector_state = drm_atomic_get_connector_state(state, connector);
10503 if (IS_ERR(connector_state))
10504 goto fail;
10505
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010506 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10507 if (IS_ERR(crtc_state))
10508 goto fail;
10509
Daniel Vetterfc303102012-07-09 10:40:58 +020010510 to_intel_connector(connector)->new_encoder = NULL;
10511 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010512 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010513
10514 connector_state->best_encoder = NULL;
10515 connector_state->crtc = NULL;
10516
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010517 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010518
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010519 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10520 0, 0);
10521 if (ret)
10522 goto fail;
10523
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010524 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010525 if (ret)
10526 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010527
Daniel Vetter36206362012-12-10 20:42:17 +010010528 if (old->release_fb) {
10529 drm_framebuffer_unregister_private(old->release_fb);
10530 drm_framebuffer_unreference(old->release_fb);
10531 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010532
Chris Wilson0622a532011-04-21 09:32:11 +010010533 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 }
10535
Eric Anholtc751ce42010-03-25 11:48:48 -070010536 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010537 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10538 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010539
10540 return;
10541fail:
10542 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10543 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544}
10545
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010546static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010547 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010548{
10549 struct drm_i915_private *dev_priv = dev->dev_private;
10550 u32 dpll = pipe_config->dpll_hw_state.dpll;
10551
10552 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010553 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010554 else if (HAS_PCH_SPLIT(dev))
10555 return 120000;
10556 else if (!IS_GEN2(dev))
10557 return 96000;
10558 else
10559 return 48000;
10560}
10561
Jesse Barnes79e53942008-11-07 14:24:08 -080010562/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010564 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010565{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010566 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010569 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010570 u32 fp;
10571 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010572 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010573
10574 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010575 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010577 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578
10579 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010580 if (IS_PINEVIEW(dev)) {
10581 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10582 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010583 } else {
10584 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10585 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10586 }
10587
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010588 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010589 if (IS_PINEVIEW(dev))
10590 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10591 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010592 else
10593 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 DPLL_FPA01_P1_POST_DIV_SHIFT);
10595
10596 switch (dpll & DPLL_MODE_MASK) {
10597 case DPLLB_MODE_DAC_SERIAL:
10598 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10599 5 : 10;
10600 break;
10601 case DPLLB_MODE_LVDS:
10602 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10603 7 : 14;
10604 break;
10605 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010606 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010608 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 }
10610
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010611 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010612 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010613 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010614 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010616 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010617 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
10619 if (is_lvds) {
10620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10621 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010622
10623 if (lvds & LVDS_CLKB_POWER_UP)
10624 clock.p2 = 7;
10625 else
10626 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 } else {
10628 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10629 clock.p1 = 2;
10630 else {
10631 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10632 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10633 }
10634 if (dpll & PLL_P2_DIVIDE_BY_4)
10635 clock.p2 = 4;
10636 else
10637 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010639
10640 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 }
10642
Ville Syrjälä18442d02013-09-13 16:00:08 +030010643 /*
10644 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010645 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010646 * encoder's get_config() function.
10647 */
10648 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010649}
10650
Ville Syrjälä6878da02013-09-13 15:59:11 +030010651int intel_dotclock_calculate(int link_freq,
10652 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010653{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010654 /*
10655 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010656 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010658 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010659 *
10660 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010661 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 */
10663
Ville Syrjälä6878da02013-09-13 15:59:11 +030010664 if (!m_n->link_n)
10665 return 0;
10666
10667 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10668}
10669
Ville Syrjälä18442d02013-09-13 16:00:08 +030010670static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010671 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010672{
10673 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010674
10675 /* read out port_clock from the DPLL */
10676 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010677
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010678 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010679 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010680 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010681 * agree once we know their relationship in the encoder's
10682 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010684 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010685 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10686 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010687}
10688
10689/** Returns the currently programmed mode of the given pipe. */
10690struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10691 struct drm_crtc *crtc)
10692{
Jesse Barnes548f2452011-02-17 10:40:53 -080010693 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010695 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010696 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010697 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010698 int htot = I915_READ(HTOTAL(cpu_transcoder));
10699 int hsync = I915_READ(HSYNC(cpu_transcoder));
10700 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10701 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010702 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010703
10704 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10705 if (!mode)
10706 return NULL;
10707
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010708 /*
10709 * Construct a pipe_config sufficient for getting the clock info
10710 * back out of crtc_clock_get.
10711 *
10712 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10713 * to use a real value here instead.
10714 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010715 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010716 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010717 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10718 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10719 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010720 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10721
Ville Syrjälä773ae032013-09-23 17:48:20 +030010722 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010723 mode->hdisplay = (htot & 0xffff) + 1;
10724 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10725 mode->hsync_start = (hsync & 0xffff) + 1;
10726 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10727 mode->vdisplay = (vtot & 0xffff) + 1;
10728 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10729 mode->vsync_start = (vsync & 0xffff) + 1;
10730 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10731
10732 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010733
10734 return mode;
10735}
10736
Jesse Barnes652c3932009-08-17 13:31:43 -070010737static void intel_decrease_pllclock(struct drm_crtc *crtc)
10738{
10739 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010742
Sonika Jindalbaff2962014-07-22 11:16:35 +053010743 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010744 return;
10745
10746 if (!dev_priv->lvds_downclock_avail)
10747 return;
10748
10749 /*
10750 * Since this is called by a timer, we should never get here in
10751 * the manual case.
10752 */
10753 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010754 int pipe = intel_crtc->pipe;
10755 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010756 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010757
Zhao Yakui44d98a62009-10-09 11:39:40 +080010758 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010759
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010760 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010761
Chris Wilson074b5e12012-05-02 12:07:06 +010010762 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010763 dpll |= DISPLAY_RATE_SELECT_FPA1;
10764 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010765 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010766 dpll = I915_READ(dpll_reg);
10767 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010768 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010769 }
10770
10771}
10772
Chris Wilsonf047e392012-07-21 12:31:41 +010010773void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010774{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010775 struct drm_i915_private *dev_priv = dev->dev_private;
10776
Chris Wilsonf62a0072014-02-21 17:55:39 +000010777 if (dev_priv->mm.busy)
10778 return;
10779
Paulo Zanoni43694d62014-03-07 20:08:08 -030010780 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010781 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010782 if (INTEL_INFO(dev)->gen >= 6)
10783 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010784 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010785}
10786
10787void intel_mark_idle(struct drm_device *dev)
10788{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010790 struct drm_crtc *crtc;
10791
Chris Wilsonf62a0072014-02-21 17:55:39 +000010792 if (!dev_priv->mm.busy)
10793 return;
10794
10795 dev_priv->mm.busy = false;
10796
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010797 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010798 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010799 continue;
10800
10801 intel_decrease_pllclock(crtc);
10802 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010803
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010804 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010805 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010806
Paulo Zanoni43694d62014-03-07 20:08:08 -030010807 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010808}
10809
Jesse Barnes79e53942008-11-07 14:24:08 -080010810static void intel_crtc_destroy(struct drm_crtc *crtc)
10811{
10812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010813 struct drm_device *dev = crtc->dev;
10814 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010815
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010816 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010817 work = intel_crtc->unpin_work;
10818 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010819 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010820
10821 if (work) {
10822 cancel_work_sync(&work->work);
10823 kfree(work);
10824 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010825
10826 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010827
Jesse Barnes79e53942008-11-07 14:24:08 -080010828 kfree(intel_crtc);
10829}
10830
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010831static void intel_unpin_work_fn(struct work_struct *__work)
10832{
10833 struct intel_unpin_work *work =
10834 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010835 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010836 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010837
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010838 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010839 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010840 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010841
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010842 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010843
10844 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010845 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010846 mutex_unlock(&dev->struct_mutex);
10847
Daniel Vetterf99d7062014-06-19 16:01:59 +020010848 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010849 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010850
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010851 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10852 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10853
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010854 kfree(work);
10855}
10856
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010857static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010858 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010859{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10861 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010862 unsigned long flags;
10863
10864 /* Ignore early vblank irqs */
10865 if (intel_crtc == NULL)
10866 return;
10867
Daniel Vetterf3260382014-09-15 14:55:23 +020010868 /*
10869 * This is called both by irq handlers and the reset code (to complete
10870 * lost pageflips) so needs the full irqsave spinlocks.
10871 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 spin_lock_irqsave(&dev->event_lock, flags);
10873 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010874
10875 /* Ensure we don't miss a work->pending update ... */
10876 smp_rmb();
10877
10878 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879 spin_unlock_irqrestore(&dev->event_lock, flags);
10880 return;
10881 }
10882
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010883 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010884
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010885 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010886}
10887
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010888void intel_finish_page_flip(struct drm_device *dev, int pipe)
10889{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010890 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010891 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10892
Mario Kleiner49b14a52010-12-09 07:00:07 +010010893 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010894}
10895
10896void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10897{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010898 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010899 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10900
Mario Kleiner49b14a52010-12-09 07:00:07 +010010901 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010902}
10903
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010904/* Is 'a' after or equal to 'b'? */
10905static bool g4x_flip_count_after_eq(u32 a, u32 b)
10906{
10907 return !((a - b) & 0x80000000);
10908}
10909
10910static bool page_flip_finished(struct intel_crtc *crtc)
10911{
10912 struct drm_device *dev = crtc->base.dev;
10913 struct drm_i915_private *dev_priv = dev->dev_private;
10914
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010915 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10916 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10917 return true;
10918
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010919 /*
10920 * The relevant registers doen't exist on pre-ctg.
10921 * As the flip done interrupt doesn't trigger for mmio
10922 * flips on gmch platforms, a flip count check isn't
10923 * really needed there. But since ctg has the registers,
10924 * include it in the check anyway.
10925 */
10926 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10927 return true;
10928
10929 /*
10930 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10931 * used the same base address. In that case the mmio flip might
10932 * have completed, but the CS hasn't even executed the flip yet.
10933 *
10934 * A flip count check isn't enough as the CS might have updated
10935 * the base address just after start of vblank, but before we
10936 * managed to process the interrupt. This means we'd complete the
10937 * CS flip too soon.
10938 *
10939 * Combining both checks should get us a good enough result. It may
10940 * still happen that the CS flip has been executed, but has not
10941 * yet actually completed. But in case the base address is the same
10942 * anyway, we don't really care.
10943 */
10944 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10945 crtc->unpin_work->gtt_offset &&
10946 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10947 crtc->unpin_work->flip_count);
10948}
10949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010950void intel_prepare_page_flip(struct drm_device *dev, int plane)
10951{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010952 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010953 struct intel_crtc *intel_crtc =
10954 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10955 unsigned long flags;
10956
Daniel Vetterf3260382014-09-15 14:55:23 +020010957
10958 /*
10959 * This is called both by irq handlers and the reset code (to complete
10960 * lost pageflips) so needs the full irqsave spinlocks.
10961 *
10962 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010963 * generate a page-flip completion irq, i.e. every modeset
10964 * is also accompanied by a spurious intel_prepare_page_flip().
10965 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010966 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010967 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010968 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010969 spin_unlock_irqrestore(&dev->event_lock, flags);
10970}
10971
Robin Schroereba905b2014-05-18 02:24:50 +020010972static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010973{
10974 /* Ensure that the work item is consistent when activating it ... */
10975 smp_wmb();
10976 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10977 /* and that it is marked active as soon as the irq could fire. */
10978 smp_wmb();
10979}
10980
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010981static int intel_gen2_queue_flip(struct drm_device *dev,
10982 struct drm_crtc *crtc,
10983 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010984 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010985 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010986 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989 u32 flip_mask;
10990 int ret;
10991
Daniel Vetter6d90c952012-04-26 23:28:05 +020010992 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010994 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995
10996 /* Can't queue multiple flips, so wait for the previous
10997 * one to finish before executing the next.
10998 */
10999 if (intel_crtc->plane)
11000 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11001 else
11002 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011003 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11004 intel_ring_emit(ring, MI_NOOP);
11005 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11006 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11007 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011008 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011009 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011010
11011 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011012 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011013 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014}
11015
11016static int intel_gen3_queue_flip(struct drm_device *dev,
11017 struct drm_crtc *crtc,
11018 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011019 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011020 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011021 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 u32 flip_mask;
11025 int ret;
11026
Daniel Vetter6d90c952012-04-26 23:28:05 +020011027 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011028 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011029 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011042
Chris Wilsone7d841c2012-12-03 11:36:30 +000011043 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011044 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011045 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046}
11047
11048static int intel_gen4_queue_flip(struct drm_device *dev,
11049 struct drm_crtc *crtc,
11050 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011052 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054{
11055 struct drm_i915_private *dev_priv = dev->dev_private;
11056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11057 uint32_t pf, pipesrc;
11058 int ret;
11059
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011062 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063
11064 /* i965+ uses the linear or tiled offsets from the
11065 * Display Registers (which do not change across a page-flip)
11066 * so we need only reprogram the base address.
11067 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011068 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11069 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11070 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011071 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011072 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011073
11074 /* XXX Enabling the panel-fitter across page-flip is so far
11075 * untested on non-native modes, so ignore it for now.
11076 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11077 */
11078 pf = 0;
11079 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011080 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011081
11082 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011083 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011084 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085}
11086
11087static int intel_gen6_queue_flip(struct drm_device *dev,
11088 struct drm_crtc *crtc,
11089 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011090 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011091 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011092 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093{
11094 struct drm_i915_private *dev_priv = dev->dev_private;
11095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11096 uint32_t pf, pipesrc;
11097 int ret;
11098
Daniel Vetter6d90c952012-04-26 23:28:05 +020011099 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011101 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102
Daniel Vetter6d90c952012-04-26 23:28:05 +020011103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11105 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011106 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011107
Chris Wilson99d9acd2012-04-17 20:37:00 +010011108 /* Contrary to the suggestions in the documentation,
11109 * "Enable Panel Fitter" does not seem to be required when page
11110 * flipping with a non-native mode, and worse causes a normal
11111 * modeset to fail.
11112 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11113 */
11114 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011116 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011117
11118 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011119 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011120 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121}
11122
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011123static int intel_gen7_queue_flip(struct drm_device *dev,
11124 struct drm_crtc *crtc,
11125 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011126 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011127 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011128 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011129{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011131 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011132 int len, ret;
11133
Robin Schroereba905b2014-05-18 02:24:50 +020011134 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011135 case PLANE_A:
11136 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11137 break;
11138 case PLANE_B:
11139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11140 break;
11141 case PLANE_C:
11142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11143 break;
11144 default:
11145 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011146 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011147 }
11148
Chris Wilsonffe74d72013-08-26 20:58:12 +010011149 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011150 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011151 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011152 /*
11153 * On Gen 8, SRM is now taking an extra dword to accommodate
11154 * 48bits addresses, and we need a NOOP for the batch size to
11155 * stay even.
11156 */
11157 if (IS_GEN8(dev))
11158 len += 2;
11159 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011161 /*
11162 * BSpec MI_DISPLAY_FLIP for IVB:
11163 * "The full packet must be contained within the same cache line."
11164 *
11165 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11166 * cacheline, if we ever start emitting more commands before
11167 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11168 * then do the cacheline alignment, and finally emit the
11169 * MI_DISPLAY_FLIP.
11170 */
11171 ret = intel_ring_cacheline_align(ring);
11172 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011173 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011174
Chris Wilsonffe74d72013-08-26 20:58:12 +010011175 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011176 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011177 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011178
Chris Wilsonffe74d72013-08-26 20:58:12 +010011179 /* Unmask the flip-done completion message. Note that the bspec says that
11180 * we should do this for both the BCS and RCS, and that we must not unmask
11181 * more than one flip event at any time (or ensure that one flip message
11182 * can be sent by waiting for flip-done prior to queueing new flips).
11183 * Experimentation says that BCS works despite DERRMR masking all
11184 * flip-done completion events and that unmasking all planes at once
11185 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11186 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11187 */
11188 if (ring->id == RCS) {
11189 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11190 intel_ring_emit(ring, DERRMR);
11191 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11192 DERRMR_PIPEB_PRI_FLIP_DONE |
11193 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011194 if (IS_GEN8(dev))
11195 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11196 MI_SRM_LRM_GLOBAL_GTT);
11197 else
11198 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11199 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011200 intel_ring_emit(ring, DERRMR);
11201 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011202 if (IS_GEN8(dev)) {
11203 intel_ring_emit(ring, 0);
11204 intel_ring_emit(ring, MI_NOOP);
11205 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 }
11207
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011208 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011209 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011210 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011211 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011212
11213 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011214 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011215 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011216}
11217
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218static bool use_mmio_flip(struct intel_engine_cs *ring,
11219 struct drm_i915_gem_object *obj)
11220{
11221 /*
11222 * This is not being used for older platforms, because
11223 * non-availability of flip done interrupt forces us to use
11224 * CS flips. Older platforms derive flip done using some clever
11225 * tricks involving the flip_pending status bits and vblank irqs.
11226 * So using MMIO flips there would disrupt this mechanism.
11227 */
11228
Chris Wilson8e09bf82014-07-08 10:40:30 +010011229 if (ring == NULL)
11230 return true;
11231
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232 if (INTEL_INFO(ring->dev)->gen < 5)
11233 return false;
11234
11235 if (i915.use_mmio_flip < 0)
11236 return false;
11237 else if (i915.use_mmio_flip > 0)
11238 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011239 else if (i915.enable_execlists)
11240 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011241 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011242 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243}
11244
Damien Lespiauff944562014-11-20 14:58:16 +000011245static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11246{
11247 struct drm_device *dev = intel_crtc->base.dev;
11248 struct drm_i915_private *dev_priv = dev->dev_private;
11249 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011250 const enum pipe pipe = intel_crtc->pipe;
11251 u32 ctl, stride;
11252
11253 ctl = I915_READ(PLANE_CTL(pipe, 0));
11254 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011255 switch (fb->modifier[0]) {
11256 case DRM_FORMAT_MOD_NONE:
11257 break;
11258 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011259 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011260 break;
11261 case I915_FORMAT_MOD_Y_TILED:
11262 ctl |= PLANE_CTL_TILED_Y;
11263 break;
11264 case I915_FORMAT_MOD_Yf_TILED:
11265 ctl |= PLANE_CTL_TILED_YF;
11266 break;
11267 default:
11268 MISSING_CASE(fb->modifier[0]);
11269 }
Damien Lespiauff944562014-11-20 14:58:16 +000011270
11271 /*
11272 * The stride is either expressed as a multiple of 64 bytes chunks for
11273 * linear buffers or in number of tiles for tiled buffers.
11274 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011275 stride = fb->pitches[0] /
11276 intel_fb_stride_alignment(dev, fb->modifier[0],
11277 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011278
11279 /*
11280 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11281 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11282 */
11283 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11284 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11285
11286 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11287 POSTING_READ(PLANE_SURF(pipe, 0));
11288}
11289
11290static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011291{
11292 struct drm_device *dev = intel_crtc->base.dev;
11293 struct drm_i915_private *dev_priv = dev->dev_private;
11294 struct intel_framebuffer *intel_fb =
11295 to_intel_framebuffer(intel_crtc->base.primary->fb);
11296 struct drm_i915_gem_object *obj = intel_fb->obj;
11297 u32 dspcntr;
11298 u32 reg;
11299
Sourab Gupta84c33a62014-06-02 16:47:17 +053011300 reg = DSPCNTR(intel_crtc->plane);
11301 dspcntr = I915_READ(reg);
11302
Damien Lespiauc5d97472014-10-25 00:11:11 +010011303 if (obj->tiling_mode != I915_TILING_NONE)
11304 dspcntr |= DISPPLANE_TILED;
11305 else
11306 dspcntr &= ~DISPPLANE_TILED;
11307
Sourab Gupta84c33a62014-06-02 16:47:17 +053011308 I915_WRITE(reg, dspcntr);
11309
11310 I915_WRITE(DSPSURF(intel_crtc->plane),
11311 intel_crtc->unpin_work->gtt_offset);
11312 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011313
Damien Lespiauff944562014-11-20 14:58:16 +000011314}
11315
11316/*
11317 * XXX: This is the temporary way to update the plane registers until we get
11318 * around to using the usual plane update functions for MMIO flips
11319 */
11320static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11321{
11322 struct drm_device *dev = intel_crtc->base.dev;
11323 bool atomic_update;
11324 u32 start_vbl_count;
11325
11326 intel_mark_page_flip_active(intel_crtc);
11327
11328 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11329
11330 if (INTEL_INFO(dev)->gen >= 9)
11331 skl_do_mmio_flip(intel_crtc);
11332 else
11333 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11334 ilk_do_mmio_flip(intel_crtc);
11335
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011336 if (atomic_update)
11337 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338}
11339
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011340static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011341{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011342 struct intel_mmio_flip *mmio_flip =
11343 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344
Daniel Vettereed29a52015-05-21 14:21:25 +020011345 if (mmio_flip->req)
11346 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011347 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011348 false, NULL,
11349 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011350
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011351 intel_do_mmio_flip(mmio_flip->crtc);
11352
Daniel Vettereed29a52015-05-21 14:21:25 +020011353 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011354 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011355}
11356
11357static int intel_queue_mmio_flip(struct drm_device *dev,
11358 struct drm_crtc *crtc,
11359 struct drm_framebuffer *fb,
11360 struct drm_i915_gem_object *obj,
11361 struct intel_engine_cs *ring,
11362 uint32_t flags)
11363{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011364 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011365
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011366 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11367 if (mmio_flip == NULL)
11368 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011369
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011370 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011371 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011372 mmio_flip->crtc = to_intel_crtc(crtc);
11373
11374 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11375 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011376
Sourab Gupta84c33a62014-06-02 16:47:17 +053011377 return 0;
11378}
11379
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011380static int intel_default_queue_flip(struct drm_device *dev,
11381 struct drm_crtc *crtc,
11382 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011383 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011384 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011385 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011386{
11387 return -ENODEV;
11388}
11389
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011390static bool __intel_pageflip_stall_check(struct drm_device *dev,
11391 struct drm_crtc *crtc)
11392{
11393 struct drm_i915_private *dev_priv = dev->dev_private;
11394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11395 struct intel_unpin_work *work = intel_crtc->unpin_work;
11396 u32 addr;
11397
11398 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11399 return true;
11400
11401 if (!work->enable_stall_check)
11402 return false;
11403
11404 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011405 if (work->flip_queued_req &&
11406 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011407 return false;
11408
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011409 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011410 }
11411
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011412 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011413 return false;
11414
11415 /* Potential stall - if we see that the flip has happened,
11416 * assume a missed interrupt. */
11417 if (INTEL_INFO(dev)->gen >= 4)
11418 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11419 else
11420 addr = I915_READ(DSPADDR(intel_crtc->plane));
11421
11422 /* There is a potential issue here with a false positive after a flip
11423 * to the same address. We could address this by checking for a
11424 * non-incrementing frame counter.
11425 */
11426 return addr == work->gtt_offset;
11427}
11428
11429void intel_check_page_flip(struct drm_device *dev, int pipe)
11430{
11431 struct drm_i915_private *dev_priv = dev->dev_private;
11432 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011434 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011435
Dave Gordon6c51d462015-03-06 15:34:26 +000011436 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437
11438 if (crtc == NULL)
11439 return;
11440
Daniel Vetterf3260382014-09-15 14:55:23 +020011441 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011442 work = intel_crtc->unpin_work;
11443 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011445 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011447 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011449 if (work != NULL &&
11450 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11451 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011452 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453}
11454
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011455static int intel_crtc_page_flip(struct drm_crtc *crtc,
11456 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011457 struct drm_pending_vblank_event *event,
11458 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459{
11460 struct drm_device *dev = crtc->dev;
11461 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011462 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011463 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011465 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011466 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011467 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011468 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011469 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011470 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471
Matt Roper2ff8fde2014-07-08 07:50:07 -070011472 /*
11473 * drm_mode_page_flip_ioctl() should already catch this, but double
11474 * check to be safe. In the future we may enable pageflipping from
11475 * a disabled primary plane.
11476 */
11477 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11478 return -EBUSY;
11479
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011480 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011481 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011482 return -EINVAL;
11483
11484 /*
11485 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11486 * Note that pitch changes could also affect these register.
11487 */
11488 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011489 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11490 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011491 return -EINVAL;
11492
Chris Wilsonf900db42014-02-20 09:26:13 +000011493 if (i915_terminally_wedged(&dev_priv->gpu_error))
11494 goto out_hang;
11495
Daniel Vetterb14c5672013-09-19 12:18:32 +020011496 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497 if (work == NULL)
11498 return -ENOMEM;
11499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011500 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011501 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011502 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011503 INIT_WORK(&work->work, intel_unpin_work_fn);
11504
Daniel Vetter87b6b102014-05-15 15:33:46 +020011505 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011506 if (ret)
11507 goto free_work;
11508
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011509 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011510 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011511 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011512 /* Before declaring the flip queue wedged, check if
11513 * the hardware completed the operation behind our backs.
11514 */
11515 if (__intel_pageflip_stall_check(dev, crtc)) {
11516 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11517 page_flip_completed(intel_crtc);
11518 } else {
11519 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011520 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011521
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 drm_crtc_vblank_put(crtc);
11523 kfree(work);
11524 return -EBUSY;
11525 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011526 }
11527 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011528 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011530 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11531 flush_workqueue(dev_priv->wq);
11532
Jesse Barnes75dfca82010-02-10 15:09:44 -080011533 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011534 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011535 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011536
Matt Roperf4510a22014-04-01 15:22:40 -070011537 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011538 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011539
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011540 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011541
Chris Wilson89ed88b2015-02-16 14:31:49 +000011542 ret = i915_mutex_lock_interruptible(dev);
11543 if (ret)
11544 goto cleanup;
11545
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011546 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011547 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011548
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011549 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011550 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011551
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011552 if (IS_VALLEYVIEW(dev)) {
11553 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011554 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011555 /* vlv: DISPLAY_FLIP fails to change tiling */
11556 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011557 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011558 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011559 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011560 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011561 if (ring == NULL || ring->id != RCS)
11562 ring = &dev_priv->ring[BCS];
11563 } else {
11564 ring = &dev_priv->ring[RCS];
11565 }
11566
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011567 mmio_flip = use_mmio_flip(ring, obj);
11568
11569 /* When using CS flips, we want to emit semaphores between rings.
11570 * However, when using mmio flips we will create a task to do the
11571 * synchronisation, so all we want here is to pin the framebuffer
11572 * into the display plane and skip any waits.
11573 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011574 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011575 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011576 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011577 if (ret)
11578 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011580 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11581 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011582
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011583 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011584 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11585 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011586 if (ret)
11587 goto cleanup_unpin;
11588
John Harrisonf06cc1b2014-11-24 18:49:37 +000011589 i915_gem_request_assign(&work->flip_queued_req,
11590 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011591 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011592 if (obj->last_write_req) {
11593 ret = i915_gem_check_olr(obj->last_write_req);
11594 if (ret)
11595 goto cleanup_unpin;
11596 }
11597
Sourab Gupta84c33a62014-06-02 16:47:17 +053011598 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011599 page_flip_flags);
11600 if (ret)
11601 goto cleanup_unpin;
11602
John Harrisonf06cc1b2014-11-24 18:49:37 +000011603 i915_gem_request_assign(&work->flip_queued_req,
11604 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011605 }
11606
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011607 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011608 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011609
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011610 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011611 INTEL_FRONTBUFFER_PRIMARY(pipe));
11612
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011613 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011614 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011615 mutex_unlock(&dev->struct_mutex);
11616
Jesse Barnese5510fa2010-07-01 16:48:37 -070011617 trace_i915_flip_request(intel_crtc->plane, obj);
11618
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011619 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011620
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011621cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011622 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011623cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011624 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011625 mutex_unlock(&dev->struct_mutex);
11626cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011627 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011628 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011629
Chris Wilson89ed88b2015-02-16 14:31:49 +000011630 drm_gem_object_unreference_unlocked(&obj->base);
11631 drm_framebuffer_unreference(work->old_fb);
11632
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011633 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011634 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011635 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011636
Daniel Vetter87b6b102014-05-15 15:33:46 +020011637 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011638free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011639 kfree(work);
11640
Chris Wilsonf900db42014-02-20 09:26:13 +000011641 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011642 struct drm_atomic_state *state;
11643 struct drm_plane_state *plane_state;
11644
Chris Wilsonf900db42014-02-20 09:26:13 +000011645out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011646 state = drm_atomic_state_alloc(dev);
11647 if (!state)
11648 return -ENOMEM;
11649 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11650
11651retry:
11652 plane_state = drm_atomic_get_plane_state(state, primary);
11653 ret = PTR_ERR_OR_ZERO(plane_state);
11654 if (!ret) {
11655 drm_atomic_set_fb_for_plane(plane_state, fb);
11656
11657 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11658 if (!ret)
11659 ret = drm_atomic_commit(state);
11660 }
11661
11662 if (ret == -EDEADLK) {
11663 drm_modeset_backoff(state->acquire_ctx);
11664 drm_atomic_state_clear(state);
11665 goto retry;
11666 }
11667
11668 if (ret)
11669 drm_atomic_state_free(state);
11670
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011671 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011672 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011673 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011674 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011675 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011676 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011677 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678}
11679
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011680
11681/**
11682 * intel_wm_need_update - Check whether watermarks need updating
11683 * @plane: drm plane
11684 * @state: new plane state
11685 *
11686 * Check current plane state versus the new one to determine whether
11687 * watermarks need to be recalculated.
11688 *
11689 * Returns true or false.
11690 */
11691static bool intel_wm_need_update(struct drm_plane *plane,
11692 struct drm_plane_state *state)
11693{
11694 /* Update watermarks on tiling changes. */
11695 if (!plane->state->fb || !state->fb ||
11696 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11697 plane->state->rotation != state->rotation)
11698 return true;
11699
11700 if (plane->state->crtc_w != state->crtc_w)
11701 return true;
11702
11703 return false;
11704}
11705
11706int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11707 struct drm_plane_state *plane_state)
11708{
11709 struct drm_crtc *crtc = crtc_state->crtc;
11710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11711 struct drm_plane *plane = plane_state->plane;
11712 struct drm_device *dev = crtc->dev;
11713 struct drm_i915_private *dev_priv = dev->dev_private;
11714 struct intel_plane_state *old_plane_state =
11715 to_intel_plane_state(plane->state);
11716 int idx = intel_crtc->base.base.id, ret;
11717 int i = drm_plane_index(plane);
11718 bool mode_changed = needs_modeset(crtc_state);
11719 bool was_crtc_enabled = crtc->state->active;
11720 bool is_crtc_enabled = crtc_state->active;
11721
11722 bool turn_off, turn_on, visible, was_visible;
11723 struct drm_framebuffer *fb = plane_state->fb;
11724
11725 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11726 plane->type != DRM_PLANE_TYPE_CURSOR) {
11727 ret = skl_update_scaler_plane(
11728 to_intel_crtc_state(crtc_state),
11729 to_intel_plane_state(plane_state));
11730 if (ret)
11731 return ret;
11732 }
11733
11734 /*
11735 * Disabling a plane is always okay; we just need to update
11736 * fb tracking in a special way since cleanup_fb() won't
11737 * get called by the plane helpers.
11738 */
11739 if (old_plane_state->base.fb && !fb)
11740 intel_crtc->atomic.disabled_planes |= 1 << i;
11741
11742 /* don't run rest during modeset yet */
11743 if (!intel_crtc->active || mode_changed)
11744 return 0;
11745
11746 was_visible = old_plane_state->visible;
11747 visible = to_intel_plane_state(plane_state)->visible;
11748
11749 if (!was_crtc_enabled && WARN_ON(was_visible))
11750 was_visible = false;
11751
11752 if (!is_crtc_enabled && WARN_ON(visible))
11753 visible = false;
11754
11755 if (!was_visible && !visible)
11756 return 0;
11757
11758 turn_off = was_visible && (!visible || mode_changed);
11759 turn_on = visible && (!was_visible || mode_changed);
11760
11761 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11762 plane->base.id, fb ? fb->base.id : -1);
11763
11764 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11765 plane->base.id, was_visible, visible,
11766 turn_off, turn_on, mode_changed);
11767
11768 if (intel_wm_need_update(plane, plane_state))
11769 intel_crtc->atomic.update_wm = true;
11770
11771 switch (plane->type) {
11772 case DRM_PLANE_TYPE_PRIMARY:
11773 if (visible)
11774 intel_crtc->atomic.fb_bits |=
11775 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11776
11777 intel_crtc->atomic.wait_for_flips = true;
11778 intel_crtc->atomic.pre_disable_primary = turn_off;
11779 intel_crtc->atomic.post_enable_primary = turn_on;
11780
11781 if (turn_off)
11782 intel_crtc->atomic.disable_fbc = true;
11783
11784 /*
11785 * FBC does not work on some platforms for rotated
11786 * planes, so disable it when rotation is not 0 and
11787 * update it when rotation is set back to 0.
11788 *
11789 * FIXME: This is redundant with the fbc update done in
11790 * the primary plane enable function except that that
11791 * one is done too late. We eventually need to unify
11792 * this.
11793 */
11794
11795 if (visible &&
11796 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11797 dev_priv->fbc.crtc == intel_crtc &&
11798 plane_state->rotation != BIT(DRM_ROTATE_0))
11799 intel_crtc->atomic.disable_fbc = true;
11800
11801 /*
11802 * BDW signals flip done immediately if the plane
11803 * is disabled, even if the plane enable is already
11804 * armed to occur at the next vblank :(
11805 */
11806 if (turn_on && IS_BROADWELL(dev))
11807 intel_crtc->atomic.wait_vblank = true;
11808
11809 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11810 break;
11811 case DRM_PLANE_TYPE_CURSOR:
11812 if (visible)
11813 intel_crtc->atomic.fb_bits |=
11814 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
11815 break;
11816 case DRM_PLANE_TYPE_OVERLAY:
11817 /*
11818 * 'prepare' is never called when plane is being disabled, so
11819 * we need to handle frontbuffer tracking as a special case
11820 */
11821 if (visible)
11822 intel_crtc->atomic.fb_bits |=
11823 INTEL_FRONTBUFFER_SPRITE(intel_crtc->pipe);
11824
11825 if (turn_off && is_crtc_enabled) {
11826 intel_crtc->atomic.wait_vblank = true;
11827 intel_crtc->atomic.update_sprite_watermarks |=
11828 1 << i;
11829 }
11830 break;
11831 }
11832 return 0;
11833}
11834
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011835static bool encoders_cloneable(const struct intel_encoder *a,
11836 const struct intel_encoder *b)
11837{
11838 /* masks could be asymmetric, so check both ways */
11839 return a == b || (a->cloneable & (1 << b->type) &&
11840 b->cloneable & (1 << a->type));
11841}
11842
11843static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11844 struct intel_crtc *crtc,
11845 struct intel_encoder *encoder)
11846{
11847 struct intel_encoder *source_encoder;
11848 struct drm_connector *connector;
11849 struct drm_connector_state *connector_state;
11850 int i;
11851
11852 for_each_connector_in_state(state, connector, connector_state, i) {
11853 if (connector_state->crtc != &crtc->base)
11854 continue;
11855
11856 source_encoder =
11857 to_intel_encoder(connector_state->best_encoder);
11858 if (!encoders_cloneable(encoder, source_encoder))
11859 return false;
11860 }
11861
11862 return true;
11863}
11864
11865static bool check_encoder_cloning(struct drm_atomic_state *state,
11866 struct intel_crtc *crtc)
11867{
11868 struct intel_encoder *encoder;
11869 struct drm_connector *connector;
11870 struct drm_connector_state *connector_state;
11871 int i;
11872
11873 for_each_connector_in_state(state, connector, connector_state, i) {
11874 if (connector_state->crtc != &crtc->base)
11875 continue;
11876
11877 encoder = to_intel_encoder(connector_state->best_encoder);
11878 if (!check_single_encoder_cloning(state, crtc, encoder))
11879 return false;
11880 }
11881
11882 return true;
11883}
11884
11885static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11886 struct drm_crtc_state *crtc_state)
11887{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011888 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011889 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011891 struct intel_crtc_state *pipe_config =
11892 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011893 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011894 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011895 bool mode_changed = needs_modeset(crtc_state);
11896
11897 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11898 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11899 return -EINVAL;
11900 }
11901
11902 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11903 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11904 idx, crtc->state->active, intel_crtc->active);
11905
Maarten Lankhorstad421372015-06-15 12:33:42 +020011906 if (mode_changed && crtc_state->enable &&
11907 dev_priv->display.crtc_compute_clock &&
11908 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11909 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11910 pipe_config);
11911 if (ret)
11912 return ret;
11913 }
11914
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011915 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011916}
11917
Jani Nikula65b38e02015-04-13 11:26:56 +030011918static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011919 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11920 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011921 .atomic_begin = intel_begin_crtc_commit,
11922 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011923 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011924};
11925
Daniel Vetter9a935852012-07-05 22:34:27 +020011926/**
11927 * intel_modeset_update_staged_output_state
11928 *
11929 * Updates the staged output configuration state, e.g. after we've read out the
11930 * current hw state.
11931 */
11932static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11933{
Ville Syrjälä76688512014-01-10 11:28:06 +020011934 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011935 struct intel_encoder *encoder;
11936 struct intel_connector *connector;
11937
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011938 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011939 connector->new_encoder =
11940 to_intel_encoder(connector->base.encoder);
11941 }
11942
Damien Lespiaub2784e12014-08-05 11:29:37 +010011943 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011944 encoder->new_crtc =
11945 to_intel_crtc(encoder->base.crtc);
11946 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011947
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011948 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011949 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011950 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011951}
11952
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011953/* Transitional helper to copy current connector/encoder state to
11954 * connector->state. This is needed so that code that is partially
11955 * converted to atomic does the right thing.
11956 */
11957static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11958{
11959 struct intel_connector *connector;
11960
11961 for_each_intel_connector(dev, connector) {
11962 if (connector->base.encoder) {
11963 connector->base.state->best_encoder =
11964 connector->base.encoder;
11965 connector->base.state->crtc =
11966 connector->base.encoder->crtc;
11967 } else {
11968 connector->base.state->best_encoder = NULL;
11969 connector->base.state->crtc = NULL;
11970 }
11971 }
11972}
11973
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011974static void
Robin Schroereba905b2014-05-18 02:24:50 +020011975connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011976 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011977{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011978 int bpp = pipe_config->pipe_bpp;
11979
11980 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11981 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011982 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011983
11984 /* Don't use an invalid EDID bpc value */
11985 if (connector->base.display_info.bpc &&
11986 connector->base.display_info.bpc * 3 < bpp) {
11987 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11988 bpp, connector->base.display_info.bpc*3);
11989 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11990 }
11991
11992 /* Clamp bpp to 8 on screens without EDID 1.4 */
11993 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11994 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11995 bpp);
11996 pipe_config->pipe_bpp = 24;
11997 }
11998}
11999
12000static int
12001compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012002 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012003{
12004 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012005 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012006 struct drm_connector *connector;
12007 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012008 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012009
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012010 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012011 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012012 else if (INTEL_INFO(dev)->gen >= 5)
12013 bpp = 12*3;
12014 else
12015 bpp = 8*3;
12016
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012017
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012018 pipe_config->pipe_bpp = bpp;
12019
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012020 state = pipe_config->base.state;
12021
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012022 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012023 for_each_connector_in_state(state, connector, connector_state, i) {
12024 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012025 continue;
12026
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012027 connected_sink_compute_bpp(to_intel_connector(connector),
12028 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012029 }
12030
12031 return bpp;
12032}
12033
Daniel Vetter644db712013-09-19 14:53:58 +020012034static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12035{
12036 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12037 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012038 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012039 mode->crtc_hdisplay, mode->crtc_hsync_start,
12040 mode->crtc_hsync_end, mode->crtc_htotal,
12041 mode->crtc_vdisplay, mode->crtc_vsync_start,
12042 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12043}
12044
Daniel Vetterc0b03412013-05-28 12:05:54 +020012045static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012046 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012047 const char *context)
12048{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012049 struct drm_device *dev = crtc->base.dev;
12050 struct drm_plane *plane;
12051 struct intel_plane *intel_plane;
12052 struct intel_plane_state *state;
12053 struct drm_framebuffer *fb;
12054
12055 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12056 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012057
12058 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12059 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12060 pipe_config->pipe_bpp, pipe_config->dither);
12061 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12062 pipe_config->has_pch_encoder,
12063 pipe_config->fdi_lanes,
12064 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12065 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12066 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012067 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12068 pipe_config->has_dp_encoder,
12069 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12070 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12071 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012072
12073 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12074 pipe_config->has_dp_encoder,
12075 pipe_config->dp_m2_n2.gmch_m,
12076 pipe_config->dp_m2_n2.gmch_n,
12077 pipe_config->dp_m2_n2.link_m,
12078 pipe_config->dp_m2_n2.link_n,
12079 pipe_config->dp_m2_n2.tu);
12080
Daniel Vetter55072d12014-11-20 16:10:28 +010012081 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12082 pipe_config->has_audio,
12083 pipe_config->has_infoframe);
12084
Daniel Vetterc0b03412013-05-28 12:05:54 +020012085 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012086 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012087 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012088 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12089 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012090 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012091 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12092 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012093 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12094 crtc->num_scalers,
12095 pipe_config->scaler_state.scaler_users,
12096 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012097 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12098 pipe_config->gmch_pfit.control,
12099 pipe_config->gmch_pfit.pgm_ratios,
12100 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012101 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012102 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012103 pipe_config->pch_pfit.size,
12104 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012105 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012106 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012107
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012108 if (IS_BROXTON(dev)) {
12109 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
12110 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
12111 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
12112 pipe_config->ddi_pll_sel,
12113 pipe_config->dpll_hw_state.ebb0,
12114 pipe_config->dpll_hw_state.pll0,
12115 pipe_config->dpll_hw_state.pll1,
12116 pipe_config->dpll_hw_state.pll2,
12117 pipe_config->dpll_hw_state.pll3,
12118 pipe_config->dpll_hw_state.pll6,
12119 pipe_config->dpll_hw_state.pll8,
12120 pipe_config->dpll_hw_state.pcsdw12);
12121 } else if (IS_SKYLAKE(dev)) {
12122 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12123 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12124 pipe_config->ddi_pll_sel,
12125 pipe_config->dpll_hw_state.ctrl1,
12126 pipe_config->dpll_hw_state.cfgcr1,
12127 pipe_config->dpll_hw_state.cfgcr2);
12128 } else if (HAS_DDI(dev)) {
12129 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12130 pipe_config->ddi_pll_sel,
12131 pipe_config->dpll_hw_state.wrpll);
12132 } else {
12133 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12134 "fp0: 0x%x, fp1: 0x%x\n",
12135 pipe_config->dpll_hw_state.dpll,
12136 pipe_config->dpll_hw_state.dpll_md,
12137 pipe_config->dpll_hw_state.fp0,
12138 pipe_config->dpll_hw_state.fp1);
12139 }
12140
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012141 DRM_DEBUG_KMS("planes on this crtc\n");
12142 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12143 intel_plane = to_intel_plane(plane);
12144 if (intel_plane->pipe != crtc->pipe)
12145 continue;
12146
12147 state = to_intel_plane_state(plane->state);
12148 fb = state->base.fb;
12149 if (!fb) {
12150 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12151 "disabled, scaler_id = %d\n",
12152 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12153 plane->base.id, intel_plane->pipe,
12154 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12155 drm_plane_index(plane), state->scaler_id);
12156 continue;
12157 }
12158
12159 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12160 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12161 plane->base.id, intel_plane->pipe,
12162 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12163 drm_plane_index(plane));
12164 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12165 fb->base.id, fb->width, fb->height, fb->pixel_format);
12166 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12167 state->scaler_id,
12168 state->src.x1 >> 16, state->src.y1 >> 16,
12169 drm_rect_width(&state->src) >> 16,
12170 drm_rect_height(&state->src) >> 16,
12171 state->dst.x1, state->dst.y1,
12172 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12173 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012174}
12175
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012176static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012177{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012178 struct drm_device *dev = state->dev;
12179 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012180 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012181 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012182 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012183 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012184
12185 /*
12186 * Walk the connector list instead of the encoder
12187 * list to detect the problem on ddi platforms
12188 * where there's just one encoder per digital port.
12189 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012190 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012191 if (!connector_state->best_encoder)
12192 continue;
12193
12194 encoder = to_intel_encoder(connector_state->best_encoder);
12195
12196 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012197
12198 switch (encoder->type) {
12199 unsigned int port_mask;
12200 case INTEL_OUTPUT_UNKNOWN:
12201 if (WARN_ON(!HAS_DDI(dev)))
12202 break;
12203 case INTEL_OUTPUT_DISPLAYPORT:
12204 case INTEL_OUTPUT_HDMI:
12205 case INTEL_OUTPUT_EDP:
12206 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12207
12208 /* the same port mustn't appear more than once */
12209 if (used_ports & port_mask)
12210 return false;
12211
12212 used_ports |= port_mask;
12213 default:
12214 break;
12215 }
12216 }
12217
12218 return true;
12219}
12220
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012221static void
12222clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12223{
12224 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012225 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012226 struct intel_dpll_hw_state dpll_hw_state;
12227 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012228 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012229
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012230 /* FIXME: before the switch to atomic started, a new pipe_config was
12231 * kzalloc'd. Code that depends on any field being zero should be
12232 * fixed, so that the crtc_state can be safely duplicated. For now,
12233 * only fields that are know to not cause problems are preserved. */
12234
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012235 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012236 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012237 shared_dpll = crtc_state->shared_dpll;
12238 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012239 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012240
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012241 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012242
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012243 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012244 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012245 crtc_state->shared_dpll = shared_dpll;
12246 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012247 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012248}
12249
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012250static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012251intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012252 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012253{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012254 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012255 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012256 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012257 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012258 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012259 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012260 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012261
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012262 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012263
Daniel Vettere143a212013-07-04 12:01:15 +020012264 pipe_config->cpu_transcoder =
12265 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012266
Imre Deak2960bc92013-07-30 13:36:32 +030012267 /*
12268 * Sanitize sync polarity flags based on requested ones. If neither
12269 * positive or negative polarity is requested, treat this as meaning
12270 * negative polarity.
12271 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012272 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012273 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012274 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012275
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012276 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012277 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012278 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012279
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012280 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12281 * plane pixel format and any sink constraints into account. Returns the
12282 * source plane bpp so that dithering can be selected on mismatches
12283 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012284 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12285 pipe_config);
12286 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012287 goto fail;
12288
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012289 /*
12290 * Determine the real pipe dimensions. Note that stereo modes can
12291 * increase the actual pipe size due to the frame doubling and
12292 * insertion of additional space for blanks between the frame. This
12293 * is stored in the crtc timings. We use the requested mode to do this
12294 * computation to clearly distinguish it from the adjusted mode, which
12295 * can be changed by the connectors in the below retry loop.
12296 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012297 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012298 &pipe_config->pipe_src_w,
12299 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012300
Daniel Vettere29c22c2013-02-21 00:00:16 +010012301encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012302 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012303 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012304 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012305
Daniel Vetter135c81b2013-07-21 21:37:09 +020012306 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012307 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12308 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012309
Daniel Vetter7758a112012-07-08 19:40:39 +020012310 /* Pass our mode to the connectors and the CRTC to give them a chance to
12311 * adjust it according to limitations or connector properties, and also
12312 * a chance to reject the mode entirely.
12313 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012314 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012315 if (connector_state->crtc != crtc)
12316 continue;
12317
12318 encoder = to_intel_encoder(connector_state->best_encoder);
12319
Daniel Vetterefea6e82013-07-21 21:36:59 +020012320 if (!(encoder->compute_config(encoder, pipe_config))) {
12321 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012322 goto fail;
12323 }
12324 }
12325
Daniel Vetterff9a6752013-06-01 17:16:21 +020012326 /* Set default port clock if not overwritten by the encoder. Needs to be
12327 * done afterwards in case the encoder adjusts the mode. */
12328 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012329 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012330 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012331
Daniel Vettera43f6e02013-06-07 23:10:32 +020012332 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012333 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012334 DRM_DEBUG_KMS("CRTC fixup failed\n");
12335 goto fail;
12336 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012337
12338 if (ret == RETRY) {
12339 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12340 ret = -EINVAL;
12341 goto fail;
12342 }
12343
12344 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12345 retry = false;
12346 goto encoder_retry;
12347 }
12348
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012349 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012350 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012351 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012352
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012353 /* Check if we need to force a modeset */
12354 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012355 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012356 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012357 ret = drm_atomic_add_affected_planes(state, crtc);
12358 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012359
12360 /*
12361 * Note we have an issue here with infoframes: current code
12362 * only updates them on the full mode set path per hw
12363 * requirements. So here we should be checking for any
12364 * required changes and forcing a mode set.
12365 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012366fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012367 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012368}
12369
Daniel Vetterea9d7582012-07-10 10:42:52 +020012370static bool intel_crtc_in_use(struct drm_crtc *crtc)
12371{
12372 struct drm_encoder *encoder;
12373 struct drm_device *dev = crtc->dev;
12374
12375 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12376 if (encoder->crtc == crtc)
12377 return true;
12378
12379 return false;
12380}
12381
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012382static void
12383intel_modeset_update_state(struct drm_atomic_state *state)
12384{
12385 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012386 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012387 struct drm_crtc *crtc;
12388 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012389 struct drm_connector *connector;
12390
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012391 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012392
Damien Lespiaub2784e12014-08-05 11:29:37 +010012393 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012394 if (!intel_encoder->base.crtc)
12395 continue;
12396
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012397 crtc = intel_encoder->base.crtc;
12398 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12399 if (!crtc_state || !needs_modeset(crtc->state))
12400 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012401
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012402 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012403 }
12404
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012405 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012406 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012407
Ville Syrjälä76688512014-01-10 11:28:06 +020012408 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012409 for_each_crtc(dev, crtc) {
12410 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012411
12412 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012413
12414 /* Update hwmode for vblank functions */
12415 if (crtc->state->active)
12416 crtc->hwmode = crtc->state->adjusted_mode;
12417 else
12418 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012419 }
12420
12421 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12422 if (!connector->encoder || !connector->encoder->crtc)
12423 continue;
12424
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012425 crtc = connector->encoder->crtc;
12426 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12427 if (!crtc_state || !needs_modeset(crtc->state))
12428 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012429
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012430 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012431 struct drm_property *dpms_property =
12432 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012433
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012434 connector->dpms = DRM_MODE_DPMS_ON;
12435 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012436
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012437 intel_encoder = to_intel_encoder(connector->encoder);
12438 intel_encoder->connectors_active = true;
12439 } else
12440 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012441 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012442}
12443
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012444static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012445{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012446 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012447
12448 if (clock1 == clock2)
12449 return true;
12450
12451 if (!clock1 || !clock2)
12452 return false;
12453
12454 diff = abs(clock1 - clock2);
12455
12456 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12457 return true;
12458
12459 return false;
12460}
12461
Daniel Vetter25c5b262012-07-08 22:08:04 +020012462#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12463 list_for_each_entry((intel_crtc), \
12464 &(dev)->mode_config.crtc_list, \
12465 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012466 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012467
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012468static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012469intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012470 struct intel_crtc_state *current_config,
12471 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012472{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012473#define PIPE_CONF_CHECK_X(name) \
12474 if (current_config->name != pipe_config->name) { \
12475 DRM_ERROR("mismatch in " #name " " \
12476 "(expected 0x%08x, found 0x%08x)\n", \
12477 current_config->name, \
12478 pipe_config->name); \
12479 return false; \
12480 }
12481
Daniel Vetter08a24032013-04-19 11:25:34 +020012482#define PIPE_CONF_CHECK_I(name) \
12483 if (current_config->name != pipe_config->name) { \
12484 DRM_ERROR("mismatch in " #name " " \
12485 "(expected %i, found %i)\n", \
12486 current_config->name, \
12487 pipe_config->name); \
12488 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012489 }
12490
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012491/* This is required for BDW+ where there is only one set of registers for
12492 * switching between high and low RR.
12493 * This macro can be used whenever a comparison has to be made between one
12494 * hw state and multiple sw state variables.
12495 */
12496#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12497 if ((current_config->name != pipe_config->name) && \
12498 (current_config->alt_name != pipe_config->name)) { \
12499 DRM_ERROR("mismatch in " #name " " \
12500 "(expected %i or %i, found %i)\n", \
12501 current_config->name, \
12502 current_config->alt_name, \
12503 pipe_config->name); \
12504 return false; \
12505 }
12506
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012507#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12508 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012509 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012510 "(expected %i, found %i)\n", \
12511 current_config->name & (mask), \
12512 pipe_config->name & (mask)); \
12513 return false; \
12514 }
12515
Ville Syrjälä5e550652013-09-06 23:29:07 +030012516#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12517 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12518 DRM_ERROR("mismatch in " #name " " \
12519 "(expected %i, found %i)\n", \
12520 current_config->name, \
12521 pipe_config->name); \
12522 return false; \
12523 }
12524
Daniel Vetterbb760062013-06-06 14:55:52 +020012525#define PIPE_CONF_QUIRK(quirk) \
12526 ((current_config->quirks | pipe_config->quirks) & (quirk))
12527
Daniel Vettereccb1402013-05-22 00:50:22 +020012528 PIPE_CONF_CHECK_I(cpu_transcoder);
12529
Daniel Vetter08a24032013-04-19 11:25:34 +020012530 PIPE_CONF_CHECK_I(has_pch_encoder);
12531 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012532 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12533 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12534 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12535 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12536 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012537
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012538 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012539
12540 if (INTEL_INFO(dev)->gen < 8) {
12541 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12542 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12543 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12544 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12545 PIPE_CONF_CHECK_I(dp_m_n.tu);
12546
12547 if (current_config->has_drrs) {
12548 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12549 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12550 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12551 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12552 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12553 }
12554 } else {
12555 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12556 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12557 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12558 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12559 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12560 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012561
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012562 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12563 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12564 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12565 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12566 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012568
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12573 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012575
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012576 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012577 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012578 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12579 IS_VALLEYVIEW(dev))
12580 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012581 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012582
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012583 PIPE_CONF_CHECK_I(has_audio);
12584
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012585 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012586 DRM_MODE_FLAG_INTERLACE);
12587
Daniel Vetterbb760062013-06-06 14:55:52 +020012588 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012589 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012590 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012591 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012592 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012593 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012594 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012595 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012596 DRM_MODE_FLAG_NVSYNC);
12597 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012598
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012599 PIPE_CONF_CHECK_I(pipe_src_w);
12600 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012601
Daniel Vetter99535992014-04-13 12:00:33 +020012602 /*
12603 * FIXME: BIOS likes to set up a cloned config with lvds+external
12604 * screen. Since we don't yet re-compute the pipe config when moving
12605 * just the lvds port away to another pipe the sw tracking won't match.
12606 *
12607 * Proper atomic modesets with recomputed global state will fix this.
12608 * Until then just don't check gmch state for inherited modes.
12609 */
12610 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12611 PIPE_CONF_CHECK_I(gmch_pfit.control);
12612 /* pfit ratios are autocomputed by the hw on gen4+ */
12613 if (INTEL_INFO(dev)->gen < 4)
12614 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12615 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12616 }
12617
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012618 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12619 if (current_config->pch_pfit.enabled) {
12620 PIPE_CONF_CHECK_I(pch_pfit.pos);
12621 PIPE_CONF_CHECK_I(pch_pfit.size);
12622 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012623
Chandra Kondurua1b22782015-04-07 15:28:45 -070012624 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12625
Jesse Barnese59150d2014-01-07 13:30:45 -080012626 /* BDW+ don't expose a synchronous way to read the state */
12627 if (IS_HASWELL(dev))
12628 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012629
Ville Syrjälä282740f2013-09-04 18:30:03 +030012630 PIPE_CONF_CHECK_I(double_wide);
12631
Daniel Vetter26804af2014-06-25 22:01:55 +030012632 PIPE_CONF_CHECK_X(ddi_pll_sel);
12633
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012634 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012635 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012636 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012637 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12638 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012639 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012640 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12641 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12642 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012643
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012644 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12645 PIPE_CONF_CHECK_I(pipe_bpp);
12646
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012647 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012648 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012649
Daniel Vetter66e985c2013-06-05 13:34:20 +020012650#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012651#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012652#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012653#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012654#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012655#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012656
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012657 return true;
12658}
12659
Damien Lespiau08db6652014-11-04 17:06:52 +000012660static void check_wm_state(struct drm_device *dev)
12661{
12662 struct drm_i915_private *dev_priv = dev->dev_private;
12663 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12664 struct intel_crtc *intel_crtc;
12665 int plane;
12666
12667 if (INTEL_INFO(dev)->gen < 9)
12668 return;
12669
12670 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12671 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12672
12673 for_each_intel_crtc(dev, intel_crtc) {
12674 struct skl_ddb_entry *hw_entry, *sw_entry;
12675 const enum pipe pipe = intel_crtc->pipe;
12676
12677 if (!intel_crtc->active)
12678 continue;
12679
12680 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012681 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012682 hw_entry = &hw_ddb.plane[pipe][plane];
12683 sw_entry = &sw_ddb->plane[pipe][plane];
12684
12685 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12686 continue;
12687
12688 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12689 "(expected (%u,%u), found (%u,%u))\n",
12690 pipe_name(pipe), plane + 1,
12691 sw_entry->start, sw_entry->end,
12692 hw_entry->start, hw_entry->end);
12693 }
12694
12695 /* cursor */
12696 hw_entry = &hw_ddb.cursor[pipe];
12697 sw_entry = &sw_ddb->cursor[pipe];
12698
12699 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12700 continue;
12701
12702 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12703 "(expected (%u,%u), found (%u,%u))\n",
12704 pipe_name(pipe),
12705 sw_entry->start, sw_entry->end,
12706 hw_entry->start, hw_entry->end);
12707 }
12708}
12709
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012710static void
12711check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012713 struct intel_connector *connector;
12714
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012715 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012716 /* This also checks the encoder/connector hw state with the
12717 * ->get_hw_state callbacks. */
12718 intel_connector_check_state(connector);
12719
Rob Clarke2c719b2014-12-15 13:56:32 -050012720 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012721 "connector's staged encoder doesn't match current encoder\n");
12722 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012723}
12724
12725static void
12726check_encoder_state(struct drm_device *dev)
12727{
12728 struct intel_encoder *encoder;
12729 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012730
Damien Lespiaub2784e12014-08-05 11:29:37 +010012731 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012732 bool enabled = false;
12733 bool active = false;
12734 enum pipe pipe, tracked_pipe;
12735
12736 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12737 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012738 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012739
Rob Clarke2c719b2014-12-15 13:56:32 -050012740 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012741 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012742 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012743 "encoder's active_connectors set, but no crtc\n");
12744
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012745 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012746 if (connector->base.encoder != &encoder->base)
12747 continue;
12748 enabled = true;
12749 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12750 active = true;
12751 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012752 /*
12753 * for MST connectors if we unplug the connector is gone
12754 * away but the encoder is still connected to a crtc
12755 * until a modeset happens in response to the hotplug.
12756 */
12757 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12758 continue;
12759
Rob Clarke2c719b2014-12-15 13:56:32 -050012760 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012761 "encoder's enabled state mismatch "
12762 "(expected %i, found %i)\n",
12763 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012764 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012765 "active encoder with no crtc\n");
12766
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012768 "encoder's computed active state doesn't match tracked active state "
12769 "(expected %i, found %i)\n", active, encoder->connectors_active);
12770
12771 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012772 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012773 "encoder's hw state doesn't match sw tracking "
12774 "(expected %i, found %i)\n",
12775 encoder->connectors_active, active);
12776
12777 if (!encoder->base.crtc)
12778 continue;
12779
12780 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012781 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012782 "active encoder's pipe doesn't match"
12783 "(expected %i, found %i)\n",
12784 tracked_pipe, pipe);
12785
12786 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012787}
12788
12789static void
12790check_crtc_state(struct drm_device *dev)
12791{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012793 struct intel_crtc *crtc;
12794 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012795 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012796
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012797 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012798 bool enabled = false;
12799 bool active = false;
12800
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012801 memset(&pipe_config, 0, sizeof(pipe_config));
12802
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012803 DRM_DEBUG_KMS("[CRTC:%d]\n",
12804 crtc->base.base.id);
12805
Matt Roper83d65732015-02-25 13:12:16 -080012806 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012807 "active crtc, but not enabled in sw tracking\n");
12808
Damien Lespiaub2784e12014-08-05 11:29:37 +010012809 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012810 if (encoder->base.crtc != &crtc->base)
12811 continue;
12812 enabled = true;
12813 if (encoder->connectors_active)
12814 active = true;
12815 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012816
Rob Clarke2c719b2014-12-15 13:56:32 -050012817 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012818 "crtc's computed active state doesn't match tracked active state "
12819 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012820 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012821 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012822 "(expected %i, found %i)\n", enabled,
12823 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012825 active = dev_priv->display.get_pipe_config(crtc,
12826 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012827
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012828 /* hw state is inconsistent with the pipe quirk */
12829 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12830 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012831 active = crtc->active;
12832
Damien Lespiaub2784e12014-08-05 11:29:37 +010012833 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012834 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012835 if (encoder->base.crtc != &crtc->base)
12836 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012837 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012838 encoder->get_config(encoder, &pipe_config);
12839 }
12840
Rob Clarke2c719b2014-12-15 13:56:32 -050012841 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012842 "crtc active state doesn't match with hw state "
12843 "(expected %i, found %i)\n", crtc->active, active);
12844
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012845 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12846 "transitional active state does not match atomic hw state "
12847 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12848
Daniel Vetterc0b03412013-05-28 12:05:54 +020012849 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012850 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012851 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012852 intel_dump_pipe_config(crtc, &pipe_config,
12853 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012854 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012855 "[sw state]");
12856 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012857 }
12858}
12859
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012860static void
12861check_shared_dpll_state(struct drm_device *dev)
12862{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012864 struct intel_crtc *crtc;
12865 struct intel_dpll_hw_state dpll_hw_state;
12866 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012867
12868 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12869 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12870 int enabled_crtcs = 0, active_crtcs = 0;
12871 bool active;
12872
12873 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12874
12875 DRM_DEBUG_KMS("%s\n", pll->name);
12876
12877 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12878
Rob Clarke2c719b2014-12-15 13:56:32 -050012879 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012880 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012881 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012882 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012883 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012884 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012885 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012886 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012887 "pll on state mismatch (expected %i, found %i)\n",
12888 pll->on, active);
12889
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012890 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012891 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012892 enabled_crtcs++;
12893 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12894 active_crtcs++;
12895 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012896 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012897 "pll active crtcs mismatch (expected %i, found %i)\n",
12898 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012899 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012900 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012901 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012902
Rob Clarke2c719b2014-12-15 13:56:32 -050012903 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012904 sizeof(dpll_hw_state)),
12905 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012906 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012907}
12908
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012909void
12910intel_modeset_check_state(struct drm_device *dev)
12911{
Damien Lespiau08db6652014-11-04 17:06:52 +000012912 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012913 check_connector_state(dev);
12914 check_encoder_state(dev);
12915 check_crtc_state(dev);
12916 check_shared_dpll_state(dev);
12917}
12918
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012919void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012920 int dotclock)
12921{
12922 /*
12923 * FDI already provided one idea for the dotclock.
12924 * Yell if the encoder disagrees.
12925 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012926 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012927 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012928 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012929}
12930
Ville Syrjälä80715b22014-05-15 20:23:23 +030012931static void update_scanline_offset(struct intel_crtc *crtc)
12932{
12933 struct drm_device *dev = crtc->base.dev;
12934
12935 /*
12936 * The scanline counter increments at the leading edge of hsync.
12937 *
12938 * On most platforms it starts counting from vtotal-1 on the
12939 * first active line. That means the scanline counter value is
12940 * always one less than what we would expect. Ie. just after
12941 * start of vblank, which also occurs at start of hsync (on the
12942 * last active line), the scanline counter will read vblank_start-1.
12943 *
12944 * On gen2 the scanline counter starts counting from 1 instead
12945 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12946 * to keep the value positive), instead of adding one.
12947 *
12948 * On HSW+ the behaviour of the scanline counter depends on the output
12949 * type. For DP ports it behaves like most other platforms, but on HDMI
12950 * there's an extra 1 line difference. So we need to add two instead of
12951 * one to the value.
12952 */
12953 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012954 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012955 int vtotal;
12956
12957 vtotal = mode->crtc_vtotal;
12958 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12959 vtotal /= 2;
12960
12961 crtc->scanline_offset = vtotal - 1;
12962 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012963 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012964 crtc->scanline_offset = 2;
12965 } else
12966 crtc->scanline_offset = 1;
12967}
12968
Maarten Lankhorstad421372015-06-15 12:33:42 +020012969static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012970{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012971 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012972 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012973 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012974 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012975 struct intel_crtc_state *intel_crtc_state;
12976 struct drm_crtc *crtc;
12977 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012978 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012979
12980 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012981 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012982
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012983 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012984 int dpll;
12985
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012986 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012987 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012988 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012989
Maarten Lankhorstad421372015-06-15 12:33:42 +020012990 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012991 continue;
12992
Maarten Lankhorstad421372015-06-15 12:33:42 +020012993 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012994
Maarten Lankhorstad421372015-06-15 12:33:42 +020012995 if (!shared_dpll)
12996 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12997
12998 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012999 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013000}
13001
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013002/*
13003 * This implements the workaround described in the "notes" section of the mode
13004 * set sequence documentation. When going from no pipes or single pipe to
13005 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13006 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13007 */
13008static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13009{
13010 struct drm_crtc_state *crtc_state;
13011 struct intel_crtc *intel_crtc;
13012 struct drm_crtc *crtc;
13013 struct intel_crtc_state *first_crtc_state = NULL;
13014 struct intel_crtc_state *other_crtc_state = NULL;
13015 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13016 int i;
13017
13018 /* look at all crtc's that are going to be enabled in during modeset */
13019 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13020 intel_crtc = to_intel_crtc(crtc);
13021
13022 if (!crtc_state->active || !needs_modeset(crtc_state))
13023 continue;
13024
13025 if (first_crtc_state) {
13026 other_crtc_state = to_intel_crtc_state(crtc_state);
13027 break;
13028 } else {
13029 first_crtc_state = to_intel_crtc_state(crtc_state);
13030 first_pipe = intel_crtc->pipe;
13031 }
13032 }
13033
13034 /* No workaround needed? */
13035 if (!first_crtc_state)
13036 return 0;
13037
13038 /* w/a possibly needed, check how many crtc's are already enabled. */
13039 for_each_intel_crtc(state->dev, intel_crtc) {
13040 struct intel_crtc_state *pipe_config;
13041
13042 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13043 if (IS_ERR(pipe_config))
13044 return PTR_ERR(pipe_config);
13045
13046 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13047
13048 if (!pipe_config->base.active ||
13049 needs_modeset(&pipe_config->base))
13050 continue;
13051
13052 /* 2 or more enabled crtcs means no need for w/a */
13053 if (enabled_pipe != INVALID_PIPE)
13054 return 0;
13055
13056 enabled_pipe = intel_crtc->pipe;
13057 }
13058
13059 if (enabled_pipe != INVALID_PIPE)
13060 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13061 else if (other_crtc_state)
13062 other_crtc_state->hsw_workaround_pipe = first_pipe;
13063
13064 return 0;
13065}
13066
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013067/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013068static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013069{
13070 struct drm_device *dev = state->dev;
13071 int ret;
13072
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013073 if (!check_digital_port_conflicts(state)) {
13074 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13075 return -EINVAL;
13076 }
13077
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013078 /*
13079 * See if the config requires any additional preparation, e.g.
13080 * to adjust global state with pipes off. We need to do this
13081 * here so we can get the modeset_pipe updated config for the new
13082 * mode set on this crtc. For other crtcs we need to use the
13083 * adjusted_mode bits in the crtc directly.
13084 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013085 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
13086 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
13087 ret = valleyview_modeset_global_pipes(state);
13088 else
13089 ret = broadwell_modeset_global_pipes(state);
13090
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013091 if (ret)
13092 return ret;
13093 }
13094
Maarten Lankhorstad421372015-06-15 12:33:42 +020013095 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013096
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013097 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013098 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013099
Maarten Lankhorstad421372015-06-15 12:33:42 +020013100 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013101}
13102
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013103static int
13104intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013105{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013106 struct drm_crtc *crtc;
13107 struct drm_crtc_state *crtc_state;
13108 int ret, i;
13109
13110 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013111 if (ret)
13112 return ret;
13113
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013114 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13115 if (!crtc_state->enable &&
13116 WARN_ON(crtc_state->active))
13117 crtc_state->active = false;
13118
13119 if (!crtc_state->enable)
13120 continue;
13121
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013122 if (!needs_modeset(crtc_state)) {
13123 ret = drm_atomic_add_affected_connectors(state, crtc);
13124 if (ret)
13125 return ret;
13126 }
13127
13128 ret = intel_modeset_pipe_config(crtc,
13129 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013130 if (ret)
13131 return ret;
13132
13133 intel_dump_pipe_config(to_intel_crtc(crtc),
13134 to_intel_crtc_state(crtc_state),
13135 "[modeset]");
13136 }
13137
13138 ret = intel_modeset_checks(state);
13139 if (ret)
13140 return ret;
13141
13142 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013143}
13144
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013145static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013146{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013147 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013148 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013149 struct drm_crtc *crtc;
13150 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013151 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013152 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013153
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013154 ret = drm_atomic_helper_prepare_planes(dev, state);
13155 if (ret)
13156 return ret;
13157
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013158 drm_atomic_helper_swap_state(dev, state);
13159
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013160 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013161 if (!needs_modeset(crtc->state) || !crtc_state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013162 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010013163
Maarten Lankhorst69024de2015-06-01 12:49:46 +020013164 intel_crtc_disable_planes(crtc);
13165 dev_priv->display.crtc_disable(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013166 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013167
Daniel Vetterea9d7582012-07-10 10:42:52 +020013168 /* Only after disabling all output pipelines that will be changed can we
13169 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013170 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013171
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013172 /* The state has been swaped above, so state actually contains the
13173 * old state now. */
13174
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030013175 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013176
Daniel Vettera6778b32012-07-02 09:56:42 +020013177 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013178 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013179 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
13180
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020013181 if (!needs_modeset(crtc->state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013182 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013183
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013184 update_scanline_offset(to_intel_crtc(crtc));
13185
13186 dev_priv->display.crtc_enable(crtc);
13187 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013188 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013189
Daniel Vettera6778b32012-07-02 09:56:42 +020013190 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013191
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013192 drm_atomic_helper_cleanup_planes(dev, state);
13193
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013194 drm_atomic_state_free(state);
13195
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013196 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013197}
13198
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013199static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013200{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013201 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013202 int ret;
13203
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013204 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013205 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013206 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013207
13208 return ret;
13209}
13210
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013211static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013212{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013213 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013214
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013215 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013216 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013217 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013218
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013219 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013220}
13221
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013222void intel_crtc_restore_mode(struct drm_crtc *crtc)
13223{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013224 struct drm_device *dev = crtc->dev;
13225 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013226 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013227 struct intel_encoder *encoder;
13228 struct intel_connector *connector;
13229 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013230 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013231 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013232
13233 state = drm_atomic_state_alloc(dev);
13234 if (!state) {
13235 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13236 crtc->base.id);
13237 return;
13238 }
13239
13240 state->acquire_ctx = dev->mode_config.acquire_ctx;
13241
13242 /* The force restore path in the HW readout code relies on the staged
13243 * config still keeping the user requested config while the actual
13244 * state has been overwritten by the configuration read from HW. We
13245 * need to copy the staged config to the atomic state, otherwise the
13246 * mode set will just reapply the state the HW is already in. */
13247 for_each_intel_encoder(dev, encoder) {
13248 if (&encoder->new_crtc->base != crtc)
13249 continue;
13250
13251 for_each_intel_connector(dev, connector) {
13252 if (connector->new_encoder != encoder)
13253 continue;
13254
13255 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13256 if (IS_ERR(connector_state)) {
13257 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13258 connector->base.base.id,
13259 connector->base.name,
13260 PTR_ERR(connector_state));
13261 continue;
13262 }
13263
13264 connector_state->crtc = crtc;
13265 connector_state->best_encoder = &encoder->base;
13266 }
13267 }
13268
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013269 for_each_intel_crtc(dev, intel_crtc) {
13270 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13271 continue;
13272
13273 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13274 if (IS_ERR(crtc_state)) {
13275 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13276 intel_crtc->base.base.id,
13277 PTR_ERR(crtc_state));
13278 continue;
13279 }
13280
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013281 crtc_state->base.active = crtc_state->base.enable =
13282 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013283
13284 if (&intel_crtc->base == crtc)
13285 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013286 }
13287
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013288 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13289 crtc->primary->fb, crtc->x, crtc->y);
13290
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013291 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013292 if (ret)
13293 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013294}
13295
Daniel Vetter25c5b262012-07-08 22:08:04 +020013296#undef for_each_intel_crtc_masked
13297
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013298static bool intel_connector_in_mode_set(struct intel_connector *connector,
13299 struct drm_mode_set *set)
13300{
13301 int ro;
13302
13303 for (ro = 0; ro < set->num_connectors; ro++)
13304 if (set->connectors[ro] == &connector->base)
13305 return true;
13306
13307 return false;
13308}
13309
Daniel Vetter2e431052012-07-04 22:42:15 +020013310static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013311intel_modeset_stage_output_state(struct drm_device *dev,
13312 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013313 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013314{
Daniel Vetter9a935852012-07-05 22:34:27 +020013315 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013316 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013317 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013318 struct drm_crtc *crtc;
13319 struct drm_crtc_state *crtc_state;
13320 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013321
Damien Lespiau9abdda72013-02-13 13:29:23 +000013322 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013323 * of connectors. For paranoia, double-check this. */
13324 WARN_ON(!set->fb && (set->num_connectors != 0));
13325 WARN_ON(set->fb && (set->num_connectors == 0));
13326
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013327 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013328 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13329
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013330 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13331 continue;
13332
13333 connector_state =
13334 drm_atomic_get_connector_state(state, &connector->base);
13335 if (IS_ERR(connector_state))
13336 return PTR_ERR(connector_state);
13337
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013338 if (in_mode_set) {
13339 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013340 connector_state->best_encoder =
13341 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013342 }
13343
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013344 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013345 continue;
13346
Daniel Vetter9a935852012-07-05 22:34:27 +020013347 /* If we disable the crtc, disable all its connectors. Also, if
13348 * the connector is on the changing crtc but not on the new
13349 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013350 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013351 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013352
13353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13354 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013355 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013356 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013357 }
13358 /* connector->new_encoder is now updated for all connectors. */
13359
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013360 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13361 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013362
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013363 if (!connector_state->best_encoder) {
13364 ret = drm_atomic_set_crtc_for_connector(connector_state,
13365 NULL);
13366 if (ret)
13367 return ret;
13368
Daniel Vetter50f56112012-07-02 09:35:43 +020013369 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013370 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013371
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013372 if (intel_connector_in_mode_set(connector, set)) {
13373 struct drm_crtc *crtc = connector->base.state->crtc;
13374
13375 /* If this connector was in a previous crtc, add it
13376 * to the state. We might need to disable it. */
13377 if (crtc) {
13378 crtc_state =
13379 drm_atomic_get_crtc_state(state, crtc);
13380 if (IS_ERR(crtc_state))
13381 return PTR_ERR(crtc_state);
13382 }
13383
13384 ret = drm_atomic_set_crtc_for_connector(connector_state,
13385 set->crtc);
13386 if (ret)
13387 return ret;
13388 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013389
13390 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013391 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13392 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013393 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013394 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013395
Daniel Vetter9a935852012-07-05 22:34:27 +020013396 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13397 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013398 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013399 connector_state->crtc->base.id);
13400
13401 if (connector_state->best_encoder != &connector->encoder->base)
13402 connector->encoder =
13403 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013404 }
13405
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013406 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013407 bool has_connectors;
13408
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013409 ret = drm_atomic_add_affected_connectors(state, crtc);
13410 if (ret)
13411 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013412
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013413 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13414 if (has_connectors != crtc_state->enable)
13415 crtc_state->enable =
13416 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013417 }
13418
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013419 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13420 set->fb, set->x, set->y);
13421 if (ret)
13422 return ret;
13423
13424 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13425 if (IS_ERR(crtc_state))
13426 return PTR_ERR(crtc_state);
13427
Matt Roperce522992015-06-05 15:08:24 -070013428 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13429 if (ret)
13430 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013431
13432 if (set->num_connectors)
13433 crtc_state->active = true;
13434
Daniel Vetter2e431052012-07-04 22:42:15 +020013435 return 0;
13436}
13437
13438static int intel_crtc_set_config(struct drm_mode_set *set)
13439{
13440 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013441 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013442 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013443
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013444 BUG_ON(!set);
13445 BUG_ON(!set->crtc);
13446 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013447
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013448 /* Enforce sane interface api - has been abused by the fb helper. */
13449 BUG_ON(!set->mode && set->fb);
13450 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013451
Daniel Vetter2e431052012-07-04 22:42:15 +020013452 if (set->fb) {
13453 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13454 set->crtc->base.id, set->fb->base.id,
13455 (int)set->num_connectors, set->x, set->y);
13456 } else {
13457 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013458 }
13459
13460 dev = set->crtc->dev;
13461
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013462 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013463 if (!state)
13464 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013465
13466 state->acquire_ctx = dev->mode_config.acquire_ctx;
13467
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013468 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013469 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013470 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013471
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013472 ret = intel_modeset_compute_config(state);
13473 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013474 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013475
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013476 intel_update_pipe_size(to_intel_crtc(set->crtc));
13477
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013478 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013479 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013480 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13481 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013482 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013483
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013484out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013485 if (ret)
13486 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013487 return ret;
13488}
13489
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013490static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013491 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013492 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013493 .destroy = intel_crtc_destroy,
13494 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013495 .atomic_duplicate_state = intel_crtc_duplicate_state,
13496 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013497};
13498
Daniel Vetter53589012013-06-05 13:34:16 +020013499static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13500 struct intel_shared_dpll *pll,
13501 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013502{
Daniel Vetter53589012013-06-05 13:34:16 +020013503 uint32_t val;
13504
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013505 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013506 return false;
13507
Daniel Vetter53589012013-06-05 13:34:16 +020013508 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013509 hw_state->dpll = val;
13510 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13511 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013512
13513 return val & DPLL_VCO_ENABLE;
13514}
13515
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013516static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13517 struct intel_shared_dpll *pll)
13518{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013519 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13520 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013521}
13522
Daniel Vettere7b903d2013-06-05 13:34:14 +020013523static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13524 struct intel_shared_dpll *pll)
13525{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013526 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013527 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013528
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013529 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013530
13531 /* Wait for the clocks to stabilize. */
13532 POSTING_READ(PCH_DPLL(pll->id));
13533 udelay(150);
13534
13535 /* The pixel multiplier can only be updated once the
13536 * DPLL is enabled and the clocks are stable.
13537 *
13538 * So write it again.
13539 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013540 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013541 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013542 udelay(200);
13543}
13544
13545static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13546 struct intel_shared_dpll *pll)
13547{
13548 struct drm_device *dev = dev_priv->dev;
13549 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013550
13551 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013552 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013553 if (intel_crtc_to_shared_dpll(crtc) == pll)
13554 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13555 }
13556
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013557 I915_WRITE(PCH_DPLL(pll->id), 0);
13558 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013559 udelay(200);
13560}
13561
Daniel Vetter46edb022013-06-05 13:34:12 +020013562static char *ibx_pch_dpll_names[] = {
13563 "PCH DPLL A",
13564 "PCH DPLL B",
13565};
13566
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013568{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013570 int i;
13571
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013572 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013573
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013574 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013575 dev_priv->shared_dplls[i].id = i;
13576 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013577 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013578 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13579 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013580 dev_priv->shared_dplls[i].get_hw_state =
13581 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013582 }
13583}
13584
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013585static void intel_shared_dpll_init(struct drm_device *dev)
13586{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013588
Ville Syrjäläb6283052015-06-03 15:45:07 +030013589 intel_update_cdclk(dev);
13590
Daniel Vetter9cd86932014-06-25 22:01:57 +030013591 if (HAS_DDI(dev))
13592 intel_ddi_pll_init(dev);
13593 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013594 ibx_pch_dpll_init(dev);
13595 else
13596 dev_priv->num_shared_dpll = 0;
13597
13598 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013599}
13600
Matt Roper6beb8c232014-12-01 15:40:14 -080013601/**
13602 * intel_prepare_plane_fb - Prepare fb for usage on plane
13603 * @plane: drm plane to prepare for
13604 * @fb: framebuffer to prepare for presentation
13605 *
13606 * Prepares a framebuffer for usage on a display plane. Generally this
13607 * involves pinning the underlying object and updating the frontbuffer tracking
13608 * bits. Some older platforms need special physical address handling for
13609 * cursor planes.
13610 *
13611 * Returns 0 on success, negative error code on failure.
13612 */
13613int
13614intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013615 struct drm_framebuffer *fb,
13616 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013617{
13618 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013619 struct intel_plane *intel_plane = to_intel_plane(plane);
13620 enum pipe pipe = intel_plane->pipe;
13621 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13622 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13623 unsigned frontbuffer_bits = 0;
13624 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013625
Matt Roperea2c67b2014-12-23 10:41:52 -080013626 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013627 return 0;
13628
Matt Roper6beb8c232014-12-01 15:40:14 -080013629 switch (plane->type) {
13630 case DRM_PLANE_TYPE_PRIMARY:
13631 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13632 break;
13633 case DRM_PLANE_TYPE_CURSOR:
13634 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13635 break;
13636 case DRM_PLANE_TYPE_OVERLAY:
13637 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13638 break;
13639 }
Matt Roper465c1202014-05-29 08:06:54 -070013640
Matt Roper4c345742014-07-09 16:22:10 -070013641 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013642
Matt Roper6beb8c232014-12-01 15:40:14 -080013643 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13644 INTEL_INFO(dev)->cursor_needs_physical) {
13645 int align = IS_I830(dev) ? 16 * 1024 : 256;
13646 ret = i915_gem_object_attach_phys(obj, align);
13647 if (ret)
13648 DRM_DEBUG_KMS("failed to attach phys object\n");
13649 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013650 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013651 }
13652
13653 if (ret == 0)
13654 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13655
13656 mutex_unlock(&dev->struct_mutex);
13657
13658 return ret;
13659}
13660
Matt Roper38f3ce32014-12-02 07:45:25 -080013661/**
13662 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13663 * @plane: drm plane to clean up for
13664 * @fb: old framebuffer that was on plane
13665 *
13666 * Cleans up a framebuffer that has just been removed from a plane.
13667 */
13668void
13669intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013670 struct drm_framebuffer *fb,
13671 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013672{
13673 struct drm_device *dev = plane->dev;
13674 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13675
13676 if (WARN_ON(!obj))
13677 return;
13678
13679 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13680 !INTEL_INFO(dev)->cursor_needs_physical) {
13681 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013682 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013683 mutex_unlock(&dev->struct_mutex);
13684 }
Matt Roper465c1202014-05-29 08:06:54 -070013685}
13686
Chandra Konduru6156a452015-04-27 13:48:39 -070013687int
13688skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13689{
13690 int max_scale;
13691 struct drm_device *dev;
13692 struct drm_i915_private *dev_priv;
13693 int crtc_clock, cdclk;
13694
13695 if (!intel_crtc || !crtc_state)
13696 return DRM_PLANE_HELPER_NO_SCALING;
13697
13698 dev = intel_crtc->base.dev;
13699 dev_priv = dev->dev_private;
13700 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13701 cdclk = dev_priv->display.get_display_clock_speed(dev);
13702
13703 if (!crtc_clock || !cdclk)
13704 return DRM_PLANE_HELPER_NO_SCALING;
13705
13706 /*
13707 * skl max scale is lower of:
13708 * close to 3 but not 3, -1 is for that purpose
13709 * or
13710 * cdclk/crtc_clock
13711 */
13712 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13713
13714 return max_scale;
13715}
13716
Matt Roper465c1202014-05-29 08:06:54 -070013717static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013718intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013719 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013720 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013721{
Matt Roper2b875c22014-12-01 15:40:13 -080013722 struct drm_crtc *crtc = state->base.crtc;
13723 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013724 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013725 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13726 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013727
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013728 /* use scaler when colorkey is not required */
13729 if (INTEL_INFO(plane->dev)->gen >= 9 &&
13730 to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13731 min_scale = 1;
13732 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013733 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013734 }
Sonika Jindald8106362015-04-10 14:37:28 +053013735
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013736 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13737 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013738 min_scale, max_scale,
13739 can_position, true,
13740 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013741}
13742
Gustavo Padovan14af2932014-10-24 14:51:31 +010013743static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013744intel_commit_primary_plane(struct drm_plane *plane,
13745 struct intel_plane_state *state)
13746{
Matt Roper2b875c22014-12-01 15:40:13 -080013747 struct drm_crtc *crtc = state->base.crtc;
13748 struct drm_framebuffer *fb = state->base.fb;
13749 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013750 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013751 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013752 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013753
Matt Roperea2c67b2014-12-23 10:41:52 -080013754 crtc = crtc ? crtc : plane->crtc;
13755 intel_crtc = to_intel_crtc(crtc);
13756
Matt Ropercf4c7c12014-12-04 10:27:42 -080013757 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013758 crtc->x = src->x1 >> 16;
13759 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013760
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013761 if (!intel_crtc->active)
13762 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013763
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013764 if (state->visible)
13765 /* FIXME: kill this fastboot hack */
13766 intel_update_pipe_size(intel_crtc);
13767
13768 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013769}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013770
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013771static void
13772intel_disable_primary_plane(struct drm_plane *plane,
13773 struct drm_crtc *crtc,
13774 bool force)
13775{
13776 struct drm_device *dev = plane->dev;
13777 struct drm_i915_private *dev_priv = dev->dev_private;
13778
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013779 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13780}
13781
Matt Roper32b7eee2014-12-24 07:59:06 -080013782static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13783{
13784 struct drm_device *dev = crtc->dev;
13785 struct drm_i915_private *dev_priv = dev->dev_private;
13786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5c2db182015-06-01 12:50:11 +020013787 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
Matt Roperea2c67b2014-12-23 10:41:52 -080013788 struct intel_plane *intel_plane;
13789 struct drm_plane *p;
13790 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013791
Matt Roperea2c67b2014-12-23 10:41:52 -080013792 /* Track fb's for any planes being disabled */
13793 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13794 intel_plane = to_intel_plane(p);
13795
13796 if (intel_crtc->atomic.disabled_planes &
13797 (1 << drm_plane_index(p))) {
13798 switch (p->type) {
13799 case DRM_PLANE_TYPE_PRIMARY:
13800 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13801 break;
13802 case DRM_PLANE_TYPE_CURSOR:
13803 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13804 break;
13805 case DRM_PLANE_TYPE_OVERLAY:
13806 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13807 break;
13808 }
13809
13810 mutex_lock(&dev->struct_mutex);
13811 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13812 mutex_unlock(&dev->struct_mutex);
13813 }
13814 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013815
Matt Roper32b7eee2014-12-24 07:59:06 -080013816 if (intel_crtc->atomic.wait_for_flips)
13817 intel_crtc_wait_for_pending_flips(crtc);
13818
13819 if (intel_crtc->atomic.disable_fbc)
13820 intel_fbc_disable(dev);
13821
13822 if (intel_crtc->atomic.pre_disable_primary)
13823 intel_pre_disable_primary(crtc);
13824
13825 if (intel_crtc->atomic.update_wm)
13826 intel_update_watermarks(crtc);
13827
13828 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013829
13830 /* Perform vblank evasion around commit operation */
Maarten Lankhorst5c2db182015-06-01 12:50:11 +020013831 if (crtc_state->active && !needs_modeset(crtc_state))
Matt Roperc34c9ee2014-12-23 10:41:50 -080013832 intel_crtc->atomic.evade =
13833 intel_pipe_update_start(intel_crtc,
13834 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013835}
13836
13837static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13838{
13839 struct drm_device *dev = crtc->dev;
13840 struct drm_i915_private *dev_priv = dev->dev_private;
13841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13842 struct drm_plane *p;
13843
Matt Roperc34c9ee2014-12-23 10:41:50 -080013844 if (intel_crtc->atomic.evade)
13845 intel_pipe_update_end(intel_crtc,
13846 intel_crtc->atomic.start_vbl_count);
13847
Matt Roper32b7eee2014-12-24 07:59:06 -080013848 intel_runtime_pm_put(dev_priv);
13849
Maarten Lankhorst8a8f7f42015-06-01 12:49:55 +020013850 if (intel_crtc->atomic.wait_vblank && intel_crtc->active)
Matt Roper32b7eee2014-12-24 07:59:06 -080013851 intel_wait_for_vblank(dev, intel_crtc->pipe);
13852
13853 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13854
13855 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013856 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013857 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013858 mutex_unlock(&dev->struct_mutex);
13859 }
Matt Roper465c1202014-05-29 08:06:54 -070013860
Matt Roper32b7eee2014-12-24 07:59:06 -080013861 if (intel_crtc->atomic.post_enable_primary)
13862 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013863
Matt Roper32b7eee2014-12-24 07:59:06 -080013864 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13865 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13866 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13867 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013868
Matt Roper32b7eee2014-12-24 07:59:06 -080013869 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013870}
13871
Matt Ropercf4c7c12014-12-04 10:27:42 -080013872/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013873 * intel_plane_destroy - destroy a plane
13874 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013875 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013876 * Common destruction function for all types of planes (primary, cursor,
13877 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013878 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013879void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013880{
13881 struct intel_plane *intel_plane = to_intel_plane(plane);
13882 drm_plane_cleanup(plane);
13883 kfree(intel_plane);
13884}
13885
Matt Roper65a3fea2015-01-21 16:35:42 -080013886const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013887 .update_plane = drm_atomic_helper_update_plane,
13888 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013889 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013890 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013891 .atomic_get_property = intel_plane_atomic_get_property,
13892 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013893 .atomic_duplicate_state = intel_plane_duplicate_state,
13894 .atomic_destroy_state = intel_plane_destroy_state,
13895
Matt Roper465c1202014-05-29 08:06:54 -070013896};
13897
13898static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13899 int pipe)
13900{
13901 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013902 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013903 const uint32_t *intel_primary_formats;
13904 int num_formats;
13905
13906 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13907 if (primary == NULL)
13908 return NULL;
13909
Matt Roper8e7d6882015-01-21 16:35:41 -080013910 state = intel_create_plane_state(&primary->base);
13911 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013912 kfree(primary);
13913 return NULL;
13914 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013915 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013916
Matt Roper465c1202014-05-29 08:06:54 -070013917 primary->can_scale = false;
13918 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013919 if (INTEL_INFO(dev)->gen >= 9) {
13920 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013921 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013922 }
Matt Roper465c1202014-05-29 08:06:54 -070013923 primary->pipe = pipe;
13924 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013925 primary->check_plane = intel_check_primary_plane;
13926 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013927 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013928 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013929 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13930 primary->plane = !pipe;
13931
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013932 if (INTEL_INFO(dev)->gen >= 9) {
13933 intel_primary_formats = skl_primary_formats;
13934 num_formats = ARRAY_SIZE(skl_primary_formats);
13935 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013936 intel_primary_formats = i965_primary_formats;
13937 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013938 } else {
13939 intel_primary_formats = i8xx_primary_formats;
13940 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013941 }
13942
13943 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013944 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013945 intel_primary_formats, num_formats,
13946 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013947
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013948 if (INTEL_INFO(dev)->gen >= 4)
13949 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013950
Matt Roperea2c67b2014-12-23 10:41:52 -080013951 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13952
Matt Roper465c1202014-05-29 08:06:54 -070013953 return &primary->base;
13954}
13955
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013956void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13957{
13958 if (!dev->mode_config.rotation_property) {
13959 unsigned long flags = BIT(DRM_ROTATE_0) |
13960 BIT(DRM_ROTATE_180);
13961
13962 if (INTEL_INFO(dev)->gen >= 9)
13963 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13964
13965 dev->mode_config.rotation_property =
13966 drm_mode_create_rotation_property(dev, flags);
13967 }
13968 if (dev->mode_config.rotation_property)
13969 drm_object_attach_property(&plane->base.base,
13970 dev->mode_config.rotation_property,
13971 plane->base.state->rotation);
13972}
13973
Matt Roper3d7d6512014-06-10 08:28:13 -070013974static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013975intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013976 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013977 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013978{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013979 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013980 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013981 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013982 unsigned stride;
13983 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013984
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013985 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13986 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013987 DRM_PLANE_HELPER_NO_SCALING,
13988 DRM_PLANE_HELPER_NO_SCALING,
13989 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013990 if (ret)
13991 return ret;
13992
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013993 /* if we want to turn off the cursor ignore width and height */
13994 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013995 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013996
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013997 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013998 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013999 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14000 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014001 return -EINVAL;
14002 }
14003
Matt Roperea2c67b2014-12-23 10:41:52 -080014004 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14005 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014006 DRM_DEBUG_KMS("buffer is too small\n");
14007 return -ENOMEM;
14008 }
14009
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014010 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014011 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014012 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014013 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014014
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014015 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014016}
14017
Matt Roperf4a2cf22014-12-01 15:40:12 -080014018static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014019intel_disable_cursor_plane(struct drm_plane *plane,
14020 struct drm_crtc *crtc,
14021 bool force)
14022{
14023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14024
14025 if (!force) {
14026 plane->fb = NULL;
14027 intel_crtc->cursor_bo = NULL;
14028 intel_crtc->cursor_addr = 0;
14029 }
14030
14031 intel_crtc_update_cursor(crtc, false);
14032}
14033
14034static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014035intel_commit_cursor_plane(struct drm_plane *plane,
14036 struct intel_plane_state *state)
14037{
Matt Roper2b875c22014-12-01 15:40:13 -080014038 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014039 struct drm_device *dev = plane->dev;
14040 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014041 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014042 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014043
Matt Roperea2c67b2014-12-23 10:41:52 -080014044 crtc = crtc ? crtc : plane->crtc;
14045 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014046
Matt Roperea2c67b2014-12-23 10:41:52 -080014047 plane->fb = state->base.fb;
14048 crtc->cursor_x = state->base.crtc_x;
14049 crtc->cursor_y = state->base.crtc_y;
14050
Gustavo Padovana912f122014-12-01 15:40:10 -080014051 if (intel_crtc->cursor_bo == obj)
14052 goto update;
14053
Matt Roperf4a2cf22014-12-01 15:40:12 -080014054 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014055 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014056 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014057 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014058 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014059 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014060
Gustavo Padovana912f122014-12-01 15:40:10 -080014061 intel_crtc->cursor_addr = addr;
14062 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014063
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014064update:
Matt Roper32b7eee2014-12-24 07:59:06 -080014065 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014066 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014067}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014068
Matt Roper3d7d6512014-06-10 08:28:13 -070014069static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14070 int pipe)
14071{
14072 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014073 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014074
14075 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14076 if (cursor == NULL)
14077 return NULL;
14078
Matt Roper8e7d6882015-01-21 16:35:41 -080014079 state = intel_create_plane_state(&cursor->base);
14080 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014081 kfree(cursor);
14082 return NULL;
14083 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014084 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014085
Matt Roper3d7d6512014-06-10 08:28:13 -070014086 cursor->can_scale = false;
14087 cursor->max_downscale = 1;
14088 cursor->pipe = pipe;
14089 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080014090 cursor->check_plane = intel_check_cursor_plane;
14091 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014092 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014093
14094 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014095 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014096 intel_cursor_formats,
14097 ARRAY_SIZE(intel_cursor_formats),
14098 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014099
14100 if (INTEL_INFO(dev)->gen >= 4) {
14101 if (!dev->mode_config.rotation_property)
14102 dev->mode_config.rotation_property =
14103 drm_mode_create_rotation_property(dev,
14104 BIT(DRM_ROTATE_0) |
14105 BIT(DRM_ROTATE_180));
14106 if (dev->mode_config.rotation_property)
14107 drm_object_attach_property(&cursor->base.base,
14108 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014109 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014110 }
14111
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014112 if (INTEL_INFO(dev)->gen >=9)
14113 state->scaler_id = -1;
14114
Matt Roperea2c67b2014-12-23 10:41:52 -080014115 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14116
Matt Roper3d7d6512014-06-10 08:28:13 -070014117 return &cursor->base;
14118}
14119
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014120static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14121 struct intel_crtc_state *crtc_state)
14122{
14123 int i;
14124 struct intel_scaler *intel_scaler;
14125 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14126
14127 for (i = 0; i < intel_crtc->num_scalers; i++) {
14128 intel_scaler = &scaler_state->scalers[i];
14129 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014130 intel_scaler->mode = PS_SCALER_MODE_DYN;
14131 }
14132
14133 scaler_state->scaler_id = -1;
14134}
14135
Hannes Ederb358d0a2008-12-18 21:18:47 +010014136static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014137{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014138 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014139 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014140 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014141 struct drm_plane *primary = NULL;
14142 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014143 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014144
Daniel Vetter955382f2013-09-19 14:05:45 +020014145 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014146 if (intel_crtc == NULL)
14147 return;
14148
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014149 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14150 if (!crtc_state)
14151 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014152 intel_crtc->config = crtc_state;
14153 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014154 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014155
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014156 /* initialize shared scalers */
14157 if (INTEL_INFO(dev)->gen >= 9) {
14158 if (pipe == PIPE_C)
14159 intel_crtc->num_scalers = 1;
14160 else
14161 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14162
14163 skl_init_scalers(dev, intel_crtc, crtc_state);
14164 }
14165
Matt Roper465c1202014-05-29 08:06:54 -070014166 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014167 if (!primary)
14168 goto fail;
14169
14170 cursor = intel_cursor_plane_create(dev, pipe);
14171 if (!cursor)
14172 goto fail;
14173
Matt Roper465c1202014-05-29 08:06:54 -070014174 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014175 cursor, &intel_crtc_funcs);
14176 if (ret)
14177 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014178
14179 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014180 for (i = 0; i < 256; i++) {
14181 intel_crtc->lut_r[i] = i;
14182 intel_crtc->lut_g[i] = i;
14183 intel_crtc->lut_b[i] = i;
14184 }
14185
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014186 /*
14187 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014188 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014189 */
Jesse Barnes80824002009-09-10 15:28:06 -070014190 intel_crtc->pipe = pipe;
14191 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014192 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014193 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014194 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014195 }
14196
Chris Wilson4b0e3332014-05-30 16:35:26 +030014197 intel_crtc->cursor_base = ~0;
14198 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014199 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014200
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014201 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14202 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14203 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14204 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14205
Jesse Barnes79e53942008-11-07 14:24:08 -080014206 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014207
14208 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014209 return;
14210
14211fail:
14212 if (primary)
14213 drm_plane_cleanup(primary);
14214 if (cursor)
14215 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014216 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014217 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218}
14219
Jesse Barnes752aa882013-10-31 18:55:49 +020014220enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14221{
14222 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014223 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014224
Rob Clark51fd3712013-11-19 12:10:12 -050014225 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014226
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014227 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014228 return INVALID_PIPE;
14229
14230 return to_intel_crtc(encoder->crtc)->pipe;
14231}
14232
Carl Worth08d7b3d2009-04-29 14:43:54 -070014233int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014234 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014235{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014236 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014237 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014238 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014239
Rob Clark7707e652014-07-17 23:30:04 -040014240 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014241
Rob Clark7707e652014-07-17 23:30:04 -040014242 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014243 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014244 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014245 }
14246
Rob Clark7707e652014-07-17 23:30:04 -040014247 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014248 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014249
Daniel Vetterc05422d2009-08-11 16:05:30 +020014250 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014251}
14252
Daniel Vetter66a92782012-07-12 20:08:18 +020014253static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014254{
Daniel Vetter66a92782012-07-12 20:08:18 +020014255 struct drm_device *dev = encoder->base.dev;
14256 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014258 int entry = 0;
14259
Damien Lespiaub2784e12014-08-05 11:29:37 +010014260 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014261 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014262 index_mask |= (1 << entry);
14263
Jesse Barnes79e53942008-11-07 14:24:08 -080014264 entry++;
14265 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014266
Jesse Barnes79e53942008-11-07 14:24:08 -080014267 return index_mask;
14268}
14269
Chris Wilson4d302442010-12-14 19:21:29 +000014270static bool has_edp_a(struct drm_device *dev)
14271{
14272 struct drm_i915_private *dev_priv = dev->dev_private;
14273
14274 if (!IS_MOBILE(dev))
14275 return false;
14276
14277 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14278 return false;
14279
Damien Lespiaue3589902014-02-07 19:12:50 +000014280 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014281 return false;
14282
14283 return true;
14284}
14285
Jesse Barnes84b4e042014-06-25 08:24:29 -070014286static bool intel_crt_present(struct drm_device *dev)
14287{
14288 struct drm_i915_private *dev_priv = dev->dev_private;
14289
Damien Lespiau884497e2013-12-03 13:56:23 +000014290 if (INTEL_INFO(dev)->gen >= 9)
14291 return false;
14292
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014293 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014294 return false;
14295
14296 if (IS_CHERRYVIEW(dev))
14297 return false;
14298
14299 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14300 return false;
14301
14302 return true;
14303}
14304
Jesse Barnes79e53942008-11-07 14:24:08 -080014305static void intel_setup_outputs(struct drm_device *dev)
14306{
Eric Anholt725e30a2009-01-22 13:01:02 -080014307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014308 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014309 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014310
Daniel Vetterc9093352013-06-06 22:22:47 +020014311 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014312
Jesse Barnes84b4e042014-06-25 08:24:29 -070014313 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014314 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014315
Vandana Kannanc776eb22014-08-19 12:05:01 +053014316 if (IS_BROXTON(dev)) {
14317 /*
14318 * FIXME: Broxton doesn't support port detection via the
14319 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14320 * detect the ports.
14321 */
14322 intel_ddi_init(dev, PORT_A);
14323 intel_ddi_init(dev, PORT_B);
14324 intel_ddi_init(dev, PORT_C);
14325 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014326 int found;
14327
Jesse Barnesde31fac2015-03-06 15:53:32 -080014328 /*
14329 * Haswell uses DDI functions to detect digital outputs.
14330 * On SKL pre-D0 the strap isn't connected, so we assume
14331 * it's there.
14332 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014333 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014334 /* WaIgnoreDDIAStrap: skl */
14335 if (found ||
14336 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014337 intel_ddi_init(dev, PORT_A);
14338
14339 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14340 * register */
14341 found = I915_READ(SFUSE_STRAP);
14342
14343 if (found & SFUSE_STRAP_DDIB_DETECTED)
14344 intel_ddi_init(dev, PORT_B);
14345 if (found & SFUSE_STRAP_DDIC_DETECTED)
14346 intel_ddi_init(dev, PORT_C);
14347 if (found & SFUSE_STRAP_DDID_DETECTED)
14348 intel_ddi_init(dev, PORT_D);
14349 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014350 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014351 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014352
14353 if (has_edp_a(dev))
14354 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014355
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014356 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014357 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014358 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014359 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014360 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014361 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014362 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014363 }
14364
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014365 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014366 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014367
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014368 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014369 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014370
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014371 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014372 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014373
Daniel Vetter270b3042012-10-27 15:52:05 +020014374 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014375 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014376 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014377 /*
14378 * The DP_DETECTED bit is the latched state of the DDC
14379 * SDA pin at boot. However since eDP doesn't require DDC
14380 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14381 * eDP ports may have been muxed to an alternate function.
14382 * Thus we can't rely on the DP_DETECTED bit alone to detect
14383 * eDP ports. Consult the VBT as well as DP_DETECTED to
14384 * detect eDP ports.
14385 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014386 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14387 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014388 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14389 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014390 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14391 intel_dp_is_edp(dev, PORT_B))
14392 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014393
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014394 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14395 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014396 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14397 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014398 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14399 intel_dp_is_edp(dev, PORT_C))
14400 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014401
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014402 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014403 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014404 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14405 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014406 /* eDP not supported on port D, so don't check VBT */
14407 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14408 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014409 }
14410
Jani Nikula3cfca972013-08-27 15:12:26 +030014411 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014412 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014413 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014414
Paulo Zanonie2debe92013-02-18 19:00:27 -030014415 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014416 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014417 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014418 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14419 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014420 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014421 }
Ma Ling27185ae2009-08-24 13:50:23 +080014422
Imre Deake7281ea2013-05-08 13:14:08 +030014423 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014424 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014425 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014426
14427 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014428
Paulo Zanonie2debe92013-02-18 19:00:27 -030014429 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014430 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014431 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014432 }
Ma Ling27185ae2009-08-24 13:50:23 +080014433
Paulo Zanonie2debe92013-02-18 19:00:27 -030014434 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014435
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014436 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14437 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014438 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014439 }
Imre Deake7281ea2013-05-08 13:14:08 +030014440 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014441 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014442 }
Ma Ling27185ae2009-08-24 13:50:23 +080014443
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014444 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014445 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014446 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014447 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014448 intel_dvo_init(dev);
14449
Zhenyu Wang103a1962009-11-27 11:44:36 +080014450 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014451 intel_tv_init(dev);
14452
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014453 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014454
Damien Lespiaub2784e12014-08-05 11:29:37 +010014455 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014456 encoder->base.possible_crtcs = encoder->crtc_mask;
14457 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014458 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014459 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014460
Paulo Zanonidde86e22012-12-01 12:04:25 -020014461 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014462
14463 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014464}
14465
14466static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14467{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014468 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014470
Daniel Vetteref2d6332014-02-10 18:00:38 +010014471 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014472 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014473 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014474 drm_gem_object_unreference(&intel_fb->obj->base);
14475 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014476 kfree(intel_fb);
14477}
14478
14479static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014480 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014481 unsigned int *handle)
14482{
14483 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014484 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014485
Chris Wilson05394f32010-11-08 19:18:58 +000014486 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014487}
14488
14489static const struct drm_framebuffer_funcs intel_fb_funcs = {
14490 .destroy = intel_user_framebuffer_destroy,
14491 .create_handle = intel_user_framebuffer_create_handle,
14492};
14493
Damien Lespiaub3218032015-02-27 11:15:18 +000014494static
14495u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14496 uint32_t pixel_format)
14497{
14498 u32 gen = INTEL_INFO(dev)->gen;
14499
14500 if (gen >= 9) {
14501 /* "The stride in bytes must not exceed the of the size of 8K
14502 * pixels and 32K bytes."
14503 */
14504 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14505 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14506 return 32*1024;
14507 } else if (gen >= 4) {
14508 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14509 return 16*1024;
14510 else
14511 return 32*1024;
14512 } else if (gen >= 3) {
14513 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14514 return 8*1024;
14515 else
14516 return 16*1024;
14517 } else {
14518 /* XXX DSPC is limited to 4k tiled */
14519 return 8*1024;
14520 }
14521}
14522
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014523static int intel_framebuffer_init(struct drm_device *dev,
14524 struct intel_framebuffer *intel_fb,
14525 struct drm_mode_fb_cmd2 *mode_cmd,
14526 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014527{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014528 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014529 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014530 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014531
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014532 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14533
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014534 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14535 /* Enforce that fb modifier and tiling mode match, but only for
14536 * X-tiled. This is needed for FBC. */
14537 if (!!(obj->tiling_mode == I915_TILING_X) !=
14538 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14539 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14540 return -EINVAL;
14541 }
14542 } else {
14543 if (obj->tiling_mode == I915_TILING_X)
14544 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14545 else if (obj->tiling_mode == I915_TILING_Y) {
14546 DRM_DEBUG("No Y tiling for legacy addfb\n");
14547 return -EINVAL;
14548 }
14549 }
14550
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014551 /* Passed in modifier sanity checking. */
14552 switch (mode_cmd->modifier[0]) {
14553 case I915_FORMAT_MOD_Y_TILED:
14554 case I915_FORMAT_MOD_Yf_TILED:
14555 if (INTEL_INFO(dev)->gen < 9) {
14556 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14557 mode_cmd->modifier[0]);
14558 return -EINVAL;
14559 }
14560 case DRM_FORMAT_MOD_NONE:
14561 case I915_FORMAT_MOD_X_TILED:
14562 break;
14563 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014564 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14565 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014566 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014567 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014568
Damien Lespiaub3218032015-02-27 11:15:18 +000014569 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14570 mode_cmd->pixel_format);
14571 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14572 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14573 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014574 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014575 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014576
Damien Lespiaub3218032015-02-27 11:15:18 +000014577 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14578 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014579 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014580 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14581 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014582 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014583 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014584 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014585 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014586
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014587 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014588 mode_cmd->pitches[0] != obj->stride) {
14589 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14590 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014591 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014592 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014593
Ville Syrjälä57779d02012-10-31 17:50:14 +020014594 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014595 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014596 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014597 case DRM_FORMAT_RGB565:
14598 case DRM_FORMAT_XRGB8888:
14599 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014600 break;
14601 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014602 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014603 DRM_DEBUG("unsupported pixel format: %s\n",
14604 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014605 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014606 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014607 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014608 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014609 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14610 DRM_DEBUG("unsupported pixel format: %s\n",
14611 drm_get_format_name(mode_cmd->pixel_format));
14612 return -EINVAL;
14613 }
14614 break;
14615 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014616 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014617 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014618 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014619 DRM_DEBUG("unsupported pixel format: %s\n",
14620 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014621 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014622 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014623 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014624 case DRM_FORMAT_ABGR2101010:
14625 if (!IS_VALLEYVIEW(dev)) {
14626 DRM_DEBUG("unsupported pixel format: %s\n",
14627 drm_get_format_name(mode_cmd->pixel_format));
14628 return -EINVAL;
14629 }
14630 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014631 case DRM_FORMAT_YUYV:
14632 case DRM_FORMAT_UYVY:
14633 case DRM_FORMAT_YVYU:
14634 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014635 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014636 DRM_DEBUG("unsupported pixel format: %s\n",
14637 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014638 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014639 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014640 break;
14641 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014642 DRM_DEBUG("unsupported pixel format: %s\n",
14643 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014644 return -EINVAL;
14645 }
14646
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014647 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14648 if (mode_cmd->offsets[0] != 0)
14649 return -EINVAL;
14650
Damien Lespiauec2c9812015-01-20 12:51:45 +000014651 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014652 mode_cmd->pixel_format,
14653 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014654 /* FIXME drm helper for size checks (especially planar formats)? */
14655 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14656 return -EINVAL;
14657
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014658 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14659 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014660 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014661
Jesse Barnes79e53942008-11-07 14:24:08 -080014662 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14663 if (ret) {
14664 DRM_ERROR("framebuffer init failed %d\n", ret);
14665 return ret;
14666 }
14667
Jesse Barnes79e53942008-11-07 14:24:08 -080014668 return 0;
14669}
14670
Jesse Barnes79e53942008-11-07 14:24:08 -080014671static struct drm_framebuffer *
14672intel_user_framebuffer_create(struct drm_device *dev,
14673 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014674 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014675{
Chris Wilson05394f32010-11-08 19:18:58 +000014676 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014677
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014678 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14679 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014680 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014681 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014682
Chris Wilsond2dff872011-04-19 08:36:26 +010014683 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014684}
14685
Daniel Vetter4520f532013-10-09 09:18:51 +020014686#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014687static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014688{
14689}
14690#endif
14691
Jesse Barnes79e53942008-11-07 14:24:08 -080014692static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014693 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014694 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014695 .atomic_check = intel_atomic_check,
14696 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014697 .atomic_state_alloc = intel_atomic_state_alloc,
14698 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014699};
14700
Jesse Barnese70236a2009-09-21 10:42:27 -070014701/* Set up chip specific display functions */
14702static void intel_init_display(struct drm_device *dev)
14703{
14704 struct drm_i915_private *dev_priv = dev->dev_private;
14705
Daniel Vetteree9300b2013-06-03 22:40:22 +020014706 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14707 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014708 else if (IS_CHERRYVIEW(dev))
14709 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014710 else if (IS_VALLEYVIEW(dev))
14711 dev_priv->display.find_dpll = vlv_find_best_dpll;
14712 else if (IS_PINEVIEW(dev))
14713 dev_priv->display.find_dpll = pnv_find_best_dpll;
14714 else
14715 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14716
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014717 if (INTEL_INFO(dev)->gen >= 9) {
14718 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014719 dev_priv->display.get_initial_plane_config =
14720 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014721 dev_priv->display.crtc_compute_clock =
14722 haswell_crtc_compute_clock;
14723 dev_priv->display.crtc_enable = haswell_crtc_enable;
14724 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014725 dev_priv->display.update_primary_plane =
14726 skylake_update_primary_plane;
14727 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014728 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014729 dev_priv->display.get_initial_plane_config =
14730 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014731 dev_priv->display.crtc_compute_clock =
14732 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014733 dev_priv->display.crtc_enable = haswell_crtc_enable;
14734 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014735 dev_priv->display.update_primary_plane =
14736 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014737 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014738 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014739 dev_priv->display.get_initial_plane_config =
14740 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014741 dev_priv->display.crtc_compute_clock =
14742 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014743 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14744 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014745 dev_priv->display.update_primary_plane =
14746 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014747 } else if (IS_VALLEYVIEW(dev)) {
14748 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014749 dev_priv->display.get_initial_plane_config =
14750 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014751 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014752 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14753 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014754 dev_priv->display.update_primary_plane =
14755 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014756 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014757 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014758 dev_priv->display.get_initial_plane_config =
14759 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014760 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014761 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14762 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014763 dev_priv->display.update_primary_plane =
14764 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014765 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014766
Jesse Barnese70236a2009-09-21 10:42:27 -070014767 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014768 if (IS_SKYLAKE(dev))
14769 dev_priv->display.get_display_clock_speed =
14770 skylake_get_display_clock_speed;
14771 else if (IS_BROADWELL(dev))
14772 dev_priv->display.get_display_clock_speed =
14773 broadwell_get_display_clock_speed;
14774 else if (IS_HASWELL(dev))
14775 dev_priv->display.get_display_clock_speed =
14776 haswell_get_display_clock_speed;
14777 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014778 dev_priv->display.get_display_clock_speed =
14779 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014780 else if (IS_GEN5(dev))
14781 dev_priv->display.get_display_clock_speed =
14782 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014783 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014784 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014785 dev_priv->display.get_display_clock_speed =
14786 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014787 else if (IS_GM45(dev))
14788 dev_priv->display.get_display_clock_speed =
14789 gm45_get_display_clock_speed;
14790 else if (IS_CRESTLINE(dev))
14791 dev_priv->display.get_display_clock_speed =
14792 i965gm_get_display_clock_speed;
14793 else if (IS_PINEVIEW(dev))
14794 dev_priv->display.get_display_clock_speed =
14795 pnv_get_display_clock_speed;
14796 else if (IS_G33(dev) || IS_G4X(dev))
14797 dev_priv->display.get_display_clock_speed =
14798 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014799 else if (IS_I915G(dev))
14800 dev_priv->display.get_display_clock_speed =
14801 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014802 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014803 dev_priv->display.get_display_clock_speed =
14804 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014805 else if (IS_PINEVIEW(dev))
14806 dev_priv->display.get_display_clock_speed =
14807 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014808 else if (IS_I915GM(dev))
14809 dev_priv->display.get_display_clock_speed =
14810 i915gm_get_display_clock_speed;
14811 else if (IS_I865G(dev))
14812 dev_priv->display.get_display_clock_speed =
14813 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014814 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014815 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014816 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014817 else { /* 830 */
14818 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014819 dev_priv->display.get_display_clock_speed =
14820 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014821 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014822
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014823 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014824 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014825 } else if (IS_GEN6(dev)) {
14826 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014827 } else if (IS_IVYBRIDGE(dev)) {
14828 /* FIXME: detect B0+ stepping and use auto training */
14829 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014830 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014831 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014832 if (IS_BROADWELL(dev))
14833 dev_priv->display.modeset_global_resources =
14834 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014835 } else if (IS_VALLEYVIEW(dev)) {
14836 dev_priv->display.modeset_global_resources =
14837 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014838 } else if (IS_BROXTON(dev)) {
14839 dev_priv->display.modeset_global_resources =
14840 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014841 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014842
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014843 switch (INTEL_INFO(dev)->gen) {
14844 case 2:
14845 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14846 break;
14847
14848 case 3:
14849 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14850 break;
14851
14852 case 4:
14853 case 5:
14854 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14855 break;
14856
14857 case 6:
14858 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14859 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014860 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014861 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014862 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14863 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014864 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014865 /* Drop through - unsupported since execlist only. */
14866 default:
14867 /* Default just returns -ENODEV to indicate unsupported */
14868 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014869 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014870
14871 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014872
14873 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014874}
14875
Jesse Barnesb690e962010-07-19 13:53:12 -070014876/*
14877 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14878 * resume, or other times. This quirk makes sure that's the case for
14879 * affected systems.
14880 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014881static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014882{
14883 struct drm_i915_private *dev_priv = dev->dev_private;
14884
14885 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014886 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014887}
14888
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014889static void quirk_pipeb_force(struct drm_device *dev)
14890{
14891 struct drm_i915_private *dev_priv = dev->dev_private;
14892
14893 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14894 DRM_INFO("applying pipe b force quirk\n");
14895}
14896
Keith Packard435793d2011-07-12 14:56:22 -070014897/*
14898 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14899 */
14900static void quirk_ssc_force_disable(struct drm_device *dev)
14901{
14902 struct drm_i915_private *dev_priv = dev->dev_private;
14903 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014904 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014905}
14906
Carsten Emde4dca20e2012-03-15 15:56:26 +010014907/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014908 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14909 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014910 */
14911static void quirk_invert_brightness(struct drm_device *dev)
14912{
14913 struct drm_i915_private *dev_priv = dev->dev_private;
14914 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014915 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014916}
14917
Scot Doyle9c72cc62014-07-03 23:27:50 +000014918/* Some VBT's incorrectly indicate no backlight is present */
14919static void quirk_backlight_present(struct drm_device *dev)
14920{
14921 struct drm_i915_private *dev_priv = dev->dev_private;
14922 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14923 DRM_INFO("applying backlight present quirk\n");
14924}
14925
Jesse Barnesb690e962010-07-19 13:53:12 -070014926struct intel_quirk {
14927 int device;
14928 int subsystem_vendor;
14929 int subsystem_device;
14930 void (*hook)(struct drm_device *dev);
14931};
14932
Egbert Eich5f85f172012-10-14 15:46:38 +020014933/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14934struct intel_dmi_quirk {
14935 void (*hook)(struct drm_device *dev);
14936 const struct dmi_system_id (*dmi_id_list)[];
14937};
14938
14939static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14940{
14941 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14942 return 1;
14943}
14944
14945static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14946 {
14947 .dmi_id_list = &(const struct dmi_system_id[]) {
14948 {
14949 .callback = intel_dmi_reverse_brightness,
14950 .ident = "NCR Corporation",
14951 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14952 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14953 },
14954 },
14955 { } /* terminating entry */
14956 },
14957 .hook = quirk_invert_brightness,
14958 },
14959};
14960
Ben Widawskyc43b5632012-04-16 14:07:40 -070014961static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014962 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14963 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14964
Jesse Barnesb690e962010-07-19 13:53:12 -070014965 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14966 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14967
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014968 /* 830 needs to leave pipe A & dpll A up */
14969 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14970
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014971 /* 830 needs to leave pipe B & dpll B up */
14972 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14973
Keith Packard435793d2011-07-12 14:56:22 -070014974 /* Lenovo U160 cannot use SSC on LVDS */
14975 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014976
14977 /* Sony Vaio Y cannot use SSC on LVDS */
14978 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014979
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014980 /* Acer Aspire 5734Z must invert backlight brightness */
14981 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14982
14983 /* Acer/eMachines G725 */
14984 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14985
14986 /* Acer/eMachines e725 */
14987 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14988
14989 /* Acer/Packard Bell NCL20 */
14990 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14991
14992 /* Acer Aspire 4736Z */
14993 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014994
14995 /* Acer Aspire 5336 */
14996 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014997
14998 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14999 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015000
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015001 /* Acer C720 Chromebook (Core i3 4005U) */
15002 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15003
jens steinb2a96012014-10-28 20:25:53 +010015004 /* Apple Macbook 2,1 (Core 2 T7400) */
15005 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15006
Scot Doyled4967d82014-07-03 23:27:52 +000015007 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15008 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015009
15010 /* HP Chromebook 14 (Celeron 2955U) */
15011 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015012
15013 /* Dell Chromebook 11 */
15014 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015015};
15016
15017static void intel_init_quirks(struct drm_device *dev)
15018{
15019 struct pci_dev *d = dev->pdev;
15020 int i;
15021
15022 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15023 struct intel_quirk *q = &intel_quirks[i];
15024
15025 if (d->device == q->device &&
15026 (d->subsystem_vendor == q->subsystem_vendor ||
15027 q->subsystem_vendor == PCI_ANY_ID) &&
15028 (d->subsystem_device == q->subsystem_device ||
15029 q->subsystem_device == PCI_ANY_ID))
15030 q->hook(dev);
15031 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015032 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15033 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15034 intel_dmi_quirks[i].hook(dev);
15035 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015036}
15037
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015038/* Disable the VGA plane that we never use */
15039static void i915_disable_vga(struct drm_device *dev)
15040{
15041 struct drm_i915_private *dev_priv = dev->dev_private;
15042 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015043 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015044
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015045 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015046 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015047 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015048 sr1 = inb(VGA_SR_DATA);
15049 outb(sr1 | 1<<5, VGA_SR_DATA);
15050 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15051 udelay(300);
15052
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015053 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015054 POSTING_READ(vga_reg);
15055}
15056
Daniel Vetterf8175862012-04-10 15:50:11 +020015057void intel_modeset_init_hw(struct drm_device *dev)
15058{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015059 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015060 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015061 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015062 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015063}
15064
Jesse Barnes79e53942008-11-07 14:24:08 -080015065void intel_modeset_init(struct drm_device *dev)
15066{
Jesse Barnes652c3932009-08-17 13:31:43 -070015067 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015068 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015069 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015070 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015071
15072 drm_mode_config_init(dev);
15073
15074 dev->mode_config.min_width = 0;
15075 dev->mode_config.min_height = 0;
15076
Dave Airlie019d96c2011-09-29 16:20:42 +010015077 dev->mode_config.preferred_depth = 24;
15078 dev->mode_config.prefer_shadow = 1;
15079
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015080 dev->mode_config.allow_fb_modifiers = true;
15081
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015082 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015083
Jesse Barnesb690e962010-07-19 13:53:12 -070015084 intel_init_quirks(dev);
15085
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015086 intel_init_pm(dev);
15087
Ben Widawskye3c74752013-04-05 13:12:39 -070015088 if (INTEL_INFO(dev)->num_pipes == 0)
15089 return;
15090
Jesse Barnese70236a2009-09-21 10:42:27 -070015091 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015092 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015093
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015094 if (IS_GEN2(dev)) {
15095 dev->mode_config.max_width = 2048;
15096 dev->mode_config.max_height = 2048;
15097 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015098 dev->mode_config.max_width = 4096;
15099 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015100 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015101 dev->mode_config.max_width = 8192;
15102 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015103 }
Damien Lespiau068be562014-03-28 14:17:49 +000015104
Ville Syrjälädc41c152014-08-13 11:57:05 +030015105 if (IS_845G(dev) || IS_I865G(dev)) {
15106 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15107 dev->mode_config.cursor_height = 1023;
15108 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015109 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15110 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15111 } else {
15112 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15113 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15114 }
15115
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015116 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015117
Zhao Yakui28c97732009-10-09 11:39:41 +080015118 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015119 INTEL_INFO(dev)->num_pipes,
15120 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015121
Damien Lespiau055e3932014-08-18 13:49:10 +010015122 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015123 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015124 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015125 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015126 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015127 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015128 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015129 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015130 }
15131
Jesse Barnesf42bb702013-12-16 16:34:23 -080015132 intel_init_dpio(dev);
15133
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015134 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015135
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015136 /* Just disable it once at startup */
15137 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015138 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015139
15140 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015141 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015142
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015143 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015144 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015145 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015146
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015147 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015148 if (!crtc->active)
15149 continue;
15150
Jesse Barnes46f297f2014-03-07 08:57:48 -080015151 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015152 * Note that reserving the BIOS fb up front prevents us
15153 * from stuffing other stolen allocations like the ring
15154 * on top. This prevents some ugliness at boot time, and
15155 * can even allow for smooth boot transitions if the BIOS
15156 * fb is large enough for the active pipe configuration.
15157 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015158 if (dev_priv->display.get_initial_plane_config) {
15159 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015160 &crtc->plane_config);
15161 /*
15162 * If the fb is shared between multiple heads, we'll
15163 * just get the first one.
15164 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015165 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015166 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015167 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015168}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015169
Daniel Vetter7fad7982012-07-04 17:51:47 +020015170static void intel_enable_pipe_a(struct drm_device *dev)
15171{
15172 struct intel_connector *connector;
15173 struct drm_connector *crt = NULL;
15174 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015175 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015176
15177 /* We can't just switch on the pipe A, we need to set things up with a
15178 * proper mode and output configuration. As a gross hack, enable pipe A
15179 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015180 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015181 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15182 crt = &connector->base;
15183 break;
15184 }
15185 }
15186
15187 if (!crt)
15188 return;
15189
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015190 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015191 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015192}
15193
Daniel Vetterfa555832012-10-10 23:14:00 +020015194static bool
15195intel_check_plane_mapping(struct intel_crtc *crtc)
15196{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015197 struct drm_device *dev = crtc->base.dev;
15198 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015199 u32 reg, val;
15200
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015201 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015202 return true;
15203
15204 reg = DSPCNTR(!crtc->plane);
15205 val = I915_READ(reg);
15206
15207 if ((val & DISPLAY_PLANE_ENABLE) &&
15208 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15209 return false;
15210
15211 return true;
15212}
15213
Daniel Vetter24929352012-07-02 20:28:59 +020015214static void intel_sanitize_crtc(struct intel_crtc *crtc)
15215{
15216 struct drm_device *dev = crtc->base.dev;
15217 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015218 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015219 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015220 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015221
Daniel Vetter24929352012-07-02 20:28:59 +020015222 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015223 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015224 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15225
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015226 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015227 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015228 if (crtc->active) {
15229 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015230 drm_crtc_vblank_on(&crtc->base);
15231 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015232
Daniel Vetter24929352012-07-02 20:28:59 +020015233 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015234 * disable the crtc (and hence change the state) if it is wrong. Note
15235 * that gen4+ has a fixed plane -> pipe mapping. */
15236 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015237 bool plane;
15238
Daniel Vetter24929352012-07-02 20:28:59 +020015239 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15240 crtc->base.base.id);
15241
15242 /* Pipe has the wrong plane attached and the plane is active.
15243 * Temporarily change the plane mapping and disable everything
15244 * ... */
15245 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015246 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015247 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015248 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015249 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015250 }
Daniel Vetter24929352012-07-02 20:28:59 +020015251
Daniel Vetter7fad7982012-07-04 17:51:47 +020015252 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15253 crtc->pipe == PIPE_A && !crtc->active) {
15254 /* BIOS forgot to enable pipe A, this mostly happens after
15255 * resume. Force-enable the pipe to fix this, the update_dpms
15256 * call below we restore the pipe to the right state, but leave
15257 * the required bits on. */
15258 intel_enable_pipe_a(dev);
15259 }
15260
Daniel Vetter24929352012-07-02 20:28:59 +020015261 /* Adjust the state of the output pipe according to whether we
15262 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015263 enable = false;
15264 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15265 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015266
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015267 if (!enable)
15268 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015269
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015270 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015271
15272 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015273 * functions or because of calls to intel_crtc_disable_noatomic,
15274 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015275 * pipe A quirk. */
15276 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15277 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015278 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015279 crtc->active ? "enabled" : "disabled");
15280
Matt Roper83d65732015-02-25 13:12:16 -080015281 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015282 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015283 crtc->base.enabled = crtc->active;
15284
15285 /* Because we only establish the connector -> encoder ->
15286 * crtc links if something is active, this means the
15287 * crtc is now deactivated. Break the links. connector
15288 * -> encoder links are only establish when things are
15289 * actually up, hence no need to break them. */
15290 WARN_ON(crtc->active);
15291
15292 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15293 WARN_ON(encoder->connectors_active);
15294 encoder->base.crtc = NULL;
15295 }
15296 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015297
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015298 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015299 /*
15300 * We start out with underrun reporting disabled to avoid races.
15301 * For correct bookkeeping mark this on active crtcs.
15302 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015303 * Also on gmch platforms we dont have any hardware bits to
15304 * disable the underrun reporting. Which means we need to start
15305 * out with underrun reporting disabled also on inactive pipes,
15306 * since otherwise we'll complain about the garbage we read when
15307 * e.g. coming up after runtime pm.
15308 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015309 * No protection against concurrent access is required - at
15310 * worst a fifo underrun happens which also sets this to false.
15311 */
15312 crtc->cpu_fifo_underrun_disabled = true;
15313 crtc->pch_fifo_underrun_disabled = true;
15314 }
Daniel Vetter24929352012-07-02 20:28:59 +020015315}
15316
15317static void intel_sanitize_encoder(struct intel_encoder *encoder)
15318{
15319 struct intel_connector *connector;
15320 struct drm_device *dev = encoder->base.dev;
15321
15322 /* We need to check both for a crtc link (meaning that the
15323 * encoder is active and trying to read from a pipe) and the
15324 * pipe itself being active. */
15325 bool has_active_crtc = encoder->base.crtc &&
15326 to_intel_crtc(encoder->base.crtc)->active;
15327
15328 if (encoder->connectors_active && !has_active_crtc) {
15329 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15330 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015331 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015332
15333 /* Connector is active, but has no active pipe. This is
15334 * fallout from our resume register restoring. Disable
15335 * the encoder manually again. */
15336 if (encoder->base.crtc) {
15337 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15338 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015339 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015340 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015341 if (encoder->post_disable)
15342 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015343 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015344 encoder->base.crtc = NULL;
15345 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015346
15347 /* Inconsistent output/port/pipe state happens presumably due to
15348 * a bug in one of the get_hw_state functions. Or someplace else
15349 * in our code, like the register restore mess on resume. Clamp
15350 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015351 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015352 if (connector->encoder != encoder)
15353 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015354 connector->base.dpms = DRM_MODE_DPMS_OFF;
15355 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015356 }
15357 }
15358 /* Enabled encoders without active connectors will be fixed in
15359 * the crtc fixup. */
15360}
15361
Imre Deak04098752014-02-18 00:02:16 +020015362void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015363{
15364 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015365 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015366
Imre Deak04098752014-02-18 00:02:16 +020015367 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15368 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15369 i915_disable_vga(dev);
15370 }
15371}
15372
15373void i915_redisable_vga(struct drm_device *dev)
15374{
15375 struct drm_i915_private *dev_priv = dev->dev_private;
15376
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015377 /* This function can be called both from intel_modeset_setup_hw_state or
15378 * at a very early point in our resume sequence, where the power well
15379 * structures are not yet restored. Since this function is at a very
15380 * paranoid "someone might have enabled VGA while we were not looking"
15381 * level, just check if the power well is enabled instead of trying to
15382 * follow the "don't touch the power well if we don't need it" policy
15383 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015384 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015385 return;
15386
Imre Deak04098752014-02-18 00:02:16 +020015387 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015388}
15389
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015390static bool primary_get_hw_state(struct intel_crtc *crtc)
15391{
15392 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15393
15394 if (!crtc->active)
15395 return false;
15396
15397 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15398}
15399
Daniel Vetter30e984d2013-06-05 13:34:17 +020015400static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015401{
15402 struct drm_i915_private *dev_priv = dev->dev_private;
15403 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015404 struct intel_crtc *crtc;
15405 struct intel_encoder *encoder;
15406 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015407 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015408
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015409 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015410 struct drm_plane *primary = crtc->base.primary;
15411 struct intel_plane_state *plane_state;
15412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015413 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015414 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015416 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015417
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015418 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015419 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015420
Matt Roper83d65732015-02-25 13:12:16 -080015421 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015422 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015423 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015424 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015425
15426 plane_state = to_intel_plane_state(primary->state);
15427 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015428
15429 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15430 crtc->base.base.id,
15431 crtc->active ? "enabled" : "disabled");
15432 }
15433
Daniel Vetter53589012013-06-05 13:34:16 +020015434 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15435 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15436
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015437 pll->on = pll->get_hw_state(dev_priv, pll,
15438 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015439 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015440 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015441 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015442 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015443 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015444 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015445 }
Daniel Vetter53589012013-06-05 13:34:16 +020015446 }
Daniel Vetter53589012013-06-05 13:34:16 +020015447
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015448 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015449 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015450
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015451 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015452 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015453 }
15454
Damien Lespiaub2784e12014-08-05 11:29:37 +010015455 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015456 pipe = 0;
15457
15458 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015459 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15460 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015461 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015462 } else {
15463 encoder->base.crtc = NULL;
15464 }
15465
15466 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015467 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015468 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015469 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015470 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015471 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015472 }
15473
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015474 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015475 if (connector->get_hw_state(connector)) {
15476 connector->base.dpms = DRM_MODE_DPMS_ON;
15477 connector->encoder->connectors_active = true;
15478 connector->base.encoder = &connector->encoder->base;
15479 } else {
15480 connector->base.dpms = DRM_MODE_DPMS_OFF;
15481 connector->base.encoder = NULL;
15482 }
15483 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15484 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015485 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015486 connector->base.encoder ? "enabled" : "disabled");
15487 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015488}
15489
15490/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15491 * and i915 state tracking structures. */
15492void intel_modeset_setup_hw_state(struct drm_device *dev,
15493 bool force_restore)
15494{
15495 struct drm_i915_private *dev_priv = dev->dev_private;
15496 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015497 struct intel_crtc *crtc;
15498 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015499 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015500
15501 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015502
Jesse Barnesbabea612013-06-26 18:57:38 +030015503 /*
15504 * Now that we have the config, copy it to each CRTC struct
15505 * Note that this could go away if we move to using crtc_config
15506 * checking everywhere.
15507 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015508 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015509 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015510 intel_mode_from_pipe_config(&crtc->base.mode,
15511 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015512 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15513 crtc->base.base.id);
15514 drm_mode_debug_printmodeline(&crtc->base.mode);
15515 }
15516 }
15517
Daniel Vetter24929352012-07-02 20:28:59 +020015518 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015519 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015520 intel_sanitize_encoder(encoder);
15521 }
15522
Damien Lespiau055e3932014-08-18 13:49:10 +010015523 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015524 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15525 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015526 intel_dump_pipe_config(crtc, crtc->config,
15527 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015528 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015529
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015530 intel_modeset_update_connector_atomic_state(dev);
15531
Daniel Vetter35c95372013-07-17 06:55:04 +020015532 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15533 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15534
15535 if (!pll->on || pll->active)
15536 continue;
15537
15538 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15539
15540 pll->disable(dev_priv, pll);
15541 pll->on = false;
15542 }
15543
Pradeep Bhat30789992014-11-04 17:06:45 +000015544 if (IS_GEN9(dev))
15545 skl_wm_get_hw_state(dev);
15546 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015547 ilk_wm_get_hw_state(dev);
15548
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015549 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015550 i915_redisable_vga(dev);
15551
Daniel Vetterf30da182013-04-11 20:22:50 +020015552 /*
15553 * We need to use raw interfaces for restoring state to avoid
15554 * checking (bogus) intermediate states.
15555 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015556 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015557 struct drm_crtc *crtc =
15558 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015559
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015560 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015561 }
15562 } else {
15563 intel_modeset_update_staged_output_state(dev);
15564 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015565
15566 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015567}
15568
15569void intel_modeset_gem_init(struct drm_device *dev)
15570{
Jesse Barnes92122782014-10-09 12:57:42 -070015571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015572 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015573 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015574 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015575
Imre Deakae484342014-03-31 15:10:44 +030015576 mutex_lock(&dev->struct_mutex);
15577 intel_init_gt_powersave(dev);
15578 mutex_unlock(&dev->struct_mutex);
15579
Jesse Barnes92122782014-10-09 12:57:42 -070015580 /*
15581 * There may be no VBT; and if the BIOS enabled SSC we can
15582 * just keep using it to avoid unnecessary flicker. Whereas if the
15583 * BIOS isn't using it, don't assume it will work even if the VBT
15584 * indicates as much.
15585 */
15586 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15587 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15588 DREF_SSC1_ENABLE);
15589
Chris Wilson1833b132012-05-09 11:56:28 +010015590 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015591
15592 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015593
15594 /*
15595 * Make sure any fbs we allocated at startup are properly
15596 * pinned & fenced. When we do the allocation it's too early
15597 * for this.
15598 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015599 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015600 obj = intel_fb_obj(c->primary->fb);
15601 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015602 continue;
15603
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015604 mutex_lock(&dev->struct_mutex);
15605 ret = intel_pin_and_fence_fb_obj(c->primary,
15606 c->primary->fb,
15607 c->primary->state,
15608 NULL);
15609 mutex_unlock(&dev->struct_mutex);
15610 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015611 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15612 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015613 drm_framebuffer_unreference(c->primary->fb);
15614 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015615 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015616 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015617 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015618 }
15619 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015620
15621 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015622}
15623
Imre Deak4932e2c2014-02-11 17:12:48 +020015624void intel_connector_unregister(struct intel_connector *intel_connector)
15625{
15626 struct drm_connector *connector = &intel_connector->base;
15627
15628 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015629 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015630}
15631
Jesse Barnes79e53942008-11-07 14:24:08 -080015632void intel_modeset_cleanup(struct drm_device *dev)
15633{
Jesse Barnes652c3932009-08-17 13:31:43 -070015634 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015635 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015636
Imre Deak2eb52522014-11-19 15:30:05 +020015637 intel_disable_gt_powersave(dev);
15638
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015639 intel_backlight_unregister(dev);
15640
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015641 /*
15642 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015643 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015644 * experience fancy races otherwise.
15645 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015646 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015647
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015648 /*
15649 * Due to the hpd irq storm handling the hotplug work can re-arm the
15650 * poll handlers. Hence disable polling after hpd handling is shut down.
15651 */
Keith Packardf87ea762010-10-03 19:36:26 -070015652 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015653
Jesse Barnes652c3932009-08-17 13:31:43 -070015654 mutex_lock(&dev->struct_mutex);
15655
Jesse Barnes723bfd72010-10-07 16:01:13 -070015656 intel_unregister_dsm_handler();
15657
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015658 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015659
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015660 mutex_unlock(&dev->struct_mutex);
15661
Chris Wilson1630fe72011-07-08 12:22:42 +010015662 /* flush any delayed tasks or pending work */
15663 flush_scheduled_work();
15664
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015665 /* destroy the backlight and sysfs files before encoders/connectors */
15666 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015667 struct intel_connector *intel_connector;
15668
15669 intel_connector = to_intel_connector(connector);
15670 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015671 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015672
Jesse Barnes79e53942008-11-07 14:24:08 -080015673 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015674
15675 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015676
15677 mutex_lock(&dev->struct_mutex);
15678 intel_cleanup_gt_powersave(dev);
15679 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015680}
15681
Dave Airlie28d52042009-09-21 14:33:58 +100015682/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015683 * Return which encoder is currently attached for connector.
15684 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015685struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015686{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015687 return &intel_attached_encoder(connector)->base;
15688}
Jesse Barnes79e53942008-11-07 14:24:08 -080015689
Chris Wilsondf0e9242010-09-09 16:20:55 +010015690void intel_connector_attach_encoder(struct intel_connector *connector,
15691 struct intel_encoder *encoder)
15692{
15693 connector->encoder = encoder;
15694 drm_mode_connector_attach_encoder(&connector->base,
15695 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015696}
Dave Airlie28d52042009-09-21 14:33:58 +100015697
15698/*
15699 * set vga decode state - true == enable VGA decode
15700 */
15701int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15702{
15703 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015704 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015705 u16 gmch_ctrl;
15706
Chris Wilson75fa0412014-02-07 18:37:02 -020015707 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15708 DRM_ERROR("failed to read control word\n");
15709 return -EIO;
15710 }
15711
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015712 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15713 return 0;
15714
Dave Airlie28d52042009-09-21 14:33:58 +100015715 if (state)
15716 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15717 else
15718 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015719
15720 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15721 DRM_ERROR("failed to write control word\n");
15722 return -EIO;
15723 }
15724
Dave Airlie28d52042009-09-21 14:33:58 +100015725 return 0;
15726}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015727
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015729
15730 u32 power_well_driver;
15731
Chris Wilson63b66e52013-08-08 15:12:06 +020015732 int num_transcoders;
15733
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734 struct intel_cursor_error_state {
15735 u32 control;
15736 u32 position;
15737 u32 base;
15738 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015739 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015740
15741 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015742 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015743 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015744 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015745 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015746
15747 struct intel_plane_error_state {
15748 u32 control;
15749 u32 stride;
15750 u32 size;
15751 u32 pos;
15752 u32 addr;
15753 u32 surface;
15754 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015755 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015756
15757 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015758 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015759 enum transcoder cpu_transcoder;
15760
15761 u32 conf;
15762
15763 u32 htotal;
15764 u32 hblank;
15765 u32 hsync;
15766 u32 vtotal;
15767 u32 vblank;
15768 u32 vsync;
15769 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015770};
15771
15772struct intel_display_error_state *
15773intel_display_capture_error_state(struct drm_device *dev)
15774{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015775 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015776 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015777 int transcoders[] = {
15778 TRANSCODER_A,
15779 TRANSCODER_B,
15780 TRANSCODER_C,
15781 TRANSCODER_EDP,
15782 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015783 int i;
15784
Chris Wilson63b66e52013-08-08 15:12:06 +020015785 if (INTEL_INFO(dev)->num_pipes == 0)
15786 return NULL;
15787
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015788 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789 if (error == NULL)
15790 return NULL;
15791
Imre Deak190be112013-11-25 17:15:31 +020015792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015793 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15794
Damien Lespiau055e3932014-08-18 13:49:10 +010015795 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015796 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015797 __intel_display_power_is_enabled(dev_priv,
15798 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015799 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015800 continue;
15801
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015802 error->cursor[i].control = I915_READ(CURCNTR(i));
15803 error->cursor[i].position = I915_READ(CURPOS(i));
15804 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015805
15806 error->plane[i].control = I915_READ(DSPCNTR(i));
15807 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015808 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015809 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015810 error->plane[i].pos = I915_READ(DSPPOS(i));
15811 }
Paulo Zanonica291362013-03-06 20:03:14 -030015812 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15813 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015814 if (INTEL_INFO(dev)->gen >= 4) {
15815 error->plane[i].surface = I915_READ(DSPSURF(i));
15816 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15817 }
15818
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015819 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015820
Sonika Jindal3abfce72014-07-21 15:23:43 +053015821 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015822 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015823 }
15824
15825 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15826 if (HAS_DDI(dev_priv->dev))
15827 error->num_transcoders++; /* Account for eDP. */
15828
15829 for (i = 0; i < error->num_transcoders; i++) {
15830 enum transcoder cpu_transcoder = transcoders[i];
15831
Imre Deakddf9c532013-11-27 22:02:02 +020015832 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015833 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015834 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015835 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015836 continue;
15837
Chris Wilson63b66e52013-08-08 15:12:06 +020015838 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15839
15840 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15841 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15842 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15843 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15844 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15845 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15846 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015847 }
15848
15849 return error;
15850}
15851
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15853
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015855intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856 struct drm_device *dev,
15857 struct intel_display_error_state *error)
15858{
Damien Lespiau055e3932014-08-18 13:49:10 +010015859 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 int i;
15861
Chris Wilson63b66e52013-08-08 15:12:06 +020015862 if (!error)
15863 return;
15864
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015865 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015866 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015867 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015868 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015869 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015870 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015871 err_printf(m, " Power: %s\n",
15872 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015873 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015874 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015875
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015876 err_printf(m, "Plane [%d]:\n", i);
15877 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15878 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015879 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015880 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15881 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015882 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015883 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015884 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015885 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015886 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15887 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015888 }
15889
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015890 err_printf(m, "Cursor [%d]:\n", i);
15891 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15892 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15893 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015894 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015895
15896 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015897 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015898 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015899 err_printf(m, " Power: %s\n",
15900 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015901 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15902 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15903 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15904 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15905 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15906 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15907 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15908 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015909}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015910
15911void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15912{
15913 struct intel_crtc *crtc;
15914
15915 for_each_intel_crtc(dev, crtc) {
15916 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015917
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015918 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015919
15920 work = crtc->unpin_work;
15921
15922 if (work && work->event &&
15923 work->event->base.file_priv == file) {
15924 kfree(work->event);
15925 work->event = NULL;
15926 }
15927
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015928 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015929 }
15930}