blob: d5932ef76cde4a785d49152ca903b5a8eed2e642 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
914{
915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnes040484a2011-01-03 12:14:26 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
926 struct intel_crtc *crtc,
927 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800928{
Jesse Barnes040484a2011-01-03 12:14:26 -0800929 u32 val;
930 bool cur_state;
931
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300932 if (HAS_PCH_LPT(dev_priv->dev)) {
933 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
934 return;
935 }
936
Chris Wilson92b27b02012-05-20 18:10:50 +0100937 if (WARN (!pll,
938 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100940
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 val = I915_READ(pll->pll_reg);
942 cur_state = !!(val & DPLL_VCO_ENABLE);
943 WARN(cur_state != state,
944 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
945 pll->pll_reg, state_string(state), state_string(cur_state), val);
946
947 /* Make sure the selected PLL is correctly attached to the transcoder */
948 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700949 u32 pch_dpll;
950
951 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100952 cur_state = pll->pll_reg == _PCH_DPLL_B;
953 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300954 "PLL[%d] not attached to this transcoder %c: %08x\n",
955 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 cur_state = !!(val >> (4*crtc->pipe + 3));
957 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300958 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100959 pll->pll_reg == _PCH_DPLL_B,
960 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300961 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 val);
963 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700964 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800965}
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200966#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
967#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800968
969static void assert_fdi_tx(struct drm_i915_private *dev_priv,
970 enum pipe pipe, bool state)
971{
972 int reg;
973 u32 val;
974 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
976 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800977
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200978 if (HAS_DDI(dev_priv->dev)) {
979 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300981 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300983 } else {
984 reg = FDI_TX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_TX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI TX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
993#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
994
995static void assert_fdi_rx(struct drm_i915_private *dev_priv,
996 enum pipe pipe, bool state)
997{
998 int reg;
999 u32 val;
1000 bool cur_state;
1001
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001002 reg = FDI_RX_CTL(pipe);
1003 val = I915_READ(reg);
1004 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI RX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1010#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1011
1012static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1013 enum pipe pipe)
1014{
1015 int reg;
1016 u32 val;
1017
1018 /* ILK FDI PLL is always enabled */
1019 if (dev_priv->info->gen == 5)
1020 return;
1021
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001022 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001023 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001024 return;
1025
Jesse Barnes040484a2011-01-03 12:14:26 -08001026 reg = FDI_TX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1029}
1030
1031static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int reg;
1035 u32 val;
1036
1037 reg = FDI_RX_CTL(pipe);
1038 val = I915_READ(reg);
1039 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1040}
1041
Jesse Barnesea0760c2011-01-04 15:09:32 -08001042static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1043 enum pipe pipe)
1044{
1045 int pp_reg, lvds_reg;
1046 u32 val;
1047 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001048 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049
1050 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1051 pp_reg = PCH_PP_CONTROL;
1052 lvds_reg = PCH_LVDS;
1053 } else {
1054 pp_reg = PP_CONTROL;
1055 lvds_reg = LVDS;
1056 }
1057
1058 val = I915_READ(pp_reg);
1059 if (!(val & PANEL_POWER_ON) ||
1060 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1061 locked = false;
1062
1063 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1064 panel_pipe = PIPE_B;
1065
1066 WARN(panel_pipe == pipe && locked,
1067 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001069}
1070
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001071void assert_pipe(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073{
1074 int reg;
1075 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001076 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001077 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1078 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079
Daniel Vetter8e636782012-01-22 01:36:48 +01001080 /* if we need the pipe A quirk it must be always on */
1081 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1082 state = true;
1083
Paulo Zanonib97186f2013-05-03 12:15:36 -03001084 if (!intel_display_power_enabled(dev_priv->dev,
1085 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001086 cur_state = false;
1087 } else {
1088 reg = PIPECONF(cpu_transcoder);
1089 val = I915_READ(reg);
1090 cur_state = !!(val & PIPECONF_ENABLE);
1091 }
1092
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001093 WARN(cur_state != state,
1094 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096}
1097
Chris Wilson931872f2012-01-16 23:01:13 +00001098static void assert_plane(struct drm_i915_private *dev_priv,
1099 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001103 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104
1105 reg = DSPCNTR(plane);
1106 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001107 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1108 WARN(cur_state != state,
1109 "plane %c assertion failure (expected %s, current %s)\n",
1110 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111}
1112
Chris Wilson931872f2012-01-16 23:01:13 +00001113#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1114#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1117 enum pipe pipe)
1118{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001119 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120 int reg, i;
1121 u32 val;
1122 int cur_pipe;
1123
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 /* Primary planes are fixed to pipes on gen4+ */
1125 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001126 reg = DSPCNTR(pipe);
1127 val = I915_READ(reg);
1128 WARN((val & DISPLAY_PLANE_ENABLE),
1129 "plane %c assertion failure, should be disabled but not\n",
1130 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001131 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001132 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001135 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 reg = DSPCNTR(i);
1137 val = I915_READ(reg);
1138 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1139 DISPPLANE_SEL_PIPE_SHIFT;
1140 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001141 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1142 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143 }
1144}
1145
Jesse Barnes19332d72013-03-28 09:55:38 -07001146static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001149 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 int reg, i;
1151 u32 val;
1152
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 if (IS_VALLEYVIEW(dev)) {
1154 for (i = 0; i < dev_priv->num_plane; i++) {
1155 reg = SPCNTR(pipe, i);
1156 val = I915_READ(reg);
1157 WARN((val & SP_ENABLE),
1158 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1159 sprite_name(pipe, i), pipe_name(pipe));
1160 }
1161 } else if (INTEL_INFO(dev)->gen >= 7) {
1162 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001163 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001164 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001165 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001166 plane_name(pipe), pipe_name(pipe));
1167 } else if (INTEL_INFO(dev)->gen >= 5) {
1168 reg = DVSCNTR(pipe);
1169 val = I915_READ(reg);
1170 WARN((val & DVS_ENABLE),
1171 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001173 }
1174}
1175
Jesse Barnes92f25842011-01-04 15:09:34 -08001176static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1177{
1178 u32 val;
1179 bool enabled;
1180
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001181 if (HAS_PCH_LPT(dev_priv->dev)) {
1182 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1183 return;
1184 }
1185
Jesse Barnes92f25842011-01-04 15:09:34 -08001186 val = I915_READ(PCH_DREF_CONTROL);
1187 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1188 DREF_SUPERSPREAD_SOURCE_MASK));
1189 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1190}
1191
Daniel Vetterab9412b2013-05-03 11:49:46 +02001192static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001194{
1195 int reg;
1196 u32 val;
1197 bool enabled;
1198
Daniel Vetterab9412b2013-05-03 11:49:46 +02001199 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001200 val = I915_READ(reg);
1201 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001202 WARN(enabled,
1203 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1204 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001205}
1206
Keith Packard4e634382011-08-06 10:39:45 -07001207static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1208 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001209{
1210 if ((val & DP_PORT_EN) == 0)
1211 return false;
1212
1213 if (HAS_PCH_CPT(dev_priv->dev)) {
1214 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1215 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1216 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1217 return false;
1218 } else {
1219 if ((val & DP_PIPE_MASK) != (pipe << 30))
1220 return false;
1221 }
1222 return true;
1223}
1224
Keith Packard1519b992011-08-06 10:35:34 -07001225static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1226 enum pipe pipe, u32 val)
1227{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001228 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001229 return false;
1230
1231 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001232 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001233 return false;
1234 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001235 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001236 return false;
1237 }
1238 return true;
1239}
1240
1241static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, u32 val)
1243{
1244 if ((val & LVDS_PORT_EN) == 0)
1245 return false;
1246
1247 if (HAS_PCH_CPT(dev_priv->dev)) {
1248 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1249 return false;
1250 } else {
1251 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1252 return false;
1253 }
1254 return true;
1255}
1256
1257static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
1260 if ((val & ADPA_DAC_ENABLE) == 0)
1261 return false;
1262 if (HAS_PCH_CPT(dev_priv->dev)) {
1263 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1264 return false;
1265 } else {
1266 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1267 return false;
1268 }
1269 return true;
1270}
1271
Jesse Barnes291906f2011-02-02 12:28:03 -08001272static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001273 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001274{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001275 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001276 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001278 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001279
Daniel Vetter75c5da22012-09-10 21:58:29 +02001280 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1281 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001282 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001283}
1284
1285static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, int reg)
1287{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001288 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001290 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001294 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001295 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001296}
1297
1298static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1299 enum pipe pipe)
1300{
1301 int reg;
1302 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
Keith Packardf0575e92011-07-25 22:12:43 -07001304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001307
1308 reg = PCH_ADPA;
1309 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001311 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
1314 reg = PCH_LVDS;
1315 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001317 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001319
Paulo Zanonie2debe92013-02-18 19:00:27 -03001320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 * intel_enable_pll - enable a PLL
1327 * @dev_priv: i915 private structure
1328 * @pipe: pipe PLL to enable
1329 *
1330 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1331 * make sure the PLL reg is writable first though, since the panel write
1332 * protect mechanism may be enabled.
1333 *
1334 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001335 *
1336 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001337 */
1338static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1339{
1340 int reg;
1341 u32 val;
1342
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001343 assert_pipe_disabled(dev_priv, pipe);
1344
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001346 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347
1348 /* PLL is protected by panel, make sure we can write it */
1349 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1350 assert_panel_unlocked(dev_priv, pipe);
1351
1352 reg = DPLL(pipe);
1353 val = I915_READ(reg);
1354 val |= DPLL_VCO_ENABLE;
1355
1356 /* We do this three times for luck */
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360 I915_WRITE(reg, val);
1361 POSTING_READ(reg);
1362 udelay(150); /* wait for warmup */
1363 I915_WRITE(reg, val);
1364 POSTING_READ(reg);
1365 udelay(150); /* wait for warmup */
1366}
1367
1368/**
1369 * intel_disable_pll - disable a PLL
1370 * @dev_priv: i915 private structure
1371 * @pipe: pipe PLL to disable
1372 *
1373 * Disable the PLL for @pipe, making sure the pipe is off first.
1374 *
1375 * Note! This is for pre-ILK only.
1376 */
1377static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1378{
1379 int reg;
1380 u32 val;
1381
1382 /* Don't disable pipe A or pipe A PLLs if needed */
1383 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1384 return;
1385
1386 /* Make sure the pipe isn't still relying on us */
1387 assert_pipe_disabled(dev_priv, pipe);
1388
1389 reg = DPLL(pipe);
1390 val = I915_READ(reg);
1391 val &= ~DPLL_VCO_ENABLE;
1392 I915_WRITE(reg, val);
1393 POSTING_READ(reg);
1394}
1395
Jesse Barnes89b667f2013-04-18 14:51:36 -07001396void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1397{
1398 u32 port_mask;
1399
1400 if (!port)
1401 port_mask = DPLL_PORTB_READY_MASK;
1402 else
1403 port_mask = DPLL_PORTC_READY_MASK;
1404
1405 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1406 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1407 'B' + port, I915_READ(DPLL(0)));
1408}
1409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001411 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to enable
1414 *
1415 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1416 * drives the transcoder clock.
1417 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001418static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001419{
Daniel Vettere2b78262013-06-07 23:10:03 +02001420 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1421 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001422 int reg;
1423 u32 val;
1424
Chris Wilson48da64a2012-05-13 20:16:12 +01001425 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001426 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001427 if (pll == NULL)
1428 return;
1429
1430 if (WARN_ON(pll->refcount == 0))
1431 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432
1433 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1434 pll->pll_reg, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001435 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001436
1437 /* PCH refclock must be enabled first */
1438 assert_pch_refclk_enabled(dev_priv);
1439
Daniel Vettercdbd2312013-06-05 13:34:03 +02001440 if (pll->active++) {
1441 WARN_ON(!pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001442 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443 return;
1444 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001445 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001446
1447 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1448
1449 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001450 val = I915_READ(reg);
1451 val |= DPLL_VCO_ENABLE;
1452 I915_WRITE(reg, val);
1453 POSTING_READ(reg);
1454 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455
1456 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vettere2b78262013-06-07 23:10:03 +02001459static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
Daniel Vettere2b78262013-06-07 23:10:03 +02001461 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1462 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001463 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001464 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001465
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 /* PCH only available on ILK+ */
1467 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 if (pll == NULL)
1469 return;
1470
Chris Wilson48da64a2012-05-13 20:16:12 +01001471 if (WARN_ON(pll->refcount == 0))
1472 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473
1474 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1475 pll->pll_reg, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001476 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Chris Wilson48da64a2012-05-13 20:16:12 +01001478 if (WARN_ON(pll->active == 0)) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001479 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001480 return;
1481 }
1482
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001483 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001484 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001485 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001486 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001487
1488 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001489
1490 /* Make sure transcoder isn't still depending on us */
Daniel Vettere2b78262013-06-07 23:10:03 +02001491 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001492
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001493 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001494 val = I915_READ(reg);
1495 val &= ~DPLL_VCO_ENABLE;
1496 I915_WRITE(reg, val);
1497 POSTING_READ(reg);
1498 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
1500 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001501}
1502
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001503static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1504 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001505{
Daniel Vetter23670b322012-11-01 09:15:30 +01001506 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001507 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001509 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001510
1511 /* PCH only available on ILK+ */
1512 BUG_ON(dev_priv->info->gen < 5);
1513
1514 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001515 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere2b78262013-06-07 23:10:03 +02001516 intel_crtc_to_shared_dpll(intel_crtc),
1517 intel_crtc);
Jesse Barnes040484a2011-01-03 12:14:26 -08001518
1519 /* FDI must be feeding us bits for PCH ports */
1520 assert_fdi_tx_enabled(dev_priv, pipe);
1521 assert_fdi_rx_enabled(dev_priv, pipe);
1522
Daniel Vetter23670b322012-11-01 09:15:30 +01001523 if (HAS_PCH_CPT(dev)) {
1524 /* Workaround: Set the timing override bit before enabling the
1525 * pch transcoder. */
1526 reg = TRANS_CHICKEN2(pipe);
1527 val = I915_READ(reg);
1528 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1529 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001530 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001531
Daniel Vetterab9412b2013-05-03 11:49:46 +02001532 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001533 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001534 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001535
1536 if (HAS_PCH_IBX(dev_priv->dev)) {
1537 /*
1538 * make the BPC in transcoder be consistent with
1539 * that in pipeconf reg.
1540 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001541 val &= ~PIPECONF_BPC_MASK;
1542 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001543 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001544
1545 val &= ~TRANS_INTERLACE_MASK;
1546 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001547 if (HAS_PCH_IBX(dev_priv->dev) &&
1548 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1549 val |= TRANS_LEGACY_INTERLACED_ILK;
1550 else
1551 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001552 else
1553 val |= TRANS_PROGRESSIVE;
1554
Jesse Barnes040484a2011-01-03 12:14:26 -08001555 I915_WRITE(reg, val | TRANS_ENABLE);
1556 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001557 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001558}
1559
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001560static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001561 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001562{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001563 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001564
1565 /* PCH only available on ILK+ */
1566 BUG_ON(dev_priv->info->gen < 5);
1567
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001568 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001569 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001570 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001572 /* Workaround: set timing override bit. */
1573 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001574 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001575 I915_WRITE(_TRANSA_CHICKEN2, val);
1576
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001577 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001578 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001580 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1581 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001582 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001583 else
1584 val |= TRANS_PROGRESSIVE;
1585
Daniel Vetterab9412b2013-05-03 11:49:46 +02001586 I915_WRITE(LPT_TRANSCONF, val);
1587 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001588 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001589}
1590
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001591static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1592 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001593{
Daniel Vetter23670b322012-11-01 09:15:30 +01001594 struct drm_device *dev = dev_priv->dev;
1595 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001596
1597 /* FDI relies on the transcoder */
1598 assert_fdi_tx_disabled(dev_priv, pipe);
1599 assert_fdi_rx_disabled(dev_priv, pipe);
1600
Jesse Barnes291906f2011-02-02 12:28:03 -08001601 /* Ports must be off as well */
1602 assert_pch_ports_disabled(dev_priv, pipe);
1603
Daniel Vetterab9412b2013-05-03 11:49:46 +02001604 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001605 val = I915_READ(reg);
1606 val &= ~TRANS_ENABLE;
1607 I915_WRITE(reg, val);
1608 /* wait for PCH transcoder off, transcoder state */
1609 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001610 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001611
1612 if (!HAS_PCH_IBX(dev)) {
1613 /* Workaround: Clear the timing override chicken bit again. */
1614 reg = TRANS_CHICKEN2(pipe);
1615 val = I915_READ(reg);
1616 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1617 I915_WRITE(reg, val);
1618 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001619}
1620
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001621static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001622{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001623 u32 val;
1624
Daniel Vetterab9412b2013-05-03 11:49:46 +02001625 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001626 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001627 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001628 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001629 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001630 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001631
1632 /* Workaround: clear timing override bit. */
1633 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001634 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001635 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001636}
1637
1638/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001639 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001640 * @dev_priv: i915 private structure
1641 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001643 *
1644 * Enable @pipe, making sure that various hardware specific requirements
1645 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1646 *
1647 * @pipe should be %PIPE_A or %PIPE_B.
1648 *
1649 * Will wait until the pipe is actually running (i.e. first vblank) before
1650 * returning.
1651 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001652static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1653 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001655 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1656 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001657 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001658 int reg;
1659 u32 val;
1660
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001661 assert_planes_disabled(dev_priv, pipe);
1662 assert_sprites_disabled(dev_priv, pipe);
1663
Paulo Zanoni681e5812012-12-06 11:12:38 -02001664 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001665 pch_transcoder = TRANSCODER_A;
1666 else
1667 pch_transcoder = pipe;
1668
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 /*
1670 * A pipe without a PLL won't actually be able to drive bits from
1671 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1672 * need the check.
1673 */
1674 if (!HAS_PCH_SPLIT(dev_priv->dev))
1675 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 else {
1677 if (pch_port) {
1678 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001679 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001680 assert_fdi_tx_pll_enabled(dev_priv,
1681 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001682 }
1683 /* FIXME: assert CPU port conditions for SNB+ */
1684 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001685
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001688 if (val & PIPECONF_ENABLE)
1689 return;
1690
1691 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001692 intel_wait_for_vblank(dev_priv->dev, pipe);
1693}
1694
1695/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001696 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001697 * @dev_priv: i915 private structure
1698 * @pipe: pipe to disable
1699 *
1700 * Disable @pipe, making sure that various hardware specific requirements
1701 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1702 *
1703 * @pipe should be %PIPE_A or %PIPE_B.
1704 *
1705 * Will wait until the pipe has shut down before returning.
1706 */
1707static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1708 enum pipe pipe)
1709{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001710 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1711 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001712 int reg;
1713 u32 val;
1714
1715 /*
1716 * Make sure planes won't keep trying to pump pixels to us,
1717 * or we might hang the display.
1718 */
1719 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001720 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721
1722 /* Don't disable pipe A or pipe A PLLs if needed */
1723 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1724 return;
1725
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001726 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001727 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001728 if ((val & PIPECONF_ENABLE) == 0)
1729 return;
1730
1731 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1733}
1734
Keith Packardd74362c2011-07-28 14:47:14 -07001735/*
1736 * Plane regs are double buffered, going from enabled->disabled needs a
1737 * trigger in order to latch. The display address reg provides this.
1738 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001739void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001740 enum plane plane)
1741{
Damien Lespiau14f86142012-10-29 15:24:49 +00001742 if (dev_priv->info->gen >= 4)
1743 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1744 else
1745 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001746}
1747
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748/**
1749 * intel_enable_plane - enable a display plane on a given pipe
1750 * @dev_priv: i915 private structure
1751 * @plane: plane to enable
1752 * @pipe: pipe being fed
1753 *
1754 * Enable @plane on @pipe, making sure that @pipe is running first.
1755 */
1756static void intel_enable_plane(struct drm_i915_private *dev_priv,
1757 enum plane plane, enum pipe pipe)
1758{
1759 int reg;
1760 u32 val;
1761
1762 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1763 assert_pipe_enabled(dev_priv, pipe);
1764
1765 reg = DSPCNTR(plane);
1766 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001767 if (val & DISPLAY_PLANE_ENABLE)
1768 return;
1769
1770 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001771 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775/**
1776 * intel_disable_plane - disable a display plane
1777 * @dev_priv: i915 private structure
1778 * @plane: plane to disable
1779 * @pipe: pipe consuming the data
1780 *
1781 * Disable @plane; should be an independent operation.
1782 */
1783static void intel_disable_plane(struct drm_i915_private *dev_priv,
1784 enum plane plane, enum pipe pipe)
1785{
1786 int reg;
1787 u32 val;
1788
1789 reg = DSPCNTR(plane);
1790 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001791 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1792 return;
1793
1794 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 intel_flush_display_plane(dev_priv, plane);
1796 intel_wait_for_vblank(dev_priv->dev, pipe);
1797}
1798
Chris Wilson693db182013-03-05 14:52:39 +00001799static bool need_vtd_wa(struct drm_device *dev)
1800{
1801#ifdef CONFIG_INTEL_IOMMU
1802 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1803 return true;
1804#endif
1805 return false;
1806}
1807
Chris Wilson127bd2a2010-07-23 23:32:05 +01001808int
Chris Wilson48b956c2010-09-14 12:50:34 +01001809intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001811 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812{
Chris Wilsonce453d82011-02-21 14:43:56 +00001813 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001814 u32 alignment;
1815 int ret;
1816
Chris Wilson05394f32010-11-08 19:18:58 +00001817 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001819 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1820 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001821 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001822 alignment = 4 * 1024;
1823 else
1824 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 break;
1826 case I915_TILING_X:
1827 /* pin() will align the object as required by fence */
1828 alignment = 0;
1829 break;
1830 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001831 /* Despite that we check this in framebuffer_init userspace can
1832 * screw us over and change the tiling after the fact. Only
1833 * pinned buffers can't change their tiling. */
1834 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835 return -EINVAL;
1836 default:
1837 BUG();
1838 }
1839
Chris Wilson693db182013-03-05 14:52:39 +00001840 /* Note that the w/a also requires 64 PTE of padding following the
1841 * bo. We currently fill all unused PTE with the shadow page and so
1842 * we should always have valid PTE following the scanout preventing
1843 * the VT-d warning.
1844 */
1845 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1846 alignment = 256 * 1024;
1847
Chris Wilsonce453d82011-02-21 14:43:56 +00001848 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001849 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001850 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852
1853 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1854 * fence, whereas 965+ only requires a fence if using
1855 * framebuffer compression. For simplicity, we always install
1856 * a fence as the cost is not that onerous.
1857 */
Chris Wilson06d98132012-04-17 15:31:24 +01001858 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001859 if (ret)
1860 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001862 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001863
Chris Wilsonce453d82011-02-21 14:43:56 +00001864 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001866
1867err_unpin:
1868 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001869err_interruptible:
1870 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001871 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001872}
1873
Chris Wilson1690e1e2011-12-14 13:57:08 +01001874void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1875{
1876 i915_gem_object_unpin_fence(obj);
1877 i915_gem_object_unpin(obj);
1878}
1879
Daniel Vetterc2c75132012-07-05 12:17:30 +02001880/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1881 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001882unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1883 unsigned int tiling_mode,
1884 unsigned int cpp,
1885 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001886{
Chris Wilsonbc752862013-02-21 20:04:31 +00001887 if (tiling_mode != I915_TILING_NONE) {
1888 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001889
Chris Wilsonbc752862013-02-21 20:04:31 +00001890 tile_rows = *y / 8;
1891 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892
Chris Wilsonbc752862013-02-21 20:04:31 +00001893 tiles = *x / (512/cpp);
1894 *x %= 512/cpp;
1895
1896 return tile_rows * pitch * 8 + tiles * 4096;
1897 } else {
1898 unsigned int offset;
1899
1900 offset = *y * pitch + *x * cpp;
1901 *y = 0;
1902 *x = (offset & 4095) / cpp;
1903 return offset & -4096;
1904 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001905}
1906
Jesse Barnes17638cd2011-06-24 12:19:23 -07001907static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1908 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001909{
1910 struct drm_device *dev = crtc->dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
1912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1913 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001914 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001915 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001916 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001917 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001918 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001919
1920 switch (plane) {
1921 case 0:
1922 case 1:
1923 break;
1924 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001925 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001926 return -EINVAL;
1927 }
1928
1929 intel_fb = to_intel_framebuffer(fb);
1930 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001931
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 reg = DSPCNTR(plane);
1933 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001934 /* Mask out pixel format bits in case we change it */
1935 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001936 switch (fb->pixel_format) {
1937 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001938 dspcntr |= DISPPLANE_8BPP;
1939 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001940 case DRM_FORMAT_XRGB1555:
1941 case DRM_FORMAT_ARGB1555:
1942 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001943 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001944 case DRM_FORMAT_RGB565:
1945 dspcntr |= DISPPLANE_BGRX565;
1946 break;
1947 case DRM_FORMAT_XRGB8888:
1948 case DRM_FORMAT_ARGB8888:
1949 dspcntr |= DISPPLANE_BGRX888;
1950 break;
1951 case DRM_FORMAT_XBGR8888:
1952 case DRM_FORMAT_ABGR8888:
1953 dspcntr |= DISPPLANE_RGBX888;
1954 break;
1955 case DRM_FORMAT_XRGB2101010:
1956 case DRM_FORMAT_ARGB2101010:
1957 dspcntr |= DISPPLANE_BGRX101010;
1958 break;
1959 case DRM_FORMAT_XBGR2101010:
1960 case DRM_FORMAT_ABGR2101010:
1961 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001962 break;
1963 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001964 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001965 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001966
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001968 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001969 dspcntr |= DISPPLANE_TILED;
1970 else
1971 dspcntr &= ~DISPPLANE_TILED;
1972 }
1973
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001974 if (IS_G4X(dev))
1975 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1976
Chris Wilson5eddb702010-09-11 13:48:45 +01001977 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001978
Daniel Vettere506a0c2012-07-05 12:17:29 +02001979 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001980
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981 if (INTEL_INFO(dev)->gen >= 4) {
1982 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1984 fb->bits_per_pixel / 8,
1985 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001986 linear_offset -= intel_crtc->dspaddr_offset;
1987 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001988 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001989 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001990
1991 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1992 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001993 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001994 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 I915_MODIFY_DISPBASE(DSPSURF(plane),
1996 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001998 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001999 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002000 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002001 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002002
Jesse Barnes17638cd2011-06-24 12:19:23 -07002003 return 0;
2004}
2005
2006static int ironlake_update_plane(struct drm_crtc *crtc,
2007 struct drm_framebuffer *fb, int x, int y)
2008{
2009 struct drm_device *dev = crtc->dev;
2010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2012 struct intel_framebuffer *intel_fb;
2013 struct drm_i915_gem_object *obj;
2014 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002015 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002016 u32 dspcntr;
2017 u32 reg;
2018
2019 switch (plane) {
2020 case 0:
2021 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002022 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023 break;
2024 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002025 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002026 return -EINVAL;
2027 }
2028
2029 intel_fb = to_intel_framebuffer(fb);
2030 obj = intel_fb->obj;
2031
2032 reg = DSPCNTR(plane);
2033 dspcntr = I915_READ(reg);
2034 /* Mask out pixel format bits in case we change it */
2035 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002036 switch (fb->pixel_format) {
2037 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 dspcntr |= DISPPLANE_8BPP;
2039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002040 case DRM_FORMAT_RGB565:
2041 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002043 case DRM_FORMAT_XRGB8888:
2044 case DRM_FORMAT_ARGB8888:
2045 dspcntr |= DISPPLANE_BGRX888;
2046 break;
2047 case DRM_FORMAT_XBGR8888:
2048 case DRM_FORMAT_ABGR8888:
2049 dspcntr |= DISPPLANE_RGBX888;
2050 break;
2051 case DRM_FORMAT_XRGB2101010:
2052 case DRM_FORMAT_ARGB2101010:
2053 dspcntr |= DISPPLANE_BGRX101010;
2054 break;
2055 case DRM_FORMAT_XBGR2101010:
2056 case DRM_FORMAT_ABGR2101010:
2057 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002058 break;
2059 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002060 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002061 }
2062
2063 if (obj->tiling_mode != I915_TILING_NONE)
2064 dspcntr |= DISPPLANE_TILED;
2065 else
2066 dspcntr &= ~DISPPLANE_TILED;
2067
2068 /* must disable */
2069 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2070
2071 I915_WRITE(reg, dspcntr);
2072
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002075 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2076 fb->bits_per_pixel / 8,
2077 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002078 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2081 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002082 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 I915_MODIFY_DISPBASE(DSPSURF(plane),
2084 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002085 if (IS_HASWELL(dev)) {
2086 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2087 } else {
2088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2089 I915_WRITE(DSPLINOFF(plane), linear_offset);
2090 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 POSTING_READ(reg);
2092
2093 return 0;
2094}
2095
2096/* Assume fb object is pinned & idle & fenced and just update base pointers */
2097static int
2098intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2099 int x, int y, enum mode_set_atomic state)
2100{
2101 struct drm_device *dev = crtc->dev;
2102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002103
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002104 if (dev_priv->display.disable_fbc)
2105 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002106 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002107
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002108 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002109}
2110
Ville Syrjälä96a02912013-02-18 19:08:49 +02002111void intel_display_handle_reset(struct drm_device *dev)
2112{
2113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 struct drm_crtc *crtc;
2115
2116 /*
2117 * Flips in the rings have been nuked by the reset,
2118 * so complete all pending flips so that user space
2119 * will get its events and not get stuck.
2120 *
2121 * Also update the base address of all primary
2122 * planes to the the last fb to make sure we're
2123 * showing the correct fb after a reset.
2124 *
2125 * Need to make two loops over the crtcs so that we
2126 * don't try to grab a crtc mutex before the
2127 * pending_flip_queue really got woken up.
2128 */
2129
2130 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2132 enum plane plane = intel_crtc->plane;
2133
2134 intel_prepare_page_flip(dev, plane);
2135 intel_finish_page_flip_plane(dev, plane);
2136 }
2137
2138 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2140
2141 mutex_lock(&crtc->mutex);
2142 if (intel_crtc->active)
2143 dev_priv->display.update_plane(crtc, crtc->fb,
2144 crtc->x, crtc->y);
2145 mutex_unlock(&crtc->mutex);
2146 }
2147}
2148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149static int
Chris Wilson14667a42012-04-03 17:58:35 +01002150intel_finish_fb(struct drm_framebuffer *old_fb)
2151{
2152 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2153 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2154 bool was_interruptible = dev_priv->mm.interruptible;
2155 int ret;
2156
Chris Wilson14667a42012-04-03 17:58:35 +01002157 /* Big Hammer, we also need to ensure that any pending
2158 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2159 * current scanout is retired before unpinning the old
2160 * framebuffer.
2161 *
2162 * This should only fail upon a hung GPU, in which case we
2163 * can safely continue.
2164 */
2165 dev_priv->mm.interruptible = false;
2166 ret = i915_gem_object_finish_gpu(obj);
2167 dev_priv->mm.interruptible = was_interruptible;
2168
2169 return ret;
2170}
2171
Ville Syrjälä198598d2012-10-31 17:50:24 +02002172static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_master_private *master_priv;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177
2178 if (!dev->primary->master)
2179 return;
2180
2181 master_priv = dev->primary->master->driver_priv;
2182 if (!master_priv->sarea_priv)
2183 return;
2184
2185 switch (intel_crtc->pipe) {
2186 case 0:
2187 master_priv->sarea_priv->pipeA_x = x;
2188 master_priv->sarea_priv->pipeA_y = y;
2189 break;
2190 case 1:
2191 master_priv->sarea_priv->pipeB_x = x;
2192 master_priv->sarea_priv->pipeB_y = y;
2193 break;
2194 default:
2195 break;
2196 }
2197}
2198
Chris Wilson14667a42012-04-03 17:58:35 +01002199static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002200intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002201 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002202{
2203 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002204 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002208
2209 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002210 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002211 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 return 0;
2213 }
2214
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002215 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002216 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2217 plane_name(intel_crtc->plane),
2218 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002220 }
2221
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002223 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002225 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 if (ret != 0) {
2227 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002228 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 return ret;
2230 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002231
Daniel Vetter94352cf2012-07-05 22:51:56 +02002232 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002233 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002234 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002235 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002236 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002237 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002239
Daniel Vetter94352cf2012-07-05 22:51:56 +02002240 old_fb = crtc->fb;
2241 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002242 crtc->x = x;
2243 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002244
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002245 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002246 if (intel_crtc->active && old_fb != fb)
2247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002248 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002249 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002253
Ville Syrjälä198598d2012-10-31 17:50:24 +02002254 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002255
2256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002257}
2258
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002259static void intel_fdi_normal_train(struct drm_crtc *crtc)
2260{
2261 struct drm_device *dev = crtc->dev;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2264 int pipe = intel_crtc->pipe;
2265 u32 reg, temp;
2266
2267 /* enable normal train */
2268 reg = FDI_TX_CTL(pipe);
2269 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002270 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002273 } else {
2274 temp &= ~FDI_LINK_TRAIN_NONE;
2275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002276 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002277 I915_WRITE(reg, temp);
2278
2279 reg = FDI_RX_CTL(pipe);
2280 temp = I915_READ(reg);
2281 if (HAS_PCH_CPT(dev)) {
2282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2284 } else {
2285 temp &= ~FDI_LINK_TRAIN_NONE;
2286 temp |= FDI_LINK_TRAIN_NONE;
2287 }
2288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2289
2290 /* wait one idle pattern time */
2291 POSTING_READ(reg);
2292 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002293
2294 /* IVB wants error correction enabled */
2295 if (IS_IVYBRIDGE(dev))
2296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2297 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002298}
2299
Daniel Vetter1e833f42013-02-19 22:31:57 +01002300static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2301{
2302 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2303}
2304
Daniel Vetter01a415f2012-10-27 15:58:40 +02002305static void ivb_modeset_global_resources(struct drm_device *dev)
2306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *pipe_B_crtc =
2309 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2310 struct intel_crtc *pipe_C_crtc =
2311 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2312 uint32_t temp;
2313
Daniel Vetter1e833f42013-02-19 22:31:57 +01002314 /*
2315 * When everything is off disable fdi C so that we could enable fdi B
2316 * with all lanes. Note that we don't care about enabled pipes without
2317 * an enabled pch encoder.
2318 */
2319 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2320 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002321 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2322 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2323
2324 temp = I915_READ(SOUTH_CHICKEN1);
2325 temp &= ~FDI_BC_BIFURCATION_SELECT;
2326 DRM_DEBUG_KMS("disabling fdi C rx\n");
2327 I915_WRITE(SOUTH_CHICKEN1, temp);
2328 }
2329}
2330
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331/* The FDI link training functions for ILK/Ibexpeak. */
2332static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2333{
2334 struct drm_device *dev = crtc->dev;
2335 struct drm_i915_private *dev_priv = dev->dev_private;
2336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2337 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002338 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002341 /* FDI needs bits from pipe & plane first */
2342 assert_pipe_enabled(dev_priv, pipe);
2343 assert_plane_enabled(dev_priv, plane);
2344
Adam Jacksone1a44742010-06-25 15:32:14 -04002345 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2346 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = FDI_RX_IMR(pipe);
2348 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002349 temp &= ~FDI_RX_SYMBOL_LOCK;
2350 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
2352 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002353 udelay(150);
2354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 reg = FDI_TX_CTL(pipe);
2357 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002358 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2359 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 temp &= ~FDI_LINK_TRAIN_NONE;
2361 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 reg = FDI_RX_CTL(pipe);
2365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2369
2370 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 udelay(150);
2372
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002373 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002374 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2376 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002377
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2382
2383 if ((temp & FDI_RX_BIT_LOCK)) {
2384 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 break;
2387 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391
2392 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_TX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 reg = FDI_RX_CTL(pipe);
2400 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 I915_WRITE(reg, temp);
2404
2405 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 udelay(150);
2407
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2412
2413 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 DRM_DEBUG_KMS("FDI train 2 done.\n");
2416 break;
2417 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421
2422 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424}
2425
Akshay Joshi0206e352011-08-16 15:34:10 -04002426static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2428 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2429 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2430 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2431};
2432
2433/* The FDI link training functions for SNB/Cougarpoint. */
2434static void gen6_fdi_link_train(struct drm_crtc *crtc)
2435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002440 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2443 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IMR(pipe);
2445 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 temp &= ~FDI_RX_SYMBOL_LOCK;
2447 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 udelay(150);
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002456 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2457 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
2460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2461 /* SNB-B */
2462 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Daniel Vetterd74cf322012-10-26 10:58:13 +02002465 I915_WRITE(FDI_RX_MISC(pipe),
2466 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2467
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 reg = FDI_RX_CTL(pipe);
2469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 if (HAS_PCH_CPT(dev)) {
2471 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2472 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2473 } else {
2474 temp &= ~FDI_LINK_TRAIN_NONE;
2475 temp |= FDI_LINK_TRAIN_PATTERN_1;
2476 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2478
2479 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 udelay(150);
2481
Akshay Joshi0206e352011-08-16 15:34:10 -04002482 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2486 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
2488
2489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 udelay(500);
2491
Sean Paulfa37d392012-03-02 12:53:39 -05002492 for (retry = 0; retry < 5; retry++) {
2493 reg = FDI_RX_IIR(pipe);
2494 temp = I915_READ(reg);
2495 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2496 if (temp & FDI_RX_BIT_LOCK) {
2497 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2498 DRM_DEBUG_KMS("FDI train 1 done.\n");
2499 break;
2500 }
2501 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 }
Sean Paulfa37d392012-03-02 12:53:39 -05002503 if (retry < 5)
2504 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 }
2506 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
2509 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 temp &= ~FDI_LINK_TRAIN_NONE;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2;
2514 if (IS_GEN6(dev)) {
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2518 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 if (HAS_PCH_CPT(dev)) {
2524 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2525 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2526 } else {
2527 temp &= ~FDI_LINK_TRAIN_NONE;
2528 temp |= FDI_LINK_TRAIN_PATTERN_2;
2529 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
2531
2532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 udelay(150);
2534
Akshay Joshi0206e352011-08-16 15:34:10 -04002535 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2539 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp);
2541
2542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 udelay(500);
2544
Sean Paulfa37d392012-03-02 12:53:39 -05002545 for (retry = 0; retry < 5; retry++) {
2546 reg = FDI_RX_IIR(pipe);
2547 temp = I915_READ(reg);
2548 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2549 if (temp & FDI_RX_SYMBOL_LOCK) {
2550 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2551 DRM_DEBUG_KMS("FDI train 2 done.\n");
2552 break;
2553 }
2554 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 }
Sean Paulfa37d392012-03-02 12:53:39 -05002556 if (retry < 5)
2557 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 }
2559 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
2562 DRM_DEBUG_KMS("FDI train done.\n");
2563}
2564
Jesse Barnes357555c2011-04-28 15:09:55 -07002565/* Manual link training for Ivy Bridge A0 parts */
2566static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2571 int pipe = intel_crtc->pipe;
2572 u32 reg, temp, i;
2573
2574 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2575 for train result */
2576 reg = FDI_RX_IMR(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_RX_SYMBOL_LOCK;
2579 temp &= ~FDI_RX_BIT_LOCK;
2580 I915_WRITE(reg, temp);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2586 I915_READ(FDI_RX_IIR(pipe)));
2587
Jesse Barnes357555c2011-04-28 15:09:55 -07002588 /* enable CPU FDI TX and PCH FDI RX */
2589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002593 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002597 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002598 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2599
Daniel Vetterd74cf322012-10-26 10:58:13 +02002600 I915_WRITE(FDI_RX_MISC(pipe),
2601 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2602
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 reg = FDI_RX_CTL(pipe);
2604 temp = I915_READ(reg);
2605 temp &= ~FDI_LINK_TRAIN_AUTO;
2606 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002608 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002609 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2610
2611 POSTING_READ(reg);
2612 udelay(150);
2613
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2618 temp |= snb_b_fdi_train_param[i];
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(500);
2623
2624 reg = FDI_RX_IIR(pipe);
2625 temp = I915_READ(reg);
2626 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2627
2628 if (temp & FDI_RX_BIT_LOCK ||
2629 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2630 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002631 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002632 break;
2633 }
2634 }
2635 if (i == 4)
2636 DRM_ERROR("FDI train 1 fail!\n");
2637
2638 /* Train 2 */
2639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
2641 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2642 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2645 I915_WRITE(reg, temp);
2646
2647 reg = FDI_RX_CTL(pipe);
2648 temp = I915_READ(reg);
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 I915_WRITE(reg, temp);
2652
2653 POSTING_READ(reg);
2654 udelay(150);
2655
Akshay Joshi0206e352011-08-16 15:34:10 -04002656 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
2661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
2664 udelay(500);
2665
2666 reg = FDI_RX_IIR(pipe);
2667 temp = I915_READ(reg);
2668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2669
2670 if (temp & FDI_RX_SYMBOL_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002672 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002673 break;
2674 }
2675 }
2676 if (i == 4)
2677 DRM_ERROR("FDI train 2 fail!\n");
2678
2679 DRM_DEBUG_KMS("FDI train done.\n");
2680}
2681
Daniel Vetter88cefb62012-08-12 19:27:14 +02002682static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002683{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002684 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002688
Jesse Barnesc64e3112010-09-10 11:27:03 -07002689
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 reg = FDI_RX_CTL(pipe);
2692 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002693 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2694 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002695 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2697
2698 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002699 udelay(200);
2700
2701 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 temp = I915_READ(reg);
2703 I915_WRITE(reg, temp | FDI_PCDCLK);
2704
2705 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002706 udelay(200);
2707
Paulo Zanoni20749732012-11-23 15:30:38 -02002708 /* Enable CPU FDI TX PLL, always on for Ironlake */
2709 reg = FDI_TX_CTL(pipe);
2710 temp = I915_READ(reg);
2711 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2712 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002713
Paulo Zanoni20749732012-11-23 15:30:38 -02002714 POSTING_READ(reg);
2715 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716 }
2717}
2718
Daniel Vetter88cefb62012-08-12 19:27:14 +02002719static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2720{
2721 struct drm_device *dev = intel_crtc->base.dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 int pipe = intel_crtc->pipe;
2724 u32 reg, temp;
2725
2726 /* Switch from PCDclk to Rawclk */
2727 reg = FDI_RX_CTL(pipe);
2728 temp = I915_READ(reg);
2729 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2730
2731 /* Disable CPU FDI TX PLL */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(100);
2738
2739 reg = FDI_RX_CTL(pipe);
2740 temp = I915_READ(reg);
2741 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2742
2743 /* Wait for the clocks to turn off. */
2744 POSTING_READ(reg);
2745 udelay(100);
2746}
2747
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002748static void ironlake_fdi_disable(struct drm_crtc *crtc)
2749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 int pipe = intel_crtc->pipe;
2754 u32 reg, temp;
2755
2756 /* disable CPU FDI tx and PCH FDI rx */
2757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2760 POSTING_READ(reg);
2761
2762 reg = FDI_RX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2767
2768 POSTING_READ(reg);
2769 udelay(100);
2770
2771 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002772 if (HAS_PCH_IBX(dev)) {
2773 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002774 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002775
2776 /* still set train pattern 1 */
2777 reg = FDI_TX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_NONE;
2780 temp |= FDI_LINK_TRAIN_PATTERN_1;
2781 I915_WRITE(reg, temp);
2782
2783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_1;
2791 }
2792 /* BPC in FDI rx is consistent with that in PIPECONF */
2793 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002794 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002795 I915_WRITE(reg, temp);
2796
2797 POSTING_READ(reg);
2798 udelay(100);
2799}
2800
Chris Wilson5bb61642012-09-27 21:25:58 +01002801static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2802{
2803 struct drm_device *dev = crtc->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002806 unsigned long flags;
2807 bool pending;
2808
Ville Syrjälä10d83732013-01-29 18:13:34 +02002809 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2810 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002811 return false;
2812
2813 spin_lock_irqsave(&dev->event_lock, flags);
2814 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2815 spin_unlock_irqrestore(&dev->event_lock, flags);
2816
2817 return pending;
2818}
2819
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002820static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2821{
Chris Wilson0f911282012-04-17 10:05:38 +01002822 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002824
2825 if (crtc->fb == NULL)
2826 return;
2827
Daniel Vetter2c10d572012-12-20 21:24:07 +01002828 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2829
Chris Wilson5bb61642012-09-27 21:25:58 +01002830 wait_event(dev_priv->pending_flip_queue,
2831 !intel_crtc_has_pending_flip(crtc));
2832
Chris Wilson0f911282012-04-17 10:05:38 +01002833 mutex_lock(&dev->struct_mutex);
2834 intel_finish_fb(crtc->fb);
2835 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002836}
2837
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002838/* Program iCLKIP clock to the desired frequency */
2839static void lpt_program_iclkip(struct drm_crtc *crtc)
2840{
2841 struct drm_device *dev = crtc->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2844 u32 temp;
2845
Daniel Vetter09153002012-12-12 14:06:44 +01002846 mutex_lock(&dev_priv->dpio_lock);
2847
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002848 /* It is necessary to ungate the pixclk gate prior to programming
2849 * the divisors, and gate it back when it is done.
2850 */
2851 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2852
2853 /* Disable SSCCTL */
2854 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002855 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2856 SBI_SSCCTL_DISABLE,
2857 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002858
2859 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2860 if (crtc->mode.clock == 20000) {
2861 auxdiv = 1;
2862 divsel = 0x41;
2863 phaseinc = 0x20;
2864 } else {
2865 /* The iCLK virtual clock root frequency is in MHz,
2866 * but the crtc->mode.clock in in KHz. To get the divisors,
2867 * it is necessary to divide one by another, so we
2868 * convert the virtual clock precision to KHz here for higher
2869 * precision.
2870 */
2871 u32 iclk_virtual_root_freq = 172800 * 1000;
2872 u32 iclk_pi_range = 64;
2873 u32 desired_divisor, msb_divisor_value, pi_value;
2874
2875 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2876 msb_divisor_value = desired_divisor / iclk_pi_range;
2877 pi_value = desired_divisor % iclk_pi_range;
2878
2879 auxdiv = 0;
2880 divsel = msb_divisor_value - 2;
2881 phaseinc = pi_value;
2882 }
2883
2884 /* This should not happen with any sane values */
2885 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2886 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2887 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2888 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2889
2890 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2891 crtc->mode.clock,
2892 auxdiv,
2893 divsel,
2894 phasedir,
2895 phaseinc);
2896
2897 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2900 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2901 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2902 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2903 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2904 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002905 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002906
2907 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002908 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002909 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2910 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002911 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912
2913 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002914 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002915 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002916 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002917
2918 /* Wait for initialization time */
2919 udelay(24);
2920
2921 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002922
2923 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002924}
2925
Daniel Vetter275f01b22013-05-03 11:49:47 +02002926static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2927 enum pipe pch_transcoder)
2928{
2929 struct drm_device *dev = crtc->base.dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2932
2933 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2934 I915_READ(HTOTAL(cpu_transcoder)));
2935 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2936 I915_READ(HBLANK(cpu_transcoder)));
2937 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2938 I915_READ(HSYNC(cpu_transcoder)));
2939
2940 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2941 I915_READ(VTOTAL(cpu_transcoder)));
2942 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2943 I915_READ(VBLANK(cpu_transcoder)));
2944 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2945 I915_READ(VSYNC(cpu_transcoder)));
2946 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2947 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2948}
2949
Jesse Barnesf67a5592011-01-05 10:31:48 -08002950/*
2951 * Enable PCH resources required for PCH ports:
2952 * - PCH PLLs
2953 * - FDI training & RX/TX
2954 * - update transcoder timings
2955 * - DP transcoding bits
2956 * - transcoder
2957 */
2958static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002959{
2960 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002964 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002965
Daniel Vetterab9412b2013-05-03 11:49:46 +02002966 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002967
Daniel Vettercd986ab2012-10-26 10:58:12 +02002968 /* Write the TU size bits before fdi link training, so that error
2969 * detection works. */
2970 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2971 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2972
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002973 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002974 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002975
Daniel Vetter572deb32012-10-27 18:46:14 +02002976 /* XXX: pch pll's can be enabled any time before we enable the PCH
2977 * transcoder, and we actually should do this to not upset any PCH
2978 * transcoder that already use the clock when we share it.
2979 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002980 * Note that enable_shared_dpll tries to do the right thing, but
2981 * get_shared_dpll unconditionally resets the pll - we need that to have
2982 * the right LVDS enable sequence. */
2983 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002984
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002985 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002986 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002987
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002989 temp |= TRANS_DPLL_ENABLE(pipe);
2990 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002991 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002992 temp |= sel;
2993 else
2994 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002995 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002996 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002997
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002998 /* set transcoder timing, panel must allow it */
2999 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003000 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003002 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003003
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003004 /* For PCH DP, enable TRANS_DP_CTL */
3005 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003006 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3007 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003008 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 reg = TRANS_DP_CTL(pipe);
3010 temp = I915_READ(reg);
3011 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003012 TRANS_DP_SYNC_MASK |
3013 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 temp |= (TRANS_DP_OUTPUT_ENABLE |
3015 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003016 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017
3018 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003022
3023 switch (intel_trans_dp_port_sel(crtc)) {
3024 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003026 break;
3027 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 break;
3030 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 break;
3033 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003034 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 }
3036
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038 }
3039
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003040 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003041}
3042
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003043static void lpt_pch_enable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003048 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003049
Daniel Vetterab9412b2013-05-03 11:49:46 +02003050 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003051
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003052 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003053
Paulo Zanoni0540e482012-10-31 18:12:40 -02003054 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003055 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003056
Paulo Zanoni937bb612012-10-31 18:12:47 -02003057 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003058}
3059
Daniel Vettere2b78262013-06-07 23:10:03 +02003060static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061{
Daniel Vettere2b78262013-06-07 23:10:03 +02003062 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003063
3064 if (pll == NULL)
3065 return;
3066
3067 if (pll->refcount == 0) {
3068 WARN(1, "bad PCH PLL refcount\n");
3069 return;
3070 }
3071
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003072 if (--pll->refcount == 0) {
3073 WARN_ON(pll->on);
3074 WARN_ON(pll->active);
3075 }
3076
Daniel Vettera43f6e02013-06-07 23:10:32 +02003077 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003078}
3079
Daniel Vettere2b78262013-06-07 23:10:03 +02003080static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003081{
Daniel Vettere2b78262013-06-07 23:10:03 +02003082 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3083 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3084 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003085
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003086 if (pll) {
Daniel Vettercdbd2312013-06-05 13:34:03 +02003087 DRM_DEBUG_KMS("CRTC:%d dropping existing PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003088 crtc->base.base.id, pll->pll_reg);
3089 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003090 }
3091
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003092 if (HAS_PCH_IBX(dev_priv->dev)) {
3093 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003094 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003095 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003096
3097 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003098 crtc->base.base.id, pll->pll_reg);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003099
3100 goto found;
3101 }
3102
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3104 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003105
3106 /* Only want to check enabled timings first */
3107 if (pll->refcount == 0)
3108 continue;
3109
3110 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3111 fp == I915_READ(pll->fp0_reg)) {
3112 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003113 crtc->base.base.id,
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114 pll->pll_reg, pll->refcount, pll->active);
3115
3116 goto found;
3117 }
3118 }
3119
3120 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003121 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3122 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 if (pll->refcount == 0) {
3124 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003125 crtc->base.base.id, pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003126 goto found;
3127 }
3128 }
3129
3130 return NULL;
3131
3132found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003133 crtc->config.shared_dpll = i;
Daniel Vettere2b78262013-06-07 23:10:03 +02003134 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(crtc->pipe));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003135 if (pll->active == 0) {
3136 DRM_DEBUG_DRIVER("setting up pll %d\n", i);
3137 WARN_ON(pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003138 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139
Daniel Vettercdbd2312013-06-05 13:34:03 +02003140 /* Wait for the clocks to stabilize before rewriting the regs */
3141 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3142 POSTING_READ(pll->pll_reg);
3143 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003144
Daniel Vettercdbd2312013-06-05 13:34:03 +02003145 I915_WRITE(pll->fp0_reg, fp);
3146 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3147 }
3148 pll->refcount++;
3149
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003150 return pll;
3151}
3152
Daniel Vettera1520312013-05-03 11:49:50 +02003153static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003156 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003157 u32 temp;
3158
3159 temp = I915_READ(dslreg);
3160 udelay(500);
3161 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003162 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003163 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003164 }
3165}
3166
Jesse Barnesb074cec2013-04-25 12:55:02 -07003167static void ironlake_pfit_enable(struct intel_crtc *crtc)
3168{
3169 struct drm_device *dev = crtc->base.dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171 int pipe = crtc->pipe;
3172
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003173 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003174 /* Force use of hard-coded filter coefficients
3175 * as some pre-programmed values are broken,
3176 * e.g. x201.
3177 */
3178 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3179 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3180 PF_PIPE_SEL_IVB(pipe));
3181 else
3182 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3183 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3184 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3185 }
3186}
3187
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003188static void intel_enable_planes(struct drm_crtc *crtc)
3189{
3190 struct drm_device *dev = crtc->dev;
3191 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3192 struct intel_plane *intel_plane;
3193
3194 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3195 if (intel_plane->pipe == pipe)
3196 intel_plane_restore(&intel_plane->base);
3197}
3198
3199static void intel_disable_planes(struct drm_crtc *crtc)
3200{
3201 struct drm_device *dev = crtc->dev;
3202 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3203 struct intel_plane *intel_plane;
3204
3205 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3206 if (intel_plane->pipe == pipe)
3207 intel_plane_disable(&intel_plane->base);
3208}
3209
Jesse Barnesf67a5592011-01-05 10:31:48 -08003210static void ironlake_crtc_enable(struct drm_crtc *crtc)
3211{
3212 struct drm_device *dev = crtc->dev;
3213 struct drm_i915_private *dev_priv = dev->dev_private;
3214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003215 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216 int pipe = intel_crtc->pipe;
3217 int plane = intel_crtc->plane;
3218 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003219
Daniel Vetter08a48462012-07-02 11:43:47 +02003220 WARN_ON(!crtc->enabled);
3221
Jesse Barnesf67a5592011-01-05 10:31:48 -08003222 if (intel_crtc->active)
3223 return;
3224
3225 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003226
3227 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3228 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3229
Jesse Barnesf67a5592011-01-05 10:31:48 -08003230 intel_update_watermarks(dev);
3231
3232 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3233 temp = I915_READ(PCH_LVDS);
3234 if ((temp & LVDS_PORT_EN) == 0)
3235 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3236 }
3237
Jesse Barnesf67a5592011-01-05 10:31:48 -08003238
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003239 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003240 /* Note: FDI PLL enabling _must_ be done before we enable the
3241 * cpu pipes, hence this is separate from all the other fdi/pch
3242 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003243 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003244 } else {
3245 assert_fdi_tx_disabled(dev_priv, pipe);
3246 assert_fdi_rx_disabled(dev_priv, pipe);
3247 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003248
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003249 for_each_encoder_on_crtc(dev, crtc, encoder)
3250 if (encoder->pre_enable)
3251 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003252
3253 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003254 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003255
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003256 /*
3257 * On ILK+ LUT must be loaded before the pipe is running but with
3258 * clocks enabled
3259 */
3260 intel_crtc_load_lut(crtc);
3261
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003262 intel_enable_pipe(dev_priv, pipe,
3263 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003265 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003266 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003268 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003269 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003270
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003271 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003272 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003273 mutex_unlock(&dev->struct_mutex);
3274
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003275 for_each_encoder_on_crtc(dev, crtc, encoder)
3276 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003277
3278 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003279 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003280
3281 /*
3282 * There seems to be a race in PCH platform hw (at least on some
3283 * outputs) where an enabled pipe still completes any pageflip right
3284 * away (as if the pipe is off) instead of waiting for vblank. As soon
3285 * as the first vblank happend, everything works as expected. Hence just
3286 * wait for one vblank before returning to avoid strange things
3287 * happening.
3288 */
3289 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003290}
3291
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003292/* IPS only exists on ULT machines and is tied to pipe A. */
3293static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3294{
3295 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3296}
3297
3298static void hsw_enable_ips(struct intel_crtc *crtc)
3299{
3300 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3301
3302 if (!crtc->config.ips_enabled)
3303 return;
3304
3305 /* We can only enable IPS after we enable a plane and wait for a vblank.
3306 * We guarantee that the plane is enabled by calling intel_enable_ips
3307 * only after intel_enable_plane. And intel_enable_plane already waits
3308 * for a vblank, so all we need to do here is to enable the IPS bit. */
3309 assert_plane_enabled(dev_priv, crtc->plane);
3310 I915_WRITE(IPS_CTL, IPS_ENABLE);
3311}
3312
3313static void hsw_disable_ips(struct intel_crtc *crtc)
3314{
3315 struct drm_device *dev = crtc->base.dev;
3316 struct drm_i915_private *dev_priv = dev->dev_private;
3317
3318 if (!crtc->config.ips_enabled)
3319 return;
3320
3321 assert_plane_enabled(dev_priv, crtc->plane);
3322 I915_WRITE(IPS_CTL, 0);
3323
3324 /* We need to wait for a vblank before we can disable the plane. */
3325 intel_wait_for_vblank(dev, crtc->pipe);
3326}
3327
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003328static void haswell_crtc_enable(struct drm_crtc *crtc)
3329{
3330 struct drm_device *dev = crtc->dev;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3333 struct intel_encoder *encoder;
3334 int pipe = intel_crtc->pipe;
3335 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003336
3337 WARN_ON(!crtc->enabled);
3338
3339 if (intel_crtc->active)
3340 return;
3341
3342 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003343
3344 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3345 if (intel_crtc->config.has_pch_encoder)
3346 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3347
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348 intel_update_watermarks(dev);
3349
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003350 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003351 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352
3353 for_each_encoder_on_crtc(dev, crtc, encoder)
3354 if (encoder->pre_enable)
3355 encoder->pre_enable(encoder);
3356
Paulo Zanoni1f544382012-10-24 11:32:00 -02003357 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003358
Paulo Zanoni1f544382012-10-24 11:32:00 -02003359 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003360 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003361
3362 /*
3363 * On ILK+ LUT must be loaded before the pipe is running but with
3364 * clocks enabled
3365 */
3366 intel_crtc_load_lut(crtc);
3367
Paulo Zanoni1f544382012-10-24 11:32:00 -02003368 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003369 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003371 intel_enable_pipe(dev_priv, pipe,
3372 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003374 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003375 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003376
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003377 hsw_enable_ips(intel_crtc);
3378
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003379 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003381
3382 mutex_lock(&dev->struct_mutex);
3383 intel_update_fbc(dev);
3384 mutex_unlock(&dev->struct_mutex);
3385
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003386 for_each_encoder_on_crtc(dev, crtc, encoder)
3387 encoder->enable(encoder);
3388
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389 /*
3390 * There seems to be a race in PCH platform hw (at least on some
3391 * outputs) where an enabled pipe still completes any pageflip right
3392 * away (as if the pipe is off) instead of waiting for vblank. As soon
3393 * as the first vblank happend, everything works as expected. Hence just
3394 * wait for one vblank before returning to avoid strange things
3395 * happening.
3396 */
3397 intel_wait_for_vblank(dev, intel_crtc->pipe);
3398}
3399
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003400static void ironlake_pfit_disable(struct intel_crtc *crtc)
3401{
3402 struct drm_device *dev = crtc->base.dev;
3403 struct drm_i915_private *dev_priv = dev->dev_private;
3404 int pipe = crtc->pipe;
3405
3406 /* To avoid upsetting the power well on haswell only disable the pfit if
3407 * it's in use. The hw state code will make sure we get this right. */
3408 if (crtc->config.pch_pfit.size) {
3409 I915_WRITE(PF_CTL(pipe), 0);
3410 I915_WRITE(PF_WIN_POS(pipe), 0);
3411 I915_WRITE(PF_WIN_SZ(pipe), 0);
3412 }
3413}
3414
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415static void ironlake_crtc_disable(struct drm_crtc *crtc)
3416{
3417 struct drm_device *dev = crtc->dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003420 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003421 int pipe = intel_crtc->pipe;
3422 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003425
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003426 if (!intel_crtc->active)
3427 return;
3428
Daniel Vetterea9d7582012-07-10 10:42:52 +02003429 for_each_encoder_on_crtc(dev, crtc, encoder)
3430 encoder->disable(encoder);
3431
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003432 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003433 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434
Chris Wilson973d04f2011-07-08 12:22:37 +01003435 if (dev_priv->cfb_plane == plane)
3436 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003438 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003439 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003440 intel_disable_plane(dev_priv, plane, pipe);
3441
Daniel Vetterd925c592013-06-05 13:34:04 +02003442 if (intel_crtc->config.has_pch_encoder)
3443 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3444
Jesse Barnesb24e7172011-01-04 15:09:30 -08003445 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003447 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003449 for_each_encoder_on_crtc(dev, crtc, encoder)
3450 if (encoder->post_disable)
3451 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452
Daniel Vetterd925c592013-06-05 13:34:04 +02003453 if (intel_crtc->config.has_pch_encoder) {
3454 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Daniel Vetterd925c592013-06-05 13:34:04 +02003456 ironlake_disable_pch_transcoder(dev_priv, pipe);
3457 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003458
Daniel Vetterd925c592013-06-05 13:34:04 +02003459 if (HAS_PCH_CPT(dev)) {
3460 /* disable TRANS_DP_CTL */
3461 reg = TRANS_DP_CTL(pipe);
3462 temp = I915_READ(reg);
3463 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3464 TRANS_DP_PORT_SEL_MASK);
3465 temp |= TRANS_DP_PORT_SEL_NONE;
3466 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467
Daniel Vetterd925c592013-06-05 13:34:04 +02003468 /* disable DPLL_SEL */
3469 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003470 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003471 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003472 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003473
3474 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003475 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003476
3477 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478 }
3479
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003480 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003481 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003482
3483 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003484 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003485 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486}
3487
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003488static void haswell_crtc_disable(struct drm_crtc *crtc)
3489{
3490 struct drm_device *dev = crtc->dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3493 struct intel_encoder *encoder;
3494 int pipe = intel_crtc->pipe;
3495 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003496 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003497
3498 if (!intel_crtc->active)
3499 return;
3500
3501 for_each_encoder_on_crtc(dev, crtc, encoder)
3502 encoder->disable(encoder);
3503
3504 intel_crtc_wait_for_pending_flips(crtc);
3505 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003506
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003507 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003508 if (dev_priv->cfb_plane == plane)
3509 intel_disable_fbc(dev);
3510
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003511 hsw_disable_ips(intel_crtc);
3512
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003513 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003514 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003515 intel_disable_plane(dev_priv, plane, pipe);
3516
Paulo Zanoni86642812013-04-12 17:57:57 -03003517 if (intel_crtc->config.has_pch_encoder)
3518 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519 intel_disable_pipe(dev_priv, pipe);
3520
Paulo Zanoniad80a812012-10-24 16:06:19 -02003521 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003523 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003524
Paulo Zanoni1f544382012-10-24 11:32:00 -02003525 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003526
3527 for_each_encoder_on_crtc(dev, crtc, encoder)
3528 if (encoder->post_disable)
3529 encoder->post_disable(encoder);
3530
Daniel Vetter88adfff2013-03-28 10:42:01 +01003531 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003532 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003533 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003534 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003535 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536
3537 intel_crtc->active = false;
3538 intel_update_watermarks(dev);
3539
3540 mutex_lock(&dev->struct_mutex);
3541 intel_update_fbc(dev);
3542 mutex_unlock(&dev->struct_mutex);
3543}
3544
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003545static void ironlake_crtc_off(struct drm_crtc *crtc)
3546{
3547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003548 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003549}
3550
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003551static void haswell_crtc_off(struct drm_crtc *crtc)
3552{
3553 intel_ddi_put_crtc_pll(crtc);
3554}
3555
Daniel Vetter02e792f2009-09-15 22:57:34 +02003556static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3557{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003558 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003559 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003561
Chris Wilson23f09ce2010-08-12 13:53:37 +01003562 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003563 dev_priv->mm.interruptible = false;
3564 (void) intel_overlay_switch_off(intel_crtc->overlay);
3565 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003566 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003567 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003568
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003569 /* Let userspace switch the overlay on again. In most cases userspace
3570 * has to recompute where to put it anyway.
3571 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003572}
3573
Egbert Eich61bc95c2013-03-04 09:24:38 -05003574/**
3575 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3576 * cursor plane briefly if not already running after enabling the display
3577 * plane.
3578 * This workaround avoids occasional blank screens when self refresh is
3579 * enabled.
3580 */
3581static void
3582g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3583{
3584 u32 cntl = I915_READ(CURCNTR(pipe));
3585
3586 if ((cntl & CURSOR_MODE) == 0) {
3587 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3588
3589 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3590 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3591 intel_wait_for_vblank(dev_priv->dev, pipe);
3592 I915_WRITE(CURCNTR(pipe), cntl);
3593 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3594 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3595 }
3596}
3597
Jesse Barnes2dd24552013-04-25 12:55:01 -07003598static void i9xx_pfit_enable(struct intel_crtc *crtc)
3599{
3600 struct drm_device *dev = crtc->base.dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 struct intel_crtc_config *pipe_config = &crtc->config;
3603
Daniel Vetter328d8e82013-05-08 10:36:31 +02003604 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003605 return;
3606
Daniel Vetterc0b03412013-05-28 12:05:54 +02003607 /*
3608 * The panel fitter should only be adjusted whilst the pipe is disabled,
3609 * according to register description and PRM.
3610 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003611 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3612 assert_pipe_disabled(dev_priv, crtc->pipe);
3613
Jesse Barnesb074cec2013-04-25 12:55:02 -07003614 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3615 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003616
3617 /* Border color in case we don't scale up to the full screen. Black by
3618 * default, change to something else for debugging. */
3619 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003620}
3621
Jesse Barnes89b667f2013-04-18 14:51:36 -07003622static void valleyview_crtc_enable(struct drm_crtc *crtc)
3623{
3624 struct drm_device *dev = crtc->dev;
3625 struct drm_i915_private *dev_priv = dev->dev_private;
3626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3627 struct intel_encoder *encoder;
3628 int pipe = intel_crtc->pipe;
3629 int plane = intel_crtc->plane;
3630
3631 WARN_ON(!crtc->enabled);
3632
3633 if (intel_crtc->active)
3634 return;
3635
3636 intel_crtc->active = true;
3637 intel_update_watermarks(dev);
3638
3639 mutex_lock(&dev_priv->dpio_lock);
3640
3641 for_each_encoder_on_crtc(dev, crtc, encoder)
3642 if (encoder->pre_pll_enable)
3643 encoder->pre_pll_enable(encoder);
3644
3645 intel_enable_pll(dev_priv, pipe);
3646
3647 for_each_encoder_on_crtc(dev, crtc, encoder)
3648 if (encoder->pre_enable)
3649 encoder->pre_enable(encoder);
3650
3651 /* VLV wants encoder enabling _before_ the pipe is up. */
3652 for_each_encoder_on_crtc(dev, crtc, encoder)
3653 encoder->enable(encoder);
3654
Jesse Barnes2dd24552013-04-25 12:55:01 -07003655 /* Enable panel fitting for eDP */
3656 i9xx_pfit_enable(intel_crtc);
3657
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003658 intel_crtc_load_lut(crtc);
3659
Jesse Barnes89b667f2013-04-18 14:51:36 -07003660 intel_enable_pipe(dev_priv, pipe, false);
3661 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003662 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003663 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003664
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003665 intel_update_fbc(dev);
3666
Jesse Barnes89b667f2013-04-18 14:51:36 -07003667 mutex_unlock(&dev_priv->dpio_lock);
3668}
3669
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003670static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003671{
3672 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003673 struct drm_i915_private *dev_priv = dev->dev_private;
3674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003675 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003676 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003677 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003678
Daniel Vetter08a48462012-07-02 11:43:47 +02003679 WARN_ON(!crtc->enabled);
3680
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003681 if (intel_crtc->active)
3682 return;
3683
3684 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003685 intel_update_watermarks(dev);
3686
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003687 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003688
3689 for_each_encoder_on_crtc(dev, crtc, encoder)
3690 if (encoder->pre_enable)
3691 encoder->pre_enable(encoder);
3692
Jesse Barnes2dd24552013-04-25 12:55:01 -07003693 /* Enable panel fitting for LVDS */
3694 i9xx_pfit_enable(intel_crtc);
3695
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003696 intel_crtc_load_lut(crtc);
3697
Jesse Barnes040484a2011-01-03 12:14:26 -08003698 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003699 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003700 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003701 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003702 if (IS_G4X(dev))
3703 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003704 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003705
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706 /* Give the overlay scaler a chance to enable if it's on this pipe */
3707 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003708
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003709 intel_update_fbc(dev);
3710
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003711 for_each_encoder_on_crtc(dev, crtc, encoder)
3712 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713}
3714
Daniel Vetter87476d62013-04-11 16:29:06 +02003715static void i9xx_pfit_disable(struct intel_crtc *crtc)
3716{
3717 struct drm_device *dev = crtc->base.dev;
3718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003719
3720 if (!crtc->config.gmch_pfit.control)
3721 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003722
3723 assert_pipe_disabled(dev_priv, crtc->pipe);
3724
Daniel Vetter328d8e82013-05-08 10:36:31 +02003725 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3726 I915_READ(PFIT_CONTROL));
3727 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003728}
3729
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003730static void i9xx_crtc_disable(struct drm_crtc *crtc)
3731{
3732 struct drm_device *dev = crtc->dev;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003735 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003736 int pipe = intel_crtc->pipe;
3737 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003738
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003739 if (!intel_crtc->active)
3740 return;
3741
Daniel Vetterea9d7582012-07-10 10:42:52 +02003742 for_each_encoder_on_crtc(dev, crtc, encoder)
3743 encoder->disable(encoder);
3744
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003745 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003746 intel_crtc_wait_for_pending_flips(crtc);
3747 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003748
Chris Wilson973d04f2011-07-08 12:22:37 +01003749 if (dev_priv->cfb_plane == plane)
3750 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003752 intel_crtc_dpms_overlay(intel_crtc, false);
3753 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003754 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003755 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003756
Jesse Barnesb24e7172011-01-04 15:09:30 -08003757 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003758
Daniel Vetter87476d62013-04-11 16:29:06 +02003759 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003760
Jesse Barnes89b667f2013-04-18 14:51:36 -07003761 for_each_encoder_on_crtc(dev, crtc, encoder)
3762 if (encoder->post_disable)
3763 encoder->post_disable(encoder);
3764
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003765 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003767 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003768 intel_update_fbc(dev);
3769 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003770}
3771
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003772static void i9xx_crtc_off(struct drm_crtc *crtc)
3773{
3774}
3775
Daniel Vetter976f8a22012-07-08 22:34:21 +02003776static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3777 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_master_private *master_priv;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3782 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003783
3784 if (!dev->primary->master)
3785 return;
3786
3787 master_priv = dev->primary->master->driver_priv;
3788 if (!master_priv->sarea_priv)
3789 return;
3790
Jesse Barnes79e53942008-11-07 14:24:08 -08003791 switch (pipe) {
3792 case 0:
3793 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3794 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3795 break;
3796 case 1:
3797 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3798 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3799 break;
3800 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003801 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003802 break;
3803 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003804}
3805
Daniel Vetter976f8a22012-07-08 22:34:21 +02003806/**
3807 * Sets the power management mode of the pipe and plane.
3808 */
3809void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003810{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003811 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003812 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003813 struct intel_encoder *intel_encoder;
3814 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003815
Daniel Vetter976f8a22012-07-08 22:34:21 +02003816 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3817 enable |= intel_encoder->connectors_active;
3818
3819 if (enable)
3820 dev_priv->display.crtc_enable(crtc);
3821 else
3822 dev_priv->display.crtc_disable(crtc);
3823
3824 intel_crtc_update_sarea(crtc, enable);
3825}
3826
Daniel Vetter976f8a22012-07-08 22:34:21 +02003827static void intel_crtc_disable(struct drm_crtc *crtc)
3828{
3829 struct drm_device *dev = crtc->dev;
3830 struct drm_connector *connector;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003833
3834 /* crtc should still be enabled when we disable it. */
3835 WARN_ON(!crtc->enabled);
3836
3837 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003838 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003839 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003840 dev_priv->display.off(crtc);
3841
Chris Wilson931872f2012-01-16 23:01:13 +00003842 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3843 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003844
3845 if (crtc->fb) {
3846 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003847 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003848 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003849 crtc->fb = NULL;
3850 }
3851
3852 /* Update computed state. */
3853 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3854 if (!connector->encoder || !connector->encoder->crtc)
3855 continue;
3856
3857 if (connector->encoder->crtc != crtc)
3858 continue;
3859
3860 connector->dpms = DRM_MODE_DPMS_OFF;
3861 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003862 }
3863}
3864
Daniel Vettera261b242012-07-26 19:21:47 +02003865void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003866{
Daniel Vettera261b242012-07-26 19:21:47 +02003867 struct drm_crtc *crtc;
3868
3869 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3870 if (crtc->enabled)
3871 intel_crtc_disable(crtc);
3872 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003873}
3874
Chris Wilsonea5b2132010-08-04 13:50:23 +01003875void intel_encoder_destroy(struct drm_encoder *encoder)
3876{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003877 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003878
Chris Wilsonea5b2132010-08-04 13:50:23 +01003879 drm_encoder_cleanup(encoder);
3880 kfree(intel_encoder);
3881}
3882
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003883/* Simple dpms helper for encodres with just one connector, no cloning and only
3884 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3885 * state of the entire output pipe. */
3886void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3887{
3888 if (mode == DRM_MODE_DPMS_ON) {
3889 encoder->connectors_active = true;
3890
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003891 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003892 } else {
3893 encoder->connectors_active = false;
3894
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003895 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003896 }
3897}
3898
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003899/* Cross check the actual hw state with our own modeset state tracking (and it's
3900 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003901static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003902{
3903 if (connector->get_hw_state(connector)) {
3904 struct intel_encoder *encoder = connector->encoder;
3905 struct drm_crtc *crtc;
3906 bool encoder_enabled;
3907 enum pipe pipe;
3908
3909 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3910 connector->base.base.id,
3911 drm_get_connector_name(&connector->base));
3912
3913 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3914 "wrong connector dpms state\n");
3915 WARN(connector->base.encoder != &encoder->base,
3916 "active connector not linked to encoder\n");
3917 WARN(!encoder->connectors_active,
3918 "encoder->connectors_active not set\n");
3919
3920 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3921 WARN(!encoder_enabled, "encoder not enabled\n");
3922 if (WARN_ON(!encoder->base.crtc))
3923 return;
3924
3925 crtc = encoder->base.crtc;
3926
3927 WARN(!crtc->enabled, "crtc not enabled\n");
3928 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3929 WARN(pipe != to_intel_crtc(crtc)->pipe,
3930 "encoder active on the wrong pipe\n");
3931 }
3932}
3933
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003934/* Even simpler default implementation, if there's really no special case to
3935 * consider. */
3936void intel_connector_dpms(struct drm_connector *connector, int mode)
3937{
3938 struct intel_encoder *encoder = intel_attached_encoder(connector);
3939
3940 /* All the simple cases only support two dpms states. */
3941 if (mode != DRM_MODE_DPMS_ON)
3942 mode = DRM_MODE_DPMS_OFF;
3943
3944 if (mode == connector->dpms)
3945 return;
3946
3947 connector->dpms = mode;
3948
3949 /* Only need to change hw state when actually enabled */
3950 if (encoder->base.crtc)
3951 intel_encoder_dpms(encoder, mode);
3952 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003953 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003954
Daniel Vetterb9805142012-08-31 17:37:33 +02003955 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003956}
3957
Daniel Vetterf0947c32012-07-02 13:10:34 +02003958/* Simple connector->get_hw_state implementation for encoders that support only
3959 * one connector and no cloning and hence the encoder state determines the state
3960 * of the connector. */
3961bool intel_connector_get_hw_state(struct intel_connector *connector)
3962{
Daniel Vetter24929352012-07-02 20:28:59 +02003963 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003964 struct intel_encoder *encoder = connector->encoder;
3965
3966 return encoder->get_hw_state(encoder, &pipe);
3967}
3968
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003969static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3970 struct intel_crtc_config *pipe_config)
3971{
3972 struct drm_i915_private *dev_priv = dev->dev_private;
3973 struct intel_crtc *pipe_B_crtc =
3974 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3975
3976 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3977 pipe_name(pipe), pipe_config->fdi_lanes);
3978 if (pipe_config->fdi_lanes > 4) {
3979 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3980 pipe_name(pipe), pipe_config->fdi_lanes);
3981 return false;
3982 }
3983
3984 if (IS_HASWELL(dev)) {
3985 if (pipe_config->fdi_lanes > 2) {
3986 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3987 pipe_config->fdi_lanes);
3988 return false;
3989 } else {
3990 return true;
3991 }
3992 }
3993
3994 if (INTEL_INFO(dev)->num_pipes == 2)
3995 return true;
3996
3997 /* Ivybridge 3 pipe is really complicated */
3998 switch (pipe) {
3999 case PIPE_A:
4000 return true;
4001 case PIPE_B:
4002 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4003 pipe_config->fdi_lanes > 2) {
4004 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4005 pipe_name(pipe), pipe_config->fdi_lanes);
4006 return false;
4007 }
4008 return true;
4009 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004010 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004011 pipe_B_crtc->config.fdi_lanes <= 2) {
4012 if (pipe_config->fdi_lanes > 2) {
4013 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4014 pipe_name(pipe), pipe_config->fdi_lanes);
4015 return false;
4016 }
4017 } else {
4018 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4019 return false;
4020 }
4021 return true;
4022 default:
4023 BUG();
4024 }
4025}
4026
Daniel Vettere29c22c2013-02-21 00:00:16 +01004027#define RETRY 1
4028static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4029 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004030{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004031 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004032 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004033 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004034 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004035
Daniel Vettere29c22c2013-02-21 00:00:16 +01004036retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004037 /* FDI is a binary signal running at ~2.7GHz, encoding
4038 * each output octet as 10 bits. The actual frequency
4039 * is stored as a divider into a 100MHz clock, and the
4040 * mode pixel clock is stored in units of 1KHz.
4041 * Hence the bw of each lane in terms of the mode signal
4042 * is:
4043 */
4044 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4045
Daniel Vetterff9a6752013-06-01 17:16:21 +02004046 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004047 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004048
4049 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050 pipe_config->pipe_bpp);
4051
4052 pipe_config->fdi_lanes = lane;
4053
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004054 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004055 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004056
Daniel Vettere29c22c2013-02-21 00:00:16 +01004057 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4058 intel_crtc->pipe, pipe_config);
4059 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4060 pipe_config->pipe_bpp -= 2*3;
4061 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4062 pipe_config->pipe_bpp);
4063 needs_recompute = true;
4064 pipe_config->bw_constrained = true;
4065
4066 goto retry;
4067 }
4068
4069 if (needs_recompute)
4070 return RETRY;
4071
4072 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004073}
4074
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004075static void hsw_compute_ips_config(struct intel_crtc *crtc,
4076 struct intel_crtc_config *pipe_config)
4077{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004078 pipe_config->ips_enabled = i915_enable_ips &&
4079 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004080 pipe_config->pipe_bpp == 24;
4081}
4082
Daniel Vettera43f6e02013-06-07 23:10:32 +02004083static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004084 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004085{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004086 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004087 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004088
Eric Anholtbad720f2009-10-22 16:11:14 -07004089 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004090 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004091 if (pipe_config->requested_mode.clock * 3
4092 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004093 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004094 }
Chris Wilson89749352010-09-12 18:25:19 +01004095
Daniel Vetterf9bef082012-04-15 19:53:19 +02004096 /* All interlaced capable intel hw wants timings in frames. Note though
4097 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4098 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004099 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004100 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004101
Damien Lespiau8693a822013-05-03 18:48:11 +01004102 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4103 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004104 */
4105 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4106 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004107 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004108
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004109 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004110 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004111 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004112 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4113 * for lvds. */
4114 pipe_config->pipe_bpp = 8*3;
4115 }
4116
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004117 if (IS_HASWELL(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004118 hsw_compute_ips_config(crtc, pipe_config);
4119
4120 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4121 * clock survives for now. */
4122 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4123 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004124
Daniel Vetter877d48d2013-04-19 11:24:43 +02004125 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004126 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004127
Daniel Vettere29c22c2013-02-21 00:00:16 +01004128 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004129}
4130
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004131static int valleyview_get_display_clock_speed(struct drm_device *dev)
4132{
4133 return 400000; /* FIXME */
4134}
4135
Jesse Barnese70236a2009-09-21 10:42:27 -07004136static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004137{
Jesse Barnese70236a2009-09-21 10:42:27 -07004138 return 400000;
4139}
Jesse Barnes79e53942008-11-07 14:24:08 -08004140
Jesse Barnese70236a2009-09-21 10:42:27 -07004141static int i915_get_display_clock_speed(struct drm_device *dev)
4142{
4143 return 333000;
4144}
Jesse Barnes79e53942008-11-07 14:24:08 -08004145
Jesse Barnese70236a2009-09-21 10:42:27 -07004146static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4147{
4148 return 200000;
4149}
Jesse Barnes79e53942008-11-07 14:24:08 -08004150
Jesse Barnese70236a2009-09-21 10:42:27 -07004151static int i915gm_get_display_clock_speed(struct drm_device *dev)
4152{
4153 u16 gcfgc = 0;
4154
4155 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4156
4157 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004158 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004159 else {
4160 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4161 case GC_DISPLAY_CLOCK_333_MHZ:
4162 return 333000;
4163 default:
4164 case GC_DISPLAY_CLOCK_190_200_MHZ:
4165 return 190000;
4166 }
4167 }
4168}
Jesse Barnes79e53942008-11-07 14:24:08 -08004169
Jesse Barnese70236a2009-09-21 10:42:27 -07004170static int i865_get_display_clock_speed(struct drm_device *dev)
4171{
4172 return 266000;
4173}
4174
4175static int i855_get_display_clock_speed(struct drm_device *dev)
4176{
4177 u16 hpllcc = 0;
4178 /* Assume that the hardware is in the high speed state. This
4179 * should be the default.
4180 */
4181 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4182 case GC_CLOCK_133_200:
4183 case GC_CLOCK_100_200:
4184 return 200000;
4185 case GC_CLOCK_166_250:
4186 return 250000;
4187 case GC_CLOCK_100_133:
4188 return 133000;
4189 }
4190
4191 /* Shouldn't happen */
4192 return 0;
4193}
4194
4195static int i830_get_display_clock_speed(struct drm_device *dev)
4196{
4197 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004198}
4199
Zhenyu Wang2c072452009-06-05 15:38:42 +08004200static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004201intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004202{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004203 while (*num > DATA_LINK_M_N_MASK ||
4204 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004205 *num >>= 1;
4206 *den >>= 1;
4207 }
4208}
4209
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004210static void compute_m_n(unsigned int m, unsigned int n,
4211 uint32_t *ret_m, uint32_t *ret_n)
4212{
4213 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4214 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4215 intel_reduce_m_n_ratio(ret_m, ret_n);
4216}
4217
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004218void
4219intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4220 int pixel_clock, int link_clock,
4221 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004222{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004223 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004224
4225 compute_m_n(bits_per_pixel * pixel_clock,
4226 link_clock * nlanes * 8,
4227 &m_n->gmch_m, &m_n->gmch_n);
4228
4229 compute_m_n(pixel_clock, link_clock,
4230 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231}
4232
Chris Wilsona7615032011-01-12 17:04:08 +00004233static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4234{
Keith Packard72bbe582011-09-26 16:09:45 -07004235 if (i915_panel_use_ssc >= 0)
4236 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004237 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004238 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004239}
4240
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004241static int vlv_get_refclk(struct drm_crtc *crtc)
4242{
4243 struct drm_device *dev = crtc->dev;
4244 struct drm_i915_private *dev_priv = dev->dev_private;
4245 int refclk = 27000; /* for DP & HDMI */
4246
4247 return 100000; /* only one validated so far */
4248
4249 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4250 refclk = 96000;
4251 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4252 if (intel_panel_use_ssc(dev_priv))
4253 refclk = 100000;
4254 else
4255 refclk = 96000;
4256 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4257 refclk = 100000;
4258 }
4259
4260 return refclk;
4261}
4262
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004263static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4264{
4265 struct drm_device *dev = crtc->dev;
4266 struct drm_i915_private *dev_priv = dev->dev_private;
4267 int refclk;
4268
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004269 if (IS_VALLEYVIEW(dev)) {
4270 refclk = vlv_get_refclk(crtc);
4271 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004272 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004273 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004274 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4275 refclk / 1000);
4276 } else if (!IS_GEN2(dev)) {
4277 refclk = 96000;
4278 } else {
4279 refclk = 48000;
4280 }
4281
4282 return refclk;
4283}
4284
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004285static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4286{
4287 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4288}
4289
4290static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4291{
4292 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4293}
4294
Daniel Vetterf47709a2013-03-28 10:42:02 +01004295static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004296 intel_clock_t *reduced_clock)
4297{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004298 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004299 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004300 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004301 u32 fp, fp2 = 0;
4302
4303 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004304 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004305 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004306 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004307 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004308 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004309 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004310 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004311 }
4312
4313 I915_WRITE(FP0(pipe), fp);
4314
Daniel Vetterf47709a2013-03-28 10:42:02 +01004315 crtc->lowfreq_avail = false;
4316 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004317 reduced_clock && i915_powersave) {
4318 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004319 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004320 } else {
4321 I915_WRITE(FP1(pipe), fp);
4322 }
4323}
4324
Jesse Barnes89b667f2013-04-18 14:51:36 -07004325static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4326{
4327 u32 reg_val;
4328
4329 /*
4330 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4331 * and set it to a reasonable value instead.
4332 */
Jani Nikulaae992582013-05-22 15:36:19 +03004333 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004334 reg_val &= 0xffffff00;
4335 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004336 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337
Jani Nikulaae992582013-05-22 15:36:19 +03004338 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004339 reg_val &= 0x8cffffff;
4340 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004341 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004342
Jani Nikulaae992582013-05-22 15:36:19 +03004343 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004344 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004345 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004346
Jani Nikulaae992582013-05-22 15:36:19 +03004347 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004348 reg_val &= 0x00ffffff;
4349 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004350 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004351}
4352
Daniel Vetterb5518422013-05-03 11:49:48 +02004353static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4354 struct intel_link_m_n *m_n)
4355{
4356 struct drm_device *dev = crtc->base.dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 int pipe = crtc->pipe;
4359
Daniel Vettere3b95f12013-05-03 11:49:49 +02004360 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4361 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4362 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4363 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004364}
4365
4366static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4367 struct intel_link_m_n *m_n)
4368{
4369 struct drm_device *dev = crtc->base.dev;
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371 int pipe = crtc->pipe;
4372 enum transcoder transcoder = crtc->config.cpu_transcoder;
4373
4374 if (INTEL_INFO(dev)->gen >= 5) {
4375 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4376 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4377 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4378 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4379 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004380 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4381 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4382 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4383 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004384 }
4385}
4386
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004387static void intel_dp_set_m_n(struct intel_crtc *crtc)
4388{
4389 if (crtc->config.has_pch_encoder)
4390 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4391 else
4392 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4393}
4394
Daniel Vetterf47709a2013-03-28 10:42:02 +01004395static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004396{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004397 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004399 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004400 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004401 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004402 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004403 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004404 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004405
Daniel Vetter09153002012-12-12 14:06:44 +01004406 mutex_lock(&dev_priv->dpio_lock);
4407
Jesse Barnes89b667f2013-04-18 14:51:36 -07004408 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004409
Daniel Vetterf47709a2013-03-28 10:42:02 +01004410 bestn = crtc->config.dpll.n;
4411 bestm1 = crtc->config.dpll.m1;
4412 bestm2 = crtc->config.dpll.m2;
4413 bestp1 = crtc->config.dpll.p1;
4414 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004415
Jesse Barnes89b667f2013-04-18 14:51:36 -07004416 /* See eDP HDMI DPIO driver vbios notes doc */
4417
4418 /* PLL B needs special handling */
4419 if (pipe)
4420 vlv_pllb_recal_opamp(dev_priv);
4421
4422 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004423 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424
4425 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004426 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004427 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004428 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429
4430 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004431 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432
4433 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004434 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4435 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4436 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004437 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004438
4439 /*
4440 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4441 * but we don't support that).
4442 * Note: don't use the DAC post divider as it seems unstable.
4443 */
4444 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004445 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004446
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004447 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004449
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004451 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004452 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004453 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004454 0x005f0021);
4455 else
Jani Nikulaae992582013-05-22 15:36:19 +03004456 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004458
Jesse Barnes89b667f2013-04-18 14:51:36 -07004459 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4460 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4461 /* Use SSC source */
4462 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004463 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004464 0x0df40000);
4465 else
Jani Nikulaae992582013-05-22 15:36:19 +03004466 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467 0x0df70000);
4468 } else { /* HDMI or VGA */
4469 /* Use bend source */
4470 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004471 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472 0x0df70000);
4473 else
Jani Nikulaae992582013-05-22 15:36:19 +03004474 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004475 0x0df40000);
4476 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004477
Jani Nikulaae992582013-05-22 15:36:19 +03004478 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4480 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4481 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4482 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004483 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004484
Jani Nikulaae992582013-05-22 15:36:19 +03004485 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004486
4487 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4488 if (encoder->pre_pll_enable)
4489 encoder->pre_pll_enable(encoder);
4490
4491 /* Enable DPIO clock input */
4492 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4493 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4494 if (pipe)
4495 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004496
4497 dpll |= DPLL_VCO_ENABLE;
4498 I915_WRITE(DPLL(pipe), dpll);
4499 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500 udelay(150);
4501
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004502 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4504
Daniel Vetteref1b4602013-06-01 17:17:04 +02004505 dpll_md = (crtc->config.pixel_multiplier - 1)
4506 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004507 I915_WRITE(DPLL_MD(pipe), dpll_md);
4508 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509
Jesse Barnes89b667f2013-04-18 14:51:36 -07004510 if (crtc->config.has_dp_encoder)
4511 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004512
4513 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004514}
4515
Daniel Vetterf47709a2013-03-28 10:42:02 +01004516static void i9xx_update_pll(struct intel_crtc *crtc,
4517 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 int num_connectors)
4519{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004522 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004523 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004524 u32 dpll;
4525 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004526 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004527
Daniel Vetterf47709a2013-03-28 10:42:02 +01004528 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304529
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4531 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004532
4533 dpll = DPLL_VGA_MODE_DIS;
4534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 dpll |= DPLLB_MODE_LVDS;
4537 else
4538 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004539
Daniel Vetteref1b4602013-06-01 17:17:04 +02004540 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004541 dpll |= (crtc->config.pixel_multiplier - 1)
4542 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004543 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004544
4545 if (is_sdvo)
4546 dpll |= DPLL_DVO_HIGH_SPEED;
4547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004549 dpll |= DPLL_DVO_HIGH_SPEED;
4550
4551 /* compute bitmask from p1 value */
4552 if (IS_PINEVIEW(dev))
4553 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4554 else {
4555 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4556 if (IS_G4X(dev) && reduced_clock)
4557 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4558 }
4559 switch (clock->p2) {
4560 case 5:
4561 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4562 break;
4563 case 7:
4564 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4565 break;
4566 case 10:
4567 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4568 break;
4569 case 14:
4570 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4571 break;
4572 }
4573 if (INTEL_INFO(dev)->gen >= 4)
4574 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4575
Daniel Vetter09ede542013-04-30 14:01:45 +02004576 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004578 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004579 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4580 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4581 else
4582 dpll |= PLL_REF_INPUT_DREFCLK;
4583
4584 dpll |= DPLL_VCO_ENABLE;
4585 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4586 POSTING_READ(DPLL(pipe));
4587 udelay(150);
4588
Daniel Vetterf47709a2013-03-28 10:42:02 +01004589 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004590 if (encoder->pre_pll_enable)
4591 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004592
Daniel Vetterf47709a2013-03-28 10:42:02 +01004593 if (crtc->config.has_dp_encoder)
4594 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595
4596 I915_WRITE(DPLL(pipe), dpll);
4597
4598 /* Wait for the clocks to stabilize. */
4599 POSTING_READ(DPLL(pipe));
4600 udelay(150);
4601
4602 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004603 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4604 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004605 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 } else {
4607 /* The pixel multiplier can only be updated once the
4608 * DPLL is enabled and the clocks are stable.
4609 *
4610 * So write it again.
4611 */
4612 I915_WRITE(DPLL(pipe), dpll);
4613 }
4614}
4615
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618 int num_connectors)
4619{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004620 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004622 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004623 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004624 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004625 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626
Daniel Vetterf47709a2013-03-28 10:42:02 +01004627 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304628
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629 dpll = DPLL_VGA_MODE_DIS;
4630
Daniel Vetterf47709a2013-03-28 10:42:02 +01004631 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004632 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4633 } else {
4634 if (clock->p1 == 2)
4635 dpll |= PLL_P1_DIVIDE_BY_TWO;
4636 else
4637 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4638 if (clock->p2 == 4)
4639 dpll |= PLL_P2_DIVIDE_BY_4;
4640 }
4641
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4644 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4645 else
4646 dpll |= PLL_REF_INPUT_DREFCLK;
4647
4648 dpll |= DPLL_VCO_ENABLE;
4649 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4650 POSTING_READ(DPLL(pipe));
4651 udelay(150);
4652
Daniel Vetterf47709a2013-03-28 10:42:02 +01004653 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004654 if (encoder->pre_pll_enable)
4655 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004656
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004657 I915_WRITE(DPLL(pipe), dpll);
4658
4659 /* Wait for the clocks to stabilize. */
4660 POSTING_READ(DPLL(pipe));
4661 udelay(150);
4662
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004663 /* The pixel multiplier can only be updated once the
4664 * DPLL is enabled and the clocks are stable.
4665 *
4666 * So write it again.
4667 */
4668 I915_WRITE(DPLL(pipe), dpll);
4669}
4670
Daniel Vetter8a654f32013-06-01 17:16:22 +02004671static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004672{
4673 struct drm_device *dev = intel_crtc->base.dev;
4674 struct drm_i915_private *dev_priv = dev->dev_private;
4675 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004676 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004677 struct drm_display_mode *adjusted_mode =
4678 &intel_crtc->config.adjusted_mode;
4679 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004680 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4681
4682 /* We need to be careful not to changed the adjusted mode, for otherwise
4683 * the hw state checker will get angry at the mismatch. */
4684 crtc_vtotal = adjusted_mode->crtc_vtotal;
4685 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004686
4687 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4688 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004689 crtc_vtotal -= 1;
4690 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 vsyncshift = adjusted_mode->crtc_hsync_start
4692 - adjusted_mode->crtc_htotal / 2;
4693 } else {
4694 vsyncshift = 0;
4695 }
4696
4697 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004698 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004699
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 (adjusted_mode->crtc_hdisplay - 1) |
4702 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_hblank_start - 1) |
4705 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004706 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004707 (adjusted_mode->crtc_hsync_start - 1) |
4708 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4709
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004710 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004711 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004712 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004713 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004714 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004715 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004716 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717 (adjusted_mode->crtc_vsync_start - 1) |
4718 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4719
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004720 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4721 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4722 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4723 * bits. */
4724 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4725 (pipe == PIPE_B || pipe == PIPE_C))
4726 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4727
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004728 /* pipesrc controls the size that is scaled from, which should
4729 * always be the user's requested size.
4730 */
4731 I915_WRITE(PIPESRC(pipe),
4732 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4733}
4734
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004735static void intel_get_pipe_timings(struct intel_crtc *crtc,
4736 struct intel_crtc_config *pipe_config)
4737{
4738 struct drm_device *dev = crtc->base.dev;
4739 struct drm_i915_private *dev_priv = dev->dev_private;
4740 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4741 uint32_t tmp;
4742
4743 tmp = I915_READ(HTOTAL(cpu_transcoder));
4744 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4745 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4746 tmp = I915_READ(HBLANK(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4749 tmp = I915_READ(HSYNC(cpu_transcoder));
4750 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4751 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4752
4753 tmp = I915_READ(VTOTAL(cpu_transcoder));
4754 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4755 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4756 tmp = I915_READ(VBLANK(cpu_transcoder));
4757 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4758 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4759 tmp = I915_READ(VSYNC(cpu_transcoder));
4760 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4761 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4762
4763 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4764 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4765 pipe_config->adjusted_mode.crtc_vtotal += 1;
4766 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4767 }
4768
4769 tmp = I915_READ(PIPESRC(crtc->pipe));
4770 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4771 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4772}
4773
Daniel Vetter84b046f2013-02-19 18:48:54 +01004774static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4775{
4776 struct drm_device *dev = intel_crtc->base.dev;
4777 struct drm_i915_private *dev_priv = dev->dev_private;
4778 uint32_t pipeconf;
4779
4780 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4781
4782 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4783 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4784 * core speed.
4785 *
4786 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4787 * pipe == 0 check?
4788 */
4789 if (intel_crtc->config.requested_mode.clock >
4790 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4791 pipeconf |= PIPECONF_DOUBLE_WIDE;
4792 else
4793 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4794 }
4795
Daniel Vetterff9ce462013-04-24 14:57:17 +02004796 /* only g4x and later have fancy bpc/dither controls */
4797 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4798 pipeconf &= ~(PIPECONF_BPC_MASK |
4799 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004800
Daniel Vetterff9ce462013-04-24 14:57:17 +02004801 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4802 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4803 pipeconf |= PIPECONF_DITHER_EN |
4804 PIPECONF_DITHER_TYPE_SP;
4805
4806 switch (intel_crtc->config.pipe_bpp) {
4807 case 18:
4808 pipeconf |= PIPECONF_6BPC;
4809 break;
4810 case 24:
4811 pipeconf |= PIPECONF_8BPC;
4812 break;
4813 case 30:
4814 pipeconf |= PIPECONF_10BPC;
4815 break;
4816 default:
4817 /* Case prevented by intel_choose_pipe_bpp_dither. */
4818 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004819 }
4820 }
4821
4822 if (HAS_PIPE_CXSR(dev)) {
4823 if (intel_crtc->lowfreq_avail) {
4824 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4825 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4826 } else {
4827 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4828 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4829 }
4830 }
4831
4832 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4833 if (!IS_GEN2(dev) &&
4834 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4835 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4836 else
4837 pipeconf |= PIPECONF_PROGRESSIVE;
4838
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004839 if (IS_VALLEYVIEW(dev)) {
4840 if (intel_crtc->config.limited_color_range)
4841 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4842 else
4843 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4844 }
4845
Daniel Vetter84b046f2013-02-19 18:48:54 +01004846 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4847 POSTING_READ(PIPECONF(intel_crtc->pipe));
4848}
4849
Eric Anholtf564048e2011-03-30 13:01:02 -07004850static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004851 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004852 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004853{
4854 struct drm_device *dev = crtc->dev;
4855 struct drm_i915_private *dev_priv = dev->dev_private;
4856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004857 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004859 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004860 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004861 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004862 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004863 bool ok, has_reduced_clock = false;
4864 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004865 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004866 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004867 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004868
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004869 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004870 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 case INTEL_OUTPUT_LVDS:
4872 is_lvds = true;
4873 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004875
Eric Anholtc751ce42010-03-25 11:48:48 -07004876 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004877 }
4878
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004879 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004880
Ma Lingd4906092009-03-18 20:13:27 +08004881 /*
4882 * Returns a set of divisors for the desired target clock with the given
4883 * refclk, or FALSE. The returned values represent the clock equation:
4884 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4885 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004886 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004887 ok = dev_priv->display.find_dpll(limit, crtc,
4888 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004889 refclk, NULL, &clock);
4890 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004891 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004892 return -EINVAL;
4893 }
4894
4895 /* Ensure that the cursor is valid for the new mode before changing... */
4896 intel_crtc_update_cursor(crtc, true);
4897
4898 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004899 /*
4900 * Ensure we match the reduced clock's P to the target clock.
4901 * If the clocks don't match, we can't switch the display clock
4902 * by using the FP0/FP1. In such case we will disable the LVDS
4903 * downclock feature.
4904 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004905 has_reduced_clock =
4906 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004907 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004908 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004909 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004910 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004911 /* Compat-code for transition, will disappear. */
4912 if (!intel_crtc->config.clock_set) {
4913 intel_crtc->config.dpll.n = clock.n;
4914 intel_crtc->config.dpll.m1 = clock.m1;
4915 intel_crtc->config.dpll.m2 = clock.m2;
4916 intel_crtc->config.dpll.p1 = clock.p1;
4917 intel_crtc->config.dpll.p2 = clock.p2;
4918 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004919
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004920 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004921 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304922 has_reduced_clock ? &reduced_clock : NULL,
4923 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004924 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004925 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004927 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004928 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004929 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004930
Eric Anholtf564048e2011-03-30 13:01:02 -07004931 /* Set up the display plane register */
4932 dspcntr = DISPPLANE_GAMMA_ENABLE;
4933
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004934 if (!IS_VALLEYVIEW(dev)) {
4935 if (pipe == 0)
4936 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4937 else
4938 dspcntr |= DISPPLANE_SEL_PIPE_B;
4939 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004940
Daniel Vetter8a654f32013-06-01 17:16:22 +02004941 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004942
4943 /* pipesrc and dspsize control the size that is scaled from,
4944 * which should always be the user's requested size.
4945 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004946 I915_WRITE(DSPSIZE(plane),
4947 ((mode->vdisplay - 1) << 16) |
4948 (mode->hdisplay - 1));
4949 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004950
Daniel Vetter84b046f2013-02-19 18:48:54 +01004951 i9xx_set_pipeconf(intel_crtc);
4952
Eric Anholtf564048e2011-03-30 13:01:02 -07004953 I915_WRITE(DSPCNTR(plane), dspcntr);
4954 POSTING_READ(DSPCNTR(plane));
4955
Daniel Vetter94352cf2012-07-05 22:51:56 +02004956 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004957
4958 intel_update_watermarks(dev);
4959
Eric Anholtf564048e2011-03-30 13:01:02 -07004960 return ret;
4961}
4962
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004963static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4964 struct intel_crtc_config *pipe_config)
4965{
4966 struct drm_device *dev = crtc->base.dev;
4967 struct drm_i915_private *dev_priv = dev->dev_private;
4968 uint32_t tmp;
4969
4970 tmp = I915_READ(PFIT_CONTROL);
4971
4972 if (INTEL_INFO(dev)->gen < 4) {
4973 if (crtc->pipe != PIPE_B)
4974 return;
4975
4976 /* gen2/3 store dither state in pfit control, needs to match */
4977 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4978 } else {
4979 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4980 return;
4981 }
4982
4983 if (!(tmp & PFIT_ENABLE))
4984 return;
4985
4986 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4987 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4988 if (INTEL_INFO(dev)->gen < 5)
4989 pipe_config->gmch_pfit.lvds_border_bits =
4990 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4991}
4992
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004993static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4994 struct intel_crtc_config *pipe_config)
4995{
4996 struct drm_device *dev = crtc->base.dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 uint32_t tmp;
4999
Daniel Vettereccb1402013-05-22 00:50:22 +02005000 pipe_config->cpu_transcoder = crtc->pipe;
5001
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005002 tmp = I915_READ(PIPECONF(crtc->pipe));
5003 if (!(tmp & PIPECONF_ENABLE))
5004 return false;
5005
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005006 intel_get_pipe_timings(crtc, pipe_config);
5007
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005008 i9xx_get_pfit_config(crtc, pipe_config);
5009
Daniel Vetter6c49f242013-06-06 12:45:25 +02005010 if (INTEL_INFO(dev)->gen >= 4) {
5011 tmp = I915_READ(DPLL_MD(crtc->pipe));
5012 pipe_config->pixel_multiplier =
5013 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5014 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5015 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5016 tmp = I915_READ(DPLL(crtc->pipe));
5017 pipe_config->pixel_multiplier =
5018 ((tmp & SDVO_MULTIPLIER_MASK)
5019 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5020 } else {
5021 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5022 * port and will be fixed up in the encoder->get_config
5023 * function. */
5024 pipe_config->pixel_multiplier = 1;
5025 }
5026
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005027 return true;
5028}
5029
Paulo Zanonidde86e22012-12-01 12:04:25 -02005030static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005031{
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005034 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005035 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005036 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005037 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005038 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005039 bool has_ck505 = false;
5040 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005041
5042 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005043 list_for_each_entry(encoder, &mode_config->encoder_list,
5044 base.head) {
5045 switch (encoder->type) {
5046 case INTEL_OUTPUT_LVDS:
5047 has_panel = true;
5048 has_lvds = true;
5049 break;
5050 case INTEL_OUTPUT_EDP:
5051 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005052 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005053 has_cpu_edp = true;
5054 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005055 }
5056 }
5057
Keith Packard99eb6a02011-09-26 14:29:12 -07005058 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005059 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005060 can_ssc = has_ck505;
5061 } else {
5062 has_ck505 = false;
5063 can_ssc = true;
5064 }
5065
Imre Deak2de69052013-05-08 13:14:04 +03005066 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5067 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005068
5069 /* Ironlake: try to setup display ref clock before DPLL
5070 * enabling. This is only under driver's control after
5071 * PCH B stepping, previous chipset stepping should be
5072 * ignoring this setting.
5073 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005074 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005075
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005076 /* As we must carefully and slowly disable/enable each source in turn,
5077 * compute the final state we want first and check if we need to
5078 * make any changes at all.
5079 */
5080 final = val;
5081 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005082 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005083 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005084 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5086
5087 final &= ~DREF_SSC_SOURCE_MASK;
5088 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5089 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005090
Keith Packard199e5d72011-09-22 12:01:57 -07005091 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 final |= DREF_SSC_SOURCE_ENABLE;
5093
5094 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5095 final |= DREF_SSC1_ENABLE;
5096
5097 if (has_cpu_edp) {
5098 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5099 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5100 else
5101 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5102 } else
5103 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5104 } else {
5105 final |= DREF_SSC_SOURCE_DISABLE;
5106 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5107 }
5108
5109 if (final == val)
5110 return;
5111
5112 /* Always enable nonspread source */
5113 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5114
5115 if (has_ck505)
5116 val |= DREF_NONSPREAD_CK505_ENABLE;
5117 else
5118 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5119
5120 if (has_panel) {
5121 val &= ~DREF_SSC_SOURCE_MASK;
5122 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005123
Keith Packard199e5d72011-09-22 12:01:57 -07005124 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005125 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005126 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005128 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005130
5131 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005132 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005133 POSTING_READ(PCH_DREF_CONTROL);
5134 udelay(200);
5135
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005137
5138 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005139 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005140 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005141 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005143 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005144 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005145 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005146 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005147 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005148
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005149 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005150 POSTING_READ(PCH_DREF_CONTROL);
5151 udelay(200);
5152 } else {
5153 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5154
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005156
5157 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005159
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005160 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005161 POSTING_READ(PCH_DREF_CONTROL);
5162 udelay(200);
5163
5164 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005165 val &= ~DREF_SSC_SOURCE_MASK;
5166 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005167
5168 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005169 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005170
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005172 POSTING_READ(PCH_DREF_CONTROL);
5173 udelay(200);
5174 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005175
5176 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005177}
5178
Paulo Zanonidde86e22012-12-01 12:04:25 -02005179/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5180static void lpt_init_pch_refclk(struct drm_device *dev)
5181{
5182 struct drm_i915_private *dev_priv = dev->dev_private;
5183 struct drm_mode_config *mode_config = &dev->mode_config;
5184 struct intel_encoder *encoder;
5185 bool has_vga = false;
5186 bool is_sdv = false;
5187 u32 tmp;
5188
5189 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5190 switch (encoder->type) {
5191 case INTEL_OUTPUT_ANALOG:
5192 has_vga = true;
5193 break;
5194 }
5195 }
5196
5197 if (!has_vga)
5198 return;
5199
Daniel Vetterc00db242013-01-22 15:33:27 +01005200 mutex_lock(&dev_priv->dpio_lock);
5201
Paulo Zanonidde86e22012-12-01 12:04:25 -02005202 /* XXX: Rip out SDV support once Haswell ships for real. */
5203 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5204 is_sdv = true;
5205
5206 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5207 tmp &= ~SBI_SSCCTL_DISABLE;
5208 tmp |= SBI_SSCCTL_PATHALT;
5209 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5210
5211 udelay(24);
5212
5213 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5214 tmp &= ~SBI_SSCCTL_PATHALT;
5215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5216
5217 if (!is_sdv) {
5218 tmp = I915_READ(SOUTH_CHICKEN2);
5219 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5220 I915_WRITE(SOUTH_CHICKEN2, tmp);
5221
5222 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5223 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5224 DRM_ERROR("FDI mPHY reset assert timeout\n");
5225
5226 tmp = I915_READ(SOUTH_CHICKEN2);
5227 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5228 I915_WRITE(SOUTH_CHICKEN2, tmp);
5229
5230 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5231 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5232 100))
5233 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5234 }
5235
5236 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5237 tmp &= ~(0xFF << 24);
5238 tmp |= (0x12 << 24);
5239 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5240
Paulo Zanonidde86e22012-12-01 12:04:25 -02005241 if (is_sdv) {
5242 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5243 tmp |= 0x7FFF;
5244 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5245 }
5246
5247 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5248 tmp |= (1 << 11);
5249 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5252 tmp |= (1 << 11);
5253 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5254
5255 if (is_sdv) {
5256 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5257 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5258 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5259
5260 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5261 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5262 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5263
5264 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5265 tmp |= (0x3F << 8);
5266 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5267
5268 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5269 tmp |= (0x3F << 8);
5270 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5271 }
5272
5273 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5274 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5275 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5276
5277 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5278 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5279 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5280
5281 if (!is_sdv) {
5282 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5283 tmp &= ~(7 << 13);
5284 tmp |= (5 << 13);
5285 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5286
5287 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5288 tmp &= ~(7 << 13);
5289 tmp |= (5 << 13);
5290 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5291 }
5292
5293 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5294 tmp &= ~0xFF;
5295 tmp |= 0x1C;
5296 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5297
5298 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5299 tmp &= ~0xFF;
5300 tmp |= 0x1C;
5301 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5302
5303 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5304 tmp &= ~(0xFF << 16);
5305 tmp |= (0x1C << 16);
5306 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5307
5308 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5309 tmp &= ~(0xFF << 16);
5310 tmp |= (0x1C << 16);
5311 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5312
5313 if (!is_sdv) {
5314 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5315 tmp |= (1 << 27);
5316 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5317
5318 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5319 tmp |= (1 << 27);
5320 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5321
5322 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5323 tmp &= ~(0xF << 28);
5324 tmp |= (4 << 28);
5325 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5326
5327 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5328 tmp &= ~(0xF << 28);
5329 tmp |= (4 << 28);
5330 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5331 }
5332
5333 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5334 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5335 tmp |= SBI_DBUFF0_ENABLE;
5336 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005337
5338 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005339}
5340
5341/*
5342 * Initialize reference clocks when the driver loads
5343 */
5344void intel_init_pch_refclk(struct drm_device *dev)
5345{
5346 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5347 ironlake_init_pch_refclk(dev);
5348 else if (HAS_PCH_LPT(dev))
5349 lpt_init_pch_refclk(dev);
5350}
5351
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005352static int ironlake_get_refclk(struct drm_crtc *crtc)
5353{
5354 struct drm_device *dev = crtc->dev;
5355 struct drm_i915_private *dev_priv = dev->dev_private;
5356 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005357 int num_connectors = 0;
5358 bool is_lvds = false;
5359
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005360 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005361 switch (encoder->type) {
5362 case INTEL_OUTPUT_LVDS:
5363 is_lvds = true;
5364 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005365 }
5366 num_connectors++;
5367 }
5368
5369 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5370 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005371 dev_priv->vbt.lvds_ssc_freq);
5372 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005373 }
5374
5375 return 120000;
5376}
5377
Daniel Vetter6ff93602013-04-19 11:24:36 +02005378static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005379{
5380 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5382 int pipe = intel_crtc->pipe;
5383 uint32_t val;
5384
5385 val = I915_READ(PIPECONF(pipe));
5386
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005387 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005388 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005389 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005390 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005391 break;
5392 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005393 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005394 break;
5395 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005396 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005397 break;
5398 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005399 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005400 break;
5401 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005402 /* Case prevented by intel_choose_pipe_bpp_dither. */
5403 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005404 }
5405
5406 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005407 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005408 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5409
5410 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005411 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005412 val |= PIPECONF_INTERLACED_ILK;
5413 else
5414 val |= PIPECONF_PROGRESSIVE;
5415
Daniel Vetter50f3b012013-03-27 00:44:56 +01005416 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005417 val |= PIPECONF_COLOR_RANGE_SELECT;
5418 else
5419 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5420
Paulo Zanonic8203562012-09-12 10:06:29 -03005421 I915_WRITE(PIPECONF(pipe), val);
5422 POSTING_READ(PIPECONF(pipe));
5423}
5424
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005425/*
5426 * Set up the pipe CSC unit.
5427 *
5428 * Currently only full range RGB to limited range RGB conversion
5429 * is supported, but eventually this should handle various
5430 * RGB<->YCbCr scenarios as well.
5431 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005432static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005433{
5434 struct drm_device *dev = crtc->dev;
5435 struct drm_i915_private *dev_priv = dev->dev_private;
5436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5437 int pipe = intel_crtc->pipe;
5438 uint16_t coeff = 0x7800; /* 1.0 */
5439
5440 /*
5441 * TODO: Check what kind of values actually come out of the pipe
5442 * with these coeff/postoff values and adjust to get the best
5443 * accuracy. Perhaps we even need to take the bpc value into
5444 * consideration.
5445 */
5446
Daniel Vetter50f3b012013-03-27 00:44:56 +01005447 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005448 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5449
5450 /*
5451 * GY/GU and RY/RU should be the other way around according
5452 * to BSpec, but reality doesn't agree. Just set them up in
5453 * a way that results in the correct picture.
5454 */
5455 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5456 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5457
5458 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5459 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5460
5461 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5462 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5463
5464 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5465 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5466 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5467
5468 if (INTEL_INFO(dev)->gen > 6) {
5469 uint16_t postoff = 0;
5470
Daniel Vetter50f3b012013-03-27 00:44:56 +01005471 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005472 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5473
5474 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5475 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5476 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5477
5478 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5479 } else {
5480 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5481
Daniel Vetter50f3b012013-03-27 00:44:56 +01005482 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005483 mode |= CSC_BLACK_SCREEN_OFFSET;
5484
5485 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5486 }
5487}
5488
Daniel Vetter6ff93602013-04-19 11:24:36 +02005489static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005490{
5491 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005493 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005494 uint32_t val;
5495
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005496 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005497
5498 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005499 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005500 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5501
5502 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005503 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005504 val |= PIPECONF_INTERLACED_ILK;
5505 else
5506 val |= PIPECONF_PROGRESSIVE;
5507
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005508 I915_WRITE(PIPECONF(cpu_transcoder), val);
5509 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005510}
5511
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005512static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005513 intel_clock_t *clock,
5514 bool *has_reduced_clock,
5515 intel_clock_t *reduced_clock)
5516{
5517 struct drm_device *dev = crtc->dev;
5518 struct drm_i915_private *dev_priv = dev->dev_private;
5519 struct intel_encoder *intel_encoder;
5520 int refclk;
5521 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005522 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005523
5524 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5525 switch (intel_encoder->type) {
5526 case INTEL_OUTPUT_LVDS:
5527 is_lvds = true;
5528 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005529 }
5530 }
5531
5532 refclk = ironlake_get_refclk(crtc);
5533
5534 /*
5535 * Returns a set of divisors for the desired target clock with the given
5536 * refclk, or FALSE. The returned values represent the clock equation:
5537 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5538 */
5539 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005540 ret = dev_priv->display.find_dpll(limit, crtc,
5541 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005542 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005543 if (!ret)
5544 return false;
5545
5546 if (is_lvds && dev_priv->lvds_downclock_avail) {
5547 /*
5548 * Ensure we match the reduced clock's P to the target clock.
5549 * If the clocks don't match, we can't switch the display clock
5550 * by using the FP0/FP1. In such case we will disable the LVDS
5551 * downclock feature.
5552 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005553 *has_reduced_clock =
5554 dev_priv->display.find_dpll(limit, crtc,
5555 dev_priv->lvds_downclock,
5556 refclk, clock,
5557 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005558 }
5559
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005560 return true;
5561}
5562
Daniel Vetter01a415f2012-10-27 15:58:40 +02005563static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566 uint32_t temp;
5567
5568 temp = I915_READ(SOUTH_CHICKEN1);
5569 if (temp & FDI_BC_BIFURCATION_SELECT)
5570 return;
5571
5572 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5573 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5574
5575 temp |= FDI_BC_BIFURCATION_SELECT;
5576 DRM_DEBUG_KMS("enabling fdi C rx\n");
5577 I915_WRITE(SOUTH_CHICKEN1, temp);
5578 POSTING_READ(SOUTH_CHICKEN1);
5579}
5580
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005581static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5582{
5583 struct drm_device *dev = intel_crtc->base.dev;
5584 struct drm_i915_private *dev_priv = dev->dev_private;
5585
5586 switch (intel_crtc->pipe) {
5587 case PIPE_A:
5588 break;
5589 case PIPE_B:
5590 if (intel_crtc->config.fdi_lanes > 2)
5591 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5592 else
5593 cpt_enable_fdi_bc_bifurcation(dev);
5594
5595 break;
5596 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005597 cpt_enable_fdi_bc_bifurcation(dev);
5598
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005599 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005600 default:
5601 BUG();
5602 }
5603}
5604
Paulo Zanonid4b19312012-11-29 11:29:32 -02005605int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5606{
5607 /*
5608 * Account for spread spectrum to avoid
5609 * oversubscribing the link. Max center spread
5610 * is 2.5%; use 5% for safety's sake.
5611 */
5612 u32 bps = target_clock * bpp * 21 / 20;
5613 return bps / (link_bw * 8) + 1;
5614}
5615
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005616static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5617{
5618 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5619}
5620
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005621static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005622 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005623 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005624{
5625 struct drm_crtc *crtc = &intel_crtc->base;
5626 struct drm_device *dev = crtc->dev;
5627 struct drm_i915_private *dev_priv = dev->dev_private;
5628 struct intel_encoder *intel_encoder;
5629 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005630 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005631 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005632
5633 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5634 switch (intel_encoder->type) {
5635 case INTEL_OUTPUT_LVDS:
5636 is_lvds = true;
5637 break;
5638 case INTEL_OUTPUT_SDVO:
5639 case INTEL_OUTPUT_HDMI:
5640 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005641 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005642 }
5643
5644 num_connectors++;
5645 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005646
Chris Wilsonc1858122010-12-03 21:35:48 +00005647 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005648 factor = 21;
5649 if (is_lvds) {
5650 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005651 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005652 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005653 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005654 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005655 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005656
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005657 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005658 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005659
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005660 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5661 *fp2 |= FP_CB_TUNE;
5662
Chris Wilson5eddb702010-09-11 13:48:45 +01005663 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005664
Eric Anholta07d6782011-03-30 13:01:08 -07005665 if (is_lvds)
5666 dpll |= DPLLB_MODE_LVDS;
5667 else
5668 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005669
Daniel Vetteref1b4602013-06-01 17:17:04 +02005670 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5671 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005672
5673 if (is_sdvo)
5674 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005675 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005676 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Eric Anholta07d6782011-03-30 13:01:08 -07005678 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005679 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005680 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005681 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005682
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005683 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005684 case 5:
5685 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5686 break;
5687 case 7:
5688 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5689 break;
5690 case 10:
5691 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5692 break;
5693 case 14:
5694 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5695 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
5697
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005698 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005699 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005700 else
5701 dpll |= PLL_REF_INPUT_DREFCLK;
5702
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005703 return dpll;
5704}
5705
Jesse Barnes79e53942008-11-07 14:24:08 -08005706static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005707 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005708 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005709{
5710 struct drm_device *dev = crtc->dev;
5711 struct drm_i915_private *dev_priv = dev->dev_private;
5712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5713 int pipe = intel_crtc->pipe;
5714 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005715 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005717 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005718 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005719 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005720 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005721 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005722 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005723
5724 for_each_encoder_on_crtc(dev, crtc, encoder) {
5725 switch (encoder->type) {
5726 case INTEL_OUTPUT_LVDS:
5727 is_lvds = true;
5728 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005729 }
5730
5731 num_connectors++;
5732 }
5733
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005734 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5735 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5736
Daniel Vetterff9a6752013-06-01 17:16:21 +02005737 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005738 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005739 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5741 return -EINVAL;
5742 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005743 /* Compat-code for transition, will disappear. */
5744 if (!intel_crtc->config.clock_set) {
5745 intel_crtc->config.dpll.n = clock.n;
5746 intel_crtc->config.dpll.m1 = clock.m1;
5747 intel_crtc->config.dpll.m2 = clock.m2;
5748 intel_crtc->config.dpll.p1 = clock.p1;
5749 intel_crtc->config.dpll.p2 = clock.p2;
5750 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005751
5752 /* Ensure that the cursor is valid for the new mode before changing... */
5753 intel_crtc_update_cursor(crtc, true);
5754
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005755 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005756 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005757 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005758 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005759 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005760
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005761 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005762 &fp, &reduced_clock,
5763 has_reduced_clock ? &fp2 : NULL);
5764
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005765 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005766 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005767 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5768 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005769 return -EINVAL;
5770 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005771 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005772 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005773
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005774 if (intel_crtc->config.has_dp_encoder)
5775 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
Daniel Vetterdafd2262012-11-26 17:22:07 +01005777 for_each_encoder_on_crtc(dev, crtc, encoder)
5778 if (encoder->pre_pll_enable)
5779 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005780
Daniel Vettere2b78262013-06-07 23:10:03 +02005781 intel_crtc->lowfreq_avail = false;
5782
5783 if (intel_crtc->config.has_pch_encoder) {
5784 pll = intel_crtc_to_shared_dpll(intel_crtc);
5785
5786 I915_WRITE(pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005787
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005788 /* Wait for the clocks to stabilize. */
Daniel Vettere2b78262013-06-07 23:10:03 +02005789 POSTING_READ(pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005790 udelay(150);
5791
Eric Anholt8febb292011-03-30 13:01:07 -07005792 /* The pixel multiplier can only be updated once the
5793 * DPLL is enabled and the clocks are stable.
5794 *
5795 * So write it again.
5796 */
Daniel Vettere2b78262013-06-07 23:10:03 +02005797 I915_WRITE(pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005798
Jesse Barnes4b645f12011-10-12 09:51:31 -07005799 if (is_lvds && has_reduced_clock && i915_powersave) {
Daniel Vettere2b78262013-06-07 23:10:03 +02005800 I915_WRITE(pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005801 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005802 } else {
Daniel Vettere2b78262013-06-07 23:10:03 +02005803 I915_WRITE(pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005804 }
5805 }
5806
Daniel Vetter8a654f32013-06-01 17:16:22 +02005807 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005808
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005809 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005810 intel_cpu_transcoder_set_m_n(intel_crtc,
5811 &intel_crtc->config.fdi_m_n);
5812 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005813
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005814 if (IS_IVYBRIDGE(dev))
5815 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005816
Daniel Vetter6ff93602013-04-19 11:24:36 +02005817 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005818
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005819 /* Set up the display plane register */
5820 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005821 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005822
Daniel Vetter94352cf2012-07-05 22:51:56 +02005823 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005824
5825 intel_update_watermarks(dev);
5826
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005827 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005828}
5829
Daniel Vetter72419202013-04-04 13:28:53 +02005830static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5831 struct intel_crtc_config *pipe_config)
5832{
5833 struct drm_device *dev = crtc->base.dev;
5834 struct drm_i915_private *dev_priv = dev->dev_private;
5835 enum transcoder transcoder = pipe_config->cpu_transcoder;
5836
5837 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5838 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5839 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5840 & ~TU_SIZE_MASK;
5841 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5842 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5843 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5844}
5845
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005846static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5847 struct intel_crtc_config *pipe_config)
5848{
5849 struct drm_device *dev = crtc->base.dev;
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 uint32_t tmp;
5852
5853 tmp = I915_READ(PF_CTL(crtc->pipe));
5854
5855 if (tmp & PF_ENABLE) {
5856 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5857 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005858
5859 /* We currently do not free assignements of panel fitters on
5860 * ivb/hsw (since we don't use the higher upscaling modes which
5861 * differentiates them) so just WARN about this case for now. */
5862 if (IS_GEN7(dev)) {
5863 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5864 PF_PIPE_SEL_IVB(crtc->pipe));
5865 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005866 }
5867}
5868
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005869static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5870 struct intel_crtc_config *pipe_config)
5871{
5872 struct drm_device *dev = crtc->base.dev;
5873 struct drm_i915_private *dev_priv = dev->dev_private;
5874 uint32_t tmp;
5875
Daniel Vettereccb1402013-05-22 00:50:22 +02005876 pipe_config->cpu_transcoder = crtc->pipe;
5877
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005878 tmp = I915_READ(PIPECONF(crtc->pipe));
5879 if (!(tmp & PIPECONF_ENABLE))
5880 return false;
5881
Daniel Vetterab9412b2013-05-03 11:49:46 +02005882 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005883 pipe_config->has_pch_encoder = true;
5884
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005885 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5886 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5887 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005888
5889 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005890
5891 /* XXX: Can't properly read out the pch dpll pixel multiplier
5892 * since we don't have state tracking for pch clocks yet. */
5893 pipe_config->pixel_multiplier = 1;
5894 } else {
5895 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005896 }
5897
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005898 intel_get_pipe_timings(crtc, pipe_config);
5899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005900 ironlake_get_pfit_config(crtc, pipe_config);
5901
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005902 return true;
5903}
5904
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005905static void haswell_modeset_global_resources(struct drm_device *dev)
5906{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005907 bool enable = false;
5908 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005909
5910 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005911 if (!crtc->base.enabled)
5912 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005913
Daniel Vettere7a639c2013-05-31 17:49:17 +02005914 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5915 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005916 enable = true;
5917 }
5918
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005919 intel_set_power_well(dev, enable);
5920}
5921
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005922static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005923 int x, int y,
5924 struct drm_framebuffer *fb)
5925{
5926 struct drm_device *dev = crtc->dev;
5927 struct drm_i915_private *dev_priv = dev->dev_private;
5928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005929 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005930 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005931
Daniel Vetterff9a6752013-06-01 17:16:21 +02005932 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005933 return -EINVAL;
5934
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005935 /* Ensure that the cursor is valid for the new mode before changing... */
5936 intel_crtc_update_cursor(crtc, true);
5937
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005938 if (intel_crtc->config.has_dp_encoder)
5939 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005940
5941 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005942
Daniel Vetter8a654f32013-06-01 17:16:22 +02005943 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005944
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005945 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005946 intel_cpu_transcoder_set_m_n(intel_crtc,
5947 &intel_crtc->config.fdi_m_n);
5948 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005949
Daniel Vetter6ff93602013-04-19 11:24:36 +02005950 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005951
Daniel Vetter50f3b012013-03-27 00:44:56 +01005952 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005953
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005954 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005955 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005956 POSTING_READ(DSPCNTR(plane));
5957
5958 ret = intel_pipe_set_base(crtc, x, y, fb);
5959
5960 intel_update_watermarks(dev);
5961
Jesse Barnes79e53942008-11-07 14:24:08 -08005962 return ret;
5963}
5964
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005965static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5966 struct intel_crtc_config *pipe_config)
5967{
5968 struct drm_device *dev = crtc->base.dev;
5969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005970 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005971 uint32_t tmp;
5972
Daniel Vettereccb1402013-05-22 00:50:22 +02005973 pipe_config->cpu_transcoder = crtc->pipe;
5974 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5975 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5976 enum pipe trans_edp_pipe;
5977 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5978 default:
5979 WARN(1, "unknown pipe linked to edp transcoder\n");
5980 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5981 case TRANS_DDI_EDP_INPUT_A_ON:
5982 trans_edp_pipe = PIPE_A;
5983 break;
5984 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5985 trans_edp_pipe = PIPE_B;
5986 break;
5987 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5988 trans_edp_pipe = PIPE_C;
5989 break;
5990 }
5991
5992 if (trans_edp_pipe == crtc->pipe)
5993 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5994 }
5995
Paulo Zanonib97186f2013-05-03 12:15:36 -03005996 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005997 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005998 return false;
5999
Daniel Vettereccb1402013-05-22 00:50:22 +02006000 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006001 if (!(tmp & PIPECONF_ENABLE))
6002 return false;
6003
Daniel Vetter88adfff2013-03-28 10:42:01 +01006004 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006005 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006006 * DDI E. So just check whether this pipe is wired to DDI E and whether
6007 * the PCH transcoder is on.
6008 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006009 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006010 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006011 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006012 pipe_config->has_pch_encoder = true;
6013
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006014 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6015 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6016 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006017
6018 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006019 }
6020
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006021 intel_get_pipe_timings(crtc, pipe_config);
6022
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006023 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6024 if (intel_display_power_enabled(dev, pfit_domain))
6025 ironlake_get_pfit_config(crtc, pipe_config);
6026
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006027 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6028 (I915_READ(IPS_CTL) & IPS_ENABLE);
6029
Daniel Vetter6c49f242013-06-06 12:45:25 +02006030 pipe_config->pixel_multiplier = 1;
6031
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006032 return true;
6033}
6034
Eric Anholtf564048e2011-03-30 13:01:02 -07006035static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006036 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006037 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006038{
6039 struct drm_device *dev = crtc->dev;
6040 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006041 struct drm_encoder_helper_funcs *encoder_funcs;
6042 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006044 struct drm_display_mode *adjusted_mode =
6045 &intel_crtc->config.adjusted_mode;
6046 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006047 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006048 int ret;
6049
Eric Anholt0b701d22011-03-30 13:01:03 -07006050 drm_vblank_pre_modeset(dev, pipe);
6051
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006052 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6053
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 drm_vblank_post_modeset(dev, pipe);
6055
Daniel Vetter9256aa12012-10-31 19:26:13 +01006056 if (ret != 0)
6057 return ret;
6058
6059 for_each_encoder_on_crtc(dev, crtc, encoder) {
6060 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6061 encoder->base.base.id,
6062 drm_get_encoder_name(&encoder->base),
6063 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006064 if (encoder->mode_set) {
6065 encoder->mode_set(encoder);
6066 } else {
6067 encoder_funcs = encoder->base.helper_private;
6068 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6069 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006070 }
6071
6072 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006073}
6074
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006075static bool intel_eld_uptodate(struct drm_connector *connector,
6076 int reg_eldv, uint32_t bits_eldv,
6077 int reg_elda, uint32_t bits_elda,
6078 int reg_edid)
6079{
6080 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6081 uint8_t *eld = connector->eld;
6082 uint32_t i;
6083
6084 i = I915_READ(reg_eldv);
6085 i &= bits_eldv;
6086
6087 if (!eld[0])
6088 return !i;
6089
6090 if (!i)
6091 return false;
6092
6093 i = I915_READ(reg_elda);
6094 i &= ~bits_elda;
6095 I915_WRITE(reg_elda, i);
6096
6097 for (i = 0; i < eld[2]; i++)
6098 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6099 return false;
6100
6101 return true;
6102}
6103
Wu Fengguange0dac652011-09-05 14:25:34 +08006104static void g4x_write_eld(struct drm_connector *connector,
6105 struct drm_crtc *crtc)
6106{
6107 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6108 uint8_t *eld = connector->eld;
6109 uint32_t eldv;
6110 uint32_t len;
6111 uint32_t i;
6112
6113 i = I915_READ(G4X_AUD_VID_DID);
6114
6115 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6116 eldv = G4X_ELDV_DEVCL_DEVBLC;
6117 else
6118 eldv = G4X_ELDV_DEVCTG;
6119
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006120 if (intel_eld_uptodate(connector,
6121 G4X_AUD_CNTL_ST, eldv,
6122 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6123 G4X_HDMIW_HDMIEDID))
6124 return;
6125
Wu Fengguange0dac652011-09-05 14:25:34 +08006126 i = I915_READ(G4X_AUD_CNTL_ST);
6127 i &= ~(eldv | G4X_ELD_ADDR);
6128 len = (i >> 9) & 0x1f; /* ELD buffer size */
6129 I915_WRITE(G4X_AUD_CNTL_ST, i);
6130
6131 if (!eld[0])
6132 return;
6133
6134 len = min_t(uint8_t, eld[2], len);
6135 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6136 for (i = 0; i < len; i++)
6137 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6138
6139 i = I915_READ(G4X_AUD_CNTL_ST);
6140 i |= eldv;
6141 I915_WRITE(G4X_AUD_CNTL_ST, i);
6142}
6143
Wang Xingchao83358c852012-08-16 22:43:37 +08006144static void haswell_write_eld(struct drm_connector *connector,
6145 struct drm_crtc *crtc)
6146{
6147 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6148 uint8_t *eld = connector->eld;
6149 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006151 uint32_t eldv;
6152 uint32_t i;
6153 int len;
6154 int pipe = to_intel_crtc(crtc)->pipe;
6155 int tmp;
6156
6157 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6158 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6159 int aud_config = HSW_AUD_CFG(pipe);
6160 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6161
6162
6163 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6164
6165 /* Audio output enable */
6166 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6167 tmp = I915_READ(aud_cntrl_st2);
6168 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6169 I915_WRITE(aud_cntrl_st2, tmp);
6170
6171 /* Wait for 1 vertical blank */
6172 intel_wait_for_vblank(dev, pipe);
6173
6174 /* Set ELD valid state */
6175 tmp = I915_READ(aud_cntrl_st2);
6176 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6177 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6178 I915_WRITE(aud_cntrl_st2, tmp);
6179 tmp = I915_READ(aud_cntrl_st2);
6180 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6181
6182 /* Enable HDMI mode */
6183 tmp = I915_READ(aud_config);
6184 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6185 /* clear N_programing_enable and N_value_index */
6186 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6187 I915_WRITE(aud_config, tmp);
6188
6189 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6190
6191 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006192 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006193
6194 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6195 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6196 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6197 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6198 } else
6199 I915_WRITE(aud_config, 0);
6200
6201 if (intel_eld_uptodate(connector,
6202 aud_cntrl_st2, eldv,
6203 aud_cntl_st, IBX_ELD_ADDRESS,
6204 hdmiw_hdmiedid))
6205 return;
6206
6207 i = I915_READ(aud_cntrl_st2);
6208 i &= ~eldv;
6209 I915_WRITE(aud_cntrl_st2, i);
6210
6211 if (!eld[0])
6212 return;
6213
6214 i = I915_READ(aud_cntl_st);
6215 i &= ~IBX_ELD_ADDRESS;
6216 I915_WRITE(aud_cntl_st, i);
6217 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6218 DRM_DEBUG_DRIVER("port num:%d\n", i);
6219
6220 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6221 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6222 for (i = 0; i < len; i++)
6223 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6224
6225 i = I915_READ(aud_cntrl_st2);
6226 i |= eldv;
6227 I915_WRITE(aud_cntrl_st2, i);
6228
6229}
6230
Wu Fengguange0dac652011-09-05 14:25:34 +08006231static void ironlake_write_eld(struct drm_connector *connector,
6232 struct drm_crtc *crtc)
6233{
6234 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6235 uint8_t *eld = connector->eld;
6236 uint32_t eldv;
6237 uint32_t i;
6238 int len;
6239 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006240 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006241 int aud_cntl_st;
6242 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006243 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006244
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006245 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006246 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6247 aud_config = IBX_AUD_CFG(pipe);
6248 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006249 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006250 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006251 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6252 aud_config = CPT_AUD_CFG(pipe);
6253 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006254 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006255 }
6256
Wang Xingchao9b138a82012-08-09 16:52:18 +08006257 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006258
6259 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006260 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006261 if (!i) {
6262 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6263 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006264 eldv = IBX_ELD_VALIDB;
6265 eldv |= IBX_ELD_VALIDB << 4;
6266 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006267 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006268 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006269 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006270 }
6271
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006272 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6273 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6274 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006275 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6276 } else
6277 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006278
6279 if (intel_eld_uptodate(connector,
6280 aud_cntrl_st2, eldv,
6281 aud_cntl_st, IBX_ELD_ADDRESS,
6282 hdmiw_hdmiedid))
6283 return;
6284
Wu Fengguange0dac652011-09-05 14:25:34 +08006285 i = I915_READ(aud_cntrl_st2);
6286 i &= ~eldv;
6287 I915_WRITE(aud_cntrl_st2, i);
6288
6289 if (!eld[0])
6290 return;
6291
Wu Fengguange0dac652011-09-05 14:25:34 +08006292 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006293 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006294 I915_WRITE(aud_cntl_st, i);
6295
6296 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6297 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6298 for (i = 0; i < len; i++)
6299 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6300
6301 i = I915_READ(aud_cntrl_st2);
6302 i |= eldv;
6303 I915_WRITE(aud_cntrl_st2, i);
6304}
6305
6306void intel_write_eld(struct drm_encoder *encoder,
6307 struct drm_display_mode *mode)
6308{
6309 struct drm_crtc *crtc = encoder->crtc;
6310 struct drm_connector *connector;
6311 struct drm_device *dev = encoder->dev;
6312 struct drm_i915_private *dev_priv = dev->dev_private;
6313
6314 connector = drm_select_eld(encoder, mode);
6315 if (!connector)
6316 return;
6317
6318 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6319 connector->base.id,
6320 drm_get_connector_name(connector),
6321 connector->encoder->base.id,
6322 drm_get_encoder_name(connector->encoder));
6323
6324 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6325
6326 if (dev_priv->display.write_eld)
6327 dev_priv->display.write_eld(connector, crtc);
6328}
6329
Jesse Barnes79e53942008-11-07 14:24:08 -08006330/** Loads the palette/gamma unit for the CRTC with the prepared values */
6331void intel_crtc_load_lut(struct drm_crtc *crtc)
6332{
6333 struct drm_device *dev = crtc->dev;
6334 struct drm_i915_private *dev_priv = dev->dev_private;
6335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006336 enum pipe pipe = intel_crtc->pipe;
6337 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006338 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006339 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006340
6341 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006342 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006343 return;
6344
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006345 if (!HAS_PCH_SPLIT(dev_priv->dev))
6346 assert_pll_enabled(dev_priv, pipe);
6347
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006348 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006349 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006350 palreg = LGC_PALETTE(pipe);
6351
6352 /* Workaround : Do not read or write the pipe palette/gamma data while
6353 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6354 */
6355 if (intel_crtc->config.ips_enabled &&
6356 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6357 GAMMA_MODE_MODE_SPLIT)) {
6358 hsw_disable_ips(intel_crtc);
6359 reenable_ips = true;
6360 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006361
Jesse Barnes79e53942008-11-07 14:24:08 -08006362 for (i = 0; i < 256; i++) {
6363 I915_WRITE(palreg + 4 * i,
6364 (intel_crtc->lut_r[i] << 16) |
6365 (intel_crtc->lut_g[i] << 8) |
6366 intel_crtc->lut_b[i]);
6367 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006368
6369 if (reenable_ips)
6370 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006371}
6372
Chris Wilson560b85b2010-08-07 11:01:38 +01006373static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6374{
6375 struct drm_device *dev = crtc->dev;
6376 struct drm_i915_private *dev_priv = dev->dev_private;
6377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6378 bool visible = base != 0;
6379 u32 cntl;
6380
6381 if (intel_crtc->cursor_visible == visible)
6382 return;
6383
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006384 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006385 if (visible) {
6386 /* On these chipsets we can only modify the base whilst
6387 * the cursor is disabled.
6388 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006389 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006390
6391 cntl &= ~(CURSOR_FORMAT_MASK);
6392 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6393 cntl |= CURSOR_ENABLE |
6394 CURSOR_GAMMA_ENABLE |
6395 CURSOR_FORMAT_ARGB;
6396 } else
6397 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006398 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006399
6400 intel_crtc->cursor_visible = visible;
6401}
6402
6403static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6404{
6405 struct drm_device *dev = crtc->dev;
6406 struct drm_i915_private *dev_priv = dev->dev_private;
6407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6408 int pipe = intel_crtc->pipe;
6409 bool visible = base != 0;
6410
6411 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006412 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006413 if (base) {
6414 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6415 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6416 cntl |= pipe << 28; /* Connect to correct pipe */
6417 } else {
6418 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6419 cntl |= CURSOR_MODE_DISABLE;
6420 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006421 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006422
6423 intel_crtc->cursor_visible = visible;
6424 }
6425 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006426 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006427}
6428
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006429static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6430{
6431 struct drm_device *dev = crtc->dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6434 int pipe = intel_crtc->pipe;
6435 bool visible = base != 0;
6436
6437 if (intel_crtc->cursor_visible != visible) {
6438 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6439 if (base) {
6440 cntl &= ~CURSOR_MODE;
6441 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6442 } else {
6443 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6444 cntl |= CURSOR_MODE_DISABLE;
6445 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006446 if (IS_HASWELL(dev))
6447 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006448 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6449
6450 intel_crtc->cursor_visible = visible;
6451 }
6452 /* and commit changes on next vblank */
6453 I915_WRITE(CURBASE_IVB(pipe), base);
6454}
6455
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006456/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006457static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6458 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006459{
6460 struct drm_device *dev = crtc->dev;
6461 struct drm_i915_private *dev_priv = dev->dev_private;
6462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6463 int pipe = intel_crtc->pipe;
6464 int x = intel_crtc->cursor_x;
6465 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006466 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006467 bool visible;
6468
6469 pos = 0;
6470
Chris Wilson6b383a72010-09-13 13:54:26 +01006471 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006472 base = intel_crtc->cursor_addr;
6473 if (x > (int) crtc->fb->width)
6474 base = 0;
6475
6476 if (y > (int) crtc->fb->height)
6477 base = 0;
6478 } else
6479 base = 0;
6480
6481 if (x < 0) {
6482 if (x + intel_crtc->cursor_width < 0)
6483 base = 0;
6484
6485 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6486 x = -x;
6487 }
6488 pos |= x << CURSOR_X_SHIFT;
6489
6490 if (y < 0) {
6491 if (y + intel_crtc->cursor_height < 0)
6492 base = 0;
6493
6494 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6495 y = -y;
6496 }
6497 pos |= y << CURSOR_Y_SHIFT;
6498
6499 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006500 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006501 return;
6502
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006503 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006504 I915_WRITE(CURPOS_IVB(pipe), pos);
6505 ivb_update_cursor(crtc, base);
6506 } else {
6507 I915_WRITE(CURPOS(pipe), pos);
6508 if (IS_845G(dev) || IS_I865G(dev))
6509 i845_update_cursor(crtc, base);
6510 else
6511 i9xx_update_cursor(crtc, base);
6512 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006513}
6514
Jesse Barnes79e53942008-11-07 14:24:08 -08006515static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006516 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006517 uint32_t handle,
6518 uint32_t width, uint32_t height)
6519{
6520 struct drm_device *dev = crtc->dev;
6521 struct drm_i915_private *dev_priv = dev->dev_private;
6522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006523 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006524 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006525 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 /* if we want to turn off the cursor ignore width and height */
6528 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006529 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006530 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006531 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006532 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006533 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 }
6535
6536 /* Currently we only support 64x64 cursors */
6537 if (width != 64 || height != 64) {
6538 DRM_ERROR("we currently only support 64x64 cursors\n");
6539 return -EINVAL;
6540 }
6541
Chris Wilson05394f32010-11-08 19:18:58 +00006542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006543 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006544 return -ENOENT;
6545
Chris Wilson05394f32010-11-08 19:18:58 +00006546 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006548 ret = -ENOMEM;
6549 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006550 }
6551
Dave Airlie71acb5e2008-12-30 20:31:46 +10006552 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006553 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006554 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006555 unsigned alignment;
6556
Chris Wilsond9e86c02010-11-10 16:40:20 +00006557 if (obj->tiling_mode) {
6558 DRM_ERROR("cursor cannot be tiled\n");
6559 ret = -EINVAL;
6560 goto fail_locked;
6561 }
6562
Chris Wilson693db182013-03-05 14:52:39 +00006563 /* Note that the w/a also requires 2 PTE of padding following
6564 * the bo. We currently fill all unused PTE with the shadow
6565 * page and so we should always have valid PTE following the
6566 * cursor preventing the VT-d warning.
6567 */
6568 alignment = 0;
6569 if (need_vtd_wa(dev))
6570 alignment = 64*1024;
6571
6572 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006573 if (ret) {
6574 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006575 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006576 }
6577
Chris Wilsond9e86c02010-11-10 16:40:20 +00006578 ret = i915_gem_object_put_fence(obj);
6579 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006580 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006581 goto fail_unpin;
6582 }
6583
Chris Wilson05394f32010-11-08 19:18:58 +00006584 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006585 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006586 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006587 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006588 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6589 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006590 if (ret) {
6591 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006592 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006593 }
Chris Wilson05394f32010-11-08 19:18:58 +00006594 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006595 }
6596
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006597 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006598 I915_WRITE(CURSIZE, (height << 12) | width);
6599
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006600 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006601 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006602 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006603 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006604 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6605 } else
6606 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006607 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006608 }
Jesse Barnes80824002009-09-10 15:28:06 -07006609
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006610 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006611
6612 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006613 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006614 intel_crtc->cursor_width = width;
6615 intel_crtc->cursor_height = height;
6616
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006617 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006618
Jesse Barnes79e53942008-11-07 14:24:08 -08006619 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006620fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006621 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006622fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006623 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006624fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006625 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006626 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006627}
6628
6629static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6630{
Jesse Barnes79e53942008-11-07 14:24:08 -08006631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006632
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006633 intel_crtc->cursor_x = x;
6634 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006635
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006636 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006637
6638 return 0;
6639}
6640
6641/** Sets the color ramps on behalf of RandR */
6642void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6643 u16 blue, int regno)
6644{
6645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6646
6647 intel_crtc->lut_r[regno] = red >> 8;
6648 intel_crtc->lut_g[regno] = green >> 8;
6649 intel_crtc->lut_b[regno] = blue >> 8;
6650}
6651
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006652void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6653 u16 *blue, int regno)
6654{
6655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6656
6657 *red = intel_crtc->lut_r[regno] << 8;
6658 *green = intel_crtc->lut_g[regno] << 8;
6659 *blue = intel_crtc->lut_b[regno] << 8;
6660}
6661
Jesse Barnes79e53942008-11-07 14:24:08 -08006662static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006663 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006664{
James Simmons72034252010-08-03 01:33:19 +01006665 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006667
James Simmons72034252010-08-03 01:33:19 +01006668 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006669 intel_crtc->lut_r[i] = red[i] >> 8;
6670 intel_crtc->lut_g[i] = green[i] >> 8;
6671 intel_crtc->lut_b[i] = blue[i] >> 8;
6672 }
6673
6674 intel_crtc_load_lut(crtc);
6675}
6676
Jesse Barnes79e53942008-11-07 14:24:08 -08006677/* VESA 640x480x72Hz mode to set on the pipe */
6678static struct drm_display_mode load_detect_mode = {
6679 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6680 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6681};
6682
Chris Wilsond2dff872011-04-19 08:36:26 +01006683static struct drm_framebuffer *
6684intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006685 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006686 struct drm_i915_gem_object *obj)
6687{
6688 struct intel_framebuffer *intel_fb;
6689 int ret;
6690
6691 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6692 if (!intel_fb) {
6693 drm_gem_object_unreference_unlocked(&obj->base);
6694 return ERR_PTR(-ENOMEM);
6695 }
6696
6697 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6698 if (ret) {
6699 drm_gem_object_unreference_unlocked(&obj->base);
6700 kfree(intel_fb);
6701 return ERR_PTR(ret);
6702 }
6703
6704 return &intel_fb->base;
6705}
6706
6707static u32
6708intel_framebuffer_pitch_for_width(int width, int bpp)
6709{
6710 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6711 return ALIGN(pitch, 64);
6712}
6713
6714static u32
6715intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6716{
6717 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6718 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6719}
6720
6721static struct drm_framebuffer *
6722intel_framebuffer_create_for_mode(struct drm_device *dev,
6723 struct drm_display_mode *mode,
6724 int depth, int bpp)
6725{
6726 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006727 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006728
6729 obj = i915_gem_alloc_object(dev,
6730 intel_framebuffer_size_for_mode(mode, bpp));
6731 if (obj == NULL)
6732 return ERR_PTR(-ENOMEM);
6733
6734 mode_cmd.width = mode->hdisplay;
6735 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006736 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6737 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006738 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006739
6740 return intel_framebuffer_create(dev, &mode_cmd, obj);
6741}
6742
6743static struct drm_framebuffer *
6744mode_fits_in_fbdev(struct drm_device *dev,
6745 struct drm_display_mode *mode)
6746{
6747 struct drm_i915_private *dev_priv = dev->dev_private;
6748 struct drm_i915_gem_object *obj;
6749 struct drm_framebuffer *fb;
6750
6751 if (dev_priv->fbdev == NULL)
6752 return NULL;
6753
6754 obj = dev_priv->fbdev->ifb.obj;
6755 if (obj == NULL)
6756 return NULL;
6757
6758 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006759 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6760 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006761 return NULL;
6762
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006763 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006764 return NULL;
6765
6766 return fb;
6767}
6768
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006769bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006770 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006771 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006772{
6773 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006774 struct intel_encoder *intel_encoder =
6775 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006777 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 struct drm_crtc *crtc = NULL;
6779 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006780 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 int i = -1;
6782
Chris Wilsond2dff872011-04-19 08:36:26 +01006783 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6784 connector->base.id, drm_get_connector_name(connector),
6785 encoder->base.id, drm_get_encoder_name(encoder));
6786
Jesse Barnes79e53942008-11-07 14:24:08 -08006787 /*
6788 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006789 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 * - if the connector already has an assigned crtc, use it (but make
6791 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006792 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 * - try to find the first unused crtc that can drive this connector,
6794 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006795 */
6796
6797 /* See if we already have a CRTC for this connector */
6798 if (encoder->crtc) {
6799 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006800
Daniel Vetter7b240562012-12-12 00:35:33 +01006801 mutex_lock(&crtc->mutex);
6802
Daniel Vetter24218aa2012-08-12 19:27:11 +02006803 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006804 old->load_detect_temp = false;
6805
6806 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006807 if (connector->dpms != DRM_MODE_DPMS_ON)
6808 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006809
Chris Wilson71731882011-04-19 23:10:58 +01006810 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006811 }
6812
6813 /* Find an unused one (if possible) */
6814 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6815 i++;
6816 if (!(encoder->possible_crtcs & (1 << i)))
6817 continue;
6818 if (!possible_crtc->enabled) {
6819 crtc = possible_crtc;
6820 break;
6821 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006822 }
6823
6824 /*
6825 * If we didn't find an unused CRTC, don't use any.
6826 */
6827 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006828 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6829 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830 }
6831
Daniel Vetter7b240562012-12-12 00:35:33 +01006832 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006833 intel_encoder->new_crtc = to_intel_crtc(crtc);
6834 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006835
6836 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006837 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006838 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006839 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Chris Wilson64927112011-04-20 07:25:26 +01006841 if (!mode)
6842 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006843
Chris Wilsond2dff872011-04-19 08:36:26 +01006844 /* We need a framebuffer large enough to accommodate all accesses
6845 * that the plane may generate whilst we perform load detection.
6846 * We can not rely on the fbcon either being present (we get called
6847 * during its initialisation to detect all boot displays, or it may
6848 * not even exist) or that it is large enough to satisfy the
6849 * requested mode.
6850 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006851 fb = mode_fits_in_fbdev(dev, mode);
6852 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006853 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006854 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6855 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006856 } else
6857 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006858 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006859 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006860 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006861 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006862 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006863
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006864 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006865 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006866 if (old->release_fb)
6867 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006868 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006869 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006870 }
Chris Wilson71731882011-04-19 23:10:58 +01006871
Jesse Barnes79e53942008-11-07 14:24:08 -08006872 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006873 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006874 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006875}
6876
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006877void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006878 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006879{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006880 struct intel_encoder *intel_encoder =
6881 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006882 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006883 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006884
Chris Wilsond2dff872011-04-19 08:36:26 +01006885 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6886 connector->base.id, drm_get_connector_name(connector),
6887 encoder->base.id, drm_get_encoder_name(encoder));
6888
Chris Wilson8261b192011-04-19 23:18:09 +01006889 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006890 to_intel_connector(connector)->new_encoder = NULL;
6891 intel_encoder->new_crtc = NULL;
6892 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006893
Daniel Vetter36206362012-12-10 20:42:17 +01006894 if (old->release_fb) {
6895 drm_framebuffer_unregister_private(old->release_fb);
6896 drm_framebuffer_unreference(old->release_fb);
6897 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006898
Daniel Vetter67c96402013-01-23 16:25:09 +00006899 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006900 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006901 }
6902
Eric Anholtc751ce42010-03-25 11:48:48 -07006903 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006904 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6905 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006906
6907 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006908}
6909
6910/* Returns the clock of the currently programmed mode of the given pipe. */
6911static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6912{
6913 struct drm_i915_private *dev_priv = dev->dev_private;
6914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6915 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006916 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 u32 fp;
6918 intel_clock_t clock;
6919
6920 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006921 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006922 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006923 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006924
6925 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006926 if (IS_PINEVIEW(dev)) {
6927 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6928 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006929 } else {
6930 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6931 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6932 }
6933
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006934 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006935 if (IS_PINEVIEW(dev))
6936 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6937 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006938 else
6939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006940 DPLL_FPA01_P1_POST_DIV_SHIFT);
6941
6942 switch (dpll & DPLL_MODE_MASK) {
6943 case DPLLB_MODE_DAC_SERIAL:
6944 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6945 5 : 10;
6946 break;
6947 case DPLLB_MODE_LVDS:
6948 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6949 7 : 14;
6950 break;
6951 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006952 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006953 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6954 return 0;
6955 }
6956
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006957 if (IS_PINEVIEW(dev))
6958 pineview_clock(96000, &clock);
6959 else
6960 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 } else {
6962 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6963
6964 if (is_lvds) {
6965 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6966 DPLL_FPA01_P1_POST_DIV_SHIFT);
6967 clock.p2 = 14;
6968
6969 if ((dpll & PLL_REF_INPUT_MASK) ==
6970 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6971 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006972 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006973 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006974 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006975 } else {
6976 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6977 clock.p1 = 2;
6978 else {
6979 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6980 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6981 }
6982 if (dpll & PLL_P2_DIVIDE_BY_4)
6983 clock.p2 = 4;
6984 else
6985 clock.p2 = 2;
6986
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006987 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006988 }
6989 }
6990
6991 /* XXX: It would be nice to validate the clocks, but we can't reuse
6992 * i830PllIsValid() because it relies on the xf86_config connector
6993 * configuration being accurate, which it isn't necessarily.
6994 */
6995
6996 return clock.dot;
6997}
6998
6999/** Returns the currently programmed mode of the given pipe. */
7000struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7001 struct drm_crtc *crtc)
7002{
Jesse Barnes548f2452011-02-17 10:40:53 -08007003 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007005 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007006 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007007 int htot = I915_READ(HTOTAL(cpu_transcoder));
7008 int hsync = I915_READ(HSYNC(cpu_transcoder));
7009 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7010 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007011
7012 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7013 if (!mode)
7014 return NULL;
7015
7016 mode->clock = intel_crtc_clock_get(dev, crtc);
7017 mode->hdisplay = (htot & 0xffff) + 1;
7018 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7019 mode->hsync_start = (hsync & 0xffff) + 1;
7020 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7021 mode->vdisplay = (vtot & 0xffff) + 1;
7022 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7023 mode->vsync_start = (vsync & 0xffff) + 1;
7024 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7025
7026 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007027
7028 return mode;
7029}
7030
Daniel Vetter3dec0092010-08-20 21:40:52 +02007031static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007032{
7033 struct drm_device *dev = crtc->dev;
7034 drm_i915_private_t *dev_priv = dev->dev_private;
7035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7036 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007037 int dpll_reg = DPLL(pipe);
7038 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007039
Eric Anholtbad720f2009-10-22 16:11:14 -07007040 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007041 return;
7042
7043 if (!dev_priv->lvds_downclock_avail)
7044 return;
7045
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007046 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007048 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007049
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007050 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007051
7052 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7053 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007054 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007055
Jesse Barnes652c3932009-08-17 13:31:43 -07007056 dpll = I915_READ(dpll_reg);
7057 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007058 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007059 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007060}
7061
7062static void intel_decrease_pllclock(struct drm_crtc *crtc)
7063{
7064 struct drm_device *dev = crtc->dev;
7065 drm_i915_private_t *dev_priv = dev->dev_private;
7066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007067
Eric Anholtbad720f2009-10-22 16:11:14 -07007068 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007069 return;
7070
7071 if (!dev_priv->lvds_downclock_avail)
7072 return;
7073
7074 /*
7075 * Since this is called by a timer, we should never get here in
7076 * the manual case.
7077 */
7078 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007079 int pipe = intel_crtc->pipe;
7080 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007081 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007082
Zhao Yakui44d98a62009-10-09 11:39:40 +08007083 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007084
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007085 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007086
Chris Wilson074b5e12012-05-02 12:07:06 +01007087 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007088 dpll |= DISPLAY_RATE_SELECT_FPA1;
7089 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007090 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007091 dpll = I915_READ(dpll_reg);
7092 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007093 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007094 }
7095
7096}
7097
Chris Wilsonf047e392012-07-21 12:31:41 +01007098void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007099{
Chris Wilsonf047e392012-07-21 12:31:41 +01007100 i915_update_gfx_val(dev->dev_private);
7101}
7102
7103void intel_mark_idle(struct drm_device *dev)
7104{
Chris Wilson725a5b52013-01-08 11:02:57 +00007105 struct drm_crtc *crtc;
7106
7107 if (!i915_powersave)
7108 return;
7109
7110 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7111 if (!crtc->fb)
7112 continue;
7113
7114 intel_decrease_pllclock(crtc);
7115 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007116}
7117
Chris Wilsonc65355b2013-06-06 16:53:41 -03007118void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7119 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007120{
7121 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007122 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007123
7124 if (!i915_powersave)
7125 return;
7126
Jesse Barnes652c3932009-08-17 13:31:43 -07007127 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007128 if (!crtc->fb)
7129 continue;
7130
Chris Wilsonc65355b2013-06-06 16:53:41 -03007131 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7132 continue;
7133
7134 intel_increase_pllclock(crtc);
7135 if (ring && intel_fbc_enabled(dev))
7136 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007137 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007138}
7139
Jesse Barnes79e53942008-11-07 14:24:08 -08007140static void intel_crtc_destroy(struct drm_crtc *crtc)
7141{
7142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007143 struct drm_device *dev = crtc->dev;
7144 struct intel_unpin_work *work;
7145 unsigned long flags;
7146
7147 spin_lock_irqsave(&dev->event_lock, flags);
7148 work = intel_crtc->unpin_work;
7149 intel_crtc->unpin_work = NULL;
7150 spin_unlock_irqrestore(&dev->event_lock, flags);
7151
7152 if (work) {
7153 cancel_work_sync(&work->work);
7154 kfree(work);
7155 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007156
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007157 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7158
Jesse Barnes79e53942008-11-07 14:24:08 -08007159 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007160
Jesse Barnes79e53942008-11-07 14:24:08 -08007161 kfree(intel_crtc);
7162}
7163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007164static void intel_unpin_work_fn(struct work_struct *__work)
7165{
7166 struct intel_unpin_work *work =
7167 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007168 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007169
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007170 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007171 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007172 drm_gem_object_unreference(&work->pending_flip_obj->base);
7173 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007174
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007175 intel_update_fbc(dev);
7176 mutex_unlock(&dev->struct_mutex);
7177
7178 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7179 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7180
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007181 kfree(work);
7182}
7183
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007184static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007185 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007186{
7187 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7189 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007190 unsigned long flags;
7191
7192 /* Ignore early vblank irqs */
7193 if (intel_crtc == NULL)
7194 return;
7195
7196 spin_lock_irqsave(&dev->event_lock, flags);
7197 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007198
7199 /* Ensure we don't miss a work->pending update ... */
7200 smp_rmb();
7201
7202 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203 spin_unlock_irqrestore(&dev->event_lock, flags);
7204 return;
7205 }
7206
Chris Wilsone7d841c2012-12-03 11:36:30 +00007207 /* and that the unpin work is consistent wrt ->pending. */
7208 smp_rmb();
7209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007211
Rob Clark45a066e2012-10-08 14:50:40 -05007212 if (work->event)
7213 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007215 drm_vblank_put(dev, intel_crtc->pipe);
7216
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007217 spin_unlock_irqrestore(&dev->event_lock, flags);
7218
Daniel Vetter2c10d572012-12-20 21:24:07 +01007219 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007220
7221 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007222
7223 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007224}
7225
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007226void intel_finish_page_flip(struct drm_device *dev, int pipe)
7227{
7228 drm_i915_private_t *dev_priv = dev->dev_private;
7229 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7230
Mario Kleiner49b14a52010-12-09 07:00:07 +01007231 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007232}
7233
7234void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7235{
7236 drm_i915_private_t *dev_priv = dev->dev_private;
7237 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7238
Mario Kleiner49b14a52010-12-09 07:00:07 +01007239 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007240}
7241
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007242void intel_prepare_page_flip(struct drm_device *dev, int plane)
7243{
7244 drm_i915_private_t *dev_priv = dev->dev_private;
7245 struct intel_crtc *intel_crtc =
7246 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7247 unsigned long flags;
7248
Chris Wilsone7d841c2012-12-03 11:36:30 +00007249 /* NB: An MMIO update of the plane base pointer will also
7250 * generate a page-flip completion irq, i.e. every modeset
7251 * is also accompanied by a spurious intel_prepare_page_flip().
7252 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007253 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007254 if (intel_crtc->unpin_work)
7255 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007256 spin_unlock_irqrestore(&dev->event_lock, flags);
7257}
7258
Chris Wilsone7d841c2012-12-03 11:36:30 +00007259inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7260{
7261 /* Ensure that the work item is consistent when activating it ... */
7262 smp_wmb();
7263 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7264 /* and that it is marked active as soon as the irq could fire. */
7265 smp_wmb();
7266}
7267
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007268static int intel_gen2_queue_flip(struct drm_device *dev,
7269 struct drm_crtc *crtc,
7270 struct drm_framebuffer *fb,
7271 struct drm_i915_gem_object *obj)
7272{
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007276 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277 int ret;
7278
Daniel Vetter6d90c952012-04-26 23:28:05 +02007279 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007281 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007282
Daniel Vetter6d90c952012-04-26 23:28:05 +02007283 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007284 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007285 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007286
7287 /* Can't queue multiple flips, so wait for the previous
7288 * one to finish before executing the next.
7289 */
7290 if (intel_crtc->plane)
7291 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7292 else
7293 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7295 intel_ring_emit(ring, MI_NOOP);
7296 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7297 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7298 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007299 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007300 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007301
7302 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007303 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007304 return 0;
7305
7306err_unpin:
7307 intel_unpin_fb_obj(obj);
7308err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007309 return ret;
7310}
7311
7312static int intel_gen3_queue_flip(struct drm_device *dev,
7313 struct drm_crtc *crtc,
7314 struct drm_framebuffer *fb,
7315 struct drm_i915_gem_object *obj)
7316{
7317 struct drm_i915_private *dev_priv = dev->dev_private;
7318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007319 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007320 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007321 int ret;
7322
Daniel Vetter6d90c952012-04-26 23:28:05 +02007323 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007324 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007325 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007326
Daniel Vetter6d90c952012-04-26 23:28:05 +02007327 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007329 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007330
7331 if (intel_crtc->plane)
7332 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7333 else
7334 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7336 intel_ring_emit(ring, MI_NOOP);
7337 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7339 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007340 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007341 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007342
Chris Wilsone7d841c2012-12-03 11:36:30 +00007343 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007344 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007345 return 0;
7346
7347err_unpin:
7348 intel_unpin_fb_obj(obj);
7349err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007350 return ret;
7351}
7352
7353static int intel_gen4_queue_flip(struct drm_device *dev,
7354 struct drm_crtc *crtc,
7355 struct drm_framebuffer *fb,
7356 struct drm_i915_gem_object *obj)
7357{
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7360 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007361 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007362 int ret;
7363
Daniel Vetter6d90c952012-04-26 23:28:05 +02007364 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007366 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007367
Daniel Vetter6d90c952012-04-26 23:28:05 +02007368 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007369 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007370 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007371
7372 /* i965+ uses the linear or tiled offsets from the
7373 * Display Registers (which do not change across a page-flip)
7374 * so we need only reprogram the base address.
7375 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007376 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7377 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7378 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007379 intel_ring_emit(ring,
7380 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7381 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007382
7383 /* XXX Enabling the panel-fitter across page-flip is so far
7384 * untested on non-native modes, so ignore it for now.
7385 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7386 */
7387 pf = 0;
7388 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007389 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007390
7391 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007392 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007393 return 0;
7394
7395err_unpin:
7396 intel_unpin_fb_obj(obj);
7397err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007398 return ret;
7399}
7400
7401static int intel_gen6_queue_flip(struct drm_device *dev,
7402 struct drm_crtc *crtc,
7403 struct drm_framebuffer *fb,
7404 struct drm_i915_gem_object *obj)
7405{
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007408 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409 uint32_t pf, pipesrc;
7410 int ret;
7411
Daniel Vetter6d90c952012-04-26 23:28:05 +02007412 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007413 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007414 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007415
Daniel Vetter6d90c952012-04-26 23:28:05 +02007416 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007417 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007418 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007419
Daniel Vetter6d90c952012-04-26 23:28:05 +02007420 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7421 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7422 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007423 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424
Chris Wilson99d9acd2012-04-17 20:37:00 +01007425 /* Contrary to the suggestions in the documentation,
7426 * "Enable Panel Fitter" does not seem to be required when page
7427 * flipping with a non-native mode, and worse causes a normal
7428 * modeset to fail.
7429 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7430 */
7431 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007432 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007433 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007434
7435 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007436 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007437 return 0;
7438
7439err_unpin:
7440 intel_unpin_fb_obj(obj);
7441err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007442 return ret;
7443}
7444
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007445/*
7446 * On gen7 we currently use the blit ring because (in early silicon at least)
7447 * the render ring doesn't give us interrpts for page flip completion, which
7448 * means clients will hang after the first flip is queued. Fortunately the
7449 * blit ring generates interrupts properly, so use it instead.
7450 */
7451static int intel_gen7_queue_flip(struct drm_device *dev,
7452 struct drm_crtc *crtc,
7453 struct drm_framebuffer *fb,
7454 struct drm_i915_gem_object *obj)
7455{
7456 struct drm_i915_private *dev_priv = dev->dev_private;
7457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7458 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007459 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007460 int ret;
7461
7462 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7463 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007464 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007465
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007466 switch(intel_crtc->plane) {
7467 case PLANE_A:
7468 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7469 break;
7470 case PLANE_B:
7471 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7472 break;
7473 case PLANE_C:
7474 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7475 break;
7476 default:
7477 WARN_ONCE(1, "unknown plane in flip command\n");
7478 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007479 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007480 }
7481
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007482 ret = intel_ring_begin(ring, 4);
7483 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007484 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007485
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007486 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007487 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007488 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007489 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007490
7491 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007492 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007493 return 0;
7494
7495err_unpin:
7496 intel_unpin_fb_obj(obj);
7497err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007498 return ret;
7499}
7500
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007501static int intel_default_queue_flip(struct drm_device *dev,
7502 struct drm_crtc *crtc,
7503 struct drm_framebuffer *fb,
7504 struct drm_i915_gem_object *obj)
7505{
7506 return -ENODEV;
7507}
7508
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509static int intel_crtc_page_flip(struct drm_crtc *crtc,
7510 struct drm_framebuffer *fb,
7511 struct drm_pending_vblank_event *event)
7512{
7513 struct drm_device *dev = crtc->dev;
7514 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007515 struct drm_framebuffer *old_fb = crtc->fb;
7516 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7518 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007519 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007520 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007521
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007522 /* Can't change pixel format via MI display flips. */
7523 if (fb->pixel_format != crtc->fb->pixel_format)
7524 return -EINVAL;
7525
7526 /*
7527 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7528 * Note that pitch changes could also affect these register.
7529 */
7530 if (INTEL_INFO(dev)->gen > 3 &&
7531 (fb->offsets[0] != crtc->fb->offsets[0] ||
7532 fb->pitches[0] != crtc->fb->pitches[0]))
7533 return -EINVAL;
7534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007535 work = kzalloc(sizeof *work, GFP_KERNEL);
7536 if (work == NULL)
7537 return -ENOMEM;
7538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007539 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007540 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007541 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007542 INIT_WORK(&work->work, intel_unpin_work_fn);
7543
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007544 ret = drm_vblank_get(dev, intel_crtc->pipe);
7545 if (ret)
7546 goto free_work;
7547
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007548 /* We borrow the event spin lock for protecting unpin_work */
7549 spin_lock_irqsave(&dev->event_lock, flags);
7550 if (intel_crtc->unpin_work) {
7551 spin_unlock_irqrestore(&dev->event_lock, flags);
7552 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007553 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007554
7555 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007556 return -EBUSY;
7557 }
7558 intel_crtc->unpin_work = work;
7559 spin_unlock_irqrestore(&dev->event_lock, flags);
7560
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007561 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7562 flush_workqueue(dev_priv->wq);
7563
Chris Wilson79158102012-05-23 11:13:58 +01007564 ret = i915_mutex_lock_interruptible(dev);
7565 if (ret)
7566 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007567
Jesse Barnes75dfca82010-02-10 15:09:44 -08007568 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007569 drm_gem_object_reference(&work->old_fb_obj->base);
7570 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007571
7572 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007573
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007574 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007575
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007576 work->enable_stall_check = true;
7577
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007578 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007579 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007580
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007581 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7582 if (ret)
7583 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007584
Chris Wilson7782de32011-07-08 12:22:41 +01007585 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007586 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007587 mutex_unlock(&dev->struct_mutex);
7588
Jesse Barnese5510fa2010-07-01 16:48:37 -07007589 trace_i915_flip_request(intel_crtc->plane, obj);
7590
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007591 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007592
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007593cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007594 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007595 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007596 drm_gem_object_unreference(&work->old_fb_obj->base);
7597 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007598 mutex_unlock(&dev->struct_mutex);
7599
Chris Wilson79158102012-05-23 11:13:58 +01007600cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007601 spin_lock_irqsave(&dev->event_lock, flags);
7602 intel_crtc->unpin_work = NULL;
7603 spin_unlock_irqrestore(&dev->event_lock, flags);
7604
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007605 drm_vblank_put(dev, intel_crtc->pipe);
7606free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007607 kfree(work);
7608
7609 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007610}
7611
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007612static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007613 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7614 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007615};
7616
Daniel Vetter50f56112012-07-02 09:35:43 +02007617static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7618 struct drm_crtc *crtc)
7619{
7620 struct drm_device *dev;
7621 struct drm_crtc *tmp;
7622 int crtc_mask = 1;
7623
7624 WARN(!crtc, "checking null crtc?\n");
7625
7626 dev = crtc->dev;
7627
7628 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7629 if (tmp == crtc)
7630 break;
7631 crtc_mask <<= 1;
7632 }
7633
7634 if (encoder->possible_crtcs & crtc_mask)
7635 return true;
7636 return false;
7637}
7638
Daniel Vetter9a935852012-07-05 22:34:27 +02007639/**
7640 * intel_modeset_update_staged_output_state
7641 *
7642 * Updates the staged output configuration state, e.g. after we've read out the
7643 * current hw state.
7644 */
7645static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7646{
7647 struct intel_encoder *encoder;
7648 struct intel_connector *connector;
7649
7650 list_for_each_entry(connector, &dev->mode_config.connector_list,
7651 base.head) {
7652 connector->new_encoder =
7653 to_intel_encoder(connector->base.encoder);
7654 }
7655
7656 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7657 base.head) {
7658 encoder->new_crtc =
7659 to_intel_crtc(encoder->base.crtc);
7660 }
7661}
7662
7663/**
7664 * intel_modeset_commit_output_state
7665 *
7666 * This function copies the stage display pipe configuration to the real one.
7667 */
7668static void intel_modeset_commit_output_state(struct drm_device *dev)
7669{
7670 struct intel_encoder *encoder;
7671 struct intel_connector *connector;
7672
7673 list_for_each_entry(connector, &dev->mode_config.connector_list,
7674 base.head) {
7675 connector->base.encoder = &connector->new_encoder->base;
7676 }
7677
7678 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7679 base.head) {
7680 encoder->base.crtc = &encoder->new_crtc->base;
7681 }
7682}
7683
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007684static void
7685connected_sink_compute_bpp(struct intel_connector * connector,
7686 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007687{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007688 int bpp = pipe_config->pipe_bpp;
7689
7690 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7691 connector->base.base.id,
7692 drm_get_connector_name(&connector->base));
7693
7694 /* Don't use an invalid EDID bpc value */
7695 if (connector->base.display_info.bpc &&
7696 connector->base.display_info.bpc * 3 < bpp) {
7697 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7698 bpp, connector->base.display_info.bpc*3);
7699 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7700 }
7701
7702 /* Clamp bpp to 8 on screens without EDID 1.4 */
7703 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7704 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7705 bpp);
7706 pipe_config->pipe_bpp = 24;
7707 }
7708}
7709
7710static int
7711compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7712 struct drm_framebuffer *fb,
7713 struct intel_crtc_config *pipe_config)
7714{
7715 struct drm_device *dev = crtc->base.dev;
7716 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007717 int bpp;
7718
Daniel Vetterd42264b2013-03-28 16:38:08 +01007719 switch (fb->pixel_format) {
7720 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007721 bpp = 8*3; /* since we go through a colormap */
7722 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007723 case DRM_FORMAT_XRGB1555:
7724 case DRM_FORMAT_ARGB1555:
7725 /* checked in intel_framebuffer_init already */
7726 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7727 return -EINVAL;
7728 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007729 bpp = 6*3; /* min is 18bpp */
7730 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007731 case DRM_FORMAT_XBGR8888:
7732 case DRM_FORMAT_ABGR8888:
7733 /* checked in intel_framebuffer_init already */
7734 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7735 return -EINVAL;
7736 case DRM_FORMAT_XRGB8888:
7737 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007738 bpp = 8*3;
7739 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007740 case DRM_FORMAT_XRGB2101010:
7741 case DRM_FORMAT_ARGB2101010:
7742 case DRM_FORMAT_XBGR2101010:
7743 case DRM_FORMAT_ABGR2101010:
7744 /* checked in intel_framebuffer_init already */
7745 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007746 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007747 bpp = 10*3;
7748 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007749 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007750 default:
7751 DRM_DEBUG_KMS("unsupported depth\n");
7752 return -EINVAL;
7753 }
7754
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007755 pipe_config->pipe_bpp = bpp;
7756
7757 /* Clamp display bpp to EDID value */
7758 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007759 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007760 if (!connector->new_encoder ||
7761 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007762 continue;
7763
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007764 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007765 }
7766
7767 return bpp;
7768}
7769
Daniel Vetterc0b03412013-05-28 12:05:54 +02007770static void intel_dump_pipe_config(struct intel_crtc *crtc,
7771 struct intel_crtc_config *pipe_config,
7772 const char *context)
7773{
7774 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7775 context, pipe_name(crtc->pipe));
7776
7777 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7778 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7779 pipe_config->pipe_bpp, pipe_config->dither);
7780 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7781 pipe_config->has_pch_encoder,
7782 pipe_config->fdi_lanes,
7783 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7784 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7785 pipe_config->fdi_m_n.tu);
7786 DRM_DEBUG_KMS("requested mode:\n");
7787 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7788 DRM_DEBUG_KMS("adjusted mode:\n");
7789 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7790 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7791 pipe_config->gmch_pfit.control,
7792 pipe_config->gmch_pfit.pgm_ratios,
7793 pipe_config->gmch_pfit.lvds_border_bits);
7794 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7795 pipe_config->pch_pfit.pos,
7796 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007797 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007798}
7799
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007800static bool check_encoder_cloning(struct drm_crtc *crtc)
7801{
7802 int num_encoders = 0;
7803 bool uncloneable_encoders = false;
7804 struct intel_encoder *encoder;
7805
7806 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7807 base.head) {
7808 if (&encoder->new_crtc->base != crtc)
7809 continue;
7810
7811 num_encoders++;
7812 if (!encoder->cloneable)
7813 uncloneable_encoders = true;
7814 }
7815
7816 return !(num_encoders > 1 && uncloneable_encoders);
7817}
7818
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007819static struct intel_crtc_config *
7820intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007821 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007822 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007823{
7824 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007825 struct drm_encoder_helper_funcs *encoder_funcs;
7826 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007827 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007828 int plane_bpp, ret = -EINVAL;
7829 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007830
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007831 if (!check_encoder_cloning(crtc)) {
7832 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7833 return ERR_PTR(-EINVAL);
7834 }
7835
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007836 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7837 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007838 return ERR_PTR(-ENOMEM);
7839
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007840 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7841 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007842 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007843
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007844 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7845 * plane pixel format and any sink constraints into account. Returns the
7846 * source plane bpp so that dithering can be selected on mismatches
7847 * after encoders and crtc also have had their say. */
7848 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7849 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007850 if (plane_bpp < 0)
7851 goto fail;
7852
Daniel Vettere29c22c2013-02-21 00:00:16 +01007853encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007854 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007855 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007856 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007857
Daniel Vetter7758a112012-07-08 19:40:39 +02007858 /* Pass our mode to the connectors and the CRTC to give them a chance to
7859 * adjust it according to limitations or connector properties, and also
7860 * a chance to reject the mode entirely.
7861 */
7862 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7863 base.head) {
7864
7865 if (&encoder->new_crtc->base != crtc)
7866 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007867
7868 if (encoder->compute_config) {
7869 if (!(encoder->compute_config(encoder, pipe_config))) {
7870 DRM_DEBUG_KMS("Encoder config failure\n");
7871 goto fail;
7872 }
7873
7874 continue;
7875 }
7876
Daniel Vetter7758a112012-07-08 19:40:39 +02007877 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007878 if (!(encoder_funcs->mode_fixup(&encoder->base,
7879 &pipe_config->requested_mode,
7880 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007881 DRM_DEBUG_KMS("Encoder fixup failed\n");
7882 goto fail;
7883 }
7884 }
7885
Daniel Vetterff9a6752013-06-01 17:16:21 +02007886 /* Set default port clock if not overwritten by the encoder. Needs to be
7887 * done afterwards in case the encoder adjusts the mode. */
7888 if (!pipe_config->port_clock)
7889 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7890
Daniel Vettera43f6e02013-06-07 23:10:32 +02007891 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007892 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007893 DRM_DEBUG_KMS("CRTC fixup failed\n");
7894 goto fail;
7895 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007896
7897 if (ret == RETRY) {
7898 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7899 ret = -EINVAL;
7900 goto fail;
7901 }
7902
7903 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7904 retry = false;
7905 goto encoder_retry;
7906 }
7907
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007908 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7909 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7910 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7911
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007912 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007913fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007914 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007915 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007916}
7917
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007918/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7919 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7920static void
7921intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7922 unsigned *prepare_pipes, unsigned *disable_pipes)
7923{
7924 struct intel_crtc *intel_crtc;
7925 struct drm_device *dev = crtc->dev;
7926 struct intel_encoder *encoder;
7927 struct intel_connector *connector;
7928 struct drm_crtc *tmp_crtc;
7929
7930 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7931
7932 /* Check which crtcs have changed outputs connected to them, these need
7933 * to be part of the prepare_pipes mask. We don't (yet) support global
7934 * modeset across multiple crtcs, so modeset_pipes will only have one
7935 * bit set at most. */
7936 list_for_each_entry(connector, &dev->mode_config.connector_list,
7937 base.head) {
7938 if (connector->base.encoder == &connector->new_encoder->base)
7939 continue;
7940
7941 if (connector->base.encoder) {
7942 tmp_crtc = connector->base.encoder->crtc;
7943
7944 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7945 }
7946
7947 if (connector->new_encoder)
7948 *prepare_pipes |=
7949 1 << connector->new_encoder->new_crtc->pipe;
7950 }
7951
7952 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7953 base.head) {
7954 if (encoder->base.crtc == &encoder->new_crtc->base)
7955 continue;
7956
7957 if (encoder->base.crtc) {
7958 tmp_crtc = encoder->base.crtc;
7959
7960 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7961 }
7962
7963 if (encoder->new_crtc)
7964 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7965 }
7966
7967 /* Check for any pipes that will be fully disabled ... */
7968 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7969 base.head) {
7970 bool used = false;
7971
7972 /* Don't try to disable disabled crtcs. */
7973 if (!intel_crtc->base.enabled)
7974 continue;
7975
7976 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7977 base.head) {
7978 if (encoder->new_crtc == intel_crtc)
7979 used = true;
7980 }
7981
7982 if (!used)
7983 *disable_pipes |= 1 << intel_crtc->pipe;
7984 }
7985
7986
7987 /* set_mode is also used to update properties on life display pipes. */
7988 intel_crtc = to_intel_crtc(crtc);
7989 if (crtc->enabled)
7990 *prepare_pipes |= 1 << intel_crtc->pipe;
7991
Daniel Vetterb6c51642013-04-12 18:48:43 +02007992 /*
7993 * For simplicity do a full modeset on any pipe where the output routing
7994 * changed. We could be more clever, but that would require us to be
7995 * more careful with calling the relevant encoder->mode_set functions.
7996 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007997 if (*prepare_pipes)
7998 *modeset_pipes = *prepare_pipes;
7999
8000 /* ... and mask these out. */
8001 *modeset_pipes &= ~(*disable_pipes);
8002 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008003
8004 /*
8005 * HACK: We don't (yet) fully support global modesets. intel_set_config
8006 * obies this rule, but the modeset restore mode of
8007 * intel_modeset_setup_hw_state does not.
8008 */
8009 *modeset_pipes &= 1 << intel_crtc->pipe;
8010 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008011
8012 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8013 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008014}
8015
Daniel Vetterea9d7582012-07-10 10:42:52 +02008016static bool intel_crtc_in_use(struct drm_crtc *crtc)
8017{
8018 struct drm_encoder *encoder;
8019 struct drm_device *dev = crtc->dev;
8020
8021 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8022 if (encoder->crtc == crtc)
8023 return true;
8024
8025 return false;
8026}
8027
8028static void
8029intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8030{
8031 struct intel_encoder *intel_encoder;
8032 struct intel_crtc *intel_crtc;
8033 struct drm_connector *connector;
8034
8035 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8036 base.head) {
8037 if (!intel_encoder->base.crtc)
8038 continue;
8039
8040 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8041
8042 if (prepare_pipes & (1 << intel_crtc->pipe))
8043 intel_encoder->connectors_active = false;
8044 }
8045
8046 intel_modeset_commit_output_state(dev);
8047
8048 /* Update computed state. */
8049 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8050 base.head) {
8051 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8052 }
8053
8054 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8055 if (!connector->encoder || !connector->encoder->crtc)
8056 continue;
8057
8058 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8059
8060 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008061 struct drm_property *dpms_property =
8062 dev->mode_config.dpms_property;
8063
Daniel Vetterea9d7582012-07-10 10:42:52 +02008064 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008065 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008066 dpms_property,
8067 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008068
8069 intel_encoder = to_intel_encoder(connector->encoder);
8070 intel_encoder->connectors_active = true;
8071 }
8072 }
8073
8074}
8075
Daniel Vetter25c5b262012-07-08 22:08:04 +02008076#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8077 list_for_each_entry((intel_crtc), \
8078 &(dev)->mode_config.crtc_list, \
8079 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008080 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008082static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008083intel_pipe_config_compare(struct drm_device *dev,
8084 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085 struct intel_crtc_config *pipe_config)
8086{
Daniel Vetter08a24032013-04-19 11:25:34 +02008087#define PIPE_CONF_CHECK_I(name) \
8088 if (current_config->name != pipe_config->name) { \
8089 DRM_ERROR("mismatch in " #name " " \
8090 "(expected %i, found %i)\n", \
8091 current_config->name, \
8092 pipe_config->name); \
8093 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008094 }
8095
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008096#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8097 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8098 DRM_ERROR("mismatch in " #name " " \
8099 "(expected %i, found %i)\n", \
8100 current_config->name & (mask), \
8101 pipe_config->name & (mask)); \
8102 return false; \
8103 }
8104
Daniel Vetterbb760062013-06-06 14:55:52 +02008105#define PIPE_CONF_QUIRK(quirk) \
8106 ((current_config->quirks | pipe_config->quirks) & (quirk))
8107
Daniel Vettereccb1402013-05-22 00:50:22 +02008108 PIPE_CONF_CHECK_I(cpu_transcoder);
8109
Daniel Vetter08a24032013-04-19 11:25:34 +02008110 PIPE_CONF_CHECK_I(has_pch_encoder);
8111 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008112 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8113 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8114 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8115 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8116 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008117
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008118 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8119 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8120 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8121 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8122 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8123 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8124
8125 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8126 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8127 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8128 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8129 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8130 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8131
Daniel Vetter6c49f242013-06-06 12:45:25 +02008132 if (!HAS_PCH_SPLIT(dev))
8133 PIPE_CONF_CHECK_I(pixel_multiplier);
8134
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008135 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8136 DRM_MODE_FLAG_INTERLACE);
8137
Daniel Vetterbb760062013-06-06 14:55:52 +02008138 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8139 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8140 DRM_MODE_FLAG_PHSYNC);
8141 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8142 DRM_MODE_FLAG_NHSYNC);
8143 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8144 DRM_MODE_FLAG_PVSYNC);
8145 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8146 DRM_MODE_FLAG_NVSYNC);
8147 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008148
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008149 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8150 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8151
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008152 PIPE_CONF_CHECK_I(gmch_pfit.control);
8153 /* pfit ratios are autocomputed by the hw on gen4+ */
8154 if (INTEL_INFO(dev)->gen < 4)
8155 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8156 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8157 PIPE_CONF_CHECK_I(pch_pfit.pos);
8158 PIPE_CONF_CHECK_I(pch_pfit.size);
8159
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008160 PIPE_CONF_CHECK_I(ips_enabled);
8161
Daniel Vetter08a24032013-04-19 11:25:34 +02008162#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008163#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008164#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008165
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008166 return true;
8167}
8168
Daniel Vetterb9805142012-08-31 17:37:33 +02008169void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008170intel_modeset_check_state(struct drm_device *dev)
8171{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008172 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008173 struct intel_crtc *crtc;
8174 struct intel_encoder *encoder;
8175 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008176 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008177
8178 list_for_each_entry(connector, &dev->mode_config.connector_list,
8179 base.head) {
8180 /* This also checks the encoder/connector hw state with the
8181 * ->get_hw_state callbacks. */
8182 intel_connector_check_state(connector);
8183
8184 WARN(&connector->new_encoder->base != connector->base.encoder,
8185 "connector's staged encoder doesn't match current encoder\n");
8186 }
8187
8188 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8189 base.head) {
8190 bool enabled = false;
8191 bool active = false;
8192 enum pipe pipe, tracked_pipe;
8193
8194 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8195 encoder->base.base.id,
8196 drm_get_encoder_name(&encoder->base));
8197
8198 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8199 "encoder's stage crtc doesn't match current crtc\n");
8200 WARN(encoder->connectors_active && !encoder->base.crtc,
8201 "encoder's active_connectors set, but no crtc\n");
8202
8203 list_for_each_entry(connector, &dev->mode_config.connector_list,
8204 base.head) {
8205 if (connector->base.encoder != &encoder->base)
8206 continue;
8207 enabled = true;
8208 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8209 active = true;
8210 }
8211 WARN(!!encoder->base.crtc != enabled,
8212 "encoder's enabled state mismatch "
8213 "(expected %i, found %i)\n",
8214 !!encoder->base.crtc, enabled);
8215 WARN(active && !encoder->base.crtc,
8216 "active encoder with no crtc\n");
8217
8218 WARN(encoder->connectors_active != active,
8219 "encoder's computed active state doesn't match tracked active state "
8220 "(expected %i, found %i)\n", active, encoder->connectors_active);
8221
8222 active = encoder->get_hw_state(encoder, &pipe);
8223 WARN(active != encoder->connectors_active,
8224 "encoder's hw state doesn't match sw tracking "
8225 "(expected %i, found %i)\n",
8226 encoder->connectors_active, active);
8227
8228 if (!encoder->base.crtc)
8229 continue;
8230
8231 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8232 WARN(active && pipe != tracked_pipe,
8233 "active encoder's pipe doesn't match"
8234 "(expected %i, found %i)\n",
8235 tracked_pipe, pipe);
8236
8237 }
8238
8239 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8240 base.head) {
8241 bool enabled = false;
8242 bool active = false;
8243
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008244 memset(&pipe_config, 0, sizeof(pipe_config));
8245
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008246 DRM_DEBUG_KMS("[CRTC:%d]\n",
8247 crtc->base.base.id);
8248
8249 WARN(crtc->active && !crtc->base.enabled,
8250 "active crtc, but not enabled in sw tracking\n");
8251
8252 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8253 base.head) {
8254 if (encoder->base.crtc != &crtc->base)
8255 continue;
8256 enabled = true;
8257 if (encoder->connectors_active)
8258 active = true;
8259 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008260
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008261 WARN(active != crtc->active,
8262 "crtc's computed active state doesn't match tracked active state "
8263 "(expected %i, found %i)\n", active, crtc->active);
8264 WARN(enabled != crtc->base.enabled,
8265 "crtc's computed enabled state doesn't match tracked enabled state "
8266 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8267
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008268 active = dev_priv->display.get_pipe_config(crtc,
8269 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008270 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8271 base.head) {
8272 if (encoder->base.crtc != &crtc->base)
8273 continue;
8274 if (encoder->get_config)
8275 encoder->get_config(encoder, &pipe_config);
8276 }
8277
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008278 WARN(crtc->active != active,
8279 "crtc active state doesn't match with hw state "
8280 "(expected %i, found %i)\n", crtc->active, active);
8281
Daniel Vetterc0b03412013-05-28 12:05:54 +02008282 if (active &&
8283 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8284 WARN(1, "pipe state doesn't match!\n");
8285 intel_dump_pipe_config(crtc, &pipe_config,
8286 "[hw state]");
8287 intel_dump_pipe_config(crtc, &crtc->config,
8288 "[sw state]");
8289 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008290 }
8291}
8292
Daniel Vetterf30da182013-04-11 20:22:50 +02008293static int __intel_set_mode(struct drm_crtc *crtc,
8294 struct drm_display_mode *mode,
8295 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008296{
8297 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008298 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008299 struct drm_display_mode *saved_mode, *saved_hwmode;
8300 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008301 struct intel_crtc *intel_crtc;
8302 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008303 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008304
Tim Gardner3ac18232012-12-07 07:54:26 -07008305 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008306 if (!saved_mode)
8307 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008308 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008309
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008310 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008311 &prepare_pipes, &disable_pipes);
8312
Tim Gardner3ac18232012-12-07 07:54:26 -07008313 *saved_hwmode = crtc->hwmode;
8314 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008315
Daniel Vetter25c5b262012-07-08 22:08:04 +02008316 /* Hack: Because we don't (yet) support global modeset on multiple
8317 * crtcs, we don't keep track of the new mode for more than one crtc.
8318 * Hence simply check whether any bit is set in modeset_pipes in all the
8319 * pieces of code that are not yet converted to deal with mutliple crtcs
8320 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008321 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008322 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008323 if (IS_ERR(pipe_config)) {
8324 ret = PTR_ERR(pipe_config);
8325 pipe_config = NULL;
8326
Tim Gardner3ac18232012-12-07 07:54:26 -07008327 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008328 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008329 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8330 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008331 }
8332
Daniel Vetter460da9162013-03-27 00:44:51 +01008333 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8334 intel_crtc_disable(&intel_crtc->base);
8335
Daniel Vetterea9d7582012-07-10 10:42:52 +02008336 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8337 if (intel_crtc->base.enabled)
8338 dev_priv->display.crtc_disable(&intel_crtc->base);
8339 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008340
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008341 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8342 * to set it here already despite that we pass it down the callchain.
8343 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008344 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008345 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008346 /* mode_set/enable/disable functions rely on a correct pipe
8347 * config. */
8348 to_intel_crtc(crtc)->config = *pipe_config;
8349 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008350
Daniel Vetterea9d7582012-07-10 10:42:52 +02008351 /* Only after disabling all output pipelines that will be changed can we
8352 * update the the output configuration. */
8353 intel_modeset_update_state(dev, prepare_pipes);
8354
Daniel Vetter47fab732012-10-26 10:58:18 +02008355 if (dev_priv->display.modeset_global_resources)
8356 dev_priv->display.modeset_global_resources(dev);
8357
Daniel Vettera6778b32012-07-02 09:56:42 +02008358 /* Set up the DPLL and any encoders state that needs to adjust or depend
8359 * on the DPLL.
8360 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008361 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008362 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008363 x, y, fb);
8364 if (ret)
8365 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008366 }
8367
8368 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008369 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8370 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008371
Daniel Vetter25c5b262012-07-08 22:08:04 +02008372 if (modeset_pipes) {
8373 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008374 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008375
Daniel Vetter25c5b262012-07-08 22:08:04 +02008376 /* Calculate and store various constants which
8377 * are later needed by vblank and swap-completion
8378 * timestamping. They are derived from true hwmode.
8379 */
8380 drm_calc_timestamping_constants(crtc);
8381 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008382
8383 /* FIXME: add subpixel order */
8384done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008385 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008386 crtc->hwmode = *saved_hwmode;
8387 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008388 }
8389
Tim Gardner3ac18232012-12-07 07:54:26 -07008390out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008391 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008392 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008393 return ret;
8394}
8395
Daniel Vetterf30da182013-04-11 20:22:50 +02008396int intel_set_mode(struct drm_crtc *crtc,
8397 struct drm_display_mode *mode,
8398 int x, int y, struct drm_framebuffer *fb)
8399{
8400 int ret;
8401
8402 ret = __intel_set_mode(crtc, mode, x, y, fb);
8403
8404 if (ret == 0)
8405 intel_modeset_check_state(crtc->dev);
8406
8407 return ret;
8408}
8409
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008410void intel_crtc_restore_mode(struct drm_crtc *crtc)
8411{
8412 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8413}
8414
Daniel Vetter25c5b262012-07-08 22:08:04 +02008415#undef for_each_intel_crtc_masked
8416
Daniel Vetterd9e55602012-07-04 22:16:09 +02008417static void intel_set_config_free(struct intel_set_config *config)
8418{
8419 if (!config)
8420 return;
8421
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008422 kfree(config->save_connector_encoders);
8423 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008424 kfree(config);
8425}
8426
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008427static int intel_set_config_save_state(struct drm_device *dev,
8428 struct intel_set_config *config)
8429{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008430 struct drm_encoder *encoder;
8431 struct drm_connector *connector;
8432 int count;
8433
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008434 config->save_encoder_crtcs =
8435 kcalloc(dev->mode_config.num_encoder,
8436 sizeof(struct drm_crtc *), GFP_KERNEL);
8437 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008438 return -ENOMEM;
8439
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008440 config->save_connector_encoders =
8441 kcalloc(dev->mode_config.num_connector,
8442 sizeof(struct drm_encoder *), GFP_KERNEL);
8443 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008444 return -ENOMEM;
8445
8446 /* Copy data. Note that driver private data is not affected.
8447 * Should anything bad happen only the expected state is
8448 * restored, not the drivers personal bookkeeping.
8449 */
8450 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008451 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008452 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008453 }
8454
8455 count = 0;
8456 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008457 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008458 }
8459
8460 return 0;
8461}
8462
8463static void intel_set_config_restore_state(struct drm_device *dev,
8464 struct intel_set_config *config)
8465{
Daniel Vetter9a935852012-07-05 22:34:27 +02008466 struct intel_encoder *encoder;
8467 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008468 int count;
8469
8470 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008471 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8472 encoder->new_crtc =
8473 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008474 }
8475
8476 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008477 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8478 connector->new_encoder =
8479 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008480 }
8481}
8482
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008483static void
8484intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8485 struct intel_set_config *config)
8486{
8487
8488 /* We should be able to check here if the fb has the same properties
8489 * and then just flip_or_move it */
8490 if (set->crtc->fb != set->fb) {
8491 /* If we have no fb then treat it as a full mode set */
8492 if (set->crtc->fb == NULL) {
8493 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8494 config->mode_changed = true;
8495 } else if (set->fb == NULL) {
8496 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008497 } else if (set->fb->pixel_format !=
8498 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008499 config->mode_changed = true;
8500 } else
8501 config->fb_changed = true;
8502 }
8503
Daniel Vetter835c5872012-07-10 18:11:08 +02008504 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008505 config->fb_changed = true;
8506
8507 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8508 DRM_DEBUG_KMS("modes are different, full mode set\n");
8509 drm_mode_debug_printmodeline(&set->crtc->mode);
8510 drm_mode_debug_printmodeline(set->mode);
8511 config->mode_changed = true;
8512 }
8513}
8514
Daniel Vetter2e431052012-07-04 22:42:15 +02008515static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008516intel_modeset_stage_output_state(struct drm_device *dev,
8517 struct drm_mode_set *set,
8518 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008519{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008520 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008521 struct intel_connector *connector;
8522 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008523 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008524
Damien Lespiau9abdda72013-02-13 13:29:23 +00008525 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008526 * of connectors. For paranoia, double-check this. */
8527 WARN_ON(!set->fb && (set->num_connectors != 0));
8528 WARN_ON(set->fb && (set->num_connectors == 0));
8529
Daniel Vetter50f56112012-07-02 09:35:43 +02008530 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008531 list_for_each_entry(connector, &dev->mode_config.connector_list,
8532 base.head) {
8533 /* Otherwise traverse passed in connector list and get encoders
8534 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008535 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008536 if (set->connectors[ro] == &connector->base) {
8537 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008538 break;
8539 }
8540 }
8541
Daniel Vetter9a935852012-07-05 22:34:27 +02008542 /* If we disable the crtc, disable all its connectors. Also, if
8543 * the connector is on the changing crtc but not on the new
8544 * connector list, disable it. */
8545 if ((!set->fb || ro == set->num_connectors) &&
8546 connector->base.encoder &&
8547 connector->base.encoder->crtc == set->crtc) {
8548 connector->new_encoder = NULL;
8549
8550 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8551 connector->base.base.id,
8552 drm_get_connector_name(&connector->base));
8553 }
8554
8555
8556 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008557 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008558 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008559 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008560 }
8561 /* connector->new_encoder is now updated for all connectors. */
8562
8563 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008564 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008565 list_for_each_entry(connector, &dev->mode_config.connector_list,
8566 base.head) {
8567 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008568 continue;
8569
Daniel Vetter9a935852012-07-05 22:34:27 +02008570 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008571
8572 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008573 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008574 new_crtc = set->crtc;
8575 }
8576
8577 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008578 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8579 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008580 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008581 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008582 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8583
8584 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8585 connector->base.base.id,
8586 drm_get_connector_name(&connector->base),
8587 new_crtc->base.id);
8588 }
8589
8590 /* Check for any encoders that needs to be disabled. */
8591 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8592 base.head) {
8593 list_for_each_entry(connector,
8594 &dev->mode_config.connector_list,
8595 base.head) {
8596 if (connector->new_encoder == encoder) {
8597 WARN_ON(!connector->new_encoder->new_crtc);
8598
8599 goto next_encoder;
8600 }
8601 }
8602 encoder->new_crtc = NULL;
8603next_encoder:
8604 /* Only now check for crtc changes so we don't miss encoders
8605 * that will be disabled. */
8606 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008607 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008608 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008609 }
8610 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008611 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008612
Daniel Vetter2e431052012-07-04 22:42:15 +02008613 return 0;
8614}
8615
8616static int intel_crtc_set_config(struct drm_mode_set *set)
8617{
8618 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008619 struct drm_mode_set save_set;
8620 struct intel_set_config *config;
8621 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008622
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008623 BUG_ON(!set);
8624 BUG_ON(!set->crtc);
8625 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008626
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008627 /* Enforce sane interface api - has been abused by the fb helper. */
8628 BUG_ON(!set->mode && set->fb);
8629 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008630
Daniel Vetter2e431052012-07-04 22:42:15 +02008631 if (set->fb) {
8632 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8633 set->crtc->base.id, set->fb->base.id,
8634 (int)set->num_connectors, set->x, set->y);
8635 } else {
8636 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008637 }
8638
8639 dev = set->crtc->dev;
8640
8641 ret = -ENOMEM;
8642 config = kzalloc(sizeof(*config), GFP_KERNEL);
8643 if (!config)
8644 goto out_config;
8645
8646 ret = intel_set_config_save_state(dev, config);
8647 if (ret)
8648 goto out_config;
8649
8650 save_set.crtc = set->crtc;
8651 save_set.mode = &set->crtc->mode;
8652 save_set.x = set->crtc->x;
8653 save_set.y = set->crtc->y;
8654 save_set.fb = set->crtc->fb;
8655
8656 /* Compute whether we need a full modeset, only an fb base update or no
8657 * change at all. In the future we might also check whether only the
8658 * mode changed, e.g. for LVDS where we only change the panel fitter in
8659 * such cases. */
8660 intel_set_config_compute_mode_changes(set, config);
8661
Daniel Vetter9a935852012-07-05 22:34:27 +02008662 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008663 if (ret)
8664 goto fail;
8665
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008666 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008667 ret = intel_set_mode(set->crtc, set->mode,
8668 set->x, set->y, set->fb);
8669 if (ret) {
8670 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8671 set->crtc->base.id, ret);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008672 goto fail;
8673 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008674 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008675 intel_crtc_wait_for_pending_flips(set->crtc);
8676
Daniel Vetter4f660f42012-07-02 09:47:37 +02008677 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008678 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008679 }
8680
Daniel Vetterd9e55602012-07-04 22:16:09 +02008681 intel_set_config_free(config);
8682
Daniel Vetter50f56112012-07-02 09:35:43 +02008683 return 0;
8684
8685fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008686 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008687
8688 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008689 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008690 intel_set_mode(save_set.crtc, save_set.mode,
8691 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008692 DRM_ERROR("failed to restore config after modeset failure\n");
8693
Daniel Vetterd9e55602012-07-04 22:16:09 +02008694out_config:
8695 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008696 return ret;
8697}
8698
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008699static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008700 .cursor_set = intel_crtc_cursor_set,
8701 .cursor_move = intel_crtc_cursor_move,
8702 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008703 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008704 .destroy = intel_crtc_destroy,
8705 .page_flip = intel_crtc_page_flip,
8706};
8707
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008708static void intel_cpu_pll_init(struct drm_device *dev)
8709{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008710 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008711 intel_ddi_pll_init(dev);
8712}
8713
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008714static void intel_shared_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008715{
8716 drm_i915_private_t *dev_priv = dev->dev_private;
8717 int i;
8718
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008719 if (dev_priv->num_shared_dpll == 0) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008720 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8721 return;
8722 }
8723
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008724 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8725 dev_priv->shared_dplls[i].pll_reg = _PCH_DPLL(i);
8726 dev_priv->shared_dplls[i].fp0_reg = _PCH_FP0(i);
8727 dev_priv->shared_dplls[i].fp1_reg = _PCH_FP1(i);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008728 }
8729}
8730
Hannes Ederb358d0a2008-12-18 21:18:47 +01008731static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008732{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008733 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 struct intel_crtc *intel_crtc;
8735 int i;
8736
8737 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8738 if (intel_crtc == NULL)
8739 return;
8740
8741 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8742
8743 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 for (i = 0; i < 256; i++) {
8745 intel_crtc->lut_r[i] = i;
8746 intel_crtc->lut_g[i] = i;
8747 intel_crtc->lut_b[i] = i;
8748 }
8749
Jesse Barnes80824002009-09-10 15:28:06 -07008750 /* Swap pipes & planes for FBC on pre-965 */
8751 intel_crtc->pipe = pipe;
8752 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008753 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008754 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008755 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008756 }
8757
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008758 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8759 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8760 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8761 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8762
Jesse Barnes79e53942008-11-07 14:24:08 -08008763 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008764}
8765
Carl Worth08d7b3d2009-04-29 14:43:54 -07008766int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008767 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008768{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008769 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008770 struct drm_mode_object *drmmode_obj;
8771 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008772
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008773 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8774 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008775
Daniel Vetterc05422d2009-08-11 16:05:30 +02008776 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8777 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008778
Daniel Vetterc05422d2009-08-11 16:05:30 +02008779 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008780 DRM_ERROR("no such CRTC id\n");
8781 return -EINVAL;
8782 }
8783
Daniel Vetterc05422d2009-08-11 16:05:30 +02008784 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8785 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008786
Daniel Vetterc05422d2009-08-11 16:05:30 +02008787 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008788}
8789
Daniel Vetter66a92782012-07-12 20:08:18 +02008790static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008791{
Daniel Vetter66a92782012-07-12 20:08:18 +02008792 struct drm_device *dev = encoder->base.dev;
8793 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008794 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008795 int entry = 0;
8796
Daniel Vetter66a92782012-07-12 20:08:18 +02008797 list_for_each_entry(source_encoder,
8798 &dev->mode_config.encoder_list, base.head) {
8799
8800 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008802
8803 /* Intel hw has only one MUX where enocoders could be cloned. */
8804 if (encoder->cloneable && source_encoder->cloneable)
8805 index_mask |= (1 << entry);
8806
Jesse Barnes79e53942008-11-07 14:24:08 -08008807 entry++;
8808 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008809
Jesse Barnes79e53942008-11-07 14:24:08 -08008810 return index_mask;
8811}
8812
Chris Wilson4d302442010-12-14 19:21:29 +00008813static bool has_edp_a(struct drm_device *dev)
8814{
8815 struct drm_i915_private *dev_priv = dev->dev_private;
8816
8817 if (!IS_MOBILE(dev))
8818 return false;
8819
8820 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8821 return false;
8822
8823 if (IS_GEN5(dev) &&
8824 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8825 return false;
8826
8827 return true;
8828}
8829
Jesse Barnes79e53942008-11-07 14:24:08 -08008830static void intel_setup_outputs(struct drm_device *dev)
8831{
Eric Anholt725e30a2009-01-22 13:01:02 -08008832 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008833 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008834 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008835 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008837 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008838 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8839 /* disable the panel fitter on everything but LVDS */
8840 I915_WRITE(PFIT_CONTROL, 0);
8841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008843 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008844 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008845
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008846 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008847 int found;
8848
8849 /* Haswell uses DDI functions to detect digital outputs */
8850 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8851 /* DDI A only supports eDP */
8852 if (found)
8853 intel_ddi_init(dev, PORT_A);
8854
8855 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8856 * register */
8857 found = I915_READ(SFUSE_STRAP);
8858
8859 if (found & SFUSE_STRAP_DDIB_DETECTED)
8860 intel_ddi_init(dev, PORT_B);
8861 if (found & SFUSE_STRAP_DDIC_DETECTED)
8862 intel_ddi_init(dev, PORT_C);
8863 if (found & SFUSE_STRAP_DDID_DETECTED)
8864 intel_ddi_init(dev, PORT_D);
8865 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008866 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008867 dpd_is_edp = intel_dpd_is_edp(dev);
8868
8869 if (has_edp_a(dev))
8870 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008871
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008872 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008873 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008874 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008875 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008876 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008877 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008878 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008879 }
8880
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008881 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008882 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008883
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008884 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008885 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008886
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008887 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008888 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008889
Daniel Vetter270b3042012-10-27 15:52:05 +02008890 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008891 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008892 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308893 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008894 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8895 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308896
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008897 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008898 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8899 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008900 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8901 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008902 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008903 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008904 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008905
Paulo Zanonie2debe92013-02-18 19:00:27 -03008906 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008907 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008908 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008909 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8910 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008911 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008912 }
Ma Ling27185ae2009-08-24 13:50:23 +08008913
Imre Deake7281ea2013-05-08 13:14:08 +03008914 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008915 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008916 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008917
8918 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008919
Paulo Zanonie2debe92013-02-18 19:00:27 -03008920 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008921 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008922 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008923 }
Ma Ling27185ae2009-08-24 13:50:23 +08008924
Paulo Zanonie2debe92013-02-18 19:00:27 -03008925 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008926
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008927 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8928 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008929 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008930 }
Imre Deake7281ea2013-05-08 13:14:08 +03008931 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008932 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008933 }
Ma Ling27185ae2009-08-24 13:50:23 +08008934
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008935 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008936 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008937 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008938 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008939 intel_dvo_init(dev);
8940
Zhenyu Wang103a1962009-11-27 11:44:36 +08008941 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 intel_tv_init(dev);
8943
Chris Wilson4ef69c72010-09-09 15:14:28 +01008944 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8945 encoder->base.possible_crtcs = encoder->crtc_mask;
8946 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008947 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008948 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008949
Paulo Zanonidde86e22012-12-01 12:04:25 -02008950 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008951
8952 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008953}
8954
8955static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8956{
8957 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008958
8959 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008960 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008961
8962 kfree(intel_fb);
8963}
8964
8965static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008966 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 unsigned int *handle)
8968{
8969 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008970 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008971
Chris Wilson05394f32010-11-08 19:18:58 +00008972 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008973}
8974
8975static const struct drm_framebuffer_funcs intel_fb_funcs = {
8976 .destroy = intel_user_framebuffer_destroy,
8977 .create_handle = intel_user_framebuffer_create_handle,
8978};
8979
Dave Airlie38651672010-03-30 05:34:13 +00008980int intel_framebuffer_init(struct drm_device *dev,
8981 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008982 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008983 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008984{
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 int ret;
8986
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008987 if (obj->tiling_mode == I915_TILING_Y) {
8988 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008989 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008990 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008991
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008992 if (mode_cmd->pitches[0] & 63) {
8993 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8994 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008995 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008996 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008997
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008998 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008999 if (mode_cmd->pitches[0] > 32768) {
9000 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
9001 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009002 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009003 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009004
9005 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009006 mode_cmd->pitches[0] != obj->stride) {
9007 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9008 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009009 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009010 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009011
Ville Syrjälä57779d02012-10-31 17:50:14 +02009012 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009013 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009014 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009015 case DRM_FORMAT_RGB565:
9016 case DRM_FORMAT_XRGB8888:
9017 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009018 break;
9019 case DRM_FORMAT_XRGB1555:
9020 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009021 if (INTEL_INFO(dev)->gen > 3) {
9022 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009023 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009024 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009025 break;
9026 case DRM_FORMAT_XBGR8888:
9027 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009028 case DRM_FORMAT_XRGB2101010:
9029 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009030 case DRM_FORMAT_XBGR2101010:
9031 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009032 if (INTEL_INFO(dev)->gen < 4) {
9033 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009034 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009035 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009036 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009037 case DRM_FORMAT_YUYV:
9038 case DRM_FORMAT_UYVY:
9039 case DRM_FORMAT_YVYU:
9040 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009041 if (INTEL_INFO(dev)->gen < 5) {
9042 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009043 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009044 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009045 break;
9046 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009047 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009048 return -EINVAL;
9049 }
9050
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009051 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9052 if (mode_cmd->offsets[0] != 0)
9053 return -EINVAL;
9054
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009055 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9056 intel_fb->obj = obj;
9057
Jesse Barnes79e53942008-11-07 14:24:08 -08009058 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9059 if (ret) {
9060 DRM_ERROR("framebuffer init failed %d\n", ret);
9061 return ret;
9062 }
9063
Jesse Barnes79e53942008-11-07 14:24:08 -08009064 return 0;
9065}
9066
Jesse Barnes79e53942008-11-07 14:24:08 -08009067static struct drm_framebuffer *
9068intel_user_framebuffer_create(struct drm_device *dev,
9069 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009070 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009071{
Chris Wilson05394f32010-11-08 19:18:58 +00009072 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009073
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009074 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9075 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009076 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009077 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009078
Chris Wilsond2dff872011-04-19 08:36:26 +01009079 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009080}
9081
Jesse Barnes79e53942008-11-07 14:24:08 -08009082static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009083 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009084 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009085};
9086
Jesse Barnese70236a2009-09-21 10:42:27 -07009087/* Set up chip specific display functions */
9088static void intel_init_display(struct drm_device *dev)
9089{
9090 struct drm_i915_private *dev_priv = dev->dev_private;
9091
Daniel Vetteree9300b2013-06-03 22:40:22 +02009092 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9093 dev_priv->display.find_dpll = g4x_find_best_dpll;
9094 else if (IS_VALLEYVIEW(dev))
9095 dev_priv->display.find_dpll = vlv_find_best_dpll;
9096 else if (IS_PINEVIEW(dev))
9097 dev_priv->display.find_dpll = pnv_find_best_dpll;
9098 else
9099 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9100
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009101 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009102 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009103 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009104 dev_priv->display.crtc_enable = haswell_crtc_enable;
9105 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009106 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009107 dev_priv->display.update_plane = ironlake_update_plane;
9108 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009109 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009110 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009111 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9112 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009113 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009114 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009115 } else if (IS_VALLEYVIEW(dev)) {
9116 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9117 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9118 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9119 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9120 dev_priv->display.off = i9xx_crtc_off;
9121 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009122 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009123 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009124 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009125 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9126 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009127 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009128 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009129 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009130
Jesse Barnese70236a2009-09-21 10:42:27 -07009131 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009132 if (IS_VALLEYVIEW(dev))
9133 dev_priv->display.get_display_clock_speed =
9134 valleyview_get_display_clock_speed;
9135 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009136 dev_priv->display.get_display_clock_speed =
9137 i945_get_display_clock_speed;
9138 else if (IS_I915G(dev))
9139 dev_priv->display.get_display_clock_speed =
9140 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009141 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009142 dev_priv->display.get_display_clock_speed =
9143 i9xx_misc_get_display_clock_speed;
9144 else if (IS_I915GM(dev))
9145 dev_priv->display.get_display_clock_speed =
9146 i915gm_get_display_clock_speed;
9147 else if (IS_I865G(dev))
9148 dev_priv->display.get_display_clock_speed =
9149 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009150 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009151 dev_priv->display.get_display_clock_speed =
9152 i855_get_display_clock_speed;
9153 else /* 852, 830 */
9154 dev_priv->display.get_display_clock_speed =
9155 i830_get_display_clock_speed;
9156
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009157 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009158 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009159 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009160 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009161 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009162 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009163 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009164 } else if (IS_IVYBRIDGE(dev)) {
9165 /* FIXME: detect B0+ stepping and use auto training */
9166 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009167 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009168 dev_priv->display.modeset_global_resources =
9169 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009170 } else if (IS_HASWELL(dev)) {
9171 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009172 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009173 dev_priv->display.modeset_global_resources =
9174 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009175 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009176 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009177 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009178 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009179
9180 /* Default just returns -ENODEV to indicate unsupported */
9181 dev_priv->display.queue_flip = intel_default_queue_flip;
9182
9183 switch (INTEL_INFO(dev)->gen) {
9184 case 2:
9185 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9186 break;
9187
9188 case 3:
9189 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9190 break;
9191
9192 case 4:
9193 case 5:
9194 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9195 break;
9196
9197 case 6:
9198 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9199 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009200 case 7:
9201 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9202 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009203 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009204}
9205
Jesse Barnesb690e962010-07-19 13:53:12 -07009206/*
9207 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9208 * resume, or other times. This quirk makes sure that's the case for
9209 * affected systems.
9210 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009211static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009212{
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214
9215 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009216 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009217}
9218
Keith Packard435793d2011-07-12 14:56:22 -07009219/*
9220 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9221 */
9222static void quirk_ssc_force_disable(struct drm_device *dev)
9223{
9224 struct drm_i915_private *dev_priv = dev->dev_private;
9225 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009226 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009227}
9228
Carsten Emde4dca20e2012-03-15 15:56:26 +01009229/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009230 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9231 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009232 */
9233static void quirk_invert_brightness(struct drm_device *dev)
9234{
9235 struct drm_i915_private *dev_priv = dev->dev_private;
9236 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009237 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009238}
9239
9240struct intel_quirk {
9241 int device;
9242 int subsystem_vendor;
9243 int subsystem_device;
9244 void (*hook)(struct drm_device *dev);
9245};
9246
Egbert Eich5f85f172012-10-14 15:46:38 +02009247/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9248struct intel_dmi_quirk {
9249 void (*hook)(struct drm_device *dev);
9250 const struct dmi_system_id (*dmi_id_list)[];
9251};
9252
9253static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9254{
9255 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9256 return 1;
9257}
9258
9259static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9260 {
9261 .dmi_id_list = &(const struct dmi_system_id[]) {
9262 {
9263 .callback = intel_dmi_reverse_brightness,
9264 .ident = "NCR Corporation",
9265 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9266 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9267 },
9268 },
9269 { } /* terminating entry */
9270 },
9271 .hook = quirk_invert_brightness,
9272 },
9273};
9274
Ben Widawskyc43b5632012-04-16 14:07:40 -07009275static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009276 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009277 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009278
Jesse Barnesb690e962010-07-19 13:53:12 -07009279 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9280 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9281
Jesse Barnesb690e962010-07-19 13:53:12 -07009282 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9283 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9284
Daniel Vetterccd0d362012-10-10 23:13:59 +02009285 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009286 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009287 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009288
9289 /* Lenovo U160 cannot use SSC on LVDS */
9290 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009291
9292 /* Sony Vaio Y cannot use SSC on LVDS */
9293 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009294
9295 /* Acer Aspire 5734Z must invert backlight brightness */
9296 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009297
9298 /* Acer/eMachines G725 */
9299 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009300
9301 /* Acer/eMachines e725 */
9302 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009303
9304 /* Acer/Packard Bell NCL20 */
9305 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009306
9307 /* Acer Aspire 4736Z */
9308 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009309};
9310
9311static void intel_init_quirks(struct drm_device *dev)
9312{
9313 struct pci_dev *d = dev->pdev;
9314 int i;
9315
9316 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9317 struct intel_quirk *q = &intel_quirks[i];
9318
9319 if (d->device == q->device &&
9320 (d->subsystem_vendor == q->subsystem_vendor ||
9321 q->subsystem_vendor == PCI_ANY_ID) &&
9322 (d->subsystem_device == q->subsystem_device ||
9323 q->subsystem_device == PCI_ANY_ID))
9324 q->hook(dev);
9325 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009326 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9327 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9328 intel_dmi_quirks[i].hook(dev);
9329 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009330}
9331
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009332/* Disable the VGA plane that we never use */
9333static void i915_disable_vga(struct drm_device *dev)
9334{
9335 struct drm_i915_private *dev_priv = dev->dev_private;
9336 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009337 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009338
9339 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009340 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009341 sr1 = inb(VGA_SR_DATA);
9342 outb(sr1 | 1<<5, VGA_SR_DATA);
9343 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9344 udelay(300);
9345
9346 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9347 POSTING_READ(vga_reg);
9348}
9349
Daniel Vetterf8175862012-04-10 15:50:11 +02009350void intel_modeset_init_hw(struct drm_device *dev)
9351{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009352 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009353
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009354 intel_prepare_ddi(dev);
9355
Daniel Vetterf8175862012-04-10 15:50:11 +02009356 intel_init_clock_gating(dev);
9357
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009358 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009359 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009360 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009361}
9362
Imre Deak7d708ee2013-04-17 14:04:50 +03009363void intel_modeset_suspend_hw(struct drm_device *dev)
9364{
9365 intel_suspend_hw(dev);
9366}
9367
Jesse Barnes79e53942008-11-07 14:24:08 -08009368void intel_modeset_init(struct drm_device *dev)
9369{
Jesse Barnes652c3932009-08-17 13:31:43 -07009370 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009371 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009372
9373 drm_mode_config_init(dev);
9374
9375 dev->mode_config.min_width = 0;
9376 dev->mode_config.min_height = 0;
9377
Dave Airlie019d96c2011-09-29 16:20:42 +01009378 dev->mode_config.preferred_depth = 24;
9379 dev->mode_config.prefer_shadow = 1;
9380
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009381 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009382
Jesse Barnesb690e962010-07-19 13:53:12 -07009383 intel_init_quirks(dev);
9384
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009385 intel_init_pm(dev);
9386
Ben Widawskye3c74752013-04-05 13:12:39 -07009387 if (INTEL_INFO(dev)->num_pipes == 0)
9388 return;
9389
Jesse Barnese70236a2009-09-21 10:42:27 -07009390 intel_init_display(dev);
9391
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009392 if (IS_GEN2(dev)) {
9393 dev->mode_config.max_width = 2048;
9394 dev->mode_config.max_height = 2048;
9395 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009396 dev->mode_config.max_width = 4096;
9397 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009398 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009399 dev->mode_config.max_width = 8192;
9400 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009401 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009402 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009403
Zhao Yakui28c97732009-10-09 11:39:41 +08009404 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009405 INTEL_INFO(dev)->num_pipes,
9406 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009407
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009408 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009409 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009410 for (j = 0; j < dev_priv->num_plane; j++) {
9411 ret = intel_plane_init(dev, i, j);
9412 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009413 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9414 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009415 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009416 }
9417
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009418 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009419 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009420
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009421 /* Just disable it once at startup */
9422 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009423 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009424
9425 /* Just in case the BIOS is doing something questionable. */
9426 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009427}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009428
Daniel Vetter24929352012-07-02 20:28:59 +02009429static void
9430intel_connector_break_all_links(struct intel_connector *connector)
9431{
9432 connector->base.dpms = DRM_MODE_DPMS_OFF;
9433 connector->base.encoder = NULL;
9434 connector->encoder->connectors_active = false;
9435 connector->encoder->base.crtc = NULL;
9436}
9437
Daniel Vetter7fad7982012-07-04 17:51:47 +02009438static void intel_enable_pipe_a(struct drm_device *dev)
9439{
9440 struct intel_connector *connector;
9441 struct drm_connector *crt = NULL;
9442 struct intel_load_detect_pipe load_detect_temp;
9443
9444 /* We can't just switch on the pipe A, we need to set things up with a
9445 * proper mode and output configuration. As a gross hack, enable pipe A
9446 * by enabling the load detect pipe once. */
9447 list_for_each_entry(connector,
9448 &dev->mode_config.connector_list,
9449 base.head) {
9450 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9451 crt = &connector->base;
9452 break;
9453 }
9454 }
9455
9456 if (!crt)
9457 return;
9458
9459 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9460 intel_release_load_detect_pipe(crt, &load_detect_temp);
9461
9462
9463}
9464
Daniel Vetterfa555832012-10-10 23:14:00 +02009465static bool
9466intel_check_plane_mapping(struct intel_crtc *crtc)
9467{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009468 struct drm_device *dev = crtc->base.dev;
9469 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009470 u32 reg, val;
9471
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009472 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009473 return true;
9474
9475 reg = DSPCNTR(!crtc->plane);
9476 val = I915_READ(reg);
9477
9478 if ((val & DISPLAY_PLANE_ENABLE) &&
9479 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9480 return false;
9481
9482 return true;
9483}
9484
Daniel Vetter24929352012-07-02 20:28:59 +02009485static void intel_sanitize_crtc(struct intel_crtc *crtc)
9486{
9487 struct drm_device *dev = crtc->base.dev;
9488 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009489 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009490
Daniel Vetter24929352012-07-02 20:28:59 +02009491 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009492 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009493 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9494
9495 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009496 * disable the crtc (and hence change the state) if it is wrong. Note
9497 * that gen4+ has a fixed plane -> pipe mapping. */
9498 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009499 struct intel_connector *connector;
9500 bool plane;
9501
Daniel Vetter24929352012-07-02 20:28:59 +02009502 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9503 crtc->base.base.id);
9504
9505 /* Pipe has the wrong plane attached and the plane is active.
9506 * Temporarily change the plane mapping and disable everything
9507 * ... */
9508 plane = crtc->plane;
9509 crtc->plane = !plane;
9510 dev_priv->display.crtc_disable(&crtc->base);
9511 crtc->plane = plane;
9512
9513 /* ... and break all links. */
9514 list_for_each_entry(connector, &dev->mode_config.connector_list,
9515 base.head) {
9516 if (connector->encoder->base.crtc != &crtc->base)
9517 continue;
9518
9519 intel_connector_break_all_links(connector);
9520 }
9521
9522 WARN_ON(crtc->active);
9523 crtc->base.enabled = false;
9524 }
Daniel Vetter24929352012-07-02 20:28:59 +02009525
Daniel Vetter7fad7982012-07-04 17:51:47 +02009526 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9527 crtc->pipe == PIPE_A && !crtc->active) {
9528 /* BIOS forgot to enable pipe A, this mostly happens after
9529 * resume. Force-enable the pipe to fix this, the update_dpms
9530 * call below we restore the pipe to the right state, but leave
9531 * the required bits on. */
9532 intel_enable_pipe_a(dev);
9533 }
9534
Daniel Vetter24929352012-07-02 20:28:59 +02009535 /* Adjust the state of the output pipe according to whether we
9536 * have active connectors/encoders. */
9537 intel_crtc_update_dpms(&crtc->base);
9538
9539 if (crtc->active != crtc->base.enabled) {
9540 struct intel_encoder *encoder;
9541
9542 /* This can happen either due to bugs in the get_hw_state
9543 * functions or because the pipe is force-enabled due to the
9544 * pipe A quirk. */
9545 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9546 crtc->base.base.id,
9547 crtc->base.enabled ? "enabled" : "disabled",
9548 crtc->active ? "enabled" : "disabled");
9549
9550 crtc->base.enabled = crtc->active;
9551
9552 /* Because we only establish the connector -> encoder ->
9553 * crtc links if something is active, this means the
9554 * crtc is now deactivated. Break the links. connector
9555 * -> encoder links are only establish when things are
9556 * actually up, hence no need to break them. */
9557 WARN_ON(crtc->active);
9558
9559 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9560 WARN_ON(encoder->connectors_active);
9561 encoder->base.crtc = NULL;
9562 }
9563 }
9564}
9565
9566static void intel_sanitize_encoder(struct intel_encoder *encoder)
9567{
9568 struct intel_connector *connector;
9569 struct drm_device *dev = encoder->base.dev;
9570
9571 /* We need to check both for a crtc link (meaning that the
9572 * encoder is active and trying to read from a pipe) and the
9573 * pipe itself being active. */
9574 bool has_active_crtc = encoder->base.crtc &&
9575 to_intel_crtc(encoder->base.crtc)->active;
9576
9577 if (encoder->connectors_active && !has_active_crtc) {
9578 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9579 encoder->base.base.id,
9580 drm_get_encoder_name(&encoder->base));
9581
9582 /* Connector is active, but has no active pipe. This is
9583 * fallout from our resume register restoring. Disable
9584 * the encoder manually again. */
9585 if (encoder->base.crtc) {
9586 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9587 encoder->base.base.id,
9588 drm_get_encoder_name(&encoder->base));
9589 encoder->disable(encoder);
9590 }
9591
9592 /* Inconsistent output/port/pipe state happens presumably due to
9593 * a bug in one of the get_hw_state functions. Or someplace else
9594 * in our code, like the register restore mess on resume. Clamp
9595 * things to off as a safer default. */
9596 list_for_each_entry(connector,
9597 &dev->mode_config.connector_list,
9598 base.head) {
9599 if (connector->encoder != encoder)
9600 continue;
9601
9602 intel_connector_break_all_links(connector);
9603 }
9604 }
9605 /* Enabled encoders without active connectors will be fixed in
9606 * the crtc fixup. */
9607}
9608
Daniel Vetter44cec742013-01-25 17:53:21 +01009609void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009610{
9611 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009612 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009613
9614 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9615 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009616 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009617 }
9618}
9619
Daniel Vetter24929352012-07-02 20:28:59 +02009620/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9621 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009622void intel_modeset_setup_hw_state(struct drm_device *dev,
9623 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009624{
9625 struct drm_i915_private *dev_priv = dev->dev_private;
9626 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009627 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009628 struct intel_crtc *crtc;
9629 struct intel_encoder *encoder;
9630 struct intel_connector *connector;
9631
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009632 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9633 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009634 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009635
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009636 crtc->active = dev_priv->display.get_pipe_config(crtc,
9637 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009638
9639 crtc->base.enabled = crtc->active;
9640
9641 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9642 crtc->base.base.id,
9643 crtc->active ? "enabled" : "disabled");
9644 }
9645
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009646 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009647 intel_ddi_setup_hw_pll_state(dev);
9648
Daniel Vetter24929352012-07-02 20:28:59 +02009649 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9650 base.head) {
9651 pipe = 0;
9652
9653 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009654 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9655 encoder->base.crtc = &crtc->base;
9656 if (encoder->get_config)
9657 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009658 } else {
9659 encoder->base.crtc = NULL;
9660 }
9661
9662 encoder->connectors_active = false;
9663 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9664 encoder->base.base.id,
9665 drm_get_encoder_name(&encoder->base),
9666 encoder->base.crtc ? "enabled" : "disabled",
9667 pipe);
9668 }
9669
9670 list_for_each_entry(connector, &dev->mode_config.connector_list,
9671 base.head) {
9672 if (connector->get_hw_state(connector)) {
9673 connector->base.dpms = DRM_MODE_DPMS_ON;
9674 connector->encoder->connectors_active = true;
9675 connector->base.encoder = &connector->encoder->base;
9676 } else {
9677 connector->base.dpms = DRM_MODE_DPMS_OFF;
9678 connector->base.encoder = NULL;
9679 }
9680 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9681 connector->base.base.id,
9682 drm_get_connector_name(&connector->base),
9683 connector->base.encoder ? "enabled" : "disabled");
9684 }
9685
9686 /* HW state is read out, now we need to sanitize this mess. */
9687 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9688 base.head) {
9689 intel_sanitize_encoder(encoder);
9690 }
9691
9692 for_each_pipe(pipe) {
9693 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9694 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009695 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009696 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009697
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009698 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009699 /*
9700 * We need to use raw interfaces for restoring state to avoid
9701 * checking (bogus) intermediate states.
9702 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009703 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009704 struct drm_crtc *crtc =
9705 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009706
9707 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9708 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009709 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009710 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9711 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009712
9713 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009714 } else {
9715 intel_modeset_update_staged_output_state(dev);
9716 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009717
9718 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009719
9720 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009721}
9722
9723void intel_modeset_gem_init(struct drm_device *dev)
9724{
Chris Wilson1833b132012-05-09 11:56:28 +01009725 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009726
9727 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009728
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009729 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009730}
9731
9732void intel_modeset_cleanup(struct drm_device *dev)
9733{
Jesse Barnes652c3932009-08-17 13:31:43 -07009734 struct drm_i915_private *dev_priv = dev->dev_private;
9735 struct drm_crtc *crtc;
9736 struct intel_crtc *intel_crtc;
9737
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009738 /*
9739 * Interrupts and polling as the first thing to avoid creating havoc.
9740 * Too much stuff here (turning of rps, connectors, ...) would
9741 * experience fancy races otherwise.
9742 */
9743 drm_irq_uninstall(dev);
9744 cancel_work_sync(&dev_priv->hotplug_work);
9745 /*
9746 * Due to the hpd irq storm handling the hotplug work can re-arm the
9747 * poll handlers. Hence disable polling after hpd handling is shut down.
9748 */
Keith Packardf87ea762010-10-03 19:36:26 -07009749 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009750
Jesse Barnes652c3932009-08-17 13:31:43 -07009751 mutex_lock(&dev->struct_mutex);
9752
Jesse Barnes723bfd72010-10-07 16:01:13 -07009753 intel_unregister_dsm_handler();
9754
Jesse Barnes652c3932009-08-17 13:31:43 -07009755 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9756 /* Skip inactive CRTCs */
9757 if (!crtc->fb)
9758 continue;
9759
9760 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009761 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009762 }
9763
Chris Wilson973d04f2011-07-08 12:22:37 +01009764 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009765
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009766 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009767
Daniel Vetter930ebb42012-06-29 23:32:16 +02009768 ironlake_teardown_rc6(dev);
9769
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009770 mutex_unlock(&dev->struct_mutex);
9771
Chris Wilson1630fe72011-07-08 12:22:42 +01009772 /* flush any delayed tasks or pending work */
9773 flush_scheduled_work();
9774
Jani Nikuladc652f92013-04-12 15:18:38 +03009775 /* destroy backlight, if any, before the connectors */
9776 intel_panel_destroy_backlight(dev);
9777
Jesse Barnes79e53942008-11-07 14:24:08 -08009778 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009779
9780 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009781}
9782
Dave Airlie28d52042009-09-21 14:33:58 +10009783/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009784 * Return which encoder is currently attached for connector.
9785 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009786struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009787{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009788 return &intel_attached_encoder(connector)->base;
9789}
Jesse Barnes79e53942008-11-07 14:24:08 -08009790
Chris Wilsondf0e9242010-09-09 16:20:55 +01009791void intel_connector_attach_encoder(struct intel_connector *connector,
9792 struct intel_encoder *encoder)
9793{
9794 connector->encoder = encoder;
9795 drm_mode_connector_attach_encoder(&connector->base,
9796 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009797}
Dave Airlie28d52042009-09-21 14:33:58 +10009798
9799/*
9800 * set vga decode state - true == enable VGA decode
9801 */
9802int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9803{
9804 struct drm_i915_private *dev_priv = dev->dev_private;
9805 u16 gmch_ctrl;
9806
9807 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9808 if (state)
9809 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9810 else
9811 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9812 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9813 return 0;
9814}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009815
9816#ifdef CONFIG_DEBUG_FS
9817#include <linux/seq_file.h>
9818
9819struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009820
9821 u32 power_well_driver;
9822
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009823 struct intel_cursor_error_state {
9824 u32 control;
9825 u32 position;
9826 u32 base;
9827 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009828 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009829
9830 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009831 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009832 u32 conf;
9833 u32 source;
9834
9835 u32 htotal;
9836 u32 hblank;
9837 u32 hsync;
9838 u32 vtotal;
9839 u32 vblank;
9840 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009841 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009842
9843 struct intel_plane_error_state {
9844 u32 control;
9845 u32 stride;
9846 u32 size;
9847 u32 pos;
9848 u32 addr;
9849 u32 surface;
9850 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009851 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009852};
9853
9854struct intel_display_error_state *
9855intel_display_capture_error_state(struct drm_device *dev)
9856{
Akshay Joshi0206e352011-08-16 15:34:10 -04009857 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009858 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009859 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009860 int i;
9861
9862 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9863 if (error == NULL)
9864 return NULL;
9865
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009866 if (HAS_POWER_WELL(dev))
9867 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9868
Damien Lespiau52331302012-08-15 19:23:25 +01009869 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009870 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009871 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009872
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009873 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9874 error->cursor[i].control = I915_READ(CURCNTR(i));
9875 error->cursor[i].position = I915_READ(CURPOS(i));
9876 error->cursor[i].base = I915_READ(CURBASE(i));
9877 } else {
9878 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9879 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9880 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9881 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009882
9883 error->plane[i].control = I915_READ(DSPCNTR(i));
9884 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009885 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009886 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009887 error->plane[i].pos = I915_READ(DSPPOS(i));
9888 }
Paulo Zanonica291362013-03-06 20:03:14 -03009889 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9890 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009891 if (INTEL_INFO(dev)->gen >= 4) {
9892 error->plane[i].surface = I915_READ(DSPSURF(i));
9893 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9894 }
9895
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009896 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009897 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009898 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9899 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9900 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9901 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9902 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9903 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009904 }
9905
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009906 /* In the code above we read the registers without checking if the power
9907 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9908 * prevent the next I915_WRITE from detecting it and printing an error
9909 * message. */
9910 if (HAS_POWER_WELL(dev))
9911 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9912
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009913 return error;
9914}
9915
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009916#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9917
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009918void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009919intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009920 struct drm_device *dev,
9921 struct intel_display_error_state *error)
9922{
9923 int i;
9924
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009925 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009926 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009927 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009928 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009929 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009930 err_printf(m, "Pipe [%d]:\n", i);
9931 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009932 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009933 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9934 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9935 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9936 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9937 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9938 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9939 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9940 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009941
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009942 err_printf(m, "Plane [%d]:\n", i);
9943 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9944 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009945 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009946 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9947 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009948 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009949 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009950 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009951 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009952 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9953 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009954 }
9955
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009956 err_printf(m, "Cursor [%d]:\n", i);
9957 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9958 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9959 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009960 }
9961}
9962#endif