blob: de0982d29318dbaaea34b1bb7d91f7584db9a761 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200416 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
1101 default:
1102 return true;
1103 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001104 }
1105
1106 return I915_READ(SDEISR) & bit;
1107}
1108
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109static const char *state_string(bool enabled)
1110{
1111 return enabled ? "on" : "off";
1112}
1113
1114/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001115void assert_pll(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
1121
1122 reg = DPLL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001126 "PLL state assertion failure (expected %s, current %s)\n",
1127 state_string(state), state_string(cur_state));
1128}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129
Jani Nikula23538ef2013-08-27 15:12:22 +03001130/* XXX: the dsi pll is shared between MIPI DSI ports */
1131static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1132{
1133 u32 val;
1134 bool cur_state;
1135
Ville Syrjäläa5805162015-05-26 20:42:30 +03001136 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001138 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001139
1140 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001142 "DSI PLL state assertion failure (expected %s, current %s)\n",
1143 state_string(state), state_string(cur_state));
1144}
1145#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1146#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1147
Daniel Vetter55607e82013-06-16 21:42:39 +02001148struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001149intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001150{
Daniel Vettere2b78262013-06-07 23:10:03 +02001151 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001153 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 return NULL;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001157}
1158
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001160void assert_shared_dpll(struct drm_i915_private *dev_priv,
1161 struct intel_shared_dpll *pll,
1162 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001165 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001166
Chris Wilson92b27b02012-05-20 18:10:50 +01001167 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001168 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001169 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001170
Daniel Vetter53589012013-06-05 13:34:16 +02001171 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001172 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001173 "%s assertion failure (expected %s, current %s)\n",
1174 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
Jesse Barnes040484a2011-01-03 12:14:26 -08001176
1177static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
1179{
1180 int reg;
1181 u32 val;
1182 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1184 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001185
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001186 if (HAS_DDI(dev_priv->dev)) {
1187 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001188 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001189 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001191 } else {
1192 reg = FDI_TX_CTL(pipe);
1193 val = I915_READ(reg);
1194 cur_state = !!(val & FDI_TX_ENABLE);
1195 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 "FDI TX state assertion failure (expected %s, current %s)\n",
1198 state_string(state), state_string(cur_state));
1199}
1200#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1201#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1202
1203static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
1205{
1206 int reg;
1207 u32 val;
1208 bool cur_state;
1209
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001210 reg = FDI_RX_CTL(pipe);
1211 val = I915_READ(reg);
1212 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001214 "FDI RX state assertion failure (expected %s, current %s)\n",
1215 state_string(state), state_string(cur_state));
1216}
1217#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1218#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1219
1220static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe)
1222{
1223 int reg;
1224 u32 val;
1225
1226 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001228 return;
1229
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001231 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 return;
1233
Jesse Barnes040484a2011-01-03 12:14:26 -08001234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001236 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001237}
1238
Daniel Vetter55607e82013-06-16 21:42:39 +02001239void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001241{
1242 int reg;
1243 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001244 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001245
1246 reg = FDI_RX_CTL(pipe);
1247 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001248 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001250 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetterb680c372014-09-19 18:27:27 +02001254void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 struct drm_device *dev = dev_priv->dev;
1258 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 u32 val;
1260 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001261 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (WARN_ON(HAS_DDI(dev)))
1264 return;
1265
1266 if (HAS_PCH_SPLIT(dev)) {
1267 u32 port_sel;
1268
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1271
1272 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1273 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1274 panel_pipe = PIPE_B;
1275 /* XXX: else fix for eDP */
1276 } else if (IS_VALLEYVIEW(dev)) {
1277 /* presumably write lock depends on pipe, not port select */
1278 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1279 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001280 } else {
1281 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1283 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 }
1285
1286 val = I915_READ(pp_reg);
1287 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001288 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 locked = false;
1290
Rob Clarke2c719b2014-12-15 13:56:32 -05001291 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294}
1295
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001296static void assert_cursor(struct drm_i915_private *dev_priv,
1297 enum pipe pipe, bool state)
1298{
1299 struct drm_device *dev = dev_priv->dev;
1300 bool cur_state;
1301
Paulo Zanonid9d82082014-02-27 16:30:56 -03001302 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001304 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001305 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306
Rob Clarke2c719b2014-12-15 13:56:32 -05001307 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1309 pipe_name(pipe), state_string(state), state_string(cur_state));
1310}
1311#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1312#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1313
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001314void assert_pipe(struct drm_i915_private *dev_priv,
1315 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316{
1317 int reg;
1318 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001320 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1321 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001323 /* if we need the pipe quirk it must be always on */
1324 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1325 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001326 state = true;
1327
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001328 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001329 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001330 cur_state = false;
1331 } else {
1332 reg = PIPECONF(cpu_transcoder);
1333 val = I915_READ(reg);
1334 cur_state = !!(val & PIPECONF_ENABLE);
1335 }
1336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001338 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340}
1341
Chris Wilson931872f2012-01-16 23:01:13 +00001342static void assert_plane(struct drm_i915_private *dev_priv,
1343 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344{
1345 int reg;
1346 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001347 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348
1349 reg = DSPCNTR(plane);
1350 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001351 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001353 "plane %c assertion failure (expected %s, current %s)\n",
1354 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355}
1356
Chris Wilson931872f2012-01-16 23:01:13 +00001357#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1358#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1359
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001364 int reg, i;
1365 u32 val;
1366 int cur_pipe;
1367
Ville Syrjälä653e1022013-06-04 13:49:05 +03001368 /* Primary planes are fixed to pipes on gen4+ */
1369 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001370 reg = DSPCNTR(pipe);
1371 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001373 "plane %c assertion failure, should be disabled but not\n",
1374 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001375 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001376 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001377
Jesse Barnesb24e7172011-01-04 15:09:30 -08001378 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001379 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380 reg = DSPCNTR(i);
1381 val = I915_READ(reg);
1382 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1383 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001385 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 }
1388}
1389
Jesse Barnes19332d72013-03-28 09:55:38 -07001390static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001394 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 u32 val;
1396
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001397 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001398 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001399 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001401 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1402 sprite, pipe_name(pipe));
1403 }
1404 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001407 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001410 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001411 }
1412 } else if (INTEL_INFO(dev)->gen >= 7) {
1413 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 plane_name(pipe), pipe_name(pipe));
1418 } else if (INTEL_INFO(dev)->gen >= 5) {
1419 reg = DVSCNTR(pipe);
1420 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001422 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1423 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001424 }
1425}
1426
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001427static void assert_vblank_disabled(struct drm_crtc *crtc)
1428{
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430 drm_crtc_vblank_put(crtc);
1431}
1432
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001433static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001434{
1435 u32 val;
1436 bool enabled;
1437
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001439
Jesse Barnes92f25842011-01-04 15:09:34 -08001440 val = I915_READ(PCH_DREF_CONTROL);
1441 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1442 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001444}
1445
Daniel Vetterab9412b2013-05-03 11:49:46 +02001446static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1447 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
1449 int reg;
1450 u32 val;
1451 bool enabled;
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 val = I915_READ(reg);
1455 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1458 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001459}
1460
Keith Packard4e634382011-08-06 10:39:45 -07001461static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001463{
1464 if ((val & DP_PORT_EN) == 0)
1465 return false;
1466
1467 if (HAS_PCH_CPT(dev_priv->dev)) {
1468 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1469 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1470 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1471 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001472 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1473 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1474 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001475 } else {
1476 if ((val & DP_PIPE_MASK) != (pipe << 30))
1477 return false;
1478 }
1479 return true;
1480}
1481
Keith Packard1519b992011-08-06 10:35:34 -07001482static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1483 enum pipe pipe, u32 val)
1484{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001485 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001486 return false;
1487
1488 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001489 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001490 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001491 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1492 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1493 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001494 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497 }
1498 return true;
1499}
1500
1501static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, u32 val)
1503{
1504 if ((val & LVDS_PORT_EN) == 0)
1505 return false;
1506
1507 if (HAS_PCH_CPT(dev_priv->dev)) {
1508 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1509 return false;
1510 } else {
1511 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & ADPA_DAC_ENABLE) == 0)
1521 return false;
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
Jesse Barnes291906f2011-02-02 12:28:03 -08001532static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001533 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001534{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001535 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001536 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001537 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001538 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001539
Rob Clarke2c719b2014-12-15 13:56:32 -05001540 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001541 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001543}
1544
1545static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1546 enum pipe pipe, int reg)
1547{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001548 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001549 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001550 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001551 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001552
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001554 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001556}
1557
1558static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1559 enum pipe pipe)
1560{
1561 int reg;
1562 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001563
Keith Packardf0575e92011-07-25 22:12:43 -07001564 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1565 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1566 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001567
1568 reg = PCH_ADPA;
1569 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001571 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001572 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
1574 reg = PCH_LVDS;
1575 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001576 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001578 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Paulo Zanonie2debe92013-02-18 19:00:27 -03001580 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1581 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1582 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583}
1584
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001585static void intel_init_dpio(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
1589 if (!IS_VALLEYVIEW(dev))
1590 return;
1591
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001592 /*
1593 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1594 * CHV x1 PHY (DP/HDMI D)
1595 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1596 */
1597 if (IS_CHERRYVIEW(dev)) {
1598 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1599 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1600 } else {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1602 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001603}
1604
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001606 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607{
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 struct drm_device *dev = crtc->base.dev;
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001611 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001616 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1617
1618 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001619 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001621
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 I915_WRITE(reg, dpll);
1623 POSTING_READ(reg);
1624 udelay(150);
1625
1626 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1627 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001631
1632 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
1642}
1643
Ville Syrjäläd288f652014-10-28 13:20:22 +02001644static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001645 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001646{
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 int pipe = crtc->pipe;
1650 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 u32 tmp;
1652
1653 assert_pipe_disabled(dev_priv, crtc->pipe);
1654
1655 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1656
Ville Syrjäläa5805162015-05-26 20:42:30 +03001657 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
Ville Syrjälä54433e92015-05-26 20:42:31 +03001664 mutex_unlock(&dev_priv->sb_lock);
1665
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673
1674 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681}
1682
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001689 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691
1692 return count;
1693}
1694
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001695static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001696{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001700 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001703
1704 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001730 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001739
1740 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001741 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001770 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001786 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787}
1788
Jesse Barnesf6071162013-10-01 10:41:38 -07001789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001791 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
Imre Deake5cbfbf2014-01-09 17:08:16 +02001796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001800 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811 u32 val;
1812
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
Ville Syrjäläa5805162015-05-26 20:42:30 +03001824 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
Ville Syrjälä61407f62014-05-27 16:32:55 +03001831 /* disable left/right clock distribution */
1832 if (pipe != PIPE_B) {
1833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1836 } else {
1837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1840 }
1841
Ville Syrjäläa5805162015-05-26 20:42:30 +03001842 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001843}
1844
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001845void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001846 struct intel_digital_port *dport,
1847 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848{
1849 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001850 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 switch (dport->port) {
1853 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001856 break;
1857 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001859 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 break;
1862 case PORT_D:
1863 port_mask = DPLL_PORTD_READY_MASK;
1864 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001865 break;
1866 default:
1867 BUG();
1868 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1871 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1872 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873}
1874
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1876{
1877 struct drm_device *dev = crtc->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1880
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001881 if (WARN_ON(pll == NULL))
1882 return;
1883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001884 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885 if (pll->active == 0) {
1886 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1887 WARN_ON(pll->on);
1888 assert_shared_dpll_disabled(dev_priv, pll);
1889
1890 pll->mode_set(dev_priv, pll);
1891 }
1892}
1893
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001894/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001895 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001896 * @dev_priv: i915 private structure
1897 * @pipe: pipe PLL to enable
1898 *
1899 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1900 * drives the transcoder clock.
1901 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001902static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001903{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001904 struct drm_device *dev = crtc->base.dev;
1905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vetter87a875b2013-06-05 13:34:19 +02001908 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001909 return;
1910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001911 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001912 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913
Damien Lespiau74dd6922014-07-29 18:06:17 +01001914 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001915 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vettercdbd2312013-06-05 13:34:03 +02001918 if (pll->active++) {
1919 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001920 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 return;
1922 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001923 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001925 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1926
Daniel Vetter46edb022013-06-05 13:34:12 +02001927 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001928 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001930}
1931
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001932static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001933{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001934 struct drm_device *dev = crtc->base.dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001936 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001939 if (INTEL_INFO(dev)->gen < 5)
1940 return;
1941
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001942 if (pll == NULL)
1943 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001945 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947
Daniel Vetter46edb022013-06-05 13:34:12 +02001948 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1949 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001950 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001953 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
1955 }
1956
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001958 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001959 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001960 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001961
Daniel Vetter46edb022013-06-05 13:34:12 +02001962 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001963 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001965
1966 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001967}
1968
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001969static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1970 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001971{
Daniel Vetter23670b322012-11-01 09:15:30 +01001972 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001978 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001981 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001982 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* FDI must be feeding us bits for PCH ports */
1985 assert_fdi_tx_enabled(dev_priv, pipe);
1986 assert_fdi_rx_enabled(dev_priv, pipe);
1987
Daniel Vetter23670b322012-11-01 09:15:30 +01001988 if (HAS_PCH_CPT(dev)) {
1989 /* Workaround: Set the timing override bit before enabling the
1990 * pch transcoder. */
1991 reg = TRANS_CHICKEN2(pipe);
1992 val = I915_READ(reg);
1993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1994 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001995 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001996
Daniel Vetterab9412b2013-05-03 11:49:46 +02001997 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001998 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001999 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000
2001 if (HAS_PCH_IBX(dev_priv->dev)) {
2002 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002003 * Make the BPC in transcoder be consistent with
2004 * that in pipeconf reg. For HDMI we must use 8bpc
2005 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002007 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002008 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2009 val |= PIPECONF_8BPC;
2010 else
2011 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002013
2014 val &= ~TRANS_INTERLACE_MASK;
2015 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002016 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002017 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002018 val |= TRANS_LEGACY_INTERLACED_ILK;
2019 else
2020 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002021 else
2022 val |= TRANS_PROGRESSIVE;
2023
Jesse Barnes040484a2011-01-03 12:14:26 -08002024 I915_WRITE(reg, val | TRANS_ENABLE);
2025 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002026 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002031{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
2034 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002035 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002038 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002041 /* Workaround: set timing override bit. */
2042 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002043 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002044 I915_WRITE(_TRANSA_CHICKEN2, val);
2045
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002046 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002049 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2050 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002051 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052 else
2053 val |= TRANS_PROGRESSIVE;
2054
Daniel Vetterab9412b2013-05-03 11:49:46 +02002055 I915_WRITE(LPT_TRANSCONF, val);
2056 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002057 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058}
2059
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002060static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002062{
Daniel Vetter23670b322012-11-01 09:15:30 +01002063 struct drm_device *dev = dev_priv->dev;
2064 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002065
2066 /* FDI relies on the transcoder */
2067 assert_fdi_tx_disabled(dev_priv, pipe);
2068 assert_fdi_rx_disabled(dev_priv, pipe);
2069
Jesse Barnes291906f2011-02-02 12:28:03 -08002070 /* Ports must be off as well */
2071 assert_pch_ports_disabled(dev_priv, pipe);
2072
Daniel Vetterab9412b2013-05-03 11:49:46 +02002073 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002074 val = I915_READ(reg);
2075 val &= ~TRANS_ENABLE;
2076 I915_WRITE(reg, val);
2077 /* wait for PCH transcoder off, transcoder state */
2078 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002079 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002080
2081 if (!HAS_PCH_IBX(dev)) {
2082 /* Workaround: Clear the timing override chicken bit again. */
2083 reg = TRANS_CHICKEN2(pipe);
2084 val = I915_READ(reg);
2085 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2086 I915_WRITE(reg, val);
2087 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002088}
2089
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002090static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002092 u32 val;
2093
Daniel Vetterab9412b2013-05-03 11:49:46 +02002094 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002096 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002099 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002100
2101 /* Workaround: clear timing override bit. */
2102 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002103 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002105}
2106
2107/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002108 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002109 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002111 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002114static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115{
Paulo Zanoni03722642014-01-17 13:51:09 -02002116 struct drm_device *dev = crtc->base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002119 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2120 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002121 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122 int reg;
2123 u32 val;
2124
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002125 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2126
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002129 assert_sprites_disabled(dev_priv, pipe);
2130
Paulo Zanoni681e5812012-12-06 11:12:38 -02002131 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002132 pch_transcoder = TRANSCODER_A;
2133 else
2134 pch_transcoder = pipe;
2135
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 /*
2137 * A pipe without a PLL won't actually be able to drive bits from
2138 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2139 * need the check.
2140 */
Imre Deak50360402015-01-16 00:55:16 -08002141 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002142 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002143 assert_dsi_pll_enabled(dev_priv);
2144 else
2145 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002146 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002147 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002148 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002149 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002150 assert_fdi_tx_pll_enabled(dev_priv,
2151 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 }
2153 /* FIXME: assert CPU port conditions for SNB+ */
2154 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002156 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002158 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002159 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2160 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002161 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002163
2164 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002165 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166}
2167
2168/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002169 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 * Disable the pipe of @crtc, making sure that various hardware
2173 * specific requirements are met, if applicable, e.g. plane
2174 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
2176 * Will wait until the pipe has shut down before returning.
2177 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002181 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 int reg;
2184 u32 val;
2185
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002186 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2187
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002193 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002194 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002196 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002205 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002216}
2217
Chris Wilson693db182013-03-05 14:52:39 +00002218static bool need_vtd_wa(struct drm_device *dev)
2219{
2220#ifdef CONFIG_INTEL_IOMMU
2221 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2222 return true;
2223#endif
2224 return false;
2225}
2226
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002227unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2229 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002230{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 unsigned int tile_height;
2232 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002233
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 switch (fb_format_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 tile_height = 1;
2237 break;
2238 case I915_FORMAT_MOD_X_TILED:
2239 tile_height = IS_GEN2(dev) ? 16 : 8;
2240 break;
2241 case I915_FORMAT_MOD_Y_TILED:
2242 tile_height = 32;
2243 break;
2244 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2246 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 64;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 2:
2252 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 32;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 tile_height = 16;
2257 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 WARN_ONCE(1,
2260 "128-bit pixels are not supported for display!");
2261 tile_height = 16;
2262 break;
2263 }
2264 break;
2265 default:
2266 MISSING_CASE(fb_format_modifier);
2267 tile_height = 1;
2268 break;
2269 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002270
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 return tile_height;
2272}
2273
2274unsigned int
2275intel_fb_align_height(struct drm_device *dev, unsigned int height,
2276 uint32_t pixel_format, uint64_t fb_format_modifier)
2277{
2278 return ALIGN(height, intel_tile_height(dev, pixel_format,
2279 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282static int
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002288
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002289 *view = i915_ggtt_view_normal;
2290
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291 if (!plane_state)
2292 return 0;
2293
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002294 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 return 0;
2296
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002297 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298
2299 info->height = fb->height;
2300 info->pixel_format = fb->pixel_format;
2301 info->pitch = fb->pitches[0];
2302 info->fb_modifier = fb->modifier[0];
2303
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0]);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2309 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2310
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002311 return 0;
2312}
2313
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002314static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2315{
2316 if (INTEL_INFO(dev_priv)->gen >= 9)
2317 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002318 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2319 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002320 return 128 * 1024;
2321 else if (INTEL_INFO(dev_priv)->gen >= 4)
2322 return 4 * 1024;
2323 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002324 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002325}
2326
Chris Wilson127bd2a2010-07-23 23:32:05 +01002327int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002328intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2329 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002330 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002331 struct intel_engine_cs *pipelined,
2332 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002335 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 u32 alignment;
2339 int ret;
2340
Matt Roperebcdd392014-07-09 16:22:11 -07002341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002348 if (INTEL_INFO(dev)->gen >= 9)
2349 alignment = 256 * 1024;
2350 else {
2351 /* pin() will align the object as required by fence */
2352 alignment = 0;
2353 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002355 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002356 case I915_FORMAT_MOD_Yf_TILED:
2357 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2358 "Y tiling bo slipped through, driver bug!\n"))
2359 return -EINVAL;
2360 alignment = 1 * 1024 * 1024;
2361 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 MISSING_CASE(fb->modifier[0]);
2364 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 }
2366
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2368 if (ret)
2369 return ret;
2370
Chris Wilson693db182013-03-05 14:52:39 +00002371 /* Note that the w/a also requires 64 PTE of padding following the
2372 * bo. We currently fill all unused PTE with the shadow page and so
2373 * we should always have valid PTE following the scanout preventing
2374 * the VT-d warning.
2375 */
2376 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2377 alignment = 256 * 1024;
2378
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002379 /*
2380 * Global gtt pte registers are special registers which actually forward
2381 * writes to a chunk of system memory. Which means that there is no risk
2382 * that the register values disappear as soon as we call
2383 * intel_runtime_pm_put(), so it is correct to wrap only the
2384 * pin/unpin/fence and not more.
2385 */
2386 intel_runtime_pm_get(dev_priv);
2387
Chris Wilsonce453d82011-02-21 14:43:56 +00002388 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002389 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002390 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002391 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002393
2394 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2395 * fence, whereas 965+ only requires a fence if using
2396 * framebuffer compression. For simplicity, we always install
2397 * a fence as the cost is not that onerous.
2398 */
Chris Wilson06d98132012-04-17 15:31:24 +01002399 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002400 if (ret)
2401 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
Chris Wilsonce453d82011-02-21 14:43:56 +00002405 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002406 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002408
2409err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002410 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002411err_interruptible:
2412 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002413 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002414 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415}
2416
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002417static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2418 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002420 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002421 struct i915_ggtt_view view;
2422 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423
Matt Roperebcdd392014-07-09 16:22:11 -07002424 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2425
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2427 WARN_ONCE(ret, "Couldn't get view from plane state!");
2428
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431}
2432
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2434 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002435unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2436 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 unsigned int tiling_mode,
2438 unsigned int cpp,
2439 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440{
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 if (tiling_mode != I915_TILING_NONE) {
2442 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002443
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 tile_rows = *y / 8;
2445 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 tiles = *x / (512/cpp);
2448 *x %= 512/cpp;
2449
2450 return tile_rows * pitch * 8 + tiles * 4096;
2451 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002452 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 *y = (offset & alignment) / pitch;
2457 *x = ((offset & alignment) - *y * pitch) / cpp;
2458 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460}
2461
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002462static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002509static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002516 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522
Chris Wilsonff2652e2014-03-10 08:07:02 +00002523 if (plane_config->size == 0)
2524 return false;
2525
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau49af4492015-01-20 12:51:44 +00002533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002535 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551
Daniel Vetterf6936e22015-03-26 12:17:05 +01002552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return false;
2559}
2560
Matt Roperafd65eb2015-02-03 13:10:04 -08002561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002575static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578{
2579 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 struct drm_crtc *c;
2582 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002585 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002586 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587
Damien Lespiau2d140302015-02-05 17:22:18 +00002588 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 return;
2590
Daniel Vetterf6936e22015-03-26 12:17:05 +01002591 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 fb = &plane_config->fb->base;
2593 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002594 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597
2598 /*
2599 * Failed to alloc the obj, check to see if we should share
2600 * an fb with another CRTC instead
2601 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002602 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 i = to_intel_crtc(c);
2604
2605 if (c == &intel_crtc->base)
2606 continue;
2607
Matt Roper2ff8fde2014-07-08 07:50:07 -07002608 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 continue;
2610
Daniel Vetter88595ac2015-03-26 12:42:24 +01002611 fb = c->primary->fb;
2612 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 continue;
2614
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002617 drm_framebuffer_reference(fb);
2618 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 }
2620 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002621
2622 return;
2623
2624valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002625 plane_state->src_x = plane_state->src_y = 0;
2626 plane_state->src_w = fb->width << 16;
2627 plane_state->src_h = fb->height << 16;
2628
2629 plane_state->crtc_x = plane_state->src_y = 0;
2630 plane_state->crtc_w = fb->width;
2631 plane_state->crtc_h = fb->height;
2632
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 obj = intel_fb_obj(fb);
2634 if (obj->tiling_mode != I915_TILING_NONE)
2635 dev_priv->preserve_bios_swizzle = true;
2636
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002637 drm_framebuffer_reference(fb);
2638 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002639 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002640 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002641 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002642}
2643
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002644static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2645 struct drm_framebuffer *fb,
2646 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002647{
2648 struct drm_device *dev = crtc->dev;
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002651 struct drm_plane *primary = crtc->primary;
2652 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002653 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002654 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002655 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002656 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002657 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302658 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002659
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002660 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002661 I915_WRITE(reg, 0);
2662 if (INTEL_INFO(dev)->gen >= 4)
2663 I915_WRITE(DSPSURF(plane), 0);
2664 else
2665 I915_WRITE(DSPADDR(plane), 0);
2666 POSTING_READ(reg);
2667 return;
2668 }
2669
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002670 obj = intel_fb_obj(fb);
2671 if (WARN_ON(obj == NULL))
2672 return;
2673
2674 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002678 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 }
2698
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002701 dspcntr |= DISPPLANE_8BPP;
2702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002705 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
2721 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002722 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002723 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
Ville Syrjäläb98971272014-08-27 16:51:22 +03002732 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Daniel Vetterc2c75132012-07-05 12:17:30 +02002734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002736 intel_gen4_compute_page_offset(dev_priv,
2737 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002738 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002739 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744
Matt Roper8e7d6882015-01-21 16:35:41 -08002745 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 dspcntr |= DISPPLANE_ROTATE_180;
2747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002748 x += (intel_crtc->config->pipe_src_w - 1);
2749 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002754 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2755 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757
2758 I915_WRITE(reg, dspcntr);
2759
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002760 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002761 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002762 I915_WRITE(DSPSURF(plane),
2763 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002764 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002765 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002767 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769}
2770
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002771static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2772 struct drm_framebuffer *fb,
2773 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002778 struct drm_plane *primary = crtc->primary;
2779 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002780 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002782 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002784 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302785 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002787 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002788 I915_WRITE(reg, 0);
2789 I915_WRITE(DSPSURF(plane), 0);
2790 POSTING_READ(reg);
2791 return;
2792 }
2793
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002794 obj = intel_fb_obj(fb);
2795 if (WARN_ON(obj == NULL))
2796 return;
2797
2798 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2799
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002800 dspcntr = DISPPLANE_GAMMA_ENABLE;
2801
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002802 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002803
2804 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2805 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2806
Ville Syrjälä57779d02012-10-31 17:50:14 +02002807 switch (fb->pixel_format) {
2808 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002809 dspcntr |= DISPPLANE_8BPP;
2810 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 case DRM_FORMAT_RGB565:
2812 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 dspcntr |= DISPPLANE_BGRX888;
2816 break;
2817 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 dspcntr |= DISPPLANE_RGBX888;
2819 break;
2820 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 dspcntr |= DISPPLANE_BGRX101010;
2822 break;
2823 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002824 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 break;
2826 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002827 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 }
2829
2830 if (obj->tiling_mode != I915_TILING_NONE)
2831 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002833 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002834 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835
Ville Syrjäläb98971272014-08-27 16:51:22 +03002836 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002837 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002838 intel_gen4_compute_page_offset(dev_priv,
2839 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002840 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002841 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002842 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002843 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 dspcntr |= DISPPLANE_ROTATE_180;
2845
2846 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002847 x += (intel_crtc->config->pipe_src_w - 1);
2848 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302849
2850 /* Finding the last pixel of the last line of the display
2851 data and adding to linear_offset*/
2852 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002853 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2854 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 }
2856 }
2857
2858 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002859
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002860 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002861 I915_WRITE(DSPSURF(plane),
2862 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002863 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002864 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2865 } else {
2866 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2867 I915_WRITE(DSPLINOFF(plane), linear_offset);
2868 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002869 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870}
2871
Damien Lespiaub3218032015-02-27 11:15:18 +00002872u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2873 uint32_t pixel_format)
2874{
2875 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2876
2877 /*
2878 * The stride is either expressed as a multiple of 64 bytes
2879 * chunks for linear buffers or in number of tiles for tiled
2880 * buffers.
2881 */
2882 switch (fb_modifier) {
2883 case DRM_FORMAT_MOD_NONE:
2884 return 64;
2885 case I915_FORMAT_MOD_X_TILED:
2886 if (INTEL_INFO(dev)->gen == 2)
2887 return 128;
2888 return 512;
2889 case I915_FORMAT_MOD_Y_TILED:
2890 /* No need to check for old gens and Y tiling since this is
2891 * about the display engine and those will be blocked before
2892 * we get here.
2893 */
2894 return 128;
2895 case I915_FORMAT_MOD_Yf_TILED:
2896 if (bits_per_pixel == 8)
2897 return 64;
2898 else
2899 return 128;
2900 default:
2901 MISSING_CASE(fb_modifier);
2902 return 64;
2903 }
2904}
2905
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002906unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2907 struct drm_i915_gem_object *obj)
2908{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002909 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002910
2911 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913
2914 return i915_gem_obj_ggtt_offset_view(obj, view);
2915}
2916
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002917static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2918{
2919 struct drm_device *dev = intel_crtc->base.dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
2921
2922 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2923 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2925 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2926 intel_crtc->base.base.id, intel_crtc->pipe, id);
2927}
2928
Chandra Kondurua1b22782015-04-07 15:28:45 -07002929/*
2930 * This function detaches (aka. unbinds) unused scalers in hardware
2931 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002932static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002933{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934 struct intel_crtc_scaler_state *scaler_state;
2935 int i;
2936
Chandra Kondurua1b22782015-04-07 15:28:45 -07002937 scaler_state = &intel_crtc->config->scaler_state;
2938
2939 /* loop through and disable scalers that aren't in use */
2940 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002941 if (!scaler_state->scalers[i].in_use)
2942 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002943 }
2944}
2945
Chandra Konduru6156a452015-04-27 13:48:39 -07002946u32 skl_plane_ctl_format(uint32_t pixel_format)
2947{
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002949 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 /*
2958 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2959 * to be already pre-multiplied. We need to add a knob (or a different
2960 * DRM_FORMAT) for user-space to configure that.
2961 */
2962 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002981 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002983
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985}
2986
2987u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2988{
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 switch (fb_modifier) {
2990 case DRM_FORMAT_MOD_NONE:
2991 break;
2992 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 default:
2999 MISSING_CASE(fb_modifier);
3000 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003001
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003}
3004
3005u32 skl_plane_ctl_rotation(unsigned int rotation)
3006{
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 switch (rotation) {
3008 case BIT(DRM_ROTATE_0):
3009 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303010 /*
3011 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3012 * while i915 HW rotation is clockwise, thats why this swapping.
3013 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303015 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303019 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 default:
3021 MISSING_CASE(rotation);
3022 }
3023
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025}
3026
Damien Lespiau70d21f02013-07-03 21:06:04 +01003027static void skylake_update_primary_plane(struct drm_crtc *crtc,
3028 struct drm_framebuffer *fb,
3029 int x, int y)
3030{
3031 struct drm_device *dev = crtc->dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003034 struct drm_plane *plane = crtc->primary;
3035 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003036 struct drm_i915_gem_object *obj;
3037 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
3040 unsigned int rotation;
3041 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003042 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 struct intel_crtc_state *crtc_state = intel_crtc->config;
3044 struct intel_plane_state *plane_state;
3045 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3046 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3047 int scaler_id = -1;
3048
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003051 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3053 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3054 POSTING_READ(PLANE_CTL(pipe, 0));
3055 return;
3056 }
3057
3058 plane_ctl = PLANE_CTL_ENABLE |
3059 PLANE_CTL_PIPE_GAMMA_ENABLE |
3060 PLANE_CTL_PIPE_CSC_ENABLE;
3061
Chandra Konduru6156a452015-04-27 13:48:39 -07003062 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3063 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003068
Damien Lespiaub3218032015-02-27 11:15:18 +00003069 obj = intel_fb_obj(fb);
3070 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3071 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3073
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 /*
3075 * FIXME: intel_plane_state->src, dst aren't set when transitional
3076 * update_plane helpers are called from legacy paths.
3077 * Once full atomic crtc is available, below check can be avoided.
3078 */
3079 if (drm_rect_width(&plane_state->src)) {
3080 scaler_id = plane_state->scaler_id;
3081 src_x = plane_state->src.x1 >> 16;
3082 src_y = plane_state->src.y1 >> 16;
3083 src_w = drm_rect_width(&plane_state->src) >> 16;
3084 src_h = drm_rect_height(&plane_state->src) >> 16;
3085 dst_x = plane_state->dst.x1;
3086 dst_y = plane_state->dst.y1;
3087 dst_w = drm_rect_width(&plane_state->dst);
3088 dst_h = drm_rect_height(&plane_state->dst);
3089
3090 WARN_ON(x != src_x || y != src_y);
3091 } else {
3092 src_w = intel_crtc->config->pipe_src_w;
3093 src_h = intel_crtc->config->pipe_src_h;
3094 }
3095
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 if (intel_rotation_90_or_270(rotation)) {
3097 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003098 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099 fb->modifier[0]);
3100 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104 } else {
3105 stride = fb->pitches[0] / stride_div;
3106 x_offset = x;
3107 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003108 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303109 }
3110 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003111
Damien Lespiau70d21f02013-07-03 21:06:04 +01003112 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303113 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3114 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3115 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003116
3117 if (scaler_id >= 0) {
3118 uint32_t ps_ctrl = 0;
3119
3120 WARN_ON(!dst_w || !dst_h);
3121 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3122 crtc_state->scaler_state.scalers[scaler_id].mode;
3123 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3124 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3125 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3126 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3127 I915_WRITE(PLANE_POS(pipe, 0), 0);
3128 } else {
3129 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3130 }
3131
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003132 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133
3134 POSTING_READ(PLANE_SURF(pipe, 0));
3135}
3136
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137/* Assume fb object is pinned & idle & fenced and just update base pointers */
3138static int
3139intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3140 int x, int y, enum mode_set_atomic state)
3141{
3142 struct drm_device *dev = crtc->dev;
3143 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003145 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003146 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003147
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003148 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3149
3150 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003151}
3152
Ville Syrjälä75147472014-11-24 18:28:11 +02003153static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003154{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003155 struct drm_crtc *crtc;
3156
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003157 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3159 enum plane plane = intel_crtc->plane;
3160
3161 intel_prepare_page_flip(dev, plane);
3162 intel_finish_page_flip_plane(dev, plane);
3163 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003164}
3165
3166static void intel_update_primary_planes(struct drm_device *dev)
3167{
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003170
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003171 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3173
Rob Clark51fd3712013-11-19 12:10:12 -05003174 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003175 /*
3176 * FIXME: Once we have proper support for primary planes (and
3177 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003178 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003179 */
Matt Roperf4510a22014-04-01 15:22:40 -07003180 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003181 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003182 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003183 crtc->x,
3184 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003185 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186 }
3187}
3188
Ville Syrjälä75147472014-11-24 18:28:11 +02003189void intel_prepare_reset(struct drm_device *dev)
3190{
3191 /* no reset support for gen2 */
3192 if (IS_GEN2(dev))
3193 return;
3194
3195 /* reset doesn't touch the display */
3196 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3197 return;
3198
3199 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003200 /*
3201 * Disabling the crtcs gracefully seems nicer. Also the
3202 * g33 docs say we should at least disable all the planes.
3203 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003204 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003205}
3206
3207void intel_finish_reset(struct drm_device *dev)
3208{
3209 struct drm_i915_private *dev_priv = to_i915(dev);
3210
3211 /*
3212 * Flips in the rings will be nuked by the reset,
3213 * so complete all pending flips so that user space
3214 * will get its events and not get stuck.
3215 */
3216 intel_complete_page_flips(dev);
3217
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3224 /*
3225 * Flips in the rings have been nuked by the reset,
3226 * so update the base address of all primary
3227 * planes to the the last fb to make sure we're
3228 * showing the correct fb after a reset.
3229 */
3230 intel_update_primary_planes(dev);
3231 return;
3232 }
3233
3234 /*
3235 * The display has been reset as well,
3236 * so need a full re-initialization.
3237 */
3238 intel_runtime_pm_disable_interrupts(dev_priv);
3239 intel_runtime_pm_enable_interrupts(dev_priv);
3240
3241 intel_modeset_init_hw(dev);
3242
3243 spin_lock_irq(&dev_priv->irq_lock);
3244 if (dev_priv->display.hpd_irq_setup)
3245 dev_priv->display.hpd_irq_setup(dev);
3246 spin_unlock_irq(&dev_priv->irq_lock);
3247
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003248 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003249
3250 intel_hpd_init(dev_priv);
3251
3252 drm_modeset_unlock_all(dev);
3253}
3254
Chris Wilson2e2f3512015-04-27 13:41:14 +01003255static void
Chris Wilson14667a42012-04-03 17:58:35 +01003256intel_finish_fb(struct drm_framebuffer *old_fb)
3257{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003258 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003259 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003260 bool was_interruptible = dev_priv->mm.interruptible;
3261 int ret;
3262
Chris Wilson14667a42012-04-03 17:58:35 +01003263 /* Big Hammer, we also need to ensure that any pending
3264 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3265 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003266 * framebuffer. Note that we rely on userspace rendering
3267 * into the buffer attached to the pipe they are waiting
3268 * on. If not, userspace generates a GPU hang with IPEHR
3269 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003270 *
3271 * This should only fail upon a hung GPU, in which case we
3272 * can safely continue.
3273 */
3274 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003276 dev_priv->mm.interruptible = was_interruptible;
3277
Chris Wilson2e2f3512015-04-27 13:41:14 +01003278 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003279}
3280
Chris Wilson7d5e3792014-03-04 13:15:08 +00003281static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 bool pending;
3287
3288 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3289 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3290 return false;
3291
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003292 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003294 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003295
3296 return pending;
3297}
3298
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299static void intel_update_pipe_size(struct intel_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->base.dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 const struct drm_display_mode *adjusted_mode;
3304
3305 if (!i915.fastboot)
3306 return;
3307
3308 /*
3309 * Update pipe size and adjust fitter if needed: the reason for this is
3310 * that in compute_mode_changes we check the native mode (not the pfit
3311 * mode) to see if we can flip rather than do a full mode set. In the
3312 * fastboot case, we'll flip, but if we don't update the pipesrc and
3313 * pfit state, we'll end up with a big fb scanned out into the wrong
3314 * sized surface.
3315 *
3316 * To fix this properly, we need to hoist the checks up into
3317 * compute_mode_changes (or above), check the actual pfit state and
3318 * whether the platform allows pfit disable with pipe active, and only
3319 * then update the pipesrc and pfit state, even on the flip path.
3320 */
3321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003322 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323
3324 I915_WRITE(PIPESRC(crtc->pipe),
3325 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3326 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003327 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003328 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3329 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 I915_WRITE(PF_CTL(crtc->pipe), 0);
3331 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3332 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3333 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003334 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3335 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003336}
3337
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003338static void intel_fdi_normal_train(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* enable normal train */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003349 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003350 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3351 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003355 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356 I915_WRITE(reg, temp);
3357
3358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
3360 if (HAS_PCH_CPT(dev)) {
3361 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3362 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE;
3366 }
3367 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3368
3369 /* wait one idle pattern time */
3370 POSTING_READ(reg);
3371 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003372
3373 /* IVB wants error correction enabled */
3374 if (IS_IVYBRIDGE(dev))
3375 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3376 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003377}
3378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379/* The FDI link training functions for ILK/Ibexpeak. */
3380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003388 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003390
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3392 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_IMR(pipe);
3394 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 temp &= ~FDI_RX_SYMBOL_LOCK;
3396 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp);
3398 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 udelay(150);
3400
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003404 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003405 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3415
3416 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 udelay(150);
3418
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003419 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3421 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3422 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3428
3429 if ((temp & FDI_RX_BIT_LOCK)) {
3430 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 break;
3433 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003435 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437
3438 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 reg = FDI_RX_CTL(pipe);
3446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp);
3450
3451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 udelay(150);
3453
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003455 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI train 2 done.\n");
3462 break;
3463 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003465 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467
3468 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003469
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470}
3471
Akshay Joshi0206e352011-08-16 15:34:10 -04003472static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3474 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3475 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3476 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3477};
3478
3479/* The FDI link training functions for SNB/Cougarpoint. */
3480static void gen6_fdi_link_train(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003486 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487
Adam Jacksone1a44742010-06-25 15:32:14 -04003488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3489 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_IMR(pipe);
3491 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 temp &= ~FDI_RX_SYMBOL_LOCK;
3493 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 udelay(150);
3498
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
3506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3507 /* SNB-B */
3508 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
Daniel Vetterd74cf322012-10-26 10:58:13 +02003511 I915_WRITE(FDI_RX_MISC(pipe),
3512 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3513
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 if (HAS_PCH_CPT(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3519 } else {
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 udelay(150);
3527
Akshay Joshi0206e352011-08-16 15:34:10 -04003528 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_TX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3532 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 I915_WRITE(reg, temp);
3534
3535 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 udelay(500);
3537
Sean Paulfa37d392012-03-02 12:53:39 -05003538 for (retry = 0; retry < 5; retry++) {
3539 reg = FDI_RX_IIR(pipe);
3540 temp = I915_READ(reg);
3541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3542 if (temp & FDI_RX_BIT_LOCK) {
3543 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3544 DRM_DEBUG_KMS("FDI train 1 done.\n");
3545 break;
3546 }
3547 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 }
Sean Paulfa37d392012-03-02 12:53:39 -05003549 if (retry < 5)
3550 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 }
3552 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003554
3555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_2;
3560 if (IS_GEN6(dev)) {
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 /* SNB-B */
3563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 if (HAS_PCH_CPT(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3572 } else {
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 udelay(150);
3580
Akshay Joshi0206e352011-08-16 15:34:10 -04003581 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 I915_WRITE(reg, temp);
3587
3588 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589 udelay(500);
3590
Sean Paulfa37d392012-03-02 12:53:39 -05003591 for (retry = 0; retry < 5; retry++) {
3592 reg = FDI_RX_IIR(pipe);
3593 temp = I915_READ(reg);
3594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3595 if (temp & FDI_RX_SYMBOL_LOCK) {
3596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3597 DRM_DEBUG_KMS("FDI train 2 done.\n");
3598 break;
3599 }
3600 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 }
Sean Paulfa37d392012-03-02 12:53:39 -05003602 if (retry < 5)
3603 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 }
3605 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607
3608 DRM_DEBUG_KMS("FDI train done.\n");
3609}
3610
Jesse Barnes357555c2011-04-28 15:09:55 -07003611/* Manual link training for Ivy Bridge A0 parts */
3612static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003618 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003619
3620 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3621 for train result */
3622 reg = FDI_RX_IMR(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~FDI_RX_SYMBOL_LOCK;
3625 temp &= ~FDI_RX_BIT_LOCK;
3626 I915_WRITE(reg, temp);
3627
3628 POSTING_READ(reg);
3629 udelay(150);
3630
Daniel Vetter01a415f2012-10-27 15:58:40 +02003631 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3632 I915_READ(FDI_RX_IIR(pipe)));
3633
Jesse Barnes139ccd32013-08-19 11:04:55 -07003634 /* Try each vswing and preemphasis setting twice before moving on */
3635 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3636 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003637 reg = FDI_TX_CTL(pipe);
3638 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003639 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3640 temp &= ~FDI_TX_ENABLE;
3641 I915_WRITE(reg, temp);
3642
3643 reg = FDI_RX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_LINK_TRAIN_AUTO;
3646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3647 temp &= ~FDI_RX_ENABLE;
3648 I915_WRITE(reg, temp);
3649
3650 /* enable CPU FDI TX and PCH FDI RX */
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003654 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003657 temp |= snb_b_fdi_train_param[j/2];
3658 temp |= FDI_COMPOSITE_SYNC;
3659 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3660
3661 I915_WRITE(FDI_RX_MISC(pipe),
3662 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3669
3670 POSTING_READ(reg);
3671 udelay(1); /* should be 0.5us */
3672
3673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3677
3678 if (temp & FDI_RX_BIT_LOCK ||
3679 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3681 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3682 i);
3683 break;
3684 }
3685 udelay(1); /* should be 0.5us */
3686 }
3687 if (i == 4) {
3688 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3689 continue;
3690 }
3691
3692 /* Train 2 */
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 I915_WRITE(reg, temp);
3704
3705 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003706 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003707
Jesse Barnes139ccd32013-08-19 11:04:55 -07003708 for (i = 0; i < 4; i++) {
3709 reg = FDI_RX_IIR(pipe);
3710 temp = I915_READ(reg);
3711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003712
Jesse Barnes139ccd32013-08-19 11:04:55 -07003713 if (temp & FDI_RX_SYMBOL_LOCK ||
3714 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3715 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3716 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3717 i);
3718 goto train_done;
3719 }
3720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 if (i == 4)
3723 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003724 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 DRM_DEBUG_KMS("FDI train done.\n");
3728}
3729
Daniel Vetter88cefb62012-08-12 19:27:14 +02003730static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003731{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003734 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736
Jesse Barnesc64e3112010-09-10 11:27:03 -07003737
Jesse Barnes0e23b992010-09-10 11:10:00 -07003738 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003741 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003743 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3745
3746 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 udelay(200);
3748
3749 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp | FDI_PCDCLK);
3752
3753 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 udelay(200);
3755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 /* Enable CPU FDI TX PLL, always on for Ironlake */
3757 reg = FDI_TX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3760 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003761
Paulo Zanoni20749732012-11-23 15:30:38 -02003762 POSTING_READ(reg);
3763 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 }
3765}
3766
Daniel Vetter88cefb62012-08-12 19:27:14 +02003767static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3768{
3769 struct drm_device *dev = intel_crtc->base.dev;
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771 int pipe = intel_crtc->pipe;
3772 u32 reg, temp;
3773
3774 /* Switch from PCDclk to Rawclk */
3775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3778
3779 /* Disable CPU FDI TX PLL */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3790
3791 /* Wait for the clocks to turn off. */
3792 POSTING_READ(reg);
3793 udelay(100);
3794}
3795
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003796static void ironlake_fdi_disable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* disable CPU FDI tx and PCH FDI rx */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3808 POSTING_READ(reg);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003813 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
3817 udelay(100);
3818
3819 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003820 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822
3823 /* still set train pattern 1 */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_1;
3828 I915_WRITE(reg, temp);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 if (HAS_PCH_CPT(dev)) {
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
3839 /* BPC in FDI rx is consistent with that in PIPECONF */
3840 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003841 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003842 I915_WRITE(reg, temp);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846}
3847
Chris Wilson5dce5b932014-01-20 10:17:36 +00003848bool intel_has_pending_fb_unpin(struct drm_device *dev)
3849{
3850 struct intel_crtc *crtc;
3851
3852 /* Note that we don't need to be called with mode_config.lock here
3853 * as our list of CRTC objects is static for the lifetime of the
3854 * device and so cannot disappear as we iterate. Similarly, we can
3855 * happily treat the predicates as racy, atomic checks as userspace
3856 * cannot claim and pin a new fb without at least acquring the
3857 * struct_mutex and so serialising with us.
3858 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003859 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003860 if (atomic_read(&crtc->unpin_work_count) == 0)
3861 continue;
3862
3863 if (crtc->unpin_work)
3864 intel_wait_for_vblank(dev, crtc->pipe);
3865
3866 return true;
3867 }
3868
3869 return false;
3870}
3871
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003872static void page_flip_completed(struct intel_crtc *intel_crtc)
3873{
3874 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3875 struct intel_unpin_work *work = intel_crtc->unpin_work;
3876
3877 /* ensure that the unpin work is consistent wrt ->pending. */
3878 smp_rmb();
3879 intel_crtc->unpin_work = NULL;
3880
3881 if (work->event)
3882 drm_send_vblank_event(intel_crtc->base.dev,
3883 intel_crtc->pipe,
3884 work->event);
3885
3886 drm_crtc_vblank_put(&intel_crtc->base);
3887
3888 wake_up_all(&dev_priv->pending_flip_queue);
3889 queue_work(dev_priv->wq, &work->work);
3890
3891 trace_i915_flip_complete(intel_crtc->plane,
3892 work->pending_flip_obj);
3893}
3894
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003895void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003896{
Chris Wilson0f911282012-04-17 10:05:38 +01003897 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003898 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003899
Daniel Vetter2c10d572012-12-20 21:24:07 +01003900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3902 !intel_crtc_has_pending_flip(crtc),
3903 60*HZ) == 0)) {
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003905
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003906 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003907 if (intel_crtc->unpin_work) {
3908 WARN_ONCE(1, "Removing stuck page flip\n");
3909 page_flip_completed(intel_crtc);
3910 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003911 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003912 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003913
Chris Wilson975d5682014-08-20 13:13:34 +01003914 if (crtc->primary->fb) {
3915 mutex_lock(&dev->struct_mutex);
3916 intel_finish_fb(crtc->primary->fb);
3917 mutex_unlock(&dev->struct_mutex);
3918 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003919}
3920
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921/* Program iCLKIP clock to the desired frequency */
3922static void lpt_program_iclkip(struct drm_crtc *crtc)
3923{
3924 struct drm_device *dev = crtc->dev;
3925 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003926 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3928 u32 temp;
3929
Ville Syrjäläa5805162015-05-26 20:42:30 +03003930 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003931
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932 /* It is necessary to ungate the pixclk gate prior to programming
3933 * the divisors, and gate it back when it is done.
3934 */
3935 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3936
3937 /* Disable SSCCTL */
3938 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003939 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3940 SBI_SSCCTL_DISABLE,
3941 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003942
3943 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003944 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945 auxdiv = 1;
3946 divsel = 0x41;
3947 phaseinc = 0x20;
3948 } else {
3949 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003950 * but the adjusted_mode->crtc_clock in in KHz. To get the
3951 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 * convert the virtual clock precision to KHz here for higher
3953 * precision.
3954 */
3955 u32 iclk_virtual_root_freq = 172800 * 1000;
3956 u32 iclk_pi_range = 64;
3957 u32 desired_divisor, msb_divisor_value, pi_value;
3958
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003959 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003960 msb_divisor_value = desired_divisor / iclk_pi_range;
3961 pi_value = desired_divisor % iclk_pi_range;
3962
3963 auxdiv = 0;
3964 divsel = msb_divisor_value - 2;
3965 phaseinc = pi_value;
3966 }
3967
3968 /* This should not happen with any sane values */
3969 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3970 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3971 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3972 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3973
3974 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003975 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976 auxdiv,
3977 divsel,
3978 phasedir,
3979 phaseinc);
3980
3981 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003982 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3984 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3985 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3986 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3987 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3988 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3994 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003995 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996
3997 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001
4002 /* Wait for initialization time */
4003 udelay(24);
4004
4005 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004006
Ville Syrjäläa5805162015-05-26 20:42:30 +03004007 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008}
4009
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4011 enum pipe pch_transcoder)
4012{
4013 struct drm_device *dev = crtc->base.dev;
4014 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004016
4017 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4018 I915_READ(HTOTAL(cpu_transcoder)));
4019 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4020 I915_READ(HBLANK(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4022 I915_READ(HSYNC(cpu_transcoder)));
4023
4024 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4025 I915_READ(VTOTAL(cpu_transcoder)));
4026 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4027 I915_READ(VBLANK(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4029 I915_READ(VSYNC(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4031 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4032}
4033
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035{
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 uint32_t temp;
4038
4039 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004041 return;
4042
4043 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4044 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046 temp &= ~FDI_BC_BIFURCATION_SELECT;
4047 if (enable)
4048 temp |= FDI_BC_BIFURCATION_SELECT;
4049
4050 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004051 I915_WRITE(SOUTH_CHICKEN1, temp);
4052 POSTING_READ(SOUTH_CHICKEN1);
4053}
4054
4055static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4056{
4057 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004058
4059 switch (intel_crtc->pipe) {
4060 case PIPE_A:
4061 break;
4062 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004063 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067
4068 break;
4069 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004070 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071
4072 break;
4073 default:
4074 BUG();
4075 }
4076}
4077
Jesse Barnesf67a5592011-01-05 10:31:48 -08004078/*
4079 * Enable PCH resources required for PCH ports:
4080 * - PCH PLLs
4081 * - FDI training & RX/TX
4082 * - update transcoder timings
4083 * - DP transcoding bits
4084 * - transcoder
4085 */
4086static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004087{
4088 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004089 struct drm_i915_private *dev_priv = dev->dev_private;
4090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4091 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004092 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004093
Daniel Vetterab9412b2013-05-03 11:49:46 +02004094 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004095
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 if (IS_IVYBRIDGE(dev))
4097 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4098
Daniel Vettercd986ab2012-10-26 10:58:12 +02004099 /* Write the TU size bits before fdi link training, so that error
4100 * detection works. */
4101 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4102 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4103
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004104 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004105 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004106
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004107 /* We need to program the right clock selection before writing the pixel
4108 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004109 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004111
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004113 temp |= TRANS_DPLL_ENABLE(pipe);
4114 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004115 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004116 temp |= sel;
4117 else
4118 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004129 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004130
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004136
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004139 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = TRANS_DP_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004143 TRANS_DP_SYNC_MASK |
4144 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004145 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004146 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
4148 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152
4153 switch (intel_trans_dp_port_sel(crtc)) {
4154 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 break;
4160 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 break;
4163 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004164 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 }
4166
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 }
4169
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004170 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004171}
4172
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173static void lpt_pch_enable(struct drm_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004178 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004179
Daniel Vetterab9412b2013-05-03 11:49:46 +02004180 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004182 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Paulo Zanoni0540e482012-10-31 18:12:40 -02004184 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004185 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Paulo Zanoni937bb612012-10-31 18:12:47 -02004187 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004188}
4189
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004190struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4191 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004192{
Daniel Vettere2b78262013-06-07 23:10:03 +02004193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004194 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004195 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004196 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004198 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4199
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004200 if (HAS_PCH_IBX(dev_priv->dev)) {
4201 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004202 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004203 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204
Daniel Vetter46edb022013-06-05 13:34:12 +02004205 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4206 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004207
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004208 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004209
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004210 goto found;
4211 }
4212
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304213 if (IS_BROXTON(dev_priv->dev)) {
4214 /* PLL is attached to port in bxt */
4215 struct intel_encoder *encoder;
4216 struct intel_digital_port *intel_dig_port;
4217
4218 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4219 if (WARN_ON(!encoder))
4220 return NULL;
4221
4222 intel_dig_port = enc_to_dig_port(&encoder->base);
4223 /* 1:1 mapping between ports and PLLs */
4224 i = (enum intel_dpll_id)intel_dig_port->port;
4225 pll = &dev_priv->shared_dplls[i];
4226 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4227 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004228 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304229
4230 goto found;
4231 }
4232
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004233 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4234 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004235
4236 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238 continue;
4239
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004240 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004241 &shared_dpll[i].hw_state,
4242 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004243 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004244 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004246 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004247 goto found;
4248 }
4249 }
4250
4251 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4253 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004254 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004255 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4256 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004257 goto found;
4258 }
4259 }
4260
4261 return NULL;
4262
4263found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 if (shared_dpll[i].crtc_mask == 0)
4265 shared_dpll[i].hw_state =
4266 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004267
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004268 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004269 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4270 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004271
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004272 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004274 return pll;
4275}
4276
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004278{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004279 struct drm_i915_private *dev_priv = to_i915(state->dev);
4280 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004281 struct intel_shared_dpll *pll;
4282 enum intel_dpll_id i;
4283
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 if (!to_intel_atomic_state(state)->dpll_set)
4285 return;
4286
4287 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4289 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004291 }
4292}
4293
Daniel Vettera1520312013-05-03 11:49:50 +02004294static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004295{
4296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004297 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004298 u32 temp;
4299
4300 temp = I915_READ(dslreg);
4301 udelay(500);
4302 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004304 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004305 }
4306}
4307
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308static int
4309skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4310 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4311 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004313 struct intel_crtc_scaler_state *scaler_state =
4314 &crtc_state->scaler_state;
4315 struct intel_crtc *intel_crtc =
4316 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004318
4319 need_scaling = intel_rotation_90_or_270(rotation) ?
4320 (src_h != dst_w || src_w != dst_h):
4321 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322
4323 /*
4324 * if plane is being disabled or scaler is no more required or force detach
4325 * - free scaler binded to this plane/crtc
4326 * - in order to do this, update crtc->scaler_usage
4327 *
4328 * Here scaler state in crtc_state is set free so that
4329 * scaler can be assigned to other user. Actual register
4330 * update to free the scaler is done in plane/panel-fit programming.
4331 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4332 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004333 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336 scaler_state->scalers[*scaler_id].in_use = 0;
4337
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4339 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4340 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004341 scaler_state->scaler_users);
4342 *scaler_id = -1;
4343 }
4344 return 0;
4345 }
4346
4347 /* range checks */
4348 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4349 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4350
4351 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4352 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004353 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004354 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004356 return -EINVAL;
4357 }
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 /* mark this plane as a scaler user in crtc_state */
4360 scaler_state->scaler_users |= (1 << scaler_user);
4361 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4362 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4363 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4364 scaler_state->scaler_users);
4365
4366 return 0;
4367}
4368
4369/**
4370 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4371 *
4372 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 *
4374 * Return
4375 * 0 - scaler_usage updated successfully
4376 * error - requested scaling cannot be supported or other error condition
4377 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004378int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379{
4380 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4381 struct drm_display_mode *adjusted_mode =
4382 &state->base.adjusted_mode;
4383
4384 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4385 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4386
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004387 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004388 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4389 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004390 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004391}
4392
4393/**
4394 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4395 *
4396 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004397 * @plane_state: atomic plane state to update
4398 *
4399 * Return
4400 * 0 - scaler_usage updated successfully
4401 * error - requested scaling cannot be supported or other error condition
4402 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004403static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4404 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405{
4406
4407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004408 struct intel_plane *intel_plane =
4409 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 struct drm_framebuffer *fb = plane_state->base.fb;
4411 int ret;
4412
4413 bool force_detach = !fb || !plane_state->visible;
4414
4415 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4416 intel_plane->base.base.id, intel_crtc->pipe,
4417 drm_plane_index(&intel_plane->base));
4418
4419 ret = skl_update_scaler(crtc_state, force_detach,
4420 drm_plane_index(&intel_plane->base),
4421 &plane_state->scaler_id,
4422 plane_state->base.rotation,
4423 drm_rect_width(&plane_state->src) >> 16,
4424 drm_rect_height(&plane_state->src) >> 16,
4425 drm_rect_width(&plane_state->dst),
4426 drm_rect_height(&plane_state->dst));
4427
4428 if (ret || plane_state->scaler_id < 0)
4429 return ret;
4430
Chandra Kondurua1b22782015-04-07 15:28:45 -07004431 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004432 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004434 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 return -EINVAL;
4436 }
4437
4438 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 switch (fb->pixel_format) {
4440 case DRM_FORMAT_RGB565:
4441 case DRM_FORMAT_XBGR8888:
4442 case DRM_FORMAT_XRGB8888:
4443 case DRM_FORMAT_ABGR8888:
4444 case DRM_FORMAT_ARGB8888:
4445 case DRM_FORMAT_XRGB2101010:
4446 case DRM_FORMAT_XBGR2101010:
4447 case DRM_FORMAT_YUYV:
4448 case DRM_FORMAT_YVYU:
4449 case DRM_FORMAT_UYVY:
4450 case DRM_FORMAT_VYUY:
4451 break;
4452 default:
4453 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4454 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4455 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 }
4457
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 return 0;
4459}
4460
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004461static void skylake_scaler_disable(struct intel_crtc *crtc)
4462{
4463 int i;
4464
4465 for (i = 0; i < crtc->num_scalers; i++)
4466 skl_detach_scaler(crtc, i);
4467}
4468
4469static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470{
4471 struct drm_device *dev = crtc->base.dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004474 struct intel_crtc_scaler_state *scaler_state =
4475 &crtc->config->scaler_state;
4476
4477 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004479 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004480 int id;
4481
4482 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4483 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4484 return;
4485 }
4486
4487 id = scaler_state->scaler_id;
4488 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4489 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4490 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4491 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4492
4493 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004494 }
4495}
4496
Jesse Barnesb074cec2013-04-25 12:55:02 -07004497static void ironlake_pfit_enable(struct intel_crtc *crtc)
4498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
4502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004503 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004504 /* Force use of hard-coded filter coefficients
4505 * as some pre-programmed values are broken,
4506 * e.g. x201.
4507 */
4508 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4509 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4510 PF_PIPE_SEL_IVB(pipe));
4511 else
4512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004513 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4514 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004515 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004516}
4517
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004518void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004519{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004523 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004524 return;
4525
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004526 /* We can only enable IPS after we enable a plane and wait for a vblank */
4527 intel_wait_for_vblank(dev, crtc->pipe);
4528
Paulo Zanonid77e4532013-09-24 13:52:55 -03004529 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004530 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004531 mutex_lock(&dev_priv->rps.hw_lock);
4532 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4533 mutex_unlock(&dev_priv->rps.hw_lock);
4534 /* Quoting Art Runyan: "its not safe to expect any particular
4535 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004536 * mailbox." Moreover, the mailbox may return a bogus state,
4537 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004538 */
4539 } else {
4540 I915_WRITE(IPS_CTL, IPS_ENABLE);
4541 /* The bit only becomes 1 in the next vblank, so this wait here
4542 * is essentially intel_wait_for_vblank. If we don't have this
4543 * and don't wait for vblanks until the end of crtc_enable, then
4544 * the HW state readout code will complain that the expected
4545 * IPS_CTL value is not the one we read. */
4546 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4547 DRM_ERROR("Timed out waiting for IPS enable\n");
4548 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549}
4550
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004551void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552{
4553 struct drm_device *dev = crtc->base.dev;
4554 struct drm_i915_private *dev_priv = dev->dev_private;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557 return;
4558
4559 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004560 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004561 mutex_lock(&dev_priv->rps.hw_lock);
4562 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4563 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004564 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4565 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4566 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004567 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004568 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004569 POSTING_READ(IPS_CTL);
4570 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571
4572 /* We need to wait for a vblank before we can disable the plane. */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574}
4575
4576/** Loads the palette/gamma unit for the CRTC with the prepared values */
4577static void intel_crtc_load_lut(struct drm_crtc *crtc)
4578{
4579 struct drm_device *dev = crtc->dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4582 enum pipe pipe = intel_crtc->pipe;
4583 int palreg = PALETTE(pipe);
4584 int i;
4585 bool reenable_ips = false;
4586
4587 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004588 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004589 return;
4590
Imre Deak50360402015-01-16 00:55:16 -08004591 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004592 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004593 assert_dsi_pll_enabled(dev_priv);
4594 else
4595 assert_pll_enabled(dev_priv, pipe);
4596 }
4597
4598 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304599 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 palreg = LGC_PALETTE(pipe);
4601
4602 /* Workaround : Do not read or write the pipe palette/gamma data while
4603 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4604 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004606 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4607 GAMMA_MODE_MODE_SPLIT)) {
4608 hsw_disable_ips(intel_crtc);
4609 reenable_ips = true;
4610 }
4611
4612 for (i = 0; i < 256; i++) {
4613 I915_WRITE(palreg + 4 * i,
4614 (intel_crtc->lut_r[i] << 16) |
4615 (intel_crtc->lut_g[i] << 8) |
4616 intel_crtc->lut_b[i]);
4617 }
4618
4619 if (reenable_ips)
4620 hsw_enable_ips(intel_crtc);
4621}
4622
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004623static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004624{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004625 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004626 struct drm_device *dev = intel_crtc->base.dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628
4629 mutex_lock(&dev->struct_mutex);
4630 dev_priv->mm.interruptible = false;
4631 (void) intel_overlay_switch_off(intel_crtc->overlay);
4632 dev_priv->mm.interruptible = true;
4633 mutex_unlock(&dev->struct_mutex);
4634 }
4635
4636 /* Let userspace switch the overlay on again. In most cases userspace
4637 * has to recompute where to put it anyway.
4638 */
4639}
4640
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004641/**
4642 * intel_post_enable_primary - Perform operations after enabling primary plane
4643 * @crtc: the CRTC whose primary plane was just enabled
4644 *
4645 * Performs potentially sleeping operations that must be done after the primary
4646 * plane is enabled, such as updating FBC and IPS. Note that this may be
4647 * called due to an explicit primary plane update, or due to an implicit
4648 * re-enable that is caused when a sprite plane is updated to no longer
4649 * completely hide the primary plane.
4650 */
4651static void
4652intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004653{
4654 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4657 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659 /*
4660 * BDW signals flip done immediately if the plane
4661 * is disabled, even if the plane enable is already
4662 * armed to occur at the next vblank :(
4663 */
4664 if (IS_BROADWELL(dev))
4665 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004666
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004667 /*
4668 * FIXME IPS should be fine as long as one plane is
4669 * enabled, but in practice it seems to have problems
4670 * when going from primary only to sprite only and vice
4671 * versa.
4672 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004673 hsw_enable_ips(intel_crtc);
4674
Daniel Vetterf99d7062014-06-19 16:01:59 +02004675 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 * Gen2 reports pipe underruns whenever all planes are disabled.
4677 * So don't enable underrun reporting before at least some planes
4678 * are enabled.
4679 * FIXME: Need to fix the logic to work when we turn off all planes
4680 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004681 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 if (IS_GEN2(dev))
4683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4684
4685 /* Underruns don't raise interrupts, so check manually. */
4686 if (HAS_GMCH_DISPLAY(dev))
4687 i9xx_check_fifo_underruns(dev_priv);
4688}
4689
4690/**
4691 * intel_pre_disable_primary - Perform operations before disabling primary plane
4692 * @crtc: the CRTC whose primary plane is to be disabled
4693 *
4694 * Performs potentially sleeping operations that must be done before the
4695 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4696 * be called due to an explicit primary plane update, or due to an implicit
4697 * disable that is caused when a sprite plane completely hides the primary
4698 * plane.
4699 */
4700static void
4701intel_pre_disable_primary(struct drm_crtc *crtc)
4702{
4703 struct drm_device *dev = crtc->dev;
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
4707
4708 /*
4709 * Gen2 reports pipe underruns whenever all planes are disabled.
4710 * So diasble underrun reporting before all the planes get disabled.
4711 * FIXME: Need to fix the logic to work when we turn off all planes
4712 * but leave the pipe running.
4713 */
4714 if (IS_GEN2(dev))
4715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4716
4717 /*
4718 * Vblank time updates from the shadow to live plane control register
4719 * are blocked if the memory self-refresh mode is active at that
4720 * moment. So to make sure the plane gets truly disabled, disable
4721 * first the self-refresh mode. The self-refresh enable bit in turn
4722 * will be checked/applied by the HW only at the next frame start
4723 * event which is after the vblank start event, so we need to have a
4724 * wait-for-vblank between disabling the plane and the pipe.
4725 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004726 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004727 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004728 dev_priv->wm.vlv.cxsr = false;
4729 intel_wait_for_vblank(dev, pipe);
4730 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004731
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 /*
4733 * FIXME IPS should be fine as long as one plane is
4734 * enabled, but in practice it seems to have problems
4735 * when going from primary only to sprite only and vice
4736 * versa.
4737 */
4738 hsw_disable_ips(intel_crtc);
4739}
4740
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004741static void intel_post_plane_update(struct intel_crtc *crtc)
4742{
4743 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4744 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004745 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004746 struct drm_plane *plane;
4747
4748 if (atomic->wait_vblank)
4749 intel_wait_for_vblank(dev, crtc->pipe);
4750
4751 intel_frontbuffer_flip(dev, atomic->fb_bits);
4752
Ville Syrjälä852eb002015-06-24 22:00:07 +03004753 if (atomic->disable_cxsr)
4754 crtc->wm.cxsr_allowed = true;
4755
Ville Syrjäläf015c552015-06-24 22:00:02 +03004756 if (crtc->atomic.update_wm_post)
4757 intel_update_watermarks(&crtc->base);
4758
Paulo Zanonic80ac852015-07-02 19:25:13 -03004759 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004760 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004761
4762 if (atomic->post_enable_primary)
4763 intel_post_enable_primary(&crtc->base);
4764
4765 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4766 intel_update_sprite_watermarks(plane, &crtc->base,
4767 0, 0, 0, false, false);
4768
4769 memset(atomic, 0, sizeof(*atomic));
4770}
4771
4772static void intel_pre_plane_update(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004775 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4777 struct drm_plane *p;
4778
4779 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4781 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004782
4783 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004784 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4785 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786 mutex_unlock(&dev->struct_mutex);
4787 }
4788
4789 if (atomic->wait_for_flips)
4790 intel_crtc_wait_for_pending_flips(&crtc->base);
4791
Paulo Zanonic80ac852015-07-02 19:25:13 -03004792 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004793 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004795 if (crtc->atomic.disable_ips)
4796 hsw_disable_ips(crtc);
4797
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004798 if (atomic->pre_disable_primary)
4799 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004800
4801 if (atomic->disable_cxsr) {
4802 crtc->wm.cxsr_allowed = false;
4803 intel_set_memory_cxsr(dev_priv, false);
4804 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805}
4806
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004807static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808{
4809 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004811 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004813
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004814 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004815
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004816 drm_for_each_plane_mask(p, dev, plane_mask)
4817 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004818
Daniel Vetterf99d7062014-06-19 16:01:59 +02004819 /*
4820 * FIXME: Once we grow proper nuclear flip support out of this we need
4821 * to compute the mask of flip planes precisely. For the time being
4822 * consider this a flip to a NULL plane.
4823 */
4824 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004825}
4826
Jesse Barnesf67a5592011-01-05 10:31:48 -08004827static void ironlake_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004832 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004833 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004835 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004836 return;
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004839 intel_prepare_shared_dpll(intel_crtc);
4840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304842 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004843
4844 intel_set_pipe_timings(intel_crtc);
4845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004847 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004849 }
4850
4851 ironlake_set_pipeconf(crtc);
4852
Jesse Barnesf67a5592011-01-05 10:31:48 -08004853 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004854
Daniel Vettera72e4c92014-09-30 10:56:47 +02004855 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4856 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004857
Daniel Vetterf6736a12013-06-05 13:34:30 +02004858 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004859 if (encoder->pre_enable)
4860 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004863 /* Note: FDI PLL enabling _must_ be done before we enable the
4864 * cpu pipes, hence this is separate from all the other fdi/pch
4865 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004866 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004867 } else {
4868 assert_fdi_tx_disabled(dev_priv, pipe);
4869 assert_fdi_rx_disabled(dev_priv, pipe);
4870 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871
Jesse Barnesb074cec2013-04-25 12:55:02 -07004872 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004874 /*
4875 * On ILK+ LUT must be loaded before the pipe is running but with
4876 * clocks enabled
4877 */
4878 intel_crtc_load_lut(crtc);
4879
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004880 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004881 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004885
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004886 assert_vblank_disabled(crtc);
4887 drm_crtc_vblank_on(crtc);
4888
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004889 for_each_encoder_on_crtc(dev, crtc, encoder)
4890 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004891
4892 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004893 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004894}
4895
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004896/* IPS only exists on ULT machines and is tied to pipe A. */
4897static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4898{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004899 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004900}
4901
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004902static void haswell_crtc_enable(struct drm_crtc *crtc)
4903{
4904 struct drm_device *dev = crtc->dev;
4905 struct drm_i915_private *dev_priv = dev->dev_private;
4906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4907 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004908 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4909 struct intel_crtc_state *pipe_config =
4910 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004912 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913 return;
4914
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004915 if (intel_crtc_to_shared_dpll(intel_crtc))
4916 intel_enable_shared_dpll(intel_crtc);
4917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304919 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004920
4921 intel_set_pipe_timings(intel_crtc);
4922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4924 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4925 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004926 }
4927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004929 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004930 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004931 }
4932
4933 haswell_set_pipeconf(crtc);
4934
4935 intel_set_pipe_csc(crtc);
4936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004938
Daniel Vettera72e4c92014-09-30 10:56:47 +02004939 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 if (encoder->pre_enable)
4942 encoder->pre_enable(encoder);
4943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004945 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4946 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004947 dev_priv->display.fdi_link_train(crtc);
4948 }
4949
Paulo Zanoni1f544382012-10-24 11:32:00 -02004950 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004952 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004953 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004954 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004955 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004956 else
4957 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958
4959 /*
4960 * On ILK+ LUT must be loaded before the pipe is running but with
4961 * clocks enabled
4962 */
4963 intel_crtc_load_lut(crtc);
4964
Paulo Zanoni1f544382012-10-24 11:32:00 -02004965 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004966 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004968 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004969 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004971 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004972 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004974 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004975 intel_ddi_set_vc_payload_alloc(crtc, true);
4976
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004977 assert_vblank_disabled(crtc);
4978 drm_crtc_vblank_on(crtc);
4979
Jani Nikula8807e552013-08-30 19:40:32 +03004980 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004981 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004982 intel_opregion_notify_encoder(encoder, true);
4983 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984
Paulo Zanonie4916942013-09-20 16:21:19 -03004985 /* If we change the relative order between pipe/planes enabling, we need
4986 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004987 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4988 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4989 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4990 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4991 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992}
4993
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004994static void ironlake_pfit_disable(struct intel_crtc *crtc)
4995{
4996 struct drm_device *dev = crtc->base.dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 int pipe = crtc->pipe;
4999
5000 /* To avoid upsetting the power well on haswell only disable the pfit if
5001 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005002 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005003 I915_WRITE(PF_CTL(pipe), 0);
5004 I915_WRITE(PF_WIN_POS(pipe), 0);
5005 I915_WRITE(PF_WIN_SZ(pipe), 0);
5006 }
5007}
5008
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009static void ironlake_crtc_disable(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005014 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005015 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005016 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005017
Daniel Vetterea9d7582012-07-10 10:42:52 +02005018 for_each_encoder_on_crtc(dev, crtc, encoder)
5019 encoder->disable(encoder);
5020
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005021 drm_crtc_vblank_off(crtc);
5022 assert_vblank_disabled(crtc);
5023
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005024 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005026
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005027 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005029 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005031 if (intel_crtc->config->has_pch_encoder)
5032 ironlake_fdi_disable(crtc);
5033
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005034 for_each_encoder_on_crtc(dev, crtc, encoder)
5035 if (encoder->post_disable)
5036 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005039 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Daniel Vetterd925c592013-06-05 13:34:04 +02005041 if (HAS_PCH_CPT(dev)) {
5042 /* disable TRANS_DP_CTL */
5043 reg = TRANS_DP_CTL(pipe);
5044 temp = I915_READ(reg);
5045 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5046 TRANS_DP_PORT_SEL_MASK);
5047 temp |= TRANS_DP_PORT_SEL_NONE;
5048 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Daniel Vetterd925c592013-06-05 13:34:04 +02005050 /* disable DPLL_SEL */
5051 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005052 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005054 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005055
Daniel Vetterd925c592013-06-05 13:34:04 +02005056 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005057 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005058
5059 intel_crtc->active = false;
5060 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005061}
5062
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063static void haswell_crtc_disable(struct drm_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005069 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070
Jani Nikula8807e552013-08-30 19:40:32 +03005071 for_each_encoder_on_crtc(dev, crtc, encoder) {
5072 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005074 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005076 drm_crtc_vblank_off(crtc);
5077 assert_vblank_disabled(crtc);
5078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005079 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005080 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5081 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005082 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005084 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005085 intel_ddi_set_vc_payload_alloc(crtc, false);
5086
Paulo Zanoniad80a812012-10-24 16:06:19 -02005087 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005089 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005090 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005091 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005092 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005093 else
5094 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Paulo Zanoni1f544382012-10-24 11:32:00 -02005096 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005099 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005100 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005101 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Imre Deak97b040a2014-06-25 22:01:50 +03005103 for_each_encoder_on_crtc(dev, crtc, encoder)
5104 if (encoder->post_disable)
5105 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005106
5107 intel_crtc->active = false;
5108 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109}
5110
Jesse Barnes2dd24552013-04-25 12:55:01 -07005111static void i9xx_pfit_enable(struct intel_crtc *crtc)
5112{
5113 struct drm_device *dev = crtc->base.dev;
5114 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005115 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005117 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118 return;
5119
Daniel Vetterc0b03412013-05-28 12:05:54 +02005120 /*
5121 * The panel fitter should only be adjusted whilst the pipe is disabled,
5122 * according to register description and PRM.
5123 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005124 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5125 assert_pipe_disabled(dev_priv, crtc->pipe);
5126
Jesse Barnesb074cec2013-04-25 12:55:02 -07005127 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5128 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005129
5130 /* Border color in case we don't scale up to the full screen. Black by
5131 * default, change to something else for debugging. */
5132 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005133}
5134
Dave Airlied05410f2014-06-05 13:22:59 +10005135static enum intel_display_power_domain port_to_power_domain(enum port port)
5136{
5137 switch (port) {
5138 case PORT_A:
5139 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5140 case PORT_B:
5141 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5142 case PORT_C:
5143 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5144 case PORT_D:
5145 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5146 default:
5147 WARN_ON_ONCE(1);
5148 return POWER_DOMAIN_PORT_OTHER;
5149 }
5150}
5151
Imre Deak77d22dc2014-03-05 16:20:52 +02005152#define for_each_power_domain(domain, mask) \
5153 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5154 if ((1 << (domain)) & (mask))
5155
Imre Deak319be8a2014-03-04 19:22:57 +02005156enum intel_display_power_domain
5157intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005158{
Imre Deak319be8a2014-03-04 19:22:57 +02005159 struct drm_device *dev = intel_encoder->base.dev;
5160 struct intel_digital_port *intel_dig_port;
5161
5162 switch (intel_encoder->type) {
5163 case INTEL_OUTPUT_UNKNOWN:
5164 /* Only DDI platforms should ever use this output type */
5165 WARN_ON_ONCE(!HAS_DDI(dev));
5166 case INTEL_OUTPUT_DISPLAYPORT:
5167 case INTEL_OUTPUT_HDMI:
5168 case INTEL_OUTPUT_EDP:
5169 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005170 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005171 case INTEL_OUTPUT_DP_MST:
5172 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5173 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005174 case INTEL_OUTPUT_ANALOG:
5175 return POWER_DOMAIN_PORT_CRT;
5176 case INTEL_OUTPUT_DSI:
5177 return POWER_DOMAIN_PORT_DSI;
5178 default:
5179 return POWER_DOMAIN_PORT_OTHER;
5180 }
5181}
5182
5183static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5184{
5185 struct drm_device *dev = crtc->dev;
5186 struct intel_encoder *intel_encoder;
5187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5188 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005189 unsigned long mask;
5190 enum transcoder transcoder;
5191
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005192 if (!crtc->state->active)
5193 return 0;
5194
Imre Deak77d22dc2014-03-05 16:20:52 +02005195 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5196
5197 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5198 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005199 if (intel_crtc->config->pch_pfit.enabled ||
5200 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5202
Imre Deak319be8a2014-03-04 19:22:57 +02005203 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5204 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5205
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 return mask;
5207}
5208
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005209static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5210{
5211 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5213 enum intel_display_power_domain domain;
5214 unsigned long domains, new_domains, old_domains;
5215
5216 old_domains = intel_crtc->enabled_power_domains;
5217 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5218
5219 domains = new_domains & ~old_domains;
5220
5221 for_each_power_domain(domain, domains)
5222 intel_display_power_get(dev_priv, domain);
5223
5224 return old_domains & ~new_domains;
5225}
5226
5227static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5228 unsigned long domains)
5229{
5230 enum intel_display_power_domain domain;
5231
5232 for_each_power_domain(domain, domains)
5233 intel_display_power_put(dev_priv, domain);
5234}
5235
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005236static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005237{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005238 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005239 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005240 unsigned long put_domains[I915_MAX_PIPES] = {};
5241 struct drm_crtc_state *crtc_state;
5242 struct drm_crtc *crtc;
5243 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005244
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005245 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5246 if (needs_modeset(crtc->state))
5247 put_domains[to_intel_crtc(crtc)->pipe] =
5248 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005249 }
5250
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005251 if (dev_priv->display.modeset_commit_cdclk) {
5252 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5253
5254 if (cdclk != dev_priv->cdclk_freq &&
5255 !WARN_ON(!state->allow_modeset))
5256 dev_priv->display.modeset_commit_cdclk(state);
5257 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005258
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005259 for (i = 0; i < I915_MAX_PIPES; i++)
5260 if (put_domains[i])
5261 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005262}
5263
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005264static void intel_update_max_cdclk(struct drm_device *dev)
5265{
5266 struct drm_i915_private *dev_priv = dev->dev_private;
5267
5268 if (IS_SKYLAKE(dev)) {
5269 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5270
5271 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5272 dev_priv->max_cdclk_freq = 675000;
5273 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5274 dev_priv->max_cdclk_freq = 540000;
5275 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5276 dev_priv->max_cdclk_freq = 450000;
5277 else
5278 dev_priv->max_cdclk_freq = 337500;
5279 } else if (IS_BROADWELL(dev)) {
5280 /*
5281 * FIXME with extra cooling we can allow
5282 * 540 MHz for ULX and 675 Mhz for ULT.
5283 * How can we know if extra cooling is
5284 * available? PCI ID, VTB, something else?
5285 */
5286 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5287 dev_priv->max_cdclk_freq = 450000;
5288 else if (IS_BDW_ULX(dev))
5289 dev_priv->max_cdclk_freq = 450000;
5290 else if (IS_BDW_ULT(dev))
5291 dev_priv->max_cdclk_freq = 540000;
5292 else
5293 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005294 } else if (IS_CHERRYVIEW(dev)) {
5295 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296 } else if (IS_VALLEYVIEW(dev)) {
5297 dev_priv->max_cdclk_freq = 400000;
5298 } else {
5299 /* otherwise assume cdclk is fixed */
5300 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5301 }
5302
5303 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5304 dev_priv->max_cdclk_freq);
5305}
5306
5307static void intel_update_cdclk(struct drm_device *dev)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310
5311 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5312 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5313 dev_priv->cdclk_freq);
5314
5315 /*
5316 * Program the gmbus_freq based on the cdclk frequency.
5317 * BSpec erroneously claims we should aim for 4MHz, but
5318 * in fact 1MHz is the correct frequency.
5319 */
5320 if (IS_VALLEYVIEW(dev)) {
5321 /*
5322 * Program the gmbus_freq based on the cdclk frequency.
5323 * BSpec erroneously claims we should aim for 4MHz, but
5324 * in fact 1MHz is the correct frequency.
5325 */
5326 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5327 }
5328
5329 if (dev_priv->max_cdclk_freq == 0)
5330 intel_update_max_cdclk(dev);
5331}
5332
Damien Lespiau70d0c572015-06-04 18:21:29 +01005333static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305334{
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 uint32_t divider;
5337 uint32_t ratio;
5338 uint32_t current_freq;
5339 int ret;
5340
5341 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5342 switch (frequency) {
5343 case 144000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 288000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 384000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 576000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 624000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5361 ratio = BXT_DE_PLL_RATIO(65);
5362 break;
5363 case 19200:
5364 /*
5365 * Bypass frequency with DE PLL disabled. Init ratio, divider
5366 * to suppress GCC warning.
5367 */
5368 ratio = 0;
5369 divider = 0;
5370 break;
5371 default:
5372 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5373
5374 return;
5375 }
5376
5377 mutex_lock(&dev_priv->rps.hw_lock);
5378 /* Inform power controller of upcoming frequency change */
5379 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5380 0x80000000);
5381 mutex_unlock(&dev_priv->rps.hw_lock);
5382
5383 if (ret) {
5384 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5385 ret, frequency);
5386 return;
5387 }
5388
5389 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5390 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5391 current_freq = current_freq * 500 + 1000;
5392
5393 /*
5394 * DE PLL has to be disabled when
5395 * - setting to 19.2MHz (bypass, PLL isn't used)
5396 * - before setting to 624MHz (PLL needs toggling)
5397 * - before setting to any frequency from 624MHz (PLL needs toggling)
5398 */
5399 if (frequency == 19200 || frequency == 624000 ||
5400 current_freq == 624000) {
5401 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5402 /* Timeout 200us */
5403 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5404 1))
5405 DRM_ERROR("timout waiting for DE PLL unlock\n");
5406 }
5407
5408 if (frequency != 19200) {
5409 uint32_t val;
5410
5411 val = I915_READ(BXT_DE_PLL_CTL);
5412 val &= ~BXT_DE_PLL_RATIO_MASK;
5413 val |= ratio;
5414 I915_WRITE(BXT_DE_PLL_CTL, val);
5415
5416 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5417 /* Timeout 200us */
5418 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5419 DRM_ERROR("timeout waiting for DE PLL lock\n");
5420
5421 val = I915_READ(CDCLK_CTL);
5422 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5423 val |= divider;
5424 /*
5425 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5426 * enable otherwise.
5427 */
5428 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429 if (frequency >= 500000)
5430 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5431
5432 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5433 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5434 val |= (frequency - 1000) / 500;
5435 I915_WRITE(CDCLK_CTL, val);
5436 }
5437
5438 mutex_lock(&dev_priv->rps.hw_lock);
5439 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5440 DIV_ROUND_UP(frequency, 25000));
5441 mutex_unlock(&dev_priv->rps.hw_lock);
5442
5443 if (ret) {
5444 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5445 ret, frequency);
5446 return;
5447 }
5448
Damien Lespiaua47871b2015-06-04 18:21:34 +01005449 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450}
5451
5452void broxton_init_cdclk(struct drm_device *dev)
5453{
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 uint32_t val;
5456
5457 /*
5458 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5459 * or else the reset will hang because there is no PCH to respond.
5460 * Move the handshake programming to initialization sequence.
5461 * Previously was left up to BIOS.
5462 */
5463 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5464 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5465 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5466
5467 /* Enable PG1 for cdclk */
5468 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5469
5470 /* check if cd clock is enabled */
5471 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5472 DRM_DEBUG_KMS("Display already initialized\n");
5473 return;
5474 }
5475
5476 /*
5477 * FIXME:
5478 * - The initial CDCLK needs to be read from VBT.
5479 * Need to make this change after VBT has changes for BXT.
5480 * - check if setting the max (or any) cdclk freq is really necessary
5481 * here, it belongs to modeset time
5482 */
5483 broxton_set_cdclk(dev, 624000);
5484
5485 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005486 POSTING_READ(DBUF_CTL);
5487
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488 udelay(10);
5489
5490 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5491 DRM_ERROR("DBuf power enable timeout!\n");
5492}
5493
5494void broxton_uninit_cdclk(struct drm_device *dev)
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497
5498 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005499 POSTING_READ(DBUF_CTL);
5500
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305501 udelay(10);
5502
5503 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5504 DRM_ERROR("DBuf power disable timeout!\n");
5505
5506 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5507 broxton_set_cdclk(dev, 19200);
5508
5509 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5510}
5511
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005512static const struct skl_cdclk_entry {
5513 unsigned int freq;
5514 unsigned int vco;
5515} skl_cdclk_frequencies[] = {
5516 { .freq = 308570, .vco = 8640 },
5517 { .freq = 337500, .vco = 8100 },
5518 { .freq = 432000, .vco = 8640 },
5519 { .freq = 450000, .vco = 8100 },
5520 { .freq = 540000, .vco = 8100 },
5521 { .freq = 617140, .vco = 8640 },
5522 { .freq = 675000, .vco = 8100 },
5523};
5524
5525static unsigned int skl_cdclk_decimal(unsigned int freq)
5526{
5527 return (freq - 1000) / 500;
5528}
5529
5530static unsigned int skl_cdclk_get_vco(unsigned int freq)
5531{
5532 unsigned int i;
5533
5534 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5535 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5536
5537 if (e->freq == freq)
5538 return e->vco;
5539 }
5540
5541 return 8100;
5542}
5543
5544static void
5545skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5546{
5547 unsigned int min_freq;
5548 u32 val;
5549
5550 /* select the minimum CDCLK before enabling DPLL 0 */
5551 val = I915_READ(CDCLK_CTL);
5552 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5553 val |= CDCLK_FREQ_337_308;
5554
5555 if (required_vco == 8640)
5556 min_freq = 308570;
5557 else
5558 min_freq = 337500;
5559
5560 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5561
5562 I915_WRITE(CDCLK_CTL, val);
5563 POSTING_READ(CDCLK_CTL);
5564
5565 /*
5566 * We always enable DPLL0 with the lowest link rate possible, but still
5567 * taking into account the VCO required to operate the eDP panel at the
5568 * desired frequency. The usual DP link rates operate with a VCO of
5569 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5570 * The modeset code is responsible for the selection of the exact link
5571 * rate later on, with the constraint of choosing a frequency that
5572 * works with required_vco.
5573 */
5574 val = I915_READ(DPLL_CTRL1);
5575
5576 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5577 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5578 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5579 if (required_vco == 8640)
5580 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5581 SKL_DPLL0);
5582 else
5583 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5584 SKL_DPLL0);
5585
5586 I915_WRITE(DPLL_CTRL1, val);
5587 POSTING_READ(DPLL_CTRL1);
5588
5589 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5590
5591 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5592 DRM_ERROR("DPLL0 not locked\n");
5593}
5594
5595static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 int ret;
5598 u32 val;
5599
5600 /* inform PCU we want to change CDCLK */
5601 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5602 mutex_lock(&dev_priv->rps.hw_lock);
5603 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5604 mutex_unlock(&dev_priv->rps.hw_lock);
5605
5606 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5607}
5608
5609static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5610{
5611 unsigned int i;
5612
5613 for (i = 0; i < 15; i++) {
5614 if (skl_cdclk_pcu_ready(dev_priv))
5615 return true;
5616 udelay(10);
5617 }
5618
5619 return false;
5620}
5621
5622static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5623{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005624 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005625 u32 freq_select, pcu_ack;
5626
5627 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5628
5629 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5630 DRM_ERROR("failed to inform PCU about cdclk change\n");
5631 return;
5632 }
5633
5634 /* set CDCLK_CTL */
5635 switch(freq) {
5636 case 450000:
5637 case 432000:
5638 freq_select = CDCLK_FREQ_450_432;
5639 pcu_ack = 1;
5640 break;
5641 case 540000:
5642 freq_select = CDCLK_FREQ_540;
5643 pcu_ack = 2;
5644 break;
5645 case 308570:
5646 case 337500:
5647 default:
5648 freq_select = CDCLK_FREQ_337_308;
5649 pcu_ack = 0;
5650 break;
5651 case 617140:
5652 case 675000:
5653 freq_select = CDCLK_FREQ_675_617;
5654 pcu_ack = 3;
5655 break;
5656 }
5657
5658 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5659 POSTING_READ(CDCLK_CTL);
5660
5661 /* inform PCU of the change */
5662 mutex_lock(&dev_priv->rps.hw_lock);
5663 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5664 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005665
5666 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005667}
5668
5669void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5670{
5671 /* disable DBUF power */
5672 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5673 POSTING_READ(DBUF_CTL);
5674
5675 udelay(10);
5676
5677 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5678 DRM_ERROR("DBuf power disable timeout\n");
5679
5680 /* disable DPLL0 */
5681 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5682 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5683 DRM_ERROR("Couldn't disable DPLL0\n");
5684
5685 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5686}
5687
5688void skl_init_cdclk(struct drm_i915_private *dev_priv)
5689{
5690 u32 val;
5691 unsigned int required_vco;
5692
5693 /* enable PCH reset handshake */
5694 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5695 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5696
5697 /* enable PG1 and Misc I/O */
5698 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5699
5700 /* DPLL0 already enabed !? */
5701 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5702 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5703 return;
5704 }
5705
5706 /* enable DPLL0 */
5707 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5708 skl_dpll0_enable(dev_priv, required_vco);
5709
5710 /* set CDCLK to the frequency the BIOS chose */
5711 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5712
5713 /* enable DBUF power */
5714 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5715 POSTING_READ(DBUF_CTL);
5716
5717 udelay(10);
5718
5719 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5720 DRM_ERROR("DBuf power enable timeout\n");
5721}
5722
Ville Syrjälädfcab172014-06-13 13:37:47 +03005723/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005724static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005726 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727
Jesse Barnes586f49d2013-11-04 16:06:59 -08005728 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005729 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005730 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5731 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005732 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733
Ville Syrjälädfcab172014-06-13 13:37:47 +03005734 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005735}
5736
5737/* Adjust CDclk dividers to allow high res or save power if possible */
5738static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5739{
5740 struct drm_i915_private *dev_priv = dev->dev_private;
5741 u32 val, cmd;
5742
Vandana Kannan164dfd22014-11-24 13:37:41 +05305743 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5744 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005745
Ville Syrjälädfcab172014-06-13 13:37:47 +03005746 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005748 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749 cmd = 1;
5750 else
5751 cmd = 0;
5752
5753 mutex_lock(&dev_priv->rps.hw_lock);
5754 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5755 val &= ~DSPFREQGUAR_MASK;
5756 val |= (cmd << DSPFREQGUAR_SHIFT);
5757 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5758 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5759 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5760 50)) {
5761 DRM_ERROR("timed out waiting for CDclk change\n");
5762 }
5763 mutex_unlock(&dev_priv->rps.hw_lock);
5764
Ville Syrjälä54433e92015-05-26 20:42:31 +03005765 mutex_lock(&dev_priv->sb_lock);
5766
Ville Syrjälädfcab172014-06-13 13:37:47 +03005767 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005768 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005770 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772 /* adjust cdclk divider */
5773 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005774 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005775 val |= divider;
5776 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005777
5778 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5779 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5780 50))
5781 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 }
5783
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784 /* adjust self-refresh exit latency value */
5785 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5786 val &= ~0x7f;
5787
5788 /*
5789 * For high bandwidth configs, we set a higher latency in the bunit
5790 * so that the core display fetch happens in time to avoid underruns.
5791 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005792 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005793 val |= 4500 / 250; /* 4.5 usec */
5794 else
5795 val |= 3000 / 250; /* 3.0 usec */
5796 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005797
Ville Syrjäläa5805162015-05-26 20:42:30 +03005798 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799
Ville Syrjäläb6283052015-06-03 15:45:07 +03005800 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801}
5802
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005803static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
5806 u32 val, cmd;
5807
Vandana Kannan164dfd22014-11-24 13:37:41 +05305808 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5809 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005810
5811 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005812 case 333333:
5813 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005814 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005815 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005816 break;
5817 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005818 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005819 return;
5820 }
5821
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005822 /*
5823 * Specs are full of misinformation, but testing on actual
5824 * hardware has shown that we just need to write the desired
5825 * CCK divider into the Punit register.
5826 */
5827 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5828
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829 mutex_lock(&dev_priv->rps.hw_lock);
5830 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5831 val &= ~DSPFREQGUAR_MASK_CHV;
5832 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5833 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5834 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5835 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5836 50)) {
5837 DRM_ERROR("timed out waiting for CDclk change\n");
5838 }
5839 mutex_unlock(&dev_priv->rps.hw_lock);
5840
Ville Syrjäläb6283052015-06-03 15:45:07 +03005841 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842}
5843
Jesse Barnes30a970c2013-11-04 13:48:12 -08005844static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5845 int max_pixclk)
5846{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005847 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005848 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005849
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850 /*
5851 * Really only a few cases to deal with, as only 4 CDclks are supported:
5852 * 200MHz
5853 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005854 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005855 * 400MHz (VLV only)
5856 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5857 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005858 *
5859 * We seem to get an unstable or solid color picture at 200MHz.
5860 * Not sure what's wrong. For now use 200MHz only when all pipes
5861 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005863 if (!IS_CHERRYVIEW(dev_priv) &&
5864 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005865 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005866 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005867 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005868 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005869 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005870 else
5871 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872}
5873
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305874static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5875 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305877 /*
5878 * FIXME:
5879 * - remove the guardband, it's not needed on BXT
5880 * - set 19.2MHz bypass frequency if there are no active pipes
5881 */
5882 if (max_pixclk > 576000*9/10)
5883 return 624000;
5884 else if (max_pixclk > 384000*9/10)
5885 return 576000;
5886 else if (max_pixclk > 288000*9/10)
5887 return 384000;
5888 else if (max_pixclk > 144000*9/10)
5889 return 288000;
5890 else
5891 return 144000;
5892}
5893
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005894/* Compute the max pixel clock for new configuration. Uses atomic state if
5895 * that's non-NULL, look at current state otherwise. */
5896static int intel_mode_max_pixclk(struct drm_device *dev,
5897 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005900 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901 int max_pixclk = 0;
5902
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005903 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005904 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005905 if (IS_ERR(crtc_state))
5906 return PTR_ERR(crtc_state);
5907
5908 if (!crtc_state->base.enable)
5909 continue;
5910
5911 max_pixclk = max(max_pixclk,
5912 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913 }
5914
5915 return max_pixclk;
5916}
5917
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005918static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005920 struct drm_device *dev = state->dev;
5921 struct drm_i915_private *dev_priv = dev->dev_private;
5922 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005924 if (max_pixclk < 0)
5925 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005927 to_intel_atomic_state(state)->cdclk =
5928 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305929
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005930 return 0;
5931}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5934{
5935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005938
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005939 if (max_pixclk < 0)
5940 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005941
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 to_intel_atomic_state(state)->cdclk =
5943 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946}
5947
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005948static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5949{
5950 unsigned int credits, default_credits;
5951
5952 if (IS_CHERRYVIEW(dev_priv))
5953 default_credits = PFI_CREDIT(12);
5954 else
5955 default_credits = PFI_CREDIT(8);
5956
Vandana Kannan164dfd22014-11-24 13:37:41 +05305957 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005958 /* CHV suggested value is 31 or 63 */
5959 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005960 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005961 else
5962 credits = PFI_CREDIT(15);
5963 } else {
5964 credits = default_credits;
5965 }
5966
5967 /*
5968 * WA - write default credits before re-programming
5969 * FIXME: should we also set the resend bit here?
5970 */
5971 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5972 default_credits);
5973
5974 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5975 credits | PFI_CREDIT_RESEND);
5976
5977 /*
5978 * FIXME is this guaranteed to clear
5979 * immediately or should we poll for it?
5980 */
5981 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5982}
5983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005984static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005986 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005987 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005989
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005990 /*
5991 * FIXME: We can end up here with all power domains off, yet
5992 * with a CDCLK frequency other than the minimum. To account
5993 * for this take the PIPE-A power domain, which covers the HW
5994 * blocks needed for the following programming. This can be
5995 * removed once it's guaranteed that we get here either with
5996 * the minimum CDCLK set, or the required power domains
5997 * enabled.
5998 */
5999 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006001 if (IS_CHERRYVIEW(dev))
6002 cherryview_set_cdclk(dev, req_cdclk);
6003 else
6004 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006006 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006007
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006008 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006009}
6010
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011static void valleyview_crtc_enable(struct drm_crtc *crtc)
6012{
6013 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006014 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6016 struct intel_encoder *encoder;
6017 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006018 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006019
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006020 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006021 return;
6022
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006023 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306024
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006025 if (!is_dsi) {
6026 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006027 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006028 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006029 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006030 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006032 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306033 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006034
6035 intel_set_pipe_timings(intel_crtc);
6036
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006037 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039
6040 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6041 I915_WRITE(CHV_CANVAS(pipe), 0);
6042 }
6043
Daniel Vetter5b18e572014-04-24 23:55:06 +02006044 i9xx_set_pipeconf(intel_crtc);
6045
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047
Daniel Vettera72e4c92014-09-30 10:56:47 +02006048 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006049
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 for_each_encoder_on_crtc(dev, crtc, encoder)
6051 if (encoder->pre_pll_enable)
6052 encoder->pre_pll_enable(encoder);
6053
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006054 if (!is_dsi) {
6055 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006056 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006057 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006058 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006059 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060
6061 for_each_encoder_on_crtc(dev, crtc, encoder)
6062 if (encoder->pre_enable)
6063 encoder->pre_enable(encoder);
6064
Jesse Barnes2dd24552013-04-25 12:55:01 -07006065 i9xx_pfit_enable(intel_crtc);
6066
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006067 intel_crtc_load_lut(crtc);
6068
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006069 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006070
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006071 assert_vblank_disabled(crtc);
6072 drm_crtc_vblank_on(crtc);
6073
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006074 for_each_encoder_on_crtc(dev, crtc, encoder)
6075 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006076}
6077
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006078static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6079{
6080 struct drm_device *dev = crtc->base.dev;
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006083 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6084 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006085}
6086
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006087static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006088{
6089 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006090 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006092 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006093 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006094
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006095 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006096 return;
6097
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006098 i9xx_set_pll_dividers(intel_crtc);
6099
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006100 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306101 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006102
6103 intel_set_pipe_timings(intel_crtc);
6104
Daniel Vetter5b18e572014-04-24 23:55:06 +02006105 i9xx_set_pipeconf(intel_crtc);
6106
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006107 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006108
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006109 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006110 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006111
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006112 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006113 if (encoder->pre_enable)
6114 encoder->pre_enable(encoder);
6115
Daniel Vetterf6736a12013-06-05 13:34:30 +02006116 i9xx_enable_pll(intel_crtc);
6117
Jesse Barnes2dd24552013-04-25 12:55:01 -07006118 i9xx_pfit_enable(intel_crtc);
6119
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006120 intel_crtc_load_lut(crtc);
6121
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006122 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006123 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006124
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006125 assert_vblank_disabled(crtc);
6126 drm_crtc_vblank_on(crtc);
6127
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006128 for_each_encoder_on_crtc(dev, crtc, encoder)
6129 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006130}
6131
Daniel Vetter87476d62013-04-11 16:29:06 +02006132static void i9xx_pfit_disable(struct intel_crtc *crtc)
6133{
6134 struct drm_device *dev = crtc->base.dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006137 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006138 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006139
6140 assert_pipe_disabled(dev_priv, crtc->pipe);
6141
Daniel Vetter328d8e82013-05-08 10:36:31 +02006142 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6143 I915_READ(PFIT_CONTROL));
6144 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006145}
6146
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006147static void i9xx_crtc_disable(struct drm_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
6151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006152 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006153 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006154
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006155 /*
6156 * On gen2 planes are double buffered but the pipe isn't, so we must
6157 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006158 * We also need to wait on all gmch platforms because of the
6159 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006160 */
Imre Deak564ed192014-06-13 14:54:21 +03006161 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006162
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 encoder->disable(encoder);
6165
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006166 drm_crtc_vblank_off(crtc);
6167 assert_vblank_disabled(crtc);
6168
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006169 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006170
Daniel Vetter87476d62013-04-11 16:29:06 +02006171 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006172
Jesse Barnes89b667f2013-04-18 14:51:36 -07006173 for_each_encoder_on_crtc(dev, crtc, encoder)
6174 if (encoder->post_disable)
6175 encoder->post_disable(encoder);
6176
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006177 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006178 if (IS_CHERRYVIEW(dev))
6179 chv_disable_pll(dev_priv, pipe);
6180 else if (IS_VALLEYVIEW(dev))
6181 vlv_disable_pll(dev_priv, pipe);
6182 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006183 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006184 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006185
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006186 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006188
6189 intel_crtc->active = false;
6190 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006191}
6192
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006193static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006194{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006196 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006197 enum intel_display_power_domain domain;
6198 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006199
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006200 if (!intel_crtc->active)
6201 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006202
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006203 if (to_intel_plane_state(crtc->primary->state)->visible) {
6204 intel_crtc_wait_for_pending_flips(crtc);
6205 intel_pre_disable_primary(crtc);
6206 }
6207
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006208 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006209 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006210 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006211
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006212 domains = intel_crtc->enabled_power_domains;
6213 for_each_power_domain(domain, domains)
6214 intel_display_power_put(dev_priv, domain);
6215 intel_crtc->enabled_power_domains = 0;
6216}
6217
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006218/*
6219 * turn all crtc's off, but do not adjust state
6220 * This has to be paired with a call to intel_modeset_setup_hw_state.
6221 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006222int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006223{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006224 struct drm_mode_config *config = &dev->mode_config;
6225 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6226 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006227 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006228 unsigned crtc_mask = 0;
6229 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006230
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006231 if (WARN_ON(!ctx))
6232 return 0;
6233
6234 lockdep_assert_held(&ctx->ww_ctx);
6235 state = drm_atomic_state_alloc(dev);
6236 if (WARN_ON(!state))
6237 return -ENOMEM;
6238
6239 state->acquire_ctx = ctx;
6240 state->allow_modeset = true;
6241
6242 for_each_crtc(dev, crtc) {
6243 struct drm_crtc_state *crtc_state =
6244 drm_atomic_get_crtc_state(state, crtc);
6245
6246 ret = PTR_ERR_OR_ZERO(crtc_state);
6247 if (ret)
6248 goto free;
6249
6250 if (!crtc_state->active)
6251 continue;
6252
6253 crtc_state->active = false;
6254 crtc_mask |= 1 << drm_crtc_index(crtc);
6255 }
6256
6257 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006258 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006259
6260 if (!ret) {
6261 for_each_crtc(dev, crtc)
6262 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6263 crtc->state->active = true;
6264
6265 return ret;
6266 }
6267 }
6268
6269free:
6270 if (ret)
6271 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6272 drm_atomic_state_free(state);
6273 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006274}
6275
Chris Wilsoncdd59982010-09-08 16:30:16 +01006276/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006277int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006278{
6279 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006280 struct drm_mode_config *config = &dev->mode_config;
6281 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006283 struct intel_crtc_state *pipe_config;
6284 struct drm_atomic_state *state;
6285 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006286
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006287 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006288 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006289
6290 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006291 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006292
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006293 /* this function should be called with drm_modeset_lock_all for now */
6294 if (WARN_ON(!ctx))
6295 return -EIO;
6296 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006297
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006298 state = drm_atomic_state_alloc(dev);
6299 if (WARN_ON(!state))
6300 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006301
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006302 state->acquire_ctx = ctx;
6303 state->allow_modeset = true;
6304
6305 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6306 if (IS_ERR(pipe_config)) {
6307 ret = PTR_ERR(pipe_config);
6308 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006309 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006310 pipe_config->base.active = enable;
6311
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006312 ret = drm_atomic_commit(state);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006313 if (!ret)
6314 return ret;
6315
6316err:
6317 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6318 drm_atomic_state_free(state);
6319 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306320}
6321
6322/**
6323 * Sets the power management mode of the pipe and plane.
6324 */
6325void intel_crtc_update_dpms(struct drm_crtc *crtc)
6326{
6327 struct drm_device *dev = crtc->dev;
6328 struct intel_encoder *intel_encoder;
6329 bool enable = false;
6330
6331 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6332 enable |= intel_encoder->connectors_active;
6333
6334 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006335}
6336
Chris Wilsonea5b2132010-08-04 13:50:23 +01006337void intel_encoder_destroy(struct drm_encoder *encoder)
6338{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006339 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006340
Chris Wilsonea5b2132010-08-04 13:50:23 +01006341 drm_encoder_cleanup(encoder);
6342 kfree(intel_encoder);
6343}
6344
Damien Lespiau92373292013-08-08 22:28:57 +01006345/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006346 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6347 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006348static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006349{
6350 if (mode == DRM_MODE_DPMS_ON) {
6351 encoder->connectors_active = true;
6352
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006353 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006354 } else {
6355 encoder->connectors_active = false;
6356
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006357 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006358 }
6359}
6360
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361/* Cross check the actual hw state with our own modeset state tracking (and it's
6362 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006363static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006365 struct drm_crtc *crtc = connector->base.state->crtc;
6366
6367 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6368 connector->base.base.id,
6369 connector->base.name);
6370
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006371 if (connector->get_hw_state(connector)) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006372 struct drm_encoder *encoder = &connector->encoder->base;
6373 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006374
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006375 I915_STATE_WARN(!crtc,
6376 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006377
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006378 if (!crtc)
6379 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006381 I915_STATE_WARN(!crtc->state->active,
6382 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006384 if (!encoder)
6385 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006386
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006387 I915_STATE_WARN(conn_state->best_encoder != encoder,
6388 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006389
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006390 I915_STATE_WARN(conn_state->crtc != encoder->crtc,
6391 "attached encoder crtc differs from connector crtc\n");
6392 } else {
6393 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6394 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006395 }
6396}
6397
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006398int intel_connector_init(struct intel_connector *connector)
6399{
6400 struct drm_connector_state *connector_state;
6401
6402 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6403 if (!connector_state)
6404 return -ENOMEM;
6405
6406 connector->base.state = connector_state;
6407 return 0;
6408}
6409
6410struct intel_connector *intel_connector_alloc(void)
6411{
6412 struct intel_connector *connector;
6413
6414 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6415 if (!connector)
6416 return NULL;
6417
6418 if (intel_connector_init(connector) < 0) {
6419 kfree(connector);
6420 return NULL;
6421 }
6422
6423 return connector;
6424}
6425
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006426/* Even simpler default implementation, if there's really no special case to
6427 * consider. */
Maarten Lankhorst9a69a9a2015-07-21 11:34:55 +02006428int intel_connector_dpms(struct drm_connector *connector, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006429{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006430 /* All the simple cases only support two dpms states. */
6431 if (mode != DRM_MODE_DPMS_ON)
6432 mode = DRM_MODE_DPMS_OFF;
6433
6434 if (mode == connector->dpms)
Maarten Lankhorst9a69a9a2015-07-21 11:34:55 +02006435 return 0;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006436
6437 connector->dpms = mode;
6438
6439 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006440 if (connector->encoder)
6441 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006442
Maarten Lankhorst9a69a9a2015-07-21 11:34:55 +02006443 return 0;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006444}
6445
Daniel Vetterf0947c32012-07-02 13:10:34 +02006446/* Simple connector->get_hw_state implementation for encoders that support only
6447 * one connector and no cloning and hence the encoder state determines the state
6448 * of the connector. */
6449bool intel_connector_get_hw_state(struct intel_connector *connector)
6450{
Daniel Vetter24929352012-07-02 20:28:59 +02006451 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006452 struct intel_encoder *encoder = connector->encoder;
6453
6454 return encoder->get_hw_state(encoder, &pipe);
6455}
6456
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006458{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6460 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006461
6462 return 0;
6463}
6464
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006466 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 struct drm_atomic_state *state = pipe_config->base.state;
6469 struct intel_crtc *other_crtc;
6470 struct intel_crtc_state *other_crtc_state;
6471
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6473 pipe_name(pipe), pipe_config->fdi_lanes);
6474 if (pipe_config->fdi_lanes > 4) {
6475 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6476 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 }
6479
Paulo Zanonibafb6552013-11-02 21:07:44 -07006480 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006481 if (pipe_config->fdi_lanes > 2) {
6482 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6483 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006484 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006486 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 }
6488 }
6489
6490 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492
6493 /* Ivybridge 3 pipe is really complicated */
6494 switch (pipe) {
6495 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006497 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 if (pipe_config->fdi_lanes <= 2)
6499 return 0;
6500
6501 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6502 other_crtc_state =
6503 intel_atomic_get_crtc_state(state, other_crtc);
6504 if (IS_ERR(other_crtc_state))
6505 return PTR_ERR(other_crtc_state);
6506
6507 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6509 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006513 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006514 if (pipe_config->fdi_lanes > 2) {
6515 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6516 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006518 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006519
6520 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6521 other_crtc_state =
6522 intel_atomic_get_crtc_state(state, other_crtc);
6523 if (IS_ERR(other_crtc_state))
6524 return PTR_ERR(other_crtc_state);
6525
6526 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006527 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531 default:
6532 BUG();
6533 }
6534}
6535
Daniel Vettere29c22c2013-02-21 00:00:16 +01006536#define RETRY 1
6537static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006538 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006539{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006541 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 int lane, link_bw, fdi_dotclock, ret;
6543 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006544
Daniel Vettere29c22c2013-02-21 00:00:16 +01006545retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006546 /* FDI is a binary signal running at ~2.7GHz, encoding
6547 * each output octet as 10 bits. The actual frequency
6548 * is stored as a divider into a 100MHz clock, and the
6549 * mode pixel clock is stored in units of 1KHz.
6550 * Hence the bw of each lane in terms of the mode signal
6551 * is:
6552 */
6553 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6554
Damien Lespiau241bfc32013-09-25 16:45:37 +01006555 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006556
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006557 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006558 pipe_config->pipe_bpp);
6559
6560 pipe_config->fdi_lanes = lane;
6561
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006562 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006563 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006565 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6566 intel_crtc->pipe, pipe_config);
6567 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006568 pipe_config->pipe_bpp -= 2*3;
6569 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6570 pipe_config->pipe_bpp);
6571 needs_recompute = true;
6572 pipe_config->bw_constrained = true;
6573
6574 goto retry;
6575 }
6576
6577 if (needs_recompute)
6578 return RETRY;
6579
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006580 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581}
6582
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006583static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6584 struct intel_crtc_state *pipe_config)
6585{
6586 if (pipe_config->pipe_bpp > 24)
6587 return false;
6588
6589 /* HSW can handle pixel rate up to cdclk? */
6590 if (IS_HASWELL(dev_priv->dev))
6591 return true;
6592
6593 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006594 * We compare against max which means we must take
6595 * the increased cdclk requirement into account when
6596 * calculating the new cdclk.
6597 *
6598 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006599 */
6600 return ilk_pipe_pixel_rate(pipe_config) <=
6601 dev_priv->max_cdclk_freq * 95 / 100;
6602}
6603
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006604static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006605 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006606{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006607 struct drm_device *dev = crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609
Jani Nikulad330a952014-01-21 11:24:25 +02006610 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006611 hsw_crtc_supports_ips(crtc) &&
6612 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006613}
6614
Daniel Vettera43f6e02013-06-07 23:10:32 +02006615static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006616 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006617{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006618 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006619 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006620 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006621
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006622 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006623 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006624 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006625
6626 /*
6627 * Enable pixel doubling when the dot clock
6628 * is > 90% of the (display) core speed.
6629 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006630 * GDG double wide on either pipe,
6631 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006632 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006633 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006634 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006635 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006636 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006637 }
6638
Damien Lespiau241bfc32013-09-25 16:45:37 +01006639 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006640 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006641 }
Chris Wilson89749352010-09-12 18:25:19 +01006642
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006643 /*
6644 * Pipe horizontal size must be even in:
6645 * - DVO ganged mode
6646 * - LVDS dual channel mode
6647 * - Double wide pipe
6648 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006649 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006650 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6651 pipe_config->pipe_src_w &= ~1;
6652
Damien Lespiau8693a822013-05-03 18:48:11 +01006653 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6654 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006655 */
6656 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6657 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006658 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006659
Damien Lespiauf5adf942013-06-24 18:29:34 +01006660 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006661 hsw_compute_ips_config(crtc, pipe_config);
6662
Daniel Vetter877d48d2013-04-19 11:24:43 +02006663 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006664 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006665
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006666 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006667}
6668
Ville Syrjälä1652d192015-03-31 14:12:01 +03006669static int skylake_get_display_clock_speed(struct drm_device *dev)
6670{
6671 struct drm_i915_private *dev_priv = to_i915(dev);
6672 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6673 uint32_t cdctl = I915_READ(CDCLK_CTL);
6674 uint32_t linkrate;
6675
Damien Lespiau414355a2015-06-04 18:21:31 +01006676 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006677 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006678
6679 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6680 return 540000;
6681
6682 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006683 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006684
Damien Lespiau71cd8422015-04-30 16:39:17 +01006685 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6686 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006687 /* vco 8640 */
6688 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6689 case CDCLK_FREQ_450_432:
6690 return 432000;
6691 case CDCLK_FREQ_337_308:
6692 return 308570;
6693 case CDCLK_FREQ_675_617:
6694 return 617140;
6695 default:
6696 WARN(1, "Unknown cd freq selection\n");
6697 }
6698 } else {
6699 /* vco 8100 */
6700 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6701 case CDCLK_FREQ_450_432:
6702 return 450000;
6703 case CDCLK_FREQ_337_308:
6704 return 337500;
6705 case CDCLK_FREQ_675_617:
6706 return 675000;
6707 default:
6708 WARN(1, "Unknown cd freq selection\n");
6709 }
6710 }
6711
6712 /* error case, do as if DPLL0 isn't enabled */
6713 return 24000;
6714}
6715
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006716static int broxton_get_display_clock_speed(struct drm_device *dev)
6717{
6718 struct drm_i915_private *dev_priv = to_i915(dev);
6719 uint32_t cdctl = I915_READ(CDCLK_CTL);
6720 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6721 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6722 int cdclk;
6723
6724 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6725 return 19200;
6726
6727 cdclk = 19200 * pll_ratio / 2;
6728
6729 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6730 case BXT_CDCLK_CD2X_DIV_SEL_1:
6731 return cdclk; /* 576MHz or 624MHz */
6732 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6733 return cdclk * 2 / 3; /* 384MHz */
6734 case BXT_CDCLK_CD2X_DIV_SEL_2:
6735 return cdclk / 2; /* 288MHz */
6736 case BXT_CDCLK_CD2X_DIV_SEL_4:
6737 return cdclk / 4; /* 144MHz */
6738 }
6739
6740 /* error case, do as if DE PLL isn't enabled */
6741 return 19200;
6742}
6743
Ville Syrjälä1652d192015-03-31 14:12:01 +03006744static int broadwell_get_display_clock_speed(struct drm_device *dev)
6745{
6746 struct drm_i915_private *dev_priv = dev->dev_private;
6747 uint32_t lcpll = I915_READ(LCPLL_CTL);
6748 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6749
6750 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6751 return 800000;
6752 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6753 return 450000;
6754 else if (freq == LCPLL_CLK_FREQ_450)
6755 return 450000;
6756 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6757 return 540000;
6758 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6759 return 337500;
6760 else
6761 return 675000;
6762}
6763
6764static int haswell_get_display_clock_speed(struct drm_device *dev)
6765{
6766 struct drm_i915_private *dev_priv = dev->dev_private;
6767 uint32_t lcpll = I915_READ(LCPLL_CTL);
6768 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6769
6770 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6771 return 800000;
6772 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6773 return 450000;
6774 else if (freq == LCPLL_CLK_FREQ_450)
6775 return 450000;
6776 else if (IS_HSW_ULT(dev))
6777 return 337500;
6778 else
6779 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006780}
6781
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006782static int valleyview_get_display_clock_speed(struct drm_device *dev)
6783{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006784 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006785 u32 val;
6786 int divider;
6787
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006788 if (dev_priv->hpll_freq == 0)
6789 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6790
Ville Syrjäläa5805162015-05-26 20:42:30 +03006791 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006792 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006793 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006794
6795 divider = val & DISPLAY_FREQUENCY_VALUES;
6796
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006797 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6798 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6799 "cdclk change in progress\n");
6800
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006801 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006802}
6803
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006804static int ilk_get_display_clock_speed(struct drm_device *dev)
6805{
6806 return 450000;
6807}
6808
Jesse Barnese70236a2009-09-21 10:42:27 -07006809static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006810{
Jesse Barnese70236a2009-09-21 10:42:27 -07006811 return 400000;
6812}
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814static int i915_get_display_clock_speed(struct drm_device *dev)
6815{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Jesse Barnese70236a2009-09-21 10:42:27 -07006819static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6820{
6821 return 200000;
6822}
Jesse Barnes79e53942008-11-07 14:24:08 -08006823
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006824static int pnv_get_display_clock_speed(struct drm_device *dev)
6825{
6826 u16 gcfgc = 0;
6827
6828 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6829
6830 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6831 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006832 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006833 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006834 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006835 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006836 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006837 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6838 return 200000;
6839 default:
6840 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6841 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006842 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006843 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006844 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006845 }
6846}
6847
Jesse Barnese70236a2009-09-21 10:42:27 -07006848static int i915gm_get_display_clock_speed(struct drm_device *dev)
6849{
6850 u16 gcfgc = 0;
6851
6852 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6853
6854 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006855 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006856 else {
6857 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6858 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006859 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006860 default:
6861 case GC_DISPLAY_CLOCK_190_200_MHZ:
6862 return 190000;
6863 }
6864 }
6865}
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
Jesse Barnese70236a2009-09-21 10:42:27 -07006867static int i865_get_display_clock_speed(struct drm_device *dev)
6868{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006869 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006870}
6871
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006872static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006873{
6874 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006875
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006876 /*
6877 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6878 * encoding is different :(
6879 * FIXME is this the right way to detect 852GM/852GMV?
6880 */
6881 if (dev->pdev->revision == 0x1)
6882 return 133333;
6883
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006884 pci_bus_read_config_word(dev->pdev->bus,
6885 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6886
Jesse Barnese70236a2009-09-21 10:42:27 -07006887 /* Assume that the hardware is in the high speed state. This
6888 * should be the default.
6889 */
6890 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6891 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006892 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006893 case GC_CLOCK_100_200:
6894 return 200000;
6895 case GC_CLOCK_166_250:
6896 return 250000;
6897 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006898 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006899 case GC_CLOCK_133_266:
6900 case GC_CLOCK_133_266_2:
6901 case GC_CLOCK_166_266:
6902 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006903 }
6904
6905 /* Shouldn't happen */
6906 return 0;
6907}
6908
6909static int i830_get_display_clock_speed(struct drm_device *dev)
6910{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006911 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006912}
6913
Ville Syrjälä34edce22015-05-22 11:22:33 +03006914static unsigned int intel_hpll_vco(struct drm_device *dev)
6915{
6916 struct drm_i915_private *dev_priv = dev->dev_private;
6917 static const unsigned int blb_vco[8] = {
6918 [0] = 3200000,
6919 [1] = 4000000,
6920 [2] = 5333333,
6921 [3] = 4800000,
6922 [4] = 6400000,
6923 };
6924 static const unsigned int pnv_vco[8] = {
6925 [0] = 3200000,
6926 [1] = 4000000,
6927 [2] = 5333333,
6928 [3] = 4800000,
6929 [4] = 2666667,
6930 };
6931 static const unsigned int cl_vco[8] = {
6932 [0] = 3200000,
6933 [1] = 4000000,
6934 [2] = 5333333,
6935 [3] = 6400000,
6936 [4] = 3333333,
6937 [5] = 3566667,
6938 [6] = 4266667,
6939 };
6940 static const unsigned int elk_vco[8] = {
6941 [0] = 3200000,
6942 [1] = 4000000,
6943 [2] = 5333333,
6944 [3] = 4800000,
6945 };
6946 static const unsigned int ctg_vco[8] = {
6947 [0] = 3200000,
6948 [1] = 4000000,
6949 [2] = 5333333,
6950 [3] = 6400000,
6951 [4] = 2666667,
6952 [5] = 4266667,
6953 };
6954 const unsigned int *vco_table;
6955 unsigned int vco;
6956 uint8_t tmp = 0;
6957
6958 /* FIXME other chipsets? */
6959 if (IS_GM45(dev))
6960 vco_table = ctg_vco;
6961 else if (IS_G4X(dev))
6962 vco_table = elk_vco;
6963 else if (IS_CRESTLINE(dev))
6964 vco_table = cl_vco;
6965 else if (IS_PINEVIEW(dev))
6966 vco_table = pnv_vco;
6967 else if (IS_G33(dev))
6968 vco_table = blb_vco;
6969 else
6970 return 0;
6971
6972 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6973
6974 vco = vco_table[tmp & 0x7];
6975 if (vco == 0)
6976 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6977 else
6978 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6979
6980 return vco;
6981}
6982
6983static int gm45_get_display_clock_speed(struct drm_device *dev)
6984{
6985 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6986 uint16_t tmp = 0;
6987
6988 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6989
6990 cdclk_sel = (tmp >> 12) & 0x1;
6991
6992 switch (vco) {
6993 case 2666667:
6994 case 4000000:
6995 case 5333333:
6996 return cdclk_sel ? 333333 : 222222;
6997 case 3200000:
6998 return cdclk_sel ? 320000 : 228571;
6999 default:
7000 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7001 return 222222;
7002 }
7003}
7004
7005static int i965gm_get_display_clock_speed(struct drm_device *dev)
7006{
7007 static const uint8_t div_3200[] = { 16, 10, 8 };
7008 static const uint8_t div_4000[] = { 20, 12, 10 };
7009 static const uint8_t div_5333[] = { 24, 16, 14 };
7010 const uint8_t *div_table;
7011 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7012 uint16_t tmp = 0;
7013
7014 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7015
7016 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7017
7018 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7019 goto fail;
7020
7021 switch (vco) {
7022 case 3200000:
7023 div_table = div_3200;
7024 break;
7025 case 4000000:
7026 div_table = div_4000;
7027 break;
7028 case 5333333:
7029 div_table = div_5333;
7030 break;
7031 default:
7032 goto fail;
7033 }
7034
7035 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7036
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007037fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007038 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7039 return 200000;
7040}
7041
7042static int g33_get_display_clock_speed(struct drm_device *dev)
7043{
7044 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7045 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7046 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7047 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7048 const uint8_t *div_table;
7049 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7050 uint16_t tmp = 0;
7051
7052 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7053
7054 cdclk_sel = (tmp >> 4) & 0x7;
7055
7056 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7057 goto fail;
7058
7059 switch (vco) {
7060 case 3200000:
7061 div_table = div_3200;
7062 break;
7063 case 4000000:
7064 div_table = div_4000;
7065 break;
7066 case 4800000:
7067 div_table = div_4800;
7068 break;
7069 case 5333333:
7070 div_table = div_5333;
7071 break;
7072 default:
7073 goto fail;
7074 }
7075
7076 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7077
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007078fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007079 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7080 return 190476;
7081}
7082
Zhenyu Wang2c072452009-06-05 15:38:42 +08007083static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007084intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007085{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007086 while (*num > DATA_LINK_M_N_MASK ||
7087 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007088 *num >>= 1;
7089 *den >>= 1;
7090 }
7091}
7092
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007093static void compute_m_n(unsigned int m, unsigned int n,
7094 uint32_t *ret_m, uint32_t *ret_n)
7095{
7096 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7097 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7098 intel_reduce_m_n_ratio(ret_m, ret_n);
7099}
7100
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007101void
7102intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7103 int pixel_clock, int link_clock,
7104 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007105{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007106 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007107
7108 compute_m_n(bits_per_pixel * pixel_clock,
7109 link_clock * nlanes * 8,
7110 &m_n->gmch_m, &m_n->gmch_n);
7111
7112 compute_m_n(pixel_clock, link_clock,
7113 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007114}
7115
Chris Wilsona7615032011-01-12 17:04:08 +00007116static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7117{
Jani Nikulad330a952014-01-21 11:24:25 +02007118 if (i915.panel_use_ssc >= 0)
7119 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007120 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007121 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007122}
7123
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007124static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7125 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007126{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007127 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007128 struct drm_i915_private *dev_priv = dev->dev_private;
7129 int refclk;
7130
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007131 WARN_ON(!crtc_state->base.state);
7132
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007133 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007134 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007135 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007136 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007137 refclk = dev_priv->vbt.lvds_ssc_freq;
7138 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007139 } else if (!IS_GEN2(dev)) {
7140 refclk = 96000;
7141 } else {
7142 refclk = 48000;
7143 }
7144
7145 return refclk;
7146}
7147
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007148static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007149{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007150 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007151}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007153static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7154{
7155 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007156}
7157
Daniel Vetterf47709a2013-03-28 10:42:02 +01007158static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007159 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007160 intel_clock_t *reduced_clock)
7161{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007162 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007163 u32 fp, fp2 = 0;
7164
7165 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007166 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007167 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007168 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007169 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007170 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007171 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007172 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007173 }
7174
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007175 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007176
Daniel Vetterf47709a2013-03-28 10:42:02 +01007177 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007178 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007179 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007180 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007181 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007182 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007183 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007184 }
7185}
7186
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007187static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7188 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007189{
7190 u32 reg_val;
7191
7192 /*
7193 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7194 * and set it to a reasonable value instead.
7195 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007196 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007197 reg_val &= 0xffffff00;
7198 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007199 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007200
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007201 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007202 reg_val &= 0x8cffffff;
7203 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007204 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007205
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007206 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007207 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007211 reg_val &= 0x00ffffff;
7212 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007213 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007214}
7215
Daniel Vetterb5518422013-05-03 11:49:48 +02007216static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7217 struct intel_link_m_n *m_n)
7218{
7219 struct drm_device *dev = crtc->base.dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 int pipe = crtc->pipe;
7222
Daniel Vettere3b95f12013-05-03 11:49:49 +02007223 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7224 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7225 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7226 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007227}
7228
7229static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007230 struct intel_link_m_n *m_n,
7231 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007232{
7233 struct drm_device *dev = crtc->base.dev;
7234 struct drm_i915_private *dev_priv = dev->dev_private;
7235 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007236 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007237
7238 if (INTEL_INFO(dev)->gen >= 5) {
7239 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7240 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7241 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7242 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007243 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7244 * for gen < 8) and if DRRS is supported (to make sure the
7245 * registers are not unnecessarily accessed).
7246 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307247 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007248 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007249 I915_WRITE(PIPE_DATA_M2(transcoder),
7250 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7251 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7252 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7253 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7254 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007255 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007256 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7257 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7258 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7259 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007260 }
7261}
7262
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307263void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007264{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307265 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7266
7267 if (m_n == M1_N1) {
7268 dp_m_n = &crtc->config->dp_m_n;
7269 dp_m2_n2 = &crtc->config->dp_m2_n2;
7270 } else if (m_n == M2_N2) {
7271
7272 /*
7273 * M2_N2 registers are not supported. Hence m2_n2 divider value
7274 * needs to be programmed into M1_N1.
7275 */
7276 dp_m_n = &crtc->config->dp_m2_n2;
7277 } else {
7278 DRM_ERROR("Unsupported divider value\n");
7279 return;
7280 }
7281
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007282 if (crtc->config->has_pch_encoder)
7283 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007284 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307285 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007286}
7287
Daniel Vetter251ac862015-06-18 10:30:24 +02007288static void vlv_compute_dpll(struct intel_crtc *crtc,
7289 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007290{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 u32 dpll, dpll_md;
7292
7293 /*
7294 * Enable DPIO clock input. We should never disable the reference
7295 * clock for pipe B, since VGA hotplug / manual detection depends
7296 * on it.
7297 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007298 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7299 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007300 /* We should never disable this, set it here for state tracking */
7301 if (crtc->pipe == PIPE_B)
7302 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7303 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007304 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007305
Ville Syrjäläd288f652014-10-28 13:20:22 +02007306 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007307 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007308 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007309}
7310
Ville Syrjäläd288f652014-10-28 13:20:22 +02007311static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007312 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007313{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007314 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007315 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007316 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007317 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007318 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007319 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007320
Ville Syrjäläa5805162015-05-26 20:42:30 +03007321 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007322
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323 bestn = pipe_config->dpll.n;
7324 bestm1 = pipe_config->dpll.m1;
7325 bestm2 = pipe_config->dpll.m2;
7326 bestp1 = pipe_config->dpll.p1;
7327 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007328
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 /* See eDP HDMI DPIO driver vbios notes doc */
7330
7331 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007332 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007333 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334
7335 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337
7338 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007342
7343 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007344 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007345
7346 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007347 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7348 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7349 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007350 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007351
7352 /*
7353 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7354 * but we don't support that).
7355 * Note: don't use the DAC post divider as it seems unstable.
7356 */
7357 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007358 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007359
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007360 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007361 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007362
Jesse Barnes89b667f2013-04-18 14:51:36 -07007363 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007364 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007365 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7366 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007367 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007368 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007372
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007373 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007374 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007375 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007376 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007377 0x0df40000);
7378 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007379 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380 0x0df70000);
7381 } else { /* HDMI or VGA */
7382 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007383 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007384 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007385 0x0df70000);
7386 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007388 0x0df40000);
7389 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007390
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007393 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7394 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007396 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007398 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007399 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007400}
7401
Daniel Vetter251ac862015-06-18 10:30:24 +02007402static void chv_compute_dpll(struct intel_crtc *crtc,
7403 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007404{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007405 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7406 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007407 DPLL_VCO_ENABLE;
7408 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007409 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007410
Ville Syrjäläd288f652014-10-28 13:20:22 +02007411 pipe_config->dpll_hw_state.dpll_md =
7412 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007413}
7414
Ville Syrjäläd288f652014-10-28 13:20:22 +02007415static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007416 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007417{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007418 struct drm_device *dev = crtc->base.dev;
7419 struct drm_i915_private *dev_priv = dev->dev_private;
7420 int pipe = crtc->pipe;
7421 int dpll_reg = DPLL(crtc->pipe);
7422 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307423 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307425 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307426 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007427
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428 bestn = pipe_config->dpll.n;
7429 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7430 bestm1 = pipe_config->dpll.m1;
7431 bestm2 = pipe_config->dpll.m2 >> 22;
7432 bestp1 = pipe_config->dpll.p1;
7433 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307434 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307435 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307436 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007437
7438 /*
7439 * Enable Refclk and SSC
7440 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007441 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007442 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007443
Ville Syrjäläa5805162015-05-26 20:42:30 +03007444 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446 /* p1 and p2 divider */
7447 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7448 5 << DPIO_CHV_S1_DIV_SHIFT |
7449 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7450 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7451 1 << DPIO_CHV_K_DIV_SHIFT);
7452
7453 /* Feedback post-divider - m2 */
7454 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7455
7456 /* Feedback refclk divider - n and m1 */
7457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7458 DPIO_CHV_M1_DIV_BY_2 |
7459 1 << DPIO_CHV_N_DIV_SHIFT);
7460
7461 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307462 if (bestm2_frac)
7463 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464
7465 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307466 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7467 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7468 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7469 if (bestm2_frac)
7470 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7471 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007472
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307473 /* Program digital lock detect threshold */
7474 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7475 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7476 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7477 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7478 if (!bestm2_frac)
7479 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7480 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007482 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307483 if (vco == 5400000) {
7484 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7485 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7486 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7487 tribuf_calcntr = 0x9;
7488 } else if (vco <= 6200000) {
7489 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7490 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7491 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7492 tribuf_calcntr = 0x9;
7493 } else if (vco <= 6480000) {
7494 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7495 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7496 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7497 tribuf_calcntr = 0x8;
7498 } else {
7499 /* Not supported. Apply the same limits as in the max case */
7500 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7501 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7502 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7503 tribuf_calcntr = 0;
7504 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007505 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7506
Ville Syrjälä968040b2015-03-11 22:52:08 +02007507 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307508 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7509 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7511
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007512 /* AFC Recal */
7513 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7514 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7515 DPIO_AFC_RECAL);
7516
Ville Syrjäläa5805162015-05-26 20:42:30 +03007517 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007518}
7519
Ville Syrjäläd288f652014-10-28 13:20:22 +02007520/**
7521 * vlv_force_pll_on - forcibly enable just the PLL
7522 * @dev_priv: i915 private structure
7523 * @pipe: pipe PLL to enable
7524 * @dpll: PLL configuration
7525 *
7526 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7527 * in cases where we need the PLL enabled even when @pipe is not going to
7528 * be enabled.
7529 */
7530void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7531 const struct dpll *dpll)
7532{
7533 struct intel_crtc *crtc =
7534 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007535 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007536 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007537 .pixel_multiplier = 1,
7538 .dpll = *dpll,
7539 };
7540
7541 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007542 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543 chv_prepare_pll(crtc, &pipe_config);
7544 chv_enable_pll(crtc, &pipe_config);
7545 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007546 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007547 vlv_prepare_pll(crtc, &pipe_config);
7548 vlv_enable_pll(crtc, &pipe_config);
7549 }
7550}
7551
7552/**
7553 * vlv_force_pll_off - forcibly disable just the PLL
7554 * @dev_priv: i915 private structure
7555 * @pipe: pipe PLL to disable
7556 *
7557 * Disable the PLL for @pipe. To be used in cases where we need
7558 * the PLL enabled even when @pipe is not going to be enabled.
7559 */
7560void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7561{
7562 if (IS_CHERRYVIEW(dev))
7563 chv_disable_pll(to_i915(dev), pipe);
7564 else
7565 vlv_disable_pll(to_i915(dev), pipe);
7566}
7567
Daniel Vetter251ac862015-06-18 10:30:24 +02007568static void i9xx_compute_dpll(struct intel_crtc *crtc,
7569 struct intel_crtc_state *crtc_state,
7570 intel_clock_t *reduced_clock,
7571 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007573 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 u32 dpll;
7576 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007577 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307580
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007581 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7582 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583
7584 dpll = DPLL_VGA_MODE_DIS;
7585
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007586 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 dpll |= DPLLB_MODE_LVDS;
7588 else
7589 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007590
Daniel Vetteref1b4602013-06-01 17:17:04 +02007591 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007592 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007593 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007595
7596 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007597 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007598
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007599 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007600 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601
7602 /* compute bitmask from p1 value */
7603 if (IS_PINEVIEW(dev))
7604 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7605 else {
7606 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7607 if (IS_G4X(dev) && reduced_clock)
7608 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7609 }
7610 switch (clock->p2) {
7611 case 5:
7612 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7613 break;
7614 case 7:
7615 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7616 break;
7617 case 10:
7618 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7619 break;
7620 case 14:
7621 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7622 break;
7623 }
7624 if (INTEL_INFO(dev)->gen >= 4)
7625 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7626
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007627 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007630 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7631 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7632 else
7633 dpll |= PLL_REF_INPUT_DREFCLK;
7634
7635 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007636 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007637
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007639 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007640 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007641 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642 }
7643}
7644
Daniel Vetter251ac862015-06-18 10:30:24 +02007645static void i8xx_compute_dpll(struct intel_crtc *crtc,
7646 struct intel_crtc_state *crtc_state,
7647 intel_clock_t *reduced_clock,
7648 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007649{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007650 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007652 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007653 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007654
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007655 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307656
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007657 dpll = DPLL_VGA_MODE_DIS;
7658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7661 } else {
7662 if (clock->p1 == 2)
7663 dpll |= PLL_P1_DIVIDE_BY_TWO;
7664 else
7665 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7666 if (clock->p2 == 4)
7667 dpll |= PLL_P2_DIVIDE_BY_4;
7668 }
7669
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007670 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007671 dpll |= DPLL_DVO_2X_MODE;
7672
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007673 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007674 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7675 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7676 else
7677 dpll |= PLL_REF_INPUT_DREFCLK;
7678
7679 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007680 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681}
7682
Daniel Vetter8a654f32013-06-01 17:16:22 +02007683static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007684{
7685 struct drm_device *dev = intel_crtc->base.dev;
7686 struct drm_i915_private *dev_priv = dev->dev_private;
7687 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007688 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007689 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007690 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007691 uint32_t crtc_vtotal, crtc_vblank_end;
7692 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007693
7694 /* We need to be careful not to changed the adjusted mode, for otherwise
7695 * the hw state checker will get angry at the mismatch. */
7696 crtc_vtotal = adjusted_mode->crtc_vtotal;
7697 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007698
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007699 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007700 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007701 crtc_vtotal -= 1;
7702 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007703
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007704 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007705 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7706 else
7707 vsyncshift = adjusted_mode->crtc_hsync_start -
7708 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007709 if (vsyncshift < 0)
7710 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007711 }
7712
7713 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007714 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007715
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007716 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007717 (adjusted_mode->crtc_hdisplay - 1) |
7718 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007719 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007720 (adjusted_mode->crtc_hblank_start - 1) |
7721 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007722 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007723 (adjusted_mode->crtc_hsync_start - 1) |
7724 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7725
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007726 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007727 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007728 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007729 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007730 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007731 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007732 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733 (adjusted_mode->crtc_vsync_start - 1) |
7734 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7735
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007736 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7737 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7738 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7739 * bits. */
7740 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7741 (pipe == PIPE_B || pipe == PIPE_C))
7742 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7743
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007744 /* pipesrc controls the size that is scaled from, which should
7745 * always be the user's requested size.
7746 */
7747 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007748 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7749 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750}
7751
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007752static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007753 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007754{
7755 struct drm_device *dev = crtc->base.dev;
7756 struct drm_i915_private *dev_priv = dev->dev_private;
7757 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7758 uint32_t tmp;
7759
7760 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007761 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7762 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007763 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007764 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7765 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007766 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007767 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7768 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007769
7770 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007771 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7772 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007773 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007774 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7775 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007776 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007777 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7778 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007779
7780 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007781 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7782 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7783 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007784 }
7785
7786 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007787 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7788 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7789
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007790 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7791 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007792}
7793
Daniel Vetterf6a83282014-02-11 15:28:57 -08007794void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007795 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007796{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007797 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7798 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7799 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7800 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007801
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007802 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7803 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7804 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7805 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007806
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007807 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007808 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007809
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7811 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007812
7813 mode->hsync = drm_mode_hsync(mode);
7814 mode->vrefresh = drm_mode_vrefresh(mode);
7815 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007816}
7817
Daniel Vetter84b046f2013-02-19 18:48:54 +01007818static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7819{
7820 struct drm_device *dev = intel_crtc->base.dev;
7821 struct drm_i915_private *dev_priv = dev->dev_private;
7822 uint32_t pipeconf;
7823
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007824 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007825
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007826 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7827 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7828 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007830 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007831 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007832
Daniel Vetterff9ce462013-04-24 14:57:17 +02007833 /* only g4x and later have fancy bpc/dither controls */
7834 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007835 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007836 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007837 pipeconf |= PIPECONF_DITHER_EN |
7838 PIPECONF_DITHER_TYPE_SP;
7839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007840 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007841 case 18:
7842 pipeconf |= PIPECONF_6BPC;
7843 break;
7844 case 24:
7845 pipeconf |= PIPECONF_8BPC;
7846 break;
7847 case 30:
7848 pipeconf |= PIPECONF_10BPC;
7849 break;
7850 default:
7851 /* Case prevented by intel_choose_pipe_bpp_dither. */
7852 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007853 }
7854 }
7855
7856 if (HAS_PIPE_CXSR(dev)) {
7857 if (intel_crtc->lowfreq_avail) {
7858 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7859 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7860 } else {
7861 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007862 }
7863 }
7864
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007865 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007866 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007867 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007868 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7869 else
7870 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7871 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007872 pipeconf |= PIPECONF_PROGRESSIVE;
7873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007874 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007875 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007876
Daniel Vetter84b046f2013-02-19 18:48:54 +01007877 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7878 POSTING_READ(PIPECONF(intel_crtc->pipe));
7879}
7880
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007881static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7882 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007883{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007884 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007885 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007886 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007887 intel_clock_t clock;
7888 bool ok;
7889 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007890 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007891 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007892 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007893 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007894 struct drm_connector_state *connector_state;
7895 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007896
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007897 memset(&crtc_state->dpll_hw_state, 0,
7898 sizeof(crtc_state->dpll_hw_state));
7899
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007900 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007901 if (connector_state->crtc != &crtc->base)
7902 continue;
7903
7904 encoder = to_intel_encoder(connector_state->best_encoder);
7905
Chris Wilson5eddb702010-09-11 13:48:45 +01007906 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007907 case INTEL_OUTPUT_DSI:
7908 is_dsi = true;
7909 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007910 default:
7911 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007912 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007913
Eric Anholtc751ce42010-03-25 11:48:48 -07007914 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007915 }
7916
Jani Nikulaf2335332013-09-13 11:03:09 +03007917 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007918 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007919
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007920 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007921 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007922
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007923 /*
7924 * Returns a set of divisors for the desired target clock with
7925 * the given refclk, or FALSE. The returned values represent
7926 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7927 * 2) / p1 / p2.
7928 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007929 limit = intel_limit(crtc_state, refclk);
7930 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007931 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007932 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007933 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007934 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7935 return -EINVAL;
7936 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007937
Jani Nikulaf2335332013-09-13 11:03:09 +03007938 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007939 crtc_state->dpll.n = clock.n;
7940 crtc_state->dpll.m1 = clock.m1;
7941 crtc_state->dpll.m2 = clock.m2;
7942 crtc_state->dpll.p1 = clock.p1;
7943 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007944 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007945
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007946 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007947 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007948 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007949 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007950 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007951 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007952 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007953 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007954 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007955 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007956 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007957
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007958 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007959}
7960
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007961static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007962 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007963{
7964 struct drm_device *dev = crtc->base.dev;
7965 struct drm_i915_private *dev_priv = dev->dev_private;
7966 uint32_t tmp;
7967
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007968 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7969 return;
7970
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007971 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007972 if (!(tmp & PFIT_ENABLE))
7973 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007974
Daniel Vetter06922822013-07-11 13:35:40 +02007975 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007976 if (INTEL_INFO(dev)->gen < 4) {
7977 if (crtc->pipe != PIPE_B)
7978 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007979 } else {
7980 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7981 return;
7982 }
7983
Daniel Vetter06922822013-07-11 13:35:40 +02007984 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007985 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7986 if (INTEL_INFO(dev)->gen < 5)
7987 pipe_config->gmch_pfit.lvds_border_bits =
7988 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7989}
7990
Jesse Barnesacbec812013-09-20 11:29:32 -07007991static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007992 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007993{
7994 struct drm_device *dev = crtc->base.dev;
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 int pipe = pipe_config->cpu_transcoder;
7997 intel_clock_t clock;
7998 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007999 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008000
Shobhit Kumarf573de52014-07-30 20:32:37 +05308001 /* In case of MIPI DPLL will not even be used */
8002 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8003 return;
8004
Ville Syrjäläa5805162015-05-26 20:42:30 +03008005 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008006 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008007 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008008
8009 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8010 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8011 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8012 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8013 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8014
Imre Deakdccbea32015-06-22 23:35:51 +03008015 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008016}
8017
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008018static void
8019i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8020 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008021{
8022 struct drm_device *dev = crtc->base.dev;
8023 struct drm_i915_private *dev_priv = dev->dev_private;
8024 u32 val, base, offset;
8025 int pipe = crtc->pipe, plane = crtc->plane;
8026 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008027 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008029 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030
Damien Lespiau42a7b082015-02-05 19:35:13 +00008031 val = I915_READ(DSPCNTR(plane));
8032 if (!(val & DISPLAY_PLANE_ENABLE))
8033 return;
8034
Damien Lespiaud9806c92015-01-21 14:07:19 +00008035 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008036 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037 DRM_DEBUG_KMS("failed to alloc fb\n");
8038 return;
8039 }
8040
Damien Lespiau1b842c82015-01-21 13:50:54 +00008041 fb = &intel_fb->base;
8042
Daniel Vetter18c52472015-02-10 17:16:09 +00008043 if (INTEL_INFO(dev)->gen >= 4) {
8044 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008045 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008046 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8047 }
8048 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008049
8050 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008051 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008052 fb->pixel_format = fourcc;
8053 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008054
8055 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008056 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057 offset = I915_READ(DSPTILEOFF(plane));
8058 else
8059 offset = I915_READ(DSPLINOFF(plane));
8060 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8061 } else {
8062 base = I915_READ(DSPADDR(plane));
8063 }
8064 plane_config->base = base;
8065
8066 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008067 fb->width = ((val >> 16) & 0xfff) + 1;
8068 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008069
8070 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008071 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008072
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008074 fb->pixel_format,
8075 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008077 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
Damien Lespiau2844a922015-01-20 12:51:48 +00008079 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8080 pipe_name(pipe), plane, fb->width, fb->height,
8081 fb->bits_per_pixel, base, fb->pitches[0],
8082 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
Damien Lespiau2d140302015-02-05 17:22:18 +00008084 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085}
8086
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008087static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008088 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008089{
8090 struct drm_device *dev = crtc->base.dev;
8091 struct drm_i915_private *dev_priv = dev->dev_private;
8092 int pipe = pipe_config->cpu_transcoder;
8093 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8094 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008095 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008096 int refclk = 100000;
8097
Ville Syrjäläa5805162015-05-26 20:42:30 +03008098 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008099 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8100 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8101 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8102 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008103 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008104 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008105
8106 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008107 clock.m2 = (pll_dw0 & 0xff) << 22;
8108 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8109 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008110 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8111 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8112 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8113
Imre Deakdccbea32015-06-22 23:35:51 +03008114 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008115}
8116
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008117static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 uint32_t tmp;
8123
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008124 if (!intel_display_power_is_enabled(dev_priv,
8125 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008126 return false;
8127
Daniel Vettere143a212013-07-04 12:01:15 +02008128 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008129 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008130
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008131 tmp = I915_READ(PIPECONF(crtc->pipe));
8132 if (!(tmp & PIPECONF_ENABLE))
8133 return false;
8134
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008135 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8136 switch (tmp & PIPECONF_BPC_MASK) {
8137 case PIPECONF_6BPC:
8138 pipe_config->pipe_bpp = 18;
8139 break;
8140 case PIPECONF_8BPC:
8141 pipe_config->pipe_bpp = 24;
8142 break;
8143 case PIPECONF_10BPC:
8144 pipe_config->pipe_bpp = 30;
8145 break;
8146 default:
8147 break;
8148 }
8149 }
8150
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008151 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8152 pipe_config->limited_color_range = true;
8153
Ville Syrjälä282740f2013-09-04 18:30:03 +03008154 if (INTEL_INFO(dev)->gen < 4)
8155 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8156
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008157 intel_get_pipe_timings(crtc, pipe_config);
8158
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008159 i9xx_get_pfit_config(crtc, pipe_config);
8160
Daniel Vetter6c49f242013-06-06 12:45:25 +02008161 if (INTEL_INFO(dev)->gen >= 4) {
8162 tmp = I915_READ(DPLL_MD(crtc->pipe));
8163 pipe_config->pixel_multiplier =
8164 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8165 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008166 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008167 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8168 tmp = I915_READ(DPLL(crtc->pipe));
8169 pipe_config->pixel_multiplier =
8170 ((tmp & SDVO_MULTIPLIER_MASK)
8171 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8172 } else {
8173 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8174 * port and will be fixed up in the encoder->get_config
8175 * function. */
8176 pipe_config->pixel_multiplier = 1;
8177 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008178 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8179 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008180 /*
8181 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8182 * on 830. Filter it out here so that we don't
8183 * report errors due to that.
8184 */
8185 if (IS_I830(dev))
8186 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8187
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008188 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8189 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008190 } else {
8191 /* Mask out read-only status bits. */
8192 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8193 DPLL_PORTC_READY_MASK |
8194 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008195 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008196
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008197 if (IS_CHERRYVIEW(dev))
8198 chv_crtc_clock_get(crtc, pipe_config);
8199 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008200 vlv_crtc_clock_get(crtc, pipe_config);
8201 else
8202 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008203
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008204 return true;
8205}
8206
Paulo Zanonidde86e22012-12-01 12:04:25 -02008207static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008208{
8209 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008210 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008211 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008213 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008214 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008215 bool has_ck505 = false;
8216 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008217
8218 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008219 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008220 switch (encoder->type) {
8221 case INTEL_OUTPUT_LVDS:
8222 has_panel = true;
8223 has_lvds = true;
8224 break;
8225 case INTEL_OUTPUT_EDP:
8226 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008227 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008228 has_cpu_edp = true;
8229 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008230 default:
8231 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008232 }
8233 }
8234
Keith Packard99eb6a02011-09-26 14:29:12 -07008235 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008236 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 can_ssc = has_ck505;
8238 } else {
8239 has_ck505 = false;
8240 can_ssc = true;
8241 }
8242
Imre Deak2de69052013-05-08 13:14:04 +03008243 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8244 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008245
8246 /* Ironlake: try to setup display ref clock before DPLL
8247 * enabling. This is only under driver's control after
8248 * PCH B stepping, previous chipset stepping should be
8249 * ignoring this setting.
8250 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 /* As we must carefully and slowly disable/enable each source in turn,
8254 * compute the final state we want first and check if we need to
8255 * make any changes at all.
8256 */
8257 final = val;
8258 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008259 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008261 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8263
8264 final &= ~DREF_SSC_SOURCE_MASK;
8265 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8266 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008267
Keith Packard199e5d72011-09-22 12:01:57 -07008268 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269 final |= DREF_SSC_SOURCE_ENABLE;
8270
8271 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8272 final |= DREF_SSC1_ENABLE;
8273
8274 if (has_cpu_edp) {
8275 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8276 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8277 else
8278 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8279 } else
8280 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8281 } else {
8282 final |= DREF_SSC_SOURCE_DISABLE;
8283 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8284 }
8285
8286 if (final == val)
8287 return;
8288
8289 /* Always enable nonspread source */
8290 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8291
8292 if (has_ck505)
8293 val |= DREF_NONSPREAD_CK505_ENABLE;
8294 else
8295 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8296
8297 if (has_panel) {
8298 val &= ~DREF_SSC_SOURCE_MASK;
8299 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300
Keith Packard199e5d72011-09-22 12:01:57 -07008301 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008302 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008303 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008305 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008307
8308 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008310 POSTING_READ(PCH_DREF_CONTROL);
8311 udelay(200);
8312
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008314
8315 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008316 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008317 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008318 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008320 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008322 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008324
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008326 POSTING_READ(PCH_DREF_CONTROL);
8327 udelay(200);
8328 } else {
8329 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8330
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008332
8333 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008335
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008337 POSTING_READ(PCH_DREF_CONTROL);
8338 udelay(200);
8339
8340 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008341 val &= ~DREF_SSC_SOURCE_MASK;
8342 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008343
8344 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008346
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008348 POSTING_READ(PCH_DREF_CONTROL);
8349 udelay(200);
8350 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351
8352 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008353}
8354
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008355static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008357 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008359 tmp = I915_READ(SOUTH_CHICKEN2);
8360 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8361 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8364 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8365 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 tmp = I915_READ(SOUTH_CHICKEN2);
8368 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8369 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8372 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8373 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008374}
8375
8376/* WaMPhyProgramming:hsw */
8377static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8378{
8379 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008380
8381 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8382 tmp &= ~(0xFF << 24);
8383 tmp |= (0x12 << 24);
8384 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8385
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8387 tmp |= (1 << 11);
8388 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8391 tmp |= (1 << 11);
8392 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8393
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8395 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8396 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8397
8398 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8399 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8400 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8401
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008402 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8403 tmp &= ~(7 << 13);
8404 tmp |= (5 << 13);
8405 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8408 tmp &= ~(7 << 13);
8409 tmp |= (5 << 13);
8410 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411
8412 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8413 tmp &= ~0xFF;
8414 tmp |= 0x1C;
8415 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8416
8417 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8418 tmp &= ~0xFF;
8419 tmp |= 0x1C;
8420 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8421
8422 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8423 tmp &= ~(0xFF << 16);
8424 tmp |= (0x1C << 16);
8425 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8426
8427 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8428 tmp &= ~(0xFF << 16);
8429 tmp |= (0x1C << 16);
8430 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8431
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008432 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8433 tmp |= (1 << 27);
8434 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008436 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8437 tmp |= (1 << 27);
8438 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008439
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008440 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8441 tmp &= ~(0xF << 28);
8442 tmp |= (4 << 28);
8443 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008444
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008445 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8446 tmp &= ~(0xF << 28);
8447 tmp |= (4 << 28);
8448 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008449}
8450
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008451/* Implements 3 different sequences from BSpec chapter "Display iCLK
8452 * Programming" based on the parameters passed:
8453 * - Sequence to enable CLKOUT_DP
8454 * - Sequence to enable CLKOUT_DP without spread
8455 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8456 */
8457static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8458 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008459{
8460 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008461 uint32_t reg, tmp;
8462
8463 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8464 with_spread = true;
8465 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8466 with_fdi, "LP PCH doesn't have FDI\n"))
8467 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468
Ville Syrjäläa5805162015-05-26 20:42:30 +03008469 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470
8471 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8472 tmp &= ~SBI_SSCCTL_DISABLE;
8473 tmp |= SBI_SSCCTL_PATHALT;
8474 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8475
8476 udelay(24);
8477
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008478 if (with_spread) {
8479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8480 tmp &= ~SBI_SSCCTL_PATHALT;
8481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008483 if (with_fdi) {
8484 lpt_reset_fdi_mphy(dev_priv);
8485 lpt_program_fdi_mphy(dev_priv);
8486 }
8487 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008489 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8490 SBI_GEN0 : SBI_DBUFF0;
8491 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8492 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8493 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008494
Ville Syrjäläa5805162015-05-26 20:42:30 +03008495 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008496}
8497
Paulo Zanoni47701c32013-07-23 11:19:25 -03008498/* Sequence to disable CLKOUT_DP */
8499static void lpt_disable_clkout_dp(struct drm_device *dev)
8500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
8502 uint32_t reg, tmp;
8503
Ville Syrjäläa5805162015-05-26 20:42:30 +03008504 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008505
8506 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8507 SBI_GEN0 : SBI_DBUFF0;
8508 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8509 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8510 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8511
8512 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8513 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8514 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8515 tmp |= SBI_SSCCTL_PATHALT;
8516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8517 udelay(32);
8518 }
8519 tmp |= SBI_SSCCTL_DISABLE;
8520 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8521 }
8522
Ville Syrjäläa5805162015-05-26 20:42:30 +03008523 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008524}
8525
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008526static void lpt_init_pch_refclk(struct drm_device *dev)
8527{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008528 struct intel_encoder *encoder;
8529 bool has_vga = false;
8530
Damien Lespiaub2784e12014-08-05 11:29:37 +01008531 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008532 switch (encoder->type) {
8533 case INTEL_OUTPUT_ANALOG:
8534 has_vga = true;
8535 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008536 default:
8537 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008538 }
8539 }
8540
Paulo Zanoni47701c32013-07-23 11:19:25 -03008541 if (has_vga)
8542 lpt_enable_clkout_dp(dev, true, true);
8543 else
8544 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008545}
8546
Paulo Zanonidde86e22012-12-01 12:04:25 -02008547/*
8548 * Initialize reference clocks when the driver loads
8549 */
8550void intel_init_pch_refclk(struct drm_device *dev)
8551{
8552 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8553 ironlake_init_pch_refclk(dev);
8554 else if (HAS_PCH_LPT(dev))
8555 lpt_init_pch_refclk(dev);
8556}
8557
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008558static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008559{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008560 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008561 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008563 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008565 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567 bool is_lvds = false;
8568
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008569 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008570 if (connector_state->crtc != crtc_state->base.crtc)
8571 continue;
8572
8573 encoder = to_intel_encoder(connector_state->best_encoder);
8574
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008575 switch (encoder->type) {
8576 case INTEL_OUTPUT_LVDS:
8577 is_lvds = true;
8578 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008579 default:
8580 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008581 }
8582 num_connectors++;
8583 }
8584
8585 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008586 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008587 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008588 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008589 }
8590
8591 return 120000;
8592}
8593
Daniel Vetter6ff93602013-04-19 11:24:36 +02008594static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008595{
8596 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8598 int pipe = intel_crtc->pipe;
8599 uint32_t val;
8600
Daniel Vetter78114072013-06-13 00:54:57 +02008601 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008603 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008604 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008605 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008606 break;
8607 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008608 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008609 break;
8610 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008611 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008612 break;
8613 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008614 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008615 break;
8616 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008617 /* Case prevented by intel_choose_pipe_bpp_dither. */
8618 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008619 }
8620
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008621 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008622 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8623
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008625 val |= PIPECONF_INTERLACED_ILK;
8626 else
8627 val |= PIPECONF_PROGRESSIVE;
8628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008630 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008631
Paulo Zanonic8203562012-09-12 10:06:29 -03008632 I915_WRITE(PIPECONF(pipe), val);
8633 POSTING_READ(PIPECONF(pipe));
8634}
8635
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008636/*
8637 * Set up the pipe CSC unit.
8638 *
8639 * Currently only full range RGB to limited range RGB conversion
8640 * is supported, but eventually this should handle various
8641 * RGB<->YCbCr scenarios as well.
8642 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008643static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008644{
8645 struct drm_device *dev = crtc->dev;
8646 struct drm_i915_private *dev_priv = dev->dev_private;
8647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8648 int pipe = intel_crtc->pipe;
8649 uint16_t coeff = 0x7800; /* 1.0 */
8650
8651 /*
8652 * TODO: Check what kind of values actually come out of the pipe
8653 * with these coeff/postoff values and adjust to get the best
8654 * accuracy. Perhaps we even need to take the bpc value into
8655 * consideration.
8656 */
8657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008658 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008659 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8660
8661 /*
8662 * GY/GU and RY/RU should be the other way around according
8663 * to BSpec, but reality doesn't agree. Just set them up in
8664 * a way that results in the correct picture.
8665 */
8666 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8667 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8668
8669 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8670 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8671
8672 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8673 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8674
8675 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8676 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8677 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8678
8679 if (INTEL_INFO(dev)->gen > 6) {
8680 uint16_t postoff = 0;
8681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008682 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008683 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008684
8685 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8686 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8687 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8688
8689 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8690 } else {
8691 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8692
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008693 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008694 mode |= CSC_BLACK_SCREEN_OFFSET;
8695
8696 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8697 }
8698}
8699
Daniel Vetter6ff93602013-04-19 11:24:36 +02008700static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008701{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008702 struct drm_device *dev = crtc->dev;
8703 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008705 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008706 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008707 uint32_t val;
8708
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008709 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008710
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008711 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008715 val |= PIPECONF_INTERLACED_ILK;
8716 else
8717 val |= PIPECONF_PROGRESSIVE;
8718
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008719 I915_WRITE(PIPECONF(cpu_transcoder), val);
8720 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008721
8722 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8723 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008724
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308725 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008726 val = 0;
8727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008728 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008729 case 18:
8730 val |= PIPEMISC_DITHER_6_BPC;
8731 break;
8732 case 24:
8733 val |= PIPEMISC_DITHER_8_BPC;
8734 break;
8735 case 30:
8736 val |= PIPEMISC_DITHER_10_BPC;
8737 break;
8738 case 36:
8739 val |= PIPEMISC_DITHER_12_BPC;
8740 break;
8741 default:
8742 /* Case prevented by pipe_config_set_bpp. */
8743 BUG();
8744 }
8745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008746 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008747 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8748
8749 I915_WRITE(PIPEMISC(pipe), val);
8750 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008751}
8752
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008753static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008754 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008755 intel_clock_t *clock,
8756 bool *has_reduced_clock,
8757 intel_clock_t *reduced_clock)
8758{
8759 struct drm_device *dev = crtc->dev;
8760 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761 int refclk;
8762 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008763 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008764
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008765 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008766
8767 /*
8768 * Returns a set of divisors for the desired target clock with the given
8769 * refclk, or FALSE. The returned values represent the clock equation:
8770 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8771 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008772 limit = intel_limit(crtc_state, refclk);
8773 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008774 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008775 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008776 if (!ret)
8777 return false;
8778
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008779 return true;
8780}
8781
Paulo Zanonid4b19312012-11-29 11:29:32 -02008782int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8783{
8784 /*
8785 * Account for spread spectrum to avoid
8786 * oversubscribing the link. Max center spread
8787 * is 2.5%; use 5% for safety's sake.
8788 */
8789 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008790 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008791}
8792
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008793static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008794{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008795 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008796}
8797
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008798static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008799 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008800 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008801 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008802{
8803 struct drm_crtc *crtc = &intel_crtc->base;
8804 struct drm_device *dev = crtc->dev;
8805 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008806 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008807 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008808 struct drm_connector_state *connector_state;
8809 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008811 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008812 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008813
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008814 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008815 if (connector_state->crtc != crtc_state->base.crtc)
8816 continue;
8817
8818 encoder = to_intel_encoder(connector_state->best_encoder);
8819
8820 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008821 case INTEL_OUTPUT_LVDS:
8822 is_lvds = true;
8823 break;
8824 case INTEL_OUTPUT_SDVO:
8825 case INTEL_OUTPUT_HDMI:
8826 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008827 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008828 default:
8829 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008830 }
8831
8832 num_connectors++;
8833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008834
Chris Wilsonc1858122010-12-03 21:35:48 +00008835 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008836 factor = 21;
8837 if (is_lvds) {
8838 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008839 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008840 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008841 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008843 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008844
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008845 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008846 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008847
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008848 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8849 *fp2 |= FP_CB_TUNE;
8850
Chris Wilson5eddb702010-09-11 13:48:45 +01008851 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008852
Eric Anholta07d6782011-03-30 13:01:08 -07008853 if (is_lvds)
8854 dpll |= DPLLB_MODE_LVDS;
8855 else
8856 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008857
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008859 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008860
8861 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008862 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008864 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865
Eric Anholta07d6782011-03-30 13:01:08 -07008866 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008868 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008870
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008872 case 5:
8873 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8874 break;
8875 case 7:
8876 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8877 break;
8878 case 10:
8879 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8880 break;
8881 case 14:
8882 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8883 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 }
8885
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008886 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008887 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008888 else
8889 dpll |= PLL_REF_INPUT_DREFCLK;
8890
Daniel Vetter959e16d2013-06-05 13:34:21 +02008891 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008892}
8893
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008894static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8895 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008896{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008897 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008898 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008899 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008900 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008901 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008902 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008904 memset(&crtc_state->dpll_hw_state, 0,
8905 sizeof(crtc_state->dpll_hw_state));
8906
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008907 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008908
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008909 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8910 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008913 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008915 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8916 return -EINVAL;
8917 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008918 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008919 if (!crtc_state->clock_set) {
8920 crtc_state->dpll.n = clock.n;
8921 crtc_state->dpll.m1 = clock.m1;
8922 crtc_state->dpll.m2 = clock.m2;
8923 crtc_state->dpll.p1 = clock.p1;
8924 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008925 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008926
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008927 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 if (crtc_state->has_pch_encoder) {
8929 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008930 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008931 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008932
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008933 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008934 &fp, &reduced_clock,
8935 has_reduced_clock ? &fp2 : NULL);
8936
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008937 crtc_state->dpll_hw_state.dpll = dpll;
8938 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008939 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008940 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008941 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008942 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008943
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008944 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008945 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008946 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008947 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008948 return -EINVAL;
8949 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008950 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008951
Rodrigo Viviab585de2015-03-24 12:40:09 -07008952 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008953 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008954 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008955 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008956
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008957 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958}
8959
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008960static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8961 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008962{
8963 struct drm_device *dev = crtc->base.dev;
8964 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008965 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008966
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008967 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8968 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8969 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8970 & ~TU_SIZE_MASK;
8971 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8972 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8973 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8974}
8975
8976static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8977 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008978 struct intel_link_m_n *m_n,
8979 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008980{
8981 struct drm_device *dev = crtc->base.dev;
8982 struct drm_i915_private *dev_priv = dev->dev_private;
8983 enum pipe pipe = crtc->pipe;
8984
8985 if (INTEL_INFO(dev)->gen >= 5) {
8986 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8987 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8988 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8989 & ~TU_SIZE_MASK;
8990 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8991 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8992 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008993 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8994 * gen < 8) and if DRRS is supported (to make sure the
8995 * registers are not unnecessarily read).
8996 */
8997 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008998 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008999 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9000 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9001 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9002 & ~TU_SIZE_MASK;
9003 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9004 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9005 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9006 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009007 } else {
9008 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9009 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9010 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9011 & ~TU_SIZE_MASK;
9012 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9013 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9014 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9015 }
9016}
9017
9018void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009019 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009020{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009021 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009022 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9023 else
9024 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009025 &pipe_config->dp_m_n,
9026 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009027}
9028
Daniel Vetter72419202013-04-04 13:28:53 +02009029static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009030 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009031{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009032 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009033 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009034}
9035
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009036static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009037 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009038{
9039 struct drm_device *dev = crtc->base.dev;
9040 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009041 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9042 uint32_t ps_ctrl = 0;
9043 int id = -1;
9044 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009045
Chandra Kondurua1b22782015-04-07 15:28:45 -07009046 /* find scaler attached to this pipe */
9047 for (i = 0; i < crtc->num_scalers; i++) {
9048 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9049 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9050 id = i;
9051 pipe_config->pch_pfit.enabled = true;
9052 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9053 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9054 break;
9055 }
9056 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009057
Chandra Kondurua1b22782015-04-07 15:28:45 -07009058 scaler_state->scaler_id = id;
9059 if (id >= 0) {
9060 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9061 } else {
9062 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009063 }
9064}
9065
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009066static void
9067skylake_get_initial_plane_config(struct intel_crtc *crtc,
9068 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009069{
9070 struct drm_device *dev = crtc->base.dev;
9071 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009072 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073 int pipe = crtc->pipe;
9074 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009075 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009076 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009077 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009078
Damien Lespiaud9806c92015-01-21 14:07:19 +00009079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009080 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081 DRM_DEBUG_KMS("failed to alloc fb\n");
9082 return;
9083 }
9084
Damien Lespiau1b842c82015-01-21 13:50:54 +00009085 fb = &intel_fb->base;
9086
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009087 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009088 if (!(val & PLANE_CTL_ENABLE))
9089 goto error;
9090
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009091 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9092 fourcc = skl_format_to_fourcc(pixel_format,
9093 val & PLANE_CTL_ORDER_RGBX,
9094 val & PLANE_CTL_ALPHA_MASK);
9095 fb->pixel_format = fourcc;
9096 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9097
Damien Lespiau40f46282015-02-27 11:15:21 +00009098 tiling = val & PLANE_CTL_TILED_MASK;
9099 switch (tiling) {
9100 case PLANE_CTL_TILED_LINEAR:
9101 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9102 break;
9103 case PLANE_CTL_TILED_X:
9104 plane_config->tiling = I915_TILING_X;
9105 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9106 break;
9107 case PLANE_CTL_TILED_Y:
9108 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9109 break;
9110 case PLANE_CTL_TILED_YF:
9111 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9112 break;
9113 default:
9114 MISSING_CASE(tiling);
9115 goto error;
9116 }
9117
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009118 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9119 plane_config->base = base;
9120
9121 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9122
9123 val = I915_READ(PLANE_SIZE(pipe, 0));
9124 fb->height = ((val >> 16) & 0xfff) + 1;
9125 fb->width = ((val >> 0) & 0x1fff) + 1;
9126
9127 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009128 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9129 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009130 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9131
9132 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009133 fb->pixel_format,
9134 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009135
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009136 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009137
9138 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9139 pipe_name(pipe), fb->width, fb->height,
9140 fb->bits_per_pixel, base, fb->pitches[0],
9141 plane_config->size);
9142
Damien Lespiau2d140302015-02-05 17:22:18 +00009143 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009144 return;
9145
9146error:
9147 kfree(fb);
9148}
9149
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009150static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009151 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009152{
9153 struct drm_device *dev = crtc->base.dev;
9154 struct drm_i915_private *dev_priv = dev->dev_private;
9155 uint32_t tmp;
9156
9157 tmp = I915_READ(PF_CTL(crtc->pipe));
9158
9159 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009160 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009161 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9162 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009163
9164 /* We currently do not free assignements of panel fitters on
9165 * ivb/hsw (since we don't use the higher upscaling modes which
9166 * differentiates them) so just WARN about this case for now. */
9167 if (IS_GEN7(dev)) {
9168 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9169 PF_PIPE_SEL_IVB(crtc->pipe));
9170 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009171 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009172}
9173
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009174static void
9175ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9176 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
9180 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009181 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009182 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009183 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009184 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009185 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009186
Damien Lespiau42a7b082015-02-05 19:35:13 +00009187 val = I915_READ(DSPCNTR(pipe));
9188 if (!(val & DISPLAY_PLANE_ENABLE))
9189 return;
9190
Damien Lespiaud9806c92015-01-21 14:07:19 +00009191 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009192 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009193 DRM_DEBUG_KMS("failed to alloc fb\n");
9194 return;
9195 }
9196
Damien Lespiau1b842c82015-01-21 13:50:54 +00009197 fb = &intel_fb->base;
9198
Daniel Vetter18c52472015-02-10 17:16:09 +00009199 if (INTEL_INFO(dev)->gen >= 4) {
9200 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009201 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009202 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9203 }
9204 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009205
9206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009207 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009208 fb->pixel_format = fourcc;
9209 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009210
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009211 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009213 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009215 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009216 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009217 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009218 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009219 }
9220 plane_config->base = base;
9221
9222 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009223 fb->width = ((val >> 16) & 0xfff) + 1;
9224 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225
9226 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009227 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009228
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009230 fb->pixel_format,
9231 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009233 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234
Damien Lespiau2844a922015-01-20 12:51:48 +00009235 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9236 pipe_name(pipe), fb->width, fb->height,
9237 fb->bits_per_pixel, base, fb->pitches[0],
9238 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009239
Damien Lespiau2d140302015-02-05 17:22:18 +00009240 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009241}
9242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009243static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009244 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009245{
9246 struct drm_device *dev = crtc->base.dev;
9247 struct drm_i915_private *dev_priv = dev->dev_private;
9248 uint32_t tmp;
9249
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009250 if (!intel_display_power_is_enabled(dev_priv,
9251 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009252 return false;
9253
Daniel Vettere143a212013-07-04 12:01:15 +02009254 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009255 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009256
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009257 tmp = I915_READ(PIPECONF(crtc->pipe));
9258 if (!(tmp & PIPECONF_ENABLE))
9259 return false;
9260
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009261 switch (tmp & PIPECONF_BPC_MASK) {
9262 case PIPECONF_6BPC:
9263 pipe_config->pipe_bpp = 18;
9264 break;
9265 case PIPECONF_8BPC:
9266 pipe_config->pipe_bpp = 24;
9267 break;
9268 case PIPECONF_10BPC:
9269 pipe_config->pipe_bpp = 30;
9270 break;
9271 case PIPECONF_12BPC:
9272 pipe_config->pipe_bpp = 36;
9273 break;
9274 default:
9275 break;
9276 }
9277
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009278 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9279 pipe_config->limited_color_range = true;
9280
Daniel Vetterab9412b2013-05-03 11:49:46 +02009281 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009282 struct intel_shared_dpll *pll;
9283
Daniel Vetter88adfff2013-03-28 10:42:01 +01009284 pipe_config->has_pch_encoder = true;
9285
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009286 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9287 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9288 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009289
9290 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009291
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009292 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009293 pipe_config->shared_dpll =
9294 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009295 } else {
9296 tmp = I915_READ(PCH_DPLL_SEL);
9297 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9298 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9299 else
9300 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9301 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009302
9303 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9304
9305 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9306 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009307
9308 tmp = pipe_config->dpll_hw_state.dpll;
9309 pipe_config->pixel_multiplier =
9310 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9311 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009312
9313 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009314 } else {
9315 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009316 }
9317
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009318 intel_get_pipe_timings(crtc, pipe_config);
9319
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009320 ironlake_get_pfit_config(crtc, pipe_config);
9321
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009322 return true;
9323}
9324
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009325static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9326{
9327 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009328 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009330 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009331 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009332 pipe_name(crtc->pipe));
9333
Rob Clarke2c719b2014-12-15 13:56:32 -05009334 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9335 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9336 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9337 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9338 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9339 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009341 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009342 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009343 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009344 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009347 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009348 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009349
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009350 /*
9351 * In theory we can still leave IRQs enabled, as long as only the HPD
9352 * interrupts remain enabled. We used to check for that, but since it's
9353 * gen-specific and since we only disable LCPLL after we fully disable
9354 * the interrupts, the check below should be enough.
9355 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009356 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357}
9358
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009359static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9360{
9361 struct drm_device *dev = dev_priv->dev;
9362
9363 if (IS_HASWELL(dev))
9364 return I915_READ(D_COMP_HSW);
9365 else
9366 return I915_READ(D_COMP_BDW);
9367}
9368
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009369static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9370{
9371 struct drm_device *dev = dev_priv->dev;
9372
9373 if (IS_HASWELL(dev)) {
9374 mutex_lock(&dev_priv->rps.hw_lock);
9375 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9376 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009377 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009378 mutex_unlock(&dev_priv->rps.hw_lock);
9379 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009380 I915_WRITE(D_COMP_BDW, val);
9381 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009382 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009383}
9384
9385/*
9386 * This function implements pieces of two sequences from BSpec:
9387 * - Sequence for display software to disable LCPLL
9388 * - Sequence for display software to allow package C8+
9389 * The steps implemented here are just the steps that actually touch the LCPLL
9390 * register. Callers should take care of disabling all the display engine
9391 * functions, doing the mode unset, fixing interrupts, etc.
9392 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009393static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9394 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009395{
9396 uint32_t val;
9397
9398 assert_can_disable_lcpll(dev_priv);
9399
9400 val = I915_READ(LCPLL_CTL);
9401
9402 if (switch_to_fclk) {
9403 val |= LCPLL_CD_SOURCE_FCLK;
9404 I915_WRITE(LCPLL_CTL, val);
9405
9406 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9407 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9408 DRM_ERROR("Switching to FCLK failed\n");
9409
9410 val = I915_READ(LCPLL_CTL);
9411 }
9412
9413 val |= LCPLL_PLL_DISABLE;
9414 I915_WRITE(LCPLL_CTL, val);
9415 POSTING_READ(LCPLL_CTL);
9416
9417 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9418 DRM_ERROR("LCPLL still locked\n");
9419
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009420 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009421 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009422 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009423 ndelay(100);
9424
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009425 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9426 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009427 DRM_ERROR("D_COMP RCOMP still in progress\n");
9428
9429 if (allow_power_down) {
9430 val = I915_READ(LCPLL_CTL);
9431 val |= LCPLL_POWER_DOWN_ALLOW;
9432 I915_WRITE(LCPLL_CTL, val);
9433 POSTING_READ(LCPLL_CTL);
9434 }
9435}
9436
9437/*
9438 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9439 * source.
9440 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009441static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009442{
9443 uint32_t val;
9444
9445 val = I915_READ(LCPLL_CTL);
9446
9447 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9448 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9449 return;
9450
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009451 /*
9452 * Make sure we're not on PC8 state before disabling PC8, otherwise
9453 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009454 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009455 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009456
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009457 if (val & LCPLL_POWER_DOWN_ALLOW) {
9458 val &= ~LCPLL_POWER_DOWN_ALLOW;
9459 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009460 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009461 }
9462
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009463 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464 val |= D_COMP_COMP_FORCE;
9465 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009466 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009467
9468 val = I915_READ(LCPLL_CTL);
9469 val &= ~LCPLL_PLL_DISABLE;
9470 I915_WRITE(LCPLL_CTL, val);
9471
9472 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9473 DRM_ERROR("LCPLL not locked yet\n");
9474
9475 if (val & LCPLL_CD_SOURCE_FCLK) {
9476 val = I915_READ(LCPLL_CTL);
9477 val &= ~LCPLL_CD_SOURCE_FCLK;
9478 I915_WRITE(LCPLL_CTL, val);
9479
9480 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9481 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9482 DRM_ERROR("Switching back to LCPLL failed\n");
9483 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009484
Mika Kuoppala59bad942015-01-16 11:34:40 +02009485 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009486 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009487}
9488
Paulo Zanoni765dab672014-03-07 20:08:18 -03009489/*
9490 * Package states C8 and deeper are really deep PC states that can only be
9491 * reached when all the devices on the system allow it, so even if the graphics
9492 * device allows PC8+, it doesn't mean the system will actually get to these
9493 * states. Our driver only allows PC8+ when going into runtime PM.
9494 *
9495 * The requirements for PC8+ are that all the outputs are disabled, the power
9496 * well is disabled and most interrupts are disabled, and these are also
9497 * requirements for runtime PM. When these conditions are met, we manually do
9498 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9499 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9500 * hang the machine.
9501 *
9502 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9503 * the state of some registers, so when we come back from PC8+ we need to
9504 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9505 * need to take care of the registers kept by RC6. Notice that this happens even
9506 * if we don't put the device in PCI D3 state (which is what currently happens
9507 * because of the runtime PM support).
9508 *
9509 * For more, read "Display Sequences for Package C8" on the hardware
9510 * documentation.
9511 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009512void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009513{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009514 struct drm_device *dev = dev_priv->dev;
9515 uint32_t val;
9516
Paulo Zanonic67a4702013-08-19 13:18:09 -03009517 DRM_DEBUG_KMS("Enabling package C8+\n");
9518
Paulo Zanonic67a4702013-08-19 13:18:09 -03009519 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9520 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9521 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9522 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9523 }
9524
9525 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009526 hsw_disable_lcpll(dev_priv, true, true);
9527}
9528
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009529void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530{
9531 struct drm_device *dev = dev_priv->dev;
9532 uint32_t val;
9533
Paulo Zanonic67a4702013-08-19 13:18:09 -03009534 DRM_DEBUG_KMS("Disabling package C8+\n");
9535
9536 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009537 lpt_init_pch_refclk(dev);
9538
9539 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9540 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9541 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9542 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9543 }
9544
9545 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009546}
9547
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009548static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309549{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009550 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009551 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309552
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009553 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309554}
9555
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009556/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009557static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009558{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009559 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009560 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009561 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009562
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009563 for_each_intel_crtc(state->dev, intel_crtc) {
9564 int pixel_rate;
9565
9566 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9567 if (IS_ERR(crtc_state))
9568 return PTR_ERR(crtc_state);
9569
9570 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009571 continue;
9572
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009573 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009574
9575 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009576 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009577 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9578
9579 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9580 }
9581
9582 return max_pixel_rate;
9583}
9584
9585static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9586{
9587 struct drm_i915_private *dev_priv = dev->dev_private;
9588 uint32_t val, data;
9589 int ret;
9590
9591 if (WARN((I915_READ(LCPLL_CTL) &
9592 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9593 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9594 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9595 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9596 "trying to change cdclk frequency with cdclk not enabled\n"))
9597 return;
9598
9599 mutex_lock(&dev_priv->rps.hw_lock);
9600 ret = sandybridge_pcode_write(dev_priv,
9601 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9602 mutex_unlock(&dev_priv->rps.hw_lock);
9603 if (ret) {
9604 DRM_ERROR("failed to inform pcode about cdclk change\n");
9605 return;
9606 }
9607
9608 val = I915_READ(LCPLL_CTL);
9609 val |= LCPLL_CD_SOURCE_FCLK;
9610 I915_WRITE(LCPLL_CTL, val);
9611
9612 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9613 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9614 DRM_ERROR("Switching to FCLK failed\n");
9615
9616 val = I915_READ(LCPLL_CTL);
9617 val &= ~LCPLL_CLK_FREQ_MASK;
9618
9619 switch (cdclk) {
9620 case 450000:
9621 val |= LCPLL_CLK_FREQ_450;
9622 data = 0;
9623 break;
9624 case 540000:
9625 val |= LCPLL_CLK_FREQ_54O_BDW;
9626 data = 1;
9627 break;
9628 case 337500:
9629 val |= LCPLL_CLK_FREQ_337_5_BDW;
9630 data = 2;
9631 break;
9632 case 675000:
9633 val |= LCPLL_CLK_FREQ_675_BDW;
9634 data = 3;
9635 break;
9636 default:
9637 WARN(1, "invalid cdclk frequency\n");
9638 return;
9639 }
9640
9641 I915_WRITE(LCPLL_CTL, val);
9642
9643 val = I915_READ(LCPLL_CTL);
9644 val &= ~LCPLL_CD_SOURCE_FCLK;
9645 I915_WRITE(LCPLL_CTL, val);
9646
9647 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9648 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9649 DRM_ERROR("Switching back to LCPLL failed\n");
9650
9651 mutex_lock(&dev_priv->rps.hw_lock);
9652 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9653 mutex_unlock(&dev_priv->rps.hw_lock);
9654
9655 intel_update_cdclk(dev);
9656
9657 WARN(cdclk != dev_priv->cdclk_freq,
9658 "cdclk requested %d kHz but got %d kHz\n",
9659 cdclk, dev_priv->cdclk_freq);
9660}
9661
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009662static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664 struct drm_i915_private *dev_priv = to_i915(state->dev);
9665 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009666 int cdclk;
9667
9668 /*
9669 * FIXME should also account for plane ratio
9670 * once 64bpp pixel formats are supported.
9671 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009672 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009674 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009675 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009676 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009677 cdclk = 450000;
9678 else
9679 cdclk = 337500;
9680
9681 /*
9682 * FIXME move the cdclk caclulation to
9683 * compute_config() so we can fail gracegully.
9684 */
9685 if (cdclk > dev_priv->max_cdclk_freq) {
9686 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9687 cdclk, dev_priv->max_cdclk_freq);
9688 cdclk = dev_priv->max_cdclk_freq;
9689 }
9690
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009691 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009692
9693 return 0;
9694}
9695
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009696static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009697{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009698 struct drm_device *dev = old_state->dev;
9699 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009701 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009702}
9703
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009704static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9705 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009706{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009707 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009708 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009709
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009710 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009711
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009712 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009713}
9714
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309715static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9716 enum port port,
9717 struct intel_crtc_state *pipe_config)
9718{
9719 switch (port) {
9720 case PORT_A:
9721 pipe_config->ddi_pll_sel = SKL_DPLL0;
9722 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9723 break;
9724 case PORT_B:
9725 pipe_config->ddi_pll_sel = SKL_DPLL1;
9726 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9727 break;
9728 case PORT_C:
9729 pipe_config->ddi_pll_sel = SKL_DPLL2;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9731 break;
9732 default:
9733 DRM_ERROR("Incorrect port type\n");
9734 }
9735}
9736
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009737static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9738 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009739 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009740{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009741 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009742
9743 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9744 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9745
9746 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009747 case SKL_DPLL0:
9748 /*
9749 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9750 * of the shared DPLL framework and thus needs to be read out
9751 * separately
9752 */
9753 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9754 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9755 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009756 case SKL_DPLL1:
9757 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9758 break;
9759 case SKL_DPLL2:
9760 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9761 break;
9762 case SKL_DPLL3:
9763 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9764 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009765 }
9766}
9767
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009768static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9769 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009770 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009771{
9772 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9773
9774 switch (pipe_config->ddi_pll_sel) {
9775 case PORT_CLK_SEL_WRPLL1:
9776 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9777 break;
9778 case PORT_CLK_SEL_WRPLL2:
9779 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9780 break;
9781 }
9782}
9783
Daniel Vetter26804af2014-06-25 22:01:55 +03009784static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009785 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009786{
9787 struct drm_device *dev = crtc->base.dev;
9788 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009789 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009790 enum port port;
9791 uint32_t tmp;
9792
9793 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9794
9795 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9796
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009797 if (IS_SKYLAKE(dev))
9798 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309799 else if (IS_BROXTON(dev))
9800 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009801 else
9802 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009803
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009804 if (pipe_config->shared_dpll >= 0) {
9805 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9806
9807 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9808 &pipe_config->dpll_hw_state));
9809 }
9810
Daniel Vetter26804af2014-06-25 22:01:55 +03009811 /*
9812 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9813 * DDI E. So just check whether this pipe is wired to DDI E and whether
9814 * the PCH transcoder is on.
9815 */
Damien Lespiauca370452013-12-03 13:56:24 +00009816 if (INTEL_INFO(dev)->gen < 9 &&
9817 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009818 pipe_config->has_pch_encoder = true;
9819
9820 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9821 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9822 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9823
9824 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9825 }
9826}
9827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009828static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009829 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009830{
9831 struct drm_device *dev = crtc->base.dev;
9832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009833 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009834 uint32_t tmp;
9835
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009836 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009837 POWER_DOMAIN_PIPE(crtc->pipe)))
9838 return false;
9839
Daniel Vettere143a212013-07-04 12:01:15 +02009840 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009841 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9842
Daniel Vettereccb1402013-05-22 00:50:22 +02009843 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9844 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9845 enum pipe trans_edp_pipe;
9846 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9847 default:
9848 WARN(1, "unknown pipe linked to edp transcoder\n");
9849 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9850 case TRANS_DDI_EDP_INPUT_A_ON:
9851 trans_edp_pipe = PIPE_A;
9852 break;
9853 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9854 trans_edp_pipe = PIPE_B;
9855 break;
9856 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9857 trans_edp_pipe = PIPE_C;
9858 break;
9859 }
9860
9861 if (trans_edp_pipe == crtc->pipe)
9862 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9863 }
9864
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009865 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009866 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009867 return false;
9868
Daniel Vettereccb1402013-05-22 00:50:22 +02009869 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009870 if (!(tmp & PIPECONF_ENABLE))
9871 return false;
9872
Daniel Vetter26804af2014-06-25 22:01:55 +03009873 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009874
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009875 intel_get_pipe_timings(crtc, pipe_config);
9876
Chandra Kondurua1b22782015-04-07 15:28:45 -07009877 if (INTEL_INFO(dev)->gen >= 9) {
9878 skl_init_scalers(dev, crtc, pipe_config);
9879 }
9880
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009881 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009882
9883 if (INTEL_INFO(dev)->gen >= 9) {
9884 pipe_config->scaler_state.scaler_id = -1;
9885 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9886 }
9887
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009888 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009889 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009890 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009891 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009892 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009893 else
9894 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009895 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009896
Jesse Barnese59150d2014-01-07 13:30:45 -08009897 if (IS_HASWELL(dev))
9898 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9899 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009900
Clint Taylorebb69c92014-09-30 10:30:22 -07009901 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9902 pipe_config->pixel_multiplier =
9903 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9904 } else {
9905 pipe_config->pixel_multiplier = 1;
9906 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009907
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009908 return true;
9909}
9910
Chris Wilson560b85b2010-08-07 11:01:38 +01009911static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9912{
9913 struct drm_device *dev = crtc->dev;
9914 struct drm_i915_private *dev_priv = dev->dev_private;
9915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009916 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009917
Ville Syrjälädc41c152014-08-13 11:57:05 +03009918 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009919 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9920 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009921 unsigned int stride = roundup_pow_of_two(width) * 4;
9922
9923 switch (stride) {
9924 default:
9925 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9926 width, stride);
9927 stride = 256;
9928 /* fallthrough */
9929 case 256:
9930 case 512:
9931 case 1024:
9932 case 2048:
9933 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009934 }
9935
Ville Syrjälädc41c152014-08-13 11:57:05 +03009936 cntl |= CURSOR_ENABLE |
9937 CURSOR_GAMMA_ENABLE |
9938 CURSOR_FORMAT_ARGB |
9939 CURSOR_STRIDE(stride);
9940
9941 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009942 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009943
Ville Syrjälädc41c152014-08-13 11:57:05 +03009944 if (intel_crtc->cursor_cntl != 0 &&
9945 (intel_crtc->cursor_base != base ||
9946 intel_crtc->cursor_size != size ||
9947 intel_crtc->cursor_cntl != cntl)) {
9948 /* On these chipsets we can only modify the base/size/stride
9949 * whilst the cursor is disabled.
9950 */
9951 I915_WRITE(_CURACNTR, 0);
9952 POSTING_READ(_CURACNTR);
9953 intel_crtc->cursor_cntl = 0;
9954 }
9955
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009956 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009957 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009958 intel_crtc->cursor_base = base;
9959 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009960
9961 if (intel_crtc->cursor_size != size) {
9962 I915_WRITE(CURSIZE, size);
9963 intel_crtc->cursor_size = size;
9964 }
9965
Chris Wilson4b0e3332014-05-30 16:35:26 +03009966 if (intel_crtc->cursor_cntl != cntl) {
9967 I915_WRITE(_CURACNTR, cntl);
9968 POSTING_READ(_CURACNTR);
9969 intel_crtc->cursor_cntl = cntl;
9970 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009971}
9972
9973static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9974{
9975 struct drm_device *dev = crtc->dev;
9976 struct drm_i915_private *dev_priv = dev->dev_private;
9977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9978 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009979 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009980
Chris Wilson4b0e3332014-05-30 16:35:26 +03009981 cntl = 0;
9982 if (base) {
9983 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009984 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309985 case 64:
9986 cntl |= CURSOR_MODE_64_ARGB_AX;
9987 break;
9988 case 128:
9989 cntl |= CURSOR_MODE_128_ARGB_AX;
9990 break;
9991 case 256:
9992 cntl |= CURSOR_MODE_256_ARGB_AX;
9993 break;
9994 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009995 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309996 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009997 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009998 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009999
10000 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10001 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010002 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010003
Matt Roper8e7d6882015-01-21 16:35:41 -080010004 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010005 cntl |= CURSOR_ROTATE_180;
10006
Chris Wilson4b0e3332014-05-30 16:35:26 +030010007 if (intel_crtc->cursor_cntl != cntl) {
10008 I915_WRITE(CURCNTR(pipe), cntl);
10009 POSTING_READ(CURCNTR(pipe));
10010 intel_crtc->cursor_cntl = cntl;
10011 }
10012
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010013 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010014 I915_WRITE(CURBASE(pipe), base);
10015 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010016
10017 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010018}
10019
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010020/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010021static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10022 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010023{
10024 struct drm_device *dev = crtc->dev;
10025 struct drm_i915_private *dev_priv = dev->dev_private;
10026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10027 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010028 int x = crtc->cursor_x;
10029 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010030 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010031
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010032 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010033 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010035 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010036 base = 0;
10037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010038 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010039 base = 0;
10040
10041 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010042 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010043 base = 0;
10044
10045 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10046 x = -x;
10047 }
10048 pos |= x << CURSOR_X_SHIFT;
10049
10050 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010051 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010052 base = 0;
10053
10054 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10055 y = -y;
10056 }
10057 pos |= y << CURSOR_Y_SHIFT;
10058
Chris Wilson4b0e3332014-05-30 16:35:26 +030010059 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010060 return;
10061
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010062 I915_WRITE(CURPOS(pipe), pos);
10063
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010064 /* ILK+ do this automagically */
10065 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010066 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010067 base += (intel_crtc->base.cursor->state->crtc_h *
10068 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010069 }
10070
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010071 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010072 i845_update_cursor(crtc, base);
10073 else
10074 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010075}
10076
Ville Syrjälädc41c152014-08-13 11:57:05 +030010077static bool cursor_size_ok(struct drm_device *dev,
10078 uint32_t width, uint32_t height)
10079{
10080 if (width == 0 || height == 0)
10081 return false;
10082
10083 /*
10084 * 845g/865g are special in that they are only limited by
10085 * the width of their cursors, the height is arbitrary up to
10086 * the precision of the register. Everything else requires
10087 * square cursors, limited to a few power-of-two sizes.
10088 */
10089 if (IS_845G(dev) || IS_I865G(dev)) {
10090 if ((width & 63) != 0)
10091 return false;
10092
10093 if (width > (IS_845G(dev) ? 64 : 512))
10094 return false;
10095
10096 if (height > 1023)
10097 return false;
10098 } else {
10099 switch (width | height) {
10100 case 256:
10101 case 128:
10102 if (IS_GEN2(dev))
10103 return false;
10104 case 64:
10105 break;
10106 default:
10107 return false;
10108 }
10109 }
10110
10111 return true;
10112}
10113
Jesse Barnes79e53942008-11-07 14:24:08 -080010114static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010115 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010116{
James Simmons72034252010-08-03 01:33:19 +010010117 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010119
James Simmons72034252010-08-03 01:33:19 +010010120 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010121 intel_crtc->lut_r[i] = red[i] >> 8;
10122 intel_crtc->lut_g[i] = green[i] >> 8;
10123 intel_crtc->lut_b[i] = blue[i] >> 8;
10124 }
10125
10126 intel_crtc_load_lut(crtc);
10127}
10128
Jesse Barnes79e53942008-11-07 14:24:08 -080010129/* VESA 640x480x72Hz mode to set on the pipe */
10130static struct drm_display_mode load_detect_mode = {
10131 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10132 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10133};
10134
Daniel Vettera8bb6812014-02-10 18:00:39 +010010135struct drm_framebuffer *
10136__intel_framebuffer_create(struct drm_device *dev,
10137 struct drm_mode_fb_cmd2 *mode_cmd,
10138 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010139{
10140 struct intel_framebuffer *intel_fb;
10141 int ret;
10142
10143 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10144 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010145 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010146 return ERR_PTR(-ENOMEM);
10147 }
10148
10149 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010150 if (ret)
10151 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010152
10153 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010154err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010155 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010156 kfree(intel_fb);
10157
10158 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010159}
10160
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010161static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010162intel_framebuffer_create(struct drm_device *dev,
10163 struct drm_mode_fb_cmd2 *mode_cmd,
10164 struct drm_i915_gem_object *obj)
10165{
10166 struct drm_framebuffer *fb;
10167 int ret;
10168
10169 ret = i915_mutex_lock_interruptible(dev);
10170 if (ret)
10171 return ERR_PTR(ret);
10172 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10173 mutex_unlock(&dev->struct_mutex);
10174
10175 return fb;
10176}
10177
Chris Wilsond2dff872011-04-19 08:36:26 +010010178static u32
10179intel_framebuffer_pitch_for_width(int width, int bpp)
10180{
10181 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10182 return ALIGN(pitch, 64);
10183}
10184
10185static u32
10186intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10187{
10188 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010189 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010190}
10191
10192static struct drm_framebuffer *
10193intel_framebuffer_create_for_mode(struct drm_device *dev,
10194 struct drm_display_mode *mode,
10195 int depth, int bpp)
10196{
10197 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010198 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010199
10200 obj = i915_gem_alloc_object(dev,
10201 intel_framebuffer_size_for_mode(mode, bpp));
10202 if (obj == NULL)
10203 return ERR_PTR(-ENOMEM);
10204
10205 mode_cmd.width = mode->hdisplay;
10206 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010207 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10208 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010209 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010210
10211 return intel_framebuffer_create(dev, &mode_cmd, obj);
10212}
10213
10214static struct drm_framebuffer *
10215mode_fits_in_fbdev(struct drm_device *dev,
10216 struct drm_display_mode *mode)
10217{
Daniel Vetter4520f532013-10-09 09:18:51 +020010218#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010219 struct drm_i915_private *dev_priv = dev->dev_private;
10220 struct drm_i915_gem_object *obj;
10221 struct drm_framebuffer *fb;
10222
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010223 if (!dev_priv->fbdev)
10224 return NULL;
10225
10226 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010227 return NULL;
10228
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010229 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010230 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010231
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010232 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010233 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10234 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010235 return NULL;
10236
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010237 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010238 return NULL;
10239
10240 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010241#else
10242 return NULL;
10243#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010244}
10245
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010246static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10247 struct drm_crtc *crtc,
10248 struct drm_display_mode *mode,
10249 struct drm_framebuffer *fb,
10250 int x, int y)
10251{
10252 struct drm_plane_state *plane_state;
10253 int hdisplay, vdisplay;
10254 int ret;
10255
10256 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10257 if (IS_ERR(plane_state))
10258 return PTR_ERR(plane_state);
10259
10260 if (mode)
10261 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10262 else
10263 hdisplay = vdisplay = 0;
10264
10265 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10266 if (ret)
10267 return ret;
10268 drm_atomic_set_fb_for_plane(plane_state, fb);
10269 plane_state->crtc_x = 0;
10270 plane_state->crtc_y = 0;
10271 plane_state->crtc_w = hdisplay;
10272 plane_state->crtc_h = vdisplay;
10273 plane_state->src_x = x << 16;
10274 plane_state->src_y = y << 16;
10275 plane_state->src_w = hdisplay << 16;
10276 plane_state->src_h = vdisplay << 16;
10277
10278 return 0;
10279}
10280
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010281bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010282 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010283 struct intel_load_detect_pipe *old,
10284 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010285{
10286 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010287 struct intel_encoder *intel_encoder =
10288 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010290 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 struct drm_crtc *crtc = NULL;
10292 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010293 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010294 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010295 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010296 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010297 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010298 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010299
Chris Wilsond2dff872011-04-19 08:36:26 +010010300 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010301 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010302 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010303
Rob Clark51fd3712013-11-19 12:10:12 -050010304retry:
10305 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10306 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010307 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010308
Jesse Barnes79e53942008-11-07 14:24:08 -080010309 /*
10310 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010311 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 * - if the connector already has an assigned crtc, use it (but make
10313 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010314 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010315 * - try to find the first unused crtc that can drive this connector,
10316 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010317 */
10318
10319 /* See if we already have a CRTC for this connector */
10320 if (encoder->crtc) {
10321 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010322
Rob Clark51fd3712013-11-19 12:10:12 -050010323 ret = drm_modeset_lock(&crtc->mutex, ctx);
10324 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010325 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010326 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10327 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010328 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010329
Daniel Vetter24218aa2012-08-12 19:27:11 +020010330 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010331 old->load_detect_temp = false;
10332
10333 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010334 if (connector->dpms != DRM_MODE_DPMS_ON)
10335 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010336
Chris Wilson71731882011-04-19 23:10:58 +010010337 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010338 }
10339
10340 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010341 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 i++;
10343 if (!(encoder->possible_crtcs & (1 << i)))
10344 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010345 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010346 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010347
10348 crtc = possible_crtc;
10349 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010350 }
10351
10352 /*
10353 * If we didn't find an unused CRTC, don't use any.
10354 */
10355 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010356 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010357 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 }
10359
Rob Clark51fd3712013-11-19 12:10:12 -050010360 ret = drm_modeset_lock(&crtc->mutex, ctx);
10361 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010362 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010363 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10364 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010365 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010366
10367 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010368 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010369 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010370 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010372 state = drm_atomic_state_alloc(dev);
10373 if (!state)
10374 return false;
10375
10376 state->acquire_ctx = ctx;
10377
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010378 connector_state = drm_atomic_get_connector_state(state, connector);
10379 if (IS_ERR(connector_state)) {
10380 ret = PTR_ERR(connector_state);
10381 goto fail;
10382 }
10383
10384 connector_state->crtc = crtc;
10385 connector_state->best_encoder = &intel_encoder->base;
10386
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010387 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10388 if (IS_ERR(crtc_state)) {
10389 ret = PTR_ERR(crtc_state);
10390 goto fail;
10391 }
10392
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010393 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010394
Chris Wilson64927112011-04-20 07:25:26 +010010395 if (!mode)
10396 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010397
Chris Wilsond2dff872011-04-19 08:36:26 +010010398 /* We need a framebuffer large enough to accommodate all accesses
10399 * that the plane may generate whilst we perform load detection.
10400 * We can not rely on the fbcon either being present (we get called
10401 * during its initialisation to detect all boot displays, or it may
10402 * not even exist) or that it is large enough to satisfy the
10403 * requested mode.
10404 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010405 fb = mode_fits_in_fbdev(dev, mode);
10406 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010407 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010408 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10409 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010410 } else
10411 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010412 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010413 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010414 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010415 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010416
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010417 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10418 if (ret)
10419 goto fail;
10420
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010421 drm_mode_copy(&crtc_state->base.mode, mode);
10422
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010423 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010424 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010425 if (old->release_fb)
10426 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010427 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010429 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010430
Jesse Barnes79e53942008-11-07 14:24:08 -080010431 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010432 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010433 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010434
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010435fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010436 drm_atomic_state_free(state);
10437 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010438
Rob Clark51fd3712013-11-19 12:10:12 -050010439 if (ret == -EDEADLK) {
10440 drm_modeset_backoff(ctx);
10441 goto retry;
10442 }
10443
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010444 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010445}
10446
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010447void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010448 struct intel_load_detect_pipe *old,
10449 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010450{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010451 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010452 struct intel_encoder *intel_encoder =
10453 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010454 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010455 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010457 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010458 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010459 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010460 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461
Chris Wilsond2dff872011-04-19 08:36:26 +010010462 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010463 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010464 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010465
Chris Wilson8261b192011-04-19 23:18:09 +010010466 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010467 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010468 if (!state)
10469 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010470
10471 state->acquire_ctx = ctx;
10472
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010473 connector_state = drm_atomic_get_connector_state(state, connector);
10474 if (IS_ERR(connector_state))
10475 goto fail;
10476
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010477 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10478 if (IS_ERR(crtc_state))
10479 goto fail;
10480
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010481 connector_state->best_encoder = NULL;
10482 connector_state->crtc = NULL;
10483
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010484 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010485
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010486 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10487 0, 0);
10488 if (ret)
10489 goto fail;
10490
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010491 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010492 if (ret)
10493 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010494
Daniel Vetter36206362012-12-10 20:42:17 +010010495 if (old->release_fb) {
10496 drm_framebuffer_unregister_private(old->release_fb);
10497 drm_framebuffer_unreference(old->release_fb);
10498 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010499
Chris Wilson0622a532011-04-21 09:32:11 +010010500 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010501 }
10502
Eric Anholtc751ce42010-03-25 11:48:48 -070010503 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010504 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10505 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010506
10507 return;
10508fail:
10509 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10510 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010511}
10512
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010513static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010514 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010515{
10516 struct drm_i915_private *dev_priv = dev->dev_private;
10517 u32 dpll = pipe_config->dpll_hw_state.dpll;
10518
10519 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010520 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010521 else if (HAS_PCH_SPLIT(dev))
10522 return 120000;
10523 else if (!IS_GEN2(dev))
10524 return 96000;
10525 else
10526 return 48000;
10527}
10528
Jesse Barnes79e53942008-11-07 14:24:08 -080010529/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010530static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010531 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010532{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010533 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010535 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010536 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 u32 fp;
10538 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010539 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010540 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010541
10542 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010543 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010544 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010545 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546
10547 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010548 if (IS_PINEVIEW(dev)) {
10549 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10550 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010551 } else {
10552 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10553 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10554 }
10555
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010556 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010557 if (IS_PINEVIEW(dev))
10558 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10559 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010560 else
10561 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 DPLL_FPA01_P1_POST_DIV_SHIFT);
10563
10564 switch (dpll & DPLL_MODE_MASK) {
10565 case DPLLB_MODE_DAC_SERIAL:
10566 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10567 5 : 10;
10568 break;
10569 case DPLLB_MODE_LVDS:
10570 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10571 7 : 14;
10572 break;
10573 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010574 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010575 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010576 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010577 }
10578
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010579 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010580 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010581 else
Imre Deakdccbea32015-06-22 23:35:51 +030010582 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010583 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010584 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010585 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010586
10587 if (is_lvds) {
10588 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10589 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010590
10591 if (lvds & LVDS_CLKB_POWER_UP)
10592 clock.p2 = 7;
10593 else
10594 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 } else {
10596 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10597 clock.p1 = 2;
10598 else {
10599 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10600 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10601 }
10602 if (dpll & PLL_P2_DIVIDE_BY_4)
10603 clock.p2 = 4;
10604 else
10605 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010607
Imre Deakdccbea32015-06-22 23:35:51 +030010608 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 }
10610
Ville Syrjälä18442d02013-09-13 16:00:08 +030010611 /*
10612 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010613 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010614 * encoder's get_config() function.
10615 */
Imre Deakdccbea32015-06-22 23:35:51 +030010616 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010617}
10618
Ville Syrjälä6878da02013-09-13 15:59:11 +030010619int intel_dotclock_calculate(int link_freq,
10620 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010622 /*
10623 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010624 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010625 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010626 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 *
10628 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010629 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010630 */
10631
Ville Syrjälä6878da02013-09-13 15:59:11 +030010632 if (!m_n->link_n)
10633 return 0;
10634
10635 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10636}
10637
Ville Syrjälä18442d02013-09-13 16:00:08 +030010638static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010639 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010640{
10641 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010642
10643 /* read out port_clock from the DPLL */
10644 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010645
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010646 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010647 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010648 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010649 * agree once we know their relationship in the encoder's
10650 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010651 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010652 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010653 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10654 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010655}
10656
10657/** Returns the currently programmed mode of the given pipe. */
10658struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10659 struct drm_crtc *crtc)
10660{
Jesse Barnes548f2452011-02-17 10:40:53 -080010661 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010663 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010664 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010665 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010666 int htot = I915_READ(HTOTAL(cpu_transcoder));
10667 int hsync = I915_READ(HSYNC(cpu_transcoder));
10668 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10669 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010670 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671
10672 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10673 if (!mode)
10674 return NULL;
10675
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010676 /*
10677 * Construct a pipe_config sufficient for getting the clock info
10678 * back out of crtc_clock_get.
10679 *
10680 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10681 * to use a real value here instead.
10682 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010683 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010684 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010685 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10686 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10687 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010688 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10689
Ville Syrjälä773ae032013-09-23 17:48:20 +030010690 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010691 mode->hdisplay = (htot & 0xffff) + 1;
10692 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10693 mode->hsync_start = (hsync & 0xffff) + 1;
10694 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10695 mode->vdisplay = (vtot & 0xffff) + 1;
10696 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10697 mode->vsync_start = (vsync & 0xffff) + 1;
10698 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10699
10700 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010701
10702 return mode;
10703}
10704
Chris Wilsonf047e392012-07-21 12:31:41 +010010705void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010706{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010707 struct drm_i915_private *dev_priv = dev->dev_private;
10708
Chris Wilsonf62a0072014-02-21 17:55:39 +000010709 if (dev_priv->mm.busy)
10710 return;
10711
Paulo Zanoni43694d62014-03-07 20:08:08 -030010712 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010713 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010714 if (INTEL_INFO(dev)->gen >= 6)
10715 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010716 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010717}
10718
10719void intel_mark_idle(struct drm_device *dev)
10720{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010721 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010722
Chris Wilsonf62a0072014-02-21 17:55:39 +000010723 if (!dev_priv->mm.busy)
10724 return;
10725
10726 dev_priv->mm.busy = false;
10727
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010728 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010729 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010730
Paulo Zanoni43694d62014-03-07 20:08:08 -030010731 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010732}
10733
Jesse Barnes79e53942008-11-07 14:24:08 -080010734static void intel_crtc_destroy(struct drm_crtc *crtc)
10735{
10736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010737 struct drm_device *dev = crtc->dev;
10738 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010739
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010740 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010741 work = intel_crtc->unpin_work;
10742 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010743 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010744
10745 if (work) {
10746 cancel_work_sync(&work->work);
10747 kfree(work);
10748 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010749
10750 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010751
Jesse Barnes79e53942008-11-07 14:24:08 -080010752 kfree(intel_crtc);
10753}
10754
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010755static void intel_unpin_work_fn(struct work_struct *__work)
10756{
10757 struct intel_unpin_work *work =
10758 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010759 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10760 struct drm_device *dev = crtc->base.dev;
10761 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010762
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010763 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010764 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010765 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010766
John Harrisonf06cc1b2014-11-24 18:49:37 +000010767 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010768 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010769 mutex_unlock(&dev->struct_mutex);
10770
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010771 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010772 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010773
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010774 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10775 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010776
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010777 kfree(work);
10778}
10779
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010780static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010781 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010782{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10784 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010785 unsigned long flags;
10786
10787 /* Ignore early vblank irqs */
10788 if (intel_crtc == NULL)
10789 return;
10790
Daniel Vetterf3260382014-09-15 14:55:23 +020010791 /*
10792 * This is called both by irq handlers and the reset code (to complete
10793 * lost pageflips) so needs the full irqsave spinlocks.
10794 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010795 spin_lock_irqsave(&dev->event_lock, flags);
10796 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010797
10798 /* Ensure we don't miss a work->pending update ... */
10799 smp_rmb();
10800
10801 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010802 spin_unlock_irqrestore(&dev->event_lock, flags);
10803 return;
10804 }
10805
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010806 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010807
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809}
10810
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010811void intel_finish_page_flip(struct drm_device *dev, int pipe)
10812{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010813 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010814 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10815
Mario Kleiner49b14a52010-12-09 07:00:07 +010010816 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010817}
10818
10819void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10820{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010822 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10823
Mario Kleiner49b14a52010-12-09 07:00:07 +010010824 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010825}
10826
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010827/* Is 'a' after or equal to 'b'? */
10828static bool g4x_flip_count_after_eq(u32 a, u32 b)
10829{
10830 return !((a - b) & 0x80000000);
10831}
10832
10833static bool page_flip_finished(struct intel_crtc *crtc)
10834{
10835 struct drm_device *dev = crtc->base.dev;
10836 struct drm_i915_private *dev_priv = dev->dev_private;
10837
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010838 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10839 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10840 return true;
10841
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010842 /*
10843 * The relevant registers doen't exist on pre-ctg.
10844 * As the flip done interrupt doesn't trigger for mmio
10845 * flips on gmch platforms, a flip count check isn't
10846 * really needed there. But since ctg has the registers,
10847 * include it in the check anyway.
10848 */
10849 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10850 return true;
10851
10852 /*
10853 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10854 * used the same base address. In that case the mmio flip might
10855 * have completed, but the CS hasn't even executed the flip yet.
10856 *
10857 * A flip count check isn't enough as the CS might have updated
10858 * the base address just after start of vblank, but before we
10859 * managed to process the interrupt. This means we'd complete the
10860 * CS flip too soon.
10861 *
10862 * Combining both checks should get us a good enough result. It may
10863 * still happen that the CS flip has been executed, but has not
10864 * yet actually completed. But in case the base address is the same
10865 * anyway, we don't really care.
10866 */
10867 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10868 crtc->unpin_work->gtt_offset &&
10869 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10870 crtc->unpin_work->flip_count);
10871}
10872
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010873void intel_prepare_page_flip(struct drm_device *dev, int plane)
10874{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010875 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010876 struct intel_crtc *intel_crtc =
10877 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10878 unsigned long flags;
10879
Daniel Vetterf3260382014-09-15 14:55:23 +020010880
10881 /*
10882 * This is called both by irq handlers and the reset code (to complete
10883 * lost pageflips) so needs the full irqsave spinlocks.
10884 *
10885 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010886 * generate a page-flip completion irq, i.e. every modeset
10887 * is also accompanied by a spurious intel_prepare_page_flip().
10888 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010889 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010890 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010891 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010892 spin_unlock_irqrestore(&dev->event_lock, flags);
10893}
10894
Robin Schroereba905b2014-05-18 02:24:50 +020010895static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010896{
10897 /* Ensure that the work item is consistent when activating it ... */
10898 smp_wmb();
10899 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10900 /* and that it is marked active as soon as the irq could fire. */
10901 smp_wmb();
10902}
10903
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904static int intel_gen2_queue_flip(struct drm_device *dev,
10905 struct drm_crtc *crtc,
10906 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010907 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010908 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010909 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010910{
John Harrison6258fbe2015-05-29 17:43:48 +010010911 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010913 u32 flip_mask;
10914 int ret;
10915
John Harrison5fb9de12015-05-29 17:44:07 +010010916 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010918 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919
10920 /* Can't queue multiple flips, so wait for the previous
10921 * one to finish before executing the next.
10922 */
10923 if (intel_crtc->plane)
10924 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10925 else
10926 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010927 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10928 intel_ring_emit(ring, MI_NOOP);
10929 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10930 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10931 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010932 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010933 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010934
10935 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010936 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010937}
10938
10939static int intel_gen3_queue_flip(struct drm_device *dev,
10940 struct drm_crtc *crtc,
10941 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010942 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010943 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010944 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945{
John Harrison6258fbe2015-05-29 17:43:48 +010010946 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948 u32 flip_mask;
10949 int ret;
10950
John Harrison5fb9de12015-05-29 17:44:07 +010010951 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010953 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010954
10955 if (intel_crtc->plane)
10956 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10957 else
10958 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010959 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10960 intel_ring_emit(ring, MI_NOOP);
10961 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10962 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10963 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010964 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010965 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010966
Chris Wilsone7d841c2012-12-03 11:36:30 +000010967 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010968 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969}
10970
10971static int intel_gen4_queue_flip(struct drm_device *dev,
10972 struct drm_crtc *crtc,
10973 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010974 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010975 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010976 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010977{
John Harrison6258fbe2015-05-29 17:43:48 +010010978 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010979 struct drm_i915_private *dev_priv = dev->dev_private;
10980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10981 uint32_t pf, pipesrc;
10982 int ret;
10983
John Harrison5fb9de12015-05-29 17:44:07 +010010984 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010985 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010986 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987
10988 /* i965+ uses the linear or tiled offsets from the
10989 * Display Registers (which do not change across a page-flip)
10990 * so we need only reprogram the base address.
10991 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010992 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10993 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10994 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010995 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010996 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010997
10998 /* XXX Enabling the panel-fitter across page-flip is so far
10999 * untested on non-native modes, so ignore it for now.
11000 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11001 */
11002 pf = 0;
11003 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011004 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011005
11006 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011007 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008}
11009
11010static int intel_gen6_queue_flip(struct drm_device *dev,
11011 struct drm_crtc *crtc,
11012 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011013 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011014 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011015 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016{
John Harrison6258fbe2015-05-29 17:43:48 +010011017 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018 struct drm_i915_private *dev_priv = dev->dev_private;
11019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11020 uint32_t pf, pipesrc;
11021 int ret;
11022
John Harrison5fb9de12015-05-29 17:44:07 +010011023 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011025 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011026
Daniel Vetter6d90c952012-04-26 23:28:05 +020011027 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11028 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11029 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011030 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031
Chris Wilson99d9acd2012-04-17 20:37:00 +010011032 /* Contrary to the suggestions in the documentation,
11033 * "Enable Panel Fitter" does not seem to be required when page
11034 * flipping with a non-native mode, and worse causes a normal
11035 * modeset to fail.
11036 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11037 */
11038 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011040 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011041
11042 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011043 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011044}
11045
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011046static int intel_gen7_queue_flip(struct drm_device *dev,
11047 struct drm_crtc *crtc,
11048 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011049 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011050 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011052{
John Harrison6258fbe2015-05-29 17:43:48 +010011053 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011055 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011056 int len, ret;
11057
Robin Schroereba905b2014-05-18 02:24:50 +020011058 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011059 case PLANE_A:
11060 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11061 break;
11062 case PLANE_B:
11063 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11064 break;
11065 case PLANE_C:
11066 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11067 break;
11068 default:
11069 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011070 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011071 }
11072
Chris Wilsonffe74d72013-08-26 20:58:12 +010011073 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011074 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011075 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011076 /*
11077 * On Gen 8, SRM is now taking an extra dword to accommodate
11078 * 48bits addresses, and we need a NOOP for the batch size to
11079 * stay even.
11080 */
11081 if (IS_GEN8(dev))
11082 len += 2;
11083 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011084
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011085 /*
11086 * BSpec MI_DISPLAY_FLIP for IVB:
11087 * "The full packet must be contained within the same cache line."
11088 *
11089 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11090 * cacheline, if we ever start emitting more commands before
11091 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11092 * then do the cacheline alignment, and finally emit the
11093 * MI_DISPLAY_FLIP.
11094 */
John Harrisonbba09b12015-05-29 17:44:06 +010011095 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011096 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011097 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011098
John Harrison5fb9de12015-05-29 17:44:07 +010011099 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011100 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011101 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011102
Chris Wilsonffe74d72013-08-26 20:58:12 +010011103 /* Unmask the flip-done completion message. Note that the bspec says that
11104 * we should do this for both the BCS and RCS, and that we must not unmask
11105 * more than one flip event at any time (or ensure that one flip message
11106 * can be sent by waiting for flip-done prior to queueing new flips).
11107 * Experimentation says that BCS works despite DERRMR masking all
11108 * flip-done completion events and that unmasking all planes at once
11109 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11110 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11111 */
11112 if (ring->id == RCS) {
11113 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11114 intel_ring_emit(ring, DERRMR);
11115 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11116 DERRMR_PIPEB_PRI_FLIP_DONE |
11117 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011118 if (IS_GEN8(dev))
11119 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11120 MI_SRM_LRM_GLOBAL_GTT);
11121 else
11122 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11123 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011124 intel_ring_emit(ring, DERRMR);
11125 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011126 if (IS_GEN8(dev)) {
11127 intel_ring_emit(ring, 0);
11128 intel_ring_emit(ring, MI_NOOP);
11129 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011130 }
11131
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011132 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011133 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011134 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011135 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011136
11137 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011138 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011139}
11140
Sourab Gupta84c33a62014-06-02 16:47:17 +053011141static bool use_mmio_flip(struct intel_engine_cs *ring,
11142 struct drm_i915_gem_object *obj)
11143{
11144 /*
11145 * This is not being used for older platforms, because
11146 * non-availability of flip done interrupt forces us to use
11147 * CS flips. Older platforms derive flip done using some clever
11148 * tricks involving the flip_pending status bits and vblank irqs.
11149 * So using MMIO flips there would disrupt this mechanism.
11150 */
11151
Chris Wilson8e09bf82014-07-08 10:40:30 +010011152 if (ring == NULL)
11153 return true;
11154
Sourab Gupta84c33a62014-06-02 16:47:17 +053011155 if (INTEL_INFO(ring->dev)->gen < 5)
11156 return false;
11157
11158 if (i915.use_mmio_flip < 0)
11159 return false;
11160 else if (i915.use_mmio_flip > 0)
11161 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011162 else if (i915.enable_execlists)
11163 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011164 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011165 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011166}
11167
Damien Lespiauff944562014-11-20 14:58:16 +000011168static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11169{
11170 struct drm_device *dev = intel_crtc->base.dev;
11171 struct drm_i915_private *dev_priv = dev->dev_private;
11172 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011173 const enum pipe pipe = intel_crtc->pipe;
11174 u32 ctl, stride;
11175
11176 ctl = I915_READ(PLANE_CTL(pipe, 0));
11177 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011178 switch (fb->modifier[0]) {
11179 case DRM_FORMAT_MOD_NONE:
11180 break;
11181 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011182 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011183 break;
11184 case I915_FORMAT_MOD_Y_TILED:
11185 ctl |= PLANE_CTL_TILED_Y;
11186 break;
11187 case I915_FORMAT_MOD_Yf_TILED:
11188 ctl |= PLANE_CTL_TILED_YF;
11189 break;
11190 default:
11191 MISSING_CASE(fb->modifier[0]);
11192 }
Damien Lespiauff944562014-11-20 14:58:16 +000011193
11194 /*
11195 * The stride is either expressed as a multiple of 64 bytes chunks for
11196 * linear buffers or in number of tiles for tiled buffers.
11197 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011198 stride = fb->pitches[0] /
11199 intel_fb_stride_alignment(dev, fb->modifier[0],
11200 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011201
11202 /*
11203 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11204 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11205 */
11206 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11207 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11208
11209 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11210 POSTING_READ(PLANE_SURF(pipe, 0));
11211}
11212
11213static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011214{
11215 struct drm_device *dev = intel_crtc->base.dev;
11216 struct drm_i915_private *dev_priv = dev->dev_private;
11217 struct intel_framebuffer *intel_fb =
11218 to_intel_framebuffer(intel_crtc->base.primary->fb);
11219 struct drm_i915_gem_object *obj = intel_fb->obj;
11220 u32 dspcntr;
11221 u32 reg;
11222
Sourab Gupta84c33a62014-06-02 16:47:17 +053011223 reg = DSPCNTR(intel_crtc->plane);
11224 dspcntr = I915_READ(reg);
11225
Damien Lespiauc5d97472014-10-25 00:11:11 +010011226 if (obj->tiling_mode != I915_TILING_NONE)
11227 dspcntr |= DISPPLANE_TILED;
11228 else
11229 dspcntr &= ~DISPPLANE_TILED;
11230
Sourab Gupta84c33a62014-06-02 16:47:17 +053011231 I915_WRITE(reg, dspcntr);
11232
11233 I915_WRITE(DSPSURF(intel_crtc->plane),
11234 intel_crtc->unpin_work->gtt_offset);
11235 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011236
Damien Lespiauff944562014-11-20 14:58:16 +000011237}
11238
11239/*
11240 * XXX: This is the temporary way to update the plane registers until we get
11241 * around to using the usual plane update functions for MMIO flips
11242 */
11243static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11244{
11245 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011246 u32 start_vbl_count;
11247
11248 intel_mark_page_flip_active(intel_crtc);
11249
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011250 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011251
11252 if (INTEL_INFO(dev)->gen >= 9)
11253 skl_do_mmio_flip(intel_crtc);
11254 else
11255 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11256 ilk_do_mmio_flip(intel_crtc);
11257
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011258 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011259}
11260
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011261static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011262{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011263 struct intel_mmio_flip *mmio_flip =
11264 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011265
Daniel Vettereed29a52015-05-21 14:21:25 +020011266 if (mmio_flip->req)
11267 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011268 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011269 false, NULL,
11270 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011271
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011272 intel_do_mmio_flip(mmio_flip->crtc);
11273
Daniel Vettereed29a52015-05-21 14:21:25 +020011274 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011275 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011276}
11277
11278static int intel_queue_mmio_flip(struct drm_device *dev,
11279 struct drm_crtc *crtc,
11280 struct drm_framebuffer *fb,
11281 struct drm_i915_gem_object *obj,
11282 struct intel_engine_cs *ring,
11283 uint32_t flags)
11284{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011285 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011286
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011287 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11288 if (mmio_flip == NULL)
11289 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011290
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011291 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011292 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011293 mmio_flip->crtc = to_intel_crtc(crtc);
11294
11295 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11296 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011297
Sourab Gupta84c33a62014-06-02 16:47:17 +053011298 return 0;
11299}
11300
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011301static int intel_default_queue_flip(struct drm_device *dev,
11302 struct drm_crtc *crtc,
11303 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011304 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011305 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011306 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011307{
11308 return -ENODEV;
11309}
11310
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011311static bool __intel_pageflip_stall_check(struct drm_device *dev,
11312 struct drm_crtc *crtc)
11313{
11314 struct drm_i915_private *dev_priv = dev->dev_private;
11315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11316 struct intel_unpin_work *work = intel_crtc->unpin_work;
11317 u32 addr;
11318
11319 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11320 return true;
11321
11322 if (!work->enable_stall_check)
11323 return false;
11324
11325 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011326 if (work->flip_queued_req &&
11327 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011328 return false;
11329
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011330 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011331 }
11332
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011333 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011334 return false;
11335
11336 /* Potential stall - if we see that the flip has happened,
11337 * assume a missed interrupt. */
11338 if (INTEL_INFO(dev)->gen >= 4)
11339 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11340 else
11341 addr = I915_READ(DSPADDR(intel_crtc->plane));
11342
11343 /* There is a potential issue here with a false positive after a flip
11344 * to the same address. We could address this by checking for a
11345 * non-incrementing frame counter.
11346 */
11347 return addr == work->gtt_offset;
11348}
11349
11350void intel_check_page_flip(struct drm_device *dev, int pipe)
11351{
11352 struct drm_i915_private *dev_priv = dev->dev_private;
11353 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011355 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011356
Dave Gordon6c51d462015-03-06 15:34:26 +000011357 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011358
11359 if (crtc == NULL)
11360 return;
11361
Daniel Vetterf3260382014-09-15 14:55:23 +020011362 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011363 work = intel_crtc->unpin_work;
11364 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011365 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011366 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011367 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011368 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011369 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011370 if (work != NULL &&
11371 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11372 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011373 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011374}
11375
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011376static int intel_crtc_page_flip(struct drm_crtc *crtc,
11377 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011378 struct drm_pending_vblank_event *event,
11379 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011380{
11381 struct drm_device *dev = crtc->dev;
11382 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011383 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011384 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011386 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011387 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011388 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011389 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011390 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011391 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011392 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011393
Matt Roper2ff8fde2014-07-08 07:50:07 -070011394 /*
11395 * drm_mode_page_flip_ioctl() should already catch this, but double
11396 * check to be safe. In the future we may enable pageflipping from
11397 * a disabled primary plane.
11398 */
11399 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11400 return -EBUSY;
11401
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011402 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011403 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011404 return -EINVAL;
11405
11406 /*
11407 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11408 * Note that pitch changes could also affect these register.
11409 */
11410 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011411 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11412 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011413 return -EINVAL;
11414
Chris Wilsonf900db42014-02-20 09:26:13 +000011415 if (i915_terminally_wedged(&dev_priv->gpu_error))
11416 goto out_hang;
11417
Daniel Vetterb14c5672013-09-19 12:18:32 +020011418 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011419 if (work == NULL)
11420 return -ENOMEM;
11421
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011422 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011423 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011424 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011425 INIT_WORK(&work->work, intel_unpin_work_fn);
11426
Daniel Vetter87b6b102014-05-15 15:33:46 +020011427 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011428 if (ret)
11429 goto free_work;
11430
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011431 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011432 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011433 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011434 /* Before declaring the flip queue wedged, check if
11435 * the hardware completed the operation behind our backs.
11436 */
11437 if (__intel_pageflip_stall_check(dev, crtc)) {
11438 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11439 page_flip_completed(intel_crtc);
11440 } else {
11441 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011442 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011443
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 drm_crtc_vblank_put(crtc);
11445 kfree(work);
11446 return -EBUSY;
11447 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011448 }
11449 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011450 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011451
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011452 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11453 flush_workqueue(dev_priv->wq);
11454
Jesse Barnes75dfca82010-02-10 15:09:44 -080011455 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011456 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011457 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011458
Matt Roperf4510a22014-04-01 15:22:40 -070011459 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011460 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011461
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011462 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011463
Chris Wilson89ed88b2015-02-16 14:31:49 +000011464 ret = i915_mutex_lock_interruptible(dev);
11465 if (ret)
11466 goto cleanup;
11467
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011468 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011469 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011470
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011471 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011472 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011473
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011474 if (IS_VALLEYVIEW(dev)) {
11475 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011476 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011477 /* vlv: DISPLAY_FLIP fails to change tiling */
11478 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011479 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011480 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011481 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011482 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011483 if (ring == NULL || ring->id != RCS)
11484 ring = &dev_priv->ring[BCS];
11485 } else {
11486 ring = &dev_priv->ring[RCS];
11487 }
11488
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011489 mmio_flip = use_mmio_flip(ring, obj);
11490
11491 /* When using CS flips, we want to emit semaphores between rings.
11492 * However, when using mmio flips we will create a task to do the
11493 * synchronisation, so all we want here is to pin the framebuffer
11494 * into the display plane and skip any waits.
11495 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011496 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011497 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011498 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011499 if (ret)
11500 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011501
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011502 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11503 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011504
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011505 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011506 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11507 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011508 if (ret)
11509 goto cleanup_unpin;
11510
John Harrisonf06cc1b2014-11-24 18:49:37 +000011511 i915_gem_request_assign(&work->flip_queued_req,
11512 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011513 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011514 if (!request) {
11515 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11516 if (ret)
11517 goto cleanup_unpin;
11518 }
11519
11520 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011521 page_flip_flags);
11522 if (ret)
11523 goto cleanup_unpin;
11524
John Harrison6258fbe2015-05-29 17:43:48 +010011525 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011526 }
11527
John Harrison91af1272015-06-18 13:14:56 +010011528 if (request)
John Harrison75289872015-05-29 17:43:49 +010011529 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011530
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011531 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011532 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011533
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011534 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011535 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011536 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011537
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011538 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011539 intel_frontbuffer_flip_prepare(dev,
11540 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541
Jesse Barnese5510fa2010-07-01 16:48:37 -070011542 trace_i915_flip_request(intel_crtc->plane, obj);
11543
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011544 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011545
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011546cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011547 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011548cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011549 if (request)
11550 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011551 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011552 mutex_unlock(&dev->struct_mutex);
11553cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011554 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011555 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011556
Chris Wilson89ed88b2015-02-16 14:31:49 +000011557 drm_gem_object_unreference_unlocked(&obj->base);
11558 drm_framebuffer_unreference(work->old_fb);
11559
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011561 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011562 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011563
Daniel Vetter87b6b102014-05-15 15:33:46 +020011564 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011565free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011566 kfree(work);
11567
Chris Wilsonf900db42014-02-20 09:26:13 +000011568 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011569 struct drm_atomic_state *state;
11570 struct drm_plane_state *plane_state;
11571
Chris Wilsonf900db42014-02-20 09:26:13 +000011572out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011573 state = drm_atomic_state_alloc(dev);
11574 if (!state)
11575 return -ENOMEM;
11576 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11577
11578retry:
11579 plane_state = drm_atomic_get_plane_state(state, primary);
11580 ret = PTR_ERR_OR_ZERO(plane_state);
11581 if (!ret) {
11582 drm_atomic_set_fb_for_plane(plane_state, fb);
11583
11584 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11585 if (!ret)
11586 ret = drm_atomic_commit(state);
11587 }
11588
11589 if (ret == -EDEADLK) {
11590 drm_modeset_backoff(state->acquire_ctx);
11591 drm_atomic_state_clear(state);
11592 goto retry;
11593 }
11594
11595 if (ret)
11596 drm_atomic_state_free(state);
11597
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011598 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011599 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011600 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011601 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011602 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011603 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011604 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011605}
11606
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011607
11608/**
11609 * intel_wm_need_update - Check whether watermarks need updating
11610 * @plane: drm plane
11611 * @state: new plane state
11612 *
11613 * Check current plane state versus the new one to determine whether
11614 * watermarks need to be recalculated.
11615 *
11616 * Returns true or false.
11617 */
11618static bool intel_wm_need_update(struct drm_plane *plane,
11619 struct drm_plane_state *state)
11620{
11621 /* Update watermarks on tiling changes. */
11622 if (!plane->state->fb || !state->fb ||
11623 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11624 plane->state->rotation != state->rotation)
11625 return true;
11626
11627 if (plane->state->crtc_w != state->crtc_w)
11628 return true;
11629
11630 return false;
11631}
11632
11633int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11634 struct drm_plane_state *plane_state)
11635{
11636 struct drm_crtc *crtc = crtc_state->crtc;
11637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11638 struct drm_plane *plane = plane_state->plane;
11639 struct drm_device *dev = crtc->dev;
11640 struct drm_i915_private *dev_priv = dev->dev_private;
11641 struct intel_plane_state *old_plane_state =
11642 to_intel_plane_state(plane->state);
11643 int idx = intel_crtc->base.base.id, ret;
11644 int i = drm_plane_index(plane);
11645 bool mode_changed = needs_modeset(crtc_state);
11646 bool was_crtc_enabled = crtc->state->active;
11647 bool is_crtc_enabled = crtc_state->active;
11648
11649 bool turn_off, turn_on, visible, was_visible;
11650 struct drm_framebuffer *fb = plane_state->fb;
11651
11652 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11653 plane->type != DRM_PLANE_TYPE_CURSOR) {
11654 ret = skl_update_scaler_plane(
11655 to_intel_crtc_state(crtc_state),
11656 to_intel_plane_state(plane_state));
11657 if (ret)
11658 return ret;
11659 }
11660
11661 /*
11662 * Disabling a plane is always okay; we just need to update
11663 * fb tracking in a special way since cleanup_fb() won't
11664 * get called by the plane helpers.
11665 */
11666 if (old_plane_state->base.fb && !fb)
11667 intel_crtc->atomic.disabled_planes |= 1 << i;
11668
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011669 was_visible = old_plane_state->visible;
11670 visible = to_intel_plane_state(plane_state)->visible;
11671
11672 if (!was_crtc_enabled && WARN_ON(was_visible))
11673 was_visible = false;
11674
11675 if (!is_crtc_enabled && WARN_ON(visible))
11676 visible = false;
11677
11678 if (!was_visible && !visible)
11679 return 0;
11680
11681 turn_off = was_visible && (!visible || mode_changed);
11682 turn_on = visible && (!was_visible || mode_changed);
11683
11684 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11685 plane->base.id, fb ? fb->base.id : -1);
11686
11687 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11688 plane->base.id, was_visible, visible,
11689 turn_off, turn_on, mode_changed);
11690
Ville Syrjälä852eb002015-06-24 22:00:07 +030011691 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011692 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011693 /* must disable cxsr around plane enable/disable */
11694 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11695 intel_crtc->atomic.disable_cxsr = true;
11696 /* to potentially re-enable cxsr */
11697 intel_crtc->atomic.wait_vblank = true;
11698 intel_crtc->atomic.update_wm_post = true;
11699 }
11700 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011701 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011702 /* must disable cxsr around plane enable/disable */
11703 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11704 if (is_crtc_enabled)
11705 intel_crtc->atomic.wait_vblank = true;
11706 intel_crtc->atomic.disable_cxsr = true;
11707 }
11708 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011709 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011710 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011711
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011712 if (visible)
11713 intel_crtc->atomic.fb_bits |=
11714 to_intel_plane(plane)->frontbuffer_bit;
11715
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011716 switch (plane->type) {
11717 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011718 intel_crtc->atomic.wait_for_flips = true;
11719 intel_crtc->atomic.pre_disable_primary = turn_off;
11720 intel_crtc->atomic.post_enable_primary = turn_on;
11721
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011722 if (turn_off) {
11723 /*
11724 * FIXME: Actually if we will still have any other
11725 * plane enabled on the pipe we could let IPS enabled
11726 * still, but for now lets consider that when we make
11727 * primary invisible by setting DSPCNTR to 0 on
11728 * update_primary_plane function IPS needs to be
11729 * disable.
11730 */
11731 intel_crtc->atomic.disable_ips = true;
11732
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011733 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011734 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011735
11736 /*
11737 * FBC does not work on some platforms for rotated
11738 * planes, so disable it when rotation is not 0 and
11739 * update it when rotation is set back to 0.
11740 *
11741 * FIXME: This is redundant with the fbc update done in
11742 * the primary plane enable function except that that
11743 * one is done too late. We eventually need to unify
11744 * this.
11745 */
11746
11747 if (visible &&
11748 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11749 dev_priv->fbc.crtc == intel_crtc &&
11750 plane_state->rotation != BIT(DRM_ROTATE_0))
11751 intel_crtc->atomic.disable_fbc = true;
11752
11753 /*
11754 * BDW signals flip done immediately if the plane
11755 * is disabled, even if the plane enable is already
11756 * armed to occur at the next vblank :(
11757 */
11758 if (turn_on && IS_BROADWELL(dev))
11759 intel_crtc->atomic.wait_vblank = true;
11760
11761 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11762 break;
11763 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011764 break;
11765 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011766 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011767 intel_crtc->atomic.wait_vblank = true;
11768 intel_crtc->atomic.update_sprite_watermarks |=
11769 1 << i;
11770 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011771 }
11772 return 0;
11773}
11774
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011775static bool encoders_cloneable(const struct intel_encoder *a,
11776 const struct intel_encoder *b)
11777{
11778 /* masks could be asymmetric, so check both ways */
11779 return a == b || (a->cloneable & (1 << b->type) &&
11780 b->cloneable & (1 << a->type));
11781}
11782
11783static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11784 struct intel_crtc *crtc,
11785 struct intel_encoder *encoder)
11786{
11787 struct intel_encoder *source_encoder;
11788 struct drm_connector *connector;
11789 struct drm_connector_state *connector_state;
11790 int i;
11791
11792 for_each_connector_in_state(state, connector, connector_state, i) {
11793 if (connector_state->crtc != &crtc->base)
11794 continue;
11795
11796 source_encoder =
11797 to_intel_encoder(connector_state->best_encoder);
11798 if (!encoders_cloneable(encoder, source_encoder))
11799 return false;
11800 }
11801
11802 return true;
11803}
11804
11805static bool check_encoder_cloning(struct drm_atomic_state *state,
11806 struct intel_crtc *crtc)
11807{
11808 struct intel_encoder *encoder;
11809 struct drm_connector *connector;
11810 struct drm_connector_state *connector_state;
11811 int i;
11812
11813 for_each_connector_in_state(state, connector, connector_state, i) {
11814 if (connector_state->crtc != &crtc->base)
11815 continue;
11816
11817 encoder = to_intel_encoder(connector_state->best_encoder);
11818 if (!check_single_encoder_cloning(state, crtc, encoder))
11819 return false;
11820 }
11821
11822 return true;
11823}
11824
11825static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11826 struct drm_crtc_state *crtc_state)
11827{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011828 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011829 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011831 struct intel_crtc_state *pipe_config =
11832 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011833 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011834 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011835 bool mode_changed = needs_modeset(crtc_state);
11836
11837 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11838 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11839 return -EINVAL;
11840 }
11841
Ville Syrjälä852eb002015-06-24 22:00:07 +030011842 if (mode_changed && !crtc_state->active)
11843 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011844
Maarten Lankhorstad421372015-06-15 12:33:42 +020011845 if (mode_changed && crtc_state->enable &&
11846 dev_priv->display.crtc_compute_clock &&
11847 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11848 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11849 pipe_config);
11850 if (ret)
11851 return ret;
11852 }
11853
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011854 ret = 0;
11855 if (INTEL_INFO(dev)->gen >= 9) {
11856 if (mode_changed)
11857 ret = skl_update_scaler_crtc(pipe_config);
11858
11859 if (!ret)
11860 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11861 pipe_config);
11862 }
11863
11864 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011865}
11866
Jani Nikula65b38e02015-04-13 11:26:56 +030011867static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011868 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11869 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011870 .atomic_begin = intel_begin_crtc_commit,
11871 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011872 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011873};
11874
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011875static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11876{
11877 struct intel_connector *connector;
11878
11879 for_each_intel_connector(dev, connector) {
11880 if (connector->base.encoder) {
11881 connector->base.state->best_encoder =
11882 connector->base.encoder;
11883 connector->base.state->crtc =
11884 connector->base.encoder->crtc;
11885 } else {
11886 connector->base.state->best_encoder = NULL;
11887 connector->base.state->crtc = NULL;
11888 }
11889 }
11890}
11891
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011892static void
Robin Schroereba905b2014-05-18 02:24:50 +020011893connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011894 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011895{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011896 int bpp = pipe_config->pipe_bpp;
11897
11898 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11899 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011900 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011901
11902 /* Don't use an invalid EDID bpc value */
11903 if (connector->base.display_info.bpc &&
11904 connector->base.display_info.bpc * 3 < bpp) {
11905 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11906 bpp, connector->base.display_info.bpc*3);
11907 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11908 }
11909
11910 /* Clamp bpp to 8 on screens without EDID 1.4 */
11911 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11912 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11913 bpp);
11914 pipe_config->pipe_bpp = 24;
11915 }
11916}
11917
11918static int
11919compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011920 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011921{
11922 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011923 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011924 struct drm_connector *connector;
11925 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011926 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011927
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011928 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011929 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011930 else if (INTEL_INFO(dev)->gen >= 5)
11931 bpp = 12*3;
11932 else
11933 bpp = 8*3;
11934
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011935
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011936 pipe_config->pipe_bpp = bpp;
11937
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011938 state = pipe_config->base.state;
11939
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011940 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011941 for_each_connector_in_state(state, connector, connector_state, i) {
11942 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011943 continue;
11944
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011945 connected_sink_compute_bpp(to_intel_connector(connector),
11946 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011947 }
11948
11949 return bpp;
11950}
11951
Daniel Vetter644db712013-09-19 14:53:58 +020011952static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11953{
11954 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11955 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011956 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011957 mode->crtc_hdisplay, mode->crtc_hsync_start,
11958 mode->crtc_hsync_end, mode->crtc_htotal,
11959 mode->crtc_vdisplay, mode->crtc_vsync_start,
11960 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11961}
11962
Daniel Vetterc0b03412013-05-28 12:05:54 +020011963static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011964 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011965 const char *context)
11966{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011967 struct drm_device *dev = crtc->base.dev;
11968 struct drm_plane *plane;
11969 struct intel_plane *intel_plane;
11970 struct intel_plane_state *state;
11971 struct drm_framebuffer *fb;
11972
11973 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11974 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011975
11976 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11977 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11978 pipe_config->pipe_bpp, pipe_config->dither);
11979 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11980 pipe_config->has_pch_encoder,
11981 pipe_config->fdi_lanes,
11982 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11983 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11984 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011985 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11986 pipe_config->has_dp_encoder,
11987 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11988 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11989 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011990
11991 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11992 pipe_config->has_dp_encoder,
11993 pipe_config->dp_m2_n2.gmch_m,
11994 pipe_config->dp_m2_n2.gmch_n,
11995 pipe_config->dp_m2_n2.link_m,
11996 pipe_config->dp_m2_n2.link_n,
11997 pipe_config->dp_m2_n2.tu);
11998
Daniel Vetter55072d12014-11-20 16:10:28 +010011999 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12000 pipe_config->has_audio,
12001 pipe_config->has_infoframe);
12002
Daniel Vetterc0b03412013-05-28 12:05:54 +020012003 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012004 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012005 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012006 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12007 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012008 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012009 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12010 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012011 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12012 crtc->num_scalers,
12013 pipe_config->scaler_state.scaler_users,
12014 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12016 pipe_config->gmch_pfit.control,
12017 pipe_config->gmch_pfit.pgm_ratios,
12018 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012019 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012020 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012021 pipe_config->pch_pfit.size,
12022 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012023 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012024 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012025
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012026 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012027 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012028 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012029 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012030 pipe_config->ddi_pll_sel,
12031 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012032 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012033 pipe_config->dpll_hw_state.pll0,
12034 pipe_config->dpll_hw_state.pll1,
12035 pipe_config->dpll_hw_state.pll2,
12036 pipe_config->dpll_hw_state.pll3,
12037 pipe_config->dpll_hw_state.pll6,
12038 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012039 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012040 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012041 pipe_config->dpll_hw_state.pcsdw12);
12042 } else if (IS_SKYLAKE(dev)) {
12043 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12044 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12045 pipe_config->ddi_pll_sel,
12046 pipe_config->dpll_hw_state.ctrl1,
12047 pipe_config->dpll_hw_state.cfgcr1,
12048 pipe_config->dpll_hw_state.cfgcr2);
12049 } else if (HAS_DDI(dev)) {
12050 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12051 pipe_config->ddi_pll_sel,
12052 pipe_config->dpll_hw_state.wrpll);
12053 } else {
12054 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12055 "fp0: 0x%x, fp1: 0x%x\n",
12056 pipe_config->dpll_hw_state.dpll,
12057 pipe_config->dpll_hw_state.dpll_md,
12058 pipe_config->dpll_hw_state.fp0,
12059 pipe_config->dpll_hw_state.fp1);
12060 }
12061
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012062 DRM_DEBUG_KMS("planes on this crtc\n");
12063 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12064 intel_plane = to_intel_plane(plane);
12065 if (intel_plane->pipe != crtc->pipe)
12066 continue;
12067
12068 state = to_intel_plane_state(plane->state);
12069 fb = state->base.fb;
12070 if (!fb) {
12071 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12072 "disabled, scaler_id = %d\n",
12073 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12074 plane->base.id, intel_plane->pipe,
12075 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12076 drm_plane_index(plane), state->scaler_id);
12077 continue;
12078 }
12079
12080 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12081 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12082 plane->base.id, intel_plane->pipe,
12083 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12084 drm_plane_index(plane));
12085 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12086 fb->base.id, fb->width, fb->height, fb->pixel_format);
12087 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12088 state->scaler_id,
12089 state->src.x1 >> 16, state->src.y1 >> 16,
12090 drm_rect_width(&state->src) >> 16,
12091 drm_rect_height(&state->src) >> 16,
12092 state->dst.x1, state->dst.y1,
12093 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12094 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012095}
12096
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012097static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012098{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012099 struct drm_device *dev = state->dev;
12100 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012101 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012102 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012103 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012104 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012105
12106 /*
12107 * Walk the connector list instead of the encoder
12108 * list to detect the problem on ddi platforms
12109 * where there's just one encoder per digital port.
12110 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012111 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012112 if (!connector_state->best_encoder)
12113 continue;
12114
12115 encoder = to_intel_encoder(connector_state->best_encoder);
12116
12117 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012118
12119 switch (encoder->type) {
12120 unsigned int port_mask;
12121 case INTEL_OUTPUT_UNKNOWN:
12122 if (WARN_ON(!HAS_DDI(dev)))
12123 break;
12124 case INTEL_OUTPUT_DISPLAYPORT:
12125 case INTEL_OUTPUT_HDMI:
12126 case INTEL_OUTPUT_EDP:
12127 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12128
12129 /* the same port mustn't appear more than once */
12130 if (used_ports & port_mask)
12131 return false;
12132
12133 used_ports |= port_mask;
12134 default:
12135 break;
12136 }
12137 }
12138
12139 return true;
12140}
12141
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012142static void
12143clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12144{
12145 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012146 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012147 struct intel_dpll_hw_state dpll_hw_state;
12148 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012149 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012150 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012151
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012152 /* FIXME: before the switch to atomic started, a new pipe_config was
12153 * kzalloc'd. Code that depends on any field being zero should be
12154 * fixed, so that the crtc_state can be safely duplicated. For now,
12155 * only fields that are know to not cause problems are preserved. */
12156
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012157 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012158 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012159 shared_dpll = crtc_state->shared_dpll;
12160 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012161 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012162 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012163
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012164 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012165
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012166 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012167 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012168 crtc_state->shared_dpll = shared_dpll;
12169 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012170 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012171 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012172}
12173
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012174static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012175intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012176 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012177{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012178 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012179 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012180 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012181 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012182 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012183 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012184 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012185
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012186 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012187
Daniel Vettere143a212013-07-04 12:01:15 +020012188 pipe_config->cpu_transcoder =
12189 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012190
Imre Deak2960bc92013-07-30 13:36:32 +030012191 /*
12192 * Sanitize sync polarity flags based on requested ones. If neither
12193 * positive or negative polarity is requested, treat this as meaning
12194 * negative polarity.
12195 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012196 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012197 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012198 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012199
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012200 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012201 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012202 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012203
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012204 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12205 * plane pixel format and any sink constraints into account. Returns the
12206 * source plane bpp so that dithering can be selected on mismatches
12207 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012208 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12209 pipe_config);
12210 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012211 goto fail;
12212
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012213 /*
12214 * Determine the real pipe dimensions. Note that stereo modes can
12215 * increase the actual pipe size due to the frame doubling and
12216 * insertion of additional space for blanks between the frame. This
12217 * is stored in the crtc timings. We use the requested mode to do this
12218 * computation to clearly distinguish it from the adjusted mode, which
12219 * can be changed by the connectors in the below retry loop.
12220 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012221 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012222 &pipe_config->pipe_src_w,
12223 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012224
Daniel Vettere29c22c2013-02-21 00:00:16 +010012225encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012226 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012227 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012228 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012229
Daniel Vetter135c81b2013-07-21 21:37:09 +020012230 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012231 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12232 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012233
Daniel Vetter7758a112012-07-08 19:40:39 +020012234 /* Pass our mode to the connectors and the CRTC to give them a chance to
12235 * adjust it according to limitations or connector properties, and also
12236 * a chance to reject the mode entirely.
12237 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012238 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012239 if (connector_state->crtc != crtc)
12240 continue;
12241
12242 encoder = to_intel_encoder(connector_state->best_encoder);
12243
Daniel Vetterefea6e82013-07-21 21:36:59 +020012244 if (!(encoder->compute_config(encoder, pipe_config))) {
12245 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012246 goto fail;
12247 }
12248 }
12249
Daniel Vetterff9a6752013-06-01 17:16:21 +020012250 /* Set default port clock if not overwritten by the encoder. Needs to be
12251 * done afterwards in case the encoder adjusts the mode. */
12252 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012253 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012254 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012255
Daniel Vettera43f6e02013-06-07 23:10:32 +020012256 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012257 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012258 DRM_DEBUG_KMS("CRTC fixup failed\n");
12259 goto fail;
12260 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012261
12262 if (ret == RETRY) {
12263 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12264 ret = -EINVAL;
12265 goto fail;
12266 }
12267
12268 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12269 retry = false;
12270 goto encoder_retry;
12271 }
12272
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012273 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012274 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012275 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012276
Daniel Vetter7758a112012-07-08 19:40:39 +020012277fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012278 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012279}
12280
Daniel Vetterea9d7582012-07-10 10:42:52 +020012281static bool intel_crtc_in_use(struct drm_crtc *crtc)
12282{
12283 struct drm_encoder *encoder;
12284 struct drm_device *dev = crtc->dev;
12285
12286 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12287 if (encoder->crtc == crtc)
12288 return true;
12289
12290 return false;
12291}
12292
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012293static void
12294intel_modeset_update_state(struct drm_atomic_state *state)
12295{
12296 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012297 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012298 struct drm_crtc *crtc;
12299 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012300 struct drm_connector *connector;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012301 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012302
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012303 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012304
Damien Lespiaub2784e12014-08-05 11:29:37 +010012305 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012306 if (!intel_encoder->base.crtc)
12307 continue;
12308
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012309 crtc = intel_encoder->base.crtc;
12310 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12311 if (!crtc_state || !needs_modeset(crtc->state))
12312 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012313
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012314 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012315 }
12316
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012317 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012318
Ville Syrjälä76688512014-01-10 11:28:06 +020012319 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012320 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012321 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012322
12323 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012324
12325 /* Update hwmode for vblank functions */
12326 if (crtc->state->active)
12327 crtc->hwmode = crtc->state->adjusted_mode;
12328 else
12329 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012330 }
12331
12332 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12333 if (!connector->encoder || !connector->encoder->crtc)
12334 continue;
12335
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012336 crtc = connector->encoder->crtc;
12337 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12338 if (!crtc_state || !needs_modeset(crtc->state))
12339 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012340
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012341 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012342 intel_encoder = to_intel_encoder(connector->encoder);
12343 intel_encoder->connectors_active = true;
Maarten Lankhorst8c103422015-07-27 13:24:29 +020012344 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012345 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012346}
12347
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012348static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012349{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012350 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012351
12352 if (clock1 == clock2)
12353 return true;
12354
12355 if (!clock1 || !clock2)
12356 return false;
12357
12358 diff = abs(clock1 - clock2);
12359
12360 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12361 return true;
12362
12363 return false;
12364}
12365
Daniel Vetter25c5b262012-07-08 22:08:04 +020012366#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12367 list_for_each_entry((intel_crtc), \
12368 &(dev)->mode_config.crtc_list, \
12369 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012370 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012371
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012372
12373static bool
12374intel_compare_m_n(unsigned int m, unsigned int n,
12375 unsigned int m2, unsigned int n2,
12376 bool exact)
12377{
12378 if (m == m2 && n == n2)
12379 return true;
12380
12381 if (exact || !m || !n || !m2 || !n2)
12382 return false;
12383
12384 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12385
12386 if (m > m2) {
12387 while (m > m2) {
12388 m2 <<= 1;
12389 n2 <<= 1;
12390 }
12391 } else if (m < m2) {
12392 while (m < m2) {
12393 m <<= 1;
12394 n <<= 1;
12395 }
12396 }
12397
12398 return m == m2 && n == n2;
12399}
12400
12401static bool
12402intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12403 struct intel_link_m_n *m2_n2,
12404 bool adjust)
12405{
12406 if (m_n->tu == m2_n2->tu &&
12407 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12408 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12409 intel_compare_m_n(m_n->link_m, m_n->link_n,
12410 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12411 if (adjust)
12412 *m2_n2 = *m_n;
12413
12414 return true;
12415 }
12416
12417 return false;
12418}
12419
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012420static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012421intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012422 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012423 struct intel_crtc_state *pipe_config,
12424 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012425{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012426 bool ret = true;
12427
12428#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12429 do { \
12430 if (!adjust) \
12431 DRM_ERROR(fmt, ##__VA_ARGS__); \
12432 else \
12433 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12434 } while (0)
12435
Daniel Vetter66e985c2013-06-05 13:34:20 +020012436#define PIPE_CONF_CHECK_X(name) \
12437 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012438 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012439 "(expected 0x%08x, found 0x%08x)\n", \
12440 current_config->name, \
12441 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012442 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012443 }
12444
Daniel Vetter08a24032013-04-19 11:25:34 +020012445#define PIPE_CONF_CHECK_I(name) \
12446 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012447 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012448 "(expected %i, found %i)\n", \
12449 current_config->name, \
12450 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012451 ret = false; \
12452 }
12453
12454#define PIPE_CONF_CHECK_M_N(name) \
12455 if (!intel_compare_link_m_n(&current_config->name, \
12456 &pipe_config->name,\
12457 adjust)) { \
12458 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12459 "(expected tu %i gmch %i/%i link %i/%i, " \
12460 "found tu %i, gmch %i/%i link %i/%i)\n", \
12461 current_config->name.tu, \
12462 current_config->name.gmch_m, \
12463 current_config->name.gmch_n, \
12464 current_config->name.link_m, \
12465 current_config->name.link_n, \
12466 pipe_config->name.tu, \
12467 pipe_config->name.gmch_m, \
12468 pipe_config->name.gmch_n, \
12469 pipe_config->name.link_m, \
12470 pipe_config->name.link_n); \
12471 ret = false; \
12472 }
12473
12474#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12475 if (!intel_compare_link_m_n(&current_config->name, \
12476 &pipe_config->name, adjust) && \
12477 !intel_compare_link_m_n(&current_config->alt_name, \
12478 &pipe_config->name, adjust)) { \
12479 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12480 "(expected tu %i gmch %i/%i link %i/%i, " \
12481 "or tu %i gmch %i/%i link %i/%i, " \
12482 "found tu %i, gmch %i/%i link %i/%i)\n", \
12483 current_config->name.tu, \
12484 current_config->name.gmch_m, \
12485 current_config->name.gmch_n, \
12486 current_config->name.link_m, \
12487 current_config->name.link_n, \
12488 current_config->alt_name.tu, \
12489 current_config->alt_name.gmch_m, \
12490 current_config->alt_name.gmch_n, \
12491 current_config->alt_name.link_m, \
12492 current_config->alt_name.link_n, \
12493 pipe_config->name.tu, \
12494 pipe_config->name.gmch_m, \
12495 pipe_config->name.gmch_n, \
12496 pipe_config->name.link_m, \
12497 pipe_config->name.link_n); \
12498 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012499 }
12500
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012501/* This is required for BDW+ where there is only one set of registers for
12502 * switching between high and low RR.
12503 * This macro can be used whenever a comparison has to be made between one
12504 * hw state and multiple sw state variables.
12505 */
12506#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12507 if ((current_config->name != pipe_config->name) && \
12508 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012509 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012510 "(expected %i or %i, found %i)\n", \
12511 current_config->name, \
12512 current_config->alt_name, \
12513 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012514 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012515 }
12516
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012517#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12518 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012520 "(expected %i, found %i)\n", \
12521 current_config->name & (mask), \
12522 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012523 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012524 }
12525
Ville Syrjälä5e550652013-09-06 23:29:07 +030012526#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12527 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012528 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012529 "(expected %i, found %i)\n", \
12530 current_config->name, \
12531 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012532 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012533 }
12534
Daniel Vetterbb760062013-06-06 14:55:52 +020012535#define PIPE_CONF_QUIRK(quirk) \
12536 ((current_config->quirks | pipe_config->quirks) & (quirk))
12537
Daniel Vettereccb1402013-05-22 00:50:22 +020012538 PIPE_CONF_CHECK_I(cpu_transcoder);
12539
Daniel Vetter08a24032013-04-19 11:25:34 +020012540 PIPE_CONF_CHECK_I(has_pch_encoder);
12541 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012542 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012543
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012544 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012545
12546 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012547 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012548
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012549 PIPE_CONF_CHECK_I(has_drrs);
12550 if (current_config->has_drrs)
12551 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12552 } else
12553 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012554
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012555 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12556 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12557 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12558 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12559 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12560 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012561
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012562 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12563 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12564 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12565 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12566 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012568
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012569 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012570 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012571 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12572 IS_VALLEYVIEW(dev))
12573 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012574 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012575
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012576 PIPE_CONF_CHECK_I(has_audio);
12577
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012578 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012579 DRM_MODE_FLAG_INTERLACE);
12580
Daniel Vetterbb760062013-06-06 14:55:52 +020012581 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012582 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012583 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012584 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012585 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012586 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012587 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012588 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012589 DRM_MODE_FLAG_NVSYNC);
12590 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012591
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012592 PIPE_CONF_CHECK_I(pipe_src_w);
12593 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012594
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012595 PIPE_CONF_CHECK_I(gmch_pfit.control);
12596 /* pfit ratios are autocomputed by the hw on gen4+ */
12597 if (INTEL_INFO(dev)->gen < 4)
12598 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12599 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012600
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012601 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12602 if (current_config->pch_pfit.enabled) {
12603 PIPE_CONF_CHECK_I(pch_pfit.pos);
12604 PIPE_CONF_CHECK_I(pch_pfit.size);
12605 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012606
Chandra Kondurua1b22782015-04-07 15:28:45 -070012607 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12608
Jesse Barnese59150d2014-01-07 13:30:45 -080012609 /* BDW+ don't expose a synchronous way to read the state */
12610 if (IS_HASWELL(dev))
12611 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012612
Ville Syrjälä282740f2013-09-04 18:30:03 +030012613 PIPE_CONF_CHECK_I(double_wide);
12614
Daniel Vetter26804af2014-06-25 22:01:55 +030012615 PIPE_CONF_CHECK_X(ddi_pll_sel);
12616
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012617 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012618 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012619 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012620 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12621 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012622 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012623 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12624 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12625 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012626
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012627 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12628 PIPE_CONF_CHECK_I(pipe_bpp);
12629
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012630 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012631 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012632
Daniel Vetter66e985c2013-06-05 13:34:20 +020012633#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012634#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012635#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012636#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012637#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012638#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012639#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012640
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012641 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012642}
12643
Damien Lespiau08db6652014-11-04 17:06:52 +000012644static void check_wm_state(struct drm_device *dev)
12645{
12646 struct drm_i915_private *dev_priv = dev->dev_private;
12647 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12648 struct intel_crtc *intel_crtc;
12649 int plane;
12650
12651 if (INTEL_INFO(dev)->gen < 9)
12652 return;
12653
12654 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12655 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12656
12657 for_each_intel_crtc(dev, intel_crtc) {
12658 struct skl_ddb_entry *hw_entry, *sw_entry;
12659 const enum pipe pipe = intel_crtc->pipe;
12660
12661 if (!intel_crtc->active)
12662 continue;
12663
12664 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012665 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012666 hw_entry = &hw_ddb.plane[pipe][plane];
12667 sw_entry = &sw_ddb->plane[pipe][plane];
12668
12669 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12670 continue;
12671
12672 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12673 "(expected (%u,%u), found (%u,%u))\n",
12674 pipe_name(pipe), plane + 1,
12675 sw_entry->start, sw_entry->end,
12676 hw_entry->start, hw_entry->end);
12677 }
12678
12679 /* cursor */
12680 hw_entry = &hw_ddb.cursor[pipe];
12681 sw_entry = &sw_ddb->cursor[pipe];
12682
12683 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12684 continue;
12685
12686 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12687 "(expected (%u,%u), found (%u,%u))\n",
12688 pipe_name(pipe),
12689 sw_entry->start, sw_entry->end,
12690 hw_entry->start, hw_entry->end);
12691 }
12692}
12693
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012694static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012695check_connector_state(struct drm_device *dev,
12696 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012697{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012698 struct drm_connector_state *old_conn_state;
12699 struct drm_connector *connector;
12700 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012701
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012702 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12703 struct drm_encoder *encoder = connector->encoder;
12704 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012705
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012706 /* This also checks the encoder/connector hw state with the
12707 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012708 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012709
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012710 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012711 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012713}
12714
12715static void
12716check_encoder_state(struct drm_device *dev)
12717{
12718 struct intel_encoder *encoder;
12719 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012720
Damien Lespiaub2784e12014-08-05 11:29:37 +010012721 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012723 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012724
12725 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12726 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012727 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012728
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012729 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012730 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012731 continue;
12732 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012733
12734 I915_STATE_WARN(connector->base.state->crtc !=
12735 encoder->base.crtc,
12736 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012737 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012738
Rob Clarke2c719b2014-12-15 13:56:32 -050012739 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740 "encoder's enabled state mismatch "
12741 "(expected %i, found %i)\n",
12742 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012743
12744 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012745 bool active;
12746
12747 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012748 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012749 "encoder detached but still enabled on pipe %c.\n",
12750 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012751 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012752 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012753}
12754
12755static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012756check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012757{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012759 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012760 struct drm_crtc_state *old_crtc_state;
12761 struct drm_crtc *crtc;
12762 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012763
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012764 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12766 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012767 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012768
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012769 if (!needs_modeset(crtc->state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012770 continue;
12771
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012772 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12773 pipe_config = to_intel_crtc_state(old_crtc_state);
12774 memset(pipe_config, 0, sizeof(*pipe_config));
12775 pipe_config->base.crtc = crtc;
12776 pipe_config->base.state = old_state;
12777
12778 DRM_DEBUG_KMS("[CRTC:%d]\n",
12779 crtc->base.id);
12780
12781 active = dev_priv->display.get_pipe_config(intel_crtc,
12782 pipe_config);
12783
12784 /* hw state is inconsistent with the pipe quirk */
12785 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12786 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12787 active = crtc->state->active;
12788
12789 I915_STATE_WARN(crtc->state->active != active,
12790 "crtc active state doesn't match with hw state "
12791 "(expected %i, found %i)\n", crtc->state->active, active);
12792
12793 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12794 "transitional active state does not match atomic hw state "
12795 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12796
12797 for_each_encoder_on_crtc(dev, crtc, encoder) {
12798 enum pipe pipe;
12799
12800 active = encoder->get_hw_state(encoder, &pipe);
12801 I915_STATE_WARN(active != crtc->state->active,
12802 "[ENCODER:%i] active %i with crtc active %i\n",
12803 encoder->base.base.id, active, crtc->state->active);
12804
12805 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12806 "Encoder connected to wrong pipe %c\n",
12807 pipe_name(pipe));
12808
12809 if (active)
12810 encoder->get_config(encoder, pipe_config);
12811 }
12812
12813 if (!crtc->state->active)
12814 continue;
12815
12816 sw_config = to_intel_crtc_state(crtc->state);
12817 if (!intel_pipe_config_compare(dev, sw_config,
12818 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012820 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012821 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012822 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012823 "[sw state]");
12824 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012825 }
12826}
12827
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012828static void
12829check_shared_dpll_state(struct drm_device *dev)
12830{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012831 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012832 struct intel_crtc *crtc;
12833 struct intel_dpll_hw_state dpll_hw_state;
12834 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012835
12836 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12837 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12838 int enabled_crtcs = 0, active_crtcs = 0;
12839 bool active;
12840
12841 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12842
12843 DRM_DEBUG_KMS("%s\n", pll->name);
12844
12845 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12846
Rob Clarke2c719b2014-12-15 13:56:32 -050012847 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012848 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012849 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012850 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012851 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012852 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012853 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012854 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012855 "pll on state mismatch (expected %i, found %i)\n",
12856 pll->on, active);
12857
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012858 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012859 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012860 enabled_crtcs++;
12861 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12862 active_crtcs++;
12863 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012864 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012865 "pll active crtcs mismatch (expected %i, found %i)\n",
12866 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012867 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012868 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012869 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012870
Rob Clarke2c719b2014-12-15 13:56:32 -050012871 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012872 sizeof(dpll_hw_state)),
12873 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012874 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012875}
12876
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012877static void
12878intel_modeset_check_state(struct drm_device *dev,
12879 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012880{
Damien Lespiau08db6652014-11-04 17:06:52 +000012881 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012882 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012883 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012884 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012885 check_shared_dpll_state(dev);
12886}
12887
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012888void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012889 int dotclock)
12890{
12891 /*
12892 * FDI already provided one idea for the dotclock.
12893 * Yell if the encoder disagrees.
12894 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012895 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012896 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012897 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012898}
12899
Ville Syrjälä80715b22014-05-15 20:23:23 +030012900static void update_scanline_offset(struct intel_crtc *crtc)
12901{
12902 struct drm_device *dev = crtc->base.dev;
12903
12904 /*
12905 * The scanline counter increments at the leading edge of hsync.
12906 *
12907 * On most platforms it starts counting from vtotal-1 on the
12908 * first active line. That means the scanline counter value is
12909 * always one less than what we would expect. Ie. just after
12910 * start of vblank, which also occurs at start of hsync (on the
12911 * last active line), the scanline counter will read vblank_start-1.
12912 *
12913 * On gen2 the scanline counter starts counting from 1 instead
12914 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12915 * to keep the value positive), instead of adding one.
12916 *
12917 * On HSW+ the behaviour of the scanline counter depends on the output
12918 * type. For DP ports it behaves like most other platforms, but on HDMI
12919 * there's an extra 1 line difference. So we need to add two instead of
12920 * one to the value.
12921 */
12922 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012923 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012924 int vtotal;
12925
12926 vtotal = mode->crtc_vtotal;
12927 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12928 vtotal /= 2;
12929
12930 crtc->scanline_offset = vtotal - 1;
12931 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012932 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012933 crtc->scanline_offset = 2;
12934 } else
12935 crtc->scanline_offset = 1;
12936}
12937
Maarten Lankhorstad421372015-06-15 12:33:42 +020012938static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012939{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012940 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012941 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012942 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012943 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012944 struct intel_crtc_state *intel_crtc_state;
12945 struct drm_crtc *crtc;
12946 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012947 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012948
12949 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012950 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012951
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012952 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012953 int dpll;
12954
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012955 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012956 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012957 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012958
Maarten Lankhorstad421372015-06-15 12:33:42 +020012959 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012960 continue;
12961
Maarten Lankhorstad421372015-06-15 12:33:42 +020012962 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012963
Maarten Lankhorstad421372015-06-15 12:33:42 +020012964 if (!shared_dpll)
12965 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12966
12967 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012968 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012969}
12970
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012971/*
12972 * This implements the workaround described in the "notes" section of the mode
12973 * set sequence documentation. When going from no pipes or single pipe to
12974 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12975 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12976 */
12977static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12978{
12979 struct drm_crtc_state *crtc_state;
12980 struct intel_crtc *intel_crtc;
12981 struct drm_crtc *crtc;
12982 struct intel_crtc_state *first_crtc_state = NULL;
12983 struct intel_crtc_state *other_crtc_state = NULL;
12984 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12985 int i;
12986
12987 /* look at all crtc's that are going to be enabled in during modeset */
12988 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12989 intel_crtc = to_intel_crtc(crtc);
12990
12991 if (!crtc_state->active || !needs_modeset(crtc_state))
12992 continue;
12993
12994 if (first_crtc_state) {
12995 other_crtc_state = to_intel_crtc_state(crtc_state);
12996 break;
12997 } else {
12998 first_crtc_state = to_intel_crtc_state(crtc_state);
12999 first_pipe = intel_crtc->pipe;
13000 }
13001 }
13002
13003 /* No workaround needed? */
13004 if (!first_crtc_state)
13005 return 0;
13006
13007 /* w/a possibly needed, check how many crtc's are already enabled. */
13008 for_each_intel_crtc(state->dev, intel_crtc) {
13009 struct intel_crtc_state *pipe_config;
13010
13011 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13012 if (IS_ERR(pipe_config))
13013 return PTR_ERR(pipe_config);
13014
13015 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13016
13017 if (!pipe_config->base.active ||
13018 needs_modeset(&pipe_config->base))
13019 continue;
13020
13021 /* 2 or more enabled crtcs means no need for w/a */
13022 if (enabled_pipe != INVALID_PIPE)
13023 return 0;
13024
13025 enabled_pipe = intel_crtc->pipe;
13026 }
13027
13028 if (enabled_pipe != INVALID_PIPE)
13029 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13030 else if (other_crtc_state)
13031 other_crtc_state->hsw_workaround_pipe = first_pipe;
13032
13033 return 0;
13034}
13035
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013036static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13037{
13038 struct drm_crtc *crtc;
13039 struct drm_crtc_state *crtc_state;
13040 int ret = 0;
13041
13042 /* add all active pipes to the state */
13043 for_each_crtc(state->dev, crtc) {
13044 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13045 if (IS_ERR(crtc_state))
13046 return PTR_ERR(crtc_state);
13047
13048 if (!crtc_state->active || needs_modeset(crtc_state))
13049 continue;
13050
13051 crtc_state->mode_changed = true;
13052
13053 ret = drm_atomic_add_affected_connectors(state, crtc);
13054 if (ret)
13055 break;
13056
13057 ret = drm_atomic_add_affected_planes(state, crtc);
13058 if (ret)
13059 break;
13060 }
13061
13062 return ret;
13063}
13064
13065
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013066static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013067{
13068 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013069 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013070 int ret;
13071
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013072 if (!check_digital_port_conflicts(state)) {
13073 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13074 return -EINVAL;
13075 }
13076
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013077 /*
13078 * See if the config requires any additional preparation, e.g.
13079 * to adjust global state with pipes off. We need to do this
13080 * here so we can get the modeset_pipe updated config for the new
13081 * mode set on this crtc. For other crtcs we need to use the
13082 * adjusted_mode bits in the crtc directly.
13083 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013084 if (dev_priv->display.modeset_calc_cdclk) {
13085 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013086
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013087 ret = dev_priv->display.modeset_calc_cdclk(state);
13088
13089 cdclk = to_intel_atomic_state(state)->cdclk;
13090 if (!ret && cdclk != dev_priv->cdclk_freq)
13091 ret = intel_modeset_all_pipes(state);
13092
13093 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013094 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013095 } else
13096 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013097
Maarten Lankhorstad421372015-06-15 12:33:42 +020013098 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013099
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013100 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013101 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013102
Maarten Lankhorstad421372015-06-15 12:33:42 +020013103 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013104}
13105
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013106/**
13107 * intel_atomic_check - validate state object
13108 * @dev: drm device
13109 * @state: state to validate
13110 */
13111static int intel_atomic_check(struct drm_device *dev,
13112 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013113{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013114 struct drm_crtc *crtc;
13115 struct drm_crtc_state *crtc_state;
13116 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013117 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013118
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013119 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013120 if (ret)
13121 return ret;
13122
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013123 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013124 struct intel_crtc_state *pipe_config =
13125 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013126
13127 /* Catch I915_MODE_FLAG_INHERITED */
13128 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13129 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013130
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013131 if (!crtc_state->enable) {
13132 if (needs_modeset(crtc_state))
13133 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013134 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013135 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013136
Daniel Vetter26495482015-07-15 14:15:52 +020013137 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013138 continue;
13139
Daniel Vetter26495482015-07-15 14:15:52 +020013140 /* FIXME: For only active_changed we shouldn't need to do any
13141 * state recomputation at all. */
13142
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013143 ret = drm_atomic_add_affected_connectors(state, crtc);
13144 if (ret)
13145 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013146
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013147 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013148 if (ret)
13149 return ret;
13150
Daniel Vetter26495482015-07-15 14:15:52 +020013151 if (i915.fastboot &&
13152 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013153 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013154 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013155 crtc_state->mode_changed = false;
13156 }
13157
13158 if (needs_modeset(crtc_state)) {
13159 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013160
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013161 ret = drm_atomic_add_affected_planes(state, crtc);
13162 if (ret)
13163 return ret;
13164 }
13165
Daniel Vetter26495482015-07-15 14:15:52 +020013166 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13167 needs_modeset(crtc_state) ?
13168 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013169 }
13170
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013171 if (any_ms) {
13172 ret = intel_modeset_checks(state);
13173
13174 if (ret)
13175 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013176 } else
13177 to_intel_atomic_state(state)->cdclk =
13178 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013179
13180 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013181}
13182
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013183/**
13184 * intel_atomic_commit - commit validated state object
13185 * @dev: DRM device
13186 * @state: the top-level driver state object
13187 * @async: asynchronous commit
13188 *
13189 * This function commits a top-level state object that has been validated
13190 * with drm_atomic_helper_check().
13191 *
13192 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13193 * we can only handle plane-related operations and do not yet support
13194 * asynchronous commit.
13195 *
13196 * RETURNS
13197 * Zero for success or -errno.
13198 */
13199static int intel_atomic_commit(struct drm_device *dev,
13200 struct drm_atomic_state *state,
13201 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013202{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013203 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013204 struct drm_crtc *crtc;
13205 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013206 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013207 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013208 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013209
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013210 if (async) {
13211 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13212 return -EINVAL;
13213 }
13214
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013215 ret = drm_atomic_helper_prepare_planes(dev, state);
13216 if (ret)
13217 return ret;
13218
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013219 drm_atomic_helper_swap_state(dev, state);
13220
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013221 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13223
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013224 if (!needs_modeset(crtc->state))
13225 continue;
13226
13227 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013228 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013229
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013230 if (crtc_state->active) {
13231 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13232 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013233 intel_crtc->active = false;
13234 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013235 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013236 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013237
Daniel Vetterea9d7582012-07-10 10:42:52 +020013238 /* Only after disabling all output pipelines that will be changed can we
13239 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013240 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013241
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013242 /* The state has been swaped above, so state actually contains the
13243 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013244 if (any_ms)
13245 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013246
Daniel Vettera6778b32012-07-02 09:56:42 +020013247 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013248 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13250 bool modeset = needs_modeset(crtc->state);
13251
13252 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013253 update_scanline_offset(to_intel_crtc(crtc));
13254 dev_priv->display.crtc_enable(crtc);
13255 }
13256
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013257 if (!modeset)
13258 intel_pre_plane_update(intel_crtc);
13259
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013260 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013261 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013262 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013263
Daniel Vettera6778b32012-07-02 09:56:42 +020013264 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013265
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013266 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013267 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013268
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013269 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013270 intel_modeset_check_state(dev, state);
13271
13272 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013273
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013274 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013275}
13276
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013277void intel_crtc_restore_mode(struct drm_crtc *crtc)
13278{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013279 struct drm_device *dev = crtc->dev;
13280 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013281 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013282 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013283
13284 state = drm_atomic_state_alloc(dev);
13285 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013286 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013287 crtc->base.id);
13288 return;
13289 }
13290
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013291 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013292
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013293retry:
13294 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13295 ret = PTR_ERR_OR_ZERO(crtc_state);
13296 if (!ret) {
13297 if (!crtc_state->active)
13298 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013299
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013300 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013301 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013302 }
13303
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013304 if (ret == -EDEADLK) {
13305 drm_atomic_state_clear(state);
13306 drm_modeset_backoff(state->acquire_ctx);
13307 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013308 }
13309
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013310 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013311out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013312 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013313}
13314
Daniel Vetter25c5b262012-07-08 22:08:04 +020013315#undef for_each_intel_crtc_masked
13316
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013317static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013318 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013319 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013320 .destroy = intel_crtc_destroy,
13321 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013322 .atomic_duplicate_state = intel_crtc_duplicate_state,
13323 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013324};
13325
Daniel Vetter53589012013-06-05 13:34:16 +020013326static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13327 struct intel_shared_dpll *pll,
13328 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013329{
Daniel Vetter53589012013-06-05 13:34:16 +020013330 uint32_t val;
13331
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013332 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013333 return false;
13334
Daniel Vetter53589012013-06-05 13:34:16 +020013335 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013336 hw_state->dpll = val;
13337 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13338 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013339
13340 return val & DPLL_VCO_ENABLE;
13341}
13342
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013343static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13344 struct intel_shared_dpll *pll)
13345{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013346 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13347 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013348}
13349
Daniel Vettere7b903d2013-06-05 13:34:14 +020013350static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13351 struct intel_shared_dpll *pll)
13352{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013353 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013354 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013355
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013356 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013357
13358 /* Wait for the clocks to stabilize. */
13359 POSTING_READ(PCH_DPLL(pll->id));
13360 udelay(150);
13361
13362 /* The pixel multiplier can only be updated once the
13363 * DPLL is enabled and the clocks are stable.
13364 *
13365 * So write it again.
13366 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013367 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013368 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013369 udelay(200);
13370}
13371
13372static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13373 struct intel_shared_dpll *pll)
13374{
13375 struct drm_device *dev = dev_priv->dev;
13376 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013377
13378 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013379 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013380 if (intel_crtc_to_shared_dpll(crtc) == pll)
13381 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13382 }
13383
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013384 I915_WRITE(PCH_DPLL(pll->id), 0);
13385 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013386 udelay(200);
13387}
13388
Daniel Vetter46edb022013-06-05 13:34:12 +020013389static char *ibx_pch_dpll_names[] = {
13390 "PCH DPLL A",
13391 "PCH DPLL B",
13392};
13393
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013394static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013395{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013396 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013397 int i;
13398
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013399 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013400
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013401 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013402 dev_priv->shared_dplls[i].id = i;
13403 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013404 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013405 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13406 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013407 dev_priv->shared_dplls[i].get_hw_state =
13408 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013409 }
13410}
13411
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013412static void intel_shared_dpll_init(struct drm_device *dev)
13413{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013414 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013415
Ville Syrjäläb6283052015-06-03 15:45:07 +030013416 intel_update_cdclk(dev);
13417
Daniel Vetter9cd86932014-06-25 22:01:57 +030013418 if (HAS_DDI(dev))
13419 intel_ddi_pll_init(dev);
13420 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013421 ibx_pch_dpll_init(dev);
13422 else
13423 dev_priv->num_shared_dpll = 0;
13424
13425 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013426}
13427
Matt Roper6beb8c232014-12-01 15:40:14 -080013428/**
13429 * intel_prepare_plane_fb - Prepare fb for usage on plane
13430 * @plane: drm plane to prepare for
13431 * @fb: framebuffer to prepare for presentation
13432 *
13433 * Prepares a framebuffer for usage on a display plane. Generally this
13434 * involves pinning the underlying object and updating the frontbuffer tracking
13435 * bits. Some older platforms need special physical address handling for
13436 * cursor planes.
13437 *
13438 * Returns 0 on success, negative error code on failure.
13439 */
13440int
13441intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013442 struct drm_framebuffer *fb,
13443 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013444{
13445 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013446 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013447 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13448 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013449 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013450
Matt Roperea2c67b2014-12-23 10:41:52 -080013451 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013452 return 0;
13453
Matt Roper4c345742014-07-09 16:22:10 -070013454 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013455
Matt Roper6beb8c232014-12-01 15:40:14 -080013456 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13457 INTEL_INFO(dev)->cursor_needs_physical) {
13458 int align = IS_I830(dev) ? 16 * 1024 : 256;
13459 ret = i915_gem_object_attach_phys(obj, align);
13460 if (ret)
13461 DRM_DEBUG_KMS("failed to attach phys object\n");
13462 } else {
John Harrison91af1272015-06-18 13:14:56 +010013463 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013464 }
13465
13466 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013467 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013468
13469 mutex_unlock(&dev->struct_mutex);
13470
13471 return ret;
13472}
13473
Matt Roper38f3ce32014-12-02 07:45:25 -080013474/**
13475 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13476 * @plane: drm plane to clean up for
13477 * @fb: old framebuffer that was on plane
13478 *
13479 * Cleans up a framebuffer that has just been removed from a plane.
13480 */
13481void
13482intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013483 struct drm_framebuffer *fb,
13484 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013485{
13486 struct drm_device *dev = plane->dev;
13487 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13488
13489 if (WARN_ON(!obj))
13490 return;
13491
13492 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13493 !INTEL_INFO(dev)->cursor_needs_physical) {
13494 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013495 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013496 mutex_unlock(&dev->struct_mutex);
13497 }
Matt Roper465c1202014-05-29 08:06:54 -070013498}
13499
Chandra Konduru6156a452015-04-27 13:48:39 -070013500int
13501skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13502{
13503 int max_scale;
13504 struct drm_device *dev;
13505 struct drm_i915_private *dev_priv;
13506 int crtc_clock, cdclk;
13507
13508 if (!intel_crtc || !crtc_state)
13509 return DRM_PLANE_HELPER_NO_SCALING;
13510
13511 dev = intel_crtc->base.dev;
13512 dev_priv = dev->dev_private;
13513 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013514 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013515
13516 if (!crtc_clock || !cdclk)
13517 return DRM_PLANE_HELPER_NO_SCALING;
13518
13519 /*
13520 * skl max scale is lower of:
13521 * close to 3 but not 3, -1 is for that purpose
13522 * or
13523 * cdclk/crtc_clock
13524 */
13525 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13526
13527 return max_scale;
13528}
13529
Matt Roper465c1202014-05-29 08:06:54 -070013530static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013531intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013532 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013533 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013534{
Matt Roper2b875c22014-12-01 15:40:13 -080013535 struct drm_crtc *crtc = state->base.crtc;
13536 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013537 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013538 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13539 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013540
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013541 /* use scaler when colorkey is not required */
13542 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013543 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013544 min_scale = 1;
13545 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013546 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013547 }
Sonika Jindald8106362015-04-10 14:37:28 +053013548
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013549 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13550 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013551 min_scale, max_scale,
13552 can_position, true,
13553 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013554}
13555
Gustavo Padovan14af2932014-10-24 14:51:31 +010013556static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013557intel_commit_primary_plane(struct drm_plane *plane,
13558 struct intel_plane_state *state)
13559{
Matt Roper2b875c22014-12-01 15:40:13 -080013560 struct drm_crtc *crtc = state->base.crtc;
13561 struct drm_framebuffer *fb = state->base.fb;
13562 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013563 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013564 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013565 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013566
Matt Roperea2c67b2014-12-23 10:41:52 -080013567 crtc = crtc ? crtc : plane->crtc;
13568 intel_crtc = to_intel_crtc(crtc);
13569
Matt Ropercf4c7c12014-12-04 10:27:42 -080013570 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013571 crtc->x = src->x1 >> 16;
13572 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013573
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013574 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013575 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013576
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013577 if (state->visible)
13578 /* FIXME: kill this fastboot hack */
13579 intel_update_pipe_size(intel_crtc);
13580
13581 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013582}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013583
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013584static void
13585intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013586 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013587{
13588 struct drm_device *dev = plane->dev;
13589 struct drm_i915_private *dev_priv = dev->dev_private;
13590
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013591 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13592}
13593
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013594static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13595 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013596{
13597 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013599
Ville Syrjäläf015c552015-06-24 22:00:02 +030013600 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013601 intel_update_watermarks(crtc);
13602
Matt Roperc34c9ee2014-12-23 10:41:50 -080013603 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013604 if (crtc->state->active)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013605 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013606
13607 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13608 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013609}
13610
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013611static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13612 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013613{
Matt Roper32b7eee2014-12-24 07:59:06 -080013614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013615
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013616 if (crtc->state->active)
13617 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013618}
13619
Matt Ropercf4c7c12014-12-04 10:27:42 -080013620/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013621 * intel_plane_destroy - destroy a plane
13622 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013623 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013624 * Common destruction function for all types of planes (primary, cursor,
13625 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013626 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013627void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013628{
13629 struct intel_plane *intel_plane = to_intel_plane(plane);
13630 drm_plane_cleanup(plane);
13631 kfree(intel_plane);
13632}
13633
Matt Roper65a3fea2015-01-21 16:35:42 -080013634const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013635 .update_plane = drm_atomic_helper_update_plane,
13636 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013637 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013638 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013639 .atomic_get_property = intel_plane_atomic_get_property,
13640 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013641 .atomic_duplicate_state = intel_plane_duplicate_state,
13642 .atomic_destroy_state = intel_plane_destroy_state,
13643
Matt Roper465c1202014-05-29 08:06:54 -070013644};
13645
13646static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13647 int pipe)
13648{
13649 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013650 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013651 const uint32_t *intel_primary_formats;
13652 int num_formats;
13653
13654 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13655 if (primary == NULL)
13656 return NULL;
13657
Matt Roper8e7d6882015-01-21 16:35:41 -080013658 state = intel_create_plane_state(&primary->base);
13659 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013660 kfree(primary);
13661 return NULL;
13662 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013663 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013664
Matt Roper465c1202014-05-29 08:06:54 -070013665 primary->can_scale = false;
13666 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013667 if (INTEL_INFO(dev)->gen >= 9) {
13668 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013669 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013670 }
Matt Roper465c1202014-05-29 08:06:54 -070013671 primary->pipe = pipe;
13672 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013673 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013674 primary->check_plane = intel_check_primary_plane;
13675 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013676 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013677 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13678 primary->plane = !pipe;
13679
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013680 if (INTEL_INFO(dev)->gen >= 9) {
13681 intel_primary_formats = skl_primary_formats;
13682 num_formats = ARRAY_SIZE(skl_primary_formats);
13683 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013684 intel_primary_formats = i965_primary_formats;
13685 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013686 } else {
13687 intel_primary_formats = i8xx_primary_formats;
13688 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013689 }
13690
13691 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013692 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013693 intel_primary_formats, num_formats,
13694 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013695
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013696 if (INTEL_INFO(dev)->gen >= 4)
13697 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013698
Matt Roperea2c67b2014-12-23 10:41:52 -080013699 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13700
Matt Roper465c1202014-05-29 08:06:54 -070013701 return &primary->base;
13702}
13703
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013704void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13705{
13706 if (!dev->mode_config.rotation_property) {
13707 unsigned long flags = BIT(DRM_ROTATE_0) |
13708 BIT(DRM_ROTATE_180);
13709
13710 if (INTEL_INFO(dev)->gen >= 9)
13711 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13712
13713 dev->mode_config.rotation_property =
13714 drm_mode_create_rotation_property(dev, flags);
13715 }
13716 if (dev->mode_config.rotation_property)
13717 drm_object_attach_property(&plane->base.base,
13718 dev->mode_config.rotation_property,
13719 plane->base.state->rotation);
13720}
13721
Matt Roper3d7d6512014-06-10 08:28:13 -070013722static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013723intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013724 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013725 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013726{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013727 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013728 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013729 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013730 unsigned stride;
13731 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013732
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013733 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13734 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013735 DRM_PLANE_HELPER_NO_SCALING,
13736 DRM_PLANE_HELPER_NO_SCALING,
13737 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013738 if (ret)
13739 return ret;
13740
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013741 /* if we want to turn off the cursor ignore width and height */
13742 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013743 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013744
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013745 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013746 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013747 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13748 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013749 return -EINVAL;
13750 }
13751
Matt Roperea2c67b2014-12-23 10:41:52 -080013752 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13753 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013754 DRM_DEBUG_KMS("buffer is too small\n");
13755 return -ENOMEM;
13756 }
13757
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013758 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013759 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013760 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013761 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013762
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013763 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013764}
13765
Matt Roperf4a2cf22014-12-01 15:40:12 -080013766static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013767intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013768 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013769{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013770 intel_crtc_update_cursor(crtc, false);
13771}
13772
13773static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013774intel_commit_cursor_plane(struct drm_plane *plane,
13775 struct intel_plane_state *state)
13776{
Matt Roper2b875c22014-12-01 15:40:13 -080013777 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013778 struct drm_device *dev = plane->dev;
13779 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013780 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013781 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013782
Matt Roperea2c67b2014-12-23 10:41:52 -080013783 crtc = crtc ? crtc : plane->crtc;
13784 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013785
Matt Roperea2c67b2014-12-23 10:41:52 -080013786 plane->fb = state->base.fb;
13787 crtc->cursor_x = state->base.crtc_x;
13788 crtc->cursor_y = state->base.crtc_y;
13789
Gustavo Padovana912f122014-12-01 15:40:10 -080013790 if (intel_crtc->cursor_bo == obj)
13791 goto update;
13792
Matt Roperf4a2cf22014-12-01 15:40:12 -080013793 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013794 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013795 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013796 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013797 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013798 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013799
Gustavo Padovana912f122014-12-01 15:40:10 -080013800 intel_crtc->cursor_addr = addr;
13801 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013802
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013803update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013804 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013805 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013806}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013807
Matt Roper3d7d6512014-06-10 08:28:13 -070013808static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13809 int pipe)
13810{
13811 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013812 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013813
13814 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13815 if (cursor == NULL)
13816 return NULL;
13817
Matt Roper8e7d6882015-01-21 16:35:41 -080013818 state = intel_create_plane_state(&cursor->base);
13819 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013820 kfree(cursor);
13821 return NULL;
13822 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013823 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013824
Matt Roper3d7d6512014-06-10 08:28:13 -070013825 cursor->can_scale = false;
13826 cursor->max_downscale = 1;
13827 cursor->pipe = pipe;
13828 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013829 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013830 cursor->check_plane = intel_check_cursor_plane;
13831 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013832 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013833
13834 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013835 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013836 intel_cursor_formats,
13837 ARRAY_SIZE(intel_cursor_formats),
13838 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013839
13840 if (INTEL_INFO(dev)->gen >= 4) {
13841 if (!dev->mode_config.rotation_property)
13842 dev->mode_config.rotation_property =
13843 drm_mode_create_rotation_property(dev,
13844 BIT(DRM_ROTATE_0) |
13845 BIT(DRM_ROTATE_180));
13846 if (dev->mode_config.rotation_property)
13847 drm_object_attach_property(&cursor->base.base,
13848 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013849 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013850 }
13851
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013852 if (INTEL_INFO(dev)->gen >=9)
13853 state->scaler_id = -1;
13854
Matt Roperea2c67b2014-12-23 10:41:52 -080013855 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13856
Matt Roper3d7d6512014-06-10 08:28:13 -070013857 return &cursor->base;
13858}
13859
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013860static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13861 struct intel_crtc_state *crtc_state)
13862{
13863 int i;
13864 struct intel_scaler *intel_scaler;
13865 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13866
13867 for (i = 0; i < intel_crtc->num_scalers; i++) {
13868 intel_scaler = &scaler_state->scalers[i];
13869 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013870 intel_scaler->mode = PS_SCALER_MODE_DYN;
13871 }
13872
13873 scaler_state->scaler_id = -1;
13874}
13875
Hannes Ederb358d0a2008-12-18 21:18:47 +010013876static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013877{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013878 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013879 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013880 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013881 struct drm_plane *primary = NULL;
13882 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013883 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013884
Daniel Vetter955382f2013-09-19 14:05:45 +020013885 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013886 if (intel_crtc == NULL)
13887 return;
13888
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013889 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13890 if (!crtc_state)
13891 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013892 intel_crtc->config = crtc_state;
13893 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013894 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013895
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013896 /* initialize shared scalers */
13897 if (INTEL_INFO(dev)->gen >= 9) {
13898 if (pipe == PIPE_C)
13899 intel_crtc->num_scalers = 1;
13900 else
13901 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13902
13903 skl_init_scalers(dev, intel_crtc, crtc_state);
13904 }
13905
Matt Roper465c1202014-05-29 08:06:54 -070013906 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013907 if (!primary)
13908 goto fail;
13909
13910 cursor = intel_cursor_plane_create(dev, pipe);
13911 if (!cursor)
13912 goto fail;
13913
Matt Roper465c1202014-05-29 08:06:54 -070013914 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013915 cursor, &intel_crtc_funcs);
13916 if (ret)
13917 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013918
13919 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013920 for (i = 0; i < 256; i++) {
13921 intel_crtc->lut_r[i] = i;
13922 intel_crtc->lut_g[i] = i;
13923 intel_crtc->lut_b[i] = i;
13924 }
13925
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013926 /*
13927 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013928 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013929 */
Jesse Barnes80824002009-09-10 15:28:06 -070013930 intel_crtc->pipe = pipe;
13931 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013932 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013933 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013934 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013935 }
13936
Chris Wilson4b0e3332014-05-30 16:35:26 +030013937 intel_crtc->cursor_base = ~0;
13938 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013939 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013940
Ville Syrjälä852eb002015-06-24 22:00:07 +030013941 intel_crtc->wm.cxsr_allowed = true;
13942
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013943 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13944 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13945 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13946 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13947
Jesse Barnes79e53942008-11-07 14:24:08 -080013948 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013949
13950 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013951 return;
13952
13953fail:
13954 if (primary)
13955 drm_plane_cleanup(primary);
13956 if (cursor)
13957 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013958 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013959 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013960}
13961
Jesse Barnes752aa882013-10-31 18:55:49 +020013962enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13963{
13964 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013965 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013966
Rob Clark51fd3712013-11-19 12:10:12 -050013967 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013968
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013969 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013970 return INVALID_PIPE;
13971
13972 return to_intel_crtc(encoder->crtc)->pipe;
13973}
13974
Carl Worth08d7b3d2009-04-29 14:43:54 -070013975int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013976 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013977{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013978 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013979 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013980 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013981
Rob Clark7707e652014-07-17 23:30:04 -040013982 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013983
Rob Clark7707e652014-07-17 23:30:04 -040013984 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013985 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013986 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013987 }
13988
Rob Clark7707e652014-07-17 23:30:04 -040013989 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013990 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013991
Daniel Vetterc05422d2009-08-11 16:05:30 +020013992 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013993}
13994
Daniel Vetter66a92782012-07-12 20:08:18 +020013995static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013996{
Daniel Vetter66a92782012-07-12 20:08:18 +020013997 struct drm_device *dev = encoder->base.dev;
13998 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013999 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014000 int entry = 0;
14001
Damien Lespiaub2784e12014-08-05 11:29:37 +010014002 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014003 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014004 index_mask |= (1 << entry);
14005
Jesse Barnes79e53942008-11-07 14:24:08 -080014006 entry++;
14007 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014008
Jesse Barnes79e53942008-11-07 14:24:08 -080014009 return index_mask;
14010}
14011
Chris Wilson4d302442010-12-14 19:21:29 +000014012static bool has_edp_a(struct drm_device *dev)
14013{
14014 struct drm_i915_private *dev_priv = dev->dev_private;
14015
14016 if (!IS_MOBILE(dev))
14017 return false;
14018
14019 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14020 return false;
14021
Damien Lespiaue3589902014-02-07 19:12:50 +000014022 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014023 return false;
14024
14025 return true;
14026}
14027
Jesse Barnes84b4e042014-06-25 08:24:29 -070014028static bool intel_crt_present(struct drm_device *dev)
14029{
14030 struct drm_i915_private *dev_priv = dev->dev_private;
14031
Damien Lespiau884497e2013-12-03 13:56:23 +000014032 if (INTEL_INFO(dev)->gen >= 9)
14033 return false;
14034
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014035 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014036 return false;
14037
14038 if (IS_CHERRYVIEW(dev))
14039 return false;
14040
14041 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14042 return false;
14043
14044 return true;
14045}
14046
Jesse Barnes79e53942008-11-07 14:24:08 -080014047static void intel_setup_outputs(struct drm_device *dev)
14048{
Eric Anholt725e30a2009-01-22 13:01:02 -080014049 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014050 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014051 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014052
Daniel Vetterc9093352013-06-06 22:22:47 +020014053 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014054
Jesse Barnes84b4e042014-06-25 08:24:29 -070014055 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014056 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014057
Vandana Kannanc776eb22014-08-19 12:05:01 +053014058 if (IS_BROXTON(dev)) {
14059 /*
14060 * FIXME: Broxton doesn't support port detection via the
14061 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14062 * detect the ports.
14063 */
14064 intel_ddi_init(dev, PORT_A);
14065 intel_ddi_init(dev, PORT_B);
14066 intel_ddi_init(dev, PORT_C);
14067 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014068 int found;
14069
Jesse Barnesde31fac2015-03-06 15:53:32 -080014070 /*
14071 * Haswell uses DDI functions to detect digital outputs.
14072 * On SKL pre-D0 the strap isn't connected, so we assume
14073 * it's there.
14074 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014075 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014076 /* WaIgnoreDDIAStrap: skl */
14077 if (found ||
14078 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014079 intel_ddi_init(dev, PORT_A);
14080
14081 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14082 * register */
14083 found = I915_READ(SFUSE_STRAP);
14084
14085 if (found & SFUSE_STRAP_DDIB_DETECTED)
14086 intel_ddi_init(dev, PORT_B);
14087 if (found & SFUSE_STRAP_DDIC_DETECTED)
14088 intel_ddi_init(dev, PORT_C);
14089 if (found & SFUSE_STRAP_DDID_DETECTED)
14090 intel_ddi_init(dev, PORT_D);
14091 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014092 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014093 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014094
14095 if (has_edp_a(dev))
14096 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014097
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014098 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014099 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014100 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014101 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014102 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014103 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014104 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014105 }
14106
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014107 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014108 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014109
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014110 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014111 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014112
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014113 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014114 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014115
Daniel Vetter270b3042012-10-27 15:52:05 +020014116 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014117 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014118 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014119 /*
14120 * The DP_DETECTED bit is the latched state of the DDC
14121 * SDA pin at boot. However since eDP doesn't require DDC
14122 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14123 * eDP ports may have been muxed to an alternate function.
14124 * Thus we can't rely on the DP_DETECTED bit alone to detect
14125 * eDP ports. Consult the VBT as well as DP_DETECTED to
14126 * detect eDP ports.
14127 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014128 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14129 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014130 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14131 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014132 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14133 intel_dp_is_edp(dev, PORT_B))
14134 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014135
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014136 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14137 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014138 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14139 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014140 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14141 intel_dp_is_edp(dev, PORT_C))
14142 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014143
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014144 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014145 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014146 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14147 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014148 /* eDP not supported on port D, so don't check VBT */
14149 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14150 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014151 }
14152
Jani Nikula3cfca972013-08-27 15:12:26 +030014153 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014154 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014155 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014156
Paulo Zanonie2debe92013-02-18 19:00:27 -030014157 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014158 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014159 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014160 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014161 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014162 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014163 }
Ma Ling27185ae2009-08-24 13:50:23 +080014164
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014165 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014166 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014167 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014168
14169 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014170
Paulo Zanonie2debe92013-02-18 19:00:27 -030014171 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014172 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014173 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014174 }
Ma Ling27185ae2009-08-24 13:50:23 +080014175
Paulo Zanonie2debe92013-02-18 19:00:27 -030014176 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014177
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014178 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014179 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014180 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014181 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014182 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014183 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014184 }
Ma Ling27185ae2009-08-24 13:50:23 +080014185
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014186 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014187 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014188 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014189 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014190 intel_dvo_init(dev);
14191
Zhenyu Wang103a1962009-11-27 11:44:36 +080014192 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014193 intel_tv_init(dev);
14194
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014195 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014196
Damien Lespiaub2784e12014-08-05 11:29:37 +010014197 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014198 encoder->base.possible_crtcs = encoder->crtc_mask;
14199 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014200 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014201 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014202
Paulo Zanonidde86e22012-12-01 12:04:25 -020014203 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014204
14205 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014206}
14207
14208static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14209{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014210 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014212
Daniel Vetteref2d6332014-02-10 18:00:38 +010014213 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014214 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014215 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014216 drm_gem_object_unreference(&intel_fb->obj->base);
14217 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218 kfree(intel_fb);
14219}
14220
14221static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014222 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014223 unsigned int *handle)
14224{
14225 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014226 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014227
Chris Wilson05394f32010-11-08 19:18:58 +000014228 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014229}
14230
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014231static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14232 struct drm_file *file,
14233 unsigned flags, unsigned color,
14234 struct drm_clip_rect *clips,
14235 unsigned num_clips)
14236{
14237 struct drm_device *dev = fb->dev;
14238 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14239 struct drm_i915_gem_object *obj = intel_fb->obj;
14240
14241 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014242 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014243 mutex_unlock(&dev->struct_mutex);
14244
14245 return 0;
14246}
14247
Jesse Barnes79e53942008-11-07 14:24:08 -080014248static const struct drm_framebuffer_funcs intel_fb_funcs = {
14249 .destroy = intel_user_framebuffer_destroy,
14250 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014251 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014252};
14253
Damien Lespiaub3218032015-02-27 11:15:18 +000014254static
14255u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14256 uint32_t pixel_format)
14257{
14258 u32 gen = INTEL_INFO(dev)->gen;
14259
14260 if (gen >= 9) {
14261 /* "The stride in bytes must not exceed the of the size of 8K
14262 * pixels and 32K bytes."
14263 */
14264 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14265 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14266 return 32*1024;
14267 } else if (gen >= 4) {
14268 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14269 return 16*1024;
14270 else
14271 return 32*1024;
14272 } else if (gen >= 3) {
14273 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14274 return 8*1024;
14275 else
14276 return 16*1024;
14277 } else {
14278 /* XXX DSPC is limited to 4k tiled */
14279 return 8*1024;
14280 }
14281}
14282
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014283static int intel_framebuffer_init(struct drm_device *dev,
14284 struct intel_framebuffer *intel_fb,
14285 struct drm_mode_fb_cmd2 *mode_cmd,
14286 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014287{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014288 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014289 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014290 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014291
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014292 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14293
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014294 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14295 /* Enforce that fb modifier and tiling mode match, but only for
14296 * X-tiled. This is needed for FBC. */
14297 if (!!(obj->tiling_mode == I915_TILING_X) !=
14298 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14299 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14300 return -EINVAL;
14301 }
14302 } else {
14303 if (obj->tiling_mode == I915_TILING_X)
14304 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14305 else if (obj->tiling_mode == I915_TILING_Y) {
14306 DRM_DEBUG("No Y tiling for legacy addfb\n");
14307 return -EINVAL;
14308 }
14309 }
14310
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014311 /* Passed in modifier sanity checking. */
14312 switch (mode_cmd->modifier[0]) {
14313 case I915_FORMAT_MOD_Y_TILED:
14314 case I915_FORMAT_MOD_Yf_TILED:
14315 if (INTEL_INFO(dev)->gen < 9) {
14316 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14317 mode_cmd->modifier[0]);
14318 return -EINVAL;
14319 }
14320 case DRM_FORMAT_MOD_NONE:
14321 case I915_FORMAT_MOD_X_TILED:
14322 break;
14323 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014324 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14325 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014326 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014327 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014328
Damien Lespiaub3218032015-02-27 11:15:18 +000014329 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14330 mode_cmd->pixel_format);
14331 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14332 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14333 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014334 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014335 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014336
Damien Lespiaub3218032015-02-27 11:15:18 +000014337 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14338 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014339 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014340 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14341 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014342 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014343 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014344 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014345 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014346
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014347 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014348 mode_cmd->pitches[0] != obj->stride) {
14349 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14350 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014351 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014352 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014353
Ville Syrjälä57779d02012-10-31 17:50:14 +020014354 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014355 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014356 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014357 case DRM_FORMAT_RGB565:
14358 case DRM_FORMAT_XRGB8888:
14359 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014360 break;
14361 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014362 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014363 DRM_DEBUG("unsupported pixel format: %s\n",
14364 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014365 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014366 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014367 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014368 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014369 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14370 DRM_DEBUG("unsupported pixel format: %s\n",
14371 drm_get_format_name(mode_cmd->pixel_format));
14372 return -EINVAL;
14373 }
14374 break;
14375 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014376 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014377 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014378 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014379 DRM_DEBUG("unsupported pixel format: %s\n",
14380 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014381 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014382 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014383 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014384 case DRM_FORMAT_ABGR2101010:
14385 if (!IS_VALLEYVIEW(dev)) {
14386 DRM_DEBUG("unsupported pixel format: %s\n",
14387 drm_get_format_name(mode_cmd->pixel_format));
14388 return -EINVAL;
14389 }
14390 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014391 case DRM_FORMAT_YUYV:
14392 case DRM_FORMAT_UYVY:
14393 case DRM_FORMAT_YVYU:
14394 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014395 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014396 DRM_DEBUG("unsupported pixel format: %s\n",
14397 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014398 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014399 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014400 break;
14401 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014402 DRM_DEBUG("unsupported pixel format: %s\n",
14403 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014404 return -EINVAL;
14405 }
14406
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014407 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14408 if (mode_cmd->offsets[0] != 0)
14409 return -EINVAL;
14410
Damien Lespiauec2c9812015-01-20 12:51:45 +000014411 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014412 mode_cmd->pixel_format,
14413 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014414 /* FIXME drm helper for size checks (especially planar formats)? */
14415 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14416 return -EINVAL;
14417
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014418 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14419 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014420 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014421
Jesse Barnes79e53942008-11-07 14:24:08 -080014422 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14423 if (ret) {
14424 DRM_ERROR("framebuffer init failed %d\n", ret);
14425 return ret;
14426 }
14427
Jesse Barnes79e53942008-11-07 14:24:08 -080014428 return 0;
14429}
14430
Jesse Barnes79e53942008-11-07 14:24:08 -080014431static struct drm_framebuffer *
14432intel_user_framebuffer_create(struct drm_device *dev,
14433 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014434 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014435{
Chris Wilson05394f32010-11-08 19:18:58 +000014436 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014437
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014438 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14439 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014440 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014441 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014442
Chris Wilsond2dff872011-04-19 08:36:26 +010014443 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014444}
14445
Daniel Vetter4520f532013-10-09 09:18:51 +020014446#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014447static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014448{
14449}
14450#endif
14451
Jesse Barnes79e53942008-11-07 14:24:08 -080014452static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014453 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014454 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014455 .atomic_check = intel_atomic_check,
14456 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014457 .atomic_state_alloc = intel_atomic_state_alloc,
14458 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014459};
14460
Jesse Barnese70236a2009-09-21 10:42:27 -070014461/* Set up chip specific display functions */
14462static void intel_init_display(struct drm_device *dev)
14463{
14464 struct drm_i915_private *dev_priv = dev->dev_private;
14465
Daniel Vetteree9300b2013-06-03 22:40:22 +020014466 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14467 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014468 else if (IS_CHERRYVIEW(dev))
14469 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014470 else if (IS_VALLEYVIEW(dev))
14471 dev_priv->display.find_dpll = vlv_find_best_dpll;
14472 else if (IS_PINEVIEW(dev))
14473 dev_priv->display.find_dpll = pnv_find_best_dpll;
14474 else
14475 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14476
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014477 if (INTEL_INFO(dev)->gen >= 9) {
14478 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014479 dev_priv->display.get_initial_plane_config =
14480 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014481 dev_priv->display.crtc_compute_clock =
14482 haswell_crtc_compute_clock;
14483 dev_priv->display.crtc_enable = haswell_crtc_enable;
14484 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014485 dev_priv->display.update_primary_plane =
14486 skylake_update_primary_plane;
14487 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014488 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014489 dev_priv->display.get_initial_plane_config =
14490 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014491 dev_priv->display.crtc_compute_clock =
14492 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014493 dev_priv->display.crtc_enable = haswell_crtc_enable;
14494 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014495 dev_priv->display.update_primary_plane =
14496 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014497 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014498 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014499 dev_priv->display.get_initial_plane_config =
14500 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014501 dev_priv->display.crtc_compute_clock =
14502 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014503 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14504 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014505 dev_priv->display.update_primary_plane =
14506 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014507 } else if (IS_VALLEYVIEW(dev)) {
14508 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014509 dev_priv->display.get_initial_plane_config =
14510 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014511 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014512 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14513 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014514 dev_priv->display.update_primary_plane =
14515 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014516 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014517 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014518 dev_priv->display.get_initial_plane_config =
14519 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014520 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014521 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14522 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014523 dev_priv->display.update_primary_plane =
14524 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014525 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014526
Jesse Barnese70236a2009-09-21 10:42:27 -070014527 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014528 if (IS_SKYLAKE(dev))
14529 dev_priv->display.get_display_clock_speed =
14530 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014531 else if (IS_BROXTON(dev))
14532 dev_priv->display.get_display_clock_speed =
14533 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014534 else if (IS_BROADWELL(dev))
14535 dev_priv->display.get_display_clock_speed =
14536 broadwell_get_display_clock_speed;
14537 else if (IS_HASWELL(dev))
14538 dev_priv->display.get_display_clock_speed =
14539 haswell_get_display_clock_speed;
14540 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014541 dev_priv->display.get_display_clock_speed =
14542 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014543 else if (IS_GEN5(dev))
14544 dev_priv->display.get_display_clock_speed =
14545 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014546 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014547 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014548 dev_priv->display.get_display_clock_speed =
14549 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014550 else if (IS_GM45(dev))
14551 dev_priv->display.get_display_clock_speed =
14552 gm45_get_display_clock_speed;
14553 else if (IS_CRESTLINE(dev))
14554 dev_priv->display.get_display_clock_speed =
14555 i965gm_get_display_clock_speed;
14556 else if (IS_PINEVIEW(dev))
14557 dev_priv->display.get_display_clock_speed =
14558 pnv_get_display_clock_speed;
14559 else if (IS_G33(dev) || IS_G4X(dev))
14560 dev_priv->display.get_display_clock_speed =
14561 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014562 else if (IS_I915G(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014565 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014566 dev_priv->display.get_display_clock_speed =
14567 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014568 else if (IS_PINEVIEW(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014571 else if (IS_I915GM(dev))
14572 dev_priv->display.get_display_clock_speed =
14573 i915gm_get_display_clock_speed;
14574 else if (IS_I865G(dev))
14575 dev_priv->display.get_display_clock_speed =
14576 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014577 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014578 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014579 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014580 else { /* 830 */
14581 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014582 dev_priv->display.get_display_clock_speed =
14583 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014584 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014585
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014586 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014587 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014588 } else if (IS_GEN6(dev)) {
14589 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014590 } else if (IS_IVYBRIDGE(dev)) {
14591 /* FIXME: detect B0+ stepping and use auto training */
14592 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014593 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014594 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014595 if (IS_BROADWELL(dev)) {
14596 dev_priv->display.modeset_commit_cdclk =
14597 broadwell_modeset_commit_cdclk;
14598 dev_priv->display.modeset_calc_cdclk =
14599 broadwell_modeset_calc_cdclk;
14600 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014601 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014602 dev_priv->display.modeset_commit_cdclk =
14603 valleyview_modeset_commit_cdclk;
14604 dev_priv->display.modeset_calc_cdclk =
14605 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014606 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014607 dev_priv->display.modeset_commit_cdclk =
14608 broxton_modeset_commit_cdclk;
14609 dev_priv->display.modeset_calc_cdclk =
14610 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014611 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014612
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014613 switch (INTEL_INFO(dev)->gen) {
14614 case 2:
14615 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14616 break;
14617
14618 case 3:
14619 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14620 break;
14621
14622 case 4:
14623 case 5:
14624 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14625 break;
14626
14627 case 6:
14628 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14629 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014630 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014631 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014632 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14633 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014634 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014635 /* Drop through - unsupported since execlist only. */
14636 default:
14637 /* Default just returns -ENODEV to indicate unsupported */
14638 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014639 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014640
14641 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014642
14643 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014644}
14645
Jesse Barnesb690e962010-07-19 13:53:12 -070014646/*
14647 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14648 * resume, or other times. This quirk makes sure that's the case for
14649 * affected systems.
14650 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014651static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014652{
14653 struct drm_i915_private *dev_priv = dev->dev_private;
14654
14655 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014656 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014657}
14658
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014659static void quirk_pipeb_force(struct drm_device *dev)
14660{
14661 struct drm_i915_private *dev_priv = dev->dev_private;
14662
14663 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14664 DRM_INFO("applying pipe b force quirk\n");
14665}
14666
Keith Packard435793d2011-07-12 14:56:22 -070014667/*
14668 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14669 */
14670static void quirk_ssc_force_disable(struct drm_device *dev)
14671{
14672 struct drm_i915_private *dev_priv = dev->dev_private;
14673 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014674 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014675}
14676
Carsten Emde4dca20e2012-03-15 15:56:26 +010014677/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014678 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14679 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014680 */
14681static void quirk_invert_brightness(struct drm_device *dev)
14682{
14683 struct drm_i915_private *dev_priv = dev->dev_private;
14684 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014685 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014686}
14687
Scot Doyle9c72cc62014-07-03 23:27:50 +000014688/* Some VBT's incorrectly indicate no backlight is present */
14689static void quirk_backlight_present(struct drm_device *dev)
14690{
14691 struct drm_i915_private *dev_priv = dev->dev_private;
14692 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14693 DRM_INFO("applying backlight present quirk\n");
14694}
14695
Jesse Barnesb690e962010-07-19 13:53:12 -070014696struct intel_quirk {
14697 int device;
14698 int subsystem_vendor;
14699 int subsystem_device;
14700 void (*hook)(struct drm_device *dev);
14701};
14702
Egbert Eich5f85f172012-10-14 15:46:38 +020014703/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14704struct intel_dmi_quirk {
14705 void (*hook)(struct drm_device *dev);
14706 const struct dmi_system_id (*dmi_id_list)[];
14707};
14708
14709static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14710{
14711 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14712 return 1;
14713}
14714
14715static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14716 {
14717 .dmi_id_list = &(const struct dmi_system_id[]) {
14718 {
14719 .callback = intel_dmi_reverse_brightness,
14720 .ident = "NCR Corporation",
14721 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14722 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14723 },
14724 },
14725 { } /* terminating entry */
14726 },
14727 .hook = quirk_invert_brightness,
14728 },
14729};
14730
Ben Widawskyc43b5632012-04-16 14:07:40 -070014731static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014732 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14733 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14734
Jesse Barnesb690e962010-07-19 13:53:12 -070014735 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14736 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14737
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014738 /* 830 needs to leave pipe A & dpll A up */
14739 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14740
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014741 /* 830 needs to leave pipe B & dpll B up */
14742 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14743
Keith Packard435793d2011-07-12 14:56:22 -070014744 /* Lenovo U160 cannot use SSC on LVDS */
14745 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014746
14747 /* Sony Vaio Y cannot use SSC on LVDS */
14748 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014749
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014750 /* Acer Aspire 5734Z must invert backlight brightness */
14751 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14752
14753 /* Acer/eMachines G725 */
14754 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14755
14756 /* Acer/eMachines e725 */
14757 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14758
14759 /* Acer/Packard Bell NCL20 */
14760 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14761
14762 /* Acer Aspire 4736Z */
14763 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014764
14765 /* Acer Aspire 5336 */
14766 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014767
14768 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14769 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014770
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014771 /* Acer C720 Chromebook (Core i3 4005U) */
14772 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14773
jens steinb2a96012014-10-28 20:25:53 +010014774 /* Apple Macbook 2,1 (Core 2 T7400) */
14775 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14776
Scot Doyled4967d82014-07-03 23:27:52 +000014777 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14778 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014779
14780 /* HP Chromebook 14 (Celeron 2955U) */
14781 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014782
14783 /* Dell Chromebook 11 */
14784 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014785};
14786
14787static void intel_init_quirks(struct drm_device *dev)
14788{
14789 struct pci_dev *d = dev->pdev;
14790 int i;
14791
14792 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14793 struct intel_quirk *q = &intel_quirks[i];
14794
14795 if (d->device == q->device &&
14796 (d->subsystem_vendor == q->subsystem_vendor ||
14797 q->subsystem_vendor == PCI_ANY_ID) &&
14798 (d->subsystem_device == q->subsystem_device ||
14799 q->subsystem_device == PCI_ANY_ID))
14800 q->hook(dev);
14801 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014802 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14803 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14804 intel_dmi_quirks[i].hook(dev);
14805 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014806}
14807
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014808/* Disable the VGA plane that we never use */
14809static void i915_disable_vga(struct drm_device *dev)
14810{
14811 struct drm_i915_private *dev_priv = dev->dev_private;
14812 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014813 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014814
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014815 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014816 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014817 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014818 sr1 = inb(VGA_SR_DATA);
14819 outb(sr1 | 1<<5, VGA_SR_DATA);
14820 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14821 udelay(300);
14822
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014823 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014824 POSTING_READ(vga_reg);
14825}
14826
Daniel Vetterf8175862012-04-10 15:50:11 +020014827void intel_modeset_init_hw(struct drm_device *dev)
14828{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014829 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014830 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014831 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014832 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014833}
14834
Jesse Barnes79e53942008-11-07 14:24:08 -080014835void intel_modeset_init(struct drm_device *dev)
14836{
Jesse Barnes652c3932009-08-17 13:31:43 -070014837 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014838 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014839 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014840 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014841
14842 drm_mode_config_init(dev);
14843
14844 dev->mode_config.min_width = 0;
14845 dev->mode_config.min_height = 0;
14846
Dave Airlie019d96c2011-09-29 16:20:42 +010014847 dev->mode_config.preferred_depth = 24;
14848 dev->mode_config.prefer_shadow = 1;
14849
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014850 dev->mode_config.allow_fb_modifiers = true;
14851
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014852 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014853
Jesse Barnesb690e962010-07-19 13:53:12 -070014854 intel_init_quirks(dev);
14855
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014856 intel_init_pm(dev);
14857
Ben Widawskye3c74752013-04-05 13:12:39 -070014858 if (INTEL_INFO(dev)->num_pipes == 0)
14859 return;
14860
Jesse Barnese70236a2009-09-21 10:42:27 -070014861 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014862 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014863
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014864 if (IS_GEN2(dev)) {
14865 dev->mode_config.max_width = 2048;
14866 dev->mode_config.max_height = 2048;
14867 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014868 dev->mode_config.max_width = 4096;
14869 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014870 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014871 dev->mode_config.max_width = 8192;
14872 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014873 }
Damien Lespiau068be562014-03-28 14:17:49 +000014874
Ville Syrjälädc41c152014-08-13 11:57:05 +030014875 if (IS_845G(dev) || IS_I865G(dev)) {
14876 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14877 dev->mode_config.cursor_height = 1023;
14878 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014879 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14880 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14881 } else {
14882 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14883 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14884 }
14885
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014886 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014887
Zhao Yakui28c97732009-10-09 11:39:41 +080014888 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014889 INTEL_INFO(dev)->num_pipes,
14890 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014891
Damien Lespiau055e3932014-08-18 13:49:10 +010014892 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014893 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014894 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014895 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014896 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014897 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014898 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014899 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014900 }
14901
Jesse Barnesf42bb702013-12-16 16:34:23 -080014902 intel_init_dpio(dev);
14903
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014904 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014905
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014906 /* Just disable it once at startup */
14907 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014908 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014909
14910 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014911 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014912
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014913 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014914 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014915 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014916
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014917 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014918 struct intel_initial_plane_config plane_config = {};
14919
Jesse Barnes46f297f2014-03-07 08:57:48 -080014920 if (!crtc->active)
14921 continue;
14922
Jesse Barnes46f297f2014-03-07 08:57:48 -080014923 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014924 * Note that reserving the BIOS fb up front prevents us
14925 * from stuffing other stolen allocations like the ring
14926 * on top. This prevents some ugliness at boot time, and
14927 * can even allow for smooth boot transitions if the BIOS
14928 * fb is large enough for the active pipe configuration.
14929 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014930 dev_priv->display.get_initial_plane_config(crtc,
14931 &plane_config);
14932
14933 /*
14934 * If the fb is shared between multiple heads, we'll
14935 * just get the first one.
14936 */
14937 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014938 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014939}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014940
Daniel Vetter7fad7982012-07-04 17:51:47 +020014941static void intel_enable_pipe_a(struct drm_device *dev)
14942{
14943 struct intel_connector *connector;
14944 struct drm_connector *crt = NULL;
14945 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014946 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014947
14948 /* We can't just switch on the pipe A, we need to set things up with a
14949 * proper mode and output configuration. As a gross hack, enable pipe A
14950 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014951 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014952 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14953 crt = &connector->base;
14954 break;
14955 }
14956 }
14957
14958 if (!crt)
14959 return;
14960
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014961 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014962 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014963}
14964
Daniel Vetterfa555832012-10-10 23:14:00 +020014965static bool
14966intel_check_plane_mapping(struct intel_crtc *crtc)
14967{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014968 struct drm_device *dev = crtc->base.dev;
14969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014970 u32 reg, val;
14971
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014972 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014973 return true;
14974
14975 reg = DSPCNTR(!crtc->plane);
14976 val = I915_READ(reg);
14977
14978 if ((val & DISPLAY_PLANE_ENABLE) &&
14979 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14980 return false;
14981
14982 return true;
14983}
14984
Daniel Vetter24929352012-07-02 20:28:59 +020014985static void intel_sanitize_crtc(struct intel_crtc *crtc)
14986{
14987 struct drm_device *dev = crtc->base.dev;
14988 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014989 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020014990 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014991 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020014992
Daniel Vetter24929352012-07-02 20:28:59 +020014993 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014994 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014995 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14996
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014997 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014998 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014999 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020015000 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015001 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015002 drm_crtc_vblank_on(&crtc->base);
15003 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015004
Daniel Vetter24929352012-07-02 20:28:59 +020015005 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015006 * disable the crtc (and hence change the state) if it is wrong. Note
15007 * that gen4+ has a fixed plane -> pipe mapping. */
15008 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015009 bool plane;
15010
Daniel Vetter24929352012-07-02 20:28:59 +020015011 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15012 crtc->base.base.id);
15013
15014 /* Pipe has the wrong plane attached and the plane is active.
15015 * Temporarily change the plane mapping and disable everything
15016 * ... */
15017 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015018 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015019 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015020 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015021 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015022 }
Daniel Vetter24929352012-07-02 20:28:59 +020015023
Daniel Vetter7fad7982012-07-04 17:51:47 +020015024 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15025 crtc->pipe == PIPE_A && !crtc->active) {
15026 /* BIOS forgot to enable pipe A, this mostly happens after
15027 * resume. Force-enable the pipe to fix this, the update_dpms
15028 * call below we restore the pipe to the right state, but leave
15029 * the required bits on. */
15030 intel_enable_pipe_a(dev);
15031 }
15032
Daniel Vetter24929352012-07-02 20:28:59 +020015033 /* Adjust the state of the output pipe according to whether we
15034 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015035 enable = false;
15036 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15037 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015038
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015039 if (!enable)
15040 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015041
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015042 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015043
15044 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015045 * functions or because of calls to intel_crtc_disable_noatomic,
15046 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015047 * pipe A quirk. */
15048 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15049 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015050 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015051 crtc->active ? "enabled" : "disabled");
15052
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015053 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015054 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015055 crtc->base.enabled = crtc->active;
15056
15057 /* Because we only establish the connector -> encoder ->
15058 * crtc links if something is active, this means the
15059 * crtc is now deactivated. Break the links. connector
15060 * -> encoder links are only establish when things are
15061 * actually up, hence no need to break them. */
15062 WARN_ON(crtc->active);
15063
15064 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15065 WARN_ON(encoder->connectors_active);
15066 encoder->base.crtc = NULL;
15067 }
15068 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015069
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015070 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015071 /*
15072 * We start out with underrun reporting disabled to avoid races.
15073 * For correct bookkeeping mark this on active crtcs.
15074 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015075 * Also on gmch platforms we dont have any hardware bits to
15076 * disable the underrun reporting. Which means we need to start
15077 * out with underrun reporting disabled also on inactive pipes,
15078 * since otherwise we'll complain about the garbage we read when
15079 * e.g. coming up after runtime pm.
15080 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015081 * No protection against concurrent access is required - at
15082 * worst a fifo underrun happens which also sets this to false.
15083 */
15084 crtc->cpu_fifo_underrun_disabled = true;
15085 crtc->pch_fifo_underrun_disabled = true;
15086 }
Daniel Vetter24929352012-07-02 20:28:59 +020015087}
15088
15089static void intel_sanitize_encoder(struct intel_encoder *encoder)
15090{
15091 struct intel_connector *connector;
15092 struct drm_device *dev = encoder->base.dev;
15093
15094 /* We need to check both for a crtc link (meaning that the
15095 * encoder is active and trying to read from a pipe) and the
15096 * pipe itself being active. */
15097 bool has_active_crtc = encoder->base.crtc &&
15098 to_intel_crtc(encoder->base.crtc)->active;
15099
15100 if (encoder->connectors_active && !has_active_crtc) {
15101 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15102 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015103 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015104
15105 /* Connector is active, but has no active pipe. This is
15106 * fallout from our resume register restoring. Disable
15107 * the encoder manually again. */
15108 if (encoder->base.crtc) {
15109 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15110 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015111 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015112 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015113 if (encoder->post_disable)
15114 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015115 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015116 encoder->base.crtc = NULL;
15117 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015118
15119 /* Inconsistent output/port/pipe state happens presumably due to
15120 * a bug in one of the get_hw_state functions. Or someplace else
15121 * in our code, like the register restore mess on resume. Clamp
15122 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015123 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015124 if (connector->encoder != encoder)
15125 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015126 connector->base.dpms = DRM_MODE_DPMS_OFF;
15127 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015128 }
15129 }
15130 /* Enabled encoders without active connectors will be fixed in
15131 * the crtc fixup. */
15132}
15133
Imre Deak04098752014-02-18 00:02:16 +020015134void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015135{
15136 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015137 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015138
Imre Deak04098752014-02-18 00:02:16 +020015139 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15140 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15141 i915_disable_vga(dev);
15142 }
15143}
15144
15145void i915_redisable_vga(struct drm_device *dev)
15146{
15147 struct drm_i915_private *dev_priv = dev->dev_private;
15148
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015149 /* This function can be called both from intel_modeset_setup_hw_state or
15150 * at a very early point in our resume sequence, where the power well
15151 * structures are not yet restored. Since this function is at a very
15152 * paranoid "someone might have enabled VGA while we were not looking"
15153 * level, just check if the power well is enabled instead of trying to
15154 * follow the "don't touch the power well if we don't need it" policy
15155 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015156 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015157 return;
15158
Imre Deak04098752014-02-18 00:02:16 +020015159 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015160}
15161
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015162static bool primary_get_hw_state(struct intel_crtc *crtc)
15163{
15164 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15165
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015166 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15167}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015168
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015169static void readout_plane_state(struct intel_crtc *crtc,
15170 struct intel_crtc_state *crtc_state)
15171{
15172 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015173 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015174 bool active = crtc_state->base.active;
15175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015176 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015177 if (crtc->pipe != p->pipe)
15178 continue;
15179
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015180 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015181
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015182 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15183 plane_state->visible = primary_get_hw_state(crtc);
15184 else {
15185 if (active)
15186 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015187
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015188 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015189 }
15190 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015191}
15192
Daniel Vetter30e984d2013-06-05 13:34:17 +020015193static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015194{
15195 struct drm_i915_private *dev_priv = dev->dev_private;
15196 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015197 struct intel_crtc *crtc;
15198 struct intel_encoder *encoder;
15199 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015200 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015201
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015202 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015203 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015204 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015205 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015206
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015207 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015208 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015209
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015210 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015211 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015212
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015213 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15214 if (crtc->base.state->active) {
15215 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15216 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15217 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15218
15219 /*
15220 * The initial mode needs to be set in order to keep
15221 * the atomic core happy. It wants a valid mode if the
15222 * crtc's enabled, so we do the above call.
15223 *
15224 * At this point some state updated by the connectors
15225 * in their ->detect() callback has not run yet, so
15226 * no recalculation can be done yet.
15227 *
15228 * Even if we could do a recalculation and modeset
15229 * right now it would cause a double modeset if
15230 * fbdev or userspace chooses a different initial mode.
15231 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015232 * If that happens, someone indicated they wanted a
15233 * mode change, which means it's safe to do a full
15234 * recalculation.
15235 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015236 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015237 }
15238
15239 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015240 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015241
15242 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15243 crtc->base.base.id,
15244 crtc->active ? "enabled" : "disabled");
15245 }
15246
Daniel Vetter53589012013-06-05 13:34:16 +020015247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15248 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15249
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015250 pll->on = pll->get_hw_state(dev_priv, pll,
15251 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015252 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015253 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015254 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015255 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015256 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015257 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015258 }
Daniel Vetter53589012013-06-05 13:34:16 +020015259 }
Daniel Vetter53589012013-06-05 13:34:16 +020015260
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015261 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015262 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015263
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015264 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015265 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015266 }
15267
Damien Lespiaub2784e12014-08-05 11:29:37 +010015268 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015269 pipe = 0;
15270
15271 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015272 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15273 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015274 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015275 } else {
15276 encoder->base.crtc = NULL;
15277 }
15278
15279 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015280 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015281 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015282 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015283 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015284 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015285 }
15286
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015287 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015288 if (connector->get_hw_state(connector)) {
15289 connector->base.dpms = DRM_MODE_DPMS_ON;
15290 connector->encoder->connectors_active = true;
15291 connector->base.encoder = &connector->encoder->base;
15292 } else {
15293 connector->base.dpms = DRM_MODE_DPMS_OFF;
15294 connector->base.encoder = NULL;
15295 }
15296 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15297 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015298 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015299 connector->base.encoder ? "enabled" : "disabled");
15300 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015301}
15302
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015303/* Scan out the current hw modeset state,
15304 * and sanitizes it to the current state
15305 */
15306static void
15307intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015308{
15309 struct drm_i915_private *dev_priv = dev->dev_private;
15310 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015311 struct intel_crtc *crtc;
15312 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015313 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015314
15315 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015316
15317 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015318 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015319 intel_sanitize_encoder(encoder);
15320 }
15321
Damien Lespiau055e3932014-08-18 13:49:10 +010015322 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015323 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15324 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015325 intel_dump_pipe_config(crtc, crtc->config,
15326 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015327 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015328
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015329 intel_modeset_update_connector_atomic_state(dev);
15330
Daniel Vetter35c95372013-07-17 06:55:04 +020015331 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15332 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15333
15334 if (!pll->on || pll->active)
15335 continue;
15336
15337 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15338
15339 pll->disable(dev_priv, pll);
15340 pll->on = false;
15341 }
15342
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015343 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015344 vlv_wm_get_hw_state(dev);
15345 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015346 skl_wm_get_hw_state(dev);
15347 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015348 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015349
15350 for_each_intel_crtc(dev, crtc) {
15351 unsigned long put_domains;
15352
15353 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15354 if (WARN_ON(put_domains))
15355 modeset_put_power_domains(dev_priv, put_domains);
15356 }
15357 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015358}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015359
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015360void intel_display_resume(struct drm_device *dev)
15361{
15362 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15363 struct intel_connector *conn;
15364 struct intel_plane *plane;
15365 struct drm_crtc *crtc;
15366 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015367
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015368 if (!state)
15369 return;
15370
15371 state->acquire_ctx = dev->mode_config.acquire_ctx;
15372
15373 /* preserve complete old state, including dpll */
15374 intel_atomic_get_shared_dpll_state(state);
15375
15376 for_each_crtc(dev, crtc) {
15377 struct drm_crtc_state *crtc_state =
15378 drm_atomic_get_crtc_state(state, crtc);
15379
15380 ret = PTR_ERR_OR_ZERO(crtc_state);
15381 if (ret)
15382 goto err;
15383
15384 /* force a restore */
15385 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015386 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015387
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015388 for_each_intel_plane(dev, plane) {
15389 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15390 if (ret)
15391 goto err;
15392 }
15393
15394 for_each_intel_connector(dev, conn) {
15395 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15396 if (ret)
15397 goto err;
15398 }
15399
15400 intel_modeset_setup_hw_state(dev);
15401
15402 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015403 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015404 if (!ret)
15405 return;
15406
15407err:
15408 DRM_ERROR("Restoring old state failed with %i\n", ret);
15409 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015410}
15411
15412void intel_modeset_gem_init(struct drm_device *dev)
15413{
Jesse Barnes92122782014-10-09 12:57:42 -070015414 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015415 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015416 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015417 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015418
Imre Deakae484342014-03-31 15:10:44 +030015419 mutex_lock(&dev->struct_mutex);
15420 intel_init_gt_powersave(dev);
15421 mutex_unlock(&dev->struct_mutex);
15422
Jesse Barnes92122782014-10-09 12:57:42 -070015423 /*
15424 * There may be no VBT; and if the BIOS enabled SSC we can
15425 * just keep using it to avoid unnecessary flicker. Whereas if the
15426 * BIOS isn't using it, don't assume it will work even if the VBT
15427 * indicates as much.
15428 */
15429 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15430 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15431 DREF_SSC1_ENABLE);
15432
Chris Wilson1833b132012-05-09 11:56:28 +010015433 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015434
15435 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015436
15437 /*
15438 * Make sure any fbs we allocated at startup are properly
15439 * pinned & fenced. When we do the allocation it's too early
15440 * for this.
15441 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015442 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015443 obj = intel_fb_obj(c->primary->fb);
15444 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015445 continue;
15446
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015447 mutex_lock(&dev->struct_mutex);
15448 ret = intel_pin_and_fence_fb_obj(c->primary,
15449 c->primary->fb,
15450 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015451 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015452 mutex_unlock(&dev->struct_mutex);
15453 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015454 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15455 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015456 drm_framebuffer_unreference(c->primary->fb);
15457 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015458 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015459 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015460 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015461 }
15462 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015463
15464 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015465}
15466
Imre Deak4932e2c2014-02-11 17:12:48 +020015467void intel_connector_unregister(struct intel_connector *intel_connector)
15468{
15469 struct drm_connector *connector = &intel_connector->base;
15470
15471 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015472 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015473}
15474
Jesse Barnes79e53942008-11-07 14:24:08 -080015475void intel_modeset_cleanup(struct drm_device *dev)
15476{
Jesse Barnes652c3932009-08-17 13:31:43 -070015477 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015478 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015479
Imre Deak2eb52522014-11-19 15:30:05 +020015480 intel_disable_gt_powersave(dev);
15481
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015482 intel_backlight_unregister(dev);
15483
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015484 /*
15485 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015486 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015487 * experience fancy races otherwise.
15488 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015489 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015490
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015491 /*
15492 * Due to the hpd irq storm handling the hotplug work can re-arm the
15493 * poll handlers. Hence disable polling after hpd handling is shut down.
15494 */
Keith Packardf87ea762010-10-03 19:36:26 -070015495 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015496
Jesse Barnes723bfd72010-10-07 16:01:13 -070015497 intel_unregister_dsm_handler();
15498
Paulo Zanoni7733b492015-07-07 15:26:04 -030015499 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015500
Chris Wilson1630fe72011-07-08 12:22:42 +010015501 /* flush any delayed tasks or pending work */
15502 flush_scheduled_work();
15503
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015504 /* destroy the backlight and sysfs files before encoders/connectors */
15505 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015506 struct intel_connector *intel_connector;
15507
15508 intel_connector = to_intel_connector(connector);
15509 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015510 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015511
Jesse Barnes79e53942008-11-07 14:24:08 -080015512 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015513
15514 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015515
15516 mutex_lock(&dev->struct_mutex);
15517 intel_cleanup_gt_powersave(dev);
15518 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015519}
15520
Dave Airlie28d52042009-09-21 14:33:58 +100015521/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015522 * Return which encoder is currently attached for connector.
15523 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015524struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015525{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015526 return &intel_attached_encoder(connector)->base;
15527}
Jesse Barnes79e53942008-11-07 14:24:08 -080015528
Chris Wilsondf0e9242010-09-09 16:20:55 +010015529void intel_connector_attach_encoder(struct intel_connector *connector,
15530 struct intel_encoder *encoder)
15531{
15532 connector->encoder = encoder;
15533 drm_mode_connector_attach_encoder(&connector->base,
15534 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015535}
Dave Airlie28d52042009-09-21 14:33:58 +100015536
15537/*
15538 * set vga decode state - true == enable VGA decode
15539 */
15540int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15541{
15542 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015543 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015544 u16 gmch_ctrl;
15545
Chris Wilson75fa0412014-02-07 18:37:02 -020015546 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15547 DRM_ERROR("failed to read control word\n");
15548 return -EIO;
15549 }
15550
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015551 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15552 return 0;
15553
Dave Airlie28d52042009-09-21 14:33:58 +100015554 if (state)
15555 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15556 else
15557 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015558
15559 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15560 DRM_ERROR("failed to write control word\n");
15561 return -EIO;
15562 }
15563
Dave Airlie28d52042009-09-21 14:33:58 +100015564 return 0;
15565}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015566
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015567struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015568
15569 u32 power_well_driver;
15570
Chris Wilson63b66e52013-08-08 15:12:06 +020015571 int num_transcoders;
15572
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015573 struct intel_cursor_error_state {
15574 u32 control;
15575 u32 position;
15576 u32 base;
15577 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015578 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015579
15580 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015581 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015582 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015583 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015584 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015585
15586 struct intel_plane_error_state {
15587 u32 control;
15588 u32 stride;
15589 u32 size;
15590 u32 pos;
15591 u32 addr;
15592 u32 surface;
15593 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015594 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015595
15596 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015597 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015598 enum transcoder cpu_transcoder;
15599
15600 u32 conf;
15601
15602 u32 htotal;
15603 u32 hblank;
15604 u32 hsync;
15605 u32 vtotal;
15606 u32 vblank;
15607 u32 vsync;
15608 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015609};
15610
15611struct intel_display_error_state *
15612intel_display_capture_error_state(struct drm_device *dev)
15613{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015615 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015616 int transcoders[] = {
15617 TRANSCODER_A,
15618 TRANSCODER_B,
15619 TRANSCODER_C,
15620 TRANSCODER_EDP,
15621 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015622 int i;
15623
Chris Wilson63b66e52013-08-08 15:12:06 +020015624 if (INTEL_INFO(dev)->num_pipes == 0)
15625 return NULL;
15626
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015627 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015628 if (error == NULL)
15629 return NULL;
15630
Imre Deak190be112013-11-25 17:15:31 +020015631 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015632 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15633
Damien Lespiau055e3932014-08-18 13:49:10 +010015634 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015635 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015636 __intel_display_power_is_enabled(dev_priv,
15637 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015638 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015639 continue;
15640
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015641 error->cursor[i].control = I915_READ(CURCNTR(i));
15642 error->cursor[i].position = I915_READ(CURPOS(i));
15643 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015644
15645 error->plane[i].control = I915_READ(DSPCNTR(i));
15646 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015647 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015648 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015649 error->plane[i].pos = I915_READ(DSPPOS(i));
15650 }
Paulo Zanonica291362013-03-06 20:03:14 -030015651 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15652 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015653 if (INTEL_INFO(dev)->gen >= 4) {
15654 error->plane[i].surface = I915_READ(DSPSURF(i));
15655 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15656 }
15657
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015658 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015659
Sonika Jindal3abfce72014-07-21 15:23:43 +053015660 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015661 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015662 }
15663
15664 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15665 if (HAS_DDI(dev_priv->dev))
15666 error->num_transcoders++; /* Account for eDP. */
15667
15668 for (i = 0; i < error->num_transcoders; i++) {
15669 enum transcoder cpu_transcoder = transcoders[i];
15670
Imre Deakddf9c532013-11-27 22:02:02 +020015671 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015672 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015673 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015674 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015675 continue;
15676
Chris Wilson63b66e52013-08-08 15:12:06 +020015677 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15678
15679 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15680 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15681 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15682 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15683 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15684 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15685 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015686 }
15687
15688 return error;
15689}
15690
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015691#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15692
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015693void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015694intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695 struct drm_device *dev,
15696 struct intel_display_error_state *error)
15697{
Damien Lespiau055e3932014-08-18 13:49:10 +010015698 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015699 int i;
15700
Chris Wilson63b66e52013-08-08 15:12:06 +020015701 if (!error)
15702 return;
15703
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015704 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015705 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015706 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015707 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015708 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015709 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015710 err_printf(m, " Power: %s\n",
15711 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015712 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015713 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015714
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015715 err_printf(m, "Plane [%d]:\n", i);
15716 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15717 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015718 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015719 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15720 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015721 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015722 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015723 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015725 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15726 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015727 }
15728
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015729 err_printf(m, "Cursor [%d]:\n", i);
15730 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15731 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15732 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015733 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015734
15735 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015736 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015737 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015738 err_printf(m, " Power: %s\n",
15739 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015740 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15741 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15742 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15743 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15744 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15745 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15746 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15747 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015749
15750void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15751{
15752 struct intel_crtc *crtc;
15753
15754 for_each_intel_crtc(dev, crtc) {
15755 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015756
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015757 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015758
15759 work = crtc->unpin_work;
15760
15761 if (work && work->event &&
15762 work->event->base.file_priv == file) {
15763 kfree(work->event);
15764 work->event = NULL;
15765 }
15766
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015767 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015768 }
15769}