blob: 5279b0c88e9cf500d7c464a962f71e8c4167a50a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700713 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 else
Keith Packarde4b36692009-06-05 19:22:17 -0700715 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800719 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
962 intel_clock_t clock;
963 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 clock.p1 = 2;
965 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970 clock.p1 = 1;
971 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975 }
Keith Packardb3d25492009-06-24 23:09:15 -0700976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b972009-10-20 07:55:28 +0900979 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1037 u32 last_line;
1038
1039 /* Wait for the display line to settle */
1040 do {
1041 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1042 mdelay(5);
1043 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1044 time_after(timeout, jiffies));
1045
1046 if (time_after(jiffies, timeout))
1047 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnes80824002009-09-10 15:28:06 -07001050/* Parameters have changed, update FBC info */
1051static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1052{
1053 struct drm_device *dev = crtc->dev;
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 struct drm_framebuffer *fb = crtc->fb;
1056 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001057 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1059 int plane, i;
1060 u32 fbc_ctl, fbc_ctl2;
1061
1062 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1063
1064 if (fb->pitch < dev_priv->cfb_pitch)
1065 dev_priv->cfb_pitch = fb->pitch;
1066
1067 /* FBC_CTL wants 64B units */
1068 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1069 dev_priv->cfb_fence = obj_priv->fence_reg;
1070 dev_priv->cfb_plane = intel_crtc->plane;
1071 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1072
1073 /* Clear old tags */
1074 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1075 I915_WRITE(FBC_TAG + (i * 4), 0);
1076
1077 /* Set it up... */
1078 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1079 if (obj_priv->tiling_mode != I915_TILING_NONE)
1080 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1081 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1082 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1083
1084 /* enable it... */
1085 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001086 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001087 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001088 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1089 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1090 if (obj_priv->tiling_mode != I915_TILING_NONE)
1091 fbc_ctl |= dev_priv->cfb_fence;
1092 I915_WRITE(FBC_CONTROL, fbc_ctl);
1093
Zhao Yakui28c97732009-10-09 11:39:41 +08001094 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001095 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1096}
1097
1098void i8xx_disable_fbc(struct drm_device *dev)
1099{
1100 struct drm_i915_private *dev_priv = dev->dev_private;
1101 u32 fbc_ctl;
1102
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001103 if (!I915_HAS_FBC(dev))
1104 return;
1105
Jesse Barnes9517a922010-05-21 09:40:45 -07001106 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1107 return; /* Already off, just return */
1108
Jesse Barnes80824002009-09-10 15:28:06 -07001109 /* Disable compression */
1110 fbc_ctl = I915_READ(FBC_CONTROL);
1111 fbc_ctl &= ~FBC_CTL_EN;
1112 I915_WRITE(FBC_CONTROL, fbc_ctl);
1113
1114 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001115 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001116 DRM_DEBUG_KMS("FBC idle timed out\n");
1117 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001118 }
Jesse Barnes80824002009-09-10 15:28:06 -07001119
Zhao Yakui28c97732009-10-09 11:39:41 +08001120 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001121}
1122
Adam Jacksonee5382a2010-04-23 11:17:39 -04001123static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001124{
Jesse Barnes80824002009-09-10 15:28:06 -07001125 struct drm_i915_private *dev_priv = dev->dev_private;
1126
1127 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1128}
1129
Jesse Barnes74dff282009-09-14 15:39:40 -07001130static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1131{
1132 struct drm_device *dev = crtc->dev;
1133 struct drm_i915_private *dev_priv = dev->dev_private;
1134 struct drm_framebuffer *fb = crtc->fb;
1135 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001136 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1138 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1139 DPFC_CTL_PLANEB);
1140 unsigned long stall_watermark = 200;
1141 u32 dpfc_ctl;
1142
1143 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1144 dev_priv->cfb_fence = obj_priv->fence_reg;
1145 dev_priv->cfb_plane = intel_crtc->plane;
1146
1147 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1148 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1149 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1150 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1151 } else {
1152 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1153 }
1154
1155 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1156 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1157 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1158 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1159 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1160
1161 /* enable it... */
1162 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1163
Zhao Yakui28c97732009-10-09 11:39:41 +08001164 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001165}
1166
1167void g4x_disable_fbc(struct drm_device *dev)
1168{
1169 struct drm_i915_private *dev_priv = dev->dev_private;
1170 u32 dpfc_ctl;
1171
1172 /* Disable compression */
1173 dpfc_ctl = I915_READ(DPFC_CONTROL);
1174 dpfc_ctl &= ~DPFC_CTL_EN;
1175 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001176
Zhao Yakui28c97732009-10-09 11:39:41 +08001177 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001178}
1179
Adam Jacksonee5382a2010-04-23 11:17:39 -04001180static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001181{
Jesse Barnes74dff282009-09-14 15:39:40 -07001182 struct drm_i915_private *dev_priv = dev->dev_private;
1183
1184 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1185}
1186
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001187static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1188{
1189 struct drm_device *dev = crtc->dev;
1190 struct drm_i915_private *dev_priv = dev->dev_private;
1191 struct drm_framebuffer *fb = crtc->fb;
1192 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1193 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1195 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1196 DPFC_CTL_PLANEB;
1197 unsigned long stall_watermark = 200;
1198 u32 dpfc_ctl;
1199
1200 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1201 dev_priv->cfb_fence = obj_priv->fence_reg;
1202 dev_priv->cfb_plane = intel_crtc->plane;
1203
1204 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1205 dpfc_ctl &= DPFC_RESERVED;
1206 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1207 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1208 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1209 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1210 } else {
1211 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1212 }
1213
1214 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1215 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1216 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1217 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1218 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1219 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1220 /* enable it... */
1221 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1222 DPFC_CTL_EN);
1223
1224 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1225}
1226
1227void ironlake_disable_fbc(struct drm_device *dev)
1228{
1229 struct drm_i915_private *dev_priv = dev->dev_private;
1230 u32 dpfc_ctl;
1231
1232 /* Disable compression */
1233 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1234 dpfc_ctl &= ~DPFC_CTL_EN;
1235 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001236
1237 DRM_DEBUG_KMS("disabled FBC\n");
1238}
1239
1240static bool ironlake_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1245}
1246
Adam Jacksonee5382a2010-04-23 11:17:39 -04001247bool intel_fbc_enabled(struct drm_device *dev)
1248{
1249 struct drm_i915_private *dev_priv = dev->dev_private;
1250
1251 if (!dev_priv->display.fbc_enabled)
1252 return false;
1253
1254 return dev_priv->display.fbc_enabled(dev);
1255}
1256
1257void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1258{
1259 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1260
1261 if (!dev_priv->display.enable_fbc)
1262 return;
1263
1264 dev_priv->display.enable_fbc(crtc, interval);
1265}
1266
1267void intel_disable_fbc(struct drm_device *dev)
1268{
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270
1271 if (!dev_priv->display.disable_fbc)
1272 return;
1273
1274 dev_priv->display.disable_fbc(dev);
1275}
1276
Jesse Barnes80824002009-09-10 15:28:06 -07001277/**
1278 * intel_update_fbc - enable/disable FBC as needed
1279 * @crtc: CRTC to point the compressor at
1280 * @mode: mode in use
1281 *
1282 * Set up the framebuffer compression hardware at mode set time. We
1283 * enable it if possible:
1284 * - plane A only (on pre-965)
1285 * - no pixel mulitply/line duplication
1286 * - no alpha buffer discard
1287 * - no dual wide
1288 * - framebuffer <= 2048 in width, 1536 in height
1289 *
1290 * We can't assume that any compression will take place (worst case),
1291 * so the compressed buffer has to be the same size as the uncompressed
1292 * one. It also must reside (along with the line length buffer) in
1293 * stolen memory.
1294 *
1295 * We need to enable/disable FBC on a global basis.
1296 */
1297static void intel_update_fbc(struct drm_crtc *crtc,
1298 struct drm_display_mode *mode)
1299{
1300 struct drm_device *dev = crtc->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
1302 struct drm_framebuffer *fb = crtc->fb;
1303 struct intel_framebuffer *intel_fb;
1304 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001305 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1307 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001308 int crtcs_enabled = 0;
1309
1310 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001311
1312 if (!i915_powersave)
1313 return;
1314
Adam Jacksonee5382a2010-04-23 11:17:39 -04001315 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001316 return;
1317
Jesse Barnes80824002009-09-10 15:28:06 -07001318 if (!crtc->fb)
1319 return;
1320
1321 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001322 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001323
1324 /*
1325 * If FBC is already on, we just have to verify that we can
1326 * keep it that way...
1327 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001328 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001329 * - changing FBC params (stride, fence, mode)
1330 * - new fb is too large to fit in compressed buffer
1331 * - going to an unsupported config (interlace, pixel multiply, etc.)
1332 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001333 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1334 if (tmp_crtc->enabled)
1335 crtcs_enabled++;
1336 }
1337 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1338 if (crtcs_enabled > 1) {
1339 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1340 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1341 goto out_disable;
1342 }
Jesse Barnes80824002009-09-10 15:28:06 -07001343 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("framebuffer too large, disabling "
1345 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1350 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode incompatible with compression, "
1352 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001353 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001354 goto out_disable;
1355 }
1356 if ((mode->hdisplay > 2048) ||
1357 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001358 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001359 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001360 goto out_disable;
1361 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001362 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001363 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001364 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001365 goto out_disable;
1366 }
1367 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001368 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001369 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001370 goto out_disable;
1371 }
1372
Jason Wesselc924b932010-08-05 09:22:32 -05001373 /* If the kernel debugger is active, always disable compression */
1374 if (in_dbg_master())
1375 goto out_disable;
1376
Adam Jacksonee5382a2010-04-23 11:17:39 -04001377 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001378 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001379 if ((fb->pitch > dev_priv->cfb_pitch) ||
1380 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1381 (plane != dev_priv->cfb_plane))
1382 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001383 }
1384
Adam Jacksonee5382a2010-04-23 11:17:39 -04001385 /* Now try to turn it back on if possible */
1386 if (!intel_fbc_enabled(dev))
1387 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001388
1389 return;
1390
1391out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001392 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001393 if (intel_fbc_enabled(dev)) {
1394 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001395 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001396 }
Jesse Barnes80824002009-09-10 15:28:06 -07001397}
1398
Chris Wilson127bd2a2010-07-23 23:32:05 +01001399int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001400intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1401{
Daniel Vetter23010e42010-03-08 13:35:02 +01001402 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001403 u32 alignment;
1404 int ret;
1405
1406 switch (obj_priv->tiling_mode) {
1407 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001408 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1409 alignment = 128 * 1024;
1410 else if (IS_I965G(dev))
1411 alignment = 4 * 1024;
1412 else
1413 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001414 break;
1415 case I915_TILING_X:
1416 /* pin() will align the object as required by fence */
1417 alignment = 0;
1418 break;
1419 case I915_TILING_Y:
1420 /* FIXME: Is this true? */
1421 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1422 return -EINVAL;
1423 default:
1424 BUG();
1425 }
1426
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001427 ret = i915_gem_object_pin(obj, alignment);
1428 if (ret != 0)
1429 return ret;
1430
1431 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1432 * fence, whereas 965+ only requires a fence if using
1433 * framebuffer compression. For simplicity, we always install
1434 * a fence as the cost is not that onerous.
1435 */
1436 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1437 obj_priv->tiling_mode != I915_TILING_NONE) {
1438 ret = i915_gem_object_get_fence_reg(obj);
1439 if (ret != 0) {
1440 i915_gem_object_unpin(obj);
1441 return ret;
1442 }
1443 }
1444
1445 return 0;
1446}
1447
Jesse Barnes81255562010-08-02 12:07:50 -07001448/* Assume fb object is pinned & idle & fenced and just update base pointers */
1449static int
1450intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1451 int x, int y)
1452{
1453 struct drm_device *dev = crtc->dev;
1454 struct drm_i915_private *dev_priv = dev->dev_private;
1455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1456 struct intel_framebuffer *intel_fb;
1457 struct drm_i915_gem_object *obj_priv;
1458 struct drm_gem_object *obj;
1459 int plane = intel_crtc->plane;
1460 unsigned long Start, Offset;
1461 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1462 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1463 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1464 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1465 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1466 u32 dspcntr;
1467
1468 switch (plane) {
1469 case 0:
1470 case 1:
1471 break;
1472 default:
1473 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1474 return -EINVAL;
1475 }
1476
1477 intel_fb = to_intel_framebuffer(fb);
1478 obj = intel_fb->obj;
1479 obj_priv = to_intel_bo(obj);
1480
1481 dspcntr = I915_READ(dspcntr_reg);
1482 /* Mask out pixel format bits in case we change it */
1483 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1484 switch (fb->bits_per_pixel) {
1485 case 8:
1486 dspcntr |= DISPPLANE_8BPP;
1487 break;
1488 case 16:
1489 if (fb->depth == 15)
1490 dspcntr |= DISPPLANE_15_16BPP;
1491 else
1492 dspcntr |= DISPPLANE_16BPP;
1493 break;
1494 case 24:
1495 case 32:
1496 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1497 break;
1498 default:
1499 DRM_ERROR("Unknown color depth\n");
1500 return -EINVAL;
1501 }
1502 if (IS_I965G(dev)) {
1503 if (obj_priv->tiling_mode != I915_TILING_NONE)
1504 dspcntr |= DISPPLANE_TILED;
1505 else
1506 dspcntr &= ~DISPPLANE_TILED;
1507 }
1508
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001509 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001510 /* must disable */
1511 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1512
1513 I915_WRITE(dspcntr_reg, dspcntr);
1514
1515 Start = obj_priv->gtt_offset;
1516 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1517
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001518 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1519 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 I915_WRITE(dspstride, fb->pitch);
1521 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001522 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001523 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001524 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001525 } else {
1526 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001527 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001528 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001529
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001530 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001531 intel_update_fbc(crtc, &crtc->mode);
1532
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001533 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001534 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001535
1536 return 0;
1537}
1538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001539static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001540intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1541 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001542{
1543 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001544 struct drm_i915_master_private *master_priv;
1545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1546 struct intel_framebuffer *intel_fb;
1547 struct drm_i915_gem_object *obj_priv;
1548 struct drm_gem_object *obj;
1549 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001550 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001551 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001552
1553 /* no fb bound */
1554 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001555 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001556 return 0;
1557 }
1558
Jesse Barnes80824002009-09-10 15:28:06 -07001559 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001560 case 0:
1561 case 1:
1562 break;
1563 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001564 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001566 }
1567
1568 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001569 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001570 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001571
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001572 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001573 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001574 if (ret != 0) {
1575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001578
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001579 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001580 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
1583 return ret;
1584 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001585
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001586 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1587 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001588 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001589 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001590 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001591 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001592
1593 if (old_fb) {
1594 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001595 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001596 i915_gem_object_unpin(intel_fb->obj);
1597 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001598
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
1601 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001602 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001603
1604 master_priv = dev->primary->master->driver_priv;
1605 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001606 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001609 master_priv->sarea_priv->pipeB_x = x;
1610 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001611 } else {
1612 master_priv->sarea_priv->pipeA_x = x;
1613 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001614 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001615
1616 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001617}
1618
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001619static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001620{
1621 struct drm_device *dev = crtc->dev;
1622 struct drm_i915_private *dev_priv = dev->dev_private;
1623 u32 dpa_ctl;
1624
Zhao Yakui28c97732009-10-09 11:39:41 +08001625 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001626 dpa_ctl = I915_READ(DP_A);
1627 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1628
1629 if (clock < 200000) {
1630 u32 temp;
1631 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1632 /* workaround for 160Mhz:
1633 1) program 0x4600c bits 15:0 = 0x8124
1634 2) program 0x46010 bit 0 = 1
1635 3) program 0x46034 bit 24 = 1
1636 4) program 0x64000 bit 14 = 1
1637 */
1638 temp = I915_READ(0x4600c);
1639 temp &= 0xffff0000;
1640 I915_WRITE(0x4600c, temp | 0x8124);
1641
1642 temp = I915_READ(0x46010);
1643 I915_WRITE(0x46010, temp | 1);
1644
1645 temp = I915_READ(0x46034);
1646 I915_WRITE(0x46034, temp | (1 << 24));
1647 } else {
1648 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1649 }
1650 I915_WRITE(DP_A, dpa_ctl);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001651 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001652
1653 udelay(500);
1654}
1655
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001656/* The FDI link training functions for ILK/Ibexpeak. */
1657static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1658{
1659 struct drm_device *dev = crtc->dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1662 int pipe = intel_crtc->pipe;
1663 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1664 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1665 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1666 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1667 u32 temp, tries = 0;
1668
Adam Jacksone1a44742010-06-25 15:32:14 -04001669 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1670 for train result */
1671 temp = I915_READ(fdi_rx_imr_reg);
1672 temp &= ~FDI_RX_SYMBOL_LOCK;
1673 temp &= ~FDI_RX_BIT_LOCK;
1674 I915_WRITE(fdi_rx_imr_reg, temp);
1675 I915_READ(fdi_rx_imr_reg);
1676 udelay(150);
1677
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001678 /* enable CPU FDI TX and PCH FDI RX */
1679 temp = I915_READ(fdi_tx_reg);
1680 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001681 temp &= ~(7 << 19);
1682 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001683 temp &= ~FDI_LINK_TRAIN_NONE;
1684 temp |= FDI_LINK_TRAIN_PATTERN_1;
1685 I915_WRITE(fdi_tx_reg, temp);
1686 I915_READ(fdi_tx_reg);
1687
1688 temp = I915_READ(fdi_rx_reg);
1689 temp &= ~FDI_LINK_TRAIN_NONE;
1690 temp |= FDI_LINK_TRAIN_PATTERN_1;
1691 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1692 I915_READ(fdi_rx_reg);
1693 udelay(150);
1694
Adam Jacksone1a44742010-06-25 15:32:14 -04001695 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001696 temp = I915_READ(fdi_rx_iir_reg);
1697 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1698
1699 if ((temp & FDI_RX_BIT_LOCK)) {
1700 DRM_DEBUG_KMS("FDI train 1 done.\n");
1701 I915_WRITE(fdi_rx_iir_reg,
1702 temp | FDI_RX_BIT_LOCK);
1703 break;
1704 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001705 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001706 if (tries == 5)
1707 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001708
1709 /* Train 2 */
1710 temp = I915_READ(fdi_tx_reg);
1711 temp &= ~FDI_LINK_TRAIN_NONE;
1712 temp |= FDI_LINK_TRAIN_PATTERN_2;
1713 I915_WRITE(fdi_tx_reg, temp);
1714
1715 temp = I915_READ(fdi_rx_reg);
1716 temp &= ~FDI_LINK_TRAIN_NONE;
1717 temp |= FDI_LINK_TRAIN_PATTERN_2;
1718 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001719 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001720 udelay(150);
1721
1722 tries = 0;
1723
Adam Jacksone1a44742010-06-25 15:32:14 -04001724 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001725 temp = I915_READ(fdi_rx_iir_reg);
1726 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1727
1728 if (temp & FDI_RX_SYMBOL_LOCK) {
1729 I915_WRITE(fdi_rx_iir_reg,
1730 temp | FDI_RX_SYMBOL_LOCK);
1731 DRM_DEBUG_KMS("FDI train 2 done.\n");
1732 break;
1733 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001734 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001735 if (tries == 5)
1736 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001737
1738 DRM_DEBUG_KMS("FDI train done\n");
1739}
1740
1741static int snb_b_fdi_train_param [] = {
1742 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1743 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1744 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1745 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1746};
1747
1748/* The FDI link training functions for SNB/Cougarpoint. */
1749static void gen6_fdi_link_train(struct drm_crtc *crtc)
1750{
1751 struct drm_device *dev = crtc->dev;
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1754 int pipe = intel_crtc->pipe;
1755 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1756 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1757 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1758 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1759 u32 temp, i;
1760
Adam Jacksone1a44742010-06-25 15:32:14 -04001761 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1762 for train result */
1763 temp = I915_READ(fdi_rx_imr_reg);
1764 temp &= ~FDI_RX_SYMBOL_LOCK;
1765 temp &= ~FDI_RX_BIT_LOCK;
1766 I915_WRITE(fdi_rx_imr_reg, temp);
1767 I915_READ(fdi_rx_imr_reg);
1768 udelay(150);
1769
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001770 /* enable CPU FDI TX and PCH FDI RX */
1771 temp = I915_READ(fdi_tx_reg);
1772 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001773 temp &= ~(7 << 19);
1774 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001775 temp &= ~FDI_LINK_TRAIN_NONE;
1776 temp |= FDI_LINK_TRAIN_PATTERN_1;
1777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1778 /* SNB-B */
1779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1780 I915_WRITE(fdi_tx_reg, temp);
1781 I915_READ(fdi_tx_reg);
1782
1783 temp = I915_READ(fdi_rx_reg);
1784 if (HAS_PCH_CPT(dev)) {
1785 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1786 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1787 } else {
1788 temp &= ~FDI_LINK_TRAIN_NONE;
1789 temp |= FDI_LINK_TRAIN_PATTERN_1;
1790 }
1791 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1792 I915_READ(fdi_rx_reg);
1793 udelay(150);
1794
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001795 for (i = 0; i < 4; i++ ) {
1796 temp = I915_READ(fdi_tx_reg);
1797 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1798 temp |= snb_b_fdi_train_param[i];
1799 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001800 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001801 udelay(500);
1802
1803 temp = I915_READ(fdi_rx_iir_reg);
1804 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1805
1806 if (temp & FDI_RX_BIT_LOCK) {
1807 I915_WRITE(fdi_rx_iir_reg,
1808 temp | FDI_RX_BIT_LOCK);
1809 DRM_DEBUG_KMS("FDI train 1 done.\n");
1810 break;
1811 }
1812 }
1813 if (i == 4)
1814 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1815
1816 /* Train 2 */
1817 temp = I915_READ(fdi_tx_reg);
1818 temp &= ~FDI_LINK_TRAIN_NONE;
1819 temp |= FDI_LINK_TRAIN_PATTERN_2;
1820 if (IS_GEN6(dev)) {
1821 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1822 /* SNB-B */
1823 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1824 }
1825 I915_WRITE(fdi_tx_reg, temp);
1826
1827 temp = I915_READ(fdi_rx_reg);
1828 if (HAS_PCH_CPT(dev)) {
1829 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1830 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1831 } else {
1832 temp &= ~FDI_LINK_TRAIN_NONE;
1833 temp |= FDI_LINK_TRAIN_PATTERN_2;
1834 }
1835 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001836 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001837 udelay(150);
1838
1839 for (i = 0; i < 4; i++ ) {
1840 temp = I915_READ(fdi_tx_reg);
1841 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1842 temp |= snb_b_fdi_train_param[i];
1843 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001844 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001845 udelay(500);
1846
1847 temp = I915_READ(fdi_rx_iir_reg);
1848 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1849
1850 if (temp & FDI_RX_SYMBOL_LOCK) {
1851 I915_WRITE(fdi_rx_iir_reg,
1852 temp | FDI_RX_SYMBOL_LOCK);
1853 DRM_DEBUG_KMS("FDI train 2 done.\n");
1854 break;
1855 }
1856 }
1857 if (i == 4)
1858 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1859
1860 DRM_DEBUG_KMS("FDI train done.\n");
1861}
1862
Jesse Barnes0e23b992010-09-10 11:10:00 -07001863static void ironlake_fdi_enable(struct drm_crtc *crtc)
1864{
1865 struct drm_device *dev = crtc->dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
1867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1868 int pipe = intel_crtc->pipe;
1869 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1870 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1871 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001872 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001873 u32 temp;
1874 u32 pipe_bpc;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001875 u32 tx_size;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001876
1877 temp = I915_READ(pipeconf_reg);
1878 pipe_bpc = temp & PIPE_BPC_MASK;
1879
Jesse Barnesc64e3112010-09-10 11:27:03 -07001880 /* Write the TU size bits so error detection works */
1881 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1882 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1883
Jesse Barnes0e23b992010-09-10 11:10:00 -07001884 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1885 temp = I915_READ(fdi_rx_reg);
1886 /*
1887 * make the BPC in FDI Rx be consistent with that in
1888 * pipeconf reg.
1889 */
1890 temp &= ~(0x7 << 16);
1891 temp |= (pipe_bpc << 11);
1892 temp &= ~(7 << 19);
1893 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1894 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1895 I915_READ(fdi_rx_reg);
1896 udelay(200);
1897
1898 /* Switch from Rawclk to PCDclk */
1899 temp = I915_READ(fdi_rx_reg);
1900 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1901 I915_READ(fdi_rx_reg);
1902 udelay(200);
1903
1904 /* Enable CPU FDI TX PLL, always on for Ironlake */
1905 temp = I915_READ(fdi_tx_reg);
1906 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1907 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1908 I915_READ(fdi_tx_reg);
1909 udelay(100);
1910 }
1911}
1912
Jesse Barnes6be4a602010-09-10 10:26:01 -07001913static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001914{
1915 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1918 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001919 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001920 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1921 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1922 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1923 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1924 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1925 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001926 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001927 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1928 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1929 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1930 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1931 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1932 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1933 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1934 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1935 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1936 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1937 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1938 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001939 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001940 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001941 u32 pipe_bpc;
1942
1943 temp = I915_READ(pipeconf_reg);
1944 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001945
Jesse Barnes6be4a602010-09-10 10:26:01 -07001946 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1947 temp = I915_READ(PCH_LVDS);
1948 if ((temp & LVDS_PORT_EN) == 0) {
1949 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1950 POSTING_READ(PCH_LVDS);
1951 }
1952 }
1953
Jesse Barnes0e23b992010-09-10 11:10:00 -07001954 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001955
1956 /* Enable panel fitting for LVDS */
1957 if (dev_priv->pch_pf_size &&
1958 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1959 || HAS_eDP || intel_pch_has_edp(crtc))) {
1960 /* Force use of hard-coded filter coefficients
1961 * as some pre-programmed values are broken,
1962 * e.g. x201.
1963 */
1964 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1965 PF_ENABLE | PF_FILTER_MED_3x3);
1966 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1967 dev_priv->pch_pf_pos);
1968 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1969 dev_priv->pch_pf_size);
1970 }
1971
1972 /* Enable CPU pipe */
1973 temp = I915_READ(pipeconf_reg);
1974 if ((temp & PIPEACONF_ENABLE) == 0) {
1975 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1976 I915_READ(pipeconf_reg);
1977 udelay(100);
1978 }
1979
1980 /* configure and enable CPU plane */
1981 temp = I915_READ(dspcntr_reg);
1982 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1983 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1984 /* Flush the plane changes */
1985 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1986 }
1987
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001988 /* For PCH output, training FDI link */
1989 if (IS_GEN6(dev))
1990 gen6_fdi_link_train(crtc);
1991 else
1992 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001993
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001994 /* enable PCH DPLL */
1995 temp = I915_READ(pch_dpll_reg);
1996 if ((temp & DPLL_VCO_ENABLE) == 0) {
1997 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1998 I915_READ(pch_dpll_reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01001999 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002000 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002001
2002 if (HAS_PCH_CPT(dev)) {
2003 /* Be sure PCH DPLL SEL is set */
2004 temp = I915_READ(PCH_DPLL_SEL);
2005 if (trans_dpll_sel == 0 &&
2006 (temp & TRANSA_DPLL_ENABLE) == 0)
2007 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2008 else if (trans_dpll_sel == 1 &&
2009 (temp & TRANSB_DPLL_ENABLE) == 0)
2010 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2011 I915_WRITE(PCH_DPLL_SEL, temp);
2012 I915_READ(PCH_DPLL_SEL);
2013 }
2014 /* set transcoder timing */
2015 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2016 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2017 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2018
2019 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2020 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2021 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2022
2023 /* enable normal train */
2024 temp = I915_READ(fdi_tx_reg);
2025 temp &= ~FDI_LINK_TRAIN_NONE;
2026 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2027 FDI_TX_ENHANCE_FRAME_ENABLE);
2028 I915_READ(fdi_tx_reg);
2029
2030 temp = I915_READ(fdi_rx_reg);
2031 if (HAS_PCH_CPT(dev)) {
2032 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2033 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2034 } else {
2035 temp &= ~FDI_LINK_TRAIN_NONE;
2036 temp |= FDI_LINK_TRAIN_NONE;
2037 }
2038 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2039 I915_READ(fdi_rx_reg);
2040
2041 /* wait one idle pattern time */
2042 udelay(100);
2043
2044 /* For PCH DP, enable TRANS_DP_CTL */
2045 if (HAS_PCH_CPT(dev) &&
2046 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2047 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2048 int reg;
2049
2050 reg = I915_READ(trans_dp_ctl);
2051 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2052 TRANS_DP_SYNC_MASK);
2053 reg |= (TRANS_DP_OUTPUT_ENABLE |
2054 TRANS_DP_ENH_FRAMING);
2055
2056 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2057 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2058 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2059 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2060
2061 switch (intel_trans_dp_port_sel(crtc)) {
2062 case PCH_DP_B:
2063 reg |= TRANS_DP_PORT_SEL_B;
2064 break;
2065 case PCH_DP_C:
2066 reg |= TRANS_DP_PORT_SEL_C;
2067 break;
2068 case PCH_DP_D:
2069 reg |= TRANS_DP_PORT_SEL_D;
2070 break;
2071 default:
2072 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2073 reg |= TRANS_DP_PORT_SEL_B;
2074 break;
2075 }
2076
2077 I915_WRITE(trans_dp_ctl, reg);
2078 POSTING_READ(trans_dp_ctl);
2079 }
2080
2081 /* enable PCH transcoder */
2082 temp = I915_READ(transconf_reg);
2083 /*
2084 * make the BPC in transcoder be consistent with
2085 * that in pipeconf reg.
2086 */
2087 temp &= ~PIPE_BPC_MASK;
2088 temp |= pipe_bpc;
2089 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2090 I915_READ(transconf_reg);
2091
2092 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2093 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002094
2095 intel_crtc_load_lut(crtc);
2096
2097 intel_update_fbc(crtc, &crtc->mode);
2098}
2099
2100static void ironlake_crtc_disable(struct drm_crtc *crtc)
2101{
2102 struct drm_device *dev = crtc->dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2105 int pipe = intel_crtc->pipe;
2106 int plane = intel_crtc->plane;
2107 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2108 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2109 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2110 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2111 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2112 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2113 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2114 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2115 u32 temp;
2116 u32 pipe_bpc;
2117
2118 temp = I915_READ(pipeconf_reg);
2119 pipe_bpc = temp & PIPE_BPC_MASK;
2120
2121 drm_vblank_off(dev, pipe);
2122 /* Disable display plane */
2123 temp = I915_READ(dspcntr_reg);
2124 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2125 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2126 /* Flush the plane changes */
2127 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2128 I915_READ(dspbase_reg);
2129 }
2130
2131 if (dev_priv->cfb_plane == plane &&
2132 dev_priv->display.disable_fbc)
2133 dev_priv->display.disable_fbc(dev);
2134
2135 /* disable cpu pipe, disable after all planes disabled */
2136 temp = I915_READ(pipeconf_reg);
2137 if ((temp & PIPEACONF_ENABLE) != 0) {
2138 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2139
2140 /* wait for cpu pipe off, pipe state */
2141 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2142 DRM_ERROR("failed to turn off cpu pipe\n");
2143 } else
2144 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2145
Jesse Barnes6be4a602010-09-10 10:26:01 -07002146 /* Disable PF */
2147 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2148 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2149
2150 /* disable CPU FDI tx and PCH FDI rx */
2151 temp = I915_READ(fdi_tx_reg);
2152 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2153 I915_READ(fdi_tx_reg);
2154
2155 temp = I915_READ(fdi_rx_reg);
2156 /* BPC in FDI rx is consistent with that in pipeconf */
2157 temp &= ~(0x07 << 16);
2158 temp |= (pipe_bpc << 11);
2159 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2160 I915_READ(fdi_rx_reg);
2161
2162 udelay(100);
2163
2164 /* still set train pattern 1 */
2165 temp = I915_READ(fdi_tx_reg);
2166 temp &= ~FDI_LINK_TRAIN_NONE;
2167 temp |= FDI_LINK_TRAIN_PATTERN_1;
2168 I915_WRITE(fdi_tx_reg, temp);
2169 POSTING_READ(fdi_tx_reg);
2170
2171 temp = I915_READ(fdi_rx_reg);
2172 if (HAS_PCH_CPT(dev)) {
2173 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2174 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2175 } else {
2176 temp &= ~FDI_LINK_TRAIN_NONE;
2177 temp |= FDI_LINK_TRAIN_PATTERN_1;
2178 }
2179 I915_WRITE(fdi_rx_reg, temp);
2180 POSTING_READ(fdi_rx_reg);
2181
2182 udelay(100);
2183
2184 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2185 temp = I915_READ(PCH_LVDS);
2186 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2187 I915_READ(PCH_LVDS);
2188 udelay(100);
2189 }
2190
2191 /* disable PCH transcoder */
2192 temp = I915_READ(transconf_reg);
2193 if ((temp & TRANS_ENABLE) != 0) {
2194 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2195
2196 /* wait for PCH transcoder off, transcoder state */
2197 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2198 DRM_ERROR("failed to disable transcoder\n");
2199 }
2200
2201 temp = I915_READ(transconf_reg);
2202 /* BPC in transcoder is consistent with that in pipeconf */
2203 temp &= ~PIPE_BPC_MASK;
2204 temp |= pipe_bpc;
2205 I915_WRITE(transconf_reg, temp);
2206 I915_READ(transconf_reg);
2207 udelay(100);
2208
2209 if (HAS_PCH_CPT(dev)) {
2210 /* disable TRANS_DP_CTL */
2211 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2212 int reg;
2213
2214 reg = I915_READ(trans_dp_ctl);
2215 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2216 I915_WRITE(trans_dp_ctl, reg);
2217 POSTING_READ(trans_dp_ctl);
2218
2219 /* disable DPLL_SEL */
2220 temp = I915_READ(PCH_DPLL_SEL);
2221 if (trans_dpll_sel == 0)
2222 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2223 else
2224 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2225 I915_WRITE(PCH_DPLL_SEL, temp);
2226 I915_READ(PCH_DPLL_SEL);
2227
2228 }
2229
2230 /* disable PCH DPLL */
2231 temp = I915_READ(pch_dpll_reg);
2232 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2233 I915_READ(pch_dpll_reg);
2234
2235 /* Switch from PCDclk to Rawclk */
2236 temp = I915_READ(fdi_rx_reg);
2237 temp &= ~FDI_SEL_PCDCLK;
2238 I915_WRITE(fdi_rx_reg, temp);
2239 I915_READ(fdi_rx_reg);
2240
2241 /* Disable CPU FDI TX PLL */
2242 temp = I915_READ(fdi_tx_reg);
2243 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2244 I915_READ(fdi_tx_reg);
2245 udelay(100);
2246
2247 temp = I915_READ(fdi_rx_reg);
2248 temp &= ~FDI_RX_PLL_ENABLE;
2249 I915_WRITE(fdi_rx_reg, temp);
2250 I915_READ(fdi_rx_reg);
2251
2252 /* Wait for the clocks to turn off. */
2253 udelay(100);
2254}
2255
2256static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2257{
2258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2259 int pipe = intel_crtc->pipe;
2260 int plane = intel_crtc->plane;
2261
Zhenyu Wang2c072452009-06-05 15:38:42 +08002262 /* XXX: When our outputs are all unaware of DPMS modes other than off
2263 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2264 */
2265 switch (mode) {
2266 case DRM_MODE_DPMS_ON:
2267 case DRM_MODE_DPMS_STANDBY:
2268 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002269 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002270 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002271 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002272
Zhenyu Wang2c072452009-06-05 15:38:42 +08002273 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002274 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002275 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002276 break;
2277 }
2278}
2279
Daniel Vetter02e792f2009-09-15 22:57:34 +02002280static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2281{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002282 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002283 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002284
Chris Wilson23f09ce2010-08-12 13:53:37 +01002285 mutex_lock(&dev->struct_mutex);
2286 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2287 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002288 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002289
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002290 /* Let userspace switch the overlay on again. In most cases userspace
2291 * has to recompute where to put it anyway.
2292 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002293}
2294
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002295static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002296{
2297 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002298 struct drm_i915_private *dev_priv = dev->dev_private;
2299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2300 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002301 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002303 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2304 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002305 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2306 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002307
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002308 /* Enable the DPLL */
2309 temp = I915_READ(dpll_reg);
2310 if ((temp & DPLL_VCO_ENABLE) == 0) {
2311 I915_WRITE(dpll_reg, temp);
2312 I915_READ(dpll_reg);
2313 /* Wait for the clocks to stabilize. */
2314 udelay(150);
2315 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2316 I915_READ(dpll_reg);
2317 /* Wait for the clocks to stabilize. */
2318 udelay(150);
2319 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2320 I915_READ(dpll_reg);
2321 /* Wait for the clocks to stabilize. */
2322 udelay(150);
2323 }
2324
2325 /* Enable the pipe */
2326 temp = I915_READ(pipeconf_reg);
2327 if ((temp & PIPEACONF_ENABLE) == 0)
2328 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2329
2330 /* Enable the plane */
2331 temp = I915_READ(dspcntr_reg);
2332 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2333 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2334 /* Flush the plane changes */
2335 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2336 }
2337
2338 intel_crtc_load_lut(crtc);
2339
2340 if ((IS_I965G(dev) || plane == 0))
2341 intel_update_fbc(crtc, &crtc->mode);
2342
2343 /* Give the overlay scaler a chance to enable if it's on this pipe */
2344 intel_crtc_dpms_overlay(intel_crtc, true);
2345}
2346
2347static void i9xx_crtc_disable(struct drm_crtc *crtc)
2348{
2349 struct drm_device *dev = crtc->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2352 int pipe = intel_crtc->pipe;
2353 int plane = intel_crtc->plane;
2354 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2355 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2356 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2357 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2358 u32 temp;
2359
2360 /* Give the overlay scaler a chance to disable if it's on this pipe */
2361 intel_crtc_dpms_overlay(intel_crtc, false);
2362 drm_vblank_off(dev, pipe);
2363
2364 if (dev_priv->cfb_plane == plane &&
2365 dev_priv->display.disable_fbc)
2366 dev_priv->display.disable_fbc(dev);
2367
2368 /* Disable display plane */
2369 temp = I915_READ(dspcntr_reg);
2370 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2371 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2372 /* Flush the plane changes */
2373 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2374 I915_READ(dspbase_reg);
2375 }
2376
2377 if (!IS_I9XX(dev)) {
2378 /* Wait for vblank for the disable to take effect */
2379 intel_wait_for_vblank_off(dev, pipe);
2380 }
2381
2382 /* Don't disable pipe A or pipe A PLLs if needed */
2383 if (pipeconf_reg == PIPEACONF &&
2384 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2385 goto skip_pipe_off;
2386
2387 /* Next, disable display pipes */
2388 temp = I915_READ(pipeconf_reg);
2389 if ((temp & PIPEACONF_ENABLE) != 0) {
2390 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2391 I915_READ(pipeconf_reg);
2392 }
2393
2394 /* Wait for vblank for the disable to take effect. */
2395 intel_wait_for_vblank_off(dev, pipe);
2396
2397 temp = I915_READ(dpll_reg);
2398 if ((temp & DPLL_VCO_ENABLE) != 0) {
2399 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2400 I915_READ(dpll_reg);
2401 }
2402skip_pipe_off:
2403 /* Wait for the clocks to turn off. */
2404 udelay(150);
2405}
2406
2407static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2408{
Jesse Barnes79e53942008-11-07 14:24:08 -08002409 /* XXX: When our outputs are all unaware of DPMS modes other than off
2410 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2411 */
2412 switch (mode) {
2413 case DRM_MODE_DPMS_ON:
2414 case DRM_MODE_DPMS_STANDBY:
2415 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002416 i9xx_crtc_enable(crtc);
2417 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002418 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002419 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002420 break;
2421 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002422}
2423
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002424/*
2425 * When we disable a pipe, we need to clear any pending scanline wait events
2426 * to avoid hanging the ring, which we assume we are waiting on.
2427 */
2428static void intel_clear_scanline_wait(struct drm_device *dev)
2429{
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 u32 tmp;
2432
2433 if (IS_GEN2(dev))
2434 /* Can't break the hang on i8xx */
2435 return;
2436
2437 tmp = I915_READ(PRB0_CTL);
2438 if (tmp & RING_WAIT) {
2439 I915_WRITE(PRB0_CTL, tmp);
2440 POSTING_READ(PRB0_CTL);
2441 }
2442}
2443
Zhenyu Wang2c072452009-06-05 15:38:42 +08002444/**
2445 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002446 */
2447static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2448{
2449 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002450 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002451 struct drm_i915_master_private *master_priv;
2452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2453 int pipe = intel_crtc->pipe;
2454 bool enabled;
2455
Chris Wilson032d2a02010-09-06 16:17:22 +01002456 if (intel_crtc->dpms_mode == mode)
2457 return;
2458
Chris Wilsondebcadd2010-08-07 11:01:33 +01002459 intel_crtc->dpms_mode = mode;
2460 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2461
2462 /* When switching on the display, ensure that SR is disabled
2463 * with multiple pipes prior to enabling to new pipe.
2464 *
2465 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002466 * properly hidden and there are no pending waits prior to
2467 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002468 */
2469 if (mode == DRM_MODE_DPMS_ON)
2470 intel_update_watermarks(dev);
2471 else
2472 intel_crtc_update_cursor(crtc);
2473
Jesse Barnese70236a2009-09-21 10:42:27 -07002474 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002475
Chris Wilsondebcadd2010-08-07 11:01:33 +01002476 if (mode == DRM_MODE_DPMS_ON)
2477 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002478 else {
2479 /* XXX Note that this is not a complete solution, but a hack
2480 * to avoid the most frequently hit hang.
2481 */
2482 intel_clear_scanline_wait(dev);
2483
Chris Wilsondebcadd2010-08-07 11:01:33 +01002484 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002485 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002486
Jesse Barnes79e53942008-11-07 14:24:08 -08002487 if (!dev->primary->master)
2488 return;
2489
2490 master_priv = dev->primary->master->driver_priv;
2491 if (!master_priv->sarea_priv)
2492 return;
2493
2494 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2495
2496 switch (pipe) {
2497 case 0:
2498 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2499 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2500 break;
2501 case 1:
2502 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2503 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2504 break;
2505 default:
2506 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2507 break;
2508 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002509}
2510
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002511/* Prepare for a mode set.
2512 *
2513 * Note we could be a lot smarter here. We need to figure out which outputs
2514 * will be enabled, which disabled (in short, how the config will changes)
2515 * and perform the minimum necessary steps to accomplish that, e.g. updating
2516 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2517 * panel fitting is in the proper state, etc.
2518 */
2519static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002520{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002521 struct drm_device *dev = crtc->dev;
2522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2523
2524 intel_crtc->cursor_on = false;
2525 intel_crtc_update_cursor(crtc);
2526
2527 i9xx_crtc_disable(crtc);
2528 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002529}
2530
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002531static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002532{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002533 struct drm_device *dev = crtc->dev;
2534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2535
2536 intel_update_watermarks(dev);
2537 i9xx_crtc_enable(crtc);
2538
2539 intel_crtc->cursor_on = true;
2540 intel_crtc_update_cursor(crtc);
2541}
2542
2543static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2544{
2545 struct drm_device *dev = crtc->dev;
2546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2547
2548 intel_crtc->cursor_on = false;
2549 intel_crtc_update_cursor(crtc);
2550
2551 ironlake_crtc_disable(crtc);
2552 intel_clear_scanline_wait(dev);
2553}
2554
2555static void ironlake_crtc_commit(struct drm_crtc *crtc)
2556{
2557 struct drm_device *dev = crtc->dev;
2558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2559
2560 intel_update_watermarks(dev);
2561 ironlake_crtc_enable(crtc);
2562
2563 intel_crtc->cursor_on = true;
2564 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002565}
2566
2567void intel_encoder_prepare (struct drm_encoder *encoder)
2568{
2569 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2570 /* lvds has its own version of prepare see intel_lvds_prepare */
2571 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2572}
2573
2574void intel_encoder_commit (struct drm_encoder *encoder)
2575{
2576 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2577 /* lvds has its own version of commit see intel_lvds_commit */
2578 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2579}
2580
Chris Wilsonea5b2132010-08-04 13:50:23 +01002581void intel_encoder_destroy(struct drm_encoder *encoder)
2582{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002583 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002584
2585 if (intel_encoder->ddc_bus)
2586 intel_i2c_destroy(intel_encoder->ddc_bus);
2587
2588 if (intel_encoder->i2c_bus)
2589 intel_i2c_destroy(intel_encoder->i2c_bus);
2590
2591 drm_encoder_cleanup(encoder);
2592 kfree(intel_encoder);
2593}
2594
Jesse Barnes79e53942008-11-07 14:24:08 -08002595static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2596 struct drm_display_mode *mode,
2597 struct drm_display_mode *adjusted_mode)
2598{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002599 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002600 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002601 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002602 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2603 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002604 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002605 return true;
2606}
2607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002609{
Jesse Barnese70236a2009-09-21 10:42:27 -07002610 return 400000;
2611}
Jesse Barnes79e53942008-11-07 14:24:08 -08002612
Jesse Barnese70236a2009-09-21 10:42:27 -07002613static int i915_get_display_clock_speed(struct drm_device *dev)
2614{
2615 return 333000;
2616}
Jesse Barnes79e53942008-11-07 14:24:08 -08002617
Jesse Barnese70236a2009-09-21 10:42:27 -07002618static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2619{
2620 return 200000;
2621}
Jesse Barnes79e53942008-11-07 14:24:08 -08002622
Jesse Barnese70236a2009-09-21 10:42:27 -07002623static int i915gm_get_display_clock_speed(struct drm_device *dev)
2624{
2625 u16 gcfgc = 0;
2626
2627 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2628
2629 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002630 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002631 else {
2632 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2633 case GC_DISPLAY_CLOCK_333_MHZ:
2634 return 333000;
2635 default:
2636 case GC_DISPLAY_CLOCK_190_200_MHZ:
2637 return 190000;
2638 }
2639 }
2640}
Jesse Barnes79e53942008-11-07 14:24:08 -08002641
Jesse Barnese70236a2009-09-21 10:42:27 -07002642static int i865_get_display_clock_speed(struct drm_device *dev)
2643{
2644 return 266000;
2645}
2646
2647static int i855_get_display_clock_speed(struct drm_device *dev)
2648{
2649 u16 hpllcc = 0;
2650 /* Assume that the hardware is in the high speed state. This
2651 * should be the default.
2652 */
2653 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2654 case GC_CLOCK_133_200:
2655 case GC_CLOCK_100_200:
2656 return 200000;
2657 case GC_CLOCK_166_250:
2658 return 250000;
2659 case GC_CLOCK_100_133:
2660 return 133000;
2661 }
2662
2663 /* Shouldn't happen */
2664 return 0;
2665}
2666
2667static int i830_get_display_clock_speed(struct drm_device *dev)
2668{
2669 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002670}
2671
Jesse Barnes79e53942008-11-07 14:24:08 -08002672/**
2673 * Return the pipe currently connected to the panel fitter,
2674 * or -1 if the panel fitter is not present or not in use
2675 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002676int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 u32 pfit_control;
2680
2681 /* i830 doesn't have a panel fitter */
2682 if (IS_I830(dev))
2683 return -1;
2684
2685 pfit_control = I915_READ(PFIT_CONTROL);
2686
2687 /* See if the panel fitter is in use */
2688 if ((pfit_control & PFIT_ENABLE) == 0)
2689 return -1;
2690
2691 /* 965 can place panel fitter on either pipe */
2692 if (IS_I965G(dev))
2693 return (pfit_control >> 29) & 0x3;
2694
2695 /* older chips can only use pipe 1 */
2696 return 1;
2697}
2698
Zhenyu Wang2c072452009-06-05 15:38:42 +08002699struct fdi_m_n {
2700 u32 tu;
2701 u32 gmch_m;
2702 u32 gmch_n;
2703 u32 link_m;
2704 u32 link_n;
2705};
2706
2707static void
2708fdi_reduce_ratio(u32 *num, u32 *den)
2709{
2710 while (*num > 0xffffff || *den > 0xffffff) {
2711 *num >>= 1;
2712 *den >>= 1;
2713 }
2714}
2715
2716#define DATA_N 0x800000
2717#define LINK_N 0x80000
2718
2719static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002720ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2721 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002722{
2723 u64 temp;
2724
2725 m_n->tu = 64; /* default size */
2726
2727 temp = (u64) DATA_N * pixel_clock;
2728 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002729 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2730 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002731 m_n->gmch_n = DATA_N;
2732 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2733
2734 temp = (u64) LINK_N * pixel_clock;
2735 m_n->link_m = div_u64(temp, link_clock);
2736 m_n->link_n = LINK_N;
2737 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2738}
2739
2740
Shaohua Li7662c8b2009-06-26 11:23:55 +08002741struct intel_watermark_params {
2742 unsigned long fifo_size;
2743 unsigned long max_wm;
2744 unsigned long default_wm;
2745 unsigned long guard_size;
2746 unsigned long cacheline_size;
2747};
2748
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002749/* Pineview has different values for various configs */
2750static struct intel_watermark_params pineview_display_wm = {
2751 PINEVIEW_DISPLAY_FIFO,
2752 PINEVIEW_MAX_WM,
2753 PINEVIEW_DFT_WM,
2754 PINEVIEW_GUARD_WM,
2755 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002756};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002757static struct intel_watermark_params pineview_display_hplloff_wm = {
2758 PINEVIEW_DISPLAY_FIFO,
2759 PINEVIEW_MAX_WM,
2760 PINEVIEW_DFT_HPLLOFF_WM,
2761 PINEVIEW_GUARD_WM,
2762 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002763};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002764static struct intel_watermark_params pineview_cursor_wm = {
2765 PINEVIEW_CURSOR_FIFO,
2766 PINEVIEW_CURSOR_MAX_WM,
2767 PINEVIEW_CURSOR_DFT_WM,
2768 PINEVIEW_CURSOR_GUARD_WM,
2769 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002770};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002771static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2772 PINEVIEW_CURSOR_FIFO,
2773 PINEVIEW_CURSOR_MAX_WM,
2774 PINEVIEW_CURSOR_DFT_WM,
2775 PINEVIEW_CURSOR_GUARD_WM,
2776 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002778static struct intel_watermark_params g4x_wm_info = {
2779 G4X_FIFO_SIZE,
2780 G4X_MAX_WM,
2781 G4X_MAX_WM,
2782 2,
2783 G4X_FIFO_LINE_SIZE,
2784};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002785static struct intel_watermark_params g4x_cursor_wm_info = {
2786 I965_CURSOR_FIFO,
2787 I965_CURSOR_MAX_WM,
2788 I965_CURSOR_DFT_WM,
2789 2,
2790 G4X_FIFO_LINE_SIZE,
2791};
2792static struct intel_watermark_params i965_cursor_wm_info = {
2793 I965_CURSOR_FIFO,
2794 I965_CURSOR_MAX_WM,
2795 I965_CURSOR_DFT_WM,
2796 2,
2797 I915_FIFO_LINE_SIZE,
2798};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002799static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800 I945_FIFO_SIZE,
2801 I915_MAX_WM,
2802 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002803 2,
2804 I915_FIFO_LINE_SIZE
2805};
2806static struct intel_watermark_params i915_wm_info = {
2807 I915_FIFO_SIZE,
2808 I915_MAX_WM,
2809 1,
2810 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002811 I915_FIFO_LINE_SIZE
2812};
2813static struct intel_watermark_params i855_wm_info = {
2814 I855GM_FIFO_SIZE,
2815 I915_MAX_WM,
2816 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002817 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818 I830_FIFO_LINE_SIZE
2819};
2820static struct intel_watermark_params i830_wm_info = {
2821 I830_FIFO_SIZE,
2822 I915_MAX_WM,
2823 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002824 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002825 I830_FIFO_LINE_SIZE
2826};
2827
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002828static struct intel_watermark_params ironlake_display_wm_info = {
2829 ILK_DISPLAY_FIFO,
2830 ILK_DISPLAY_MAXWM,
2831 ILK_DISPLAY_DFTWM,
2832 2,
2833 ILK_FIFO_LINE_SIZE
2834};
2835
Zhao Yakuic936f442010-06-12 14:32:26 +08002836static struct intel_watermark_params ironlake_cursor_wm_info = {
2837 ILK_CURSOR_FIFO,
2838 ILK_CURSOR_MAXWM,
2839 ILK_CURSOR_DFTWM,
2840 2,
2841 ILK_FIFO_LINE_SIZE
2842};
2843
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002844static struct intel_watermark_params ironlake_display_srwm_info = {
2845 ILK_DISPLAY_SR_FIFO,
2846 ILK_DISPLAY_MAX_SRWM,
2847 ILK_DISPLAY_DFT_SRWM,
2848 2,
2849 ILK_FIFO_LINE_SIZE
2850};
2851
2852static struct intel_watermark_params ironlake_cursor_srwm_info = {
2853 ILK_CURSOR_SR_FIFO,
2854 ILK_CURSOR_MAX_SRWM,
2855 ILK_CURSOR_DFT_SRWM,
2856 2,
2857 ILK_FIFO_LINE_SIZE
2858};
2859
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002860/**
2861 * intel_calculate_wm - calculate watermark level
2862 * @clock_in_khz: pixel clock
2863 * @wm: chip FIFO params
2864 * @pixel_size: display pixel size
2865 * @latency_ns: memory latency for the platform
2866 *
2867 * Calculate the watermark level (the level at which the display plane will
2868 * start fetching from memory again). Each chip has a different display
2869 * FIFO size and allocation, so the caller needs to figure that out and pass
2870 * in the correct intel_watermark_params structure.
2871 *
2872 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2873 * on the pixel size. When it reaches the watermark level, it'll start
2874 * fetching FIFO line sized based chunks from memory until the FIFO fills
2875 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2876 * will occur, and a display engine hang could result.
2877 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002878static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2879 struct intel_watermark_params *wm,
2880 int pixel_size,
2881 unsigned long latency_ns)
2882{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002883 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002884
Jesse Barnesd6604672009-09-11 12:25:56 -07002885 /*
2886 * Note: we need to make sure we don't overflow for various clock &
2887 * latency values.
2888 * clocks go from a few thousand to several hundred thousand.
2889 * latency is usually a few thousand
2890 */
2891 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2892 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002893 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002894
Zhao Yakui28c97732009-10-09 11:39:41 +08002895 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002896
2897 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2898
Zhao Yakui28c97732009-10-09 11:39:41 +08002899 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002900
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002901 /* Don't promote wm_size to unsigned... */
2902 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002903 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002904 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002905 wm_size = wm->default_wm;
2906 return wm_size;
2907}
2908
2909struct cxsr_latency {
2910 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002911 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002912 unsigned long fsb_freq;
2913 unsigned long mem_freq;
2914 unsigned long display_sr;
2915 unsigned long display_hpll_disable;
2916 unsigned long cursor_sr;
2917 unsigned long cursor_hpll_disable;
2918};
2919
Chris Wilson403c89f2010-08-04 15:25:31 +01002920static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002921 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2922 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2923 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2924 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2925 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002926
Li Peng95534262010-05-18 18:58:44 +08002927 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2928 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2929 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2930 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2931 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002932
Li Peng95534262010-05-18 18:58:44 +08002933 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2934 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2935 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2936 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2937 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002938
Li Peng95534262010-05-18 18:58:44 +08002939 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2940 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2941 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2942 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2943 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002944
Li Peng95534262010-05-18 18:58:44 +08002945 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2946 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2947 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2948 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2949 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002950
Li Peng95534262010-05-18 18:58:44 +08002951 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2952 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2953 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2954 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2955 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002956};
2957
Chris Wilson403c89f2010-08-04 15:25:31 +01002958static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2959 int is_ddr3,
2960 int fsb,
2961 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002962{
Chris Wilson403c89f2010-08-04 15:25:31 +01002963 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002964 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002965
2966 if (fsb == 0 || mem == 0)
2967 return NULL;
2968
2969 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2970 latency = &cxsr_latency_table[i];
2971 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002972 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302973 fsb == latency->fsb_freq && mem == latency->mem_freq)
2974 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002975 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302976
Zhao Yakui28c97732009-10-09 11:39:41 +08002977 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302978
2979 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002980}
2981
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002982static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002983{
2984 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002985
2986 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002987 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002988}
2989
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002990/*
2991 * Latency for FIFO fetches is dependent on several factors:
2992 * - memory configuration (speed, channels)
2993 * - chipset
2994 * - current MCH state
2995 * It can be fairly high in some situations, so here we assume a fairly
2996 * pessimal value. It's a tradeoff between extra memory fetches (if we
2997 * set this value too high, the FIFO will fetch frequently to stay full)
2998 * and power consumption (set it too low to save power and we might see
2999 * FIFO underruns and display "flicker").
3000 *
3001 * A value of 5us seems to be a good balance; safe for very low end
3002 * platforms but not overly aggressive on lower latency configs.
3003 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003004static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003005
Jesse Barnese70236a2009-09-21 10:42:27 -07003006static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 uint32_t dsparb = I915_READ(DSPARB);
3010 int size;
3011
Chris Wilson8de9b312010-07-19 19:59:52 +01003012 size = dsparb & 0x7f;
3013 if (plane)
3014 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003015
Zhao Yakui28c97732009-10-09 11:39:41 +08003016 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3017 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003018
3019 return size;
3020}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003021
Jesse Barnese70236a2009-09-21 10:42:27 -07003022static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3023{
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 uint32_t dsparb = I915_READ(DSPARB);
3026 int size;
3027
Chris Wilson8de9b312010-07-19 19:59:52 +01003028 size = dsparb & 0x1ff;
3029 if (plane)
3030 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003031 size >>= 1; /* Convert to cachelines */
3032
Zhao Yakui28c97732009-10-09 11:39:41 +08003033 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3034 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003035
3036 return size;
3037}
3038
3039static int i845_get_fifo_size(struct drm_device *dev, int plane)
3040{
3041 struct drm_i915_private *dev_priv = dev->dev_private;
3042 uint32_t dsparb = I915_READ(DSPARB);
3043 int size;
3044
3045 size = dsparb & 0x7f;
3046 size >>= 2; /* Convert to cachelines */
3047
Zhao Yakui28c97732009-10-09 11:39:41 +08003048 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3049 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003050 size);
3051
3052 return size;
3053}
3054
3055static int i830_get_fifo_size(struct drm_device *dev, int plane)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 uint32_t dsparb = I915_READ(DSPARB);
3059 int size;
3060
3061 size = dsparb & 0x7f;
3062 size >>= 1; /* Convert to cachelines */
3063
Zhao Yakui28c97732009-10-09 11:39:41 +08003064 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3065 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003066
3067 return size;
3068}
3069
Zhao Yakuid4294342010-03-22 22:45:36 +08003070static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003071 int planeb_clock, int sr_hdisplay, int unused,
3072 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003073{
3074 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003075 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003076 u32 reg;
3077 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003078 int sr_clock;
3079
Chris Wilson403c89f2010-08-04 15:25:31 +01003080 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003081 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003082 if (!latency) {
3083 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3084 pineview_disable_cxsr(dev);
3085 return;
3086 }
3087
3088 if (!planea_clock || !planeb_clock) {
3089 sr_clock = planea_clock ? planea_clock : planeb_clock;
3090
3091 /* Display SR */
3092 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3093 pixel_size, latency->display_sr);
3094 reg = I915_READ(DSPFW1);
3095 reg &= ~DSPFW_SR_MASK;
3096 reg |= wm << DSPFW_SR_SHIFT;
3097 I915_WRITE(DSPFW1, reg);
3098 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3099
3100 /* cursor SR */
3101 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3102 pixel_size, latency->cursor_sr);
3103 reg = I915_READ(DSPFW3);
3104 reg &= ~DSPFW_CURSOR_SR_MASK;
3105 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3106 I915_WRITE(DSPFW3, reg);
3107
3108 /* Display HPLL off SR */
3109 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3110 pixel_size, latency->display_hpll_disable);
3111 reg = I915_READ(DSPFW3);
3112 reg &= ~DSPFW_HPLL_SR_MASK;
3113 reg |= wm & DSPFW_HPLL_SR_MASK;
3114 I915_WRITE(DSPFW3, reg);
3115
3116 /* cursor HPLL off SR */
3117 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3118 pixel_size, latency->cursor_hpll_disable);
3119 reg = I915_READ(DSPFW3);
3120 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3121 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3122 I915_WRITE(DSPFW3, reg);
3123 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3124
3125 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003126 I915_WRITE(DSPFW3,
3127 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003128 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3129 } else {
3130 pineview_disable_cxsr(dev);
3131 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3132 }
3133}
3134
Jesse Barnes0e442c62009-10-19 10:09:33 +09003135static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003136 int planeb_clock, int sr_hdisplay, int sr_htotal,
3137 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003138{
3139 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003140 int total_size, cacheline_size;
3141 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3142 struct intel_watermark_params planea_params, planeb_params;
3143 unsigned long line_time_us;
3144 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003145
Jesse Barnes0e442c62009-10-19 10:09:33 +09003146 /* Create copies of the base settings for each pipe */
3147 planea_params = planeb_params = g4x_wm_info;
3148
3149 /* Grab a couple of global values before we overwrite them */
3150 total_size = planea_params.fifo_size;
3151 cacheline_size = planea_params.cacheline_size;
3152
3153 /*
3154 * Note: we need to make sure we don't overflow for various clock &
3155 * latency values.
3156 * clocks go from a few thousand to several hundred thousand.
3157 * latency is usually a few thousand
3158 */
3159 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3160 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003161 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003162 planea_wm = entries_required + planea_params.guard_size;
3163
3164 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3165 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003166 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003167 planeb_wm = entries_required + planeb_params.guard_size;
3168
3169 cursora_wm = cursorb_wm = 16;
3170 cursor_sr = 32;
3171
3172 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3173
3174 /* Calc sr entries for one plane configs */
3175 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3176 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003177 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003178
3179 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003180 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003181
3182 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003183 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3184 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003185 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003186
3187 entries_required = (((sr_latency_ns / line_time_us) +
3188 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003189 entries_required = DIV_ROUND_UP(entries_required,
3190 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003191 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3192
3193 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3194 cursor_sr = g4x_cursor_wm_info.max_wm;
3195 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3196 "cursor %d\n", sr_entries, cursor_sr);
3197
Jesse Barnes0e442c62009-10-19 10:09:33 +09003198 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303199 } else {
3200 /* Turn off self refresh if both pipes are enabled */
3201 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3202 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003203 }
3204
3205 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3206 planea_wm, planeb_wm, sr_entries);
3207
3208 planea_wm &= 0x3f;
3209 planeb_wm &= 0x3f;
3210
3211 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3212 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3213 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3214 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3215 (cursora_wm << DSPFW_CURSORA_SHIFT));
3216 /* HPLL off in SR has some issues on G4x... disable it */
3217 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3218 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003219}
3220
Jesse Barnes1dc75462009-10-19 10:08:17 +09003221static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003222 int planeb_clock, int sr_hdisplay, int sr_htotal,
3223 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224{
3225 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003226 unsigned long line_time_us;
3227 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003228 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003229
Jesse Barnes1dc75462009-10-19 10:08:17 +09003230 /* Calc sr entries for one plane configs */
3231 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3232 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003233 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003234
3235 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003236 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003237
3238 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003239 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3240 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003241 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003242 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003243 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003244 if (srwm < 0)
3245 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003246 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003247
3248 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3249 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003250 sr_entries = DIV_ROUND_UP(sr_entries,
3251 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003252 cursor_sr = i965_cursor_wm_info.fifo_size -
3253 (sr_entries + i965_cursor_wm_info.guard_size);
3254
3255 if (cursor_sr > i965_cursor_wm_info.max_wm)
3256 cursor_sr = i965_cursor_wm_info.max_wm;
3257
3258 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3259 "cursor %d\n", srwm, cursor_sr);
3260
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003261 if (IS_I965GM(dev))
3262 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303263 } else {
3264 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003265 if (IS_I965GM(dev))
3266 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3267 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003268 }
3269
3270 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3271 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272
3273 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003274 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3275 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003276 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003277 /* update cursor SR watermark */
3278 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003279}
3280
3281static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003282 int planeb_clock, int sr_hdisplay, int sr_htotal,
3283 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003284{
3285 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003286 uint32_t fwater_lo;
3287 uint32_t fwater_hi;
3288 int total_size, cacheline_size, cwm, srwm = 1;
3289 int planea_wm, planeb_wm;
3290 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003291 unsigned long line_time_us;
3292 int sr_clock, sr_entries = 0;
3293
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003294 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003295 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003296 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003297 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003298 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003299 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003300 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003301
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003302 /* Grab a couple of global values before we overwrite them */
3303 total_size = planea_params.fifo_size;
3304 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003305
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003306 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003307 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3308 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003309
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003310 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3311 pixel_size, latency_ns);
3312 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3313 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003314 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003315
3316 /*
3317 * Overlay gets an aggressive default since video jitter is bad.
3318 */
3319 cwm = 2;
3320
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003321 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003322 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3323 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003324 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003325 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003326
Shaohua Li7662c8b2009-06-26 11:23:55 +08003327 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003328 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003329
3330 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003331 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3332 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003333 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003334 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003335 srwm = total_size - sr_entries;
3336 if (srwm < 0)
3337 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003338
3339 if (IS_I945G(dev) || IS_I945GM(dev))
3340 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3341 else if (IS_I915GM(dev)) {
3342 /* 915M has a smaller SRWM field */
3343 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3344 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3345 }
David John33c5fd12010-01-27 15:19:08 +05303346 } else {
3347 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003348 if (IS_I945G(dev) || IS_I945GM(dev)) {
3349 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3350 & ~FW_BLC_SELF_EN);
3351 } else if (IS_I915GM(dev)) {
3352 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3353 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003354 }
3355
Zhao Yakui28c97732009-10-09 11:39:41 +08003356 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003357 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003358
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003359 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3360 fwater_hi = (cwm & 0x1f);
3361
3362 /* Set request length to 8 cachelines per fetch */
3363 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3364 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003365
3366 I915_WRITE(FW_BLC, fwater_lo);
3367 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003368}
3369
Jesse Barnese70236a2009-09-21 10:42:27 -07003370static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003371 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003372{
3373 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003374 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003375 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003376
Jesse Barnese70236a2009-09-21 10:42:27 -07003377 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003378
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003379 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3380 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003381 fwater_lo |= (3<<8) | planea_wm;
3382
Zhao Yakui28c97732009-10-09 11:39:41 +08003383 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003384
3385 I915_WRITE(FW_BLC, fwater_lo);
3386}
3387
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003388#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003389#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003390
3391static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003392 int planeb_clock, int sr_hdisplay, int sr_htotal,
3393 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003394{
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3397 int sr_wm, cursor_wm;
3398 unsigned long line_time_us;
3399 int sr_clock, entries_required;
3400 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003401 int line_count;
3402 int planea_htotal = 0, planeb_htotal = 0;
3403 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003404
3405 /* Need htotal for all active display plane */
3406 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3408 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003409 if (intel_crtc->plane == 0)
3410 planea_htotal = crtc->mode.htotal;
3411 else
3412 planeb_htotal = crtc->mode.htotal;
3413 }
3414 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003415
3416 /* Calculate and update the watermark for plane A */
3417 if (planea_clock) {
3418 entries_required = ((planea_clock / 1000) * pixel_size *
3419 ILK_LP0_PLANE_LATENCY) / 1000;
3420 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003421 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003422 planea_wm = entries_required +
3423 ironlake_display_wm_info.guard_size;
3424
3425 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3426 planea_wm = ironlake_display_wm_info.max_wm;
3427
Zhao Yakuic936f442010-06-12 14:32:26 +08003428 /* Use the large buffer method to calculate cursor watermark */
3429 line_time_us = (planea_htotal * 1000) / planea_clock;
3430
3431 /* Use ns/us then divide to preserve precision */
3432 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3433
3434 /* calculate the cursor watermark for cursor A */
3435 entries_required = line_count * 64 * pixel_size;
3436 entries_required = DIV_ROUND_UP(entries_required,
3437 ironlake_cursor_wm_info.cacheline_size);
3438 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3439 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3440 cursora_wm = ironlake_cursor_wm_info.max_wm;
3441
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003442 reg_value = I915_READ(WM0_PIPEA_ILK);
3443 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3444 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3445 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3446 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3447 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3448 "cursor: %d\n", planea_wm, cursora_wm);
3449 }
3450 /* Calculate and update the watermark for plane B */
3451 if (planeb_clock) {
3452 entries_required = ((planeb_clock / 1000) * pixel_size *
3453 ILK_LP0_PLANE_LATENCY) / 1000;
3454 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003455 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003456 planeb_wm = entries_required +
3457 ironlake_display_wm_info.guard_size;
3458
3459 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3460 planeb_wm = ironlake_display_wm_info.max_wm;
3461
Zhao Yakuic936f442010-06-12 14:32:26 +08003462 /* Use the large buffer method to calculate cursor watermark */
3463 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3464
3465 /* Use ns/us then divide to preserve precision */
3466 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3467
3468 /* calculate the cursor watermark for cursor B */
3469 entries_required = line_count * 64 * pixel_size;
3470 entries_required = DIV_ROUND_UP(entries_required,
3471 ironlake_cursor_wm_info.cacheline_size);
3472 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3473 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3474 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3475
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003476 reg_value = I915_READ(WM0_PIPEB_ILK);
3477 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3478 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3479 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3480 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3481 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3482 "cursor: %d\n", planeb_wm, cursorb_wm);
3483 }
3484
3485 /*
3486 * Calculate and update the self-refresh watermark only when one
3487 * display plane is used.
3488 */
3489 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003490
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003491 /* Read the self-refresh latency. The unit is 0.5us */
3492 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3493
3494 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003495 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003496
3497 /* Use ns/us then divide to preserve precision */
3498 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3499 / 1000;
3500
3501 /* calculate the self-refresh watermark for display plane */
3502 entries_required = line_count * sr_hdisplay * pixel_size;
3503 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003504 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003505 sr_wm = entries_required +
3506 ironlake_display_srwm_info.guard_size;
3507
3508 /* calculate the self-refresh watermark for display cursor */
3509 entries_required = line_count * pixel_size * 64;
3510 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003511 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003512 cursor_wm = entries_required +
3513 ironlake_cursor_srwm_info.guard_size;
3514
3515 /* configure watermark and enable self-refresh */
3516 reg_value = I915_READ(WM1_LP_ILK);
3517 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3518 WM1_LP_CURSOR_MASK);
3519 reg_value |= WM1_LP_SR_EN |
3520 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3521 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3522
3523 I915_WRITE(WM1_LP_ILK, reg_value);
3524 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3525 "cursor %d\n", sr_wm, cursor_wm);
3526
3527 } else {
3528 /* Turn off self refresh if both pipes are enabled */
3529 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3530 }
3531}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003532/**
3533 * intel_update_watermarks - update FIFO watermark values based on current modes
3534 *
3535 * Calculate watermark values for the various WM regs based on current mode
3536 * and plane configuration.
3537 *
3538 * There are several cases to deal with here:
3539 * - normal (i.e. non-self-refresh)
3540 * - self-refresh (SR) mode
3541 * - lines are large relative to FIFO size (buffer can hold up to 2)
3542 * - lines are small relative to FIFO size (buffer can hold more than 2
3543 * lines), so need to account for TLB latency
3544 *
3545 * The normal calculation is:
3546 * watermark = dotclock * bytes per pixel * latency
3547 * where latency is platform & configuration dependent (we assume pessimal
3548 * values here).
3549 *
3550 * The SR calculation is:
3551 * watermark = (trunc(latency/line time)+1) * surface width *
3552 * bytes per pixel
3553 * where
3554 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003555 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003556 * and latency is assumed to be high, as above.
3557 *
3558 * The final value programmed to the register should always be rounded up,
3559 * and include an extra 2 entries to account for clock crossings.
3560 *
3561 * We don't use the sprite, so we can ignore that. And on Crestline we have
3562 * to set the non-SR watermarks to 8.
3563 */
3564static void intel_update_watermarks(struct drm_device *dev)
3565{
Jesse Barnese70236a2009-09-21 10:42:27 -07003566 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003567 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003568 int sr_hdisplay = 0;
3569 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3570 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003571 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003572
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003573 if (!dev_priv->display.update_wm)
3574 return;
3575
Shaohua Li7662c8b2009-06-26 11:23:55 +08003576 /* Get the clock config from both planes */
3577 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3579 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580 enabled++;
3581 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003582 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583 intel_crtc->pipe, crtc->mode.clock);
3584 planea_clock = crtc->mode.clock;
3585 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003586 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003587 intel_crtc->pipe, crtc->mode.clock);
3588 planeb_clock = crtc->mode.clock;
3589 }
3590 sr_hdisplay = crtc->mode.hdisplay;
3591 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003592 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003593 if (crtc->fb)
3594 pixel_size = crtc->fb->bits_per_pixel / 8;
3595 else
3596 pixel_size = 4; /* by default */
3597 }
3598 }
3599
3600 if (enabled <= 0)
3601 return;
3602
Jesse Barnese70236a2009-09-21 10:42:27 -07003603 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003604 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003605}
3606
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003607static int intel_crtc_mode_set(struct drm_crtc *crtc,
3608 struct drm_display_mode *mode,
3609 struct drm_display_mode *adjusted_mode,
3610 int x, int y,
3611 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003612{
3613 struct drm_device *dev = crtc->dev;
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3616 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003617 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003618 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3619 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3620 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003621 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003622 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3623 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3624 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3625 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3626 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3627 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3628 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003629 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3630 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003631 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003632 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003633 intel_clock_t clock, reduced_clock;
3634 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3635 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003636 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003637 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003638 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003639 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003640 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003641 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003642 struct fdi_m_n m_n = {0};
3643 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3644 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3645 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3646 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3647 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3648 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3649 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003650 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3651 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003652 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003653 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003654 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003655
3656 drm_vblank_pre_modeset(dev, pipe);
3657
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003658 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003659 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003660
Chris Wilson8e647a22010-08-22 10:54:23 +01003661 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003662 continue;
3663
Chris Wilson4ef69c72010-09-09 15:14:28 +01003664 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003665 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003666 case INTEL_OUTPUT_LVDS:
3667 is_lvds = true;
3668 break;
3669 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003670 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003671 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003672 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003673 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003674 break;
3675 case INTEL_OUTPUT_DVO:
3676 is_dvo = true;
3677 break;
3678 case INTEL_OUTPUT_TVOUT:
3679 is_tv = true;
3680 break;
3681 case INTEL_OUTPUT_ANALOG:
3682 is_crt = true;
3683 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003684 case INTEL_OUTPUT_DISPLAYPORT:
3685 is_dp = true;
3686 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003687 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003688 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003689 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003690 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003691
Eric Anholtc751ce42010-03-25 11:48:48 -07003692 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 }
3694
Eric Anholtc751ce42010-03-25 11:48:48 -07003695 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003696 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003697 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3698 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003699 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003700 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003701 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003702 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003703 } else {
3704 refclk = 48000;
3705 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003706
Jesse Barnes79e53942008-11-07 14:24:08 -08003707
Ma Lingd4906092009-03-18 20:13:27 +08003708 /*
3709 * Returns a set of divisors for the desired target clock with the given
3710 * refclk, or FALSE. The returned values represent the clock equation:
3711 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3712 */
3713 limit = intel_limit(crtc);
3714 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003715 if (!ok) {
3716 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003717 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003718 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003719 }
3720
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003721 /* Ensure that the cursor is valid for the new mode before changing... */
3722 intel_crtc_update_cursor(crtc);
3723
Zhao Yakuiddc90032010-01-06 22:05:56 +08003724 if (is_lvds && dev_priv->lvds_downclock_avail) {
3725 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003726 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003727 refclk,
3728 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003729 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3730 /*
3731 * If the different P is found, it means that we can't
3732 * switch the display clock by using the FP0/FP1.
3733 * In such case we will disable the LVDS downclock
3734 * feature.
3735 */
3736 DRM_DEBUG_KMS("Different P is found for "
3737 "LVDS clock/downclock\n");
3738 has_reduced_clock = 0;
3739 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003740 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003741 /* SDVO TV has fixed PLL values depend on its clock range,
3742 this mirrors vbios setting. */
3743 if (is_sdvo && is_tv) {
3744 if (adjusted_mode->clock >= 100000
3745 && adjusted_mode->clock < 140500) {
3746 clock.p1 = 2;
3747 clock.p2 = 10;
3748 clock.n = 3;
3749 clock.m1 = 16;
3750 clock.m2 = 8;
3751 } else if (adjusted_mode->clock >= 140500
3752 && adjusted_mode->clock <= 200000) {
3753 clock.p1 = 1;
3754 clock.p2 = 10;
3755 clock.n = 6;
3756 clock.m1 = 12;
3757 clock.m2 = 8;
3758 }
3759 }
3760
Zhenyu Wang2c072452009-06-05 15:38:42 +08003761 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003762 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003763 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003764 /* eDP doesn't require FDI link, so just set DP M/N
3765 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003766 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003767 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003768 intel_edp_link_config(has_edp_encoder,
3769 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003770 } else {
3771 /* DP over FDI requires target mode clock
3772 instead of link clock */
3773 if (is_dp)
3774 target_clock = mode->clock;
3775 else
3776 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003777
3778 /* FDI is a binary signal running at ~2.7GHz, encoding
3779 * each output octet as 10 bits. The actual frequency
3780 * is stored as a divider into a 100MHz clock, and the
3781 * mode pixel clock is stored in units of 1KHz.
3782 * Hence the bw of each lane in terms of the mode signal
3783 * is:
3784 */
3785 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003786 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003787
3788 /* determine panel color depth */
3789 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003790 temp &= ~PIPE_BPC_MASK;
3791 if (is_lvds) {
3792 int lvds_reg = I915_READ(PCH_LVDS);
3793 /* the BPC will be 6 if it is 18-bit LVDS panel */
3794 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3795 temp |= PIPE_8BPC;
3796 else
3797 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003798 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003799 switch (dev_priv->edp_bpp/3) {
3800 case 8:
3801 temp |= PIPE_8BPC;
3802 break;
3803 case 10:
3804 temp |= PIPE_10BPC;
3805 break;
3806 case 6:
3807 temp |= PIPE_6BPC;
3808 break;
3809 case 12:
3810 temp |= PIPE_12BPC;
3811 break;
3812 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003813 } else
3814 temp |= PIPE_8BPC;
3815 I915_WRITE(pipeconf_reg, temp);
3816 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003817
3818 switch (temp & PIPE_BPC_MASK) {
3819 case PIPE_8BPC:
3820 bpp = 24;
3821 break;
3822 case PIPE_10BPC:
3823 bpp = 30;
3824 break;
3825 case PIPE_6BPC:
3826 bpp = 18;
3827 break;
3828 case PIPE_12BPC:
3829 bpp = 36;
3830 break;
3831 default:
3832 DRM_ERROR("unknown pipe bpc value\n");
3833 bpp = 24;
3834 }
3835
Adam Jackson77ffb592010-04-12 11:38:44 -04003836 if (!lane) {
3837 /*
3838 * Account for spread spectrum to avoid
3839 * oversubscribing the link. Max center spread
3840 * is 2.5%; use 5% for safety's sake.
3841 */
3842 u32 bps = target_clock * bpp * 21 / 20;
3843 lane = bps / (link_bw * 8) + 1;
3844 }
3845
3846 intel_crtc->fdi_lanes = lane;
3847
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003848 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003849 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003850
Zhenyu Wangc038e512009-10-19 15:43:48 +08003851 /* Ironlake: try to setup display ref clock before DPLL
3852 * enabling. This is only under driver's control after
3853 * PCH B stepping, previous chipset stepping should be
3854 * ignoring this setting.
3855 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003856 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003857 temp = I915_READ(PCH_DREF_CONTROL);
3858 /* Always enable nonspread source */
3859 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3860 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3861 I915_WRITE(PCH_DREF_CONTROL, temp);
3862 POSTING_READ(PCH_DREF_CONTROL);
3863
3864 temp &= ~DREF_SSC_SOURCE_MASK;
3865 temp |= DREF_SSC_SOURCE_ENABLE;
3866 I915_WRITE(PCH_DREF_CONTROL, temp);
3867 POSTING_READ(PCH_DREF_CONTROL);
3868
3869 udelay(200);
3870
Chris Wilson8e647a22010-08-22 10:54:23 +01003871 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003872 if (dev_priv->lvds_use_ssc) {
3873 temp |= DREF_SSC1_ENABLE;
3874 I915_WRITE(PCH_DREF_CONTROL, temp);
3875 POSTING_READ(PCH_DREF_CONTROL);
3876
3877 udelay(200);
3878
3879 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3880 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3881 I915_WRITE(PCH_DREF_CONTROL, temp);
3882 POSTING_READ(PCH_DREF_CONTROL);
3883 } else {
3884 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3885 I915_WRITE(PCH_DREF_CONTROL, temp);
3886 POSTING_READ(PCH_DREF_CONTROL);
3887 }
3888 }
3889 }
3890
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003891 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003892 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003893 if (has_reduced_clock)
3894 fp2 = (1 << reduced_clock.n) << 16 |
3895 reduced_clock.m1 << 8 | reduced_clock.m2;
3896 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003897 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003898 if (has_reduced_clock)
3899 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3900 reduced_clock.m2;
3901 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003902
Eric Anholtbad720f2009-10-22 16:11:14 -07003903 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003904 dpll = DPLL_VGA_MODE_DIS;
3905
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 if (IS_I9XX(dev)) {
3907 if (is_lvds)
3908 dpll |= DPLLB_MODE_LVDS;
3909 else
3910 dpll |= DPLLB_MODE_DAC_SERIAL;
3911 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003912 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3913 if (pixel_multiplier > 1) {
3914 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3915 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3916 else if (HAS_PCH_SPLIT(dev))
3917 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3918 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003919 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003920 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003921 if (is_dp)
3922 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003923
3924 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003925 if (IS_PINEVIEW(dev))
3926 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003927 else {
Shaohua Li21778322009-02-23 15:19:16 +08003928 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003929 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003930 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003931 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003932 if (IS_G4X(dev) && has_reduced_clock)
3933 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 switch (clock.p2) {
3936 case 5:
3937 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3938 break;
3939 case 7:
3940 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3941 break;
3942 case 10:
3943 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3944 break;
3945 case 14:
3946 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3947 break;
3948 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003949 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003950 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3951 } else {
3952 if (is_lvds) {
3953 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3954 } else {
3955 if (clock.p1 == 2)
3956 dpll |= PLL_P1_DIVIDE_BY_TWO;
3957 else
3958 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3959 if (clock.p2 == 4)
3960 dpll |= PLL_P2_DIVIDE_BY_4;
3961 }
3962 }
3963
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003964 if (is_sdvo && is_tv)
3965 dpll |= PLL_REF_INPUT_TVCLKINBC;
3966 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003967 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003968 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003969 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003970 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003971 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 else
3973 dpll |= PLL_REF_INPUT_DREFCLK;
3974
3975 /* setup pipeconf */
3976 pipeconf = I915_READ(pipeconf_reg);
3977
3978 /* Set up the display plane register */
3979 dspcntr = DISPPLANE_GAMMA_ENABLE;
3980
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003981 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003982 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003983 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003984 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003985 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003986 else
3987 dspcntr |= DISPPLANE_SEL_PIPE_B;
3988 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003989
3990 if (pipe == 0 && !IS_I965G(dev)) {
3991 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3992 * core speed.
3993 *
3994 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3995 * pipe == 0 check?
3996 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003997 if (mode->clock >
3998 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003999 pipeconf |= PIPEACONF_DOUBLE_WIDE;
4000 else
4001 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
4002 }
4003
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004004 dspcntr |= DISPLAY_PLANE_ENABLE;
4005 pipeconf |= PIPEACONF_ENABLE;
4006 dpll |= DPLL_VCO_ENABLE;
4007
4008
Jesse Barnes79e53942008-11-07 14:24:08 -08004009 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07004010 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08004011 I915_WRITE(PFIT_CONTROL, 0);
4012
Zhao Yakui28c97732009-10-09 11:39:41 +08004013 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004014 drm_mode_debug_printmodeline(mode);
4015
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004016 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004017 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004018 fp_reg = pch_fp_reg;
4019 dpll_reg = pch_dpll_reg;
4020 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004021
Chris Wilson8e647a22010-08-22 10:54:23 +01004022 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004023 I915_WRITE(fp_reg, fp);
4024 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4025 I915_READ(dpll_reg);
4026 udelay(150);
4027 }
4028
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004029 /* enable transcoder DPLL */
4030 if (HAS_PCH_CPT(dev)) {
4031 temp = I915_READ(PCH_DPLL_SEL);
4032 if (trans_dpll_sel == 0)
4033 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4034 else
4035 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4036 I915_WRITE(PCH_DPLL_SEL, temp);
4037 I915_READ(PCH_DPLL_SEL);
4038 udelay(150);
4039 }
4040
Jesse Barnes79e53942008-11-07 14:24:08 -08004041 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4042 * This is an exception to the general rule that mode_set doesn't turn
4043 * things on.
4044 */
4045 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004046 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004047
Eric Anholtbad720f2009-10-22 16:11:14 -07004048 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004049 lvds_reg = PCH_LVDS;
4050
4051 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004052 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004053 if (pipe == 1) {
4054 if (HAS_PCH_CPT(dev))
4055 lvds |= PORT_TRANS_B_SEL_CPT;
4056 else
4057 lvds |= LVDS_PIPEB_SELECT;
4058 } else {
4059 if (HAS_PCH_CPT(dev))
4060 lvds &= ~PORT_TRANS_SEL_MASK;
4061 else
4062 lvds &= ~LVDS_PIPEB_SELECT;
4063 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004064 /* set the corresponsding LVDS_BORDER bit */
4065 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004066 /* Set the B0-B3 data pairs corresponding to whether we're going to
4067 * set the DPLLs for dual-channel mode or not.
4068 */
4069 if (clock.p2 == 7)
4070 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4071 else
4072 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4073
4074 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4075 * appropriately here, but we need to look more thoroughly into how
4076 * panels behave in the two modes.
4077 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004078 /* set the dithering flag on non-PCH LVDS as needed */
4079 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4080 if (dev_priv->lvds_dither)
4081 lvds |= LVDS_ENABLE_DITHER;
4082 else
4083 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004084 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004085 I915_WRITE(lvds_reg, lvds);
4086 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004087 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004088
4089 /* set the dithering flag and clear for anything other than a panel. */
4090 if (HAS_PCH_SPLIT(dev)) {
4091 pipeconf &= ~PIPECONF_DITHER_EN;
4092 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4093 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4094 pipeconf |= PIPECONF_DITHER_EN;
4095 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4096 }
4097 }
4098
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004099 if (is_dp)
4100 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004101 else if (HAS_PCH_SPLIT(dev)) {
4102 /* For non-DP output, clear any trans DP clock recovery setting.*/
4103 if (pipe == 0) {
4104 I915_WRITE(TRANSA_DATA_M1, 0);
4105 I915_WRITE(TRANSA_DATA_N1, 0);
4106 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4107 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4108 } else {
4109 I915_WRITE(TRANSB_DATA_M1, 0);
4110 I915_WRITE(TRANSB_DATA_N1, 0);
4111 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4112 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4113 }
4114 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004115
Chris Wilson8e647a22010-08-22 10:54:23 +01004116 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004117 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004118 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004119 I915_READ(dpll_reg);
4120 /* Wait for the clocks to stabilize. */
4121 udelay(150);
4122
Eric Anholtbad720f2009-10-22 16:11:14 -07004123 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004124 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004125 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4126 if (pixel_multiplier > 1)
4127 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4128 else
4129 pixel_multiplier = 0;
4130
4131 I915_WRITE(dpll_md_reg,
4132 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4133 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004134 } else
4135 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004136 } else {
4137 /* write it again -- the BIOS does, after all */
4138 I915_WRITE(dpll_reg, dpll);
4139 }
4140 I915_READ(dpll_reg);
4141 /* Wait for the clocks to stabilize. */
4142 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004143 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004144
Jesse Barnes652c3932009-08-17 13:31:43 -07004145 if (is_lvds && has_reduced_clock && i915_powersave) {
4146 I915_WRITE(fp_reg + 4, fp2);
4147 intel_crtc->lowfreq_avail = true;
4148 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004149 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004150 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4151 }
4152 } else {
4153 I915_WRITE(fp_reg + 4, fp);
4154 intel_crtc->lowfreq_avail = false;
4155 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004156 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004157 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4158 }
4159 }
4160
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004161 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4162 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4163 /* the chip adds 2 halflines automatically */
4164 adjusted_mode->crtc_vdisplay -= 1;
4165 adjusted_mode->crtc_vtotal -= 1;
4166 adjusted_mode->crtc_vblank_start -= 1;
4167 adjusted_mode->crtc_vblank_end -= 1;
4168 adjusted_mode->crtc_vsync_end -= 1;
4169 adjusted_mode->crtc_vsync_start -= 1;
4170 } else
4171 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4172
Jesse Barnes79e53942008-11-07 14:24:08 -08004173 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4174 ((adjusted_mode->crtc_htotal - 1) << 16));
4175 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4176 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4177 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4178 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4179 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4180 ((adjusted_mode->crtc_vtotal - 1) << 16));
4181 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4182 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4183 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4184 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4185 /* pipesrc and dspsize control the size that is scaled from, which should
4186 * always be the user's requested size.
4187 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004188 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004189 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4190 (mode->hdisplay - 1));
4191 I915_WRITE(dsppos_reg, 0);
4192 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004193 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004194
Eric Anholtbad720f2009-10-22 16:11:14 -07004195 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004196 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnesde9c27b2010-09-10 11:22:02 -07004197 I915_WRITE(data_n1_reg, m_n.gmch_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004198 I915_WRITE(link_m1_reg, m_n.link_m);
4199 I915_WRITE(link_n1_reg, m_n.link_n);
4200
Chris Wilson8e647a22010-08-22 10:54:23 +01004201 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004202 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004203 } else {
4204 /* enable FDI RX PLL too */
4205 temp = I915_READ(fdi_rx_reg);
4206 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004207 I915_READ(fdi_rx_reg);
4208 udelay(200);
4209
4210 /* enable FDI TX PLL too */
4211 temp = I915_READ(fdi_tx_reg);
4212 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4213 I915_READ(fdi_tx_reg);
4214
4215 /* enable FDI RX PCDCLK */
4216 temp = I915_READ(fdi_rx_reg);
4217 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4218 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004219 udelay(200);
4220 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004221 }
4222
Jesse Barnes79e53942008-11-07 14:24:08 -08004223 I915_WRITE(pipeconf_reg, pipeconf);
4224 I915_READ(pipeconf_reg);
4225
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004226 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004227
Eric Anholtc2416fc2009-11-05 15:30:35 -08004228 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004229 /* enable address swizzle for tiling buffer */
4230 temp = I915_READ(DISP_ARB_CTL);
4231 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4232 }
4233
Jesse Barnes79e53942008-11-07 14:24:08 -08004234 I915_WRITE(dspcntr_reg, dspcntr);
4235
4236 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004237 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004238
4239 intel_update_watermarks(dev);
4240
Jesse Barnes79e53942008-11-07 14:24:08 -08004241 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004242
Chris Wilson1f803ee2009-06-06 09:45:59 +01004243 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004244}
4245
4246/** Loads the palette/gamma unit for the CRTC with the prepared values */
4247void intel_crtc_load_lut(struct drm_crtc *crtc)
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4253 int i;
4254
4255 /* The clocks have to be on to load the palette. */
4256 if (!crtc->enabled)
4257 return;
4258
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004259 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004260 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004261 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4262 LGC_PALETTE_B;
4263
Jesse Barnes79e53942008-11-07 14:24:08 -08004264 for (i = 0; i < 256; i++) {
4265 I915_WRITE(palreg + 4 * i,
4266 (intel_crtc->lut_r[i] << 16) |
4267 (intel_crtc->lut_g[i] << 8) |
4268 intel_crtc->lut_b[i]);
4269 }
4270}
4271
Chris Wilson560b85b2010-08-07 11:01:38 +01004272static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4273{
4274 struct drm_device *dev = crtc->dev;
4275 struct drm_i915_private *dev_priv = dev->dev_private;
4276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4277 bool visible = base != 0;
4278 u32 cntl;
4279
4280 if (intel_crtc->cursor_visible == visible)
4281 return;
4282
4283 cntl = I915_READ(CURACNTR);
4284 if (visible) {
4285 /* On these chipsets we can only modify the base whilst
4286 * the cursor is disabled.
4287 */
4288 I915_WRITE(CURABASE, base);
4289
4290 cntl &= ~(CURSOR_FORMAT_MASK);
4291 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4292 cntl |= CURSOR_ENABLE |
4293 CURSOR_GAMMA_ENABLE |
4294 CURSOR_FORMAT_ARGB;
4295 } else
4296 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4297 I915_WRITE(CURACNTR, cntl);
4298
4299 intel_crtc->cursor_visible = visible;
4300}
4301
4302static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4303{
4304 struct drm_device *dev = crtc->dev;
4305 struct drm_i915_private *dev_priv = dev->dev_private;
4306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4307 int pipe = intel_crtc->pipe;
4308 bool visible = base != 0;
4309
4310 if (intel_crtc->cursor_visible != visible) {
4311 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4312 if (base) {
4313 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4314 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4315 cntl |= pipe << 28; /* Connect to correct pipe */
4316 } else {
4317 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4318 cntl |= CURSOR_MODE_DISABLE;
4319 }
4320 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4321
4322 intel_crtc->cursor_visible = visible;
4323 }
4324 /* and commit changes on next vblank */
4325 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4326}
4327
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004328/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4329static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4330{
4331 struct drm_device *dev = crtc->dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4334 int pipe = intel_crtc->pipe;
4335 int x = intel_crtc->cursor_x;
4336 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004337 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004338 bool visible;
4339
4340 pos = 0;
4341
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004342 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004343 base = intel_crtc->cursor_addr;
4344 if (x > (int) crtc->fb->width)
4345 base = 0;
4346
4347 if (y > (int) crtc->fb->height)
4348 base = 0;
4349 } else
4350 base = 0;
4351
4352 if (x < 0) {
4353 if (x + intel_crtc->cursor_width < 0)
4354 base = 0;
4355
4356 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4357 x = -x;
4358 }
4359 pos |= x << CURSOR_X_SHIFT;
4360
4361 if (y < 0) {
4362 if (y + intel_crtc->cursor_height < 0)
4363 base = 0;
4364
4365 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4366 y = -y;
4367 }
4368 pos |= y << CURSOR_Y_SHIFT;
4369
4370 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004371 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004372 return;
4373
4374 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004375 if (IS_845G(dev) || IS_I865G(dev))
4376 i845_update_cursor(crtc, base);
4377 else
4378 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004379
4380 if (visible)
4381 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4382}
4383
Jesse Barnes79e53942008-11-07 14:24:08 -08004384static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4385 struct drm_file *file_priv,
4386 uint32_t handle,
4387 uint32_t width, uint32_t height)
4388{
4389 struct drm_device *dev = crtc->dev;
4390 struct drm_i915_private *dev_priv = dev->dev_private;
4391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4392 struct drm_gem_object *bo;
4393 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004394 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004395 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004396
Zhao Yakui28c97732009-10-09 11:39:41 +08004397 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004398
4399 /* if we want to turn off the cursor ignore width and height */
4400 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004401 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004402 addr = 0;
4403 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004404 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004405 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004406 }
4407
4408 /* Currently we only support 64x64 cursors */
4409 if (width != 64 || height != 64) {
4410 DRM_ERROR("we currently only support 64x64 cursors\n");
4411 return -EINVAL;
4412 }
4413
4414 bo = drm_gem_object_lookup(dev, file_priv, handle);
4415 if (!bo)
4416 return -ENOENT;
4417
Daniel Vetter23010e42010-03-08 13:35:02 +01004418 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004419
4420 if (bo->size < width * height * 4) {
4421 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004422 ret = -ENOMEM;
4423 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004424 }
4425
Dave Airlie71acb5e2008-12-30 20:31:46 +10004426 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004427 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004428 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004429 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4430 if (ret) {
4431 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004432 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004433 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004434
4435 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4436 if (ret) {
4437 DRM_ERROR("failed to move cursor bo into the GTT\n");
4438 goto fail_unpin;
4439 }
4440
Jesse Barnes79e53942008-11-07 14:24:08 -08004441 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004442 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004443 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004444 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004445 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4446 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004447 if (ret) {
4448 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004449 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004450 }
4451 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004452 }
4453
Jesse Barnes14b603912009-05-20 16:47:08 -04004454 if (!IS_I9XX(dev))
4455 I915_WRITE(CURSIZE, (height << 12) | width);
4456
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004457 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004458 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004459 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004460 if (intel_crtc->cursor_bo != bo)
4461 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4462 } else
4463 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004464 drm_gem_object_unreference(intel_crtc->cursor_bo);
4465 }
Jesse Barnes80824002009-09-10 15:28:06 -07004466
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004467 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004468
4469 intel_crtc->cursor_addr = addr;
4470 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004471 intel_crtc->cursor_width = width;
4472 intel_crtc->cursor_height = height;
4473
4474 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004475
Jesse Barnes79e53942008-11-07 14:24:08 -08004476 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004477fail_unpin:
4478 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004479fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004480 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004481fail:
4482 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004483 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004484}
4485
4486static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4487{
Jesse Barnes79e53942008-11-07 14:24:08 -08004488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004489
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004490 intel_crtc->cursor_x = x;
4491 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004492
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004493 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004494
4495 return 0;
4496}
4497
4498/** Sets the color ramps on behalf of RandR */
4499void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4500 u16 blue, int regno)
4501{
4502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4503
4504 intel_crtc->lut_r[regno] = red >> 8;
4505 intel_crtc->lut_g[regno] = green >> 8;
4506 intel_crtc->lut_b[regno] = blue >> 8;
4507}
4508
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004509void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4510 u16 *blue, int regno)
4511{
4512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4513
4514 *red = intel_crtc->lut_r[regno] << 8;
4515 *green = intel_crtc->lut_g[regno] << 8;
4516 *blue = intel_crtc->lut_b[regno] << 8;
4517}
4518
Jesse Barnes79e53942008-11-07 14:24:08 -08004519static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004520 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004521{
James Simmons72034252010-08-03 01:33:19 +01004522 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004524
James Simmons72034252010-08-03 01:33:19 +01004525 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004526 intel_crtc->lut_r[i] = red[i] >> 8;
4527 intel_crtc->lut_g[i] = green[i] >> 8;
4528 intel_crtc->lut_b[i] = blue[i] >> 8;
4529 }
4530
4531 intel_crtc_load_lut(crtc);
4532}
4533
4534/**
4535 * Get a pipe with a simple mode set on it for doing load-based monitor
4536 * detection.
4537 *
4538 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004539 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004540 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004541 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004542 * configured for it. In the future, it could choose to temporarily disable
4543 * some outputs to free up a pipe for its use.
4544 *
4545 * \return crtc, or NULL if no pipes are available.
4546 */
4547
4548/* VESA 640x480x72Hz mode to set on the pipe */
4549static struct drm_display_mode load_detect_mode = {
4550 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4551 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4552};
4553
Eric Anholt21d40d32010-03-25 11:11:14 -07004554struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004555 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004556 struct drm_display_mode *mode,
4557 int *dpms_mode)
4558{
4559 struct intel_crtc *intel_crtc;
4560 struct drm_crtc *possible_crtc;
4561 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004562 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004563 struct drm_crtc *crtc = NULL;
4564 struct drm_device *dev = encoder->dev;
4565 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4566 struct drm_crtc_helper_funcs *crtc_funcs;
4567 int i = -1;
4568
4569 /*
4570 * Algorithm gets a little messy:
4571 * - if the connector already has an assigned crtc, use it (but make
4572 * sure it's on first)
4573 * - try to find the first unused crtc that can drive this connector,
4574 * and use that if we find one
4575 * - if there are no unused crtcs available, try to use the first
4576 * one we found that supports the connector
4577 */
4578
4579 /* See if we already have a CRTC for this connector */
4580 if (encoder->crtc) {
4581 crtc = encoder->crtc;
4582 /* Make sure the crtc and connector are running */
4583 intel_crtc = to_intel_crtc(crtc);
4584 *dpms_mode = intel_crtc->dpms_mode;
4585 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4586 crtc_funcs = crtc->helper_private;
4587 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4588 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4589 }
4590 return crtc;
4591 }
4592
4593 /* Find an unused one (if possible) */
4594 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4595 i++;
4596 if (!(encoder->possible_crtcs & (1 << i)))
4597 continue;
4598 if (!possible_crtc->enabled) {
4599 crtc = possible_crtc;
4600 break;
4601 }
4602 if (!supported_crtc)
4603 supported_crtc = possible_crtc;
4604 }
4605
4606 /*
4607 * If we didn't find an unused CRTC, don't use any.
4608 */
4609 if (!crtc) {
4610 return NULL;
4611 }
4612
4613 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004614 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004615 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004616
4617 intel_crtc = to_intel_crtc(crtc);
4618 *dpms_mode = intel_crtc->dpms_mode;
4619
4620 if (!crtc->enabled) {
4621 if (!mode)
4622 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004623 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004624 } else {
4625 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4626 crtc_funcs = crtc->helper_private;
4627 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4628 }
4629
4630 /* Add this connector to the crtc */
4631 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4632 encoder_funcs->commit(encoder);
4633 }
4634 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004635 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004636
4637 return crtc;
4638}
4639
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004640void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4641 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004642{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004643 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004644 struct drm_device *dev = encoder->dev;
4645 struct drm_crtc *crtc = encoder->crtc;
4646 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4647 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4648
Eric Anholt21d40d32010-03-25 11:11:14 -07004649 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004650 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004651 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004652 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004653 crtc->enabled = drm_helper_crtc_in_use(crtc);
4654 drm_helper_disable_unused_functions(dev);
4655 }
4656
Eric Anholtc751ce42010-03-25 11:48:48 -07004657 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004658 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4659 if (encoder->crtc == crtc)
4660 encoder_funcs->dpms(encoder, dpms_mode);
4661 crtc_funcs->dpms(crtc, dpms_mode);
4662 }
4663}
4664
4665/* Returns the clock of the currently programmed mode of the given pipe. */
4666static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4667{
4668 struct drm_i915_private *dev_priv = dev->dev_private;
4669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4670 int pipe = intel_crtc->pipe;
4671 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4672 u32 fp;
4673 intel_clock_t clock;
4674
4675 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4676 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4677 else
4678 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4679
4680 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004681 if (IS_PINEVIEW(dev)) {
4682 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4683 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004684 } else {
4685 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4686 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4687 }
4688
Jesse Barnes79e53942008-11-07 14:24:08 -08004689 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004690 if (IS_PINEVIEW(dev))
4691 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4692 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004693 else
4694 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004695 DPLL_FPA01_P1_POST_DIV_SHIFT);
4696
4697 switch (dpll & DPLL_MODE_MASK) {
4698 case DPLLB_MODE_DAC_SERIAL:
4699 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4700 5 : 10;
4701 break;
4702 case DPLLB_MODE_LVDS:
4703 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4704 7 : 14;
4705 break;
4706 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004707 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004708 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4709 return 0;
4710 }
4711
4712 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004713 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004714 } else {
4715 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4716
4717 if (is_lvds) {
4718 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4719 DPLL_FPA01_P1_POST_DIV_SHIFT);
4720 clock.p2 = 14;
4721
4722 if ((dpll & PLL_REF_INPUT_MASK) ==
4723 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4724 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004725 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004726 } else
Shaohua Li21778322009-02-23 15:19:16 +08004727 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 } else {
4729 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4730 clock.p1 = 2;
4731 else {
4732 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4733 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4734 }
4735 if (dpll & PLL_P2_DIVIDE_BY_4)
4736 clock.p2 = 4;
4737 else
4738 clock.p2 = 2;
4739
Shaohua Li21778322009-02-23 15:19:16 +08004740 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004741 }
4742 }
4743
4744 /* XXX: It would be nice to validate the clocks, but we can't reuse
4745 * i830PllIsValid() because it relies on the xf86_config connector
4746 * configuration being accurate, which it isn't necessarily.
4747 */
4748
4749 return clock.dot;
4750}
4751
4752/** Returns the currently programmed mode of the given pipe. */
4753struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4754 struct drm_crtc *crtc)
4755{
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4758 int pipe = intel_crtc->pipe;
4759 struct drm_display_mode *mode;
4760 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4761 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4762 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4763 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4764
4765 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4766 if (!mode)
4767 return NULL;
4768
4769 mode->clock = intel_crtc_clock_get(dev, crtc);
4770 mode->hdisplay = (htot & 0xffff) + 1;
4771 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4772 mode->hsync_start = (hsync & 0xffff) + 1;
4773 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4774 mode->vdisplay = (vtot & 0xffff) + 1;
4775 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4776 mode->vsync_start = (vsync & 0xffff) + 1;
4777 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4778
4779 drm_mode_set_name(mode);
4780 drm_mode_set_crtcinfo(mode, 0);
4781
4782 return mode;
4783}
4784
Jesse Barnes652c3932009-08-17 13:31:43 -07004785#define GPU_IDLE_TIMEOUT 500 /* ms */
4786
4787/* When this timer fires, we've been idle for awhile */
4788static void intel_gpu_idle_timer(unsigned long arg)
4789{
4790 struct drm_device *dev = (struct drm_device *)arg;
4791 drm_i915_private_t *dev_priv = dev->dev_private;
4792
Zhao Yakui44d98a62009-10-09 11:39:40 +08004793 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004794
4795 dev_priv->busy = false;
4796
Eric Anholt01dfba92009-09-06 15:18:53 -07004797 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004798}
4799
Jesse Barnes652c3932009-08-17 13:31:43 -07004800#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4801
4802static void intel_crtc_idle_timer(unsigned long arg)
4803{
4804 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4805 struct drm_crtc *crtc = &intel_crtc->base;
4806 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4807
Zhao Yakui44d98a62009-10-09 11:39:40 +08004808 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004809
4810 intel_crtc->busy = false;
4811
Eric Anholt01dfba92009-09-06 15:18:53 -07004812 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004813}
4814
Daniel Vetter3dec0092010-08-20 21:40:52 +02004815static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004816{
4817 struct drm_device *dev = crtc->dev;
4818 drm_i915_private_t *dev_priv = dev->dev_private;
4819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4820 int pipe = intel_crtc->pipe;
4821 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4822 int dpll = I915_READ(dpll_reg);
4823
Eric Anholtbad720f2009-10-22 16:11:14 -07004824 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004825 return;
4826
4827 if (!dev_priv->lvds_downclock_avail)
4828 return;
4829
4830 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004831 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004832
4833 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004834 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4835 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004836
4837 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4838 I915_WRITE(dpll_reg, dpll);
4839 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004840 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004841 dpll = I915_READ(dpll_reg);
4842 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004843 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004844
4845 /* ...and lock them again */
4846 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4847 }
4848
4849 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004850 mod_timer(&intel_crtc->idle_timer, jiffies +
4851 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004852}
4853
4854static void intel_decrease_pllclock(struct drm_crtc *crtc)
4855{
4856 struct drm_device *dev = crtc->dev;
4857 drm_i915_private_t *dev_priv = dev->dev_private;
4858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4859 int pipe = intel_crtc->pipe;
4860 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4861 int dpll = I915_READ(dpll_reg);
4862
Eric Anholtbad720f2009-10-22 16:11:14 -07004863 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004864 return;
4865
4866 if (!dev_priv->lvds_downclock_avail)
4867 return;
4868
4869 /*
4870 * Since this is called by a timer, we should never get here in
4871 * the manual case.
4872 */
4873 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004874 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004875
4876 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004877 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4878 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004879
4880 dpll |= DISPLAY_RATE_SELECT_FPA1;
4881 I915_WRITE(dpll_reg, dpll);
4882 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004883 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004884 dpll = I915_READ(dpll_reg);
4885 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004886 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004887
4888 /* ...and lock them again */
4889 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4890 }
4891
4892}
4893
4894/**
4895 * intel_idle_update - adjust clocks for idleness
4896 * @work: work struct
4897 *
4898 * Either the GPU or display (or both) went idle. Check the busy status
4899 * here and adjust the CRTC and GPU clocks as necessary.
4900 */
4901static void intel_idle_update(struct work_struct *work)
4902{
4903 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4904 idle_work);
4905 struct drm_device *dev = dev_priv->dev;
4906 struct drm_crtc *crtc;
4907 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004908 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004909
4910 if (!i915_powersave)
4911 return;
4912
4913 mutex_lock(&dev->struct_mutex);
4914
Jesse Barnes7648fa92010-05-20 14:28:11 -07004915 i915_update_gfx_val(dev_priv);
4916
Jesse Barnes652c3932009-08-17 13:31:43 -07004917 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4918 /* Skip inactive CRTCs */
4919 if (!crtc->fb)
4920 continue;
4921
Li Peng45ac22c2010-06-12 23:38:35 +08004922 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004923 intel_crtc = to_intel_crtc(crtc);
4924 if (!intel_crtc->busy)
4925 intel_decrease_pllclock(crtc);
4926 }
4927
Li Peng45ac22c2010-06-12 23:38:35 +08004928 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4929 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4930 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4931 }
4932
Jesse Barnes652c3932009-08-17 13:31:43 -07004933 mutex_unlock(&dev->struct_mutex);
4934}
4935
4936/**
4937 * intel_mark_busy - mark the GPU and possibly the display busy
4938 * @dev: drm device
4939 * @obj: object we're operating on
4940 *
4941 * Callers can use this function to indicate that the GPU is busy processing
4942 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4943 * buffer), we'll also mark the display as busy, so we know to increase its
4944 * clock frequency.
4945 */
4946void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4947{
4948 drm_i915_private_t *dev_priv = dev->dev_private;
4949 struct drm_crtc *crtc = NULL;
4950 struct intel_framebuffer *intel_fb;
4951 struct intel_crtc *intel_crtc;
4952
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004953 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4954 return;
4955
Li Peng060e6452010-02-10 01:54:24 +08004956 if (!dev_priv->busy) {
4957 if (IS_I945G(dev) || IS_I945GM(dev)) {
4958 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004959
Li Peng060e6452010-02-10 01:54:24 +08004960 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4961 fw_blc_self = I915_READ(FW_BLC_SELF);
4962 fw_blc_self &= ~FW_BLC_SELF_EN;
4963 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4964 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004965 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004966 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004967 mod_timer(&dev_priv->idle_timer, jiffies +
4968 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004969
4970 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4971 if (!crtc->fb)
4972 continue;
4973
4974 intel_crtc = to_intel_crtc(crtc);
4975 intel_fb = to_intel_framebuffer(crtc->fb);
4976 if (intel_fb->obj == obj) {
4977 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004978 if (IS_I945G(dev) || IS_I945GM(dev)) {
4979 u32 fw_blc_self;
4980
4981 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4982 fw_blc_self = I915_READ(FW_BLC_SELF);
4983 fw_blc_self &= ~FW_BLC_SELF_EN;
4984 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4985 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004986 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004987 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004988 intel_crtc->busy = true;
4989 } else {
4990 /* Busy -> busy, put off timer */
4991 mod_timer(&intel_crtc->idle_timer, jiffies +
4992 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4993 }
4994 }
4995 }
4996}
4997
Jesse Barnes79e53942008-11-07 14:24:08 -08004998static void intel_crtc_destroy(struct drm_crtc *crtc)
4999{
5000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005001 struct drm_device *dev = crtc->dev;
5002 struct intel_unpin_work *work;
5003 unsigned long flags;
5004
5005 spin_lock_irqsave(&dev->event_lock, flags);
5006 work = intel_crtc->unpin_work;
5007 intel_crtc->unpin_work = NULL;
5008 spin_unlock_irqrestore(&dev->event_lock, flags);
5009
5010 if (work) {
5011 cancel_work_sync(&work->work);
5012 kfree(work);
5013 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005014
5015 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005016
Jesse Barnes79e53942008-11-07 14:24:08 -08005017 kfree(intel_crtc);
5018}
5019
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005020static void intel_unpin_work_fn(struct work_struct *__work)
5021{
5022 struct intel_unpin_work *work =
5023 container_of(__work, struct intel_unpin_work, work);
5024
5025 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005026 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005027 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005028 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005029 mutex_unlock(&work->dev->struct_mutex);
5030 kfree(work);
5031}
5032
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005033static void do_intel_finish_page_flip(struct drm_device *dev,
5034 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035{
5036 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5038 struct intel_unpin_work *work;
5039 struct drm_i915_gem_object *obj_priv;
5040 struct drm_pending_vblank_event *e;
5041 struct timeval now;
5042 unsigned long flags;
5043
5044 /* Ignore early vblank irqs */
5045 if (intel_crtc == NULL)
5046 return;
5047
5048 spin_lock_irqsave(&dev->event_lock, flags);
5049 work = intel_crtc->unpin_work;
5050 if (work == NULL || !work->pending) {
5051 spin_unlock_irqrestore(&dev->event_lock, flags);
5052 return;
5053 }
5054
5055 intel_crtc->unpin_work = NULL;
5056 drm_vblank_put(dev, intel_crtc->pipe);
5057
5058 if (work->event) {
5059 e = work->event;
5060 do_gettimeofday(&now);
5061 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5062 e->event.tv_sec = now.tv_sec;
5063 e->event.tv_usec = now.tv_usec;
5064 list_add_tail(&e->base.link,
5065 &e->base.file_priv->event_list);
5066 wake_up_interruptible(&e->base.file_priv->event_wait);
5067 }
5068
5069 spin_unlock_irqrestore(&dev->event_lock, flags);
5070
Daniel Vetter23010e42010-03-08 13:35:02 +01005071 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005072
5073 /* Initial scanout buffer will have a 0 pending flip count */
5074 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5075 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005076 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5077 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005078
5079 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005080}
5081
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005082void intel_finish_page_flip(struct drm_device *dev, int pipe)
5083{
5084 drm_i915_private_t *dev_priv = dev->dev_private;
5085 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5086
5087 do_intel_finish_page_flip(dev, crtc);
5088}
5089
5090void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5091{
5092 drm_i915_private_t *dev_priv = dev->dev_private;
5093 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5094
5095 do_intel_finish_page_flip(dev, crtc);
5096}
5097
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005098void intel_prepare_page_flip(struct drm_device *dev, int plane)
5099{
5100 drm_i915_private_t *dev_priv = dev->dev_private;
5101 struct intel_crtc *intel_crtc =
5102 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5103 unsigned long flags;
5104
5105 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005106 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005107 if ((++intel_crtc->unpin_work->pending) > 1)
5108 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005109 } else {
5110 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5111 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005112 spin_unlock_irqrestore(&dev->event_lock, flags);
5113}
5114
5115static int intel_crtc_page_flip(struct drm_crtc *crtc,
5116 struct drm_framebuffer *fb,
5117 struct drm_pending_vblank_event *event)
5118{
5119 struct drm_device *dev = crtc->dev;
5120 struct drm_i915_private *dev_priv = dev->dev_private;
5121 struct intel_framebuffer *intel_fb;
5122 struct drm_i915_gem_object *obj_priv;
5123 struct drm_gem_object *obj;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005126 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005127 int pipe = intel_crtc->pipe;
5128 u32 pf, pipesrc;
5129 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005130
5131 work = kzalloc(sizeof *work, GFP_KERNEL);
5132 if (work == NULL)
5133 return -ENOMEM;
5134
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005135 work->event = event;
5136 work->dev = crtc->dev;
5137 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005138 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005139 INIT_WORK(&work->work, intel_unpin_work_fn);
5140
5141 /* We borrow the event spin lock for protecting unpin_work */
5142 spin_lock_irqsave(&dev->event_lock, flags);
5143 if (intel_crtc->unpin_work) {
5144 spin_unlock_irqrestore(&dev->event_lock, flags);
5145 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005146
5147 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005148 return -EBUSY;
5149 }
5150 intel_crtc->unpin_work = work;
5151 spin_unlock_irqrestore(&dev->event_lock, flags);
5152
5153 intel_fb = to_intel_framebuffer(fb);
5154 obj = intel_fb->obj;
5155
Chris Wilson468f0b42010-05-27 13:18:13 +01005156 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005157 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005158 if (ret)
5159 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005160
Jesse Barnes75dfca82010-02-10 15:09:44 -08005161 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005162 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005163 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005164
5165 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005166 ret = i915_gem_object_flush_write_domain(obj);
5167 if (ret)
5168 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005169
5170 ret = drm_vblank_get(dev, intel_crtc->pipe);
5171 if (ret)
5172 goto cleanup_objs;
5173
Daniel Vetter23010e42010-03-08 13:35:02 +01005174 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005175 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005176 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005177
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005178 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005179 u32 flip_mask;
5180
5181 if (intel_crtc->plane)
5182 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5183 else
5184 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5185
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005186 BEGIN_LP_RING(2);
5187 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5188 OUT_RING(0);
5189 ADVANCE_LP_RING();
5190 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005191
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005192 work->enable_stall_check = true;
5193
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005194 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005195 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005196
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005197 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005198 switch(INTEL_INFO(dev)->gen) {
5199 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005200 OUT_RING(MI_DISPLAY_FLIP |
5201 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5202 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005203 OUT_RING(obj_priv->gtt_offset + offset);
5204 OUT_RING(MI_NOOP);
5205 break;
5206
5207 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005208 OUT_RING(MI_DISPLAY_FLIP_I915 |
5209 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5210 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005211 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005212 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005213 break;
5214
5215 case 4:
5216 case 5:
5217 /* i965+ uses the linear or tiled offsets from the
5218 * Display Registers (which do not change across a page-flip)
5219 * so we need only reprogram the base address.
5220 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005221 OUT_RING(MI_DISPLAY_FLIP |
5222 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5223 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005224 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5225
5226 /* XXX Enabling the panel-fitter across page-flip is so far
5227 * untested on non-native modes, so ignore it for now.
5228 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5229 */
5230 pf = 0;
5231 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5232 OUT_RING(pf | pipesrc);
5233 break;
5234
5235 case 6:
5236 OUT_RING(MI_DISPLAY_FLIP |
5237 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5238 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5239 OUT_RING(obj_priv->gtt_offset);
5240
5241 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5242 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5243 OUT_RING(pf | pipesrc);
5244 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005245 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005246 ADVANCE_LP_RING();
5247
5248 mutex_unlock(&dev->struct_mutex);
5249
Jesse Barnese5510fa2010-07-01 16:48:37 -07005250 trace_i915_flip_request(intel_crtc->plane, obj);
5251
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005252 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005253
5254cleanup_objs:
5255 drm_gem_object_unreference(work->old_fb_obj);
5256 drm_gem_object_unreference(obj);
5257cleanup_work:
5258 mutex_unlock(&dev->struct_mutex);
5259
5260 spin_lock_irqsave(&dev->event_lock, flags);
5261 intel_crtc->unpin_work = NULL;
5262 spin_unlock_irqrestore(&dev->event_lock, flags);
5263
5264 kfree(work);
5265
5266 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005267}
5268
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005269static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005270 .dpms = intel_crtc_dpms,
5271 .mode_fixup = intel_crtc_mode_fixup,
5272 .mode_set = intel_crtc_mode_set,
5273 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005274 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005275 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005276};
5277
5278static const struct drm_crtc_funcs intel_crtc_funcs = {
5279 .cursor_set = intel_crtc_cursor_set,
5280 .cursor_move = intel_crtc_cursor_move,
5281 .gamma_set = intel_crtc_gamma_set,
5282 .set_config = drm_crtc_helper_set_config,
5283 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005284 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005285};
5286
5287
Hannes Ederb358d0a2008-12-18 21:18:47 +01005288static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005289{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005290 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005291 struct intel_crtc *intel_crtc;
5292 int i;
5293
5294 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5295 if (intel_crtc == NULL)
5296 return;
5297
5298 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5299
5300 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5301 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005302 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005303 for (i = 0; i < 256; i++) {
5304 intel_crtc->lut_r[i] = i;
5305 intel_crtc->lut_g[i] = i;
5306 intel_crtc->lut_b[i] = i;
5307 }
5308
Jesse Barnes80824002009-09-10 15:28:06 -07005309 /* Swap pipes & planes for FBC on pre-965 */
5310 intel_crtc->pipe = pipe;
5311 intel_crtc->plane = pipe;
5312 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005313 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005314 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5315 }
5316
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005317 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5318 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5320 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5321
Jesse Barnes79e53942008-11-07 14:24:08 -08005322 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005323 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005324
5325 if (HAS_PCH_SPLIT(dev)) {
5326 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5327 intel_helper_funcs.commit = ironlake_crtc_commit;
5328 } else {
5329 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5330 intel_helper_funcs.commit = i9xx_crtc_commit;
5331 }
5332
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5334
Jesse Barnes652c3932009-08-17 13:31:43 -07005335 intel_crtc->busy = false;
5336
5337 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5338 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005339}
5340
Carl Worth08d7b3d2009-04-29 14:43:54 -07005341int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5342 struct drm_file *file_priv)
5343{
5344 drm_i915_private_t *dev_priv = dev->dev_private;
5345 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005346 struct drm_mode_object *drmmode_obj;
5347 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005348
5349 if (!dev_priv) {
5350 DRM_ERROR("called with no initialization\n");
5351 return -EINVAL;
5352 }
5353
Daniel Vetterc05422d2009-08-11 16:05:30 +02005354 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5355 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005356
Daniel Vetterc05422d2009-08-11 16:05:30 +02005357 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005358 DRM_ERROR("no such CRTC id\n");
5359 return -EINVAL;
5360 }
5361
Daniel Vetterc05422d2009-08-11 16:05:30 +02005362 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5363 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005364
Daniel Vetterc05422d2009-08-11 16:05:30 +02005365 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005366}
5367
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005368static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005369{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005370 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 int entry = 0;
5373
Chris Wilson4ef69c72010-09-09 15:14:28 +01005374 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5375 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005376 index_mask |= (1 << entry);
5377 entry++;
5378 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005379
Jesse Barnes79e53942008-11-07 14:24:08 -08005380 return index_mask;
5381}
5382
Jesse Barnes79e53942008-11-07 14:24:08 -08005383static void intel_setup_outputs(struct drm_device *dev)
5384{
Eric Anholt725e30a2009-01-22 13:01:02 -08005385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005386 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005387 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005388
Zhenyu Wang541998a2009-06-05 15:38:44 +08005389 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005390 intel_lvds_init(dev);
5391
Eric Anholtbad720f2009-10-22 16:11:14 -07005392 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005393 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005394
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005395 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5396 intel_dp_init(dev, DP_A);
5397
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005398 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5399 intel_dp_init(dev, PCH_DP_D);
5400 }
5401
5402 intel_crt_init(dev);
5403
5404 if (HAS_PCH_SPLIT(dev)) {
5405 int found;
5406
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005407 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005408 /* PCH SDVOB multiplex with HDMIB */
5409 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005410 if (!found)
5411 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005412 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5413 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005414 }
5415
5416 if (I915_READ(HDMIC) & PORT_DETECTED)
5417 intel_hdmi_init(dev, HDMIC);
5418
5419 if (I915_READ(HDMID) & PORT_DETECTED)
5420 intel_hdmi_init(dev, HDMID);
5421
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005422 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5423 intel_dp_init(dev, PCH_DP_C);
5424
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005425 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005426 intel_dp_init(dev, PCH_DP_D);
5427
Zhenyu Wang103a1962009-11-27 11:44:36 +08005428 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005429 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005430
Eric Anholt725e30a2009-01-22 13:01:02 -08005431 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005432 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005433 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005434 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5435 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005436 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005437 }
Ma Ling27185ae2009-08-24 13:50:23 +08005438
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005439 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5440 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005441 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005442 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005443 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005444
5445 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005446
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005447 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5448 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005449 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005450 }
Ma Ling27185ae2009-08-24 13:50:23 +08005451
5452 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5453
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005454 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5455 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005456 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005457 }
5458 if (SUPPORTS_INTEGRATED_DP(dev)) {
5459 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005460 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005461 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005462 }
Ma Ling27185ae2009-08-24 13:50:23 +08005463
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005464 if (SUPPORTS_INTEGRATED_DP(dev) &&
5465 (I915_READ(DP_D) & DP_DETECTED)) {
5466 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005467 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005468 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005469 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005470 intel_dvo_init(dev);
5471
Zhenyu Wang103a1962009-11-27 11:44:36 +08005472 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005473 intel_tv_init(dev);
5474
Chris Wilson4ef69c72010-09-09 15:14:28 +01005475 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5476 encoder->base.possible_crtcs = encoder->crtc_mask;
5477 encoder->base.possible_clones =
5478 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005479 }
5480}
5481
5482static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5483{
5484 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005485
5486 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005487 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005488
5489 kfree(intel_fb);
5490}
5491
5492static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5493 struct drm_file *file_priv,
5494 unsigned int *handle)
5495{
5496 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5497 struct drm_gem_object *object = intel_fb->obj;
5498
5499 return drm_gem_handle_create(file_priv, object, handle);
5500}
5501
5502static const struct drm_framebuffer_funcs intel_fb_funcs = {
5503 .destroy = intel_user_framebuffer_destroy,
5504 .create_handle = intel_user_framebuffer_create_handle,
5505};
5506
Dave Airlie38651672010-03-30 05:34:13 +00005507int intel_framebuffer_init(struct drm_device *dev,
5508 struct intel_framebuffer *intel_fb,
5509 struct drm_mode_fb_cmd *mode_cmd,
5510 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005511{
Chris Wilson57cd6502010-08-08 12:34:44 +01005512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005513 int ret;
5514
Chris Wilson57cd6502010-08-08 12:34:44 +01005515 if (obj_priv->tiling_mode == I915_TILING_Y)
5516 return -EINVAL;
5517
5518 if (mode_cmd->pitch & 63)
5519 return -EINVAL;
5520
5521 switch (mode_cmd->bpp) {
5522 case 8:
5523 case 16:
5524 case 24:
5525 case 32:
5526 break;
5527 default:
5528 return -EINVAL;
5529 }
5530
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5532 if (ret) {
5533 DRM_ERROR("framebuffer init failed %d\n", ret);
5534 return ret;
5535 }
5536
5537 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005539 return 0;
5540}
5541
Jesse Barnes79e53942008-11-07 14:24:08 -08005542static struct drm_framebuffer *
5543intel_user_framebuffer_create(struct drm_device *dev,
5544 struct drm_file *filp,
5545 struct drm_mode_fb_cmd *mode_cmd)
5546{
5547 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005548 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005549 int ret;
5550
5551 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5552 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005553 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005554
Dave Airlie38651672010-03-30 05:34:13 +00005555 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5556 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005557 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005558
5559 ret = intel_framebuffer_init(dev, intel_fb,
5560 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005561 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005562 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005563 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005564 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005565 }
5566
Dave Airlie38651672010-03-30 05:34:13 +00005567 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005568}
5569
Jesse Barnes79e53942008-11-07 14:24:08 -08005570static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005572 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005573};
5574
Chris Wilson9ea8d052010-01-04 18:57:56 +00005575static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005576intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005577{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005578 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005579 int ret;
5580
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005581 ctx = i915_gem_alloc_object(dev, 4096);
5582 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005583 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5584 return NULL;
5585 }
5586
5587 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005588 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005589 if (ret) {
5590 DRM_ERROR("failed to pin power context: %d\n", ret);
5591 goto err_unref;
5592 }
5593
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005594 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005595 if (ret) {
5596 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5597 goto err_unpin;
5598 }
5599 mutex_unlock(&dev->struct_mutex);
5600
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005601 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005602
5603err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005604 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005605err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005606 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005607 mutex_unlock(&dev->struct_mutex);
5608 return NULL;
5609}
5610
Jesse Barnes7648fa92010-05-20 14:28:11 -07005611bool ironlake_set_drps(struct drm_device *dev, u8 val)
5612{
5613 struct drm_i915_private *dev_priv = dev->dev_private;
5614 u16 rgvswctl;
5615
5616 rgvswctl = I915_READ16(MEMSWCTL);
5617 if (rgvswctl & MEMCTL_CMD_STS) {
5618 DRM_DEBUG("gpu busy, RCS change rejected\n");
5619 return false; /* still busy with another command */
5620 }
5621
5622 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5623 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5624 I915_WRITE16(MEMSWCTL, rgvswctl);
5625 POSTING_READ16(MEMSWCTL);
5626
5627 rgvswctl |= MEMCTL_CMD_STS;
5628 I915_WRITE16(MEMSWCTL, rgvswctl);
5629
5630 return true;
5631}
5632
Jesse Barnesf97108d2010-01-29 11:27:07 -08005633void ironlake_enable_drps(struct drm_device *dev)
5634{
5635 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005636 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005637 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005638
5639 /* 100ms RC evaluation intervals */
5640 I915_WRITE(RCUPEI, 100000);
5641 I915_WRITE(RCDNEI, 100000);
5642
5643 /* Set max/min thresholds to 90ms and 80ms respectively */
5644 I915_WRITE(RCBMAXAVG, 90000);
5645 I915_WRITE(RCBMINAVG, 80000);
5646
5647 I915_WRITE(MEMIHYST, 1);
5648
5649 /* Set up min, max, and cur for interrupt handling */
5650 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5651 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5652 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5653 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005654 fstart = fmax;
5655
Jesse Barnesf97108d2010-01-29 11:27:07 -08005656 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5657 PXVFREQ_PX_SHIFT;
5658
Jesse Barnes7648fa92010-05-20 14:28:11 -07005659 dev_priv->fmax = fstart; /* IPS callback will increase this */
5660 dev_priv->fstart = fstart;
5661
5662 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005663 dev_priv->min_delay = fmin;
5664 dev_priv->cur_delay = fstart;
5665
Jesse Barnes7648fa92010-05-20 14:28:11 -07005666 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5667 fstart);
5668
Jesse Barnesf97108d2010-01-29 11:27:07 -08005669 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5670
5671 /*
5672 * Interrupts will be enabled in ironlake_irq_postinstall
5673 */
5674
5675 I915_WRITE(VIDSTART, vstart);
5676 POSTING_READ(VIDSTART);
5677
5678 rgvmodectl |= MEMMODE_SWMODE_EN;
5679 I915_WRITE(MEMMODECTL, rgvmodectl);
5680
Chris Wilson481b6af2010-08-23 17:43:35 +01005681 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005682 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005683 msleep(1);
5684
Jesse Barnes7648fa92010-05-20 14:28:11 -07005685 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005686
Jesse Barnes7648fa92010-05-20 14:28:11 -07005687 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5688 I915_READ(0x112e0);
5689 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5690 dev_priv->last_count2 = I915_READ(0x112f4);
5691 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005692}
5693
5694void ironlake_disable_drps(struct drm_device *dev)
5695{
5696 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005697 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005698
5699 /* Ack interrupts, disable EFC interrupt */
5700 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5701 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5702 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5703 I915_WRITE(DEIIR, DE_PCU_EVENT);
5704 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5705
5706 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005707 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005708 msleep(1);
5709 rgvswctl |= MEMCTL_CMD_STS;
5710 I915_WRITE(MEMSWCTL, rgvswctl);
5711 msleep(1);
5712
5713}
5714
Jesse Barnes7648fa92010-05-20 14:28:11 -07005715static unsigned long intel_pxfreq(u32 vidfreq)
5716{
5717 unsigned long freq;
5718 int div = (vidfreq & 0x3f0000) >> 16;
5719 int post = (vidfreq & 0x3000) >> 12;
5720 int pre = (vidfreq & 0x7);
5721
5722 if (!pre)
5723 return 0;
5724
5725 freq = ((div * 133333) / ((1<<post) * pre));
5726
5727 return freq;
5728}
5729
5730void intel_init_emon(struct drm_device *dev)
5731{
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 u32 lcfuse;
5734 u8 pxw[16];
5735 int i;
5736
5737 /* Disable to program */
5738 I915_WRITE(ECR, 0);
5739 POSTING_READ(ECR);
5740
5741 /* Program energy weights for various events */
5742 I915_WRITE(SDEW, 0x15040d00);
5743 I915_WRITE(CSIEW0, 0x007f0000);
5744 I915_WRITE(CSIEW1, 0x1e220004);
5745 I915_WRITE(CSIEW2, 0x04000004);
5746
5747 for (i = 0; i < 5; i++)
5748 I915_WRITE(PEW + (i * 4), 0);
5749 for (i = 0; i < 3; i++)
5750 I915_WRITE(DEW + (i * 4), 0);
5751
5752 /* Program P-state weights to account for frequency power adjustment */
5753 for (i = 0; i < 16; i++) {
5754 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5755 unsigned long freq = intel_pxfreq(pxvidfreq);
5756 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5757 PXVFREQ_PX_SHIFT;
5758 unsigned long val;
5759
5760 val = vid * vid;
5761 val *= (freq / 1000);
5762 val *= 255;
5763 val /= (127*127*900);
5764 if (val > 0xff)
5765 DRM_ERROR("bad pxval: %ld\n", val);
5766 pxw[i] = val;
5767 }
5768 /* Render standby states get 0 weight */
5769 pxw[14] = 0;
5770 pxw[15] = 0;
5771
5772 for (i = 0; i < 4; i++) {
5773 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5774 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5775 I915_WRITE(PXW + (i * 4), val);
5776 }
5777
5778 /* Adjust magic regs to magic values (more experimental results) */
5779 I915_WRITE(OGW0, 0);
5780 I915_WRITE(OGW1, 0);
5781 I915_WRITE(EG0, 0x00007f00);
5782 I915_WRITE(EG1, 0x0000000e);
5783 I915_WRITE(EG2, 0x000e0000);
5784 I915_WRITE(EG3, 0x68000300);
5785 I915_WRITE(EG4, 0x42000000);
5786 I915_WRITE(EG5, 0x00140031);
5787 I915_WRITE(EG6, 0);
5788 I915_WRITE(EG7, 0);
5789
5790 for (i = 0; i < 8; i++)
5791 I915_WRITE(PXWL + (i * 4), 0);
5792
5793 /* Enable PMON + select events */
5794 I915_WRITE(ECR, 0x80000019);
5795
5796 lcfuse = I915_READ(LCFUSE02);
5797
5798 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5799}
5800
Jesse Barnes652c3932009-08-17 13:31:43 -07005801void intel_init_clock_gating(struct drm_device *dev)
5802{
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804
5805 /*
5806 * Disable clock gating reported to work incorrectly according to the
5807 * specs, but enable as much else as we can.
5808 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005809 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005810 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5811
5812 if (IS_IRONLAKE(dev)) {
5813 /* Required for FBC */
5814 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5815 /* Required for CxSR */
5816 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5817
5818 I915_WRITE(PCH_3DCGDIS0,
5819 MARIUNIT_CLOCK_GATE_DISABLE |
5820 SVSMUNIT_CLOCK_GATE_DISABLE);
5821 }
5822
5823 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005824
5825 /*
5826 * According to the spec the following bits should be set in
5827 * order to enable memory self-refresh
5828 * The bit 22/21 of 0x42004
5829 * The bit 5 of 0x42020
5830 * The bit 15 of 0x45000
5831 */
5832 if (IS_IRONLAKE(dev)) {
5833 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5834 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5835 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5836 I915_WRITE(ILK_DSPCLK_GATE,
5837 (I915_READ(ILK_DSPCLK_GATE) |
5838 ILK_DPARB_CLK_GATE));
5839 I915_WRITE(DISP_ARB_CTL,
5840 (I915_READ(DISP_ARB_CTL) |
5841 DISP_FBC_WM_DIS));
5842 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005843 /*
5844 * Based on the document from hardware guys the following bits
5845 * should be set unconditionally in order to enable FBC.
5846 * The bit 22 of 0x42000
5847 * The bit 22 of 0x42004
5848 * The bit 7,8,9 of 0x42020.
5849 */
5850 if (IS_IRONLAKE_M(dev)) {
5851 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5852 I915_READ(ILK_DISPLAY_CHICKEN1) |
5853 ILK_FBCQ_DIS);
5854 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5855 I915_READ(ILK_DISPLAY_CHICKEN2) |
5856 ILK_DPARB_GATE);
5857 I915_WRITE(ILK_DSPCLK_GATE,
5858 I915_READ(ILK_DSPCLK_GATE) |
5859 ILK_DPFC_DIS1 |
5860 ILK_DPFC_DIS2 |
5861 ILK_CLK_FBC);
5862 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005863 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005864 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005865 uint32_t dspclk_gate;
5866 I915_WRITE(RENCLK_GATE_D1, 0);
5867 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5868 GS_UNIT_CLOCK_GATE_DISABLE |
5869 CL_UNIT_CLOCK_GATE_DISABLE);
5870 I915_WRITE(RAMCLK_GATE_D, 0);
5871 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5872 OVRUNIT_CLOCK_GATE_DISABLE |
5873 OVCUNIT_CLOCK_GATE_DISABLE;
5874 if (IS_GM45(dev))
5875 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5876 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5877 } else if (IS_I965GM(dev)) {
5878 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5879 I915_WRITE(RENCLK_GATE_D2, 0);
5880 I915_WRITE(DSPCLK_GATE_D, 0);
5881 I915_WRITE(RAMCLK_GATE_D, 0);
5882 I915_WRITE16(DEUC, 0);
5883 } else if (IS_I965G(dev)) {
5884 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5885 I965_RCC_CLOCK_GATE_DISABLE |
5886 I965_RCPB_CLOCK_GATE_DISABLE |
5887 I965_ISC_CLOCK_GATE_DISABLE |
5888 I965_FBC_CLOCK_GATE_DISABLE);
5889 I915_WRITE(RENCLK_GATE_D2, 0);
5890 } else if (IS_I9XX(dev)) {
5891 u32 dstate = I915_READ(D_STATE);
5892
5893 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5894 DSTATE_DOT_CLOCK_GATING;
5895 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005896 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005897 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5898 } else if (IS_I830(dev)) {
5899 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5900 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005901
5902 /*
5903 * GPU can automatically power down the render unit if given a page
5904 * to save state.
5905 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005906 if (IS_IRONLAKE_M(dev)) {
5907 if (dev_priv->renderctx == NULL)
5908 dev_priv->renderctx = intel_alloc_context_page(dev);
5909 if (dev_priv->renderctx) {
5910 struct drm_i915_gem_object *obj_priv;
5911 obj_priv = to_intel_bo(dev_priv->renderctx);
5912 if (obj_priv) {
5913 BEGIN_LP_RING(4);
5914 OUT_RING(MI_SET_CONTEXT);
5915 OUT_RING(obj_priv->gtt_offset |
5916 MI_MM_SPACE_GTT |
5917 MI_SAVE_EXT_STATE_EN |
5918 MI_RESTORE_EXT_STATE_EN |
5919 MI_RESTORE_INHIBIT);
5920 OUT_RING(MI_NOOP);
5921 OUT_RING(MI_FLUSH);
5922 ADVANCE_LP_RING();
5923 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005924 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005925 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005926 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005927 }
5928
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005929 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005930 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005931
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005932 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005933 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005934 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005935 struct drm_gem_object *pwrctx;
5936
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005937 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005938 if (pwrctx) {
5939 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005940 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005941 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005942 }
5943
Chris Wilson9ea8d052010-01-04 18:57:56 +00005944 if (obj_priv) {
5945 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5946 I915_WRITE(MCHBAR_RENDER_STANDBY,
5947 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5948 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005949 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005950}
5951
Jesse Barnese70236a2009-09-21 10:42:27 -07005952/* Set up chip specific display functions */
5953static void intel_init_display(struct drm_device *dev)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956
5957 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005958 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005959 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005960 else
5961 dev_priv->display.dpms = i9xx_crtc_dpms;
5962
Adam Jacksonee5382a2010-04-23 11:17:39 -04005963 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005964 if (IS_IRONLAKE_M(dev)) {
5965 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5966 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5967 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5968 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005969 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5970 dev_priv->display.enable_fbc = g4x_enable_fbc;
5971 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005972 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005973 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5974 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5975 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5976 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005977 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005978 }
5979
5980 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005981 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005982 dev_priv->display.get_display_clock_speed =
5983 i945_get_display_clock_speed;
5984 else if (IS_I915G(dev))
5985 dev_priv->display.get_display_clock_speed =
5986 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005987 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005988 dev_priv->display.get_display_clock_speed =
5989 i9xx_misc_get_display_clock_speed;
5990 else if (IS_I915GM(dev))
5991 dev_priv->display.get_display_clock_speed =
5992 i915gm_get_display_clock_speed;
5993 else if (IS_I865G(dev))
5994 dev_priv->display.get_display_clock_speed =
5995 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005996 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005997 dev_priv->display.get_display_clock_speed =
5998 i855_get_display_clock_speed;
5999 else /* 852, 830 */
6000 dev_priv->display.get_display_clock_speed =
6001 i830_get_display_clock_speed;
6002
6003 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006004 if (HAS_PCH_SPLIT(dev)) {
6005 if (IS_IRONLAKE(dev)) {
6006 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6007 dev_priv->display.update_wm = ironlake_update_wm;
6008 else {
6009 DRM_DEBUG_KMS("Failed to get proper latency. "
6010 "Disable CxSR\n");
6011 dev_priv->display.update_wm = NULL;
6012 }
6013 } else
6014 dev_priv->display.update_wm = NULL;
6015 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08006016 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08006017 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006018 dev_priv->fsb_freq,
6019 dev_priv->mem_freq)) {
6020 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006021 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08006022 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08006023 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08006024 dev_priv->fsb_freq, dev_priv->mem_freq);
6025 /* Disable CxSR and never update its watermark again */
6026 pineview_disable_cxsr(dev);
6027 dev_priv->display.update_wm = NULL;
6028 } else
6029 dev_priv->display.update_wm = pineview_update_wm;
6030 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006031 dev_priv->display.update_wm = g4x_update_wm;
6032 else if (IS_I965G(dev))
6033 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006034 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006035 dev_priv->display.update_wm = i9xx_update_wm;
6036 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006037 } else if (IS_I85X(dev)) {
6038 dev_priv->display.update_wm = i9xx_update_wm;
6039 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006040 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006041 dev_priv->display.update_wm = i830_update_wm;
6042 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006043 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6044 else
6045 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006046 }
6047}
6048
Jesse Barnesb690e962010-07-19 13:53:12 -07006049/*
6050 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6051 * resume, or other times. This quirk makes sure that's the case for
6052 * affected systems.
6053 */
6054static void quirk_pipea_force (struct drm_device *dev)
6055{
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057
6058 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6059 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6060}
6061
6062struct intel_quirk {
6063 int device;
6064 int subsystem_vendor;
6065 int subsystem_device;
6066 void (*hook)(struct drm_device *dev);
6067};
6068
6069struct intel_quirk intel_quirks[] = {
6070 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6071 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6072 /* HP Mini needs pipe A force quirk (LP: #322104) */
6073 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6074
6075 /* Thinkpad R31 needs pipe A force quirk */
6076 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6077 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6078 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6079
6080 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6081 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6082 /* ThinkPad X40 needs pipe A force quirk */
6083
6084 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6085 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6086
6087 /* 855 & before need to leave pipe A & dpll A up */
6088 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6089 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6090};
6091
6092static void intel_init_quirks(struct drm_device *dev)
6093{
6094 struct pci_dev *d = dev->pdev;
6095 int i;
6096
6097 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6098 struct intel_quirk *q = &intel_quirks[i];
6099
6100 if (d->device == q->device &&
6101 (d->subsystem_vendor == q->subsystem_vendor ||
6102 q->subsystem_vendor == PCI_ANY_ID) &&
6103 (d->subsystem_device == q->subsystem_device ||
6104 q->subsystem_device == PCI_ANY_ID))
6105 q->hook(dev);
6106 }
6107}
6108
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006109/* Disable the VGA plane that we never use */
6110static void i915_disable_vga(struct drm_device *dev)
6111{
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 u8 sr1;
6114 u32 vga_reg;
6115
6116 if (HAS_PCH_SPLIT(dev))
6117 vga_reg = CPU_VGACNTRL;
6118 else
6119 vga_reg = VGACNTRL;
6120
6121 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6122 outb(1, VGA_SR_INDEX);
6123 sr1 = inb(VGA_SR_DATA);
6124 outb(sr1 | 1<<5, VGA_SR_DATA);
6125 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6126 udelay(300);
6127
6128 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6129 POSTING_READ(vga_reg);
6130}
6131
Jesse Barnes79e53942008-11-07 14:24:08 -08006132void intel_modeset_init(struct drm_device *dev)
6133{
Jesse Barnes652c3932009-08-17 13:31:43 -07006134 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006135 int i;
6136
6137 drm_mode_config_init(dev);
6138
6139 dev->mode_config.min_width = 0;
6140 dev->mode_config.min_height = 0;
6141
6142 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6143
Jesse Barnesb690e962010-07-19 13:53:12 -07006144 intel_init_quirks(dev);
6145
Jesse Barnese70236a2009-09-21 10:42:27 -07006146 intel_init_display(dev);
6147
Jesse Barnes79e53942008-11-07 14:24:08 -08006148 if (IS_I965G(dev)) {
6149 dev->mode_config.max_width = 8192;
6150 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006151 } else if (IS_I9XX(dev)) {
6152 dev->mode_config.max_width = 4096;
6153 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006154 } else {
6155 dev->mode_config.max_width = 2048;
6156 dev->mode_config.max_height = 2048;
6157 }
6158
6159 /* set memory base */
6160 if (IS_I9XX(dev))
6161 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6162 else
6163 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6164
6165 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006166 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006167 else
Dave Airliea3524f12010-06-06 18:59:41 +10006168 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006169 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006170 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006171
Dave Airliea3524f12010-06-06 18:59:41 +10006172 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006173 intel_crtc_init(dev, i);
6174 }
6175
6176 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006177
6178 intel_init_clock_gating(dev);
6179
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006180 /* Just disable it once at startup */
6181 i915_disable_vga(dev);
6182
Jesse Barnes7648fa92010-05-20 14:28:11 -07006183 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006184 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006185 intel_init_emon(dev);
6186 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006187
Jesse Barnes652c3932009-08-17 13:31:43 -07006188 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6189 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6190 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006191
6192 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006193}
6194
6195void intel_modeset_cleanup(struct drm_device *dev)
6196{
Jesse Barnes652c3932009-08-17 13:31:43 -07006197 struct drm_i915_private *dev_priv = dev->dev_private;
6198 struct drm_crtc *crtc;
6199 struct intel_crtc *intel_crtc;
6200
6201 mutex_lock(&dev->struct_mutex);
6202
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006203 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006204 intel_fbdev_fini(dev);
6205
Jesse Barnes652c3932009-08-17 13:31:43 -07006206 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6207 /* Skip inactive CRTCs */
6208 if (!crtc->fb)
6209 continue;
6210
6211 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006212 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006213 }
6214
Jesse Barnese70236a2009-09-21 10:42:27 -07006215 if (dev_priv->display.disable_fbc)
6216 dev_priv->display.disable_fbc(dev);
6217
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006218 if (dev_priv->renderctx) {
6219 struct drm_i915_gem_object *obj_priv;
6220
6221 obj_priv = to_intel_bo(dev_priv->renderctx);
6222 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6223 I915_READ(CCID);
6224 i915_gem_object_unpin(dev_priv->renderctx);
6225 drm_gem_object_unreference(dev_priv->renderctx);
6226 }
6227
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006228 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006229 struct drm_i915_gem_object *obj_priv;
6230
Daniel Vetter23010e42010-03-08 13:35:02 +01006231 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006232 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6233 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006234 i915_gem_object_unpin(dev_priv->pwrctx);
6235 drm_gem_object_unreference(dev_priv->pwrctx);
6236 }
6237
Jesse Barnesf97108d2010-01-29 11:27:07 -08006238 if (IS_IRONLAKE_M(dev))
6239 ironlake_disable_drps(dev);
6240
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006241 mutex_unlock(&dev->struct_mutex);
6242
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006243 /* Disable the irq before mode object teardown, for the irq might
6244 * enqueue unpin/hotplug work. */
6245 drm_irq_uninstall(dev);
6246 cancel_work_sync(&dev_priv->hotplug_work);
6247
Daniel Vetter3dec0092010-08-20 21:40:52 +02006248 /* Shut off idle work before the crtcs get freed. */
6249 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6250 intel_crtc = to_intel_crtc(crtc);
6251 del_timer_sync(&intel_crtc->idle_timer);
6252 }
6253 del_timer_sync(&dev_priv->idle_timer);
6254 cancel_work_sync(&dev_priv->idle_work);
6255
Jesse Barnes79e53942008-11-07 14:24:08 -08006256 drm_mode_config_cleanup(dev);
6257}
6258
Dave Airlie28d52042009-09-21 14:33:58 +10006259/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006260 * Return which encoder is currently attached for connector.
6261 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006262struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006263{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006264 return &intel_attached_encoder(connector)->base;
6265}
Jesse Barnes79e53942008-11-07 14:24:08 -08006266
Chris Wilsondf0e9242010-09-09 16:20:55 +01006267void intel_connector_attach_encoder(struct intel_connector *connector,
6268 struct intel_encoder *encoder)
6269{
6270 connector->encoder = encoder;
6271 drm_mode_connector_attach_encoder(&connector->base,
6272 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006273}
Dave Airlie28d52042009-09-21 14:33:58 +10006274
6275/*
6276 * set vga decode state - true == enable VGA decode
6277 */
6278int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6279{
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 u16 gmch_ctrl;
6282
6283 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6284 if (state)
6285 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6286 else
6287 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6288 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6289 return 0;
6290}